Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 1 | //===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | |
| 10 | #include "ARM.h" |
Bill Wendling | 92b5a2e | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 11 | #include "ARMAddressingModes.h" |
Evan Cheng | b72d2a9 | 2011-01-11 21:46:47 +0000 | [diff] [blame^] | 12 | #include "ARMBaseRegisterInfo.h" |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 13 | #include "ARMSubtarget.h" |
Chris Lattner | c6ef277 | 2010-01-22 01:44:57 +0000 | [diff] [blame] | 14 | #include "llvm/MC/MCParser/MCAsmLexer.h" |
| 15 | #include "llvm/MC/MCParser/MCAsmParser.h" |
| 16 | #include "llvm/MC/MCParser/MCParsedAsmOperand.h" |
Jim Grosbach | 642fc9c | 2010-11-05 22:33:53 +0000 | [diff] [blame] | 17 | #include "llvm/MC/MCContext.h" |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 18 | #include "llvm/MC/MCStreamer.h" |
| 19 | #include "llvm/MC/MCExpr.h" |
| 20 | #include "llvm/MC/MCInst.h" |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 21 | #include "llvm/Target/TargetRegistry.h" |
| 22 | #include "llvm/Target/TargetAsmParser.h" |
Chris Lattner | c6ef277 | 2010-01-22 01:44:57 +0000 | [diff] [blame] | 23 | #include "llvm/Support/SourceMgr.h" |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 24 | #include "llvm/Support/raw_ostream.h" |
Chris Lattner | c6ef277 | 2010-01-22 01:44:57 +0000 | [diff] [blame] | 25 | #include "llvm/ADT/SmallVector.h" |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 26 | #include "llvm/ADT/StringSwitch.h" |
Chris Lattner | c6ef277 | 2010-01-22 01:44:57 +0000 | [diff] [blame] | 27 | #include "llvm/ADT/Twine.h" |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 28 | using namespace llvm; |
| 29 | |
Daniel Dunbar | 6a5c22e | 2011-01-10 15:26:21 +0000 | [diff] [blame] | 30 | /// Shift types used for register controlled shifts in ARM memory addressing. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 31 | enum ShiftType { |
| 32 | Lsl, |
| 33 | Lsr, |
| 34 | Asr, |
| 35 | Ror, |
| 36 | Rrx |
| 37 | }; |
| 38 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 39 | namespace { |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 40 | |
| 41 | class ARMOperand; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 42 | |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 43 | class ARMAsmParser : public TargetAsmParser { |
| 44 | MCAsmParser &Parser; |
Daniel Dunbar | d73ada7 | 2010-07-19 00:33:49 +0000 | [diff] [blame] | 45 | TargetMachine &TM; |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 46 | |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 47 | MCAsmParser &getParser() const { return Parser; } |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 48 | MCAsmLexer &getLexer() const { return Parser.getLexer(); } |
| 49 | |
| 50 | void Warning(SMLoc L, const Twine &Msg) { Parser.Warning(L, Msg); } |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 51 | bool Error(SMLoc L, const Twine &Msg) { return Parser.Error(L, Msg); } |
| 52 | |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 53 | int TryParseRegister(); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 54 | bool TryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &); |
| 55 | bool ParseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &); |
| 56 | bool ParseMemory(SmallVectorImpl<MCParsedAsmOperand*> &); |
| 57 | bool ParseOperand(SmallVectorImpl<MCParsedAsmOperand*> &); |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 58 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 59 | bool ParseMemoryOffsetReg(bool &Negative, |
| 60 | bool &OffsetRegShifted, |
| 61 | enum ShiftType &ShiftType, |
| 62 | const MCExpr *&ShiftAmount, |
| 63 | const MCExpr *&Offset, |
| 64 | bool &OffsetIsReg, |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 65 | int &OffsetRegNum, |
| 66 | SMLoc &E); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 67 | bool ParseShift(enum ShiftType &St, const MCExpr *&ShiftAmount, SMLoc &E); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 68 | bool ParseDirectiveWord(unsigned Size, SMLoc L); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 69 | bool ParseDirectiveThumb(SMLoc L); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 70 | bool ParseDirectiveThumbFunc(SMLoc L); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 71 | bool ParseDirectiveCode(SMLoc L); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 72 | bool ParseDirectiveSyntax(SMLoc L); |
| 73 | |
Chris Lattner | 7036f8b | 2010-09-29 01:42:58 +0000 | [diff] [blame] | 74 | bool MatchAndEmitInstruction(SMLoc IDLoc, |
Chris Lattner | 7c51a31 | 2010-09-29 01:50:45 +0000 | [diff] [blame] | 75 | SmallVectorImpl<MCParsedAsmOperand*> &Operands, |
Chris Lattner | fa42fad | 2010-10-28 21:28:01 +0000 | [diff] [blame] | 76 | MCStreamer &Out); |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 77 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 78 | /// @name Auto-generated Match Functions |
| 79 | /// { |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 80 | |
Chris Lattner | 0692ee6 | 2010-09-06 19:11:01 +0000 | [diff] [blame] | 81 | #define GET_ASSEMBLER_HEADER |
| 82 | #include "ARMGenAsmMatcher.inc" |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 83 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 84 | /// } |
| 85 | |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 86 | public: |
Daniel Dunbar | d73ada7 | 2010-07-19 00:33:49 +0000 | [diff] [blame] | 87 | ARMAsmParser(const Target &T, MCAsmParser &_Parser, TargetMachine &_TM) |
Jim Grosbach | 833c93c | 2010-11-01 16:59:54 +0000 | [diff] [blame] | 88 | : TargetAsmParser(T), Parser(_Parser), TM(_TM) { |
| 89 | // Initialize the set of available features. |
| 90 | setAvailableFeatures(ComputeAvailableFeatures( |
| 91 | &TM.getSubtarget<ARMSubtarget>())); |
| 92 | } |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 93 | |
Benjamin Kramer | 38e5989 | 2010-07-14 22:38:02 +0000 | [diff] [blame] | 94 | virtual bool ParseInstruction(StringRef Name, SMLoc NameLoc, |
Chris Lattner | 9898671 | 2010-01-14 22:21:20 +0000 | [diff] [blame] | 95 | SmallVectorImpl<MCParsedAsmOperand*> &Operands); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 96 | virtual bool ParseDirective(AsmToken DirectiveID); |
| 97 | }; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 98 | } // end anonymous namespace |
| 99 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 100 | namespace { |
| 101 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 102 | /// ARMOperand - Instances of this class represent a parsed ARM machine |
| 103 | /// instruction. |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 104 | class ARMOperand : public MCParsedAsmOperand { |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 105 | enum KindTy { |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 106 | CondCode, |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 107 | CCOut, |
Kevin Enderby | cfe0724 | 2009-10-13 22:19:02 +0000 | [diff] [blame] | 108 | Immediate, |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 109 | Memory, |
| 110 | Register, |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 111 | RegisterList, |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 112 | DPRRegisterList, |
| 113 | SPRRegisterList, |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 114 | Token |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 115 | } Kind; |
| 116 | |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 117 | SMLoc StartLoc, EndLoc; |
Bill Wendling | 24d22d2 | 2010-11-18 21:50:54 +0000 | [diff] [blame] | 118 | SmallVector<unsigned, 8> Registers; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 119 | |
| 120 | union { |
| 121 | struct { |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 122 | ARMCC::CondCodes Val; |
| 123 | } CC; |
| 124 | |
| 125 | struct { |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 126 | const char *Data; |
| 127 | unsigned Length; |
| 128 | } Tok; |
| 129 | |
| 130 | struct { |
| 131 | unsigned RegNum; |
| 132 | } Reg; |
| 133 | |
Bill Wendling | 8155e5b | 2010-11-06 22:19:43 +0000 | [diff] [blame] | 134 | struct { |
Kevin Enderby | cfe0724 | 2009-10-13 22:19:02 +0000 | [diff] [blame] | 135 | const MCExpr *Val; |
| 136 | } Imm; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 137 | |
Daniel Dunbar | 6a5c22e | 2011-01-10 15:26:21 +0000 | [diff] [blame] | 138 | /// Combined record for all forms of ARM address expressions. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 139 | struct { |
| 140 | unsigned BaseRegNum; |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 141 | unsigned OffsetRegNum; // used when OffsetIsReg is true |
| 142 | const MCExpr *Offset; // used when OffsetIsReg is false |
| 143 | const MCExpr *ShiftAmount; // used when OffsetRegShifted is true |
| 144 | enum ShiftType ShiftType; // used when OffsetRegShifted is true |
| 145 | unsigned OffsetRegShifted : 1; // only used when OffsetIsReg is true |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 146 | unsigned Preindexed : 1; |
| 147 | unsigned Postindexed : 1; |
| 148 | unsigned OffsetIsReg : 1; |
| 149 | unsigned Negative : 1; // only used when OffsetIsReg is true |
| 150 | unsigned Writeback : 1; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 151 | } Mem; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 152 | }; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 153 | |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 154 | ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {} |
| 155 | public: |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 156 | ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() { |
| 157 | Kind = o.Kind; |
| 158 | StartLoc = o.StartLoc; |
| 159 | EndLoc = o.EndLoc; |
| 160 | switch (Kind) { |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 161 | case CondCode: |
| 162 | CC = o.CC; |
| 163 | break; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 164 | case Token: |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 165 | Tok = o.Tok; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 166 | break; |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 167 | case CCOut: |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 168 | case Register: |
| 169 | Reg = o.Reg; |
| 170 | break; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 171 | case RegisterList: |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 172 | case DPRRegisterList: |
| 173 | case SPRRegisterList: |
Bill Wendling | 24d22d2 | 2010-11-18 21:50:54 +0000 | [diff] [blame] | 174 | Registers = o.Registers; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 175 | break; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 176 | case Immediate: |
| 177 | Imm = o.Imm; |
| 178 | break; |
| 179 | case Memory: |
| 180 | Mem = o.Mem; |
| 181 | break; |
| 182 | } |
| 183 | } |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 184 | |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 185 | /// getStartLoc - Get the location of the first token of this operand. |
| 186 | SMLoc getStartLoc() const { return StartLoc; } |
| 187 | /// getEndLoc - Get the location of the last token of this operand. |
| 188 | SMLoc getEndLoc() const { return EndLoc; } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 189 | |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 190 | ARMCC::CondCodes getCondCode() const { |
| 191 | assert(Kind == CondCode && "Invalid access!"); |
| 192 | return CC.Val; |
| 193 | } |
| 194 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 195 | StringRef getToken() const { |
| 196 | assert(Kind == Token && "Invalid access!"); |
| 197 | return StringRef(Tok.Data, Tok.Length); |
| 198 | } |
| 199 | |
| 200 | unsigned getReg() const { |
Benjamin Kramer | 6aa4943 | 2010-12-07 15:50:35 +0000 | [diff] [blame] | 201 | assert((Kind == Register || Kind == CCOut) && "Invalid access!"); |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 202 | return Reg.RegNum; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 203 | } |
| 204 | |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 205 | const SmallVectorImpl<unsigned> &getRegList() const { |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 206 | assert((Kind == RegisterList || Kind == DPRRegisterList || |
| 207 | Kind == SPRRegisterList) && "Invalid access!"); |
Bill Wendling | 24d22d2 | 2010-11-18 21:50:54 +0000 | [diff] [blame] | 208 | return Registers; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 209 | } |
| 210 | |
Kevin Enderby | cfe0724 | 2009-10-13 22:19:02 +0000 | [diff] [blame] | 211 | const MCExpr *getImm() const { |
| 212 | assert(Kind == Immediate && "Invalid access!"); |
| 213 | return Imm.Val; |
| 214 | } |
| 215 | |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 216 | bool isCondCode() const { return Kind == CondCode; } |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 217 | bool isCCOut() const { return Kind == CCOut; } |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 218 | bool isImm() const { return Kind == Immediate; } |
Bill Wendling | b32e784 | 2010-11-08 00:32:40 +0000 | [diff] [blame] | 219 | bool isReg() const { return Kind == Register; } |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 220 | bool isRegList() const { return Kind == RegisterList; } |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 221 | bool isDPRRegList() const { return Kind == DPRRegisterList; } |
| 222 | bool isSPRRegList() const { return Kind == SPRRegisterList; } |
Chris Lattner | 14b9385 | 2010-10-29 00:27:31 +0000 | [diff] [blame] | 223 | bool isToken() const { return Kind == Token; } |
| 224 | bool isMemory() const { return Kind == Memory; } |
Bill Wendling | 87f4f9a | 2010-11-08 23:49:57 +0000 | [diff] [blame] | 225 | bool isMemMode5() const { |
| 226 | if (!isMemory() || Mem.OffsetIsReg || Mem.OffsetRegShifted || |
| 227 | Mem.Writeback || Mem.Negative) |
| 228 | return false; |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 229 | |
Bill Wendling | 87f4f9a | 2010-11-08 23:49:57 +0000 | [diff] [blame] | 230 | // If there is an offset expression, make sure it's valid. |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 231 | if (!Mem.Offset) return true; |
| 232 | |
Bill Wendling | 87f4f9a | 2010-11-08 23:49:57 +0000 | [diff] [blame] | 233 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Mem.Offset); |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 234 | if (!CE) return false; |
| 235 | |
Bill Wendling | 87f4f9a | 2010-11-08 23:49:57 +0000 | [diff] [blame] | 236 | // The offset must be a multiple of 4 in the range 0-1020. |
| 237 | int64_t Value = CE->getValue(); |
| 238 | return ((Value & 0x3) == 0 && Value <= 1020 && Value >= -1020); |
| 239 | } |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 240 | bool isMemModeRegThumb() const { |
| 241 | if (!isMemory() || (!Mem.OffsetIsReg && !Mem.Offset) || Mem.Writeback) |
| 242 | return false; |
| 243 | return !Mem.Offset || !isa<MCConstantExpr>(Mem.Offset); |
| 244 | } |
| 245 | bool isMemModeImmThumb() const { |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 246 | if (!isMemory() || (!Mem.OffsetIsReg && !Mem.Offset) || Mem.Writeback) |
| 247 | return false; |
| 248 | |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 249 | if (!Mem.Offset) return false; |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 250 | |
| 251 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Mem.Offset); |
| 252 | if (!CE) return false; |
| 253 | |
| 254 | // The offset must be a multiple of 4 in the range 0-124. |
| 255 | uint64_t Value = CE->getValue(); |
| 256 | return ((Value & 0x3) == 0 && Value <= 124); |
| 257 | } |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 258 | |
| 259 | void addExpr(MCInst &Inst, const MCExpr *Expr) const { |
Chris Lattner | 14b9385 | 2010-10-29 00:27:31 +0000 | [diff] [blame] | 260 | // Add as immediates when possible. Null MCExpr = 0. |
| 261 | if (Expr == 0) |
| 262 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 263 | else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr)) |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 264 | Inst.addOperand(MCOperand::CreateImm(CE->getValue())); |
| 265 | else |
| 266 | Inst.addOperand(MCOperand::CreateExpr(Expr)); |
| 267 | } |
| 268 | |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 269 | void addCondCodeOperands(MCInst &Inst, unsigned N) const { |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 270 | assert(N == 2 && "Invalid number of operands!"); |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 271 | Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode()))); |
Jim Grosbach | 04f7494 | 2010-12-06 18:30:57 +0000 | [diff] [blame] | 272 | unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR; |
| 273 | Inst.addOperand(MCOperand::CreateReg(RegNum)); |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 274 | } |
| 275 | |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 276 | void addCCOutOperands(MCInst &Inst, unsigned N) const { |
| 277 | assert(N == 1 && "Invalid number of operands!"); |
| 278 | Inst.addOperand(MCOperand::CreateReg(getReg())); |
| 279 | } |
| 280 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 281 | void addRegOperands(MCInst &Inst, unsigned N) const { |
| 282 | assert(N == 1 && "Invalid number of operands!"); |
| 283 | Inst.addOperand(MCOperand::CreateReg(getReg())); |
| 284 | } |
| 285 | |
Bill Wendling | 87f4f9a | 2010-11-08 23:49:57 +0000 | [diff] [blame] | 286 | void addRegListOperands(MCInst &Inst, unsigned N) const { |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 287 | assert(N == 1 && "Invalid number of operands!"); |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 288 | const SmallVectorImpl<unsigned> &RegList = getRegList(); |
| 289 | for (SmallVectorImpl<unsigned>::const_iterator |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 290 | I = RegList.begin(), E = RegList.end(); I != E; ++I) |
| 291 | Inst.addOperand(MCOperand::CreateReg(*I)); |
Bill Wendling | 87f4f9a | 2010-11-08 23:49:57 +0000 | [diff] [blame] | 292 | } |
| 293 | |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 294 | void addDPRRegListOperands(MCInst &Inst, unsigned N) const { |
| 295 | addRegListOperands(Inst, N); |
| 296 | } |
| 297 | |
| 298 | void addSPRRegListOperands(MCInst &Inst, unsigned N) const { |
| 299 | addRegListOperands(Inst, N); |
| 300 | } |
| 301 | |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 302 | void addImmOperands(MCInst &Inst, unsigned N) const { |
| 303 | assert(N == 1 && "Invalid number of operands!"); |
| 304 | addExpr(Inst, getImm()); |
| 305 | } |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 306 | |
Chris Lattner | 14b9385 | 2010-10-29 00:27:31 +0000 | [diff] [blame] | 307 | void addMemMode5Operands(MCInst &Inst, unsigned N) const { |
| 308 | assert(N == 2 && isMemMode5() && "Invalid number of operands!"); |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 309 | |
Chris Lattner | 14b9385 | 2010-10-29 00:27:31 +0000 | [diff] [blame] | 310 | Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum)); |
Bill Wendling | a60f157 | 2010-11-06 10:48:18 +0000 | [diff] [blame] | 311 | assert(!Mem.OffsetIsReg && "Invalid mode 5 operand"); |
Bill Wendling | 92b5a2e | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 312 | |
Jim Grosbach | 80eb233 | 2010-10-29 17:41:25 +0000 | [diff] [blame] | 313 | // FIXME: #-0 is encoded differently than #0. Does the parser preserve |
| 314 | // the difference? |
| 315 | if (Mem.Offset) { |
| 316 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Mem.Offset); |
Bill Wendling | 92b5a2e | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 317 | assert(CE && "Non-constant mode 5 offset operand!"); |
| 318 | |
Jim Grosbach | 80eb233 | 2010-10-29 17:41:25 +0000 | [diff] [blame] | 319 | // The MCInst offset operand doesn't include the low two bits (like |
| 320 | // the instruction encoding). |
Bill Wendling | 92b5a2e | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 321 | int64_t Offset = CE->getValue() / 4; |
| 322 | if (Offset >= 0) |
| 323 | Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::add, |
| 324 | Offset))); |
| 325 | else |
| 326 | Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::sub, |
| 327 | -Offset))); |
| 328 | } else { |
Jim Grosbach | 80eb233 | 2010-10-29 17:41:25 +0000 | [diff] [blame] | 329 | Inst.addOperand(MCOperand::CreateImm(0)); |
Bill Wendling | 92b5a2e | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 330 | } |
Chris Lattner | 14b9385 | 2010-10-29 00:27:31 +0000 | [diff] [blame] | 331 | } |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 332 | |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 333 | void addMemModeRegThumbOperands(MCInst &Inst, unsigned N) const { |
| 334 | assert(N == 2 && isMemModeRegThumb() && "Invalid number of operands!"); |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 335 | Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum)); |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 336 | Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum)); |
| 337 | } |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 338 | |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 339 | void addMemModeImmThumbOperands(MCInst &Inst, unsigned N) const { |
| 340 | assert(N == 2 && isMemModeImmThumb() && "Invalid number of operands!"); |
| 341 | Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum)); |
| 342 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Mem.Offset); |
| 343 | assert(CE && "Non-constant mode offset operand!"); |
| 344 | Inst.addOperand(MCOperand::CreateImm(CE->getValue())); |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 345 | } |
| 346 | |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 347 | virtual void dump(raw_ostream &OS) const; |
Daniel Dunbar | b3cb696 | 2010-08-11 06:37:04 +0000 | [diff] [blame] | 348 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 349 | static ARMOperand *CreateCondCode(ARMCC::CondCodes CC, SMLoc S) { |
| 350 | ARMOperand *Op = new ARMOperand(CondCode); |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 351 | Op->CC.Val = CC; |
| 352 | Op->StartLoc = S; |
| 353 | Op->EndLoc = S; |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 354 | return Op; |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 355 | } |
| 356 | |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 357 | static ARMOperand *CreateCCOut(unsigned RegNum, SMLoc S) { |
| 358 | ARMOperand *Op = new ARMOperand(CCOut); |
| 359 | Op->Reg.RegNum = RegNum; |
| 360 | Op->StartLoc = S; |
| 361 | Op->EndLoc = S; |
| 362 | return Op; |
| 363 | } |
| 364 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 365 | static ARMOperand *CreateToken(StringRef Str, SMLoc S) { |
| 366 | ARMOperand *Op = new ARMOperand(Token); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 367 | Op->Tok.Data = Str.data(); |
| 368 | Op->Tok.Length = Str.size(); |
| 369 | Op->StartLoc = S; |
| 370 | Op->EndLoc = S; |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 371 | return Op; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 372 | } |
| 373 | |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 374 | static ARMOperand *CreateReg(unsigned RegNum, SMLoc S, SMLoc E) { |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 375 | ARMOperand *Op = new ARMOperand(Register); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 376 | Op->Reg.RegNum = RegNum; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 377 | Op->StartLoc = S; |
| 378 | Op->EndLoc = E; |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 379 | return Op; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 380 | } |
| 381 | |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 382 | static ARMOperand * |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 383 | CreateRegList(const SmallVectorImpl<std::pair<unsigned, SMLoc> > &Regs, |
Matt Beaumont-Gay | cc8d10e | 2010-11-10 00:08:58 +0000 | [diff] [blame] | 384 | SMLoc StartLoc, SMLoc EndLoc) { |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 385 | KindTy Kind = RegisterList; |
| 386 | |
| 387 | if (ARM::DPRRegClass.contains(Regs.front().first)) |
| 388 | Kind = DPRRegisterList; |
| 389 | else if (ARM::SPRRegClass.contains(Regs.front().first)) |
| 390 | Kind = SPRRegisterList; |
| 391 | |
| 392 | ARMOperand *Op = new ARMOperand(Kind); |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 393 | for (SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 394 | I = Regs.begin(), E = Regs.end(); I != E; ++I) |
Bill Wendling | 24d22d2 | 2010-11-18 21:50:54 +0000 | [diff] [blame] | 395 | Op->Registers.push_back(I->first); |
Bill Wendling | cb21d1c | 2010-11-19 00:38:19 +0000 | [diff] [blame] | 396 | array_pod_sort(Op->Registers.begin(), Op->Registers.end()); |
Matt Beaumont-Gay | cc8d10e | 2010-11-10 00:08:58 +0000 | [diff] [blame] | 397 | Op->StartLoc = StartLoc; |
| 398 | Op->EndLoc = EndLoc; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 399 | return Op; |
| 400 | } |
| 401 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 402 | static ARMOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) { |
| 403 | ARMOperand *Op = new ARMOperand(Immediate); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 404 | Op->Imm.Val = Val; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 405 | Op->StartLoc = S; |
| 406 | Op->EndLoc = E; |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 407 | return Op; |
Kevin Enderby | cfe0724 | 2009-10-13 22:19:02 +0000 | [diff] [blame] | 408 | } |
| 409 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 410 | static ARMOperand *CreateMem(unsigned BaseRegNum, bool OffsetIsReg, |
| 411 | const MCExpr *Offset, unsigned OffsetRegNum, |
| 412 | bool OffsetRegShifted, enum ShiftType ShiftType, |
| 413 | const MCExpr *ShiftAmount, bool Preindexed, |
| 414 | bool Postindexed, bool Negative, bool Writeback, |
| 415 | SMLoc S, SMLoc E) { |
| 416 | ARMOperand *Op = new ARMOperand(Memory); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 417 | Op->Mem.BaseRegNum = BaseRegNum; |
| 418 | Op->Mem.OffsetIsReg = OffsetIsReg; |
| 419 | Op->Mem.Offset = Offset; |
| 420 | Op->Mem.OffsetRegNum = OffsetRegNum; |
| 421 | Op->Mem.OffsetRegShifted = OffsetRegShifted; |
| 422 | Op->Mem.ShiftType = ShiftType; |
| 423 | Op->Mem.ShiftAmount = ShiftAmount; |
| 424 | Op->Mem.Preindexed = Preindexed; |
| 425 | Op->Mem.Postindexed = Postindexed; |
| 426 | Op->Mem.Negative = Negative; |
| 427 | Op->Mem.Writeback = Writeback; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 428 | |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 429 | Op->StartLoc = S; |
| 430 | Op->EndLoc = E; |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 431 | return Op; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 432 | } |
| 433 | }; |
| 434 | |
| 435 | } // end anonymous namespace. |
| 436 | |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 437 | void ARMOperand::dump(raw_ostream &OS) const { |
| 438 | switch (Kind) { |
| 439 | case CondCode: |
Daniel Dunbar | 6a5c22e | 2011-01-10 15:26:21 +0000 | [diff] [blame] | 440 | OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">"; |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 441 | break; |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 442 | case CCOut: |
| 443 | OS << "<ccout " << getReg() << ">"; |
| 444 | break; |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 445 | case Immediate: |
| 446 | getImm()->print(OS); |
| 447 | break; |
| 448 | case Memory: |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 449 | OS << "<memory>"; |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 450 | break; |
| 451 | case Register: |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 452 | OS << "<register " << getReg() << ">"; |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 453 | break; |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 454 | case RegisterList: |
| 455 | case DPRRegisterList: |
| 456 | case SPRRegisterList: { |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 457 | OS << "<register_list "; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 458 | |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 459 | const SmallVectorImpl<unsigned> &RegList = getRegList(); |
| 460 | for (SmallVectorImpl<unsigned>::const_iterator |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 461 | I = RegList.begin(), E = RegList.end(); I != E; ) { |
| 462 | OS << *I; |
| 463 | if (++I < E) OS << ", "; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 464 | } |
| 465 | |
| 466 | OS << ">"; |
| 467 | break; |
| 468 | } |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 469 | case Token: |
| 470 | OS << "'" << getToken() << "'"; |
| 471 | break; |
| 472 | } |
| 473 | } |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 474 | |
| 475 | /// @name Auto-generated Match Functions |
| 476 | /// { |
| 477 | |
| 478 | static unsigned MatchRegisterName(StringRef Name); |
| 479 | |
| 480 | /// } |
| 481 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 482 | /// Try to parse a register name. The token must be an Identifier when called, |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 483 | /// and if it is a register name the token is eaten and the register number is |
| 484 | /// returned. Otherwise return -1. |
| 485 | /// |
| 486 | int ARMAsmParser::TryParseRegister() { |
| 487 | const AsmToken &Tok = Parser.getTok(); |
| 488 | assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier"); |
Jim Grosbach | d4462a5 | 2010-11-01 16:44:21 +0000 | [diff] [blame] | 489 | |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 490 | // FIXME: Validate register for the current architecture; we have to do |
| 491 | // validation later, so maybe there is no need for this here. |
Bill Wendling | d68fd9c | 2010-11-06 10:45:34 +0000 | [diff] [blame] | 492 | unsigned RegNum = MatchRegisterName(Tok.getString()); |
| 493 | if (RegNum == 0) |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 494 | return -1; |
| 495 | Parser.Lex(); // Eat identifier token. |
| 496 | return RegNum; |
| 497 | } |
Jim Grosbach | d4462a5 | 2010-11-01 16:44:21 +0000 | [diff] [blame] | 498 | |
| 499 | |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 500 | /// Try to parse a register name. The token must be an Identifier when called. |
| 501 | /// If it's a register, an AsmOperand is created. Another AsmOperand is created |
| 502 | /// if there is a "writeback". 'true' if it's not a register. |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 503 | /// |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 504 | /// TODO this is likely to change to allow different register types and or to |
| 505 | /// parse for a specific register type. |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 506 | bool ARMAsmParser:: |
| 507 | TryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 508 | SMLoc S = Parser.getTok().getLoc(); |
| 509 | int RegNo = TryParseRegister(); |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 510 | if (RegNo == -1) |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 511 | return true; |
Jim Grosbach | d4462a5 | 2010-11-01 16:44:21 +0000 | [diff] [blame] | 512 | |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 513 | Operands.push_back(ARMOperand::CreateReg(RegNo, S, Parser.getTok().getLoc())); |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 514 | |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 515 | const AsmToken &ExclaimTok = Parser.getTok(); |
| 516 | if (ExclaimTok.is(AsmToken::Exclaim)) { |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 517 | Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(), |
| 518 | ExclaimTok.getLoc())); |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 519 | Parser.Lex(); // Eat exclaim token |
Kevin Enderby | 99e6d4e | 2009-10-07 18:01:35 +0000 | [diff] [blame] | 520 | } |
| 521 | |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 522 | return false; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 523 | } |
| 524 | |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 525 | /// Parse a register list, return it if successful else return null. The first |
| 526 | /// token must be a '{' when called. |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 527 | bool ARMAsmParser:: |
| 528 | ParseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 529 | assert(Parser.getTok().is(AsmToken::LCurly) && |
Bill Wendling | a60f157 | 2010-11-06 10:48:18 +0000 | [diff] [blame] | 530 | "Token is not a Left Curly Brace"); |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 531 | SMLoc S = Parser.getTok().getLoc(); |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 532 | |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 533 | // Read the rest of the registers in the list. |
| 534 | unsigned PrevRegNum = 0; |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 535 | SmallVector<std::pair<unsigned, SMLoc>, 32> Registers; |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 536 | |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 537 | do { |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 538 | bool IsRange = Parser.getTok().is(AsmToken::Minus); |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 539 | Parser.Lex(); // Eat non-identifier token. |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 540 | |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 541 | const AsmToken &RegTok = Parser.getTok(); |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 542 | SMLoc RegLoc = RegTok.getLoc(); |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 543 | if (RegTok.isNot(AsmToken::Identifier)) { |
| 544 | Error(RegLoc, "register expected"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 545 | return true; |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 546 | } |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 547 | |
Bill Wendling | 1d6a265 | 2010-11-06 10:40:24 +0000 | [diff] [blame] | 548 | int RegNum = TryParseRegister(); |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 549 | if (RegNum == -1) { |
| 550 | Error(RegLoc, "register expected"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 551 | return true; |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 552 | } |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 553 | |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 554 | if (IsRange) { |
| 555 | int Reg = PrevRegNum; |
| 556 | do { |
| 557 | ++Reg; |
| 558 | Registers.push_back(std::make_pair(Reg, RegLoc)); |
| 559 | } while (Reg != RegNum); |
| 560 | } else { |
| 561 | Registers.push_back(std::make_pair(RegNum, RegLoc)); |
| 562 | } |
| 563 | |
| 564 | PrevRegNum = RegNum; |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 565 | } while (Parser.getTok().is(AsmToken::Comma) || |
| 566 | Parser.getTok().is(AsmToken::Minus)); |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 567 | |
| 568 | // Process the right curly brace of the list. |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 569 | const AsmToken &RCurlyTok = Parser.getTok(); |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 570 | if (RCurlyTok.isNot(AsmToken::RCurly)) { |
| 571 | Error(RCurlyTok.getLoc(), "'}' expected"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 572 | return true; |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 573 | } |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 574 | |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 575 | SMLoc E = RCurlyTok.getLoc(); |
| 576 | Parser.Lex(); // Eat right curly brace token. |
Jim Grosbach | 03f44a0 | 2010-11-29 23:18:01 +0000 | [diff] [blame] | 577 | |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 578 | // Verify the register list. |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 579 | SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 580 | RI = Registers.begin(), RE = Registers.end(); |
| 581 | |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 582 | DenseMap<unsigned, bool> RegMap; |
| 583 | RegMap[RI->first] = true; |
| 584 | |
Bill Wendling | 8e8b18b | 2010-11-09 23:45:59 +0000 | [diff] [blame] | 585 | unsigned HighRegNum = RI->first; |
| 586 | bool EmittedWarning = false; |
| 587 | |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 588 | for (++RI; RI != RE; ++RI) { |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 589 | const std::pair<unsigned, SMLoc> &RegInfo = *RI; |
Bill Wendling | 8e8b18b | 2010-11-09 23:45:59 +0000 | [diff] [blame] | 590 | unsigned Reg = RegInfo.first; |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 591 | |
Bill Wendling | 8e8b18b | 2010-11-09 23:45:59 +0000 | [diff] [blame] | 592 | if (RegMap[Reg]) { |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 593 | Error(RegInfo.second, "register duplicated in register list"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 594 | return true; |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 595 | } |
| 596 | |
Bill Wendling | 8e8b18b | 2010-11-09 23:45:59 +0000 | [diff] [blame] | 597 | if (!EmittedWarning && Reg < HighRegNum) |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 598 | Warning(RegInfo.second, |
| 599 | "register not in ascending order in register list"); |
| 600 | |
Bill Wendling | 8e8b18b | 2010-11-09 23:45:59 +0000 | [diff] [blame] | 601 | RegMap[Reg] = true; |
| 602 | HighRegNum = std::max(Reg, HighRegNum); |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 603 | } |
| 604 | |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 605 | Operands.push_back(ARMOperand::CreateRegList(Registers, S, E)); |
| 606 | return false; |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 607 | } |
| 608 | |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 609 | /// Parse an ARM memory expression, return false if successful else return true |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 610 | /// or an error. The first token must be a '[' when called. |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 611 | /// |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 612 | /// TODO Only preindexing and postindexing addressing are started, unindexed |
| 613 | /// with option, etc are still to do. |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 614 | bool ARMAsmParser:: |
| 615 | ParseMemory(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 616 | SMLoc S, E; |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 617 | assert(Parser.getTok().is(AsmToken::LBrac) && |
Bill Wendling | a60f157 | 2010-11-06 10:48:18 +0000 | [diff] [blame] | 618 | "Token is not a Left Bracket"); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 619 | S = Parser.getTok().getLoc(); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 620 | Parser.Lex(); // Eat left bracket token. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 621 | |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 622 | const AsmToken &BaseRegTok = Parser.getTok(); |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 623 | if (BaseRegTok.isNot(AsmToken::Identifier)) { |
| 624 | Error(BaseRegTok.getLoc(), "register expected"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 625 | return true; |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 626 | } |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 627 | int BaseRegNum = TryParseRegister(); |
| 628 | if (BaseRegNum == -1) { |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 629 | Error(BaseRegTok.getLoc(), "register expected"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 630 | return true; |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 631 | } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 632 | |
| 633 | bool Preindexed = false; |
| 634 | bool Postindexed = false; |
| 635 | bool OffsetIsReg = false; |
| 636 | bool Negative = false; |
| 637 | bool Writeback = false; |
| 638 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 639 | // First look for preindexed address forms, that is after the "[Rn" we now |
| 640 | // have to see if the next token is a comma. |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 641 | const AsmToken &Tok = Parser.getTok(); |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 642 | if (Tok.is(AsmToken::Comma)) { |
| 643 | Preindexed = true; |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 644 | Parser.Lex(); // Eat comma token. |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 645 | int OffsetRegNum; |
| 646 | bool OffsetRegShifted; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 647 | enum ShiftType ShiftType; |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 648 | const MCExpr *ShiftAmount = 0; |
| 649 | const MCExpr *Offset = 0; |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 650 | if (ParseMemoryOffsetReg(Negative, OffsetRegShifted, ShiftType, ShiftAmount, |
| 651 | Offset, OffsetIsReg, OffsetRegNum, E)) |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 652 | return true; |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 653 | const AsmToken &RBracTok = Parser.getTok(); |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 654 | if (RBracTok.isNot(AsmToken::RBrac)) { |
| 655 | Error(RBracTok.getLoc(), "']' expected"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 656 | return true; |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 657 | } |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 658 | E = RBracTok.getLoc(); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 659 | Parser.Lex(); // Eat right bracket token. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 660 | |
Jim Grosbach | 03f44a0 | 2010-11-29 23:18:01 +0000 | [diff] [blame] | 661 | |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 662 | const AsmToken &ExclaimTok = Parser.getTok(); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 663 | ARMOperand *WBOp = 0; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 664 | if (ExclaimTok.is(AsmToken::Exclaim)) { |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 665 | WBOp = ARMOperand::CreateToken(ExclaimTok.getString(), |
| 666 | ExclaimTok.getLoc()); |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 667 | Writeback = true; |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 668 | Parser.Lex(); // Eat exclaim token |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 669 | } |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 670 | |
| 671 | Operands.push_back(ARMOperand::CreateMem(BaseRegNum, OffsetIsReg, Offset, |
| 672 | OffsetRegNum, OffsetRegShifted, |
| 673 | ShiftType, ShiftAmount, Preindexed, |
| 674 | Postindexed, Negative, Writeback, |
| 675 | S, E)); |
| 676 | if (WBOp) |
| 677 | Operands.push_back(WBOp); |
| 678 | |
| 679 | return false; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 680 | } |
| 681 | // The "[Rn" we have so far was not followed by a comma. |
| 682 | else if (Tok.is(AsmToken::RBrac)) { |
Jim Grosbach | 80eb233 | 2010-10-29 17:41:25 +0000 | [diff] [blame] | 683 | // If there's anything other than the right brace, this is a post indexing |
| 684 | // addressing form. |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 685 | E = Tok.getLoc(); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 686 | Parser.Lex(); // Eat right bracket token. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 687 | |
Kevin Enderby | e2a98dd | 2009-10-15 21:42:45 +0000 | [diff] [blame] | 688 | int OffsetRegNum = 0; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 689 | bool OffsetRegShifted = false; |
Jim Grosbach | 00a257a | 2010-11-29 23:41:10 +0000 | [diff] [blame] | 690 | enum ShiftType ShiftType = Lsl; |
| 691 | const MCExpr *ShiftAmount = 0; |
Chris Lattner | 14b9385 | 2010-10-29 00:27:31 +0000 | [diff] [blame] | 692 | const MCExpr *Offset = 0; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 693 | |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 694 | const AsmToken &NextTok = Parser.getTok(); |
Jim Grosbach | 03f44a0 | 2010-11-29 23:18:01 +0000 | [diff] [blame] | 695 | |
Kevin Enderby | e2a98dd | 2009-10-15 21:42:45 +0000 | [diff] [blame] | 696 | if (NextTok.isNot(AsmToken::EndOfStatement)) { |
Jim Grosbach | 80eb233 | 2010-10-29 17:41:25 +0000 | [diff] [blame] | 697 | Postindexed = true; |
| 698 | Writeback = true; |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 699 | |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 700 | if (NextTok.isNot(AsmToken::Comma)) { |
| 701 | Error(NextTok.getLoc(), "',' expected"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 702 | return true; |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 703 | } |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 704 | |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 705 | Parser.Lex(); // Eat comma token. |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 706 | |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 707 | if (ParseMemoryOffsetReg(Negative, OffsetRegShifted, ShiftType, |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 708 | ShiftAmount, Offset, OffsetIsReg, OffsetRegNum, |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 709 | E)) |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 710 | return true; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 711 | } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 712 | |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 713 | Operands.push_back(ARMOperand::CreateMem(BaseRegNum, OffsetIsReg, Offset, |
| 714 | OffsetRegNum, OffsetRegShifted, |
| 715 | ShiftType, ShiftAmount, Preindexed, |
| 716 | Postindexed, Negative, Writeback, |
| 717 | S, E)); |
| 718 | return false; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 719 | } |
| 720 | |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 721 | return true; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 722 | } |
| 723 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 724 | /// Parse the offset of a memory operand after we have seen "[Rn," or "[Rn]," |
| 725 | /// we will parse the following (were +/- means that a plus or minus is |
| 726 | /// optional): |
| 727 | /// +/-Rm |
| 728 | /// +/-Rm, shift |
| 729 | /// #offset |
| 730 | /// we return false on success or an error otherwise. |
| 731 | bool ARMAsmParser::ParseMemoryOffsetReg(bool &Negative, |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 732 | bool &OffsetRegShifted, |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 733 | enum ShiftType &ShiftType, |
| 734 | const MCExpr *&ShiftAmount, |
| 735 | const MCExpr *&Offset, |
| 736 | bool &OffsetIsReg, |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 737 | int &OffsetRegNum, |
| 738 | SMLoc &E) { |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 739 | Negative = false; |
| 740 | OffsetRegShifted = false; |
| 741 | OffsetIsReg = false; |
| 742 | OffsetRegNum = -1; |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 743 | const AsmToken &NextTok = Parser.getTok(); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 744 | E = NextTok.getLoc(); |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 745 | if (NextTok.is(AsmToken::Plus)) |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 746 | Parser.Lex(); // Eat plus token. |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 747 | else if (NextTok.is(AsmToken::Minus)) { |
| 748 | Negative = true; |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 749 | Parser.Lex(); // Eat minus token |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 750 | } |
| 751 | // See if there is a register following the "[Rn," or "[Rn]," we have so far. |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 752 | const AsmToken &OffsetRegTok = Parser.getTok(); |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 753 | if (OffsetRegTok.is(AsmToken::Identifier)) { |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 754 | SMLoc CurLoc = OffsetRegTok.getLoc(); |
| 755 | OffsetRegNum = TryParseRegister(); |
| 756 | if (OffsetRegNum != -1) { |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 757 | OffsetIsReg = true; |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 758 | E = CurLoc; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 759 | } |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 760 | } |
Jim Grosbach | d4462a5 | 2010-11-01 16:44:21 +0000 | [diff] [blame] | 761 | |
Bill Wendling | 12f40e9 | 2010-11-06 10:51:53 +0000 | [diff] [blame] | 762 | // If we parsed a register as the offset then there can be a shift after that. |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 763 | if (OffsetRegNum != -1) { |
| 764 | // Look for a comma then a shift |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 765 | const AsmToken &Tok = Parser.getTok(); |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 766 | if (Tok.is(AsmToken::Comma)) { |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 767 | Parser.Lex(); // Eat comma token. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 768 | |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 769 | const AsmToken &Tok = Parser.getTok(); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 770 | if (ParseShift(ShiftType, ShiftAmount, E)) |
Duncan Sands | 3472766 | 2010-07-12 08:16:59 +0000 | [diff] [blame] | 771 | return Error(Tok.getLoc(), "shift expected"); |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 772 | OffsetRegShifted = true; |
| 773 | } |
| 774 | } |
| 775 | else { // the "[Rn," or "[Rn,]" we have so far was not followed by "Rm" |
| 776 | // Look for #offset following the "[Rn," or "[Rn]," |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 777 | const AsmToken &HashTok = Parser.getTok(); |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 778 | if (HashTok.isNot(AsmToken::Hash)) |
| 779 | return Error(HashTok.getLoc(), "'#' expected"); |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 780 | |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 781 | Parser.Lex(); // Eat hash token. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 782 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 783 | if (getParser().ParseExpression(Offset)) |
| 784 | return true; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 785 | E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1); |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 786 | } |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 787 | return false; |
| 788 | } |
| 789 | |
| 790 | /// ParseShift as one of these two: |
| 791 | /// ( lsl | lsr | asr | ror ) , # shift_amount |
| 792 | /// rrx |
| 793 | /// and returns true if it parses a shift otherwise it returns false. |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 794 | bool ARMAsmParser::ParseShift(ShiftType &St, const MCExpr *&ShiftAmount, |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 795 | SMLoc &E) { |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 796 | const AsmToken &Tok = Parser.getTok(); |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 797 | if (Tok.isNot(AsmToken::Identifier)) |
| 798 | return true; |
Benjamin Kramer | 38e5989 | 2010-07-14 22:38:02 +0000 | [diff] [blame] | 799 | StringRef ShiftName = Tok.getString(); |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 800 | if (ShiftName == "lsl" || ShiftName == "LSL") |
| 801 | St = Lsl; |
| 802 | else if (ShiftName == "lsr" || ShiftName == "LSR") |
| 803 | St = Lsr; |
| 804 | else if (ShiftName == "asr" || ShiftName == "ASR") |
| 805 | St = Asr; |
| 806 | else if (ShiftName == "ror" || ShiftName == "ROR") |
| 807 | St = Ror; |
| 808 | else if (ShiftName == "rrx" || ShiftName == "RRX") |
| 809 | St = Rrx; |
| 810 | else |
| 811 | return true; |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 812 | Parser.Lex(); // Eat shift type token. |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 813 | |
| 814 | // Rrx stands alone. |
| 815 | if (St == Rrx) |
| 816 | return false; |
| 817 | |
| 818 | // Otherwise, there must be a '#' and a shift amount. |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 819 | const AsmToken &HashTok = Parser.getTok(); |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 820 | if (HashTok.isNot(AsmToken::Hash)) |
| 821 | return Error(HashTok.getLoc(), "'#' expected"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 822 | Parser.Lex(); // Eat hash token. |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 823 | |
| 824 | if (getParser().ParseExpression(ShiftAmount)) |
| 825 | return true; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 826 | |
| 827 | return false; |
| 828 | } |
| 829 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 830 | /// Parse a arm instruction operand. For now this parses the operand regardless |
| 831 | /// of the mnemonic. |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 832 | bool ARMAsmParser::ParseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands){ |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 833 | SMLoc S, E; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 834 | switch (getLexer().getKind()) { |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 835 | default: |
| 836 | Error(Parser.getTok().getLoc(), "unexpected token in operand"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 837 | return true; |
| 838 | case AsmToken::Identifier: { |
| 839 | if (!TryParseRegisterWithWriteBack(Operands)) |
| 840 | return false; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 841 | |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 842 | // This was not a register so parse other operands that start with an |
| 843 | // identifier (like labels) as expressions and create them as immediates. |
| 844 | const MCExpr *IdVal; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 845 | S = Parser.getTok().getLoc(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 846 | if (getParser().ParseExpression(IdVal)) |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 847 | return true; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 848 | E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 849 | Operands.push_back(ARMOperand::CreateImm(IdVal, S, E)); |
| 850 | return false; |
| 851 | } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 852 | case AsmToken::LBrac: |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 853 | return ParseMemory(Operands); |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 854 | case AsmToken::LCurly: |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 855 | return ParseRegisterList(Operands); |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 856 | case AsmToken::Hash: |
Kevin Enderby | 079469f | 2009-10-13 23:33:38 +0000 | [diff] [blame] | 857 | // #42 -> immediate. |
| 858 | // TODO: ":lower16:" and ":upper16:" modifiers after # before immediate |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 859 | S = Parser.getTok().getLoc(); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 860 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 861 | const MCExpr *ImmVal; |
| 862 | if (getParser().ParseExpression(ImmVal)) |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 863 | return true; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 864 | E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 865 | Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E)); |
| 866 | return false; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 867 | } |
| 868 | } |
| 869 | |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 870 | /// \brief Given a mnemonic, split out possible predication code and carry |
| 871 | /// setting letters to form a canonical mnemonic and flags. |
| 872 | // |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 873 | // FIXME: Would be nice to autogen this. |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 874 | static StringRef SplitMnemonicAndCC(StringRef Mnemonic, |
| 875 | unsigned &PredicationCode, |
| 876 | bool &CarrySetting) { |
| 877 | PredicationCode = ARMCC::AL; |
| 878 | CarrySetting = false; |
| 879 | |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 880 | // Ignore some mnemonics we know aren't predicated forms. |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 881 | // |
| 882 | // FIXME: Would be nice to autogen this. |
Daniel Dunbar | 8ab1112 | 2011-01-10 21:01:03 +0000 | [diff] [blame] | 883 | if (Mnemonic == "teq" || Mnemonic == "vceq" || |
| 884 | Mnemonic == "movs" || |
| 885 | Mnemonic == "svc" || |
| 886 | (Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" || |
| 887 | Mnemonic == "vmls" || Mnemonic == "vnmls") || |
| 888 | Mnemonic == "vacge" || Mnemonic == "vcge" || |
| 889 | Mnemonic == "vclt" || |
| 890 | Mnemonic == "vacgt" || Mnemonic == "vcgt" || |
| 891 | Mnemonic == "vcle" || |
| 892 | (Mnemonic == "smlal" || Mnemonic == "umaal" || Mnemonic == "umlal" || |
| 893 | Mnemonic == "vabal" || Mnemonic == "vmlal" || Mnemonic == "vpadal" || |
| 894 | Mnemonic == "vqdmlal")) |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 895 | return Mnemonic; |
Daniel Dunbar | 5747b13 | 2010-08-11 06:37:16 +0000 | [diff] [blame] | 896 | |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 897 | // First, split out any predication code. |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 898 | unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2)) |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 899 | .Case("eq", ARMCC::EQ) |
| 900 | .Case("ne", ARMCC::NE) |
| 901 | .Case("hs", ARMCC::HS) |
| 902 | .Case("lo", ARMCC::LO) |
| 903 | .Case("mi", ARMCC::MI) |
| 904 | .Case("pl", ARMCC::PL) |
| 905 | .Case("vs", ARMCC::VS) |
| 906 | .Case("vc", ARMCC::VC) |
| 907 | .Case("hi", ARMCC::HI) |
| 908 | .Case("ls", ARMCC::LS) |
| 909 | .Case("ge", ARMCC::GE) |
| 910 | .Case("lt", ARMCC::LT) |
| 911 | .Case("gt", ARMCC::GT) |
| 912 | .Case("le", ARMCC::LE) |
| 913 | .Case("al", ARMCC::AL) |
| 914 | .Default(~0U); |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 915 | if (CC != ~0U) { |
| 916 | Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2); |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 917 | PredicationCode = CC; |
Bill Wendling | 52925b6 | 2010-10-29 23:50:21 +0000 | [diff] [blame] | 918 | } |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 919 | |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 920 | // Next, determine if we have a carry setting bit. We explicitly ignore all |
| 921 | // the instructions we know end in 's'. |
| 922 | if (Mnemonic.endswith("s") && |
| 923 | !(Mnemonic == "asrs" || Mnemonic == "cps" || Mnemonic == "mls" || |
| 924 | Mnemonic == "movs" || Mnemonic == "mrs" || Mnemonic == "smmls" || |
| 925 | Mnemonic == "vabs" || Mnemonic == "vcls" || Mnemonic == "vmls" || |
| 926 | Mnemonic == "vmrs" || Mnemonic == "vnmls" || Mnemonic == "vqabs" || |
| 927 | Mnemonic == "vrecps" || Mnemonic == "vrsqrts")) { |
| 928 | Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1); |
| 929 | CarrySetting = true; |
| 930 | } |
| 931 | |
| 932 | return Mnemonic; |
| 933 | } |
Daniel Dunbar | 3771dd0 | 2011-01-11 15:59:53 +0000 | [diff] [blame] | 934 | |
| 935 | /// \brief Given a canonical mnemonic, determine if the instruction ever allows |
| 936 | /// inclusion of carry set or predication code operands. |
| 937 | // |
| 938 | // FIXME: It would be nice to autogen this. |
| 939 | static void GetMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet, |
| 940 | bool &CanAcceptPredicationCode) { |
Daniel Dunbar | eb9f3f9 | 2011-01-11 19:06:29 +0000 | [diff] [blame] | 941 | if (Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" || |
| 942 | Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" || |
| 943 | Mnemonic == "smull" || Mnemonic == "add" || Mnemonic == "adc" || |
| 944 | Mnemonic == "mul" || Mnemonic == "bic" || Mnemonic == "asr" || |
| 945 | Mnemonic == "umlal" || Mnemonic == "orr" || Mnemonic == "mov" || |
| 946 | Mnemonic == "rsb" || Mnemonic == "rsc" || Mnemonic == "orn" || |
| 947 | Mnemonic == "sbc" || Mnemonic == "mla" || Mnemonic == "umull" || |
| 948 | Mnemonic == "eor" || Mnemonic == "smlal" || Mnemonic == "mvn") { |
| 949 | CanAcceptCarrySet = true; |
| 950 | } else { |
| 951 | CanAcceptCarrySet = false; |
| 952 | } |
Daniel Dunbar | 3771dd0 | 2011-01-11 15:59:53 +0000 | [diff] [blame] | 953 | |
Daniel Dunbar | eb9f3f9 | 2011-01-11 19:06:29 +0000 | [diff] [blame] | 954 | if (Mnemonic == "cbnz" || Mnemonic == "setend" || Mnemonic == "dmb" || |
| 955 | Mnemonic == "cps" || Mnemonic == "mcr2" || Mnemonic == "it" || |
| 956 | Mnemonic == "mcrr2" || Mnemonic == "cbz" || Mnemonic == "cdp2" || |
| 957 | Mnemonic == "trap" || Mnemonic == "mrc2" || Mnemonic == "mrrc2" || |
| 958 | Mnemonic == "dsb" || Mnemonic == "movs") { |
Daniel Dunbar | 3771dd0 | 2011-01-11 15:59:53 +0000 | [diff] [blame] | 959 | CanAcceptPredicationCode = false; |
| 960 | } else { |
| 961 | CanAcceptPredicationCode = true; |
| 962 | } |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 963 | } |
| 964 | |
| 965 | /// Parse an arm instruction mnemonic followed by its operands. |
| 966 | bool ARMAsmParser::ParseInstruction(StringRef Name, SMLoc NameLoc, |
| 967 | SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 968 | // Create the leading tokens for the mnemonic, split by '.' characters. |
| 969 | size_t Start = 0, Next = Name.find('.'); |
| 970 | StringRef Head = Name.slice(Start, Next); |
| 971 | |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 972 | // Split out the predication code and carry setting flag from the mnemonic. |
| 973 | unsigned PredicationCode; |
| 974 | bool CarrySetting; |
| 975 | Head = SplitMnemonicAndCC(Head, PredicationCode, CarrySetting); |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 976 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 977 | Operands.push_back(ARMOperand::CreateToken(Head, NameLoc)); |
Bill Wendling | 9717fa9 | 2010-11-21 10:56:05 +0000 | [diff] [blame] | 978 | |
Daniel Dunbar | 3771dd0 | 2011-01-11 15:59:53 +0000 | [diff] [blame] | 979 | // Next, add the CCOut and ConditionCode operands, if needed. |
| 980 | // |
| 981 | // For mnemonics which can ever incorporate a carry setting bit or predication |
| 982 | // code, our matching model involves us always generating CCOut and |
| 983 | // ConditionCode operands to match the mnemonic "as written" and then we let |
| 984 | // the matcher deal with finding the right instruction or generating an |
| 985 | // appropriate error. |
| 986 | bool CanAcceptCarrySet, CanAcceptPredicationCode; |
| 987 | GetMnemonicAcceptInfo(Head, CanAcceptCarrySet, CanAcceptPredicationCode); |
| 988 | |
| 989 | // Add the carry setting operand, if necessary. |
| 990 | // |
| 991 | // FIXME: It would be awesome if we could somehow invent a location such that |
| 992 | // match errors on this operand would print a nice diagnostic about how the |
| 993 | // 's' character in the mnemonic resulted in a CCOut operand. |
| 994 | if (CanAcceptCarrySet) { |
| 995 | Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0, |
| 996 | NameLoc)); |
| 997 | } else { |
| 998 | // This mnemonic can't ever accept a carry set, but the user wrote one (or |
| 999 | // misspelled another mnemonic). |
| 1000 | |
| 1001 | // FIXME: Issue a nice error. |
| 1002 | } |
| 1003 | |
| 1004 | // Add the predication code operand, if necessary. |
| 1005 | if (CanAcceptPredicationCode) { |
| 1006 | Operands.push_back(ARMOperand::CreateCondCode( |
| 1007 | ARMCC::CondCodes(PredicationCode), NameLoc)); |
| 1008 | } else { |
| 1009 | // This mnemonic can't ever accept a predication code, but the user wrote |
| 1010 | // one (or misspelled another mnemonic). |
| 1011 | |
| 1012 | // FIXME: Issue a nice error. |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 1013 | } |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 1014 | |
| 1015 | // Add the remaining tokens in the mnemonic. |
Daniel Dunbar | 5747b13 | 2010-08-11 06:37:16 +0000 | [diff] [blame] | 1016 | while (Next != StringRef::npos) { |
| 1017 | Start = Next; |
| 1018 | Next = Name.find('.', Start + 1); |
| 1019 | Head = Name.slice(Start, Next); |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1020 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 1021 | Operands.push_back(ARMOperand::CreateToken(Head, NameLoc)); |
Daniel Dunbar | 5747b13 | 2010-08-11 06:37:16 +0000 | [diff] [blame] | 1022 | } |
| 1023 | |
| 1024 | // Read the remaining operands. |
| 1025 | if (getLexer().isNot(AsmToken::EndOfStatement)) { |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1026 | // Read the first operand. |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1027 | if (ParseOperand(Operands)) { |
Chris Lattner | cbf8a98 | 2010-09-11 16:18:25 +0000 | [diff] [blame] | 1028 | Parser.EatToEndOfStatement(); |
| 1029 | return true; |
| 1030 | } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1031 | |
| 1032 | while (getLexer().is(AsmToken::Comma)) { |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1033 | Parser.Lex(); // Eat the comma. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1034 | |
| 1035 | // Parse and remember the operand. |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1036 | if (ParseOperand(Operands)) { |
Chris Lattner | cbf8a98 | 2010-09-11 16:18:25 +0000 | [diff] [blame] | 1037 | Parser.EatToEndOfStatement(); |
| 1038 | return true; |
| 1039 | } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1040 | } |
| 1041 | } |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 1042 | |
Chris Lattner | cbf8a98 | 2010-09-11 16:18:25 +0000 | [diff] [blame] | 1043 | if (getLexer().isNot(AsmToken::EndOfStatement)) { |
| 1044 | Parser.EatToEndOfStatement(); |
Chris Lattner | 34e5314 | 2010-09-08 05:10:46 +0000 | [diff] [blame] | 1045 | return TokError("unexpected token in argument list"); |
Chris Lattner | cbf8a98 | 2010-09-11 16:18:25 +0000 | [diff] [blame] | 1046 | } |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 1047 | |
Chris Lattner | 34e5314 | 2010-09-08 05:10:46 +0000 | [diff] [blame] | 1048 | Parser.Lex(); // Consume the EndOfStatement |
Chris Lattner | 9898671 | 2010-01-14 22:21:20 +0000 | [diff] [blame] | 1049 | return false; |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 1050 | } |
| 1051 | |
Chris Lattner | fa42fad | 2010-10-28 21:28:01 +0000 | [diff] [blame] | 1052 | bool ARMAsmParser:: |
| 1053 | MatchAndEmitInstruction(SMLoc IDLoc, |
| 1054 | SmallVectorImpl<MCParsedAsmOperand*> &Operands, |
| 1055 | MCStreamer &Out) { |
| 1056 | MCInst Inst; |
| 1057 | unsigned ErrorInfo; |
Kevin Enderby | 193c3ac | 2010-12-09 19:19:43 +0000 | [diff] [blame] | 1058 | MatchResultTy MatchResult, MatchResult2; |
| 1059 | MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo); |
| 1060 | if (MatchResult != Match_Success) { |
| 1061 | // If we get a Match_InvalidOperand it might be some arithmetic instruction |
| 1062 | // that does not update the condition codes. So try adding a CCOut operand |
| 1063 | // with a value of reg0. |
| 1064 | if (MatchResult == Match_InvalidOperand) { |
| 1065 | Operands.insert(Operands.begin() + 1, |
| 1066 | ARMOperand::CreateCCOut(0, |
| 1067 | ((ARMOperand*)Operands[0])->getStartLoc())); |
| 1068 | MatchResult2 = MatchInstructionImpl(Operands, Inst, ErrorInfo); |
| 1069 | if (MatchResult2 == Match_Success) |
| 1070 | MatchResult = Match_Success; |
Kevin Enderby | 44a9e8f | 2010-12-10 01:41:56 +0000 | [diff] [blame] | 1071 | else { |
| 1072 | ARMOperand *CCOut = ((ARMOperand*)Operands[1]); |
Kevin Enderby | 193c3ac | 2010-12-09 19:19:43 +0000 | [diff] [blame] | 1073 | Operands.erase(Operands.begin() + 1); |
Kevin Enderby | 44a9e8f | 2010-12-10 01:41:56 +0000 | [diff] [blame] | 1074 | delete CCOut; |
| 1075 | } |
Kevin Enderby | 193c3ac | 2010-12-09 19:19:43 +0000 | [diff] [blame] | 1076 | } |
| 1077 | // If we get a Match_MnemonicFail it might be some arithmetic instruction |
| 1078 | // that updates the condition codes if it ends in 's'. So see if the |
| 1079 | // mnemonic ends in 's' and if so try removing the 's' and adding a CCOut |
| 1080 | // operand with a value of CPSR. |
| 1081 | else if(MatchResult == Match_MnemonicFail) { |
| 1082 | // Get the instruction mnemonic, which is the first token. |
| 1083 | StringRef Mnemonic = ((ARMOperand*)Operands[0])->getToken(); |
| 1084 | if (Mnemonic.substr(Mnemonic.size()-1) == "s") { |
| 1085 | // removed the 's' from the mnemonic for matching. |
| 1086 | StringRef MnemonicNoS = Mnemonic.slice(0, Mnemonic.size() - 1); |
| 1087 | SMLoc NameLoc = ((ARMOperand*)Operands[0])->getStartLoc(); |
Kevin Enderby | 44a9e8f | 2010-12-10 01:41:56 +0000 | [diff] [blame] | 1088 | ARMOperand *OldMnemonic = ((ARMOperand*)Operands[0]); |
| 1089 | Operands.erase(Operands.begin()); |
| 1090 | delete OldMnemonic; |
| 1091 | Operands.insert(Operands.begin(), |
Kevin Enderby | 193c3ac | 2010-12-09 19:19:43 +0000 | [diff] [blame] | 1092 | ARMOperand::CreateToken(MnemonicNoS, NameLoc)); |
| 1093 | Operands.insert(Operands.begin() + 1, |
| 1094 | ARMOperand::CreateCCOut(ARM::CPSR, NameLoc)); |
| 1095 | MatchResult2 = MatchInstructionImpl(Operands, Inst, ErrorInfo); |
| 1096 | if (MatchResult2 == Match_Success) |
| 1097 | MatchResult = Match_Success; |
| 1098 | else { |
Kevin Enderby | 44a9e8f | 2010-12-10 01:41:56 +0000 | [diff] [blame] | 1099 | ARMOperand *OldMnemonic = ((ARMOperand*)Operands[0]); |
| 1100 | Operands.erase(Operands.begin()); |
| 1101 | delete OldMnemonic; |
| 1102 | Operands.insert(Operands.begin(), |
Kevin Enderby | 193c3ac | 2010-12-09 19:19:43 +0000 | [diff] [blame] | 1103 | ARMOperand::CreateToken(Mnemonic, NameLoc)); |
Kevin Enderby | 44a9e8f | 2010-12-10 01:41:56 +0000 | [diff] [blame] | 1104 | ARMOperand *CCOut = ((ARMOperand*)Operands[1]); |
| 1105 | Operands.erase(Operands.begin() + 1); |
| 1106 | delete CCOut; |
Kevin Enderby | 193c3ac | 2010-12-09 19:19:43 +0000 | [diff] [blame] | 1107 | } |
| 1108 | } |
| 1109 | } |
| 1110 | } |
| 1111 | switch (MatchResult) { |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 1112 | case Match_Success: |
Chris Lattner | fa42fad | 2010-10-28 21:28:01 +0000 | [diff] [blame] | 1113 | Out.EmitInstruction(Inst); |
| 1114 | return false; |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 1115 | case Match_MissingFeature: |
| 1116 | Error(IDLoc, "instruction requires a CPU feature not currently enabled"); |
| 1117 | return true; |
| 1118 | case Match_InvalidOperand: { |
| 1119 | SMLoc ErrorLoc = IDLoc; |
| 1120 | if (ErrorInfo != ~0U) { |
| 1121 | if (ErrorInfo >= Operands.size()) |
| 1122 | return Error(IDLoc, "too few operands for instruction"); |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 1123 | |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 1124 | ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc(); |
| 1125 | if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc; |
| 1126 | } |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 1127 | |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 1128 | return Error(ErrorLoc, "invalid operand for instruction"); |
Chris Lattner | fa42fad | 2010-10-28 21:28:01 +0000 | [diff] [blame] | 1129 | } |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 1130 | case Match_MnemonicFail: |
| 1131 | return Error(IDLoc, "unrecognized instruction mnemonic"); |
| 1132 | } |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 1133 | |
Eric Christopher | c223e2b | 2010-10-29 09:26:59 +0000 | [diff] [blame] | 1134 | llvm_unreachable("Implement any new match types added!"); |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 1135 | return true; |
Chris Lattner | fa42fad | 2010-10-28 21:28:01 +0000 | [diff] [blame] | 1136 | } |
| 1137 | |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 1138 | /// ParseDirective parses the arm specific directives |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 1139 | bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) { |
| 1140 | StringRef IDVal = DirectiveID.getIdentifier(); |
| 1141 | if (IDVal == ".word") |
| 1142 | return ParseDirectiveWord(4, DirectiveID.getLoc()); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 1143 | else if (IDVal == ".thumb") |
| 1144 | return ParseDirectiveThumb(DirectiveID.getLoc()); |
| 1145 | else if (IDVal == ".thumb_func") |
| 1146 | return ParseDirectiveThumbFunc(DirectiveID.getLoc()); |
| 1147 | else if (IDVal == ".code") |
| 1148 | return ParseDirectiveCode(DirectiveID.getLoc()); |
| 1149 | else if (IDVal == ".syntax") |
| 1150 | return ParseDirectiveSyntax(DirectiveID.getLoc()); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 1151 | return true; |
| 1152 | } |
| 1153 | |
| 1154 | /// ParseDirectiveWord |
| 1155 | /// ::= .word [ expression (, expression)* ] |
| 1156 | bool ARMAsmParser::ParseDirectiveWord(unsigned Size, SMLoc L) { |
| 1157 | if (getLexer().isNot(AsmToken::EndOfStatement)) { |
| 1158 | for (;;) { |
| 1159 | const MCExpr *Value; |
| 1160 | if (getParser().ParseExpression(Value)) |
| 1161 | return true; |
| 1162 | |
Chris Lattner | aaec205 | 2010-01-19 19:46:13 +0000 | [diff] [blame] | 1163 | getParser().getStreamer().EmitValue(Value, Size, 0/*addrspace*/); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 1164 | |
| 1165 | if (getLexer().is(AsmToken::EndOfStatement)) |
| 1166 | break; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 1167 | |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 1168 | // FIXME: Improve diagnostic. |
| 1169 | if (getLexer().isNot(AsmToken::Comma)) |
| 1170 | return Error(L, "unexpected token in directive"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1171 | Parser.Lex(); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 1172 | } |
| 1173 | } |
| 1174 | |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1175 | Parser.Lex(); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 1176 | return false; |
| 1177 | } |
| 1178 | |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 1179 | /// ParseDirectiveThumb |
| 1180 | /// ::= .thumb |
| 1181 | bool ARMAsmParser::ParseDirectiveThumb(SMLoc L) { |
| 1182 | if (getLexer().isNot(AsmToken::EndOfStatement)) |
| 1183 | return Error(L, "unexpected token in directive"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1184 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 1185 | |
| 1186 | // TODO: set thumb mode |
| 1187 | // TODO: tell the MC streamer the mode |
| 1188 | // getParser().getStreamer().Emit???(); |
| 1189 | return false; |
| 1190 | } |
| 1191 | |
| 1192 | /// ParseDirectiveThumbFunc |
| 1193 | /// ::= .thumbfunc symbol_name |
| 1194 | bool ARMAsmParser::ParseDirectiveThumbFunc(SMLoc L) { |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1195 | const AsmToken &Tok = Parser.getTok(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 1196 | if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String)) |
Jim Grosbach | 83c4018 | 2010-11-05 22:11:33 +0000 | [diff] [blame] | 1197 | return Error(L, "unexpected token in .thumb_func directive"); |
Jim Grosbach | 642fc9c | 2010-11-05 22:33:53 +0000 | [diff] [blame] | 1198 | StringRef Name = Tok.getString(); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1199 | Parser.Lex(); // Consume the identifier token. |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 1200 | if (getLexer().isNot(AsmToken::EndOfStatement)) |
| 1201 | return Error(L, "unexpected token in directive"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1202 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 1203 | |
Jim Grosbach | 642fc9c | 2010-11-05 22:33:53 +0000 | [diff] [blame] | 1204 | // Mark symbol as a thumb symbol. |
| 1205 | MCSymbol *Func = getParser().getContext().GetOrCreateSymbol(Name); |
| 1206 | getParser().getStreamer().EmitThumbFunc(Func); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 1207 | return false; |
| 1208 | } |
| 1209 | |
| 1210 | /// ParseDirectiveSyntax |
| 1211 | /// ::= .syntax unified | divided |
| 1212 | bool ARMAsmParser::ParseDirectiveSyntax(SMLoc L) { |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1213 | const AsmToken &Tok = Parser.getTok(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 1214 | if (Tok.isNot(AsmToken::Identifier)) |
| 1215 | return Error(L, "unexpected token in .syntax directive"); |
Benjamin Kramer | 38e5989 | 2010-07-14 22:38:02 +0000 | [diff] [blame] | 1216 | StringRef Mode = Tok.getString(); |
Duncan Sands | 58c8691 | 2010-06-29 13:04:35 +0000 | [diff] [blame] | 1217 | if (Mode == "unified" || Mode == "UNIFIED") |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1218 | Parser.Lex(); |
Duncan Sands | 58c8691 | 2010-06-29 13:04:35 +0000 | [diff] [blame] | 1219 | else if (Mode == "divided" || Mode == "DIVIDED") |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1220 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 1221 | else |
| 1222 | return Error(L, "unrecognized syntax mode in .syntax directive"); |
| 1223 | |
| 1224 | if (getLexer().isNot(AsmToken::EndOfStatement)) |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1225 | return Error(Parser.getTok().getLoc(), "unexpected token in directive"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1226 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 1227 | |
| 1228 | // TODO tell the MC streamer the mode |
| 1229 | // getParser().getStreamer().Emit???(); |
| 1230 | return false; |
| 1231 | } |
| 1232 | |
| 1233 | /// ParseDirectiveCode |
| 1234 | /// ::= .code 16 | 32 |
| 1235 | bool ARMAsmParser::ParseDirectiveCode(SMLoc L) { |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1236 | const AsmToken &Tok = Parser.getTok(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 1237 | if (Tok.isNot(AsmToken::Integer)) |
| 1238 | return Error(L, "unexpected token in .code directive"); |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1239 | int64_t Val = Parser.getTok().getIntVal(); |
Duncan Sands | 58c8691 | 2010-06-29 13:04:35 +0000 | [diff] [blame] | 1240 | if (Val == 16) |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1241 | Parser.Lex(); |
Duncan Sands | 58c8691 | 2010-06-29 13:04:35 +0000 | [diff] [blame] | 1242 | else if (Val == 32) |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1243 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 1244 | else |
| 1245 | return Error(L, "invalid operand to .code directive"); |
| 1246 | |
| 1247 | if (getLexer().isNot(AsmToken::EndOfStatement)) |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1248 | return Error(Parser.getTok().getLoc(), "unexpected token in directive"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1249 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 1250 | |
Jim Grosbach | 2a30170 | 2010-11-05 22:40:53 +0000 | [diff] [blame] | 1251 | if (Val == 16) |
| 1252 | getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16); |
| 1253 | else |
| 1254 | getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32); |
| 1255 | |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 1256 | return false; |
| 1257 | } |
| 1258 | |
Sean Callanan | 90b7097 | 2010-04-07 20:29:34 +0000 | [diff] [blame] | 1259 | extern "C" void LLVMInitializeARMAsmLexer(); |
| 1260 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1261 | /// Force static initialization. |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 1262 | extern "C" void LLVMInitializeARMAsmParser() { |
| 1263 | RegisterAsmParser<ARMAsmParser> X(TheARMTarget); |
| 1264 | RegisterAsmParser<ARMAsmParser> Y(TheThumbTarget); |
Sean Callanan | 90b7097 | 2010-04-07 20:29:34 +0000 | [diff] [blame] | 1265 | LLVMInitializeARMAsmLexer(); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 1266 | } |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 1267 | |
Chris Lattner | 0692ee6 | 2010-09-06 19:11:01 +0000 | [diff] [blame] | 1268 | #define GET_REGISTER_MATCHER |
| 1269 | #define GET_MATCHER_IMPLEMENTATION |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 1270 | #include "ARMGenAsmMatcher.inc" |