blob: 2e48905791cb60f8f6067192882c1b2d51d4ffbd [file] [log] [blame]
Chris Lattnerfd603822009-10-19 19:56:26 +00001//===-- ARMInstPrinter.cpp - Convert ARM MCInst to assembly syntax --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This class prints an ARM MCInst to a .s file.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "asm-printer"
Jim Grosbachd8be4102010-09-15 19:27:50 +000015#include "ARMBaseInfo.h"
Chris Lattnerfd603822009-10-19 19:56:26 +000016#include "ARMInstPrinter.h"
Chris Lattner61d35c22009-10-19 21:21:39 +000017#include "ARMAddressingModes.h"
Chris Lattnerfd603822009-10-19 19:56:26 +000018#include "llvm/MC/MCInst.h"
Chris Lattner61d35c22009-10-19 21:21:39 +000019#include "llvm/MC/MCAsmInfo.h"
Chris Lattner6f997762009-10-19 21:53:00 +000020#include "llvm/MC/MCExpr.h"
Johnny Chenc7b65912010-04-16 22:40:20 +000021#include "llvm/ADT/StringExtras.h"
Chris Lattner6f997762009-10-19 21:53:00 +000022#include "llvm/Support/raw_ostream.h"
Chris Lattnerfd603822009-10-19 19:56:26 +000023using namespace llvm;
24
25// Include the auto-generated portion of the assembly writer.
26#define MachineInstr MCInst
27#define ARMAsmPrinter ARMInstPrinter // FIXME: REMOVE.
Chris Lattnerfd603822009-10-19 19:56:26 +000028#include "ARMGenAsmWriter.inc"
29#undef MachineInstr
30#undef ARMAsmPrinter
31
Jim Grosbach765c4d92010-09-15 22:13:23 +000032static unsigned getDPRSuperRegForSPR(unsigned Reg) {
33 switch (Reg) {
34 default:
35 assert(0 && "Unexpected register enum");
36 case ARM::S0: case ARM::S1: return ARM::D0;
37 case ARM::S2: case ARM::S3: return ARM::D1;
38 case ARM::S4: case ARM::S5: return ARM::D2;
39 case ARM::S6: case ARM::S7: return ARM::D3;
40 case ARM::S8: case ARM::S9: return ARM::D4;
41 case ARM::S10: case ARM::S11: return ARM::D5;
42 case ARM::S12: case ARM::S13: return ARM::D6;
43 case ARM::S14: case ARM::S15: return ARM::D7;
44 case ARM::S16: case ARM::S17: return ARM::D8;
45 case ARM::S18: case ARM::S19: return ARM::D9;
46 case ARM::S20: case ARM::S21: return ARM::D10;
47 case ARM::S22: case ARM::S23: return ARM::D11;
48 case ARM::S24: case ARM::S25: return ARM::D12;
49 case ARM::S26: case ARM::S27: return ARM::D13;
50 case ARM::S28: case ARM::S29: return ARM::D14;
51 case ARM::S30: case ARM::S31: return ARM::D15;
52 }
53}
54
Chris Lattnerd3740872010-04-04 05:04:31 +000055void ARMInstPrinter::printInst(const MCInst *MI, raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +000056 // Check for MOVs and print canonical forms, instead.
57 if (MI->getOpcode() == ARM::MOVs) {
58 const MCOperand &Dst = MI->getOperand(0);
59 const MCOperand &MO1 = MI->getOperand(1);
60 const MCOperand &MO2 = MI->getOperand(2);
61 const MCOperand &MO3 = MI->getOperand(3);
62
63 O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm()));
Chris Lattner35c33bd2010-04-04 04:47:45 +000064 printSBitModifierOperand(MI, 6, O);
65 printPredicateOperand(MI, 4, O);
Johnny Chen9e088762010-03-17 17:52:21 +000066
67 O << '\t' << getRegisterName(Dst.getReg())
68 << ", " << getRegisterName(MO1.getReg());
69
70 if (ARM_AM::getSORegShOp(MO3.getImm()) == ARM_AM::rrx)
71 return;
72
73 O << ", ";
74
75 if (MO2.getReg()) {
76 O << getRegisterName(MO2.getReg());
77 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
78 } else {
79 O << "#" << ARM_AM::getSORegOffset(MO3.getImm());
80 }
81 return;
82 }
83
84 // A8.6.123 PUSH
85 if ((MI->getOpcode() == ARM::STM_UPD || MI->getOpcode() == ARM::t2STM_UPD) &&
86 MI->getOperand(0).getReg() == ARM::SP) {
87 const MCOperand &MO1 = MI->getOperand(2);
88 if (ARM_AM::getAM4SubMode(MO1.getImm()) == ARM_AM::db) {
89 O << '\t' << "push";
Chris Lattner35c33bd2010-04-04 04:47:45 +000090 printPredicateOperand(MI, 3, O);
Johnny Chen9e088762010-03-17 17:52:21 +000091 O << '\t';
Chris Lattner35c33bd2010-04-04 04:47:45 +000092 printRegisterList(MI, 5, O);
Johnny Chen9e088762010-03-17 17:52:21 +000093 return;
94 }
95 }
96
97 // A8.6.122 POP
98 if ((MI->getOpcode() == ARM::LDM_UPD || MI->getOpcode() == ARM::t2LDM_UPD) &&
99 MI->getOperand(0).getReg() == ARM::SP) {
100 const MCOperand &MO1 = MI->getOperand(2);
101 if (ARM_AM::getAM4SubMode(MO1.getImm()) == ARM_AM::ia) {
102 O << '\t' << "pop";
Chris Lattner35c33bd2010-04-04 04:47:45 +0000103 printPredicateOperand(MI, 3, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000104 O << '\t';
Chris Lattner35c33bd2010-04-04 04:47:45 +0000105 printRegisterList(MI, 5, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000106 return;
107 }
108 }
109
110 // A8.6.355 VPUSH
111 if ((MI->getOpcode() == ARM::VSTMS_UPD || MI->getOpcode() ==ARM::VSTMD_UPD) &&
112 MI->getOperand(0).getReg() == ARM::SP) {
113 const MCOperand &MO1 = MI->getOperand(2);
Bob Wilsond4bfd542010-08-27 23:18:17 +0000114 if (ARM_AM::getAM4SubMode(MO1.getImm()) == ARM_AM::db) {
Johnny Chen9e088762010-03-17 17:52:21 +0000115 O << '\t' << "vpush";
Chris Lattner35c33bd2010-04-04 04:47:45 +0000116 printPredicateOperand(MI, 3, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000117 O << '\t';
Chris Lattner35c33bd2010-04-04 04:47:45 +0000118 printRegisterList(MI, 5, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000119 return;
120 }
121 }
122
123 // A8.6.354 VPOP
124 if ((MI->getOpcode() == ARM::VLDMS_UPD || MI->getOpcode() ==ARM::VLDMD_UPD) &&
125 MI->getOperand(0).getReg() == ARM::SP) {
126 const MCOperand &MO1 = MI->getOperand(2);
Bob Wilsond4bfd542010-08-27 23:18:17 +0000127 if (ARM_AM::getAM4SubMode(MO1.getImm()) == ARM_AM::ia) {
Johnny Chen9e088762010-03-17 17:52:21 +0000128 O << '\t' << "vpop";
Chris Lattner35c33bd2010-04-04 04:47:45 +0000129 printPredicateOperand(MI, 3, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000130 O << '\t';
Chris Lattner35c33bd2010-04-04 04:47:45 +0000131 printRegisterList(MI, 5, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000132 return;
133 }
134 }
135
Chris Lattner35c33bd2010-04-04 04:47:45 +0000136 printInstruction(MI, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000137 }
Chris Lattnerfd603822009-10-19 19:56:26 +0000138
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000139void ARMInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000140 raw_ostream &O, const char *Modifier) {
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000141 const MCOperand &Op = MI->getOperand(OpNo);
142 if (Op.isReg()) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000143 unsigned Reg = Op.getReg();
Bob Wilsonde0ae8f2010-09-16 04:55:00 +0000144 if (Modifier && strcmp(Modifier, "lane") == 0) {
Jim Grosbach765c4d92010-09-15 22:13:23 +0000145 unsigned RegNum = getARMRegisterNumbering(Reg);
146 unsigned DReg = getDPRSuperRegForSPR(Reg);
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000147 O << getRegisterName(DReg) << '[' << (RegNum & 1) << ']';
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000148 } else {
149 O << getRegisterName(Reg);
150 }
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000151 } else if (Op.isImm()) {
Daniel Dunbar6b7c2cf2010-03-19 03:18:23 +0000152 assert((Modifier && !strcmp(Modifier, "call")) ||
Johnny Chen9e088762010-03-17 17:52:21 +0000153 ((Modifier == 0 || Modifier[0] == 0) && "No modifiers supported"));
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000154 O << '#' << Op.getImm();
155 } else {
Rafael Espindola18c10212010-05-12 05:16:34 +0000156 if (Modifier && Modifier[0] != 0 && strcmp(Modifier, "call") != 0)
157 llvm_unreachable("Unsupported modifier");
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000158 assert(Op.isExpr() && "unknown operand kind in printOperand");
Chris Lattner8cb9a3b2010-01-18 00:37:40 +0000159 O << *Op.getExpr();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000160 }
161}
Chris Lattner61d35c22009-10-19 21:21:39 +0000162
163static void printSOImm(raw_ostream &O, int64_t V, bool VerboseAsm,
164 const MCAsmInfo *MAI) {
165 // Break it up into two parts that make up a shifter immediate.
Bob Wilsonb123b8b2010-04-13 02:11:48 +0000166 V = ARM_AM::getSOImmVal(V);
Chris Lattner61d35c22009-10-19 21:21:39 +0000167 assert(V != -1 && "Not a valid so_imm value!");
Jim Grosbach15d78982010-09-14 22:27:15 +0000168
Chris Lattner61d35c22009-10-19 21:21:39 +0000169 unsigned Imm = ARM_AM::getSOImmValImm(V);
170 unsigned Rot = ARM_AM::getSOImmValRot(V);
Jim Grosbach15d78982010-09-14 22:27:15 +0000171
Chris Lattner61d35c22009-10-19 21:21:39 +0000172 // Print low-level immediate formation info, per
173 // A5.1.3: "Data-processing operands - Immediate".
174 if (Rot) {
175 O << "#" << Imm << ", " << Rot;
176 // Pretty printed version.
177 if (VerboseAsm)
178 O << ' ' << MAI->getCommentString()
179 << ' ' << (int)ARM_AM::rotr32(Imm, Rot);
180 } else {
181 O << "#" << Imm;
182 }
183}
184
185
186/// printSOImmOperand - SOImm is 4-bit rotate amount in bits 8-11 with 8-bit
187/// immediate in bits 0-7.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000188void ARMInstPrinter::printSOImmOperand(const MCInst *MI, unsigned OpNum,
189 raw_ostream &O) {
Chris Lattner61d35c22009-10-19 21:21:39 +0000190 const MCOperand &MO = MI->getOperand(OpNum);
191 assert(MO.isImm() && "Not a valid so_imm value!");
192 printSOImm(O, MO.getImm(), VerboseAsm, &MAI);
193}
Chris Lattner084f87d2009-10-19 21:57:05 +0000194
Chris Lattner017d9472009-10-20 00:40:56 +0000195/// printSOImm2PartOperand - SOImm is broken into two pieces using a 'mov'
196/// followed by an 'orr' to materialize.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000197void ARMInstPrinter::printSOImm2PartOperand(const MCInst *MI, unsigned OpNum,
198 raw_ostream &O) {
Chris Lattner017d9472009-10-20 00:40:56 +0000199 // FIXME: REMOVE this method.
200 abort();
201}
202
203// so_reg is a 4-operand unit corresponding to register forms of the A5.1
204// "Addressing Mode 1 - Data-processing operands" forms. This includes:
205// REG 0 0 - e.g. R5
206// REG REG 0,SH_OPC - e.g. R5, ROR R3
207// REG 0 IMM,SH_OPC - e.g. R5, LSL #3
Chris Lattner35c33bd2010-04-04 04:47:45 +0000208void ARMInstPrinter::printSORegOperand(const MCInst *MI, unsigned OpNum,
209 raw_ostream &O) {
Chris Lattner017d9472009-10-20 00:40:56 +0000210 const MCOperand &MO1 = MI->getOperand(OpNum);
211 const MCOperand &MO2 = MI->getOperand(OpNum+1);
212 const MCOperand &MO3 = MI->getOperand(OpNum+2);
Jim Grosbach15d78982010-09-14 22:27:15 +0000213
Chris Lattner017d9472009-10-20 00:40:56 +0000214 O << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000215
Chris Lattner017d9472009-10-20 00:40:56 +0000216 // Print the shift opc.
Bob Wilson1d9125a2010-08-05 00:34:42 +0000217 ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO3.getImm());
218 O << ", " << ARM_AM::getShiftOpcStr(ShOpc);
Chris Lattner017d9472009-10-20 00:40:56 +0000219 if (MO2.getReg()) {
Bob Wilson1d9125a2010-08-05 00:34:42 +0000220 O << ' ' << getRegisterName(MO2.getReg());
Chris Lattner017d9472009-10-20 00:40:56 +0000221 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
Bob Wilson1d9125a2010-08-05 00:34:42 +0000222 } else if (ShOpc != ARM_AM::rrx) {
223 O << " #" << ARM_AM::getSORegOffset(MO3.getImm());
Chris Lattner017d9472009-10-20 00:40:56 +0000224 }
225}
Chris Lattner084f87d2009-10-19 21:57:05 +0000226
227
Chris Lattner35c33bd2010-04-04 04:47:45 +0000228void ARMInstPrinter::printAddrMode2Operand(const MCInst *MI, unsigned Op,
229 raw_ostream &O) {
Chris Lattner084f87d2009-10-19 21:57:05 +0000230 const MCOperand &MO1 = MI->getOperand(Op);
231 const MCOperand &MO2 = MI->getOperand(Op+1);
232 const MCOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbach15d78982010-09-14 22:27:15 +0000233
Chris Lattner084f87d2009-10-19 21:57:05 +0000234 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000235 printOperand(MI, Op, O);
Chris Lattner084f87d2009-10-19 21:57:05 +0000236 return;
237 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000238
Chris Lattner084f87d2009-10-19 21:57:05 +0000239 O << "[" << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000240
Chris Lattner084f87d2009-10-19 21:57:05 +0000241 if (!MO2.getReg()) {
Johnny Chen9e088762010-03-17 17:52:21 +0000242 if (ARM_AM::getAM2Offset(MO3.getImm())) // Don't print +0.
Chris Lattner084f87d2009-10-19 21:57:05 +0000243 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000244 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
245 << ARM_AM::getAM2Offset(MO3.getImm());
Chris Lattner084f87d2009-10-19 21:57:05 +0000246 O << "]";
247 return;
248 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000249
Chris Lattner084f87d2009-10-19 21:57:05 +0000250 O << ", "
Johnny Chen9e088762010-03-17 17:52:21 +0000251 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
252 << getRegisterName(MO2.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000253
Chris Lattner084f87d2009-10-19 21:57:05 +0000254 if (unsigned ShImm = ARM_AM::getAM2Offset(MO3.getImm()))
255 O << ", "
256 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO3.getImm()))
257 << " #" << ShImm;
258 O << "]";
Jim Grosbach15d78982010-09-14 22:27:15 +0000259}
Chris Lattnere306d8d2009-10-19 22:09:23 +0000260
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000261void ARMInstPrinter::printAddrMode2OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000262 unsigned OpNum,
263 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000264 const MCOperand &MO1 = MI->getOperand(OpNum);
265 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000266
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000267 if (!MO1.getReg()) {
268 unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm());
Johnny Chen9e088762010-03-17 17:52:21 +0000269 O << '#'
270 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
271 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000272 return;
273 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000274
Johnny Chen9e088762010-03-17 17:52:21 +0000275 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
276 << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000277
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000278 if (unsigned ShImm = ARM_AM::getAM2Offset(MO2.getImm()))
279 O << ", "
280 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO2.getImm()))
281 << " #" << ShImm;
282}
283
Chris Lattner35c33bd2010-04-04 04:47:45 +0000284void ARMInstPrinter::printAddrMode3Operand(const MCInst *MI, unsigned OpNum,
285 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000286 const MCOperand &MO1 = MI->getOperand(OpNum);
287 const MCOperand &MO2 = MI->getOperand(OpNum+1);
288 const MCOperand &MO3 = MI->getOperand(OpNum+2);
Jim Grosbach15d78982010-09-14 22:27:15 +0000289
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000290 O << '[' << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000291
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000292 if (MO2.getReg()) {
293 O << ", " << (char)ARM_AM::getAM3Op(MO3.getImm())
294 << getRegisterName(MO2.getReg()) << ']';
295 return;
296 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000297
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000298 if (unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm()))
299 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000300 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()))
301 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000302 O << ']';
303}
304
305void ARMInstPrinter::printAddrMode3OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000306 unsigned OpNum,
307 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000308 const MCOperand &MO1 = MI->getOperand(OpNum);
309 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000310
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000311 if (MO1.getReg()) {
312 O << (char)ARM_AM::getAM3Op(MO2.getImm())
313 << getRegisterName(MO1.getReg());
314 return;
315 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000316
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000317 unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm());
Johnny Chen9e088762010-03-17 17:52:21 +0000318 O << '#'
319 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm()))
320 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000321}
322
Chris Lattnere306d8d2009-10-19 22:09:23 +0000323
324void ARMInstPrinter::printAddrMode4Operand(const MCInst *MI, unsigned OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000325 raw_ostream &O,
Chris Lattnere306d8d2009-10-19 22:09:23 +0000326 const char *Modifier) {
Chris Lattnere306d8d2009-10-19 22:09:23 +0000327 const MCOperand &MO2 = MI->getOperand(OpNum+1);
328 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm());
Chris Lattner306d14f2009-10-19 23:31:43 +0000329 if (Modifier && strcmp(Modifier, "submode") == 0) {
Bob Wilsonea7f22c2010-03-16 16:19:07 +0000330 O << ARM_AM::getAMSubModeStr(Mode);
Chris Lattner306d14f2009-10-19 23:31:43 +0000331 } else if (Modifier && strcmp(Modifier, "wide") == 0) {
Chris Lattnere306d8d2009-10-19 22:09:23 +0000332 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm());
333 if (Mode == ARM_AM::ia)
334 O << ".w";
335 } else {
Chris Lattner35c33bd2010-04-04 04:47:45 +0000336 printOperand(MI, OpNum, O);
Chris Lattnere306d8d2009-10-19 22:09:23 +0000337 }
338}
339
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000340void ARMInstPrinter::printAddrMode5Operand(const MCInst *MI, unsigned OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000341 raw_ostream &O,
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000342 const char *Modifier) {
343 const MCOperand &MO1 = MI->getOperand(OpNum);
344 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000345
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000346 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000347 printOperand(MI, OpNum, O);
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000348 return;
349 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000350
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000351 O << "[" << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000352
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000353 if (unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm())) {
354 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000355 << ARM_AM::getAddrOpcStr(ARM_AM::getAM5Op(MO2.getImm()))
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000356 << ImmOffs*4;
357 }
358 O << "]";
359}
360
Chris Lattner35c33bd2010-04-04 04:47:45 +0000361void ARMInstPrinter::printAddrMode6Operand(const MCInst *MI, unsigned OpNum,
362 raw_ostream &O) {
Chris Lattner235e2f62009-10-20 06:22:33 +0000363 const MCOperand &MO1 = MI->getOperand(OpNum);
364 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000365
Bob Wilson226036e2010-03-20 22:13:40 +0000366 O << "[" << getRegisterName(MO1.getReg());
367 if (MO2.getImm()) {
368 // FIXME: Both darwin as and GNU as violate ARM docs here.
Bob Wilson273ff312010-07-14 23:54:43 +0000369 O << ", :" << (MO2.getImm() << 3);
Chris Lattner235e2f62009-10-20 06:22:33 +0000370 }
Bob Wilson226036e2010-03-20 22:13:40 +0000371 O << "]";
372}
373
374void ARMInstPrinter::printAddrMode6OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000375 unsigned OpNum,
376 raw_ostream &O) {
Bob Wilson226036e2010-03-20 22:13:40 +0000377 const MCOperand &MO = MI->getOperand(OpNum);
378 if (MO.getReg() == 0)
379 O << "!";
380 else
381 O << ", " << getRegisterName(MO.getReg());
Chris Lattner235e2f62009-10-20 06:22:33 +0000382}
383
384void ARMInstPrinter::printAddrModePCOperand(const MCInst *MI, unsigned OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000385 raw_ostream &O,
Chris Lattner235e2f62009-10-20 06:22:33 +0000386 const char *Modifier) {
Jim Grosbachb74ca9d2010-09-16 17:43:25 +0000387 // All instructions using addrmodepc are pseudos and should have been
388 // handled explicitly in printInstructionThroughMCStreamer(). If one got
389 // here, it wasn't, so something's wrong.
390 assert(0 && "Unhandled addrmodepc operand!");
Chris Lattner235e2f62009-10-20 06:22:33 +0000391}
392
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000393void ARMInstPrinter::printBitfieldInvMaskImmOperand(const MCInst *MI,
394 unsigned OpNum,
395 raw_ostream &O) {
Chris Lattner235e2f62009-10-20 06:22:33 +0000396 const MCOperand &MO = MI->getOperand(OpNum);
397 uint32_t v = ~MO.getImm();
398 int32_t lsb = CountTrailingZeros_32(v);
399 int32_t width = (32 - CountLeadingZeros_32 (v)) - lsb;
400 assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!");
401 O << '#' << lsb << ", #" << width;
402}
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000403
Johnny Chen1adc40c2010-08-12 20:46:17 +0000404void ARMInstPrinter::printMemBOption(const MCInst *MI, unsigned OpNum,
405 raw_ostream &O) {
406 unsigned val = MI->getOperand(OpNum).getImm();
407 O << ARM_MB::MemBOptToString(val);
408}
409
Bob Wilson22f5dc72010-08-16 18:27:34 +0000410void ARMInstPrinter::printShiftImmOperand(const MCInst *MI, unsigned OpNum,
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000411 raw_ostream &O) {
412 unsigned ShiftOp = MI->getOperand(OpNum).getImm();
413 ARM_AM::ShiftOpc Opc = ARM_AM::getSORegShOp(ShiftOp);
414 switch (Opc) {
415 case ARM_AM::no_shift:
416 return;
417 case ARM_AM::lsl:
418 O << ", lsl #";
419 break;
420 case ARM_AM::asr:
421 O << ", asr #";
422 break;
423 default:
Bob Wilson22f5dc72010-08-16 18:27:34 +0000424 assert(0 && "unexpected shift opcode for shift immediate operand");
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000425 }
426 O << ARM_AM::getSORegOffset(ShiftOp);
427}
428
Chris Lattner35c33bd2010-04-04 04:47:45 +0000429void ARMInstPrinter::printRegisterList(const MCInst *MI, unsigned OpNum,
430 raw_ostream &O) {
Chris Lattnere306d8d2009-10-19 22:09:23 +0000431 O << "{";
Johnny Chen9e088762010-03-17 17:52:21 +0000432 for (unsigned i = OpNum, e = MI->getNumOperands(); i != e; ++i) {
433 if (i != OpNum) O << ", ";
Chris Lattnere306d8d2009-10-19 22:09:23 +0000434 O << getRegisterName(MI->getOperand(i).getReg());
435 }
436 O << "}";
437}
Chris Lattner4d152222009-10-19 22:23:04 +0000438
Chris Lattner35c33bd2010-04-04 04:47:45 +0000439void ARMInstPrinter::printCPSOptionOperand(const MCInst *MI, unsigned OpNum,
440 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000441 const MCOperand &Op = MI->getOperand(OpNum);
442 unsigned option = Op.getImm();
443 unsigned mode = option & 31;
444 bool changemode = option >> 5 & 1;
445 unsigned AIF = option >> 6 & 7;
446 unsigned imod = option >> 9 & 3;
447 if (imod == 2)
448 O << "ie";
449 else if (imod == 3)
450 O << "id";
451 O << '\t';
452 if (imod > 1) {
453 if (AIF & 4) O << 'a';
454 if (AIF & 2) O << 'i';
455 if (AIF & 1) O << 'f';
456 if (AIF > 0 && changemode) O << ", ";
457 }
458 if (changemode)
459 O << '#' << mode;
460}
461
Chris Lattner35c33bd2010-04-04 04:47:45 +0000462void ARMInstPrinter::printMSRMaskOperand(const MCInst *MI, unsigned OpNum,
463 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000464 const MCOperand &Op = MI->getOperand(OpNum);
465 unsigned Mask = Op.getImm();
466 if (Mask) {
467 O << '_';
468 if (Mask & 8) O << 'f';
469 if (Mask & 4) O << 's';
470 if (Mask & 2) O << 'x';
471 if (Mask & 1) O << 'c';
472 }
473}
474
Chris Lattner35c33bd2010-04-04 04:47:45 +0000475void ARMInstPrinter::printNegZeroOperand(const MCInst *MI, unsigned OpNum,
476 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000477 const MCOperand &Op = MI->getOperand(OpNum);
478 O << '#';
479 if (Op.getImm() < 0)
480 O << '-' << (-Op.getImm() - 1);
481 else
482 O << Op.getImm();
483}
484
Chris Lattner35c33bd2010-04-04 04:47:45 +0000485void ARMInstPrinter::printPredicateOperand(const MCInst *MI, unsigned OpNum,
486 raw_ostream &O) {
Chris Lattner413ae252009-10-20 00:42:49 +0000487 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
488 if (CC != ARMCC::AL)
489 O << ARMCondCodeToString(CC);
490}
491
Jim Grosbach15d78982010-09-14 22:27:15 +0000492void ARMInstPrinter::printMandatoryPredicateOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000493 unsigned OpNum,
494 raw_ostream &O) {
Johnny Chen9d3acaa2010-03-02 17:57:15 +0000495 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
496 O << ARMCondCodeToString(CC);
497}
498
Chris Lattner35c33bd2010-04-04 04:47:45 +0000499void ARMInstPrinter::printSBitModifierOperand(const MCInst *MI, unsigned OpNum,
500 raw_ostream &O) {
Daniel Dunbara7cc6522009-10-20 22:10:05 +0000501 if (MI->getOperand(OpNum).getReg()) {
502 assert(MI->getOperand(OpNum).getReg() == ARM::CPSR &&
503 "Expect ARM CPSR register!");
Chris Lattner233917c2009-10-20 00:46:11 +0000504 O << 's';
505 }
506}
507
508
Chris Lattner4d152222009-10-19 22:23:04 +0000509
Chris Lattnera70e6442009-10-19 22:33:05 +0000510void ARMInstPrinter::printCPInstOperand(const MCInst *MI, unsigned OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000511 raw_ostream &O,
Chris Lattnera70e6442009-10-19 22:33:05 +0000512 const char *Modifier) {
513 // FIXME: remove this.
514 abort();
515}
Chris Lattner4d152222009-10-19 22:23:04 +0000516
Chris Lattner35c33bd2010-04-04 04:47:45 +0000517void ARMInstPrinter::printNoHashImmediate(const MCInst *MI, unsigned OpNum,
518 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000519 O << MI->getOperand(OpNum).getImm();
520}
521
522
Chris Lattner35c33bd2010-04-04 04:47:45 +0000523void ARMInstPrinter::printPCLabel(const MCInst *MI, unsigned OpNum,
524 raw_ostream &O) {
Chris Lattner4d152222009-10-19 22:23:04 +0000525 // FIXME: remove this.
526 abort();
527}
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000528
Chris Lattner35c33bd2010-04-04 04:47:45 +0000529void ARMInstPrinter::printThumbS4ImmOperand(const MCInst *MI, unsigned OpNum,
530 raw_ostream &O) {
Johnny Chen541ba7d2010-01-25 22:13:10 +0000531 O << "#" << MI->getOperand(OpNum).getImm() * 4;
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000532}
Johnny Chen9e088762010-03-17 17:52:21 +0000533
Chris Lattner35c33bd2010-04-04 04:47:45 +0000534void ARMInstPrinter::printThumbITMask(const MCInst *MI, unsigned OpNum,
535 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000536 // (3 - the number of trailing zeros) is the number of then / else.
537 unsigned Mask = MI->getOperand(OpNum).getImm();
538 unsigned CondBit0 = Mask >> 4 & 1;
539 unsigned NumTZ = CountTrailingZeros_32(Mask);
540 assert(NumTZ <= 3 && "Invalid IT mask!");
541 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
542 bool T = ((Mask >> Pos) & 1) == CondBit0;
543 if (T)
544 O << 't';
545 else
546 O << 'e';
547 }
548}
549
Chris Lattner35c33bd2010-04-04 04:47:45 +0000550void ARMInstPrinter::printThumbAddrModeRROperand(const MCInst *MI, unsigned Op,
551 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000552 const MCOperand &MO1 = MI->getOperand(Op);
553 const MCOperand &MO2 = MI->getOperand(Op+1);
554 O << "[" << getRegisterName(MO1.getReg());
555 O << ", " << getRegisterName(MO2.getReg()) << "]";
556}
557
558void ARMInstPrinter::printThumbAddrModeRI5Operand(const MCInst *MI, unsigned Op,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000559 raw_ostream &O,
Johnny Chen9e088762010-03-17 17:52:21 +0000560 unsigned Scale) {
561 const MCOperand &MO1 = MI->getOperand(Op);
562 const MCOperand &MO2 = MI->getOperand(Op+1);
563 const MCOperand &MO3 = MI->getOperand(Op+2);
564
565 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000566 printOperand(MI, Op, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000567 return;
568 }
569
570 O << "[" << getRegisterName(MO1.getReg());
571 if (MO3.getReg())
572 O << ", " << getRegisterName(MO3.getReg());
573 else if (unsigned ImmOffs = MO2.getImm())
574 O << ", #" << ImmOffs * Scale;
575 O << "]";
576}
577
Chris Lattner35c33bd2010-04-04 04:47:45 +0000578void ARMInstPrinter::printThumbAddrModeS1Operand(const MCInst *MI, unsigned Op,
579 raw_ostream &O) {
580 printThumbAddrModeRI5Operand(MI, Op, O, 1);
Johnny Chen9e088762010-03-17 17:52:21 +0000581}
582
Chris Lattner35c33bd2010-04-04 04:47:45 +0000583void ARMInstPrinter::printThumbAddrModeS2Operand(const MCInst *MI, unsigned Op,
584 raw_ostream &O) {
585 printThumbAddrModeRI5Operand(MI, Op, O, 2);
Johnny Chen9e088762010-03-17 17:52:21 +0000586}
587
Chris Lattner35c33bd2010-04-04 04:47:45 +0000588void ARMInstPrinter::printThumbAddrModeS4Operand(const MCInst *MI, unsigned Op,
589 raw_ostream &O) {
590 printThumbAddrModeRI5Operand(MI, Op, O, 4);
Johnny Chen9e088762010-03-17 17:52:21 +0000591}
592
Chris Lattner35c33bd2010-04-04 04:47:45 +0000593void ARMInstPrinter::printThumbAddrModeSPOperand(const MCInst *MI, unsigned Op,
594 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000595 const MCOperand &MO1 = MI->getOperand(Op);
596 const MCOperand &MO2 = MI->getOperand(Op+1);
597 O << "[" << getRegisterName(MO1.getReg());
598 if (unsigned ImmOffs = MO2.getImm())
599 O << ", #" << ImmOffs*4;
600 O << "]";
601}
602
Chris Lattner35c33bd2010-04-04 04:47:45 +0000603void ARMInstPrinter::printTBAddrMode(const MCInst *MI, unsigned OpNum,
604 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000605 O << "[pc, " << getRegisterName(MI->getOperand(OpNum).getReg());
606 if (MI->getOpcode() == ARM::t2TBH)
607 O << ", lsl #1";
608 O << ']';
609}
610
611// Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
612// register with shift forms.
613// REG 0 0 - e.g. R5
614// REG IMM, SH_OPC - e.g. R5, LSL #3
Chris Lattner35c33bd2010-04-04 04:47:45 +0000615void ARMInstPrinter::printT2SOOperand(const MCInst *MI, unsigned OpNum,
616 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000617 const MCOperand &MO1 = MI->getOperand(OpNum);
618 const MCOperand &MO2 = MI->getOperand(OpNum+1);
619
620 unsigned Reg = MO1.getReg();
621 O << getRegisterName(Reg);
622
623 // Print the shift opc.
Johnny Chen9e088762010-03-17 17:52:21 +0000624 assert(MO2.isImm() && "Not a valid t2_so_reg value!");
Bob Wilson1d9125a2010-08-05 00:34:42 +0000625 ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO2.getImm());
626 O << ", " << ARM_AM::getShiftOpcStr(ShOpc);
627 if (ShOpc != ARM_AM::rrx)
628 O << " #" << ARM_AM::getSORegOffset(MO2.getImm());
Johnny Chen9e088762010-03-17 17:52:21 +0000629}
630
631void ARMInstPrinter::printT2AddrModeImm12Operand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000632 unsigned OpNum,
633 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000634 const MCOperand &MO1 = MI->getOperand(OpNum);
635 const MCOperand &MO2 = MI->getOperand(OpNum+1);
636
637 O << "[" << getRegisterName(MO1.getReg());
638
639 unsigned OffImm = MO2.getImm();
640 if (OffImm) // Don't print +0.
641 O << ", #" << OffImm;
642 O << "]";
643}
644
645void ARMInstPrinter::printT2AddrModeImm8Operand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000646 unsigned OpNum,
647 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000648 const MCOperand &MO1 = MI->getOperand(OpNum);
649 const MCOperand &MO2 = MI->getOperand(OpNum+1);
650
651 O << "[" << getRegisterName(MO1.getReg());
652
653 int32_t OffImm = (int32_t)MO2.getImm();
654 // Don't print +0.
655 if (OffImm < 0)
656 O << ", #-" << -OffImm;
657 else if (OffImm > 0)
658 O << ", #" << OffImm;
659 O << "]";
660}
661
662void ARMInstPrinter::printT2AddrModeImm8s4Operand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000663 unsigned OpNum,
664 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000665 const MCOperand &MO1 = MI->getOperand(OpNum);
666 const MCOperand &MO2 = MI->getOperand(OpNum+1);
667
668 O << "[" << getRegisterName(MO1.getReg());
669
670 int32_t OffImm = (int32_t)MO2.getImm() / 4;
671 // Don't print +0.
672 if (OffImm < 0)
673 O << ", #-" << -OffImm * 4;
674 else if (OffImm > 0)
675 O << ", #" << OffImm * 4;
676 O << "]";
677}
678
679void ARMInstPrinter::printT2AddrModeImm8OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000680 unsigned OpNum,
681 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000682 const MCOperand &MO1 = MI->getOperand(OpNum);
683 int32_t OffImm = (int32_t)MO1.getImm();
684 // Don't print +0.
685 if (OffImm < 0)
686 O << "#-" << -OffImm;
687 else if (OffImm > 0)
688 O << "#" << OffImm;
689}
690
691void ARMInstPrinter::printT2AddrModeImm8s4OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000692 unsigned OpNum,
693 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000694 const MCOperand &MO1 = MI->getOperand(OpNum);
695 int32_t OffImm = (int32_t)MO1.getImm() / 4;
696 // Don't print +0.
697 if (OffImm < 0)
698 O << "#-" << -OffImm * 4;
699 else if (OffImm > 0)
700 O << "#" << OffImm * 4;
701}
702
703void ARMInstPrinter::printT2AddrModeSoRegOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000704 unsigned OpNum,
705 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000706 const MCOperand &MO1 = MI->getOperand(OpNum);
707 const MCOperand &MO2 = MI->getOperand(OpNum+1);
708 const MCOperand &MO3 = MI->getOperand(OpNum+2);
709
710 O << "[" << getRegisterName(MO1.getReg());
711
712 assert(MO2.getReg() && "Invalid so_reg load / store address!");
713 O << ", " << getRegisterName(MO2.getReg());
714
715 unsigned ShAmt = MO3.getImm();
716 if (ShAmt) {
717 assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!");
718 O << ", lsl #" << ShAmt;
719 }
720 O << "]";
721}
722
Chris Lattner35c33bd2010-04-04 04:47:45 +0000723void ARMInstPrinter::printVFPf32ImmOperand(const MCInst *MI, unsigned OpNum,
724 raw_ostream &O) {
Jim Grosbacha8e47b32010-09-16 03:45:21 +0000725 O << '#' << (float)MI->getOperand(OpNum).getFPImm();
Johnny Chen9e088762010-03-17 17:52:21 +0000726}
727
Chris Lattner35c33bd2010-04-04 04:47:45 +0000728void ARMInstPrinter::printVFPf64ImmOperand(const MCInst *MI, unsigned OpNum,
729 raw_ostream &O) {
Jim Grosbacha8e47b32010-09-16 03:45:21 +0000730 O << '#' << MI->getOperand(OpNum).getFPImm();
Johnny Chen9e088762010-03-17 17:52:21 +0000731}
732
Bob Wilson1a913ed2010-06-11 21:34:50 +0000733void ARMInstPrinter::printNEONModImmOperand(const MCInst *MI, unsigned OpNum,
734 raw_ostream &O) {
Bob Wilson6dce00c2010-07-13 04:44:34 +0000735 unsigned EncodedImm = MI->getOperand(OpNum).getImm();
736 unsigned EltBits;
737 uint64_t Val = ARM_AM::decodeNEONModImm(EncodedImm, EltBits);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000738 O << "#0x" << utohexstr(Val);
Johnny Chenc7b65912010-04-16 22:40:20 +0000739}