blob: 34826b8e434c8fa25030a395d5f3fc1a4fa61ff6 [file] [log] [blame]
Jason W Kimd4d4f4f2010-09-30 02:17:26 +00001//===-- ARMAsmBackend.cpp - ARM Assembler Backend -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +000010#include "MCTargetDesc/ARMMCTargetDesc.h"
Evan Chengbe740292011-07-23 00:00:19 +000011#include "MCTargetDesc/ARMBaseInfo.h"
12#include "MCTargetDesc/ARMFixupKinds.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000013#include "MCTargetDesc/ARMAddressingModes.h"
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000014#include "llvm/ADT/Twine.h"
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000015#include "llvm/MC/MCAssembler.h"
Jim Grosbach5be6d2a2010-12-08 01:16:55 +000016#include "llvm/MC/MCDirectives.h"
Rafael Espindola285b3e52010-12-17 16:59:53 +000017#include "llvm/MC/MCELFObjectWriter.h"
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000018#include "llvm/MC/MCExpr.h"
Daniel Dunbaraa4b7dd2010-12-16 16:08:33 +000019#include "llvm/MC/MCMachObjectWriter.h"
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000020#include "llvm/MC/MCObjectWriter.h"
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000021#include "llvm/MC/MCSectionELF.h"
22#include "llvm/MC/MCSectionMachO.h"
Evan Cheng78c10ee2011-07-25 23:24:55 +000023#include "llvm/MC/MCAsmBackend.h"
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +000024#include "llvm/MC/MCSubtargetInfo.h"
Daniel Dunbar36d76a82010-11-27 04:38:36 +000025#include "llvm/Object/MachOFormat.h"
Wesley Peckeecb8582010-10-22 15:52:49 +000026#include "llvm/Support/ELF.h"
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000027#include "llvm/Support/ErrorHandling.h"
28#include "llvm/Support/raw_ostream.h"
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000029using namespace llvm;
30
31namespace {
Rafael Espindola6024c972010-12-17 17:45:22 +000032class ARMELFObjectWriter : public MCELFObjectTargetWriter {
33public:
Rafael Espindolabff66a82010-12-18 03:27:34 +000034 ARMELFObjectWriter(Triple::OSType OSType)
35 : MCELFObjectTargetWriter(/*Is64Bit*/ false, OSType, ELF::EM_ARM,
36 /*HasRelocationAddend*/ false) {}
Rafael Espindola6024c972010-12-17 17:45:22 +000037};
38
Evan Cheng78c10ee2011-07-25 23:24:55 +000039class ARMAsmBackend : public MCAsmBackend {
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +000040 const MCSubtargetInfo* STI;
Jim Grosbach5be6d2a2010-12-08 01:16:55 +000041 bool isThumbMode; // Currently emitting Thumb code.
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000042public:
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +000043 ARMAsmBackend(const Target &T, const StringRef TT)
44 : MCAsmBackend(), STI(ARM_MC::createARMMCSubtargetInfo(TT, "", "")),
Jim Grosbachb9d3ff82011-08-24 22:27:35 +000045 isThumbMode(TT.startswith("thumb")) {}
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +000046
47 ~ARMAsmBackend() {
48 delete STI;
49 }
Jason W Kimd4d4f4f2010-09-30 02:17:26 +000050
Daniel Dunbar2761fc42010-12-16 03:20:06 +000051 unsigned getNumFixupKinds() const { return ARM::NumTargetFixupKinds; }
52
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +000053 bool hasNOP() const {
54 return (STI->getFeatureBits() & ARM::HasV6T2Ops) != 0;
55 }
56
Daniel Dunbar2761fc42010-12-16 03:20:06 +000057 const MCFixupKindInfo &getFixupKindInfo(MCFixupKind Kind) const {
58 const static MCFixupKindInfo Infos[ARM::NumTargetFixupKinds] = {
59// This table *must* be in the order that the fixup_* kinds are defined in
60// ARMFixupKinds.h.
61//
62// Name Offset (bits) Size (bits) Flags
63{ "fixup_arm_ldst_pcrel_12", 1, 24, MCFixupKindInfo::FKF_IsPCRel },
64{ "fixup_t2_ldst_pcrel_12", 0, 32, MCFixupKindInfo::FKF_IsPCRel |
65 MCFixupKindInfo::FKF_IsAlignedDownTo32Bits},
Jim Grosbach681460f2011-11-01 01:24:45 +000066{ "fixup_arm_pcrel_10", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
Daniel Dunbar2761fc42010-12-16 03:20:06 +000067{ "fixup_t2_pcrel_10", 0, 32, MCFixupKindInfo::FKF_IsPCRel |
68 MCFixupKindInfo::FKF_IsAlignedDownTo32Bits},
69{ "fixup_thumb_adr_pcrel_10",0, 8, MCFixupKindInfo::FKF_IsPCRel |
70 MCFixupKindInfo::FKF_IsAlignedDownTo32Bits},
71{ "fixup_arm_adr_pcrel_12", 1, 24, MCFixupKindInfo::FKF_IsPCRel },
72{ "fixup_t2_adr_pcrel_12", 0, 32, MCFixupKindInfo::FKF_IsPCRel |
73 MCFixupKindInfo::FKF_IsAlignedDownTo32Bits},
Jason W Kim685c3502011-02-04 19:47:15 +000074{ "fixup_arm_condbranch", 0, 24, MCFixupKindInfo::FKF_IsPCRel },
75{ "fixup_arm_uncondbranch", 0, 24, MCFixupKindInfo::FKF_IsPCRel },
Daniel Dunbar2761fc42010-12-16 03:20:06 +000076{ "fixup_t2_condbranch", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
77{ "fixup_t2_uncondbranch", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
78{ "fixup_arm_thumb_br", 0, 16, MCFixupKindInfo::FKF_IsPCRel },
79{ "fixup_arm_thumb_bl", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
Jim Grosbach90b5a082011-08-18 16:57:50 +000080{ "fixup_arm_thumb_blx", 0, 32, MCFixupKindInfo::FKF_IsPCRel },
Daniel Dunbar2761fc42010-12-16 03:20:06 +000081{ "fixup_arm_thumb_cb", 0, 16, MCFixupKindInfo::FKF_IsPCRel },
Jim Grosbach67b95f92011-08-19 18:20:48 +000082{ "fixup_arm_thumb_cp", 0, 8, MCFixupKindInfo::FKF_IsPCRel },
Eric Christopherfea51fc2011-05-28 03:16:22 +000083{ "fixup_arm_thumb_bcc", 0, 8, MCFixupKindInfo::FKF_IsPCRel },
Evan Chengf3eb3bb2011-01-14 02:38:49 +000084// movw / movt: 16-bits immediate but scattered into two chunks 0 - 12, 16 - 19.
85{ "fixup_arm_movt_hi16", 0, 20, 0 },
86{ "fixup_arm_movw_lo16", 0, 20, 0 },
87{ "fixup_t2_movt_hi16", 0, 20, 0 },
88{ "fixup_t2_movw_lo16", 0, 20, 0 },
89{ "fixup_arm_movt_hi16_pcrel", 0, 20, MCFixupKindInfo::FKF_IsPCRel },
90{ "fixup_arm_movw_lo16_pcrel", 0, 20, MCFixupKindInfo::FKF_IsPCRel },
91{ "fixup_t2_movt_hi16_pcrel", 0, 20, MCFixupKindInfo::FKF_IsPCRel },
92{ "fixup_t2_movw_lo16_pcrel", 0, 20, MCFixupKindInfo::FKF_IsPCRel },
Daniel Dunbar2761fc42010-12-16 03:20:06 +000093 };
94
95 if (Kind < FirstTargetFixupKind)
Evan Cheng78c10ee2011-07-25 23:24:55 +000096 return MCAsmBackend::getFixupKindInfo(Kind);
Daniel Dunbar2761fc42010-12-16 03:20:06 +000097
98 assert(unsigned(Kind - FirstTargetFixupKind) < getNumFixupKinds() &&
99 "Invalid kind!");
100 return Infos[Kind - FirstTargetFixupKind];
101 }
102
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000103 bool MayNeedRelaxation(const MCInst &Inst) const;
104
105 void RelaxInstruction(const MCInst &Inst, MCInst &Res) const;
106
107 bool WriteNopData(uint64_t Count, MCObjectWriter *OW) const;
Jim Grosbach3787a402010-09-30 17:45:51 +0000108
Jim Grosbach5be6d2a2010-12-08 01:16:55 +0000109 void HandleAssemblerFlag(MCAssemblerFlag Flag) {
110 switch (Flag) {
111 default: break;
112 case MCAF_Code16:
113 setIsThumb(true);
114 break;
115 case MCAF_Code32:
116 setIsThumb(false);
117 break;
118 }
Jim Grosbach3787a402010-09-30 17:45:51 +0000119 }
Jim Grosbach5be6d2a2010-12-08 01:16:55 +0000120
121 unsigned getPointerSize() const { return 4; }
122 bool isThumb() const { return isThumbMode; }
123 void setIsThumb(bool it) { isThumbMode = it; }
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000124};
Chris Lattnerb75c6512010-11-17 05:41:32 +0000125} // end anonymous namespace
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000126
127bool ARMAsmBackend::MayNeedRelaxation(const MCInst &Inst) const {
128 // FIXME: Thumb targets, different move constant targets..
129 return false;
130}
131
132void ARMAsmBackend::RelaxInstruction(const MCInst &Inst, MCInst &Res) const {
133 assert(0 && "ARMAsmBackend::RelaxInstruction() unimplemented");
134 return;
135}
136
137bool ARMAsmBackend::WriteNopData(uint64_t Count, MCObjectWriter *OW) const {
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +0000138 const uint16_t Thumb1_16bitNopEncoding = 0x46c0; // using MOV r8,r8
139 const uint16_t Thumb2_16bitNopEncoding = 0xbf00; // NOP
140 const uint32_t ARMv4_NopEncoding = 0xe1a0000; // using MOV r0,r0
Jim Grosbachb84acd22011-11-16 22:40:25 +0000141 const uint32_t ARMv6T2_NopEncoding = 0xe320f000; // NOP
Jim Grosbach5be6d2a2010-12-08 01:16:55 +0000142 if (isThumb()) {
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +0000143 const uint16_t nopEncoding = hasNOP() ? Thumb2_16bitNopEncoding
144 : Thumb1_16bitNopEncoding;
Jim Grosbacha3dbd3a2010-12-17 19:03:02 +0000145 uint64_t NumNops = Count / 2;
146 for (uint64_t i = 0; i != NumNops; ++i)
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +0000147 OW->Write16(nopEncoding);
Jim Grosbacha3dbd3a2010-12-17 19:03:02 +0000148 if (Count & 1)
149 OW->Write8(0);
Jim Grosbach5be6d2a2010-12-08 01:16:55 +0000150 return true;
151 }
152 // ARM mode
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +0000153 const uint32_t nopEncoding = hasNOP() ? ARMv6T2_NopEncoding
154 : ARMv4_NopEncoding;
Jim Grosbacha3dbd3a2010-12-17 19:03:02 +0000155 uint64_t NumNops = Count / 4;
156 for (uint64_t i = 0; i != NumNops; ++i)
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +0000157 OW->Write32(nopEncoding);
158 // FIXME: should this function return false when unable to write exactly
159 // 'Count' bytes with NOP encodings?
Jim Grosbacha3dbd3a2010-12-17 19:03:02 +0000160 switch (Count % 4) {
161 default: break; // No leftover bytes to write
162 case 1: OW->Write8(0); break;
163 case 2: OW->Write16(0); break;
164 case 3: OW->Write16(0); OW->Write8(0xa0); break;
165 }
166
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000167 return true;
Jim Grosbach87dc3aa2010-09-30 03:20:34 +0000168}
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000169
Jason W Kim0c628c22010-12-01 22:46:50 +0000170static unsigned adjustFixupValue(unsigned Kind, uint64_t Value) {
171 switch (Kind) {
172 default:
173 llvm_unreachable("Unknown fixup kind!");
Jim Grosbach6ec6eeb2010-12-17 18:39:10 +0000174 case FK_Data_1:
175 case FK_Data_2:
Jason W Kim0c628c22010-12-01 22:46:50 +0000176 case FK_Data_4:
Jason W Kim0c628c22010-12-01 22:46:50 +0000177 return Value;
Jason W Kim2ccf1482010-12-03 19:40:23 +0000178 case ARM::fixup_arm_movt_hi16:
Evan Chengf3eb3bb2011-01-14 02:38:49 +0000179 Value >>= 16;
180 // Fallthrough
181 case ARM::fixup_arm_movw_lo16:
Jason W Kim861b9c62011-05-19 20:55:25 +0000182 case ARM::fixup_arm_movt_hi16_pcrel:
Jason W Kim86a97f22011-01-12 00:19:25 +0000183 case ARM::fixup_arm_movw_lo16_pcrel: {
Jason W Kim2ccf1482010-12-03 19:40:23 +0000184 unsigned Hi4 = (Value & 0xF000) >> 12;
185 unsigned Lo12 = Value & 0x0FFF;
186 // inst{19-16} = Hi4;
187 // inst{11-0} = Lo12;
188 Value = (Hi4 << 16) | (Lo12);
189 return Value;
190 }
Evan Chengf3eb3bb2011-01-14 02:38:49 +0000191 case ARM::fixup_t2_movt_hi16:
Evan Chengf3eb3bb2011-01-14 02:38:49 +0000192 Value >>= 16;
193 // Fallthrough
194 case ARM::fixup_t2_movw_lo16:
Jim Grosbach8b454562011-06-24 20:06:59 +0000195 case ARM::fixup_t2_movt_hi16_pcrel: //FIXME: Shouldn't this be shifted like
196 // the other hi16 fixup?
Evan Chengf3eb3bb2011-01-14 02:38:49 +0000197 case ARM::fixup_t2_movw_lo16_pcrel: {
198 unsigned Hi4 = (Value & 0xF000) >> 12;
199 unsigned i = (Value & 0x800) >> 11;
200 unsigned Mid3 = (Value & 0x700) >> 8;
201 unsigned Lo8 = Value & 0x0FF;
202 // inst{19-16} = Hi4;
203 // inst{26} = i;
204 // inst{14-12} = Mid3;
205 // inst{7-0} = Lo8;
Jim Grosbachf391e9f2011-09-30 22:02:45 +0000206 Value = (Hi4 << 16) | (i << 26) | (Mid3 << 12) | (Lo8);
Evan Chengf3eb3bb2011-01-14 02:38:49 +0000207 uint64_t swapped = (Value & 0xFFFF0000) >> 16;
208 swapped |= (Value & 0x0000FFFF) << 16;
209 return swapped;
210 }
Owen Andersond7b3f582010-12-09 01:51:07 +0000211 case ARM::fixup_arm_ldst_pcrel_12:
Jason W Kim0c628c22010-12-01 22:46:50 +0000212 // ARM PC-relative values are offset by 8.
Owen Anderson05018c22010-12-09 20:27:52 +0000213 Value -= 4;
Owen Andersonfe7fac72010-12-09 21:34:47 +0000214 // FALLTHROUGH
Owen Andersond7b3f582010-12-09 01:51:07 +0000215 case ARM::fixup_t2_ldst_pcrel_12: {
216 // Offset by 4, adjusted by two due to the half-word ordering of thumb.
Owen Anderson05018c22010-12-09 20:27:52 +0000217 Value -= 4;
Owen Andersond7b3f582010-12-09 01:51:07 +0000218 bool isAdd = true;
Jason W Kim0c628c22010-12-01 22:46:50 +0000219 if ((int64_t)Value < 0) {
220 Value = -Value;
221 isAdd = false;
222 }
223 assert ((Value < 4096) && "Out of range pc-relative fixup value!");
224 Value |= isAdd << 23;
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000225
Owen Andersond7b3f582010-12-09 01:51:07 +0000226 // Same addressing mode as fixup_arm_pcrel_10,
227 // but with 16-bit halfwords swapped.
228 if (Kind == ARM::fixup_t2_ldst_pcrel_12) {
229 uint64_t swapped = (Value & 0xFFFF0000) >> 16;
230 swapped |= (Value & 0x0000FFFF) << 16;
231 return swapped;
232 }
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000233
Jason W Kim0c628c22010-12-01 22:46:50 +0000234 return Value;
235 }
Jim Grosbachd40963c2010-12-14 22:28:03 +0000236 case ARM::fixup_thumb_adr_pcrel_10:
237 return ((Value - 4) >> 2) & 0xff;
Jim Grosbachdff84b02010-12-02 00:28:45 +0000238 case ARM::fixup_arm_adr_pcrel_12: {
239 // ARM PC-relative values are offset by 8.
240 Value -= 8;
241 unsigned opc = 4; // bits {24-21}. Default to add: 0b0100
242 if ((int64_t)Value < 0) {
243 Value = -Value;
244 opc = 2; // 0b0010
245 }
246 assert(ARM_AM::getSOImmVal(Value) != -1 &&
247 "Out of range pc-relative fixup value!");
248 // Encode the immediate and shift the opcode into place.
249 return ARM_AM::getSOImmVal(Value) | (opc << 21);
250 }
Jim Grosbache8eb1ea2010-12-14 16:25:15 +0000251
Owen Andersona838a252010-12-14 00:36:49 +0000252 case ARM::fixup_t2_adr_pcrel_12: {
253 Value -= 4;
254 unsigned opc = 0;
255 if ((int64_t)Value < 0) {
256 Value = -Value;
257 opc = 5;
258 }
259
260 uint32_t out = (opc << 21);
Owen Anderson741ad152011-03-23 22:03:44 +0000261 out |= (Value & 0x800) << 15;
Owen Andersona838a252010-12-14 00:36:49 +0000262 out |= (Value & 0x700) << 4;
263 out |= (Value & 0x0FF);
Jim Grosbache8eb1ea2010-12-14 16:25:15 +0000264
Owen Andersona838a252010-12-14 00:36:49 +0000265 uint64_t swapped = (out & 0xFFFF0000) >> 16;
266 swapped |= (out & 0x0000FFFF) << 16;
267 return swapped;
268 }
Jim Grosbache8eb1ea2010-12-14 16:25:15 +0000269
Jason W Kim685c3502011-02-04 19:47:15 +0000270 case ARM::fixup_arm_condbranch:
271 case ARM::fixup_arm_uncondbranch:
Jason W Kim0c628c22010-12-01 22:46:50 +0000272 // These values don't encode the low two bits since they're always zero.
273 // Offset by 8 just as above.
Jim Grosbach662a8162010-12-06 23:57:07 +0000274 return 0xffffff & ((Value - 8) >> 2);
Owen Andersonc2666002010-12-13 19:31:11 +0000275 case ARM::fixup_t2_uncondbranch: {
Owen Anderson63ee2202010-12-10 23:02:28 +0000276 Value = Value - 4;
Owen Andersonfb20d892010-12-09 00:27:41 +0000277 Value >>= 1; // Low bit is not encoded.
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000278
Jim Grosbach56a25352010-12-13 19:25:46 +0000279 uint32_t out = 0;
Owen Andersonc2666002010-12-13 19:31:11 +0000280 bool I = Value & 0x800000;
281 bool J1 = Value & 0x400000;
282 bool J2 = Value & 0x200000;
283 J1 ^= I;
284 J2 ^= I;
Jim Grosbache8eb1ea2010-12-14 16:25:15 +0000285
Owen Andersonc2666002010-12-13 19:31:11 +0000286 out |= I << 26; // S bit
287 out |= !J1 << 13; // J1 bit
288 out |= !J2 << 11; // J2 bit
289 out |= (Value & 0x1FF800) << 5; // imm6 field
290 out |= (Value & 0x0007FF); // imm11 field
Jim Grosbache8eb1ea2010-12-14 16:25:15 +0000291
Owen Andersonc2666002010-12-13 19:31:11 +0000292 uint64_t swapped = (out & 0xFFFF0000) >> 16;
293 swapped |= (out & 0x0000FFFF) << 16;
294 return swapped;
295 }
296 case ARM::fixup_t2_condbranch: {
297 Value = Value - 4;
298 Value >>= 1; // Low bit is not encoded.
Jim Grosbache8eb1ea2010-12-14 16:25:15 +0000299
Owen Andersonc2666002010-12-13 19:31:11 +0000300 uint64_t out = 0;
Owen Anderson8f079432010-12-09 01:02:09 +0000301 out |= (Value & 0x80000) << 7; // S bit
302 out |= (Value & 0x40000) >> 7; // J2 bit
303 out |= (Value & 0x20000) >> 4; // J1 bit
304 out |= (Value & 0x1F800) << 5; // imm6 field
305 out |= (Value & 0x007FF); // imm11 field
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000306
Jim Grosbach56a25352010-12-13 19:25:46 +0000307 uint32_t swapped = (out & 0xFFFF0000) >> 16;
Owen Andersonfb20d892010-12-09 00:27:41 +0000308 swapped |= (out & 0x0000FFFF) << 16;
309 return swapped;
310 }
Jim Grosbach662a8162010-12-06 23:57:07 +0000311 case ARM::fixup_arm_thumb_bl: {
312 // The value doesn't encode the low bit (always zero) and is offset by
313 // four. The value is encoded into disjoint bit positions in the destination
314 // opcode. x = unchanged, I = immediate value bit, S = sign extension bit
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000315 //
Bill Wendling09aa3f02010-12-09 00:39:08 +0000316 // BL: xxxxxSIIIIIIIIII xxxxxIIIIIIIIIII
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000317 //
Jim Grosbach662a8162010-12-06 23:57:07 +0000318 // Note that the halfwords are stored high first, low second; so we need
319 // to transpose the fixup value here to map properly.
Rafael Espindola298c8e12011-05-20 20:01:01 +0000320 unsigned isNeg = (int64_t(Value - 4) < 0) ? 1 : 0;
Bill Wendling797b7aa2010-12-09 00:44:33 +0000321 uint32_t Binary = 0;
322 Value = 0x3fffff & ((Value - 4) >> 1);
323 Binary = (Value & 0x7ff) << 16; // Low imm11 value.
324 Binary |= (Value & 0x1ffc00) >> 11; // High imm10 value.
325 Binary |= isNeg << 10; // Sign bit.
Bill Wendling09aa3f02010-12-09 00:39:08 +0000326 return Binary;
327 }
328 case ARM::fixup_arm_thumb_blx: {
329 // The value doesn't encode the low two bits (always zero) and is offset by
330 // four (see fixup_arm_thumb_cp). The value is encoded into disjoint bit
331 // positions in the destination opcode. x = unchanged, I = immediate value
332 // bit, S = sign extension bit, 0 = zero.
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000333 //
Bill Wendling09aa3f02010-12-09 00:39:08 +0000334 // BLX: xxxxxSIIIIIIIIII xxxxxIIIIIIIIII0
Jim Grosbach7e294cf2010-12-13 19:18:13 +0000335 //
Bill Wendling09aa3f02010-12-09 00:39:08 +0000336 // Note that the halfwords are stored high first, low second; so we need
337 // to transpose the fixup value here to map properly.
Rafael Espindola298c8e12011-05-20 20:01:01 +0000338 unsigned isNeg = (int64_t(Value-4) < 0) ? 1 : 0;
Bill Wendling797b7aa2010-12-09 00:44:33 +0000339 uint32_t Binary = 0;
340 Value = 0xfffff & ((Value - 2) >> 2);
341 Binary = (Value & 0x3ff) << 17; // Low imm10L value.
342 Binary |= (Value & 0xffc00) >> 10; // High imm10H value.
343 Binary |= isNeg << 10; // Sign bit.
Jim Grosbach662a8162010-12-06 23:57:07 +0000344 return Binary;
345 }
Bill Wendlingb8958b02010-12-08 01:57:09 +0000346 case ARM::fixup_arm_thumb_cp:
Jim Grosbach0c2c2172010-12-08 20:32:07 +0000347 // Offset by 4, and don't encode the low two bits. Two bytes of that
348 // 'off by 4' is implicitly handled by the half-word ordering of the
349 // Thumb encoding, so we only need to adjust by 2 here.
350 return ((Value - 2) >> 2) & 0xff;
Jim Grosbachb492a7c2010-12-09 19:50:12 +0000351 case ARM::fixup_arm_thumb_cb: {
Bill Wendlingdff2f712010-12-08 23:01:43 +0000352 // Offset by 4 and don't encode the lower bit, which is always 0.
353 uint32_t Binary = (Value - 4) >> 1;
Owen Anderson86abd482010-12-14 19:42:53 +0000354 return ((Binary & 0x20) << 4) | ((Binary & 0x1f) << 3);
Bill Wendlingdff2f712010-12-08 23:01:43 +0000355 }
Jim Grosbache2467172010-12-10 18:21:33 +0000356 case ARM::fixup_arm_thumb_br:
357 // Offset by 4 and don't encode the lower bit, which is always 0.
358 return ((Value - 4) >> 1) & 0x7ff;
Jim Grosbach01086452010-12-10 17:13:40 +0000359 case ARM::fixup_arm_thumb_bcc:
360 // Offset by 4 and don't encode the lower bit, which is always 0.
361 return ((Value - 4) >> 1) & 0xff;
Jim Grosbach0c2c2172010-12-08 20:32:07 +0000362 case ARM::fixup_arm_pcrel_10:
Owen Andersone2e0f582010-12-10 22:46:47 +0000363 Value = Value - 4; // ARM fixups offset by an additional word and don't
Jim Grosbach0c2c2172010-12-08 20:32:07 +0000364 // need to adjust for the half-word ordering.
365 // Fall through.
366 case ARM::fixup_t2_pcrel_10: {
367 // Offset by 4, adjusted by two due to the half-word ordering of thumb.
Owen Andersone2e0f582010-12-10 22:46:47 +0000368 Value = Value - 4;
Jason W Kim0c628c22010-12-01 22:46:50 +0000369 bool isAdd = true;
370 if ((int64_t)Value < 0) {
371 Value = -Value;
372 isAdd = false;
373 }
374 // These values don't encode the low two bits since they're always zero.
375 Value >>= 2;
376 assert ((Value < 256) && "Out of range pc-relative fixup value!");
377 Value |= isAdd << 23;
Jim Grosbach0c2c2172010-12-08 20:32:07 +0000378
Owen Andersoncc78f5c2010-12-08 19:31:11 +0000379 // Same addressing mode as fixup_arm_pcrel_10,
380 // but with 16-bit halfwords swapped.
Owen Andersond8e351b2010-12-08 00:18:36 +0000381 if (Kind == ARM::fixup_t2_pcrel_10) {
Jim Grosbach56a25352010-12-13 19:25:46 +0000382 uint32_t swapped = (Value & 0xFFFF0000) >> 16;
Owen Anderson255eafb2010-12-08 00:21:33 +0000383 swapped |= (Value & 0x0000FFFF) << 16;
Owen Andersond8e351b2010-12-08 00:18:36 +0000384 return swapped;
385 }
Jim Grosbach0c2c2172010-12-08 20:32:07 +0000386
Jason W Kim0c628c22010-12-01 22:46:50 +0000387 return Value;
388 }
389 }
390}
391
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000392namespace {
Bill Wendling52e635e2010-12-07 23:05:20 +0000393
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000394// FIXME: This should be in a separate file.
395// ELF is an ELF of course...
396class ELFARMAsmBackend : public ARMAsmBackend {
397public:
398 Triple::OSType OSType;
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +0000399 ELFARMAsmBackend(const Target &T, const StringRef TT,
400 Triple::OSType _OSType)
401 : ARMAsmBackend(T, TT), OSType(_OSType) { }
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000402
Rafael Espindola179821a2010-12-06 19:08:48 +0000403 void ApplyFixup(const MCFixup &Fixup, char *Data, unsigned DataSize,
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000404 uint64_t Value) const;
405
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000406 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Rafael Espindolabff66a82010-12-18 03:27:34 +0000407 return createELFObjectWriter(new ARMELFObjectWriter(OSType), OS,
408 /*IsLittleEndian*/ true);
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000409 }
410};
411
Bill Wendling52e635e2010-12-07 23:05:20 +0000412// FIXME: Raise this to share code between Darwin and ELF.
Rafael Espindola179821a2010-12-06 19:08:48 +0000413void ELFARMAsmBackend::ApplyFixup(const MCFixup &Fixup, char *Data,
414 unsigned DataSize, uint64_t Value) const {
Bill Wendling52e635e2010-12-07 23:05:20 +0000415 unsigned NumBytes = 4; // FIXME: 2 for Thumb
Bill Wendling52e635e2010-12-07 23:05:20 +0000416 Value = adjustFixupValue(Fixup.getKind(), Value);
Bill Wendlingd832fa02010-12-07 23:11:00 +0000417 if (!Value) return; // Doesn't change encoding.
Bill Wendling52e635e2010-12-07 23:05:20 +0000418
419 unsigned Offset = Fixup.getOffset();
Bill Wendling52e635e2010-12-07 23:05:20 +0000420
421 // For each byte of the fragment that the fixup touches, mask in the bits from
422 // the fixup value. The Value has been "split up" into the appropriate
423 // bitfields above.
424 for (unsigned i = 0; i != NumBytes; ++i)
425 Data[Offset + i] |= uint8_t((Value >> (i * 8)) & 0xff);
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000426}
427
428// FIXME: This should be in a separate file.
429class DarwinARMAsmBackend : public ARMAsmBackend {
430public:
Owen Anderson17213242011-04-01 21:07:39 +0000431 const object::mach::CPUSubtypeARM Subtype;
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +0000432 DarwinARMAsmBackend(const Target &T, const StringRef TT,
433 object::mach::CPUSubtypeARM st)
434 : ARMAsmBackend(T, TT), Subtype(st) { }
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000435
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000436 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Jim Grosbach2fc68982011-06-22 20:14:52 +0000437 return createARMMachObjectWriter(OS, /*Is64Bit=*/false,
438 object::mach::CTM_ARM,
439 Subtype);
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000440 }
441
Owen Anderson17213242011-04-01 21:07:39 +0000442 void ApplyFixup(const MCFixup &Fixup, char *Data, unsigned DataSize,
443 uint64_t Value) const;
444
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000445 virtual bool doesSectionRequireSymbols(const MCSection &Section) const {
446 return false;
447 }
448};
449
Bill Wendlingd832fa02010-12-07 23:11:00 +0000450/// getFixupKindNumBytes - The number of bytes the fixup may change.
Jim Grosbachc466b932010-11-11 18:04:49 +0000451static unsigned getFixupKindNumBytes(unsigned Kind) {
Jim Grosbach679cbd32010-11-09 01:37:15 +0000452 switch (Kind) {
Jim Grosbach662a8162010-12-06 23:57:07 +0000453 default:
454 llvm_unreachable("Unknown fixup kind!");
Bill Wendlingb8958b02010-12-08 01:57:09 +0000455
Jim Grosbach6ec6eeb2010-12-17 18:39:10 +0000456 case FK_Data_1:
Jim Grosbach01086452010-12-10 17:13:40 +0000457 case ARM::fixup_arm_thumb_bcc:
Bill Wendlingb8958b02010-12-08 01:57:09 +0000458 case ARM::fixup_arm_thumb_cp:
Jim Grosbachd40963c2010-12-14 22:28:03 +0000459 case ARM::fixup_thumb_adr_pcrel_10:
Bill Wendlingb8958b02010-12-08 01:57:09 +0000460 return 1;
461
Jim Grosbach6ec6eeb2010-12-17 18:39:10 +0000462 case FK_Data_2:
Jim Grosbache2467172010-12-10 18:21:33 +0000463 case ARM::fixup_arm_thumb_br:
Jim Grosbachb492a7c2010-12-09 19:50:12 +0000464 case ARM::fixup_arm_thumb_cb:
Bill Wendlingdff2f712010-12-08 23:01:43 +0000465 return 2;
466
Jim Grosbach662a8162010-12-06 23:57:07 +0000467 case ARM::fixup_arm_ldst_pcrel_12:
468 case ARM::fixup_arm_pcrel_10:
469 case ARM::fixup_arm_adr_pcrel_12:
Jason W Kim685c3502011-02-04 19:47:15 +0000470 case ARM::fixup_arm_condbranch:
471 case ARM::fixup_arm_uncondbranch:
Jim Grosbach662a8162010-12-06 23:57:07 +0000472 return 3;
Bill Wendlingb8958b02010-12-08 01:57:09 +0000473
474 case FK_Data_4:
Owen Andersond7b3f582010-12-09 01:51:07 +0000475 case ARM::fixup_t2_ldst_pcrel_12:
Owen Andersonc2666002010-12-13 19:31:11 +0000476 case ARM::fixup_t2_condbranch:
477 case ARM::fixup_t2_uncondbranch:
Owen Andersond8e351b2010-12-08 00:18:36 +0000478 case ARM::fixup_t2_pcrel_10:
Owen Andersona838a252010-12-14 00:36:49 +0000479 case ARM::fixup_t2_adr_pcrel_12:
Jim Grosbach662a8162010-12-06 23:57:07 +0000480 case ARM::fixup_arm_thumb_bl:
Bill Wendling09aa3f02010-12-09 00:39:08 +0000481 case ARM::fixup_arm_thumb_blx:
Evan Chengf3eb3bb2011-01-14 02:38:49 +0000482 case ARM::fixup_arm_movt_hi16:
483 case ARM::fixup_arm_movw_lo16:
484 case ARM::fixup_arm_movt_hi16_pcrel:
485 case ARM::fixup_arm_movw_lo16_pcrel:
486 case ARM::fixup_t2_movt_hi16:
487 case ARM::fixup_t2_movw_lo16:
488 case ARM::fixup_t2_movt_hi16_pcrel:
489 case ARM::fixup_t2_movw_lo16_pcrel:
Jim Grosbach662a8162010-12-06 23:57:07 +0000490 return 4;
Jim Grosbach679cbd32010-11-09 01:37:15 +0000491 }
492}
493
Rafael Espindola179821a2010-12-06 19:08:48 +0000494void DarwinARMAsmBackend::ApplyFixup(const MCFixup &Fixup, char *Data,
495 unsigned DataSize, uint64_t Value) const {
Jim Grosbachc466b932010-11-11 18:04:49 +0000496 unsigned NumBytes = getFixupKindNumBytes(Fixup.getKind());
Jim Grosbach679cbd32010-11-09 01:37:15 +0000497 Value = adjustFixupValue(Fixup.getKind(), Value);
Bill Wendlingd832fa02010-12-07 23:11:00 +0000498 if (!Value) return; // Doesn't change encoding.
Jim Grosbach679cbd32010-11-09 01:37:15 +0000499
Bill Wendlingd832fa02010-12-07 23:11:00 +0000500 unsigned Offset = Fixup.getOffset();
501 assert(Offset + NumBytes <= DataSize && "Invalid fixup offset!");
502
Jim Grosbach679cbd32010-11-09 01:37:15 +0000503 // For each byte of the fragment that the fixup touches, mask in the
504 // bits from the fixup value.
505 for (unsigned i = 0; i != NumBytes; ++i)
Bill Wendlingd832fa02010-12-07 23:11:00 +0000506 Data[Offset + i] |= uint8_t((Value >> (i * 8)) & 0xff);
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000507}
Bill Wendling52e635e2010-12-07 23:05:20 +0000508
Jim Grosbachf73fd722010-09-30 03:21:00 +0000509} // end anonymous namespace
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000510
Evan Cheng78c10ee2011-07-25 23:24:55 +0000511MCAsmBackend *llvm::createARMAsmBackend(const Target &T, StringRef TT) {
Owen Anderson17213242011-04-01 21:07:39 +0000512 Triple TheTriple(TT);
Daniel Dunbar912225e2011-04-19 21:14:45 +0000513
514 if (TheTriple.isOSDarwin()) {
Evan Chenga6eb2562011-06-14 18:08:33 +0000515 if (TheTriple.getArchName() == "armv4t" ||
516 TheTriple.getArchName() == "thumbv4t")
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +0000517 return new DarwinARMAsmBackend(T, TT, object::mach::CSARM_V4T);
Evan Chenga6eb2562011-06-14 18:08:33 +0000518 else if (TheTriple.getArchName() == "armv5e" ||
519 TheTriple.getArchName() == "thumbv5e")
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +0000520 return new DarwinARMAsmBackend(T, TT, object::mach::CSARM_V5TEJ);
Evan Chenga6eb2562011-06-14 18:08:33 +0000521 else if (TheTriple.getArchName() == "armv6" ||
Owen Anderson17213242011-04-01 21:07:39 +0000522 TheTriple.getArchName() == "thumbv6")
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +0000523 return new DarwinARMAsmBackend(T, TT, object::mach::CSARM_V6);
524 return new DarwinARMAsmBackend(T, TT, object::mach::CSARM_V7);
Owen Anderson17213242011-04-01 21:07:39 +0000525 }
Daniel Dunbar912225e2011-04-19 21:14:45 +0000526
527 if (TheTriple.isOSWindows())
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000528 assert(0 && "Windows not supported on ARM");
Daniel Dunbar912225e2011-04-19 21:14:45 +0000529
Jim Grosbachd0d3f7e2011-08-16 17:06:20 +0000530 return new ELFARMAsmBackend(T, TT, Triple(TT).getOS());
Jason W Kimd4d4f4f2010-09-30 02:17:26 +0000531}