blob: 442c12abcb93035f17df97ce61cab73eb8281277 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===- ARMInstrVFP.td - VFP support for ARM -------------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
Jim Grosbach31b3e682008-09-11 21:41:29 +000010// This file describes the ARM VFP instruction set.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000011//
12//===----------------------------------------------------------------------===//
13
Dan Gohmanf17a25c2007-07-18 16:29:46 +000014def SDT_FTOI :
15SDTypeProfile<1, 1, [SDTCisVT<0, f32>, SDTCisFP<1>]>;
16def SDT_ITOF :
17SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisVT<1, f32>]>;
18def SDT_CMPFP0 :
19SDTypeProfile<0, 1, [SDTCisFP<0>]>;
20def SDT_FMDRR :
21SDTypeProfile<1, 2, [SDTCisVT<0, f64>, SDTCisVT<1, i32>,
22 SDTCisSameAs<1, 2>]>;
23
Evan Chengc63e15e2008-11-11 02:11:05 +000024def arm_ftoui : SDNode<"ARMISD::FTOUI", SDT_FTOI>;
25def arm_ftosi : SDNode<"ARMISD::FTOSI", SDT_FTOI>;
26def arm_sitof : SDNode<"ARMISD::SITOF", SDT_ITOF>;
27def arm_uitof : SDNode<"ARMISD::UITOF", SDT_ITOF>;
Chris Lattner3d254552008-01-15 22:02:54 +000028def arm_fmstat : SDNode<"ARMISD::FMSTAT", SDTNone, [SDNPInFlag,SDNPOutFlag]>;
Evan Chengc63e15e2008-11-11 02:11:05 +000029def arm_cmpfp : SDNode<"ARMISD::CMPFP", SDT_ARMCmp, [SDNPOutFlag]>;
30def arm_cmpfp0 : SDNode<"ARMISD::CMPFPw0",SDT_CMPFP0, [SDNPOutFlag]>;
31def arm_fmdrr : SDNode<"ARMISD::FMDRR", SDT_FMDRR>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000032
33//===----------------------------------------------------------------------===//
34// Load / store Instructions.
35//
36
Chris Lattner1a1932c2008-01-06 23:38:27 +000037let isSimpleLoad = 1 in {
Evan Chengbb786b32008-11-11 21:48:44 +000038def FLDD : ADI5<0b1101, 0b01, (outs DPR:$dst), (ins addrmode5:$addr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000039 "fldd", " $dst, $addr",
40 [(set DPR:$dst, (load addrmode5:$addr))]>;
41
Evan Chengbb786b32008-11-11 21:48:44 +000042def FLDS : ASI5<0b1101, 0b01, (outs SPR:$dst), (ins addrmode5:$addr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000043 "flds", " $dst, $addr",
44 [(set SPR:$dst, (load addrmode5:$addr))]>;
Chris Lattner1a1932c2008-01-06 23:38:27 +000045} // isSimpleLoad
Dan Gohmanf17a25c2007-07-18 16:29:46 +000046
Evan Chengbb786b32008-11-11 21:48:44 +000047def FSTD : ADI5<0b1101, 0b00, (outs), (ins DPR:$src, addrmode5:$addr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000048 "fstd", " $src, $addr",
49 [(store DPR:$src, addrmode5:$addr)]>;
50
Evan Chengbb786b32008-11-11 21:48:44 +000051def FSTS : ASI5<0b1101, 0b00, (outs), (ins SPR:$src, addrmode5:$addr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000052 "fsts", " $src, $addr",
53 [(store SPR:$src, addrmode5:$addr)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000054
55//===----------------------------------------------------------------------===//
56// Load / store multiple Instructions.
57//
58
Chris Lattnerca4e0fe2008-01-10 05:12:37 +000059let mayLoad = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +000060def FLDMD : AXDI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$dst1,
61 variable_ops),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000062 "fldm${addr:submode}d${p} ${addr:base}, $dst1",
Evan Chengbb786b32008-11-11 21:48:44 +000063 []> {
64 let Inst{20} = 1;
65}
Dan Gohmanf17a25c2007-07-18 16:29:46 +000066
Evan Chengb783fa32007-07-19 01:14:50 +000067def FLDMS : AXSI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$dst1,
68 variable_ops),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000069 "fldm${addr:submode}s${p} ${addr:base}, $dst1",
Evan Chengbb786b32008-11-11 21:48:44 +000070 []> {
71 let Inst{20} = 1;
72}
Chris Lattnerca4e0fe2008-01-10 05:12:37 +000073}
Dan Gohmanf17a25c2007-07-18 16:29:46 +000074
Chris Lattner6887b142008-01-06 08:36:04 +000075let mayStore = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +000076def FSTMD : AXDI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$src1,
77 variable_ops),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000078 "fstm${addr:submode}d${p} ${addr:base}, $src1",
Evan Chengbb786b32008-11-11 21:48:44 +000079 []> {
80 let Inst{20} = 0;
81}
Dan Gohmanf17a25c2007-07-18 16:29:46 +000082
Evan Chengb783fa32007-07-19 01:14:50 +000083def FSTMS : AXSI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$src1,
84 variable_ops),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000085 "fstm${addr:submode}s${p} ${addr:base}, $src1",
Evan Chengbb786b32008-11-11 21:48:44 +000086 []> {
87 let Inst{20} = 0;
88}
Chris Lattner6887b142008-01-06 08:36:04 +000089} // mayStore
Dan Gohmanf17a25c2007-07-18 16:29:46 +000090
91// FLDMX, FSTMX - mixing S/D registers for pre-armv6 cores
92
93//===----------------------------------------------------------------------===//
94// FP Binary Operations.
95//
96
Evan Chengc63e15e2008-11-11 02:11:05 +000097def FADDD : ADbI<0b11100011, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000098 "faddd", " $dst, $a, $b",
99 [(set DPR:$dst, (fadd DPR:$a, DPR:$b))]>;
100
Evan Chengc63e15e2008-11-11 02:11:05 +0000101def FADDS : ASbI<0b11100011, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000102 "fadds", " $dst, $a, $b",
103 [(set SPR:$dst, (fadd SPR:$a, SPR:$b))]>;
104
Evan Chengc63e15e2008-11-11 02:11:05 +0000105def FCMPED : ADbI<0b11101011, (outs), (ins DPR:$a, DPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000106 "fcmped", " $a, $b",
Evan Chengc63e15e2008-11-11 02:11:05 +0000107 [(arm_cmpfp DPR:$a, DPR:$b)]> {
108 let Inst{19-16} = 0b0100;
109 let Inst{7-6} = 0b11;
110}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000111
Evan Chengc63e15e2008-11-11 02:11:05 +0000112def FCMPES : ASbI<0b11101011, (outs), (ins SPR:$a, SPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000113 "fcmpes", " $a, $b",
Evan Chengc63e15e2008-11-11 02:11:05 +0000114 [(arm_cmpfp SPR:$a, SPR:$b)]> {
115 let Inst{19-16} = 0b0100;
116 let Inst{7-6} = 0b11;
117}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000118
Evan Chengc63e15e2008-11-11 02:11:05 +0000119def FDIVD : ADbI<0b11101000, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000120 "fdivd", " $dst, $a, $b",
121 [(set DPR:$dst, (fdiv DPR:$a, DPR:$b))]>;
122
Evan Chengc63e15e2008-11-11 02:11:05 +0000123def FDIVS : ASbI<0b11101000, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000124 "fdivs", " $dst, $a, $b",
125 [(set SPR:$dst, (fdiv SPR:$a, SPR:$b))]>;
126
Evan Chengc63e15e2008-11-11 02:11:05 +0000127def FMULD : ADbI<0b11100010, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000128 "fmuld", " $dst, $a, $b",
129 [(set DPR:$dst, (fmul DPR:$a, DPR:$b))]>;
130
Evan Chengc63e15e2008-11-11 02:11:05 +0000131def FMULS : ASbI<0b11100010, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000132 "fmuls", " $dst, $a, $b",
133 [(set SPR:$dst, (fmul SPR:$a, SPR:$b))]>;
134
Evan Chengc63e15e2008-11-11 02:11:05 +0000135def FNMULD : ADbI<0b11100010, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000136 "fnmuld", " $dst, $a, $b",
Evan Chengc63e15e2008-11-11 02:11:05 +0000137 [(set DPR:$dst, (fneg (fmul DPR:$a, DPR:$b)))]> {
138 let Inst{6} = 1;
139}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000140
Evan Chengc63e15e2008-11-11 02:11:05 +0000141def FNMULS : ASbI<0b11100010, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000142 "fnmuls", " $dst, $a, $b",
Evan Chengc63e15e2008-11-11 02:11:05 +0000143 [(set SPR:$dst, (fneg (fmul SPR:$a, SPR:$b)))]> {
144 let Inst{6} = 1;
145}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000146
147// Match reassociated forms only if not sign dependent rounding.
148def : Pat<(fmul (fneg DPR:$a), DPR:$b),
149 (FNMULD DPR:$a, DPR:$b)>, Requires<[NoHonorSignDependentRounding]>;
150def : Pat<(fmul (fneg SPR:$a), SPR:$b),
151 (FNMULS SPR:$a, SPR:$b)>, Requires<[NoHonorSignDependentRounding]>;
152
153
Evan Chengc63e15e2008-11-11 02:11:05 +0000154def FSUBD : ADbI<0b11100011, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000155 "fsubd", " $dst, $a, $b",
156 [(set DPR:$dst, (fsub DPR:$a, DPR:$b))]>;
157
Evan Chengc63e15e2008-11-11 02:11:05 +0000158def FSUBS : ASbI<0b11100011, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000159 "fsubs", " $dst, $a, $b",
160 [(set SPR:$dst, (fsub SPR:$a, SPR:$b))]>;
161
162//===----------------------------------------------------------------------===//
163// FP Unary Operations.
164//
165
Evan Chengc63e15e2008-11-11 02:11:05 +0000166def FABSD : ADuI<0b11101011, 0b0000, 0b1100, (outs DPR:$dst), (ins DPR:$a),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000167 "fabsd", " $dst, $a",
168 [(set DPR:$dst, (fabs DPR:$a))]>;
169
Evan Chengc63e15e2008-11-11 02:11:05 +0000170def FABSS : ASuI<0b11101011, 0b0000, 0b1100, (outs SPR:$dst), (ins SPR:$a),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000171 "fabss", " $dst, $a",
172 [(set SPR:$dst, (fabs SPR:$a))]>;
173
Evan Chengc63e15e2008-11-11 02:11:05 +0000174def FCMPEZD : ADuI<0b11101011, 0b0101, 0b1100, (outs), (ins DPR:$a),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000175 "fcmpezd", " $a",
176 [(arm_cmpfp0 DPR:$a)]>;
177
Evan Chengc63e15e2008-11-11 02:11:05 +0000178def FCMPEZS : ASuI<0b11101011, 0b0101, 0b1100, (outs), (ins SPR:$a),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000179 "fcmpezs", " $a",
180 [(arm_cmpfp0 SPR:$a)]>;
181
Evan Chengc63e15e2008-11-11 02:11:05 +0000182def FCVTDS : ASuI<0b11101011, 0b0111, 0b1100, (outs DPR:$dst), (ins SPR:$a),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000183 "fcvtds", " $dst, $a",
184 [(set DPR:$dst, (fextend SPR:$a))]>;
185
Evan Chengc63e15e2008-11-11 02:11:05 +0000186// Special case encoding: bits 11-8 is 0b1011.
187def FCVTSD : AI<(outs SPR:$dst), (ins DPR:$a), VFPUnaryFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000188 "fcvtsd", " $dst, $a",
Evan Chengc63e15e2008-11-11 02:11:05 +0000189 [(set SPR:$dst, (fround DPR:$a))]> {
190 let Inst{27-23} = 0b11101;
191 let Inst{21-16} = 0b110111;
192 let Inst{11-8} = 0b1011;
193 let Inst{7-4} = 0b1100;
194}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000195
Evan Chengc63e15e2008-11-11 02:11:05 +0000196def FCPYD : ADuI<0b11101011, 0b0000, 0b0100, (outs DPR:$dst), (ins DPR:$a),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000197 "fcpyd", " $dst, $a", []>;
198
Evan Chengc63e15e2008-11-11 02:11:05 +0000199def FCPYS : ASuI<0b11101011, 0b0000, 0b0100, (outs SPR:$dst), (ins SPR:$a),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000200 "fcpys", " $dst, $a", []>;
201
Evan Chengc63e15e2008-11-11 02:11:05 +0000202def FNEGD : ADuI<0b11101011, 0b0001, 0b0100, (outs DPR:$dst), (ins DPR:$a),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000203 "fnegd", " $dst, $a",
204 [(set DPR:$dst, (fneg DPR:$a))]>;
205
Evan Chengc63e15e2008-11-11 02:11:05 +0000206def FNEGS : ASuI<0b11101011, 0b0001, 0b0100, (outs SPR:$dst), (ins SPR:$a),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000207 "fnegs", " $dst, $a",
208 [(set SPR:$dst, (fneg SPR:$a))]>;
209
Evan Chengc63e15e2008-11-11 02:11:05 +0000210def FSQRTD : ADuI<0b11101011, 0b0001, 0b1100, (outs DPR:$dst), (ins DPR:$a),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000211 "fsqrtd", " $dst, $a",
212 [(set DPR:$dst, (fsqrt DPR:$a))]>;
213
Evan Chengc63e15e2008-11-11 02:11:05 +0000214def FSQRTS : ASuI<0b11101011, 0b0001, 0b1100, (outs SPR:$dst), (ins SPR:$a),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000215 "fsqrts", " $dst, $a",
216 [(set SPR:$dst, (fsqrt SPR:$a))]>;
217
218//===----------------------------------------------------------------------===//
219// FP <-> GPR Copies. Int <-> FP Conversions.
220//
221
Evan Cheng9d3cc182008-11-11 19:40:26 +0000222def FMRS : AVConv1I<0b11100001, 0b1010, (outs GPR:$dst), (ins SPR:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000223 "fmrs", " $dst, $src",
224 [(set GPR:$dst, (bitconvert SPR:$src))]>;
225
Evan Cheng9d3cc182008-11-11 19:40:26 +0000226def FMSR : AVConv1I<0b11100000, 0b1010, (outs SPR:$dst), (ins GPR:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000227 "fmsr", " $dst, $src",
228 [(set SPR:$dst, (bitconvert GPR:$src))]>;
229
Evan Cheng9d3cc182008-11-11 19:40:26 +0000230def FMRRD : AVConv1I<0b11000101, 0b1011,
231 (outs GPR:$dst1, GPR:$dst2), (ins DPR:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000232 "fmrrd", " $dst1, $dst2, $src",
233 [/* FIXME: Can't write pattern for multiple result instr*/]>;
234
235// FMDHR: GPR -> SPR
236// FMDLR: GPR -> SPR
237
Evan Cheng9d3cc182008-11-11 19:40:26 +0000238def FMDRR : AVConv1I<0b11000100, 0b1011, (outs DPR:$dst), (ins GPR:$src1, GPR:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000239 "fmdrr", " $dst, $src1, $src2",
240 [(set DPR:$dst, (arm_fmdrr GPR:$src1, GPR:$src2))]>;
241
242// FMRDH: SPR -> GPR
243// FMRDL: SPR -> GPR
244// FMRRS: SPR -> GPR
245// FMRX : SPR system reg -> GPR
246
247// FMSRR: GPR -> SPR
248
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000249// FMXR: GPR -> VFP Sstem reg
250
251
252// Int to FP:
253
Evan Cheng9d3cc182008-11-11 19:40:26 +0000254def FSITOD : AVConv2I<0b11101011, 0b1000, 0b1011, (outs DPR:$dst), (ins SPR:$a),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000255 "fsitod", " $dst, $a",
Evan Cheng9d3cc182008-11-11 19:40:26 +0000256 [(set DPR:$dst, (arm_sitof SPR:$a))]> {
257 let Inst{7} = 1; // Z bit
258}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000259
Evan Cheng9d3cc182008-11-11 19:40:26 +0000260def FSITOS : AVConv2I<0b11101011, 0b1000, 0b1010, (outs SPR:$dst), (ins SPR:$a),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000261 "fsitos", " $dst, $a",
Evan Cheng9d3cc182008-11-11 19:40:26 +0000262 [(set SPR:$dst, (arm_sitof SPR:$a))]> {
263 let Inst{7} = 1; // Z bit
264}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000265
Evan Cheng9d3cc182008-11-11 19:40:26 +0000266def FUITOD : AVConv2I<0b11101011, 0b1000, 0b1011, (outs DPR:$dst), (ins SPR:$a),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000267 "fuitod", " $dst, $a",
Evan Cheng9d3cc182008-11-11 19:40:26 +0000268 [(set DPR:$dst, (arm_uitof SPR:$a))]> {
269 let Inst{7} = 0; // Z bit
270}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000271
Evan Cheng9d3cc182008-11-11 19:40:26 +0000272def FUITOS : AVConv2I<0b11101011, 0b1000, 0b1010, (outs SPR:$dst), (ins SPR:$a),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000273 "fuitos", " $dst, $a",
Evan Cheng9d3cc182008-11-11 19:40:26 +0000274 [(set SPR:$dst, (arm_uitof SPR:$a))]> {
275 let Inst{7} = 1; // Z bit
276}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000277
278// FP to Int:
279// Always set Z bit in the instruction, i.e. "round towards zero" variants.
280
Evan Cheng9d3cc182008-11-11 19:40:26 +0000281def FTOSIZD : AVConv2I<0b11101011, 0b1101, 0b1011,
282 (outs SPR:$dst), (ins DPR:$a),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000283 "ftosizd", " $dst, $a",
Evan Cheng9d3cc182008-11-11 19:40:26 +0000284 [(set SPR:$dst, (arm_ftosi DPR:$a))]> {
285 let Inst{7} = 1; // Z bit
286}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000287
Evan Cheng9d3cc182008-11-11 19:40:26 +0000288def FTOSIZS : AVConv2I<0b11101011, 0b1101, 0b1010,
289 (outs SPR:$dst), (ins SPR:$a),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000290 "ftosizs", " $dst, $a",
Evan Cheng9d3cc182008-11-11 19:40:26 +0000291 [(set SPR:$dst, (arm_ftosi SPR:$a))]> {
292 let Inst{7} = 1; // Z bit
293}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000294
Evan Cheng9d3cc182008-11-11 19:40:26 +0000295def FTOUIZD : AVConv2I<0b11101011, 0b1100, 0b1011,
296 (outs SPR:$dst), (ins DPR:$a),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000297 "ftouizd", " $dst, $a",
Evan Cheng9d3cc182008-11-11 19:40:26 +0000298 [(set SPR:$dst, (arm_ftoui DPR:$a))]> {
299 let Inst{7} = 1; // Z bit
300}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000301
Evan Cheng9d3cc182008-11-11 19:40:26 +0000302def FTOUIZS : AVConv2I<0b11101011, 0b1100, 0b1010,
303 (outs SPR:$dst), (ins SPR:$a),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000304 "ftouizs", " $dst, $a",
Evan Cheng9d3cc182008-11-11 19:40:26 +0000305 [(set SPR:$dst, (arm_ftoui SPR:$a))]> {
306 let Inst{7} = 1; // Z bit
307}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000308
309//===----------------------------------------------------------------------===//
310// FP FMA Operations.
311//
312
Evan Chengc63e15e2008-11-11 02:11:05 +0000313def FMACD : ADbI<0b11100000, (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000314 "fmacd", " $dst, $a, $b",
315 [(set DPR:$dst, (fadd (fmul DPR:$a, DPR:$b), DPR:$dstin))]>,
316 RegConstraint<"$dstin = $dst">;
317
Evan Chengc63e15e2008-11-11 02:11:05 +0000318def FMACS : ASbI<0b11100000, (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000319 "fmacs", " $dst, $a, $b",
320 [(set SPR:$dst, (fadd (fmul SPR:$a, SPR:$b), SPR:$dstin))]>,
321 RegConstraint<"$dstin = $dst">;
322
Evan Chengc63e15e2008-11-11 02:11:05 +0000323def FMSCD : ADbI<0b11100001, (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000324 "fmscd", " $dst, $a, $b",
325 [(set DPR:$dst, (fsub (fmul DPR:$a, DPR:$b), DPR:$dstin))]>,
326 RegConstraint<"$dstin = $dst">;
327
Evan Chengc63e15e2008-11-11 02:11:05 +0000328def FMSCS : ASbI<0b11100001, (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000329 "fmscs", " $dst, $a, $b",
330 [(set SPR:$dst, (fsub (fmul SPR:$a, SPR:$b), SPR:$dstin))]>,
331 RegConstraint<"$dstin = $dst">;
332
Evan Chengc63e15e2008-11-11 02:11:05 +0000333def FNMACD : ADbI<0b11100000, (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000334 "fnmacd", " $dst, $a, $b",
335 [(set DPR:$dst, (fadd (fneg (fmul DPR:$a, DPR:$b)), DPR:$dstin))]>,
Evan Chengc63e15e2008-11-11 02:11:05 +0000336 RegConstraint<"$dstin = $dst"> {
337 let Inst{6} = 1;
338}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000339
Evan Chengc63e15e2008-11-11 02:11:05 +0000340def FNMACS : ASbI<0b11100000, (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000341 "fnmacs", " $dst, $a, $b",
342 [(set SPR:$dst, (fadd (fneg (fmul SPR:$a, SPR:$b)), SPR:$dstin))]>,
Evan Chengc63e15e2008-11-11 02:11:05 +0000343 RegConstraint<"$dstin = $dst"> {
344 let Inst{6} = 1;
345}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000346
Evan Chengc63e15e2008-11-11 02:11:05 +0000347def FNMSCD : ADbI<0b11100001, (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000348 "fnmscd", " $dst, $a, $b",
349 [(set DPR:$dst, (fsub (fneg (fmul DPR:$a, DPR:$b)), DPR:$dstin))]>,
Evan Chengc63e15e2008-11-11 02:11:05 +0000350 RegConstraint<"$dstin = $dst"> {
351 let Inst{6} = 1;
352}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000353
Evan Chengc63e15e2008-11-11 02:11:05 +0000354def FNMSCS : ASbI<0b11100001, (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000355 "fnmscs", " $dst, $a, $b",
356 [(set SPR:$dst, (fsub (fneg (fmul SPR:$a, SPR:$b)), SPR:$dstin))]>,
Evan Chengc63e15e2008-11-11 02:11:05 +0000357 RegConstraint<"$dstin = $dst"> {
358 let Inst{6} = 1;
359}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000360
361//===----------------------------------------------------------------------===//
362// FP Conditional moves.
363//
364
Evan Cheng9d3cc182008-11-11 19:40:26 +0000365def FCPYDcc : ADuI<0b11101011, 0b0000, 0b0100,
366 (outs DPR:$dst), (ins DPR:$false, DPR:$true),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000367 "fcpyd", " $dst, $true",
368 [/*(set DPR:$dst, (ARMcmov DPR:$false, DPR:$true, imm:$cc))*/]>,
369 RegConstraint<"$false = $dst">;
370
Evan Cheng9d3cc182008-11-11 19:40:26 +0000371def FCPYScc : ASuI<0b11101011, 0b0000, 0b0100,
372 (outs SPR:$dst), (ins SPR:$false, SPR:$true),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000373 "fcpys", " $dst, $true",
374 [/*(set SPR:$dst, (ARMcmov SPR:$false, SPR:$true, imm:$cc))*/]>,
375 RegConstraint<"$false = $dst">;
376
Evan Cheng9d3cc182008-11-11 19:40:26 +0000377def FNEGDcc : ADuI<0b11101011, 0b0001, 0b0100,
378 (outs DPR:$dst), (ins DPR:$false, DPR:$true),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000379 "fnegd", " $dst, $true",
380 [/*(set DPR:$dst, (ARMcneg DPR:$false, DPR:$true, imm:$cc))*/]>,
381 RegConstraint<"$false = $dst">;
382
Evan Cheng9d3cc182008-11-11 19:40:26 +0000383def FNEGScc : ASuI<0b11101011, 0b0001, 0b0100,
384 (outs SPR:$dst), (ins SPR:$false, SPR:$true),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000385 "fnegs", " $dst, $true",
386 [/*(set SPR:$dst, (ARMcneg SPR:$false, SPR:$true, imm:$cc))*/]>,
387 RegConstraint<"$false = $dst">;
Evan Cheng9d3cc182008-11-11 19:40:26 +0000388
389
390//===----------------------------------------------------------------------===//
391// Misc.
392//
393
394let Defs = [CPSR] in
Evan Chengbb786b32008-11-11 21:48:44 +0000395def FMSTAT : AI<(outs), (ins), VFPMiscFrm, "fmstat", "", [(arm_fmstat)]> {
396 let Inst{27-20} = 0b11101111;
397 let Inst{19-16} = 0b0001;
398 let Inst{15-12} = 0b1111;
399 let Inst{11-8} = 0b1010;
400 let Inst{7} = 0;
401 let Inst{4} = 1;
402}