blob: 773166a4682c3ea88801590d68e54084b10a292c [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "ARM.h"
16#include "ARMAddressingModes.h"
17#include "ARMConstantPoolValue.h"
18#include "ARMISelLowering.h"
19#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000020#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000021#include "ARMRegisterInfo.h"
22#include "ARMSubtarget.h"
23#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000024#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000025#include "llvm/CallingConv.h"
26#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000027#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000028#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000029#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000030#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000031#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000032#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000033#include "llvm/CodeGen/MachineBasicBlock.h"
34#include "llvm/CodeGen/MachineFrameInfo.h"
35#include "llvm/CodeGen/MachineFunction.h"
36#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000038#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000039#include "llvm/CodeGen/SelectionDAG.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000040#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000041#include "llvm/ADT/VectorExtras.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000042#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000043#include "llvm/Support/MathExtras.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000044#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000045using namespace llvm;
46
Owen Andersone50ed302009-08-10 22:56:29 +000047static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000048 CCValAssign::LocInfo &LocInfo,
49 ISD::ArgFlagsTy &ArgFlags,
50 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000051static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000052 CCValAssign::LocInfo &LocInfo,
53 ISD::ArgFlagsTy &ArgFlags,
54 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000055static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000056 CCValAssign::LocInfo &LocInfo,
57 ISD::ArgFlagsTy &ArgFlags,
58 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000059static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000060 CCValAssign::LocInfo &LocInfo,
61 ISD::ArgFlagsTy &ArgFlags,
62 CCState &State);
63
Owen Andersone50ed302009-08-10 22:56:29 +000064void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
65 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000066 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000067 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000068 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
69 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000070
Owen Anderson70671842009-08-10 20:18:46 +000071 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000072 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000073 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000074 }
75
Owen Andersone50ed302009-08-10 22:56:29 +000076 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000077 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000078 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +000079 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
Owen Anderson70671842009-08-10 20:18:46 +000080 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +000081 if (ElemTy != MVT::i32) {
82 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
83 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
84 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
85 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
86 }
Owen Anderson70671842009-08-10 20:18:46 +000087 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
88 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Owen Anderson70671842009-08-10 20:18:46 +000089 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Custom);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +000090 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +000091 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +000092 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
93 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
94 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilson5bafff32009-06-22 23:27:02 +000095 }
96
97 // Promote all bit-wise operations.
98 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +000099 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000100 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
101 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000102 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000103 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000104 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000105 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000106 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000107 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000108 }
Bob Wilson16330762009-09-16 00:17:28 +0000109
110 // Neon does not support vector divide/remainder operations.
111 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
112 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
113 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
114 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
115 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
116 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000117}
118
Owen Andersone50ed302009-08-10 22:56:29 +0000119void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000120 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000122}
123
Owen Andersone50ed302009-08-10 22:56:29 +0000124void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000125 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000126 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000127}
128
Chris Lattnerf0144122009-07-28 03:13:23 +0000129static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
130 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Chris Lattnerf26e03b2009-07-31 17:42:42 +0000131 return new TargetLoweringObjectFileMachO();
Chris Lattner80ec2792009-08-02 00:34:36 +0000132 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000133}
134
Evan Chenga8e29892007-01-19 07:51:42 +0000135ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000136 : TargetLowering(TM, createTLOF(TM)), ARMPCLabelIndex(0) {
Evan Chenga8e29892007-01-19 07:51:42 +0000137 Subtarget = &TM.getSubtarget<ARMSubtarget>();
138
Evan Chengb1df8f22007-04-27 08:15:43 +0000139 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000140 // Uses VFP for Thumb libfuncs if available.
141 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
142 // Single-precision floating-point arithmetic.
143 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
144 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
145 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
146 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000147
Evan Chengb1df8f22007-04-27 08:15:43 +0000148 // Double-precision floating-point arithmetic.
149 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
150 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
151 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
152 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000153
Evan Chengb1df8f22007-04-27 08:15:43 +0000154 // Single-precision comparisons.
155 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
156 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
157 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
158 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
159 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
160 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
161 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
162 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000163
Evan Chengb1df8f22007-04-27 08:15:43 +0000164 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
165 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
166 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
167 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
168 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
169 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
170 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
171 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000172
Evan Chengb1df8f22007-04-27 08:15:43 +0000173 // Double-precision comparisons.
174 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
175 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
176 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
177 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
178 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
179 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
180 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
181 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000182
Evan Chengb1df8f22007-04-27 08:15:43 +0000183 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
184 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
185 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
186 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
187 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
188 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
189 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
190 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000191
Evan Chengb1df8f22007-04-27 08:15:43 +0000192 // Floating-point to integer conversions.
193 // i64 conversions are done via library routines even when generating VFP
194 // instructions, so use the same ones.
195 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
196 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
197 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
198 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000199
Evan Chengb1df8f22007-04-27 08:15:43 +0000200 // Conversions between floating types.
201 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
202 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
203
204 // Integer to floating-point conversions.
205 // i64 conversions are done via library routines even when generating VFP
206 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000207 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
208 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000209 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
210 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
211 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
212 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
213 }
Evan Chenga8e29892007-01-19 07:51:42 +0000214 }
215
Bob Wilson2f954612009-05-22 17:38:41 +0000216 // These libcalls are not available in 32-bit.
217 setLibcallName(RTLIB::SHL_I128, 0);
218 setLibcallName(RTLIB::SRL_I128, 0);
219 setLibcallName(RTLIB::SRA_I128, 0);
220
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000221 // Libcalls should use the AAPCS base standard ABI, even if hard float
222 // is in effect, as per the ARM RTABI specification, section 4.1.2.
223 if (Subtarget->isAAPCS_ABI()) {
224 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
225 setLibcallCallingConv(static_cast<RTLIB::Libcall>(i),
226 CallingConv::ARM_AAPCS);
227 }
228 }
229
David Goodwinf1daf7d2009-07-08 23:10:31 +0000230 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000232 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000234 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
236 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000237
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000239 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000240
241 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000242 addDRTypeForNEON(MVT::v2f32);
243 addDRTypeForNEON(MVT::v8i8);
244 addDRTypeForNEON(MVT::v4i16);
245 addDRTypeForNEON(MVT::v2i32);
246 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000247
Owen Anderson825b72b2009-08-11 20:47:22 +0000248 addQRTypeForNEON(MVT::v4f32);
249 addQRTypeForNEON(MVT::v2f64);
250 addQRTypeForNEON(MVT::v16i8);
251 addQRTypeForNEON(MVT::v8i16);
252 addQRTypeForNEON(MVT::v4i32);
253 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000254
Bob Wilson74dc72e2009-09-15 23:55:57 +0000255 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
256 // neither Neon nor VFP support any arithmetic operations on it.
257 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
258 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
259 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
260 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
261 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
262 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
263 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
264 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
265 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
266 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
267 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
268 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
269 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
270 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
271 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
272 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
273 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
274 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
275 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
276 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
277 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
278 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
279 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
280 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
281
Bob Wilson642b3292009-09-16 00:32:15 +0000282 // Neon does not support some operations on v1i64 and v2i64 types.
283 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
284 setOperationAction(ISD::MUL, MVT::v2i64, Expand);
285 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
286 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
287
Bob Wilson5bafff32009-06-22 23:27:02 +0000288 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
289 setTargetDAGCombine(ISD::SHL);
290 setTargetDAGCombine(ISD::SRL);
291 setTargetDAGCombine(ISD::SRA);
292 setTargetDAGCombine(ISD::SIGN_EXTEND);
293 setTargetDAGCombine(ISD::ZERO_EXTEND);
294 setTargetDAGCombine(ISD::ANY_EXTEND);
295 }
296
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000297 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000298
299 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000300 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000301
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000302 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000304
Evan Chenga8e29892007-01-19 07:51:42 +0000305 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000306 if (!Subtarget->isThumb1Only()) {
307 for (unsigned im = (unsigned)ISD::PRE_INC;
308 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000309 setIndexedLoadAction(im, MVT::i1, Legal);
310 setIndexedLoadAction(im, MVT::i8, Legal);
311 setIndexedLoadAction(im, MVT::i16, Legal);
312 setIndexedLoadAction(im, MVT::i32, Legal);
313 setIndexedStoreAction(im, MVT::i1, Legal);
314 setIndexedStoreAction(im, MVT::i8, Legal);
315 setIndexedStoreAction(im, MVT::i16, Legal);
316 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000317 }
Evan Chenga8e29892007-01-19 07:51:42 +0000318 }
319
320 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000321 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 setOperationAction(ISD::MUL, MVT::i64, Expand);
323 setOperationAction(ISD::MULHU, MVT::i32, Expand);
324 setOperationAction(ISD::MULHS, MVT::i32, Expand);
325 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
326 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000327 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000328 setOperationAction(ISD::MUL, MVT::i64, Expand);
329 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000330 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000331 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000332 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000333 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
334 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
335 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
336 setOperationAction(ISD::SRL, MVT::i64, Custom);
337 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000338
339 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::ROTL, MVT::i32, Expand);
341 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
342 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000343 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000345
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000346 // Only ARMv6 has BSWAP.
347 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000349
Evan Chenga8e29892007-01-19 07:51:42 +0000350 // These are expanded into libcalls.
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 setOperationAction(ISD::SDIV, MVT::i32, Expand);
352 setOperationAction(ISD::UDIV, MVT::i32, Expand);
353 setOperationAction(ISD::SREM, MVT::i32, Expand);
354 setOperationAction(ISD::UREM, MVT::i32, Expand);
355 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
356 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000357
Evan Chenga8e29892007-01-19 07:51:42 +0000358 // Support label based line numbers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
360 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000361
Owen Anderson825b72b2009-08-11 20:47:22 +0000362 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
363 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
364 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
365 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000366 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000367
Evan Chenga8e29892007-01-19 07:51:42 +0000368 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 setOperationAction(ISD::VASTART, MVT::Other, Custom);
370 setOperationAction(ISD::VAARG, MVT::Other, Expand);
371 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
372 setOperationAction(ISD::VAEND, MVT::Other, Expand);
373 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
374 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000375 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
376 // FIXME: Shouldn't need this, since no register is used, but the legalizer
377 // doesn't yet know how to not do that for SjLj.
378 setExceptionSelectorRegister(ARM::R0);
Evan Cheng86198642009-08-07 00:34:42 +0000379 if (Subtarget->isThumb())
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Evan Cheng86198642009-08-07 00:34:42 +0000381 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
383 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000384
Evan Chengd27c9fc2009-07-03 01:43:10 +0000385 if (!Subtarget->hasV6Ops() && !Subtarget->isThumb2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000386 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
387 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000388 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000389 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000390
David Goodwinf1daf7d2009-07-08 23:10:31 +0000391 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only())
Evan Chengc7c77292008-11-04 19:57:48 +0000392 // Turn f64->i64 into FMRRD, i64 -> f64 to FMDRR iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000393 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000394
395 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000396 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000397
Owen Anderson825b72b2009-08-11 20:47:22 +0000398 setOperationAction(ISD::SETCC, MVT::i32, Expand);
399 setOperationAction(ISD::SETCC, MVT::f32, Expand);
400 setOperationAction(ISD::SETCC, MVT::f64, Expand);
401 setOperationAction(ISD::SELECT, MVT::i32, Expand);
402 setOperationAction(ISD::SELECT, MVT::f32, Expand);
403 setOperationAction(ISD::SELECT, MVT::f64, Expand);
404 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
405 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
406 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000407
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
409 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
410 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
411 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
412 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000413
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000414 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 setOperationAction(ISD::FSIN, MVT::f64, Expand);
416 setOperationAction(ISD::FSIN, MVT::f32, Expand);
417 setOperationAction(ISD::FCOS, MVT::f32, Expand);
418 setOperationAction(ISD::FCOS, MVT::f64, Expand);
419 setOperationAction(ISD::FREM, MVT::f64, Expand);
420 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000421 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000422 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
423 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000424 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 setOperationAction(ISD::FPOW, MVT::f64, Expand);
426 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000427
Evan Chenga8e29892007-01-19 07:51:42 +0000428 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
David Goodwinf1daf7d2009-07-08 23:10:31 +0000429 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
431 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
432 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
433 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000434 }
Evan Chenga8e29892007-01-19 07:51:42 +0000435
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000436 // We have target-specific dag combine patterns for the following nodes:
437 // ARMISD::FMRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000438 setTargetDAGCombine(ISD::ADD);
439 setTargetDAGCombine(ISD::SUB);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000440
Evan Chenga8e29892007-01-19 07:51:42 +0000441 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Chenga8e29892007-01-19 07:51:42 +0000442 setSchedulingPreference(SchedulingForRegPressure);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000443
Evan Chengbc9b7542009-08-15 07:59:10 +0000444 // FIXME: If-converter should use instruction latency to determine
445 // profitability rather than relying on fixed limits.
446 if (Subtarget->getCPUString() == "generic") {
447 // Generic (and overly aggressive) if-conversion limits.
448 setIfCvtBlockSizeLimit(10);
449 setIfCvtDupBlockSizeLimit(2);
450 } else if (Subtarget->hasV6Ops()) {
451 setIfCvtBlockSizeLimit(2);
452 setIfCvtDupBlockSizeLimit(1);
453 } else {
454 setIfCvtBlockSizeLimit(3);
455 setIfCvtDupBlockSizeLimit(2);
Evan Cheng8557c2b2009-06-19 01:51:50 +0000456 }
457
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000458 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Bob Wilsone6abdff2009-05-18 20:55:32 +0000459 // Do not enable CodePlacementOpt for now: it currently runs after the
460 // ARMConstantIslandPass and messes up branch relaxation and placement
461 // of constant islands.
462 // benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000463}
464
Evan Chenga8e29892007-01-19 07:51:42 +0000465const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
466 switch (Opcode) {
467 default: return 0;
468 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000469 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
470 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000471 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000472 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
473 case ARMISD::tCALL: return "ARMISD::tCALL";
474 case ARMISD::BRCOND: return "ARMISD::BRCOND";
475 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000476 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000477 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
478 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
479 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000480 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000481 case ARMISD::CMPFP: return "ARMISD::CMPFP";
482 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
483 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
484 case ARMISD::CMOV: return "ARMISD::CMOV";
485 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000486
Evan Chenga8e29892007-01-19 07:51:42 +0000487 case ARMISD::FTOSI: return "ARMISD::FTOSI";
488 case ARMISD::FTOUI: return "ARMISD::FTOUI";
489 case ARMISD::SITOF: return "ARMISD::SITOF";
490 case ARMISD::UITOF: return "ARMISD::UITOF";
Evan Chenga8e29892007-01-19 07:51:42 +0000491
492 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
493 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
494 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000495
Evan Chenga8e29892007-01-19 07:51:42 +0000496 case ARMISD::FMRRD: return "ARMISD::FMRRD";
497 case ARMISD::FMDRR: return "ARMISD::FMDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000498
Evan Chengc5942082009-10-28 06:55:03 +0000499 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
500 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
501
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000502 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000503
Evan Cheng86198642009-08-07 00:34:42 +0000504 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
505
Bob Wilson5bafff32009-06-22 23:27:02 +0000506 case ARMISD::VCEQ: return "ARMISD::VCEQ";
507 case ARMISD::VCGE: return "ARMISD::VCGE";
508 case ARMISD::VCGEU: return "ARMISD::VCGEU";
509 case ARMISD::VCGT: return "ARMISD::VCGT";
510 case ARMISD::VCGTU: return "ARMISD::VCGTU";
511 case ARMISD::VTST: return "ARMISD::VTST";
512
513 case ARMISD::VSHL: return "ARMISD::VSHL";
514 case ARMISD::VSHRs: return "ARMISD::VSHRs";
515 case ARMISD::VSHRu: return "ARMISD::VSHRu";
516 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
517 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
518 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
519 case ARMISD::VSHRN: return "ARMISD::VSHRN";
520 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
521 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
522 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
523 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
524 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
525 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
526 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
527 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
528 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
529 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
530 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
531 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
532 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
533 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000534 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000535 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000536 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000537 case ARMISD::VREV64: return "ARMISD::VREV64";
538 case ARMISD::VREV32: return "ARMISD::VREV32";
539 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000540 case ARMISD::VZIP: return "ARMISD::VZIP";
541 case ARMISD::VUZP: return "ARMISD::VUZP";
542 case ARMISD::VTRN: return "ARMISD::VTRN";
Evan Chenga8e29892007-01-19 07:51:42 +0000543 }
544}
545
Bill Wendlingb4202b82009-07-01 18:50:55 +0000546/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000547unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Evan Cheng048e36f2009-10-02 06:57:25 +0000548 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 0 : 1;
Bill Wendling20c568f2009-06-30 22:38:32 +0000549}
550
Evan Chenga8e29892007-01-19 07:51:42 +0000551//===----------------------------------------------------------------------===//
552// Lowering Code
553//===----------------------------------------------------------------------===//
554
Evan Chenga8e29892007-01-19 07:51:42 +0000555/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
556static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
557 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000558 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000559 case ISD::SETNE: return ARMCC::NE;
560 case ISD::SETEQ: return ARMCC::EQ;
561 case ISD::SETGT: return ARMCC::GT;
562 case ISD::SETGE: return ARMCC::GE;
563 case ISD::SETLT: return ARMCC::LT;
564 case ISD::SETLE: return ARMCC::LE;
565 case ISD::SETUGT: return ARMCC::HI;
566 case ISD::SETUGE: return ARMCC::HS;
567 case ISD::SETULT: return ARMCC::LO;
568 case ISD::SETULE: return ARMCC::LS;
569 }
570}
571
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000572/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
573static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000574 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000575 CondCode2 = ARMCC::AL;
576 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000577 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000578 case ISD::SETEQ:
579 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
580 case ISD::SETGT:
581 case ISD::SETOGT: CondCode = ARMCC::GT; break;
582 case ISD::SETGE:
583 case ISD::SETOGE: CondCode = ARMCC::GE; break;
584 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000585 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000586 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
587 case ISD::SETO: CondCode = ARMCC::VC; break;
588 case ISD::SETUO: CondCode = ARMCC::VS; break;
589 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
590 case ISD::SETUGT: CondCode = ARMCC::HI; break;
591 case ISD::SETUGE: CondCode = ARMCC::PL; break;
592 case ISD::SETLT:
593 case ISD::SETULT: CondCode = ARMCC::LT; break;
594 case ISD::SETLE:
595 case ISD::SETULE: CondCode = ARMCC::LE; break;
596 case ISD::SETNE:
597 case ISD::SETUNE: CondCode = ARMCC::NE; break;
598 }
Evan Chenga8e29892007-01-19 07:51:42 +0000599}
600
Bob Wilson1f595bb2009-04-17 19:07:39 +0000601//===----------------------------------------------------------------------===//
602// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000603//===----------------------------------------------------------------------===//
604
605#include "ARMGenCallingConv.inc"
606
607// APCS f64 is in register pairs, possibly split to stack
Owen Andersone50ed302009-08-10 22:56:29 +0000608static bool f64AssignAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000609 CCValAssign::LocInfo &LocInfo,
610 CCState &State, bool CanFail) {
611 static const unsigned RegList[] = { ARM::R0, ARM::R1, ARM::R2, ARM::R3 };
612
613 // Try to get the first register.
614 if (unsigned Reg = State.AllocateReg(RegList, 4))
615 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
616 else {
617 // For the 2nd half of a v2f64, do not fail.
618 if (CanFail)
619 return false;
620
621 // Put the whole thing on the stack.
622 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
623 State.AllocateStack(8, 4),
624 LocVT, LocInfo));
625 return true;
626 }
627
628 // Try to get the second register.
629 if (unsigned Reg = State.AllocateReg(RegList, 4))
630 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
631 else
632 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
633 State.AllocateStack(4, 4),
634 LocVT, LocInfo));
635 return true;
636}
637
Owen Andersone50ed302009-08-10 22:56:29 +0000638static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000639 CCValAssign::LocInfo &LocInfo,
640 ISD::ArgFlagsTy &ArgFlags,
641 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000642 if (!f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
643 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000644 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000645 !f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
646 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000647 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000648}
649
650// AAPCS f64 is in aligned register pairs
Owen Andersone50ed302009-08-10 22:56:29 +0000651static bool f64AssignAAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000652 CCValAssign::LocInfo &LocInfo,
653 CCState &State, bool CanFail) {
654 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
655 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
656
657 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
658 if (Reg == 0) {
659 // For the 2nd half of a v2f64, do not just fail.
660 if (CanFail)
661 return false;
662
663 // Put the whole thing on the stack.
664 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
665 State.AllocateStack(8, 8),
666 LocVT, LocInfo));
667 return true;
668 }
669
670 unsigned i;
671 for (i = 0; i < 2; ++i)
672 if (HiRegList[i] == Reg)
673 break;
674
675 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
676 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
677 LocVT, LocInfo));
678 return true;
679}
680
Owen Andersone50ed302009-08-10 22:56:29 +0000681static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000682 CCValAssign::LocInfo &LocInfo,
683 ISD::ArgFlagsTy &ArgFlags,
684 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000685 if (!f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
686 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000687 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000688 !f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
689 return false;
690 return true; // we handled it
691}
692
Owen Andersone50ed302009-08-10 22:56:29 +0000693static bool f64RetAssign(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000694 CCValAssign::LocInfo &LocInfo, CCState &State) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000695 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
696 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
697
Bob Wilsone65586b2009-04-17 20:40:45 +0000698 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
699 if (Reg == 0)
700 return false; // we didn't handle it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000701
Bob Wilsone65586b2009-04-17 20:40:45 +0000702 unsigned i;
703 for (i = 0; i < 2; ++i)
704 if (HiRegList[i] == Reg)
705 break;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000706
Bob Wilson5bafff32009-06-22 23:27:02 +0000707 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bob Wilsone65586b2009-04-17 20:40:45 +0000708 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000709 LocVT, LocInfo));
710 return true;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000711}
712
Owen Andersone50ed302009-08-10 22:56:29 +0000713static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000714 CCValAssign::LocInfo &LocInfo,
715 ISD::ArgFlagsTy &ArgFlags,
716 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000717 if (!f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
718 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000719 if (LocVT == MVT::v2f64 && !f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
Bob Wilson5bafff32009-06-22 23:27:02 +0000720 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000721 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000722}
723
Owen Andersone50ed302009-08-10 22:56:29 +0000724static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000725 CCValAssign::LocInfo &LocInfo,
726 ISD::ArgFlagsTy &ArgFlags,
727 CCState &State) {
728 return RetCC_ARM_APCS_Custom_f64(ValNo, ValVT, LocVT, LocInfo, ArgFlags,
729 State);
730}
731
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000732/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
733/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000734CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000735 bool Return,
736 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000737 switch (CC) {
738 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000739 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000740 case CallingConv::C:
741 case CallingConv::Fast:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000742 // Use target triple & subtarget features to do actual dispatch.
743 if (Subtarget->isAAPCS_ABI()) {
744 if (Subtarget->hasVFP2() &&
745 FloatABIType == FloatABI::Hard && !isVarArg)
746 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
747 else
748 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
749 } else
750 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000751 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000752 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000753 case CallingConv::ARM_AAPCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000754 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000755 case CallingConv::ARM_APCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000756 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000757 }
758}
759
Dan Gohman98ca4f22009-08-05 01:29:28 +0000760/// LowerCallResult - Lower the result values of a call into the
761/// appropriate copies out of appropriate physical registers.
762SDValue
763ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000764 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000765 const SmallVectorImpl<ISD::InputArg> &Ins,
766 DebugLoc dl, SelectionDAG &DAG,
767 SmallVectorImpl<SDValue> &InVals) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000768
Bob Wilson1f595bb2009-04-17 19:07:39 +0000769 // Assign locations to each value returned by this call.
770 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000771 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000772 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000773 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000774 CCAssignFnForNode(CallConv, /* Return*/ true,
775 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000776
777 // Copy all of the result registers out of their specified physreg.
778 for (unsigned i = 0; i != RVLocs.size(); ++i) {
779 CCValAssign VA = RVLocs[i];
780
Bob Wilson80915242009-04-25 00:33:20 +0000781 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000782 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000783 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000784 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000785 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000786 Chain = Lo.getValue(1);
787 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000788 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000789 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000790 InFlag);
791 Chain = Hi.getValue(1);
792 InFlag = Hi.getValue(2);
Owen Anderson825b72b2009-08-11 20:47:22 +0000793 Val = DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +0000794
Owen Anderson825b72b2009-08-11 20:47:22 +0000795 if (VA.getLocVT() == MVT::v2f64) {
796 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
797 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
798 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000799
800 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000801 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000802 Chain = Lo.getValue(1);
803 InFlag = Lo.getValue(2);
804 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000805 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000806 Chain = Hi.getValue(1);
807 InFlag = Hi.getValue(2);
Owen Anderson825b72b2009-08-11 20:47:22 +0000808 Val = DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, Lo, Hi);
809 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
810 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000811 }
Bob Wilson1f595bb2009-04-17 19:07:39 +0000812 } else {
Bob Wilson80915242009-04-25 00:33:20 +0000813 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
814 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000815 Chain = Val.getValue(1);
816 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000817 }
Bob Wilson80915242009-04-25 00:33:20 +0000818
819 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000820 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +0000821 case CCValAssign::Full: break;
822 case CCValAssign::BCvt:
823 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
824 break;
825 }
826
Dan Gohman98ca4f22009-08-05 01:29:28 +0000827 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000828 }
829
Dan Gohman98ca4f22009-08-05 01:29:28 +0000830 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000831}
832
833/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
834/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +0000835/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +0000836/// a byval function parameter.
837/// Sometimes what we are copying is the end of a larger object, the part that
838/// does not fit in registers.
839static SDValue
840CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
841 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
842 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000843 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000844 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
845 /*AlwaysInline=*/false, NULL, 0, NULL, 0);
846}
847
Bob Wilsondee46d72009-04-17 20:35:10 +0000848/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000849SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +0000850ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
851 SDValue StackPtr, SDValue Arg,
852 DebugLoc dl, SelectionDAG &DAG,
853 const CCValAssign &VA,
854 ISD::ArgFlagsTy Flags) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000855 unsigned LocMemOffset = VA.getLocMemOffset();
856 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
857 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
858 if (Flags.isByVal()) {
859 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
860 }
861 return DAG.getStore(Chain, dl, Arg, PtrOff,
862 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chenga8e29892007-01-19 07:51:42 +0000863}
864
Dan Gohman98ca4f22009-08-05 01:29:28 +0000865void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +0000866 SDValue Chain, SDValue &Arg,
867 RegsToPassVector &RegsToPass,
868 CCValAssign &VA, CCValAssign &NextVA,
869 SDValue &StackPtr,
870 SmallVector<SDValue, 8> &MemOpChains,
871 ISD::ArgFlagsTy Flags) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000872
873 SDValue fmrrd = DAG.getNode(ARMISD::FMRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000874 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +0000875 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
876
877 if (NextVA.isRegLoc())
878 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
879 else {
880 assert(NextVA.isMemLoc());
881 if (StackPtr.getNode() == 0)
882 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
883
Dan Gohman98ca4f22009-08-05 01:29:28 +0000884 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
885 dl, DAG, NextVA,
886 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000887 }
888}
889
Dan Gohman98ca4f22009-08-05 01:29:28 +0000890/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +0000891/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
892/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000893SDValue
894ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000895 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000896 bool isTailCall,
897 const SmallVectorImpl<ISD::OutputArg> &Outs,
898 const SmallVectorImpl<ISD::InputArg> &Ins,
899 DebugLoc dl, SelectionDAG &DAG,
900 SmallVectorImpl<SDValue> &InVals) {
Evan Chenga8e29892007-01-19 07:51:42 +0000901
Bob Wilson1f595bb2009-04-17 19:07:39 +0000902 // Analyze operands of the call, assigning locations to each operand.
903 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000904 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
905 *DAG.getContext());
906 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000907 CCAssignFnForNode(CallConv, /* Return*/ false,
908 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +0000909
Bob Wilson1f595bb2009-04-17 19:07:39 +0000910 // Get a count of how many bytes are to be pushed on the stack.
911 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +0000912
913 // Adjust the stack pointer for the new arguments...
914 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +0000915 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +0000916
Owen Anderson825b72b2009-08-11 20:47:22 +0000917 SDValue StackPtr = DAG.getRegister(ARM::SP, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000918
Bob Wilson5bafff32009-06-22 23:27:02 +0000919 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000920 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +0000921
Bob Wilson1f595bb2009-04-17 19:07:39 +0000922 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +0000923 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000924 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
925 i != e;
926 ++i, ++realArgIdx) {
927 CCValAssign &VA = ArgLocs[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +0000928 SDValue Arg = Outs[realArgIdx].Val;
929 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +0000930
Bob Wilson1f595bb2009-04-17 19:07:39 +0000931 // Promote the value if needed.
932 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000933 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +0000934 case CCValAssign::Full: break;
935 case CCValAssign::SExt:
936 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
937 break;
938 case CCValAssign::ZExt:
939 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
940 break;
941 case CCValAssign::AExt:
942 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
943 break;
944 case CCValAssign::BCvt:
945 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
946 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000947 }
948
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000949 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +0000950 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000951 if (VA.getLocVT() == MVT::v2f64) {
952 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
953 DAG.getConstant(0, MVT::i32));
954 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
955 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000956
Dan Gohman98ca4f22009-08-05 01:29:28 +0000957 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +0000958 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
959
960 VA = ArgLocs[++i]; // skip ahead to next loc
961 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000962 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +0000963 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
964 } else {
965 assert(VA.isMemLoc());
966 if (StackPtr.getNode() == 0)
967 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
968
Dan Gohman98ca4f22009-08-05 01:29:28 +0000969 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
970 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000971 }
972 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000973 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000974 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000975 }
976 } else if (VA.isRegLoc()) {
977 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
978 } else {
979 assert(VA.isMemLoc());
980 if (StackPtr.getNode() == 0)
981 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
982
Dan Gohman98ca4f22009-08-05 01:29:28 +0000983 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
984 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000985 }
Evan Chenga8e29892007-01-19 07:51:42 +0000986 }
987
988 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +0000989 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +0000990 &MemOpChains[0], MemOpChains.size());
991
992 // Build a sequence of copy-to-reg nodes chained together with token chain
993 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +0000994 SDValue InFlag;
Evan Chenga8e29892007-01-19 07:51:42 +0000995 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Bob Wilson2dc4f542009-03-20 22:42:55 +0000996 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000997 RegsToPass[i].second, InFlag);
Evan Chenga8e29892007-01-19 07:51:42 +0000998 InFlag = Chain.getValue(1);
999 }
1000
Bill Wendling056292f2008-09-16 21:48:12 +00001001 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1002 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1003 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001004 bool isDirect = false;
1005 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001006 bool isLocalARMFunc = false;
Evan Chenga8e29892007-01-19 07:51:42 +00001007 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
1008 GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001009 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001010 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001011 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001012 getTargetMachine().getRelocationModel() != Reloc::Static;
1013 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001014 // ARM call to a local ARM function is predicable.
1015 isLocalARMFunc = !Subtarget->isThumb() && !isExt;
Evan Chengc60e76d2007-01-30 20:37:08 +00001016 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001017 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge4e4ed32009-08-28 23:18:09 +00001018 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001019 ARMPCLabelIndex,
1020 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001021 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001022 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001023 Callee = DAG.getLoad(getPointerTy(), dl,
1024 DAG.getEntryNode(), CPAddr, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001025 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001026 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001027 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001028 } else
1029 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +00001030 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001031 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001032 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001033 getTargetMachine().getRelocationModel() != Reloc::Static;
1034 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001035 // tBX takes a register source operand.
1036 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001037 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Owen Anderson1d0be152009-08-13 21:58:54 +00001038 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001039 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001040 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001041 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001042 Callee = DAG.getLoad(getPointerTy(), dl,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001043 DAG.getEntryNode(), CPAddr, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001044 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001045 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001046 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001047 } else
Bill Wendling056292f2008-09-16 21:48:12 +00001048 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001049 }
1050
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001051 // FIXME: handle tail calls differently.
1052 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001053 if (Subtarget->isThumb()) {
1054 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001055 CallOpc = ARMISD::CALL_NOLINK;
1056 else
1057 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1058 } else {
1059 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001060 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1061 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001062 }
David Goodwinf1daf7d2009-07-08 23:10:31 +00001063 if (CallOpc == ARMISD::CALL_NOLINK && !Subtarget->isThumb1Only()) {
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +00001064 // implicit def LR - LR mustn't be allocated as GRP:$dst of CALL_NOLINK
Owen Anderson825b72b2009-08-11 20:47:22 +00001065 Chain = DAG.getCopyToReg(Chain, dl, ARM::LR, DAG.getUNDEF(MVT::i32),InFlag);
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001066 InFlag = Chain.getValue(1);
1067 }
1068
Dan Gohman475871a2008-07-27 21:46:04 +00001069 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001070 Ops.push_back(Chain);
1071 Ops.push_back(Callee);
1072
1073 // Add argument registers to the end of the list so that they are known live
1074 // into the call.
1075 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1076 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1077 RegsToPass[i].second.getValueType()));
1078
Gabor Greifba36cb52008-08-28 21:40:38 +00001079 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001080 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001081 // Returns a chain and a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00001082 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001083 &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001084 InFlag = Chain.getValue(1);
1085
Chris Lattnere563bbc2008-10-11 22:08:30 +00001086 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1087 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001088 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001089 InFlag = Chain.getValue(1);
1090
Bob Wilson1f595bb2009-04-17 19:07:39 +00001091 // Handle result values, copying them out of physregs into vregs that we
1092 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001093 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1094 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001095}
1096
Dan Gohman98ca4f22009-08-05 01:29:28 +00001097SDValue
1098ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001099 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001100 const SmallVectorImpl<ISD::OutputArg> &Outs,
1101 DebugLoc dl, SelectionDAG &DAG) {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001102
Bob Wilsondee46d72009-04-17 20:35:10 +00001103 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001104 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001105
Bob Wilsondee46d72009-04-17 20:35:10 +00001106 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001107 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1108 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001109
Dan Gohman98ca4f22009-08-05 01:29:28 +00001110 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001111 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1112 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001113
1114 // If this is the first return lowered for this function, add
1115 // the regs to the liveout set for the function.
1116 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1117 for (unsigned i = 0; i != RVLocs.size(); ++i)
1118 if (RVLocs[i].isRegLoc())
1119 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001120 }
1121
Bob Wilson1f595bb2009-04-17 19:07:39 +00001122 SDValue Flag;
1123
1124 // Copy the result values into the output registers.
1125 for (unsigned i = 0, realRVLocIdx = 0;
1126 i != RVLocs.size();
1127 ++i, ++realRVLocIdx) {
1128 CCValAssign &VA = RVLocs[i];
1129 assert(VA.isRegLoc() && "Can only return in registers!");
1130
Dan Gohman98ca4f22009-08-05 01:29:28 +00001131 SDValue Arg = Outs[realRVLocIdx].Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001132
1133 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001134 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001135 case CCValAssign::Full: break;
1136 case CCValAssign::BCvt:
1137 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1138 break;
1139 }
1140
Bob Wilson1f595bb2009-04-17 19:07:39 +00001141 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001142 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001143 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001144 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1145 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001146 SDValue HalfGPRs = DAG.getNode(ARMISD::FMRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001147 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001148
1149 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1150 Flag = Chain.getValue(1);
1151 VA = RVLocs[++i]; // skip ahead to next loc
1152 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1153 HalfGPRs.getValue(1), Flag);
1154 Flag = Chain.getValue(1);
1155 VA = RVLocs[++i]; // skip ahead to next loc
1156
1157 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001158 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1159 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001160 }
1161 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1162 // available.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001163 SDValue fmrrd = DAG.getNode(ARMISD::FMRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001164 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001165 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001166 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001167 VA = RVLocs[++i]; // skip ahead to next loc
1168 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1169 Flag);
1170 } else
1171 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1172
Bob Wilsondee46d72009-04-17 20:35:10 +00001173 // Guarantee that all emitted copies are
1174 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001175 Flag = Chain.getValue(1);
1176 }
1177
1178 SDValue result;
1179 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001180 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001181 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001182 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001183
1184 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001185}
1186
Bob Wilsonddb16df2009-10-30 05:45:42 +00001187// ConstantPool, BlockAddress, JumpTable, GlobalAddress, and ExternalSymbol are
1188// lowered as their target counterpart wrapped in the ARMISD::Wrapper
1189// node. Suppose N is one of the above mentioned nodes. It has to be wrapped
1190// because otherwise Select(N) returns N. So the raw TargetGlobalAddress
1191// nodes, etc. can only be used to form addressing mode. These wrapped nodes
1192// will be selected into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001193static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001194 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001195 // FIXME there is no actual debug info here
1196 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001197 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001198 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001199 if (CP->isMachineConstantPoolEntry())
1200 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1201 CP->getAlignment());
1202 else
1203 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1204 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001205 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001206}
1207
Bob Wilsonddb16df2009-10-30 05:45:42 +00001208SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
1209 DebugLoc DL = Op.getDebugLoc();
1210 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
1211 SDValue Result = DAG.getBlockAddress(BA, DL, /*isTarget=*/true);
1212 return DAG.getNode(ARMISD::Wrapper, DL, getPointerTy(), Result);
1213}
1214
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001215// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001216SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001217ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
1218 SelectionDAG &DAG) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001219 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001220 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001221 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1222 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001223 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001224 ARMCP::CPValue, PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001225 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001226 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001227 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001228 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001229
Owen Anderson825b72b2009-08-11 20:47:22 +00001230 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001231 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001232
1233 // call __tls_get_addr.
1234 ArgListTy Args;
1235 ArgListEntry Entry;
1236 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001237 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001238 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001239 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001240 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001241 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1242 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001243 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001244 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001245 return CallResult.first;
1246}
1247
1248// Lower ISD::GlobalTLSAddress using the "initial exec" or
1249// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001250SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001251ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001252 SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001253 GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001254 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001255 SDValue Offset;
1256 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001257 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001258 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001259 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001260
Chris Lattner4fb63d02009-07-15 04:12:33 +00001261 if (GV->isDeclaration()) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001262 // initial exec model
1263 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1264 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001265 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001266 ARMCP::CPValue, PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001267 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001268 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001269 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset, NULL, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001270 Chain = Offset.getValue(1);
1271
Owen Anderson825b72b2009-08-11 20:47:22 +00001272 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001273 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001274
Dale Johannesen33c960f2009-02-04 20:06:27 +00001275 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset, NULL, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001276 } else {
1277 // local exec model
Evan Chenge4e4ed32009-08-28 23:18:09 +00001278 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001279 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001280 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001281 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset, NULL, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001282 }
1283
1284 // The address of the thread local variable is the add of the thread
1285 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001286 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001287}
1288
Dan Gohman475871a2008-07-27 21:46:04 +00001289SDValue
1290ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001291 // TODO: implement the "local dynamic" model
1292 assert(Subtarget->isTargetELF() &&
1293 "TLS not implemented for non-ELF targets");
1294 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1295 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1296 // otherwise use the "Local Exec" TLS Model
1297 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1298 return LowerToTLSGeneralDynamicModel(GA, DAG);
1299 else
1300 return LowerToTLSExecModels(GA, DAG);
1301}
1302
Dan Gohman475871a2008-07-27 21:46:04 +00001303SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001304 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001305 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001306 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001307 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
1308 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1309 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001310 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001311 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001312 new ARMConstantPoolValue(GV, UseGOTOFF ? "GOTOFF" : "GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001313 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001314 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001315 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001316 CPAddr,
1317 PseudoSourceValue::getConstantPool(), 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001318 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001319 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001320 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001321 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001322 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
1323 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001324 return Result;
1325 } else {
Evan Cheng1606e8e2009-03-13 07:51:59 +00001326 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001327 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001328 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
1329 PseudoSourceValue::getConstantPool(), 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001330 }
1331}
1332
Dan Gohman475871a2008-07-27 21:46:04 +00001333SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001334 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001335 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001336 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001337 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
1338 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001339 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001340 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001341 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001342 else {
Evan Chenge4e4ed32009-08-28 23:18:09 +00001343 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1344 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001345 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001346 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001347 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001348 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001349
Dale Johannesen33c960f2009-02-04 20:06:27 +00001350 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001351 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001352
1353 if (RelocM == Reloc::PIC_) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001354 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001355 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001356 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001357
Evan Cheng63476a82009-09-03 07:04:02 +00001358 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Dale Johannesen33c960f2009-02-04 20:06:27 +00001359 Result = DAG.getLoad(PtrVT, dl, Chain, Result, NULL, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001360
1361 return Result;
1362}
1363
Dan Gohman475871a2008-07-27 21:46:04 +00001364SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001365 SelectionDAG &DAG){
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001366 assert(Subtarget->isTargetELF() &&
1367 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Owen Andersone50ed302009-08-10 22:56:29 +00001368 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001369 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001370 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001371 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1372 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00001373 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001374 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001375 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001376 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
1377 PseudoSourceValue::getConstantPool(), 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001378 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001379 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001380}
1381
Jim Grosbach0e0da732009-05-12 23:59:14 +00001382SDValue
1383ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001384 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001385 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001386 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001387 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001388 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00001389 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00001390 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
1391 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001392 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001393 MachineFunction &MF = DAG.getMachineFunction();
1394 EVT PtrVT = getPointerTy();
1395 DebugLoc dl = Op.getDebugLoc();
1396 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1397 SDValue CPAddr;
1398 unsigned PCAdj = (RelocM != Reloc::PIC_)
1399 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001400 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001401 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
1402 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001403 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001404 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001405 SDValue Result =
1406 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0);
1407 SDValue Chain = Result.getValue(1);
1408
1409 if (RelocM == Reloc::PIC_) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001410 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001411 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
1412 }
1413 return Result;
1414 }
Jim Grosbachf9570122009-05-14 00:46:35 +00001415 case Intrinsic::eh_sjlj_setjmp:
Owen Anderson825b72b2009-08-11 20:47:22 +00001416 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(1));
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001417 }
1418}
1419
Dan Gohman475871a2008-07-27 21:46:04 +00001420static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001421 unsigned VarArgsFrameIndex) {
Evan Chenga8e29892007-01-19 07:51:42 +00001422 // vastart just stores the address of the VarArgsFrameIndex slot into the
1423 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001424 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001425 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00001426 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001427 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001428 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001429}
1430
Dan Gohman475871a2008-07-27 21:46:04 +00001431SDValue
Evan Cheng86198642009-08-07 00:34:42 +00001432ARMTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) {
1433 SDNode *Node = Op.getNode();
1434 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001435 EVT VT = Node->getValueType(0);
Evan Cheng86198642009-08-07 00:34:42 +00001436 SDValue Chain = Op.getOperand(0);
1437 SDValue Size = Op.getOperand(1);
1438 SDValue Align = Op.getOperand(2);
1439
1440 // Chain the dynamic stack allocation so that it doesn't modify the stack
1441 // pointer when other instructions are using the stack.
1442 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
1443
1444 unsigned AlignVal = cast<ConstantSDNode>(Align)->getZExtValue();
1445 unsigned StackAlign = getTargetMachine().getFrameInfo()->getStackAlignment();
1446 if (AlignVal > StackAlign)
1447 // Do this now since selection pass cannot introduce new target
1448 // independent node.
1449 Align = DAG.getConstant(-(uint64_t)AlignVal, VT);
1450
1451 // In Thumb1 mode, there isn't a "sub r, sp, r" instruction, we will end up
1452 // using a "add r, sp, r" instead. Negate the size now so we don't have to
1453 // do even more horrible hack later.
1454 MachineFunction &MF = DAG.getMachineFunction();
1455 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1456 if (AFI->isThumb1OnlyFunction()) {
1457 bool Negate = true;
1458 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Size);
1459 if (C) {
1460 uint32_t Val = C->getZExtValue();
1461 if (Val <= 508 && ((Val & 3) == 0))
1462 Negate = false;
1463 }
1464 if (Negate)
1465 Size = DAG.getNode(ISD::SUB, dl, VT, DAG.getConstant(0, VT), Size);
1466 }
1467
Owen Anderson825b72b2009-08-11 20:47:22 +00001468 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
Evan Cheng86198642009-08-07 00:34:42 +00001469 SDValue Ops1[] = { Chain, Size, Align };
1470 SDValue Res = DAG.getNode(ARMISD::DYN_ALLOC, dl, VTList, Ops1, 3);
1471 Chain = Res.getValue(1);
1472 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(0, true),
1473 DAG.getIntPtrConstant(0, true), SDValue());
1474 SDValue Ops2[] = { Res, Chain };
1475 return DAG.getMergeValues(Ops2, 2, dl);
1476}
1477
1478SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00001479ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
1480 SDValue &Root, SelectionDAG &DAG,
1481 DebugLoc dl) {
1482 MachineFunction &MF = DAG.getMachineFunction();
1483 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1484
1485 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001486 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00001487 RC = ARM::tGPRRegisterClass;
1488 else
1489 RC = ARM::GPRRegisterClass;
1490
1491 // Transform the arguments stored in physical registers into virtual ones.
1492 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001493 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001494
1495 SDValue ArgValue2;
1496 if (NextVA.isMemLoc()) {
1497 unsigned ArgSize = NextVA.getLocVT().getSizeInBits()/8;
1498 MachineFrameInfo *MFI = MF.getFrameInfo();
1499 int FI = MFI->CreateFixedObject(ArgSize, NextVA.getLocMemOffset());
1500
1501 // Create load node to retrieve arguments from the stack.
1502 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00001503 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN, NULL, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00001504 } else {
1505 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001506 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001507 }
1508
Owen Anderson825b72b2009-08-11 20:47:22 +00001509 return DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00001510}
1511
1512SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001513ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001514 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001515 const SmallVectorImpl<ISD::InputArg>
1516 &Ins,
1517 DebugLoc dl, SelectionDAG &DAG,
1518 SmallVectorImpl<SDValue> &InVals) {
1519
Bob Wilson1f595bb2009-04-17 19:07:39 +00001520 MachineFunction &MF = DAG.getMachineFunction();
1521 MachineFrameInfo *MFI = MF.getFrameInfo();
1522
Bob Wilson1f595bb2009-04-17 19:07:39 +00001523 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1524
1525 // Assign locations to all of the incoming arguments.
1526 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001527 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1528 *DAG.getContext());
1529 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001530 CCAssignFnForNode(CallConv, /* Return*/ false,
1531 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001532
1533 SmallVector<SDValue, 16> ArgValues;
1534
1535 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1536 CCValAssign &VA = ArgLocs[i];
1537
Bob Wilsondee46d72009-04-17 20:35:10 +00001538 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001539 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001540 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00001541
Bob Wilson5bafff32009-06-22 23:27:02 +00001542 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001543 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001544 // f64 and vector types are split up into multiple registers or
1545 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00001546 RegVT = MVT::i32;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001547
Owen Anderson825b72b2009-08-11 20:47:22 +00001548 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001549 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00001550 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00001551 VA = ArgLocs[++i]; // skip ahead to next loc
1552 SDValue ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00001553 Chain, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001554 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1555 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001556 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00001557 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001558 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
1559 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00001560 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001561
Bob Wilson5bafff32009-06-22 23:27:02 +00001562 } else {
1563 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001564
Owen Anderson825b72b2009-08-11 20:47:22 +00001565 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00001566 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001567 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00001568 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001569 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001570 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001571 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001572 RC = (AFI->isThumb1OnlyFunction() ?
1573 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00001574 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001575 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00001576
1577 // Transform the arguments in physical registers into virtual ones.
1578 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001579 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001580 }
1581
1582 // If this is an 8 or 16-bit value, it is really passed promoted
1583 // to 32 bits. Insert an assert[sz]ext to capture this, then
1584 // truncate to the right size.
1585 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001586 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001587 case CCValAssign::Full: break;
1588 case CCValAssign::BCvt:
1589 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1590 break;
1591 case CCValAssign::SExt:
1592 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
1593 DAG.getValueType(VA.getValVT()));
1594 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1595 break;
1596 case CCValAssign::ZExt:
1597 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
1598 DAG.getValueType(VA.getValVT()));
1599 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1600 break;
1601 }
1602
Dan Gohman98ca4f22009-08-05 01:29:28 +00001603 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001604
1605 } else { // VA.isRegLoc()
1606
1607 // sanity check
1608 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00001609 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001610
1611 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
1612 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset());
1613
Bob Wilsondee46d72009-04-17 20:35:10 +00001614 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001615 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001616 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN, NULL, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001617 }
1618 }
1619
1620 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00001621 if (isVarArg) {
1622 static const unsigned GPRArgRegs[] = {
1623 ARM::R0, ARM::R1, ARM::R2, ARM::R3
1624 };
1625
Bob Wilsondee46d72009-04-17 20:35:10 +00001626 unsigned NumGPRs = CCInfo.getFirstUnallocated
1627 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001628
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001629 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
1630 unsigned VARegSize = (4 - NumGPRs) * 4;
1631 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001632 unsigned ArgOffset = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001633 if (VARegSaveSize) {
1634 // If this function is vararg, store any remaining integer argument regs
1635 // to their spots on the stack so that they may be loaded by deferencing
1636 // the result of va_next.
1637 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001638 ArgOffset = CCInfo.getNextStackOffset();
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001639 VarArgsFrameIndex = MFI->CreateFixedObject(VARegSaveSize, ArgOffset +
1640 VARegSaveSize - VARegSize);
Dan Gohman475871a2008-07-27 21:46:04 +00001641 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001642
Dan Gohman475871a2008-07-27 21:46:04 +00001643 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001644 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001645 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001646 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00001647 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00001648 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00001649 RC = ARM::GPRRegisterClass;
1650
Bob Wilson998e1252009-04-20 18:36:57 +00001651 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001652 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001653 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001654 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001655 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00001656 DAG.getConstant(4, getPointerTy()));
1657 }
1658 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001659 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001660 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001661 } else
1662 // This will point to the next argument passed via stack.
1663 VarArgsFrameIndex = MFI->CreateFixedObject(4, ArgOffset);
1664 }
1665
Dan Gohman98ca4f22009-08-05 01:29:28 +00001666 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00001667}
1668
1669/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00001670static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00001671 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001672 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00001673 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00001674 // Maybe this has already been legalized into the constant pool?
1675 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00001676 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001677 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
1678 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001679 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00001680 }
1681 }
1682 return false;
1683}
1684
David Goodwinf1daf7d2009-07-08 23:10:31 +00001685static bool isLegalCmpImmediate(unsigned C, bool isThumb1Only) {
1686 return ( isThumb1Only && (C & ~255U) == 0) ||
1687 (!isThumb1Only && ARM_AM::getSOImmVal(C) != -1);
Evan Chenga8e29892007-01-19 07:51:42 +00001688}
1689
1690/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
1691/// the given operands.
Dan Gohman475871a2008-07-27 21:46:04 +00001692static SDValue getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
David Goodwinf1daf7d2009-07-08 23:10:31 +00001693 SDValue &ARMCC, SelectionDAG &DAG, bool isThumb1Only,
Dale Johannesende064702009-02-06 21:50:26 +00001694 DebugLoc dl) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001695 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001696 unsigned C = RHSC->getZExtValue();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001697 if (!isLegalCmpImmediate(C, isThumb1Only)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001698 // Constant does not fit, try adjusting it by one?
1699 switch (CC) {
1700 default: break;
1701 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00001702 case ISD::SETGE:
David Goodwinf1daf7d2009-07-08 23:10:31 +00001703 if (isLegalCmpImmediate(C-1, isThumb1Only)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001704 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00001705 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00001706 }
1707 break;
1708 case ISD::SETULT:
1709 case ISD::SETUGE:
David Goodwinf1daf7d2009-07-08 23:10:31 +00001710 if (C > 0 && isLegalCmpImmediate(C-1, isThumb1Only)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001711 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00001712 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001713 }
1714 break;
1715 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00001716 case ISD::SETGT:
David Goodwinf1daf7d2009-07-08 23:10:31 +00001717 if (isLegalCmpImmediate(C+1, isThumb1Only)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001718 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00001719 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00001720 }
1721 break;
1722 case ISD::SETULE:
1723 case ISD::SETUGT:
David Goodwinf1daf7d2009-07-08 23:10:31 +00001724 if (C < 0xffffffff && isLegalCmpImmediate(C+1, isThumb1Only)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001725 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00001726 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001727 }
1728 break;
1729 }
1730 }
1731 }
1732
1733 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001734 ARMISD::NodeType CompareType;
1735 switch (CondCode) {
1736 default:
1737 CompareType = ARMISD::CMP;
1738 break;
1739 case ARMCC::EQ:
1740 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00001741 // Uses only Z Flag
1742 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001743 break;
1744 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001745 ARMCC = DAG.getConstant(CondCode, MVT::i32);
1746 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001747}
1748
1749/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Bob Wilson2dc4f542009-03-20 22:42:55 +00001750static SDValue getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Dale Johannesende064702009-02-06 21:50:26 +00001751 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00001752 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00001753 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00001754 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001755 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001756 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
1757 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001758}
1759
Dan Gohman475871a2008-07-27 21:46:04 +00001760static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001761 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00001762 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001763 SDValue LHS = Op.getOperand(0);
1764 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001765 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001766 SDValue TrueVal = Op.getOperand(2);
1767 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00001768 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001769
Owen Anderson825b72b2009-08-11 20:47:22 +00001770 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001771 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001772 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
David Goodwinf1daf7d2009-07-08 23:10:31 +00001773 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, ST->isThumb1Only(), dl);
Dale Johannesende064702009-02-06 21:50:26 +00001774 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001775 }
1776
1777 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001778 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00001779
Owen Anderson825b72b2009-08-11 20:47:22 +00001780 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1781 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001782 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
1783 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng0e1d3792007-07-05 07:18:20 +00001784 ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001785 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001786 SDValue ARMCC2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001787 // FIXME: Needs another CMP because flag can have but one use.
Dale Johannesende064702009-02-06 21:50:26 +00001788 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001789 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Dale Johannesende064702009-02-06 21:50:26 +00001790 Result, TrueVal, ARMCC2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00001791 }
1792 return Result;
1793}
1794
Dan Gohman475871a2008-07-27 21:46:04 +00001795static SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001796 const ARMSubtarget *ST) {
Dan Gohman475871a2008-07-27 21:46:04 +00001797 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001798 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001799 SDValue LHS = Op.getOperand(2);
1800 SDValue RHS = Op.getOperand(3);
1801 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00001802 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001803
Owen Anderson825b72b2009-08-11 20:47:22 +00001804 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001805 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001806 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
David Goodwinf1daf7d2009-07-08 23:10:31 +00001807 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, ST->isThumb1Only(), dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001808 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Dale Johannesende064702009-02-06 21:50:26 +00001809 Chain, Dest, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001810 }
1811
Owen Anderson825b72b2009-08-11 20:47:22 +00001812 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Chenga8e29892007-01-19 07:51:42 +00001813 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001814 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001815
Dale Johannesende064702009-02-06 21:50:26 +00001816 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001817 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1818 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
1819 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001820 SDValue Ops[] = { Chain, Dest, ARMCC, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00001821 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001822 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001823 ARMCC = DAG.getConstant(CondCode2, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001824 SDValue Ops[] = { Res, Dest, ARMCC, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00001825 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001826 }
1827 return Res;
1828}
1829
Dan Gohman475871a2008-07-27 21:46:04 +00001830SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) {
1831 SDValue Chain = Op.getOperand(0);
1832 SDValue Table = Op.getOperand(1);
1833 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001834 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001835
Owen Andersone50ed302009-08-10 22:56:29 +00001836 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00001837 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
1838 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00001839 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00001840 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00001841 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00001842 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
1843 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00001844 if (Subtarget->isThumb2()) {
1845 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
1846 // which does another jump to the destination. This also makes it easier
1847 // to translate it to TBB / TBH later.
1848 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00001849 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00001850 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001851 }
Evan Cheng66ac5312009-07-25 00:33:29 +00001852 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001853 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr, NULL, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00001854 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001855 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00001856 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001857 } else {
1858 Addr = DAG.getLoad(PTy, dl, Chain, Addr, NULL, 0);
1859 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00001860 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001861 }
Evan Chenga8e29892007-01-19 07:51:42 +00001862}
1863
Dan Gohman475871a2008-07-27 21:46:04 +00001864static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
Dale Johannesende064702009-02-06 21:50:26 +00001865 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001866 unsigned Opc =
1867 Op.getOpcode() == ISD::FP_TO_SINT ? ARMISD::FTOSI : ARMISD::FTOUI;
Owen Anderson825b72b2009-08-11 20:47:22 +00001868 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
1869 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Evan Chenga8e29892007-01-19 07:51:42 +00001870}
1871
Dan Gohman475871a2008-07-27 21:46:04 +00001872static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001873 EVT VT = Op.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001874 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001875 unsigned Opc =
1876 Op.getOpcode() == ISD::SINT_TO_FP ? ARMISD::SITOF : ARMISD::UITOF;
1877
Owen Anderson825b72b2009-08-11 20:47:22 +00001878 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
Dale Johannesende064702009-02-06 21:50:26 +00001879 return DAG.getNode(Opc, dl, VT, Op);
Evan Chenga8e29892007-01-19 07:51:42 +00001880}
1881
Dan Gohman475871a2008-07-27 21:46:04 +00001882static SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00001883 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00001884 SDValue Tmp0 = Op.getOperand(0);
1885 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00001886 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001887 EVT VT = Op.getValueType();
1888 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001889 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
1890 SDValue Cmp = getVFPCmp(Tmp1, DAG.getConstantFP(0.0, SrcVT), DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001891 SDValue ARMCC = DAG.getConstant(ARMCC::LT, MVT::i32);
1892 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001893 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001894}
1895
Jim Grosbach0e0da732009-05-12 23:59:14 +00001896SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
1897 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1898 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00001899 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001900 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
1901 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00001902 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00001903 ? ARM::R7 : ARM::R11;
1904 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
1905 while (Depth--)
1906 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
1907 return FrameAddr;
1908}
1909
Dan Gohman475871a2008-07-27 21:46:04 +00001910SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00001911ARMTargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Dan Gohman475871a2008-07-27 21:46:04 +00001912 SDValue Chain,
1913 SDValue Dst, SDValue Src,
1914 SDValue Size, unsigned Align,
Dan Gohman707e0182008-04-12 04:36:06 +00001915 bool AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00001916 const Value *DstSV, uint64_t DstSVOff,
1917 const Value *SrcSV, uint64_t SrcSVOff){
Evan Cheng4102eb52007-10-22 22:11:27 +00001918 // Do repeated 4-byte loads and stores. To be improved.
Dan Gohman707e0182008-04-12 04:36:06 +00001919 // This requires 4-byte alignment.
1920 if ((Align & 3) != 0)
Dan Gohman475871a2008-07-27 21:46:04 +00001921 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001922 // This requires the copy size to be a constant, preferrably
1923 // within a subtarget-specific limit.
1924 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
1925 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00001926 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001927 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001928 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00001929 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001930
1931 unsigned BytesLeft = SizeVal & 3;
1932 unsigned NumMemOps = SizeVal >> 2;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001933 unsigned EmittedNumMemOps = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00001934 EVT VT = MVT::i32;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001935 unsigned VTSize = 4;
Evan Cheng4102eb52007-10-22 22:11:27 +00001936 unsigned i = 0;
Evan Chenge5e7ce42007-05-18 01:19:57 +00001937 const unsigned MAX_LOADS_IN_LDM = 6;
Dan Gohman475871a2008-07-27 21:46:04 +00001938 SDValue TFOps[MAX_LOADS_IN_LDM];
1939 SDValue Loads[MAX_LOADS_IN_LDM];
Dan Gohman1f13c682008-04-28 17:15:20 +00001940 uint64_t SrcOff = 0, DstOff = 0;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001941
Evan Cheng4102eb52007-10-22 22:11:27 +00001942 // Emit up to MAX_LOADS_IN_LDM loads, then a TokenFactor barrier, then the
1943 // same number of stores. The loads and stores will get combined into
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001944 // ldm/stm later on.
Evan Cheng4102eb52007-10-22 22:11:27 +00001945 while (EmittedNumMemOps < NumMemOps) {
1946 for (i = 0;
1947 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00001948 Loads[i] = DAG.getLoad(VT, dl, Chain,
Owen Anderson825b72b2009-08-11 20:47:22 +00001949 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
1950 DAG.getConstant(SrcOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001951 SrcSV, SrcSVOff + SrcOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00001952 TFOps[i] = Loads[i].getValue(1);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001953 SrcOff += VTSize;
1954 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001955 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001956
Evan Cheng4102eb52007-10-22 22:11:27 +00001957 for (i = 0;
1958 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00001959 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
Owen Anderson825b72b2009-08-11 20:47:22 +00001960 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
1961 DAG.getConstant(DstOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001962 DstSV, DstSVOff + DstOff);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001963 DstOff += VTSize;
1964 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001965 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00001966
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001967 EmittedNumMemOps += i;
1968 }
1969
Bob Wilson2dc4f542009-03-20 22:42:55 +00001970 if (BytesLeft == 0)
Evan Cheng4102eb52007-10-22 22:11:27 +00001971 return Chain;
1972
1973 // Issue loads / stores for the trailing (1 - 3) bytes.
1974 unsigned BytesLeftSave = BytesLeft;
1975 i = 0;
1976 while (BytesLeft) {
1977 if (BytesLeft >= 2) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001978 VT = MVT::i16;
Evan Cheng4102eb52007-10-22 22:11:27 +00001979 VTSize = 2;
1980 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00001981 VT = MVT::i8;
Evan Cheng4102eb52007-10-22 22:11:27 +00001982 VTSize = 1;
1983 }
1984
Dale Johannesen0f502f62009-02-03 22:26:09 +00001985 Loads[i] = DAG.getLoad(VT, dl, Chain,
Owen Anderson825b72b2009-08-11 20:47:22 +00001986 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
1987 DAG.getConstant(SrcOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001988 SrcSV, SrcSVOff + SrcOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00001989 TFOps[i] = Loads[i].getValue(1);
1990 ++i;
1991 SrcOff += VTSize;
1992 BytesLeft -= VTSize;
1993 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001994 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00001995
1996 i = 0;
1997 BytesLeft = BytesLeftSave;
1998 while (BytesLeft) {
1999 if (BytesLeft >= 2) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002000 VT = MVT::i16;
Evan Cheng4102eb52007-10-22 22:11:27 +00002001 VTSize = 2;
2002 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002003 VT = MVT::i8;
Evan Cheng4102eb52007-10-22 22:11:27 +00002004 VTSize = 1;
2005 }
2006
Dale Johannesen0f502f62009-02-03 22:26:09 +00002007 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
Owen Anderson825b72b2009-08-11 20:47:22 +00002008 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
2009 DAG.getConstant(DstOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00002010 DstSV, DstSVOff + DstOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00002011 ++i;
2012 DstOff += VTSize;
2013 BytesLeft -= VTSize;
2014 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002015 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002016}
2017
Duncan Sands1607f052008-12-01 11:39:25 +00002018static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00002019 SDValue Op = N->getOperand(0);
Dale Johannesende064702009-02-06 21:50:26 +00002020 DebugLoc dl = N->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00002021 if (N->getValueType(0) == MVT::f64) {
Evan Chengc7c77292008-11-04 19:57:48 +00002022 // Turn i64->f64 into FMDRR.
Owen Anderson825b72b2009-08-11 20:47:22 +00002023 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2024 DAG.getConstant(0, MVT::i32));
2025 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2026 DAG.getConstant(1, MVT::i32));
2027 return DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, Lo, Hi);
Evan Chengc7c77292008-11-04 19:57:48 +00002028 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002029
Evan Chengc7c77292008-11-04 19:57:48 +00002030 // Turn f64->i64 into FMRRD.
Bob Wilson2dc4f542009-03-20 22:42:55 +00002031 SDValue Cvt = DAG.getNode(ARMISD::FMRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002032 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002033
Chris Lattner27a6c732007-11-24 07:07:01 +00002034 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002035 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
Chris Lattner27a6c732007-11-24 07:07:01 +00002036}
2037
Bob Wilson5bafff32009-06-22 23:27:02 +00002038/// getZeroVector - Returns a vector of specified type with all zero elements.
2039///
Owen Andersone50ed302009-08-10 22:56:29 +00002040static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002041 assert(VT.isVector() && "Expected a vector type");
2042
2043 // Zero vectors are used to represent vector negation and in those cases
2044 // will be implemented with the NEON VNEG instruction. However, VNEG does
2045 // not support i64 elements, so sometimes the zero vectors will need to be
2046 // explicitly constructed. For those cases, and potentially other uses in
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002047 // the future, always build zero vectors as <16 x i8> or <8 x i8> bitcasted
Bob Wilson5bafff32009-06-22 23:27:02 +00002048 // to their dest type. This ensures they get CSE'd.
2049 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002050 SDValue Cst = DAG.getTargetConstant(0, MVT::i8);
2051 SmallVector<SDValue, 8> Ops;
2052 MVT TVT;
2053
2054 if (VT.getSizeInBits() == 64) {
2055 Ops.assign(8, Cst); TVT = MVT::v8i8;
2056 } else {
2057 Ops.assign(16, Cst); TVT = MVT::v16i8;
2058 }
2059 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002060
2061 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2062}
2063
2064/// getOnesVector - Returns a vector of specified type with all bits set.
2065///
Owen Andersone50ed302009-08-10 22:56:29 +00002066static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002067 assert(VT.isVector() && "Expected a vector type");
2068
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002069 // Always build ones vectors as <16 x i32> or <8 x i32> bitcasted to their
2070 // dest type. This ensures they get CSE'd.
Bob Wilson5bafff32009-06-22 23:27:02 +00002071 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002072 SDValue Cst = DAG.getTargetConstant(0xFF, MVT::i8);
2073 SmallVector<SDValue, 8> Ops;
2074 MVT TVT;
2075
2076 if (VT.getSizeInBits() == 64) {
2077 Ops.assign(8, Cst); TVT = MVT::v8i8;
2078 } else {
2079 Ops.assign(16, Cst); TVT = MVT::v16i8;
2080 }
2081 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002082
2083 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2084}
2085
2086static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2087 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002088 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002089 DebugLoc dl = N->getDebugLoc();
2090
2091 // Lower vector shifts on NEON to use VSHL.
2092 if (VT.isVector()) {
2093 assert(ST->hasNEON() && "unexpected vector shift");
2094
2095 // Left shifts translate directly to the vshiftu intrinsic.
2096 if (N->getOpcode() == ISD::SHL)
2097 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002098 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002099 N->getOperand(0), N->getOperand(1));
2100
2101 assert((N->getOpcode() == ISD::SRA ||
2102 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2103
2104 // NEON uses the same intrinsics for both left and right shifts. For
2105 // right shifts, the shift amounts are negative, so negate the vector of
2106 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002107 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002108 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2109 getZeroVector(ShiftVT, DAG, dl),
2110 N->getOperand(1));
2111 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2112 Intrinsic::arm_neon_vshifts :
2113 Intrinsic::arm_neon_vshiftu);
2114 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002115 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002116 N->getOperand(0), NegatedCount);
2117 }
2118
Eli Friedmance392eb2009-08-22 03:13:10 +00002119 // We can get here for a node like i32 = ISD::SHL i32, i64
2120 if (VT != MVT::i64)
2121 return SDValue();
2122
2123 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002124 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002125
Chris Lattner27a6c732007-11-24 07:07:01 +00002126 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2127 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002128 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002129 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002130
Chris Lattner27a6c732007-11-24 07:07:01 +00002131 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002132 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002133
Chris Lattner27a6c732007-11-24 07:07:01 +00002134 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002135 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
2136 DAG.getConstant(0, MVT::i32));
2137 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
2138 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002139
Chris Lattner27a6c732007-11-24 07:07:01 +00002140 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2141 // captures the result into a carry flag.
2142 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002143 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002144
Chris Lattner27a6c732007-11-24 07:07:01 +00002145 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002146 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002147
Chris Lattner27a6c732007-11-24 07:07:01 +00002148 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002149 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002150}
2151
Bob Wilson5bafff32009-06-22 23:27:02 +00002152static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2153 SDValue TmpOp0, TmpOp1;
2154 bool Invert = false;
2155 bool Swap = false;
2156 unsigned Opc = 0;
2157
2158 SDValue Op0 = Op.getOperand(0);
2159 SDValue Op1 = Op.getOperand(1);
2160 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002161 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002162 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2163 DebugLoc dl = Op.getDebugLoc();
2164
2165 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2166 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002167 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002168 case ISD::SETUNE:
2169 case ISD::SETNE: Invert = true; // Fallthrough
2170 case ISD::SETOEQ:
2171 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2172 case ISD::SETOLT:
2173 case ISD::SETLT: Swap = true; // Fallthrough
2174 case ISD::SETOGT:
2175 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2176 case ISD::SETOLE:
2177 case ISD::SETLE: Swap = true; // Fallthrough
2178 case ISD::SETOGE:
2179 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2180 case ISD::SETUGE: Swap = true; // Fallthrough
2181 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2182 case ISD::SETUGT: Swap = true; // Fallthrough
2183 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2184 case ISD::SETUEQ: Invert = true; // Fallthrough
2185 case ISD::SETONE:
2186 // Expand this to (OLT | OGT).
2187 TmpOp0 = Op0;
2188 TmpOp1 = Op1;
2189 Opc = ISD::OR;
2190 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2191 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2192 break;
2193 case ISD::SETUO: Invert = true; // Fallthrough
2194 case ISD::SETO:
2195 // Expand this to (OLT | OGE).
2196 TmpOp0 = Op0;
2197 TmpOp1 = Op1;
2198 Opc = ISD::OR;
2199 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2200 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2201 break;
2202 }
2203 } else {
2204 // Integer comparisons.
2205 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002206 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002207 case ISD::SETNE: Invert = true;
2208 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2209 case ISD::SETLT: Swap = true;
2210 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2211 case ISD::SETLE: Swap = true;
2212 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2213 case ISD::SETULT: Swap = true;
2214 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
2215 case ISD::SETULE: Swap = true;
2216 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
2217 }
2218
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00002219 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00002220 if (Opc == ARMISD::VCEQ) {
2221
2222 SDValue AndOp;
2223 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
2224 AndOp = Op0;
2225 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
2226 AndOp = Op1;
2227
2228 // Ignore bitconvert.
2229 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
2230 AndOp = AndOp.getOperand(0);
2231
2232 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
2233 Opc = ARMISD::VTST;
2234 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
2235 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
2236 Invert = !Invert;
2237 }
2238 }
2239 }
2240
2241 if (Swap)
2242 std::swap(Op0, Op1);
2243
2244 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
2245
2246 if (Invert)
2247 Result = DAG.getNOT(dl, Result, VT);
2248
2249 return Result;
2250}
2251
2252/// isVMOVSplat - Check if the specified splat value corresponds to an immediate
2253/// VMOV instruction, and if so, return the constant being splatted.
2254static SDValue isVMOVSplat(uint64_t SplatBits, uint64_t SplatUndef,
2255 unsigned SplatBitSize, SelectionDAG &DAG) {
2256 switch (SplatBitSize) {
2257 case 8:
2258 // Any 1-byte value is OK.
2259 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Owen Anderson825b72b2009-08-11 20:47:22 +00002260 return DAG.getTargetConstant(SplatBits, MVT::i8);
Bob Wilson5bafff32009-06-22 23:27:02 +00002261
2262 case 16:
2263 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
2264 if ((SplatBits & ~0xff) == 0 ||
2265 (SplatBits & ~0xff00) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00002266 return DAG.getTargetConstant(SplatBits, MVT::i16);
Bob Wilson5bafff32009-06-22 23:27:02 +00002267 break;
2268
2269 case 32:
2270 // NEON's 32-bit VMOV supports splat values where:
2271 // * only one byte is nonzero, or
2272 // * the least significant byte is 0xff and the second byte is nonzero, or
2273 // * the least significant 2 bytes are 0xff and the third is nonzero.
2274 if ((SplatBits & ~0xff) == 0 ||
2275 (SplatBits & ~0xff00) == 0 ||
2276 (SplatBits & ~0xff0000) == 0 ||
2277 (SplatBits & ~0xff000000) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00002278 return DAG.getTargetConstant(SplatBits, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002279
2280 if ((SplatBits & ~0xffff) == 0 &&
2281 ((SplatBits | SplatUndef) & 0xff) == 0xff)
Owen Anderson825b72b2009-08-11 20:47:22 +00002282 return DAG.getTargetConstant(SplatBits | 0xff, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002283
2284 if ((SplatBits & ~0xffffff) == 0 &&
2285 ((SplatBits | SplatUndef) & 0xffff) == 0xffff)
Owen Anderson825b72b2009-08-11 20:47:22 +00002286 return DAG.getTargetConstant(SplatBits | 0xffff, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002287
2288 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
2289 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
2290 // VMOV.I32. A (very) minor optimization would be to replicate the value
2291 // and fall through here to test for a valid 64-bit splat. But, then the
2292 // caller would also need to check and handle the change in size.
2293 break;
2294
2295 case 64: {
2296 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
2297 uint64_t BitMask = 0xff;
2298 uint64_t Val = 0;
2299 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
2300 if (((SplatBits | SplatUndef) & BitMask) == BitMask)
2301 Val |= BitMask;
2302 else if ((SplatBits & BitMask) != 0)
2303 return SDValue();
2304 BitMask <<= 8;
2305 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002306 return DAG.getTargetConstant(Val, MVT::i64);
Bob Wilson5bafff32009-06-22 23:27:02 +00002307 }
2308
2309 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002310 llvm_unreachable("unexpected size for isVMOVSplat");
Bob Wilson5bafff32009-06-22 23:27:02 +00002311 break;
2312 }
2313
2314 return SDValue();
2315}
2316
2317/// getVMOVImm - If this is a build_vector of constants which can be
2318/// formed by using a VMOV instruction of the specified element size,
2319/// return the constant being splatted. The ByteSize field indicates the
2320/// number of bytes of each element [1248].
2321SDValue ARM::getVMOVImm(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
2322 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N);
2323 APInt SplatBits, SplatUndef;
2324 unsigned SplatBitSize;
2325 bool HasAnyUndefs;
2326 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
2327 HasAnyUndefs, ByteSize * 8))
2328 return SDValue();
2329
2330 if (SplatBitSize > ByteSize * 8)
2331 return SDValue();
2332
2333 return isVMOVSplat(SplatBits.getZExtValue(), SplatUndef.getZExtValue(),
2334 SplatBitSize, DAG);
2335}
2336
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002337static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
2338 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002339 unsigned NumElts = VT.getVectorNumElements();
2340 ReverseVEXT = false;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002341 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002342
2343 // If this is a VEXT shuffle, the immediate value is the index of the first
2344 // element. The other shuffle indices must be the successive elements after
2345 // the first one.
2346 unsigned ExpectedElt = Imm;
2347 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002348 // Increment the expected index. If it wraps around, it may still be
2349 // a VEXT but the source vectors must be swapped.
2350 ExpectedElt += 1;
2351 if (ExpectedElt == NumElts * 2) {
2352 ExpectedElt = 0;
2353 ReverseVEXT = true;
2354 }
2355
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002356 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002357 return false;
2358 }
2359
2360 // Adjust the index value if the source operands will be swapped.
2361 if (ReverseVEXT)
2362 Imm -= NumElts;
2363
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002364 return true;
2365}
2366
Bob Wilson8bb9e482009-07-26 00:39:34 +00002367/// isVREVMask - Check if a vector shuffle corresponds to a VREV
2368/// instruction with the specified blocksize. (The order of the elements
2369/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002370static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
2371 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00002372 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
2373 "Only possible block sizes for VREV are: 16, 32, 64");
2374
Bob Wilson8bb9e482009-07-26 00:39:34 +00002375 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00002376 if (EltSz == 64)
2377 return false;
2378
2379 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002380 unsigned BlockElts = M[0] + 1;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002381
2382 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
2383 return false;
2384
2385 for (unsigned i = 0; i < NumElts; ++i) {
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002386 if ((unsigned) M[i] !=
Bob Wilson8bb9e482009-07-26 00:39:34 +00002387 (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
2388 return false;
2389 }
2390
2391 return true;
2392}
2393
Bob Wilsonc692cb72009-08-21 20:54:19 +00002394static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
2395 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002396 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2397 if (EltSz == 64)
2398 return false;
2399
Bob Wilsonc692cb72009-08-21 20:54:19 +00002400 unsigned NumElts = VT.getVectorNumElements();
2401 WhichResult = (M[0] == 0 ? 0 : 1);
2402 for (unsigned i = 0; i < NumElts; i += 2) {
2403 if ((unsigned) M[i] != i + WhichResult ||
2404 (unsigned) M[i+1] != i + NumElts + WhichResult)
2405 return false;
2406 }
2407 return true;
2408}
2409
2410static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
2411 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002412 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2413 if (EltSz == 64)
2414 return false;
2415
Bob Wilsonc692cb72009-08-21 20:54:19 +00002416 unsigned NumElts = VT.getVectorNumElements();
2417 WhichResult = (M[0] == 0 ? 0 : 1);
2418 for (unsigned i = 0; i != NumElts; ++i) {
2419 if ((unsigned) M[i] != 2 * i + WhichResult)
2420 return false;
2421 }
2422
2423 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00002424 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00002425 return false;
2426
2427 return true;
2428}
2429
2430static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
2431 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002432 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2433 if (EltSz == 64)
2434 return false;
2435
Bob Wilsonc692cb72009-08-21 20:54:19 +00002436 unsigned NumElts = VT.getVectorNumElements();
2437 WhichResult = (M[0] == 0 ? 0 : 1);
2438 unsigned Idx = WhichResult * NumElts / 2;
2439 for (unsigned i = 0; i != NumElts; i += 2) {
2440 if ((unsigned) M[i] != Idx ||
2441 (unsigned) M[i+1] != Idx + NumElts)
2442 return false;
2443 Idx += 1;
2444 }
2445
2446 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00002447 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00002448 return false;
2449
2450 return true;
2451}
2452
Owen Andersone50ed302009-08-10 22:56:29 +00002453static SDValue BuildSplat(SDValue Val, EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002454 // Canonicalize all-zeros and all-ones vectors.
Bob Wilsond06791f2009-08-13 01:57:47 +00002455 ConstantSDNode *ConstVal = cast<ConstantSDNode>(Val.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00002456 if (ConstVal->isNullValue())
2457 return getZeroVector(VT, DAG, dl);
2458 if (ConstVal->isAllOnesValue())
2459 return getOnesVector(VT, DAG, dl);
2460
Owen Andersone50ed302009-08-10 22:56:29 +00002461 EVT CanonicalVT;
Bob Wilson5bafff32009-06-22 23:27:02 +00002462 if (VT.is64BitVector()) {
2463 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002464 case 8: CanonicalVT = MVT::v8i8; break;
2465 case 16: CanonicalVT = MVT::v4i16; break;
2466 case 32: CanonicalVT = MVT::v2i32; break;
2467 case 64: CanonicalVT = MVT::v1i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002468 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002469 }
2470 } else {
2471 assert(VT.is128BitVector() && "unknown splat vector size");
2472 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002473 case 8: CanonicalVT = MVT::v16i8; break;
2474 case 16: CanonicalVT = MVT::v8i16; break;
2475 case 32: CanonicalVT = MVT::v4i32; break;
2476 case 64: CanonicalVT = MVT::v2i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002477 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002478 }
2479 }
2480
2481 // Build a canonical splat for this value.
2482 SmallVector<SDValue, 8> Ops;
2483 Ops.assign(CanonicalVT.getVectorNumElements(), Val);
2484 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, &Ops[0],
2485 Ops.size());
2486 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Res);
2487}
2488
2489// If this is a case we can't handle, return null and let the default
2490// expansion code take care of it.
2491static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Bob Wilsond06791f2009-08-13 01:57:47 +00002492 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00002493 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002494 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002495
2496 APInt SplatBits, SplatUndef;
2497 unsigned SplatBitSize;
2498 bool HasAnyUndefs;
2499 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00002500 if (SplatBitSize <= 64) {
2501 SDValue Val = isVMOVSplat(SplatBits.getZExtValue(),
2502 SplatUndef.getZExtValue(), SplatBitSize, DAG);
2503 if (Val.getNode())
2504 return BuildSplat(Val, VT, DAG, dl);
2505 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00002506 }
2507
2508 // If there are only 2 elements in a 128-bit vector, insert them into an
2509 // undef vector. This handles the common case for 128-bit vector argument
2510 // passing, where the insertions should be translated to subreg accesses
2511 // with no real instructions.
2512 if (VT.is128BitVector() && Op.getNumOperands() == 2) {
2513 SDValue Val = DAG.getUNDEF(VT);
2514 SDValue Op0 = Op.getOperand(0);
2515 SDValue Op1 = Op.getOperand(1);
2516 if (Op0.getOpcode() != ISD::UNDEF)
2517 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op0,
2518 DAG.getIntPtrConstant(0));
2519 if (Op1.getOpcode() != ISD::UNDEF)
2520 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op1,
2521 DAG.getIntPtrConstant(1));
2522 return Val;
Bob Wilson5bafff32009-06-22 23:27:02 +00002523 }
2524
2525 return SDValue();
2526}
2527
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002528/// isShuffleMaskLegal - Targets can use this to indicate that they only
2529/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
2530/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
2531/// are assumed to be legal.
2532bool
2533ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
2534 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002535 if (VT.getVectorNumElements() == 4 &&
2536 (VT.is128BitVector() || VT.is64BitVector())) {
2537 unsigned PFIndexes[4];
2538 for (unsigned i = 0; i != 4; ++i) {
2539 if (M[i] < 0)
2540 PFIndexes[i] = 8;
2541 else
2542 PFIndexes[i] = M[i];
2543 }
2544
2545 // Compute the index in the perfect shuffle table.
2546 unsigned PFTableIndex =
2547 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
2548 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
2549 unsigned Cost = (PFEntry >> 30);
2550
2551 if (Cost <= 4)
2552 return true;
2553 }
2554
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002555 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00002556 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002557
2558 return (ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
2559 isVREVMask(M, VT, 64) ||
2560 isVREVMask(M, VT, 32) ||
2561 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00002562 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
2563 isVTRNMask(M, VT, WhichResult) ||
2564 isVUZPMask(M, VT, WhichResult) ||
2565 isVZIPMask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002566}
2567
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002568/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
2569/// the specified operations to build the shuffle.
2570static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
2571 SDValue RHS, SelectionDAG &DAG,
2572 DebugLoc dl) {
2573 unsigned OpNum = (PFEntry >> 26) & 0x0F;
2574 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
2575 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
2576
2577 enum {
2578 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
2579 OP_VREV,
2580 OP_VDUP0,
2581 OP_VDUP1,
2582 OP_VDUP2,
2583 OP_VDUP3,
2584 OP_VEXT1,
2585 OP_VEXT2,
2586 OP_VEXT3,
2587 OP_VUZPL, // VUZP, left result
2588 OP_VUZPR, // VUZP, right result
2589 OP_VZIPL, // VZIP, left result
2590 OP_VZIPR, // VZIP, right result
2591 OP_VTRNL, // VTRN, left result
2592 OP_VTRNR // VTRN, right result
2593 };
2594
2595 if (OpNum == OP_COPY) {
2596 if (LHSID == (1*9+2)*9+3) return LHS;
2597 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
2598 return RHS;
2599 }
2600
2601 SDValue OpLHS, OpRHS;
2602 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
2603 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
2604 EVT VT = OpLHS.getValueType();
2605
2606 switch (OpNum) {
2607 default: llvm_unreachable("Unknown shuffle opcode!");
2608 case OP_VREV:
2609 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
2610 case OP_VDUP0:
2611 case OP_VDUP1:
2612 case OP_VDUP2:
2613 case OP_VDUP3:
2614 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002615 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002616 case OP_VEXT1:
2617 case OP_VEXT2:
2618 case OP_VEXT3:
2619 return DAG.getNode(ARMISD::VEXT, dl, VT,
2620 OpLHS, OpRHS,
2621 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
2622 case OP_VUZPL:
2623 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002624 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002625 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
2626 case OP_VZIPL:
2627 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002628 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002629 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
2630 case OP_VTRNL:
2631 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002632 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
2633 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002634 }
2635}
2636
Bob Wilson5bafff32009-06-22 23:27:02 +00002637static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002638 SDValue V1 = Op.getOperand(0);
2639 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00002640 DebugLoc dl = Op.getDebugLoc();
2641 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002642 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002643 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00002644
Bob Wilson28865062009-08-13 02:13:04 +00002645 // Convert shuffles that are directly supported on NEON to target-specific
2646 // DAG nodes, instead of keeping them as shuffles and matching them again
2647 // during code selection. This is more efficient and avoids the possibility
2648 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00002649 // FIXME: floating-point vectors should be canonicalized to integer vectors
2650 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002651 SVN->getMask(ShuffleMask);
2652
2653 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
Bob Wilson0ce37102009-08-14 05:08:32 +00002654 int Lane = SVN->getSplatIndex();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002655 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
2656 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002657 }
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002658 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002659 DAG.getConstant(Lane, MVT::i32));
Bob Wilson0ce37102009-08-14 05:08:32 +00002660 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002661
2662 bool ReverseVEXT;
2663 unsigned Imm;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002664 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002665 if (ReverseVEXT)
Bob Wilsonc692cb72009-08-21 20:54:19 +00002666 std::swap(V1, V2);
2667 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002668 DAG.getConstant(Imm, MVT::i32));
2669 }
2670
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002671 if (isVREVMask(ShuffleMask, VT, 64))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002672 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002673 if (isVREVMask(ShuffleMask, VT, 32))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002674 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002675 if (isVREVMask(ShuffleMask, VT, 16))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002676 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
2677
Bob Wilsonc692cb72009-08-21 20:54:19 +00002678 // Check for Neon shuffles that modify both input vectors in place.
2679 // If both results are used, i.e., if there are two shuffles with the same
2680 // source operands and with masks corresponding to both results of one of
2681 // these operations, DAG memoization will ensure that a single node is
2682 // used for both shuffles.
2683 unsigned WhichResult;
2684 if (isVTRNMask(ShuffleMask, VT, WhichResult))
2685 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
2686 V1, V2).getValue(WhichResult);
2687 if (isVUZPMask(ShuffleMask, VT, WhichResult))
2688 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
2689 V1, V2).getValue(WhichResult);
2690 if (isVZIPMask(ShuffleMask, VT, WhichResult))
2691 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
2692 V1, V2).getValue(WhichResult);
2693
2694 // If the shuffle is not directly supported and it has 4 elements, use
2695 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002696 if (VT.getVectorNumElements() == 4 &&
2697 (VT.is128BitVector() || VT.is64BitVector())) {
2698 unsigned PFIndexes[4];
2699 for (unsigned i = 0; i != 4; ++i) {
2700 if (ShuffleMask[i] < 0)
2701 PFIndexes[i] = 8;
2702 else
2703 PFIndexes[i] = ShuffleMask[i];
2704 }
2705
2706 // Compute the index in the perfect shuffle table.
2707 unsigned PFTableIndex =
2708 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
2709
2710 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
2711 unsigned Cost = (PFEntry >> 30);
2712
2713 if (Cost <= 4)
2714 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
2715 }
Bob Wilsond8e17572009-08-12 22:31:50 +00002716
Bob Wilson22cac0d2009-08-14 05:16:33 +00002717 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00002718}
2719
Bob Wilson5bafff32009-06-22 23:27:02 +00002720static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002721 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002722 DebugLoc dl = Op.getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00002723 SDValue Vec = Op.getOperand(0);
2724 SDValue Lane = Op.getOperand(1);
Bob Wilson934f98b2009-10-15 23:12:05 +00002725 assert(VT == MVT::i32 &&
2726 Vec.getValueType().getVectorElementType().getSizeInBits() < 32 &&
2727 "unexpected type for custom-lowering vector extract");
2728 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
Bob Wilson5bafff32009-06-22 23:27:02 +00002729}
2730
Bob Wilsona6d65862009-08-03 20:36:38 +00002731static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
2732 // The only time a CONCAT_VECTORS operation can have legal types is when
2733 // two 64-bit vectors are concatenated to a 128-bit vector.
2734 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
2735 "unexpected CONCAT_VECTORS");
2736 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00002737 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00002738 SDValue Op0 = Op.getOperand(0);
2739 SDValue Op1 = Op.getOperand(1);
2740 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00002741 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
2742 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00002743 DAG.getIntPtrConstant(0));
2744 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00002745 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
2746 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00002747 DAG.getIntPtrConstant(1));
2748 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00002749}
2750
Dan Gohman475871a2008-07-27 21:46:04 +00002751SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00002752 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002753 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00002754 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00002755 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002756 case ISD::GlobalAddress:
2757 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
2758 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002759 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00002760 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG, Subtarget);
2761 case ISD::BR_CC: return LowerBR_CC(Op, DAG, Subtarget);
2762 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Evan Cheng86198642009-08-07 00:34:42 +00002763 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00002764 case ISD::VASTART: return LowerVASTART(Op, DAG, VarArgsFrameIndex);
2765 case ISD::SINT_TO_FP:
2766 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
2767 case ISD::FP_TO_SINT:
2768 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
2769 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00002770 case ISD::RETURNADDR: break;
Jim Grosbach0e0da732009-05-12 23:59:14 +00002771 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002772 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002773 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00002774 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00002775 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00002776 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00002777 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
2778 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
2779 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
2780 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00002781 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00002782 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00002783 }
Dan Gohman475871a2008-07-27 21:46:04 +00002784 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00002785}
2786
Duncan Sands1607f052008-12-01 11:39:25 +00002787/// ReplaceNodeResults - Replace the results of node with an illegal result
2788/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00002789void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
2790 SmallVectorImpl<SDValue>&Results,
2791 SelectionDAG &DAG) {
Chris Lattner27a6c732007-11-24 07:07:01 +00002792 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00002793 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002794 llvm_unreachable("Don't know how to custom expand this!");
Duncan Sands1607f052008-12-01 11:39:25 +00002795 return;
2796 case ISD::BIT_CONVERT:
2797 Results.push_back(ExpandBIT_CONVERT(N, DAG));
2798 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00002799 case ISD::SRL:
Duncan Sands1607f052008-12-01 11:39:25 +00002800 case ISD::SRA: {
Bob Wilson5bafff32009-06-22 23:27:02 +00002801 SDValue Res = LowerShift(N, DAG, Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00002802 if (Res.getNode())
2803 Results.push_back(Res);
2804 return;
2805 }
Chris Lattner27a6c732007-11-24 07:07:01 +00002806 }
2807}
Chris Lattner27a6c732007-11-24 07:07:01 +00002808
Evan Chenga8e29892007-01-19 07:51:42 +00002809//===----------------------------------------------------------------------===//
2810// ARM Scheduler Hooks
2811//===----------------------------------------------------------------------===//
2812
2813MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00002814ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00002815 MachineBasicBlock *BB,
2816 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002817 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00002818 DebugLoc dl = MI->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002819 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00002820 default:
2821 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng007ea272009-08-12 05:17:19 +00002822 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00002823 // To "insert" a SELECT_CC instruction, we actually have to insert the
2824 // diamond control-flow pattern. The incoming instruction knows the
2825 // destination vreg to set, the condition code register to branch on, the
2826 // true/false values to select between, and a branch opcode to use.
2827 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002828 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00002829 ++It;
2830
2831 // thisMBB:
2832 // ...
2833 // TrueVal = ...
2834 // cmpTY ccX, r1, r2
2835 // bCC copy1MBB
2836 // fallthrough --> copy0MBB
2837 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002838 MachineFunction *F = BB->getParent();
2839 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
2840 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesenb6728402009-02-13 02:25:56 +00002841 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
Evan Cheng0e1d3792007-07-05 07:18:20 +00002842 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002843 F->insert(It, copy0MBB);
2844 F->insert(It, sinkMBB);
Evan Chenga8e29892007-01-19 07:51:42 +00002845 // Update machine-CFG edges by first adding all successors of the current
2846 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00002847 // Also inform sdisel of the edge changes.
2848 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
2849 E = BB->succ_end(); I != E; ++I) {
2850 EM->insert(std::make_pair(*I, sinkMBB));
2851 sinkMBB->addSuccessor(*I);
2852 }
Evan Chenga8e29892007-01-19 07:51:42 +00002853 // Next, remove all successors of the current block, and add the true
2854 // and fallthrough blocks as its successors.
Evan Chengce319102009-09-19 09:51:03 +00002855 while (!BB->succ_empty())
Evan Chenga8e29892007-01-19 07:51:42 +00002856 BB->removeSuccessor(BB->succ_begin());
2857 BB->addSuccessor(copy0MBB);
2858 BB->addSuccessor(sinkMBB);
2859
2860 // copy0MBB:
2861 // %FalseValue = ...
2862 // # fallthrough to sinkMBB
2863 BB = copy0MBB;
2864
2865 // Update machine-CFG edges
2866 BB->addSuccessor(sinkMBB);
2867
2868 // sinkMBB:
2869 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
2870 // ...
2871 BB = sinkMBB;
Dale Johannesenb6728402009-02-13 02:25:56 +00002872 BuildMI(BB, dl, TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00002873 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
2874 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
2875
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002876 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00002877 return BB;
2878 }
Evan Cheng86198642009-08-07 00:34:42 +00002879
2880 case ARM::tANDsp:
2881 case ARM::tADDspr_:
2882 case ARM::tSUBspi_:
2883 case ARM::t2SUBrSPi_:
2884 case ARM::t2SUBrSPi12_:
2885 case ARM::t2SUBrSPs_: {
2886 MachineFunction *MF = BB->getParent();
2887 unsigned DstReg = MI->getOperand(0).getReg();
2888 unsigned SrcReg = MI->getOperand(1).getReg();
2889 bool DstIsDead = MI->getOperand(0).isDead();
2890 bool SrcIsKill = MI->getOperand(1).isKill();
2891
2892 if (SrcReg != ARM::SP) {
2893 // Copy the source to SP from virtual register.
2894 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(SrcReg);
2895 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
2896 ? ARM::tMOVtgpr2gpr : ARM::tMOVgpr2gpr;
2897 BuildMI(BB, dl, TII->get(CopyOpc), ARM::SP)
2898 .addReg(SrcReg, getKillRegState(SrcIsKill));
2899 }
2900
2901 unsigned OpOpc = 0;
2902 bool NeedPred = false, NeedCC = false, NeedOp3 = false;
2903 switch (MI->getOpcode()) {
2904 default:
2905 llvm_unreachable("Unexpected pseudo instruction!");
2906 case ARM::tANDsp:
2907 OpOpc = ARM::tAND;
2908 NeedPred = true;
2909 break;
2910 case ARM::tADDspr_:
2911 OpOpc = ARM::tADDspr;
2912 break;
2913 case ARM::tSUBspi_:
2914 OpOpc = ARM::tSUBspi;
2915 break;
2916 case ARM::t2SUBrSPi_:
2917 OpOpc = ARM::t2SUBrSPi;
2918 NeedPred = true; NeedCC = true;
2919 break;
2920 case ARM::t2SUBrSPi12_:
2921 OpOpc = ARM::t2SUBrSPi12;
2922 NeedPred = true;
2923 break;
2924 case ARM::t2SUBrSPs_:
2925 OpOpc = ARM::t2SUBrSPs;
2926 NeedPred = true; NeedCC = true; NeedOp3 = true;
2927 break;
2928 }
2929 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(OpOpc), ARM::SP);
2930 if (OpOpc == ARM::tAND)
2931 AddDefaultT1CC(MIB);
2932 MIB.addReg(ARM::SP);
2933 MIB.addOperand(MI->getOperand(2));
2934 if (NeedOp3)
2935 MIB.addOperand(MI->getOperand(3));
2936 if (NeedPred)
2937 AddDefaultPred(MIB);
2938 if (NeedCC)
2939 AddDefaultCC(MIB);
2940
2941 // Copy the result from SP to virtual register.
2942 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(DstReg);
2943 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
2944 ? ARM::tMOVgpr2tgpr : ARM::tMOVgpr2gpr;
2945 BuildMI(BB, dl, TII->get(CopyOpc))
2946 .addReg(DstReg, getDefRegState(true) | getDeadRegState(DstIsDead))
2947 .addReg(ARM::SP);
2948 MF->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
2949 return BB;
2950 }
Evan Chenga8e29892007-01-19 07:51:42 +00002951 }
2952}
2953
2954//===----------------------------------------------------------------------===//
2955// ARM Optimization Hooks
2956//===----------------------------------------------------------------------===//
2957
Chris Lattnerd1980a52009-03-12 06:52:53 +00002958static
2959SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
2960 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00002961 SelectionDAG &DAG = DCI.DAG;
2962 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00002963 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00002964 unsigned Opc = N->getOpcode();
2965 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
2966 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
2967 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
2968 ISD::CondCode CC = ISD::SETCC_INVALID;
2969
2970 if (isSlctCC) {
2971 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
2972 } else {
2973 SDValue CCOp = Slct.getOperand(0);
2974 if (CCOp.getOpcode() == ISD::SETCC)
2975 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
2976 }
2977
2978 bool DoXform = false;
2979 bool InvCC = false;
2980 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
2981 "Bad input!");
2982
2983 if (LHS.getOpcode() == ISD::Constant &&
2984 cast<ConstantSDNode>(LHS)->isNullValue()) {
2985 DoXform = true;
2986 } else if (CC != ISD::SETCC_INVALID &&
2987 RHS.getOpcode() == ISD::Constant &&
2988 cast<ConstantSDNode>(RHS)->isNullValue()) {
2989 std::swap(LHS, RHS);
2990 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002991 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00002992 Op0.getOperand(0).getValueType();
2993 bool isInt = OpVT.isInteger();
2994 CC = ISD::getSetCCInverse(CC, isInt);
2995
2996 if (!TLI.isCondCodeLegal(CC, OpVT))
2997 return SDValue(); // Inverse operator isn't legal.
2998
2999 DoXform = true;
3000 InvCC = true;
3001 }
3002
3003 if (DoXform) {
3004 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
3005 if (isSlctCC)
3006 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
3007 Slct.getOperand(0), Slct.getOperand(1), CC);
3008 SDValue CCOp = Slct.getOperand(0);
3009 if (InvCC)
3010 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
3011 CCOp.getOperand(0), CCOp.getOperand(1), CC);
3012 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
3013 CCOp, OtherOp, Result);
3014 }
3015 return SDValue();
3016}
3017
3018/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
3019static SDValue PerformADDCombine(SDNode *N,
3020 TargetLowering::DAGCombinerInfo &DCI) {
3021 // added by evan in r37685 with no testcase.
3022 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003023
Chris Lattnerd1980a52009-03-12 06:52:53 +00003024 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
3025 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
3026 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
3027 if (Result.getNode()) return Result;
3028 }
3029 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
3030 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
3031 if (Result.getNode()) return Result;
3032 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003033
Chris Lattnerd1980a52009-03-12 06:52:53 +00003034 return SDValue();
3035}
3036
3037/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
3038static SDValue PerformSUBCombine(SDNode *N,
3039 TargetLowering::DAGCombinerInfo &DCI) {
3040 // added by evan in r37685 with no testcase.
3041 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003042
Chris Lattnerd1980a52009-03-12 06:52:53 +00003043 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
3044 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
3045 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
3046 if (Result.getNode()) return Result;
3047 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003048
Chris Lattnerd1980a52009-03-12 06:52:53 +00003049 return SDValue();
3050}
3051
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003052/// PerformFMRRDCombine - Target-specific dag combine xforms for ARMISD::FMRRD.
Bob Wilson2dc4f542009-03-20 22:42:55 +00003053static SDValue PerformFMRRDCombine(SDNode *N,
3054 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003055 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00003056 SDValue InDouble = N->getOperand(0);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003057 if (InDouble.getOpcode() == ARMISD::FMDRR)
3058 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00003059 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003060}
3061
Bob Wilson5bafff32009-06-22 23:27:02 +00003062/// getVShiftImm - Check if this is a valid build_vector for the immediate
3063/// operand of a vector shift operation, where all the elements of the
3064/// build_vector must have the same constant integer value.
3065static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
3066 // Ignore bit_converts.
3067 while (Op.getOpcode() == ISD::BIT_CONVERT)
3068 Op = Op.getOperand(0);
3069 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
3070 APInt SplatBits, SplatUndef;
3071 unsigned SplatBitSize;
3072 bool HasAnyUndefs;
3073 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
3074 HasAnyUndefs, ElementBits) ||
3075 SplatBitSize > ElementBits)
3076 return false;
3077 Cnt = SplatBits.getSExtValue();
3078 return true;
3079}
3080
3081/// isVShiftLImm - Check if this is a valid build_vector for the immediate
3082/// operand of a vector shift left operation. That value must be in the range:
3083/// 0 <= Value < ElementBits for a left shift; or
3084/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00003085static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003086 assert(VT.isVector() && "vector shift count is not a vector type");
3087 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
3088 if (! getVShiftImm(Op, ElementBits, Cnt))
3089 return false;
3090 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
3091}
3092
3093/// isVShiftRImm - Check if this is a valid build_vector for the immediate
3094/// operand of a vector shift right operation. For a shift opcode, the value
3095/// is positive, but for an intrinsic the value count must be negative. The
3096/// absolute value must be in the range:
3097/// 1 <= |Value| <= ElementBits for a right shift; or
3098/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00003099static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00003100 int64_t &Cnt) {
3101 assert(VT.isVector() && "vector shift count is not a vector type");
3102 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
3103 if (! getVShiftImm(Op, ElementBits, Cnt))
3104 return false;
3105 if (isIntrinsic)
3106 Cnt = -Cnt;
3107 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
3108}
3109
3110/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
3111static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
3112 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
3113 switch (IntNo) {
3114 default:
3115 // Don't do anything for most intrinsics.
3116 break;
3117
3118 // Vector shifts: check for immediate versions and lower them.
3119 // Note: This is done during DAG combining instead of DAG legalizing because
3120 // the build_vectors for 64-bit vector element shift counts are generally
3121 // not legal, and it is hard to see their values after they get legalized to
3122 // loads from a constant pool.
3123 case Intrinsic::arm_neon_vshifts:
3124 case Intrinsic::arm_neon_vshiftu:
3125 case Intrinsic::arm_neon_vshiftls:
3126 case Intrinsic::arm_neon_vshiftlu:
3127 case Intrinsic::arm_neon_vshiftn:
3128 case Intrinsic::arm_neon_vrshifts:
3129 case Intrinsic::arm_neon_vrshiftu:
3130 case Intrinsic::arm_neon_vrshiftn:
3131 case Intrinsic::arm_neon_vqshifts:
3132 case Intrinsic::arm_neon_vqshiftu:
3133 case Intrinsic::arm_neon_vqshiftsu:
3134 case Intrinsic::arm_neon_vqshiftns:
3135 case Intrinsic::arm_neon_vqshiftnu:
3136 case Intrinsic::arm_neon_vqshiftnsu:
3137 case Intrinsic::arm_neon_vqrshiftns:
3138 case Intrinsic::arm_neon_vqrshiftnu:
3139 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00003140 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003141 int64_t Cnt;
3142 unsigned VShiftOpc = 0;
3143
3144 switch (IntNo) {
3145 case Intrinsic::arm_neon_vshifts:
3146 case Intrinsic::arm_neon_vshiftu:
3147 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
3148 VShiftOpc = ARMISD::VSHL;
3149 break;
3150 }
3151 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
3152 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
3153 ARMISD::VSHRs : ARMISD::VSHRu);
3154 break;
3155 }
3156 return SDValue();
3157
3158 case Intrinsic::arm_neon_vshiftls:
3159 case Intrinsic::arm_neon_vshiftlu:
3160 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
3161 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003162 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003163
3164 case Intrinsic::arm_neon_vrshifts:
3165 case Intrinsic::arm_neon_vrshiftu:
3166 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
3167 break;
3168 return SDValue();
3169
3170 case Intrinsic::arm_neon_vqshifts:
3171 case Intrinsic::arm_neon_vqshiftu:
3172 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
3173 break;
3174 return SDValue();
3175
3176 case Intrinsic::arm_neon_vqshiftsu:
3177 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
3178 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003179 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003180
3181 case Intrinsic::arm_neon_vshiftn:
3182 case Intrinsic::arm_neon_vrshiftn:
3183 case Intrinsic::arm_neon_vqshiftns:
3184 case Intrinsic::arm_neon_vqshiftnu:
3185 case Intrinsic::arm_neon_vqshiftnsu:
3186 case Intrinsic::arm_neon_vqrshiftns:
3187 case Intrinsic::arm_neon_vqrshiftnu:
3188 case Intrinsic::arm_neon_vqrshiftnsu:
3189 // Narrowing shifts require an immediate right shift.
3190 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
3191 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003192 llvm_unreachable("invalid shift count for narrowing vector shift intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003193
3194 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003195 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00003196 }
3197
3198 switch (IntNo) {
3199 case Intrinsic::arm_neon_vshifts:
3200 case Intrinsic::arm_neon_vshiftu:
3201 // Opcode already set above.
3202 break;
3203 case Intrinsic::arm_neon_vshiftls:
3204 case Intrinsic::arm_neon_vshiftlu:
3205 if (Cnt == VT.getVectorElementType().getSizeInBits())
3206 VShiftOpc = ARMISD::VSHLLi;
3207 else
3208 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
3209 ARMISD::VSHLLs : ARMISD::VSHLLu);
3210 break;
3211 case Intrinsic::arm_neon_vshiftn:
3212 VShiftOpc = ARMISD::VSHRN; break;
3213 case Intrinsic::arm_neon_vrshifts:
3214 VShiftOpc = ARMISD::VRSHRs; break;
3215 case Intrinsic::arm_neon_vrshiftu:
3216 VShiftOpc = ARMISD::VRSHRu; break;
3217 case Intrinsic::arm_neon_vrshiftn:
3218 VShiftOpc = ARMISD::VRSHRN; break;
3219 case Intrinsic::arm_neon_vqshifts:
3220 VShiftOpc = ARMISD::VQSHLs; break;
3221 case Intrinsic::arm_neon_vqshiftu:
3222 VShiftOpc = ARMISD::VQSHLu; break;
3223 case Intrinsic::arm_neon_vqshiftsu:
3224 VShiftOpc = ARMISD::VQSHLsu; break;
3225 case Intrinsic::arm_neon_vqshiftns:
3226 VShiftOpc = ARMISD::VQSHRNs; break;
3227 case Intrinsic::arm_neon_vqshiftnu:
3228 VShiftOpc = ARMISD::VQSHRNu; break;
3229 case Intrinsic::arm_neon_vqshiftnsu:
3230 VShiftOpc = ARMISD::VQSHRNsu; break;
3231 case Intrinsic::arm_neon_vqrshiftns:
3232 VShiftOpc = ARMISD::VQRSHRNs; break;
3233 case Intrinsic::arm_neon_vqrshiftnu:
3234 VShiftOpc = ARMISD::VQRSHRNu; break;
3235 case Intrinsic::arm_neon_vqrshiftnsu:
3236 VShiftOpc = ARMISD::VQRSHRNsu; break;
3237 }
3238
3239 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003240 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003241 }
3242
3243 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00003244 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003245 int64_t Cnt;
3246 unsigned VShiftOpc = 0;
3247
3248 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
3249 VShiftOpc = ARMISD::VSLI;
3250 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
3251 VShiftOpc = ARMISD::VSRI;
3252 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00003253 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003254 }
3255
3256 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
3257 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00003258 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003259 }
3260
3261 case Intrinsic::arm_neon_vqrshifts:
3262 case Intrinsic::arm_neon_vqrshiftu:
3263 // No immediate versions of these to check for.
3264 break;
3265 }
3266
3267 return SDValue();
3268}
3269
3270/// PerformShiftCombine - Checks for immediate versions of vector shifts and
3271/// lowers them. As with the vector shift intrinsics, this is done during DAG
3272/// combining instead of DAG legalizing because the build_vectors for 64-bit
3273/// vector element shift counts are generally not legal, and it is hard to see
3274/// their values after they get legalized to loads from a constant pool.
3275static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
3276 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00003277 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00003278
3279 // Nothing to be done for scalar shifts.
3280 if (! VT.isVector())
3281 return SDValue();
3282
3283 assert(ST->hasNEON() && "unexpected vector shift");
3284 int64_t Cnt;
3285
3286 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003287 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00003288
3289 case ISD::SHL:
3290 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
3291 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003292 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003293 break;
3294
3295 case ISD::SRA:
3296 case ISD::SRL:
3297 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
3298 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
3299 ARMISD::VSHRs : ARMISD::VSHRu);
3300 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003301 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003302 }
3303 }
3304 return SDValue();
3305}
3306
3307/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
3308/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
3309static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
3310 const ARMSubtarget *ST) {
3311 SDValue N0 = N->getOperand(0);
3312
3313 // Check for sign- and zero-extensions of vector extract operations of 8-
3314 // and 16-bit vector elements. NEON supports these directly. They are
3315 // handled during DAG combining because type legalization will promote them
3316 // to 32-bit types and it is messy to recognize the operations after that.
3317 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
3318 SDValue Vec = N0.getOperand(0);
3319 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00003320 EVT VT = N->getValueType(0);
3321 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003322 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3323
Owen Anderson825b72b2009-08-11 20:47:22 +00003324 if (VT == MVT::i32 &&
3325 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00003326 TLI.isTypeLegal(Vec.getValueType())) {
3327
3328 unsigned Opc = 0;
3329 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003330 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00003331 case ISD::SIGN_EXTEND:
3332 Opc = ARMISD::VGETLANEs;
3333 break;
3334 case ISD::ZERO_EXTEND:
3335 case ISD::ANY_EXTEND:
3336 Opc = ARMISD::VGETLANEu;
3337 break;
3338 }
3339 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
3340 }
3341 }
3342
3343 return SDValue();
3344}
3345
Dan Gohman475871a2008-07-27 21:46:04 +00003346SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00003347 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003348 switch (N->getOpcode()) {
3349 default: break;
Chris Lattnerd1980a52009-03-12 06:52:53 +00003350 case ISD::ADD: return PerformADDCombine(N, DCI);
3351 case ISD::SUB: return PerformSUBCombine(N, DCI);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003352 case ARMISD::FMRRD: return PerformFMRRDCombine(N, DCI);
Bob Wilson5bafff32009-06-22 23:27:02 +00003353 case ISD::INTRINSIC_WO_CHAIN:
3354 return PerformIntrinsicCombine(N, DCI.DAG);
3355 case ISD::SHL:
3356 case ISD::SRA:
3357 case ISD::SRL:
3358 return PerformShiftCombine(N, DCI.DAG, Subtarget);
3359 case ISD::SIGN_EXTEND:
3360 case ISD::ZERO_EXTEND:
3361 case ISD::ANY_EXTEND:
3362 return PerformExtendCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003363 }
Dan Gohman475871a2008-07-27 21:46:04 +00003364 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003365}
3366
Bill Wendlingaf566342009-08-15 21:21:19 +00003367bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
3368 if (!Subtarget->hasV6Ops())
3369 // Pre-v6 does not support unaligned mem access.
3370 return false;
3371 else if (!Subtarget->hasV6Ops()) {
3372 // v6 may or may not support unaligned mem access.
3373 if (!Subtarget->isTargetDarwin())
3374 return false;
3375 }
3376
3377 switch (VT.getSimpleVT().SimpleTy) {
3378 default:
3379 return false;
3380 case MVT::i8:
3381 case MVT::i16:
3382 case MVT::i32:
3383 return true;
3384 // FIXME: VLD1 etc with standard alignment is legal.
3385 }
3386}
3387
Evan Chenge6c835f2009-08-14 20:09:37 +00003388static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
3389 if (V < 0)
3390 return false;
3391
3392 unsigned Scale = 1;
3393 switch (VT.getSimpleVT().SimpleTy) {
3394 default: return false;
3395 case MVT::i1:
3396 case MVT::i8:
3397 // Scale == 1;
3398 break;
3399 case MVT::i16:
3400 // Scale == 2;
3401 Scale = 2;
3402 break;
3403 case MVT::i32:
3404 // Scale == 4;
3405 Scale = 4;
3406 break;
3407 }
3408
3409 if ((V & (Scale - 1)) != 0)
3410 return false;
3411 V /= Scale;
3412 return V == (V & ((1LL << 5) - 1));
3413}
3414
3415static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
3416 const ARMSubtarget *Subtarget) {
3417 bool isNeg = false;
3418 if (V < 0) {
3419 isNeg = true;
3420 V = - V;
3421 }
3422
3423 switch (VT.getSimpleVT().SimpleTy) {
3424 default: return false;
3425 case MVT::i1:
3426 case MVT::i8:
3427 case MVT::i16:
3428 case MVT::i32:
3429 // + imm12 or - imm8
3430 if (isNeg)
3431 return V == (V & ((1LL << 8) - 1));
3432 return V == (V & ((1LL << 12) - 1));
3433 case MVT::f32:
3434 case MVT::f64:
3435 // Same as ARM mode. FIXME: NEON?
3436 if (!Subtarget->hasVFP2())
3437 return false;
3438 if ((V & 3) != 0)
3439 return false;
3440 V >>= 2;
3441 return V == (V & ((1LL << 8) - 1));
3442 }
3443}
3444
Evan Chengb01fad62007-03-12 23:30:29 +00003445/// isLegalAddressImmediate - Return true if the integer value can be used
3446/// as the offset of the target addressing mode for load / store of the
3447/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00003448static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00003449 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00003450 if (V == 0)
3451 return true;
3452
Evan Cheng65011532009-03-09 19:15:00 +00003453 if (!VT.isSimple())
3454 return false;
3455
Evan Chenge6c835f2009-08-14 20:09:37 +00003456 if (Subtarget->isThumb1Only())
3457 return isLegalT1AddressImmediate(V, VT);
3458 else if (Subtarget->isThumb2())
3459 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00003460
Evan Chenge6c835f2009-08-14 20:09:37 +00003461 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00003462 if (V < 0)
3463 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00003464 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00003465 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00003466 case MVT::i1:
3467 case MVT::i8:
3468 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00003469 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003470 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003471 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00003472 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003473 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003474 case MVT::f32:
3475 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00003476 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00003477 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00003478 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00003479 return false;
3480 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003481 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00003482 }
Evan Chenga8e29892007-01-19 07:51:42 +00003483}
3484
Evan Chenge6c835f2009-08-14 20:09:37 +00003485bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
3486 EVT VT) const {
3487 int Scale = AM.Scale;
3488 if (Scale < 0)
3489 return false;
3490
3491 switch (VT.getSimpleVT().SimpleTy) {
3492 default: return false;
3493 case MVT::i1:
3494 case MVT::i8:
3495 case MVT::i16:
3496 case MVT::i32:
3497 if (Scale == 1)
3498 return true;
3499 // r + r << imm
3500 Scale = Scale & ~1;
3501 return Scale == 2 || Scale == 4 || Scale == 8;
3502 case MVT::i64:
3503 // r + r
3504 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
3505 return true;
3506 return false;
3507 case MVT::isVoid:
3508 // Note, we allow "void" uses (basically, uses that aren't loads or
3509 // stores), because arm allows folding a scale into many arithmetic
3510 // operations. This should be made more precise and revisited later.
3511
3512 // Allow r << imm, but the imm has to be a multiple of two.
3513 if (Scale & 1) return false;
3514 return isPowerOf2_32(Scale);
3515 }
3516}
3517
Chris Lattner37caf8c2007-04-09 23:33:39 +00003518/// isLegalAddressingMode - Return true if the addressing mode represented
3519/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00003520bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00003521 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003522 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00003523 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00003524 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00003525
Chris Lattner37caf8c2007-04-09 23:33:39 +00003526 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00003527 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00003528 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00003529
Chris Lattner37caf8c2007-04-09 23:33:39 +00003530 switch (AM.Scale) {
3531 case 0: // no scale reg, must be "r+i" or "r", or "i".
3532 break;
3533 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00003534 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00003535 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00003536 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00003537 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00003538 // ARM doesn't support any R+R*scale+imm addr modes.
3539 if (AM.BaseOffs)
3540 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00003541
Bob Wilson2c7dab12009-04-08 17:55:28 +00003542 if (!VT.isSimple())
3543 return false;
3544
Evan Chenge6c835f2009-08-14 20:09:37 +00003545 if (Subtarget->isThumb2())
3546 return isLegalT2ScaledAddressingMode(AM, VT);
3547
Chris Lattnereb13d1b2007-04-10 03:48:29 +00003548 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00003549 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00003550 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00003551 case MVT::i1:
3552 case MVT::i8:
3553 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00003554 if (Scale < 0) Scale = -Scale;
3555 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00003556 return true;
3557 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00003558 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00003559 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00003560 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00003561 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00003562 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00003563 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00003564 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00003565
Owen Anderson825b72b2009-08-11 20:47:22 +00003566 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00003567 // Note, we allow "void" uses (basically, uses that aren't loads or
3568 // stores), because arm allows folding a scale into many arithmetic
3569 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00003570
Chris Lattner37caf8c2007-04-09 23:33:39 +00003571 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00003572 if (Scale & 1) return false;
3573 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00003574 }
3575 break;
Evan Chengb01fad62007-03-12 23:30:29 +00003576 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00003577 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00003578}
3579
Owen Andersone50ed302009-08-10 22:56:29 +00003580static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00003581 bool isSEXTLoad, SDValue &Base,
3582 SDValue &Offset, bool &isInc,
3583 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00003584 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
3585 return false;
3586
Owen Anderson825b72b2009-08-11 20:47:22 +00003587 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00003588 // AddressingMode 3
3589 Base = Ptr->getOperand(0);
3590 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003591 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003592 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00003593 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00003594 isInc = false;
3595 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
3596 return true;
3597 }
3598 }
3599 isInc = (Ptr->getOpcode() == ISD::ADD);
3600 Offset = Ptr->getOperand(1);
3601 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00003602 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00003603 // AddressingMode 2
3604 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003605 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003606 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00003607 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00003608 isInc = false;
3609 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
3610 Base = Ptr->getOperand(0);
3611 return true;
3612 }
3613 }
3614
3615 if (Ptr->getOpcode() == ISD::ADD) {
3616 isInc = true;
3617 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
3618 if (ShOpcVal != ARM_AM::no_shift) {
3619 Base = Ptr->getOperand(1);
3620 Offset = Ptr->getOperand(0);
3621 } else {
3622 Base = Ptr->getOperand(0);
3623 Offset = Ptr->getOperand(1);
3624 }
3625 return true;
3626 }
3627
3628 isInc = (Ptr->getOpcode() == ISD::ADD);
3629 Base = Ptr->getOperand(0);
3630 Offset = Ptr->getOperand(1);
3631 return true;
3632 }
3633
3634 // FIXME: Use FLDM / FSTM to emulate indexed FP load / store.
3635 return false;
3636}
3637
Owen Andersone50ed302009-08-10 22:56:29 +00003638static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00003639 bool isSEXTLoad, SDValue &Base,
3640 SDValue &Offset, bool &isInc,
3641 SelectionDAG &DAG) {
3642 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
3643 return false;
3644
3645 Base = Ptr->getOperand(0);
3646 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
3647 int RHSC = (int)RHS->getZExtValue();
3648 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
3649 assert(Ptr->getOpcode() == ISD::ADD);
3650 isInc = false;
3651 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
3652 return true;
3653 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
3654 isInc = Ptr->getOpcode() == ISD::ADD;
3655 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
3656 return true;
3657 }
3658 }
3659
3660 return false;
3661}
3662
Evan Chenga8e29892007-01-19 07:51:42 +00003663/// getPreIndexedAddressParts - returns true by value, base pointer and
3664/// offset pointer and addressing mode by reference if the node's address
3665/// can be legally represented as pre-indexed load / store address.
3666bool
Dan Gohman475871a2008-07-27 21:46:04 +00003667ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
3668 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00003669 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00003670 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00003671 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00003672 return false;
3673
Owen Andersone50ed302009-08-10 22:56:29 +00003674 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00003675 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00003676 bool isSEXTLoad = false;
3677 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
3678 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003679 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003680 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
3681 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
3682 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003683 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003684 } else
3685 return false;
3686
3687 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00003688 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00003689 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00003690 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
3691 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00003692 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00003693 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00003694 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00003695 if (!isLegal)
3696 return false;
3697
3698 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
3699 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00003700}
3701
3702/// getPostIndexedAddressParts - returns true by value, base pointer and
3703/// offset pointer and addressing mode by reference if this node can be
3704/// combined with a load / store to form a post-indexed load / store.
3705bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00003706 SDValue &Base,
3707 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00003708 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00003709 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00003710 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00003711 return false;
3712
Owen Andersone50ed302009-08-10 22:56:29 +00003713 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00003714 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00003715 bool isSEXTLoad = false;
3716 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003717 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003718 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
3719 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003720 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003721 } else
3722 return false;
3723
3724 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00003725 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00003726 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00003727 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00003728 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00003729 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00003730 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
3731 isInc, DAG);
3732 if (!isLegal)
3733 return false;
3734
3735 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
3736 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00003737}
3738
Dan Gohman475871a2008-07-27 21:46:04 +00003739void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00003740 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00003741 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003742 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00003743 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00003744 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003745 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00003746 switch (Op.getOpcode()) {
3747 default: break;
3748 case ARMISD::CMOV: {
3749 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00003750 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00003751 if (KnownZero == 0 && KnownOne == 0) return;
3752
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003753 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00003754 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
3755 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00003756 KnownZero &= KnownZeroRHS;
3757 KnownOne &= KnownOneRHS;
3758 return;
3759 }
3760 }
3761}
3762
3763//===----------------------------------------------------------------------===//
3764// ARM Inline Assembly Support
3765//===----------------------------------------------------------------------===//
3766
3767/// getConstraintType - Given a constraint letter, return the type of
3768/// constraint it is for this target.
3769ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00003770ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
3771 if (Constraint.size() == 1) {
3772 switch (Constraint[0]) {
3773 default: break;
3774 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003775 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00003776 }
Evan Chenga8e29892007-01-19 07:51:42 +00003777 }
Chris Lattner4234f572007-03-25 02:14:49 +00003778 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00003779}
3780
Bob Wilson2dc4f542009-03-20 22:42:55 +00003781std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00003782ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00003783 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003784 if (Constraint.size() == 1) {
3785 // GCC RS6000 Constraint Letters
3786 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003787 case 'l':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003788 if (Subtarget->isThumb1Only())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00003789 return std::make_pair(0U, ARM::tGPRRegisterClass);
3790 else
3791 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003792 case 'r':
3793 return std::make_pair(0U, ARM::GPRRegisterClass);
3794 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00003795 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003796 return std::make_pair(0U, ARM::SPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00003797 if (VT == MVT::f64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003798 return std::make_pair(0U, ARM::DPRRegisterClass);
3799 break;
Evan Chenga8e29892007-01-19 07:51:42 +00003800 }
3801 }
3802 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3803}
3804
3805std::vector<unsigned> ARMTargetLowering::
3806getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00003807 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003808 if (Constraint.size() != 1)
3809 return std::vector<unsigned>();
3810
3811 switch (Constraint[0]) { // GCC ARM Constraint Letters
3812 default: break;
3813 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00003814 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
3815 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
3816 0);
Evan Chenga8e29892007-01-19 07:51:42 +00003817 case 'r':
3818 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
3819 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
3820 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
3821 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003822 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00003823 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003824 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
3825 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
3826 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
3827 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
3828 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
3829 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
3830 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
3831 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00003832 if (VT == MVT::f64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003833 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
3834 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
3835 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
3836 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
3837 break;
Evan Chenga8e29892007-01-19 07:51:42 +00003838 }
3839
3840 return std::vector<unsigned>();
3841}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003842
3843/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3844/// vector. If it is invalid, don't add anything to Ops.
3845void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
3846 char Constraint,
3847 bool hasMemory,
3848 std::vector<SDValue>&Ops,
3849 SelectionDAG &DAG) const {
3850 SDValue Result(0, 0);
3851
3852 switch (Constraint) {
3853 default: break;
3854 case 'I': case 'J': case 'K': case 'L':
3855 case 'M': case 'N': case 'O':
3856 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
3857 if (!C)
3858 return;
3859
3860 int64_t CVal64 = C->getSExtValue();
3861 int CVal = (int) CVal64;
3862 // None of these constraints allow values larger than 32 bits. Check
3863 // that the value fits in an int.
3864 if (CVal != CVal64)
3865 return;
3866
3867 switch (Constraint) {
3868 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003869 if (Subtarget->isThumb1Only()) {
3870 // This must be a constant between 0 and 255, for ADD
3871 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003872 if (CVal >= 0 && CVal <= 255)
3873 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00003874 } else if (Subtarget->isThumb2()) {
3875 // A constant that can be used as an immediate value in a
3876 // data-processing instruction.
3877 if (ARM_AM::getT2SOImmVal(CVal) != -1)
3878 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003879 } else {
3880 // A constant that can be used as an immediate value in a
3881 // data-processing instruction.
3882 if (ARM_AM::getSOImmVal(CVal) != -1)
3883 break;
3884 }
3885 return;
3886
3887 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003888 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003889 // This must be a constant between -255 and -1, for negated ADD
3890 // immediates. This can be used in GCC with an "n" modifier that
3891 // prints the negated value, for use with SUB instructions. It is
3892 // not useful otherwise but is implemented for compatibility.
3893 if (CVal >= -255 && CVal <= -1)
3894 break;
3895 } else {
3896 // This must be a constant between -4095 and 4095. It is not clear
3897 // what this constraint is intended for. Implemented for
3898 // compatibility with GCC.
3899 if (CVal >= -4095 && CVal <= 4095)
3900 break;
3901 }
3902 return;
3903
3904 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003905 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003906 // A 32-bit value where only one byte has a nonzero value. Exclude
3907 // zero to match GCC. This constraint is used by GCC internally for
3908 // constants that can be loaded with a move/shift combination.
3909 // It is not useful otherwise but is implemented for compatibility.
3910 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
3911 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00003912 } else if (Subtarget->isThumb2()) {
3913 // A constant whose bitwise inverse can be used as an immediate
3914 // value in a data-processing instruction. This can be used in GCC
3915 // with a "B" modifier that prints the inverted value, for use with
3916 // BIC and MVN instructions. It is not useful otherwise but is
3917 // implemented for compatibility.
3918 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
3919 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003920 } else {
3921 // A constant whose bitwise inverse can be used as an immediate
3922 // value in a data-processing instruction. This can be used in GCC
3923 // with a "B" modifier that prints the inverted value, for use with
3924 // BIC and MVN instructions. It is not useful otherwise but is
3925 // implemented for compatibility.
3926 if (ARM_AM::getSOImmVal(~CVal) != -1)
3927 break;
3928 }
3929 return;
3930
3931 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003932 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003933 // This must be a constant between -7 and 7,
3934 // for 3-operand ADD/SUB immediate instructions.
3935 if (CVal >= -7 && CVal < 7)
3936 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00003937 } else if (Subtarget->isThumb2()) {
3938 // A constant whose negation can be used as an immediate value in a
3939 // data-processing instruction. This can be used in GCC with an "n"
3940 // modifier that prints the negated value, for use with SUB
3941 // instructions. It is not useful otherwise but is implemented for
3942 // compatibility.
3943 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
3944 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003945 } else {
3946 // A constant whose negation can be used as an immediate value in a
3947 // data-processing instruction. This can be used in GCC with an "n"
3948 // modifier that prints the negated value, for use with SUB
3949 // instructions. It is not useful otherwise but is implemented for
3950 // compatibility.
3951 if (ARM_AM::getSOImmVal(-CVal) != -1)
3952 break;
3953 }
3954 return;
3955
3956 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003957 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003958 // This must be a multiple of 4 between 0 and 1020, for
3959 // ADD sp + immediate.
3960 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
3961 break;
3962 } else {
3963 // A power of two or a constant between 0 and 32. This is used in
3964 // GCC for the shift amount on shifted register operands, but it is
3965 // useful in general for any shift amounts.
3966 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
3967 break;
3968 }
3969 return;
3970
3971 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003972 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003973 // This must be a constant between 0 and 31, for shift amounts.
3974 if (CVal >= 0 && CVal <= 31)
3975 break;
3976 }
3977 return;
3978
3979 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003980 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003981 // This must be a multiple of 4 between -508 and 508, for
3982 // ADD/SUB sp = sp + immediate.
3983 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
3984 break;
3985 }
3986 return;
3987 }
3988 Result = DAG.getTargetConstant(CVal, Op.getValueType());
3989 break;
3990 }
3991
3992 if (Result.getNode()) {
3993 Ops.push_back(Result);
3994 return;
3995 }
3996 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
3997 Ops, DAG);
3998}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00003999
4000bool
4001ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
4002 // The ARM target isn't yet aware of offsets.
4003 return false;
4004}
Evan Cheng39382422009-10-28 01:44:26 +00004005
4006int ARM::getVFPf32Imm(const APFloat &FPImm) {
4007 APInt Imm = FPImm.bitcastToAPInt();
4008 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
4009 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
4010 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
4011
4012 // We can handle 4 bits of mantissa.
4013 // mantissa = (16+UInt(e:f:g:h))/16.
4014 if (Mantissa & 0x7ffff)
4015 return -1;
4016 Mantissa >>= 19;
4017 if ((Mantissa & 0xf) != Mantissa)
4018 return -1;
4019
4020 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
4021 if (Exp < -3 || Exp > 4)
4022 return -1;
4023 Exp = ((Exp+3) & 0x7) ^ 4;
4024
4025 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
4026}
4027
4028int ARM::getVFPf64Imm(const APFloat &FPImm) {
4029 APInt Imm = FPImm.bitcastToAPInt();
4030 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
4031 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
4032 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
4033
4034 // We can handle 4 bits of mantissa.
4035 // mantissa = (16+UInt(e:f:g:h))/16.
4036 if (Mantissa & 0xffffffffffffLL)
4037 return -1;
4038 Mantissa >>= 48;
4039 if ((Mantissa & 0xf) != Mantissa)
4040 return -1;
4041
4042 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
4043 if (Exp < -3 || Exp > 4)
4044 return -1;
4045 Exp = ((Exp+3) & 0x7) ^ 4;
4046
4047 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
4048}
4049
4050/// isFPImmLegal - Returns true if the target can instruction select the
4051/// specified FP immediate natively. If false, the legalizer will
4052/// materialize the FP immediate as a load from a constant pool.
4053bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
4054 if (!Subtarget->hasVFP3())
4055 return false;
4056 if (VT == MVT::f32)
4057 return ARM::getVFPf32Imm(Imm) != -1;
4058 if (VT == MVT::f64)
4059 return ARM::getVFPf64Imm(Imm) != -1;
4060 return false;
4061}