blob: b44b6c3ae14ec7465af314a464a3dc75ada6bd87 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000016#include "PPCPerfectShuffle.h"
Chris Lattnerdf4ed632006-11-17 22:10:59 +000017#include "PPCPredicates.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000018#include "PPCTargetMachine.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000020#include "llvm/ADT/VectorExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000026#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000027#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000028#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000029#include "llvm/CallingConv.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000030#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000031#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000032#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000033#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000034#include "llvm/Target/TargetOptions.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000035#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Jay Foad8d730fb2009-05-11 19:38:09 +000038#include "llvm/DerivedTypes.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000039using namespace llvm;
40
Duncan Sands1e96bab2010-11-04 10:49:57 +000041static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000042 CCValAssign::LocInfo &LocInfo,
43 ISD::ArgFlagsTy &ArgFlags,
44 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000045static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000046 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000047 CCValAssign::LocInfo &LocInfo,
48 ISD::ArgFlagsTy &ArgFlags,
49 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000050static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000051 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000052 CCValAssign::LocInfo &LocInfo,
53 ISD::ArgFlagsTy &ArgFlags,
54 CCState &State);
55
Scott Michelfdc40a02009-02-17 22:15:04 +000056static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
Chris Lattner3ee77402007-06-19 05:46:06 +000057cl::desc("enable preincrement load/store generation on PPC (experimental)"),
58 cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000059
Chris Lattnerf0144122009-07-28 03:13:23 +000060static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
61 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000062 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000063
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000064 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000065}
66
Chris Lattner331d1bc2006-11-02 01:44:04 +000067PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000068 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Scott Michelfdc40a02009-02-17 22:15:04 +000069
Nate Begeman405e3ec2005-10-21 00:02:42 +000070 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000071
Chris Lattnerd145a612005-09-27 22:18:25 +000072 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000073 setUseUnderscoreSetJmp(true);
74 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000075
Chris Lattner749dc722010-10-10 18:34:00 +000076 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
77 // arguments are at least 4/8 bytes aligned.
78 setMinStackArgumentAlignment(TM.getSubtarget<PPCSubtarget>().isPPC64() ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000079
Chris Lattner7c5a3d32005-08-16 17:14:42 +000080 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +000081 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
82 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
83 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000084
Evan Chengc5484282006-10-04 00:56:09 +000085 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000086 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
87 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000088
Owen Anderson825b72b2009-08-11 20:47:22 +000089 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000090
Chris Lattner94e509c2006-11-10 23:58:45 +000091 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000092 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
93 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
94 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
95 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
96 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
97 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
98 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
99 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
100 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
101 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000102
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000103 // This is used in the ppcf128->int sequence. Note it has different semantics
104 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000105 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000106
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000107 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000108 setOperationAction(ISD::SREM, MVT::i32, Expand);
109 setOperationAction(ISD::UREM, MVT::i32, Expand);
110 setOperationAction(ISD::SREM, MVT::i64, Expand);
111 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000112
113 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
115 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
116 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
117 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
118 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
119 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
120 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
121 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000122
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000123 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 setOperationAction(ISD::FSIN , MVT::f64, Expand);
125 setOperationAction(ISD::FCOS , MVT::f64, Expand);
126 setOperationAction(ISD::FREM , MVT::f64, Expand);
127 setOperationAction(ISD::FPOW , MVT::f64, Expand);
128 setOperationAction(ISD::FSIN , MVT::f32, Expand);
129 setOperationAction(ISD::FCOS , MVT::f32, Expand);
130 setOperationAction(ISD::FREM , MVT::f32, Expand);
131 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000132
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000134
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000135 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000136 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000137 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
138 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000139 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000140
Owen Anderson825b72b2009-08-11 20:47:22 +0000141 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
142 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000143
Nate Begemand88fc032006-01-14 03:14:10 +0000144 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
146 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
147 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
148 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
149 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
150 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000151
Nate Begeman35ef9132006-01-11 21:21:00 +0000152 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000153 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
154 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000155
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000156 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000157 setOperationAction(ISD::SELECT, MVT::i32, Expand);
158 setOperationAction(ISD::SELECT, MVT::i64, Expand);
159 setOperationAction(ISD::SELECT, MVT::f32, Expand);
160 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000161
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000162 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000163 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
164 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000165
Nate Begeman750ac1b2006-02-01 07:19:44 +0000166 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000168
Nate Begeman81e80972006-03-17 01:40:33 +0000169 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000171
Owen Anderson825b72b2009-08-11 20:47:22 +0000172 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000173
Chris Lattnerf7605322005-08-31 21:09:52 +0000174 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000175 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000176
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000177 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
179 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000180
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000181 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
182 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
183 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
184 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000185
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000186 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000188
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
190 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
191 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
192 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000193
194
195 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000196 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000197 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
198 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000199 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
201 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
202 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
203 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000204 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000205 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
206 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000207
Nate Begeman1db3c922008-08-11 17:36:31 +0000208 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000209 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000210
211 // TRAMPOLINE is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000213
Nate Begemanacc398c2006-01-25 18:21:52 +0000214 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000215 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000216
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000217 // VAARG is custom lowered with the 32-bit SVR4 ABI.
Roman Divackybdb226e2011-06-28 15:30:42 +0000218 if (TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
219 && !TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::VAARG, MVT::Other, Custom);
Roman Divackybdb226e2011-06-28 15:30:42 +0000221 setOperationAction(ISD::VAARG, MVT::i64, Custom);
222 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000223 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000224
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000225 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
227 setOperationAction(ISD::VAEND , MVT::Other, Expand);
228 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
229 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
230 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
231 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000232
Chris Lattner6d92cad2006-03-26 10:06:40 +0000233 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000234 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000235
Dale Johannesen53e4e442008-11-07 22:54:33 +0000236 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
238 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
239 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
240 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
241 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
242 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
243 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
244 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
245 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
246 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
247 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
248 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000249
Chris Lattnera7a58542006-06-16 17:34:12 +0000250 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000251 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000252 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
253 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
254 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
255 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000256 // This is just the low 32 bits of a (signed) fp->i64 conversion.
257 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000259
Chris Lattner7fbcef72006-03-24 07:53:47 +0000260 // FIXME: disable this lowered code. This generates 64-bit register values,
261 // and we don't model the fact that the top part is clobbered by calls. We
262 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000264 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000265 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000267 }
268
Chris Lattnera7a58542006-06-16 17:34:12 +0000269 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000270 // 64-bit PowerPC implementations can support i64 types directly
Owen Anderson825b72b2009-08-11 20:47:22 +0000271 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000272 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000274 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000275 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
276 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
277 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000278 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000279 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
281 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
282 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000283 }
Evan Chengd30bf012006-03-01 01:11:20 +0000284
Nate Begeman425a9692005-11-29 08:17:20 +0000285 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000286 // First set operation action for all vector types to expand. Then we
287 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
289 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
290 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000291
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000292 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000293 setOperationAction(ISD::ADD , VT, Legal);
294 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000295
Chris Lattner7ff7e672006-04-04 17:25:31 +0000296 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000297 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000298 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000299
300 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000301 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000302 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000303 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000305 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000307 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000309 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000310 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000311 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000313
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000314 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000315 setOperationAction(ISD::MUL , VT, Expand);
316 setOperationAction(ISD::SDIV, VT, Expand);
317 setOperationAction(ISD::SREM, VT, Expand);
318 setOperationAction(ISD::UDIV, VT, Expand);
319 setOperationAction(ISD::UREM, VT, Expand);
320 setOperationAction(ISD::FDIV, VT, Expand);
321 setOperationAction(ISD::FNEG, VT, Expand);
322 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
323 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
324 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
325 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
326 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
327 setOperationAction(ISD::UDIVREM, VT, Expand);
328 setOperationAction(ISD::SDIVREM, VT, Expand);
329 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
330 setOperationAction(ISD::FPOW, VT, Expand);
331 setOperationAction(ISD::CTPOP, VT, Expand);
332 setOperationAction(ISD::CTLZ, VT, Expand);
333 setOperationAction(ISD::CTTZ, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000334 }
335
Chris Lattner7ff7e672006-04-04 17:25:31 +0000336 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
337 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000339
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::AND , MVT::v4i32, Legal);
341 setOperationAction(ISD::OR , MVT::v4i32, Legal);
342 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
343 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
344 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
345 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000346
Owen Anderson825b72b2009-08-11 20:47:22 +0000347 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
348 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
349 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
350 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000351
Owen Anderson825b72b2009-08-11 20:47:22 +0000352 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
353 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
354 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
355 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000356
Owen Anderson825b72b2009-08-11 20:47:22 +0000357 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
358 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000359
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
361 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
362 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
363 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000364 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000365
Duncan Sands03228082008-11-23 15:47:28 +0000366 setBooleanContents(ZeroOrOneBooleanContent);
Scott Michelfdc40a02009-02-17 22:15:04 +0000367
Jim Laskey2ad9f172007-02-22 14:56:36 +0000368 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000369 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000370 setExceptionPointerRegister(PPC::X3);
371 setExceptionSelectorRegister(PPC::X4);
372 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000373 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000374 setExceptionPointerRegister(PPC::R3);
375 setExceptionSelectorRegister(PPC::R4);
376 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000377
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000378 // We have target-specific dag combine patterns for the following nodes:
379 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000380 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000381 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000382 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000383
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000384 // Darwin long double math library functions have $LDBL128 appended.
385 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000386 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000387 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
388 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000389 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
390 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000391 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
392 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
393 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
394 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
395 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000396 }
397
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000398 setMinFunctionAlignment(2);
399 if (PPCSubTarget.isDarwin())
400 setPrefFunctionAlignment(4);
401
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000402 computeRegisterProperties();
403}
404
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000405/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
406/// function arguments in the caller parameter area.
407unsigned PPCTargetLowering::getByValTypeAlignment(const Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000408 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000409 // Darwin passes everything on 4 byte boundary.
410 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
411 return 4;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000412 // FIXME SVR4 TBD
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000413 return 4;
414}
415
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000416const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
417 switch (Opcode) {
418 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000419 case PPCISD::FSEL: return "PPCISD::FSEL";
420 case PPCISD::FCFID: return "PPCISD::FCFID";
421 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
422 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
423 case PPCISD::STFIWX: return "PPCISD::STFIWX";
424 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
425 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
426 case PPCISD::VPERM: return "PPCISD::VPERM";
427 case PPCISD::Hi: return "PPCISD::Hi";
428 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000429 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000430 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
431 case PPCISD::LOAD: return "PPCISD::LOAD";
432 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000433 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
434 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
435 case PPCISD::SRL: return "PPCISD::SRL";
436 case PPCISD::SRA: return "PPCISD::SRA";
437 case PPCISD::SHL: return "PPCISD::SHL";
438 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
439 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000440 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
441 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000442 case PPCISD::NOP: return "PPCISD::NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000443 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000444 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
445 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000446 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
447 case PPCISD::MFCR: return "PPCISD::MFCR";
448 case PPCISD::VCMP: return "PPCISD::VCMP";
449 case PPCISD::VCMPo: return "PPCISD::VCMPo";
450 case PPCISD::LBRX: return "PPCISD::LBRX";
451 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000452 case PPCISD::LARX: return "PPCISD::LARX";
453 case PPCISD::STCX: return "PPCISD::STCX";
454 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
455 case PPCISD::MFFS: return "PPCISD::MFFS";
456 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
457 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
458 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
459 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000460 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000461 }
462}
463
Owen Anderson825b72b2009-08-11 20:47:22 +0000464MVT::SimpleValueType PPCTargetLowering::getSetCCResultType(EVT VT) const {
465 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000466}
467
Chris Lattner1a635d62006-04-14 06:01:58 +0000468//===----------------------------------------------------------------------===//
469// Node matching predicates, for use by the tblgen matching code.
470//===----------------------------------------------------------------------===//
471
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000472/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000473static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000474 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000475 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000476 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000477 // Maybe this has already been legalized into the constant pool?
478 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000479 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000480 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000481 }
482 return false;
483}
484
Chris Lattnerddb739e2006-04-06 17:23:16 +0000485/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
486/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000487static bool isConstantOrUndef(int Op, int Val) {
488 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000489}
490
491/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
492/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000493bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000494 if (!isUnary) {
495 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000496 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000497 return false;
498 } else {
499 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000500 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
501 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000502 return false;
503 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000504 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000505}
506
507/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
508/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000509bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000510 if (!isUnary) {
511 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000512 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
513 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000514 return false;
515 } else {
516 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000517 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
518 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
519 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
520 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000521 return false;
522 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000523 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000524}
525
Chris Lattnercaad1632006-04-06 22:02:42 +0000526/// isVMerge - Common function, used to match vmrg* shuffles.
527///
Nate Begeman9008ca62009-04-27 18:41:29 +0000528static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000529 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000530 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000531 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000532 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
533 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000534
Chris Lattner116cc482006-04-06 21:11:54 +0000535 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
536 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000537 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000538 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000539 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000540 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000541 return false;
542 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000543 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000544}
545
546/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
547/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000548bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000549 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000550 if (!isUnary)
551 return isVMerge(N, UnitSize, 8, 24);
552 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000553}
554
555/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
556/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000557bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000558 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000559 if (!isUnary)
560 return isVMerge(N, UnitSize, 0, 16);
561 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000562}
563
564
Chris Lattnerd0608e12006-04-06 18:26:28 +0000565/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
566/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000567int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000568 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000569 "PPC only supports shuffles by bytes!");
570
571 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000572
Chris Lattnerd0608e12006-04-06 18:26:28 +0000573 // Find the first non-undef value in the shuffle mask.
574 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000575 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000576 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000577
Chris Lattnerd0608e12006-04-06 18:26:28 +0000578 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000579
Nate Begeman9008ca62009-04-27 18:41:29 +0000580 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000581 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000582 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000583 if (ShiftAmt < i) return -1;
584 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000585
Chris Lattnerf24380e2006-04-06 22:28:36 +0000586 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000587 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000588 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000589 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000590 return -1;
591 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000592 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000593 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000594 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000595 return -1;
596 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000597 return ShiftAmt;
598}
Chris Lattneref819f82006-03-20 06:33:01 +0000599
600/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
601/// specifies a splat of a single element that is suitable for input to
602/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000603bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000604 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000605 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000606
Chris Lattner88a99ef2006-03-20 06:37:44 +0000607 // This is a splat operation if each element of the permute is the same, and
608 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000609 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000610
Nate Begeman9008ca62009-04-27 18:41:29 +0000611 // FIXME: Handle UNDEF elements too!
612 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000613 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000614
Nate Begeman9008ca62009-04-27 18:41:29 +0000615 // Check that the indices are consecutive, in the case of a multi-byte element
616 // splatted with a v16i8 mask.
617 for (unsigned i = 1; i != EltSize; ++i)
618 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000619 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000620
Chris Lattner7ff7e672006-04-04 17:25:31 +0000621 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000622 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000623 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000624 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000625 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000626 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000627 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000628}
629
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000630/// isAllNegativeZeroVector - Returns true if all elements of build_vector
631/// are -0.0.
632bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000633 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
634
635 APInt APVal, APUndef;
636 unsigned BitSize;
637 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000638
Dale Johannesen1e608812009-11-13 01:45:18 +0000639 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000640 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000641 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000642
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000643 return false;
644}
645
Chris Lattneref819f82006-03-20 06:33:01 +0000646/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
647/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000648unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000649 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
650 assert(isSplatShuffleMask(SVOp, EltSize));
651 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000652}
653
Chris Lattnere87192a2006-04-12 17:37:20 +0000654/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000655/// by using a vspltis[bhw] instruction of the specified element size, return
656/// the constant being splatted. The ByteSize field indicates the number of
657/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000658SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
659 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000660
661 // If ByteSize of the splat is bigger than the element size of the
662 // build_vector, then we have a case where we are checking for a splat where
663 // multiple elements of the buildvector are folded together into a single
664 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
665 unsigned EltSize = 16/N->getNumOperands();
666 if (EltSize < ByteSize) {
667 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000668 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000669 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000670
Chris Lattner79d9a882006-04-08 07:14:26 +0000671 // See if all of the elements in the buildvector agree across.
672 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
673 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
674 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000675 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000676
Scott Michelfdc40a02009-02-17 22:15:04 +0000677
Gabor Greifba36cb52008-08-28 21:40:38 +0000678 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000679 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
680 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000681 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000682 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000683
Chris Lattner79d9a882006-04-08 07:14:26 +0000684 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
685 // either constant or undef values that are identical for each chunk. See
686 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000687
Chris Lattner79d9a882006-04-08 07:14:26 +0000688 // Check to see if all of the leading entries are either 0 or -1. If
689 // neither, then this won't fit into the immediate field.
690 bool LeadingZero = true;
691 bool LeadingOnes = true;
692 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000693 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000694
Chris Lattner79d9a882006-04-08 07:14:26 +0000695 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
696 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
697 }
698 // Finally, check the least significant entry.
699 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000700 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000701 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000702 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000703 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000704 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000705 }
706 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000707 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000708 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000709 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000710 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000711 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000712 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000713
Dan Gohman475871a2008-07-27 21:46:04 +0000714 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000715 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000716
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000717 // Check to see if this buildvec has a single non-undef value in its elements.
718 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
719 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000720 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000721 OpVal = N->getOperand(i);
722 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000723 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000724 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000725
Gabor Greifba36cb52008-08-28 21:40:38 +0000726 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000727
Eli Friedman1a8229b2009-05-24 02:03:36 +0000728 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000729 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000730 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000731 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000732 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000733 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000734 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000735 }
736
737 // If the splat value is larger than the element value, then we can never do
738 // this splat. The only case that we could fit the replicated bits into our
739 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000740 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000741
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000742 // If the element value is larger than the splat value, cut it in half and
743 // check to see if the two halves are equal. Continue doing this until we
744 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
745 while (ValSizeInBytes > ByteSize) {
746 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000747
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000748 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000749 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
750 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000751 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000752 }
753
754 // Properly sign extend the value.
755 int ShAmt = (4-ByteSize)*8;
756 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
Scott Michelfdc40a02009-02-17 22:15:04 +0000757
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000758 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000759 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000760
Chris Lattner140a58f2006-04-08 06:46:53 +0000761 // Finally, if this value fits in a 5 bit sext field, return it
762 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000763 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000764 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000765}
766
Chris Lattner1a635d62006-04-14 06:01:58 +0000767//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000768// Addressing Mode Selection
769//===----------------------------------------------------------------------===//
770
771/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
772/// or 64-bit immediate, and if the value can be accurately represented as a
773/// sign extension from a 16-bit value. If so, this returns true and the
774/// immediate.
775static bool isIntS16Immediate(SDNode *N, short &Imm) {
776 if (N->getOpcode() != ISD::Constant)
777 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000778
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000779 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000780 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000781 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000782 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000783 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000784}
Dan Gohman475871a2008-07-27 21:46:04 +0000785static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000786 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000787}
788
789
790/// SelectAddressRegReg - Given the specified addressed, check to see if it
791/// can be represented as an indexed [r+r] operation. Returns false if it
792/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000793bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
794 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000795 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000796 short imm = 0;
797 if (N.getOpcode() == ISD::ADD) {
798 if (isIntS16Immediate(N.getOperand(1), imm))
799 return false; // r+i
800 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
801 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000802
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000803 Base = N.getOperand(0);
804 Index = N.getOperand(1);
805 return true;
806 } else if (N.getOpcode() == ISD::OR) {
807 if (isIntS16Immediate(N.getOperand(1), imm))
808 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000809
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000810 // If this is an or of disjoint bitfields, we can codegen this as an add
811 // (for better address arithmetic) if the LHS and RHS of the OR are provably
812 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000813 APInt LHSKnownZero, LHSKnownOne;
814 APInt RHSKnownZero, RHSKnownOne;
815 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanec59b952008-02-27 21:12:32 +0000816 APInt::getAllOnesValue(N.getOperand(0)
817 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000818 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000819
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000820 if (LHSKnownZero.getBoolValue()) {
821 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanec59b952008-02-27 21:12:32 +0000822 APInt::getAllOnesValue(N.getOperand(1)
823 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000824 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000825 // If all of the bits are known zero on the LHS or RHS, the add won't
826 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000827 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000828 Base = N.getOperand(0);
829 Index = N.getOperand(1);
830 return true;
831 }
832 }
833 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000834
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000835 return false;
836}
837
838/// Returns true if the address N can be represented by a base register plus
839/// a signed 16-bit displacement [r+imm], and if it is not better
840/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000841bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000842 SDValue &Base,
843 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000844 // FIXME dl should come from parent load or store, not from address
845 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000846 // If this can be more profitably realized as r+r, fail.
847 if (SelectAddressRegReg(N, Disp, Base, DAG))
848 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000849
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000850 if (N.getOpcode() == ISD::ADD) {
851 short imm = 0;
852 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000853 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000854 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
855 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
856 } else {
857 Base = N.getOperand(0);
858 }
859 return true; // [r+i]
860 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
861 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000862 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000863 && "Cannot handle constant offsets yet!");
864 Disp = N.getOperand(1).getOperand(0); // The global address.
865 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
866 Disp.getOpcode() == ISD::TargetConstantPool ||
867 Disp.getOpcode() == ISD::TargetJumpTable);
868 Base = N.getOperand(0);
869 return true; // [&g+r]
870 }
871 } else if (N.getOpcode() == ISD::OR) {
872 short imm = 0;
873 if (isIntS16Immediate(N.getOperand(1), imm)) {
874 // If this is an or of disjoint bitfields, we can codegen this as an add
875 // (for better address arithmetic) if the LHS and RHS of the OR are
876 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000877 APInt LHSKnownZero, LHSKnownOne;
878 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000879 APInt::getAllOnesValue(N.getOperand(0)
880 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000881 LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000882
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000883 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000884 // If all of the bits are known zero on the LHS or RHS, the add won't
885 // carry.
886 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000887 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000888 return true;
889 }
890 }
891 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
892 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +0000893
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000894 // If this address fits entirely in a 16-bit sext immediate field, codegen
895 // this as "d, 0"
896 short Imm;
897 if (isIntS16Immediate(CN, Imm)) {
898 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000899 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
900 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000901 return true;
902 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000903
904 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +0000905 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000906 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
907 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000908
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000909 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000910 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000911
Owen Anderson825b72b2009-08-11 20:47:22 +0000912 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
913 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +0000914 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000915 return true;
916 }
917 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000918
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000919 Disp = DAG.getTargetConstant(0, getPointerTy());
920 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
921 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
922 else
923 Base = N;
924 return true; // [r+0]
925}
926
927/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
928/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000929bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
930 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000931 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000932 // Check to see if we can easily represent this as an [r+r] address. This
933 // will fail if it thinks that the address is more profitably represented as
934 // reg+imm, e.g. where imm = 0.
935 if (SelectAddressRegReg(N, Base, Index, DAG))
936 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +0000937
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000938 // If the operand is an addition, always emit this as [r+r], since this is
939 // better (for code size, and execution, as the memop does the add for free)
940 // than emitting an explicit add.
941 if (N.getOpcode() == ISD::ADD) {
942 Base = N.getOperand(0);
943 Index = N.getOperand(1);
944 return true;
945 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000946
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000947 // Otherwise, do it the hard way, using R0 as the base register.
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000948 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
949 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000950 Index = N;
951 return true;
952}
953
954/// SelectAddressRegImmShift - Returns true if the address N can be
955/// represented by a base register plus a signed 14-bit displacement
956/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +0000957bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
958 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +0000959 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000960 // FIXME dl should come from the parent load or store, not the address
961 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000962 // If this can be more profitably realized as r+r, fail.
963 if (SelectAddressRegReg(N, Disp, Base, DAG))
964 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000965
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000966 if (N.getOpcode() == ISD::ADD) {
967 short imm = 0;
968 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000969 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000970 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
971 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
972 } else {
973 Base = N.getOperand(0);
974 }
975 return true; // [r+i]
976 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
977 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000978 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000979 && "Cannot handle constant offsets yet!");
980 Disp = N.getOperand(1).getOperand(0); // The global address.
981 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
982 Disp.getOpcode() == ISD::TargetConstantPool ||
983 Disp.getOpcode() == ISD::TargetJumpTable);
984 Base = N.getOperand(0);
985 return true; // [&g+r]
986 }
987 } else if (N.getOpcode() == ISD::OR) {
988 short imm = 0;
989 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
990 // If this is an or of disjoint bitfields, we can codegen this as an add
991 // (for better address arithmetic) if the LHS and RHS of the OR are
992 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000993 APInt LHSKnownZero, LHSKnownOne;
994 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000995 APInt::getAllOnesValue(N.getOperand(0)
996 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000997 LHSKnownZero, LHSKnownOne);
998 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000999 // If all of the bits are known zero on the LHS or RHS, the add won't
1000 // carry.
1001 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001002 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001003 return true;
1004 }
1005 }
1006 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001007 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001008 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001009 // If this address fits entirely in a 14-bit sext immediate field, codegen
1010 // this as "d, 0"
1011 short Imm;
1012 if (isIntS16Immediate(CN, Imm)) {
1013 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Cameron Zwarichd76773a2011-05-19 03:11:06 +00001014 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1015 CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001016 return true;
1017 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001018
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001019 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001020 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001021 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1022 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001023
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001024 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001025 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1026 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1027 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001028 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001029 return true;
1030 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001031 }
1032 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001033
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001034 Disp = DAG.getTargetConstant(0, getPointerTy());
1035 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1036 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1037 else
1038 Base = N;
1039 return true; // [r+0]
1040}
1041
1042
1043/// getPreIndexedAddressParts - returns true by value, base pointer and
1044/// offset pointer and addressing mode by reference if the node's address
1045/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001046bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1047 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001048 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001049 SelectionDAG &DAG) const {
Chris Lattner4eab7142006-11-10 02:08:47 +00001050 // Disabled by default for now.
1051 if (!EnablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001052
Dan Gohman475871a2008-07-27 21:46:04 +00001053 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001054 EVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001055 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1056 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001057 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001058
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001059 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001060 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001061 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001062 } else
1063 return false;
1064
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001065 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001066 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001067 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001068
Chris Lattner0851b4f2006-11-15 19:55:13 +00001069 // TODO: Check reg+reg first.
Scott Michelfdc40a02009-02-17 22:15:04 +00001070
Chris Lattner0851b4f2006-11-15 19:55:13 +00001071 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001072 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001073 // reg + imm
1074 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1075 return false;
1076 } else {
1077 // reg + imm * 4.
1078 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1079 return false;
1080 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001081
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001082 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001083 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1084 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001085 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001086 LD->getExtensionType() == ISD::SEXTLOAD &&
1087 isa<ConstantSDNode>(Offset))
1088 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001089 }
1090
Chris Lattner4eab7142006-11-10 02:08:47 +00001091 AM = ISD::PRE_INC;
1092 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001093}
1094
1095//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001096// LowerOperation implementation
1097//===----------------------------------------------------------------------===//
1098
Chris Lattner1e61e692010-11-15 02:46:57 +00001099/// GetLabelAccessInfo - Return true if we should reference labels using a
1100/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1101static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001102 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1103 HiOpFlags = PPCII::MO_HA16;
1104 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001105
Chris Lattner1e61e692010-11-15 02:46:57 +00001106 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1107 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001108 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001109 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001110 if (isPIC) {
1111 HiOpFlags |= PPCII::MO_PIC_FLAG;
1112 LoOpFlags |= PPCII::MO_PIC_FLAG;
1113 }
1114
1115 // If this is a reference to a global value that requires a non-lazy-ptr, make
1116 // sure that instruction lowering adds it.
1117 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1118 HiOpFlags |= PPCII::MO_NLP_FLAG;
1119 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001120
Chris Lattner6d2ff122010-11-15 03:13:19 +00001121 if (GV->hasHiddenVisibility()) {
1122 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1123 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1124 }
1125 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001126
Chris Lattner1e61e692010-11-15 02:46:57 +00001127 return isPIC;
1128}
1129
1130static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1131 SelectionDAG &DAG) {
1132 EVT PtrVT = HiPart.getValueType();
1133 SDValue Zero = DAG.getConstant(0, PtrVT);
1134 DebugLoc DL = HiPart.getDebugLoc();
1135
1136 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1137 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001138
Chris Lattner1e61e692010-11-15 02:46:57 +00001139 // With PIC, the first instruction is actually "GR+hi(&G)".
1140 if (isPIC)
1141 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1142 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001143
Chris Lattner1e61e692010-11-15 02:46:57 +00001144 // Generate non-pic code that has direct accesses to the constant pool.
1145 // The address of the global is just (hi(&g)+lo(&g)).
1146 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1147}
1148
Scott Michelfdc40a02009-02-17 22:15:04 +00001149SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001150 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001151 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001152 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001153 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001154
Chris Lattner1e61e692010-11-15 02:46:57 +00001155 unsigned MOHiFlag, MOLoFlag;
1156 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1157 SDValue CPIHi =
1158 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1159 SDValue CPILo =
1160 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1161 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001162}
1163
Dan Gohmand858e902010-04-17 15:26:15 +00001164SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001165 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001166 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001167
Chris Lattner1e61e692010-11-15 02:46:57 +00001168 unsigned MOHiFlag, MOLoFlag;
1169 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1170 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1171 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1172 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001173}
1174
Dan Gohmand858e902010-04-17 15:26:15 +00001175SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1176 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001177 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001178
Dan Gohman46510a72010-04-15 01:51:59 +00001179 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001180
Chris Lattner1e61e692010-11-15 02:46:57 +00001181 unsigned MOHiFlag, MOLoFlag;
1182 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1183 SDValue TgtBAHi = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOHiFlag);
1184 SDValue TgtBALo = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOLoFlag);
1185 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1186}
1187
1188SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1189 SelectionDAG &DAG) const {
1190 EVT PtrVT = Op.getValueType();
1191 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1192 DebugLoc DL = GSDN->getDebugLoc();
1193 const GlobalValue *GV = GSDN->getGlobal();
1194
Chris Lattner1e61e692010-11-15 02:46:57 +00001195 // 64-bit SVR4 ABI code is always position-independent.
1196 // The actual address of the GlobalValue is stored in the TOC.
1197 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1198 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1199 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1200 DAG.getRegister(PPC::X2, MVT::i64));
1201 }
1202
Chris Lattner6d2ff122010-11-15 03:13:19 +00001203 unsigned MOHiFlag, MOLoFlag;
1204 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001205
Chris Lattner6d2ff122010-11-15 03:13:19 +00001206 SDValue GAHi =
1207 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1208 SDValue GALo =
1209 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001210
Chris Lattner6d2ff122010-11-15 03:13:19 +00001211 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001212
Chris Lattner6d2ff122010-11-15 03:13:19 +00001213 // If the global reference is actually to a non-lazy-pointer, we have to do an
1214 // extra load to get the address of the global.
1215 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1216 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
1217 false, false, 0);
1218 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001219}
1220
Dan Gohmand858e902010-04-17 15:26:15 +00001221SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001222 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001223 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001224
Chris Lattner1a635d62006-04-14 06:01:58 +00001225 // If we're comparing for equality to zero, expose the fact that this is
1226 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1227 // fold the new nodes.
1228 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1229 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001230 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001231 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001232 if (VT.bitsLT(MVT::i32)) {
1233 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001234 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001235 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001236 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001237 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1238 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001239 DAG.getConstant(Log2b, MVT::i32));
1240 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001241 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001242 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001243 // optimized. FIXME: revisit this when we can custom lower all setcc
1244 // optimizations.
1245 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001246 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001247 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001248
Chris Lattner1a635d62006-04-14 06:01:58 +00001249 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001250 // by xor'ing the rhs with the lhs, which is faster than setting a
1251 // condition register, reading it back out, and masking the correct bit. The
1252 // normal approach here uses sub to do this instead of xor. Using xor exposes
1253 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001254 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001255 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001256 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001257 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001258 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001259 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001260 }
Dan Gohman475871a2008-07-27 21:46:04 +00001261 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001262}
1263
Dan Gohman475871a2008-07-27 21:46:04 +00001264SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001265 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001266 SDNode *Node = Op.getNode();
1267 EVT VT = Node->getValueType(0);
1268 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1269 SDValue InChain = Node->getOperand(0);
1270 SDValue VAListPtr = Node->getOperand(1);
1271 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1272 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001273
Roman Divackybdb226e2011-06-28 15:30:42 +00001274 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1275
1276 // gpr_index
1277 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1278 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1279 false, false, 0);
1280 InChain = GprIndex.getValue(1);
1281
1282 if (VT == MVT::i64) {
1283 // Check if GprIndex is even
1284 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1285 DAG.getConstant(1, MVT::i32));
1286 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1287 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1288 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1289 DAG.getConstant(1, MVT::i32));
1290 // Align GprIndex to be even if it isn't
1291 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1292 GprIndex);
1293 }
1294
1295 // fpr index is 1 byte after gpr
1296 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1297 DAG.getConstant(1, MVT::i32));
1298
1299 // fpr
1300 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1301 FprPtr, MachinePointerInfo(SV), MVT::i8,
1302 false, false, 0);
1303 InChain = FprIndex.getValue(1);
1304
1305 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1306 DAG.getConstant(8, MVT::i32));
1307
1308 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1309 DAG.getConstant(4, MVT::i32));
1310
1311 // areas
1312 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
1313 MachinePointerInfo(), false, false, 0);
1314 InChain = OverflowArea.getValue(1);
1315
1316 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
1317 MachinePointerInfo(), false, false, 0);
1318 InChain = RegSaveArea.getValue(1);
1319
1320 // select overflow_area if index > 8
1321 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1322 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1323
1324 SDValue Area = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, RegSaveArea,
1325 OverflowArea);
1326
1327 // adjustment constant gpr_index * 4/8
1328 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1329 VT.isInteger() ? GprIndex : FprIndex,
1330 DAG.getConstant(VT.isInteger() ? 4 : 8,
1331 MVT::i32));
1332
1333 // OurReg = RegSaveArea + RegConstant
1334 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1335 RegConstant);
1336
1337 // Floating types are 32 bytes into RegSaveArea
1338 if (VT.isFloatingPoint())
1339 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1340 DAG.getConstant(32, MVT::i32));
1341
1342 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1343 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1344 VT.isInteger() ? GprIndex : FprIndex,
1345 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1346 MVT::i32));
1347
1348 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1349 VT.isInteger() ? VAListPtr : FprPtr,
1350 MachinePointerInfo(SV),
1351 MVT::i8, false, false, 0);
1352
1353 // determine if we should load from reg_save_area or overflow_area
1354 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1355
1356 // increase overflow_area by 4/8 if gpr/fpr > 8
1357 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1358 DAG.getConstant(VT.isInteger() ? 4 : 8,
1359 MVT::i32));
1360
1361 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1362 OverflowAreaPlusN);
1363
1364 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1365 OverflowAreaPtr,
1366 MachinePointerInfo(),
1367 MVT::i32, false, false, 0);
1368
1369 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(), false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001370}
1371
Dan Gohmand858e902010-04-17 15:26:15 +00001372SDValue PPCTargetLowering::LowerTRAMPOLINE(SDValue Op,
1373 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001374 SDValue Chain = Op.getOperand(0);
1375 SDValue Trmp = Op.getOperand(1); // trampoline
1376 SDValue FPtr = Op.getOperand(2); // nested function
1377 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001378 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001379
Owen Andersone50ed302009-08-10 22:56:29 +00001380 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001381 bool isPPC64 = (PtrVT == MVT::i64);
Bill Wendling77959322008-09-17 00:30:57 +00001382 const Type *IntPtrTy =
Owen Anderson1d0be152009-08-13 21:58:54 +00001383 DAG.getTargetLoweringInfo().getTargetData()->getIntPtrType(
1384 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001385
Scott Michelfdc40a02009-02-17 22:15:04 +00001386 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001387 TargetLowering::ArgListEntry Entry;
1388
1389 Entry.Ty = IntPtrTy;
1390 Entry.Node = Trmp; Args.push_back(Entry);
1391
1392 // TrampSize == (isPPC64 ? 48 : 40);
1393 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001394 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001395 Args.push_back(Entry);
1396
1397 Entry.Node = FPtr; Args.push_back(Entry);
1398 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001399
Bill Wendling77959322008-09-17 00:30:57 +00001400 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
1401 std::pair<SDValue, SDValue> CallResult =
Owen Anderson23b9b192009-08-12 00:36:31 +00001402 LowerCallTo(Chain, Op.getValueType().getTypeForEVT(*DAG.getContext()),
Owen Andersond1474d02009-07-09 17:57:24 +00001403 false, false, false, false, 0, CallingConv::C, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001404 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001405 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001406 Args, DAG, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001407
1408 SDValue Ops[] =
1409 { CallResult.first, CallResult.second };
1410
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00001411 return DAG.getMergeValues(Ops, 2, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001412}
1413
Dan Gohman475871a2008-07-27 21:46:04 +00001414SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001415 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001416 MachineFunction &MF = DAG.getMachineFunction();
1417 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1418
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001419 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001420
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001421 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001422 // vastart just stores the address of the VarArgsFrameIndex slot into the
1423 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001424 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001425 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001426 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001427 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1428 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001429 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001430 }
1431
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001432 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001433 // We suppose the given va_list is already allocated.
1434 //
1435 // typedef struct {
1436 // char gpr; /* index into the array of 8 GPRs
1437 // * stored in the register save area
1438 // * gpr=0 corresponds to r3,
1439 // * gpr=1 to r4, etc.
1440 // */
1441 // char fpr; /* index into the array of 8 FPRs
1442 // * stored in the register save area
1443 // * fpr=0 corresponds to f1,
1444 // * fpr=1 to f2, etc.
1445 // */
1446 // char *overflow_arg_area;
1447 // /* location on stack that holds
1448 // * the next overflow argument
1449 // */
1450 // char *reg_save_area;
1451 // /* where r3:r10 and f1:f8 (if saved)
1452 // * are stored
1453 // */
1454 // } va_list[1];
1455
1456
Dan Gohman1e93df62010-04-17 14:41:14 +00001457 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1458 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001459
Nicolas Geoffray01119992007-04-03 13:59:52 +00001460
Owen Andersone50ed302009-08-10 22:56:29 +00001461 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001462
Dan Gohman1e93df62010-04-17 14:41:14 +00001463 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1464 PtrVT);
1465 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1466 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001467
Duncan Sands83ec4b62008-06-06 12:08:01 +00001468 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001469 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001470
Duncan Sands83ec4b62008-06-06 12:08:01 +00001471 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001472 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001473
1474 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001475 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001476
Dan Gohman69de1932008-02-06 22:27:42 +00001477 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001478
Nicolas Geoffray01119992007-04-03 13:59:52 +00001479 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001480 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001481 Op.getOperand(1),
1482 MachinePointerInfo(SV),
1483 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001484 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001485 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001486 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001487
Nicolas Geoffray01119992007-04-03 13:59:52 +00001488 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001489 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001490 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1491 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001492 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001493 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001494 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001495
Nicolas Geoffray01119992007-04-03 13:59:52 +00001496 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001497 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001498 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1499 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001500 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001501 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001502 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001503
1504 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001505 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1506 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001507 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001508
Chris Lattner1a635d62006-04-14 06:01:58 +00001509}
1510
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001511#include "PPCGenCallingConv.inc"
1512
Duncan Sands1e96bab2010-11-04 10:49:57 +00001513static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001514 CCValAssign::LocInfo &LocInfo,
1515 ISD::ArgFlagsTy &ArgFlags,
1516 CCState &State) {
1517 return true;
1518}
1519
Duncan Sands1e96bab2010-11-04 10:49:57 +00001520static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001521 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001522 CCValAssign::LocInfo &LocInfo,
1523 ISD::ArgFlagsTy &ArgFlags,
1524 CCState &State) {
1525 static const unsigned ArgRegs[] = {
1526 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1527 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1528 };
1529 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001530
Tilmann Schellerffd02002009-07-03 06:45:56 +00001531 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1532
1533 // Skip one register if the first unallocated register has an even register
1534 // number and there are still argument registers available which have not been
1535 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1536 // need to skip a register if RegNum is odd.
1537 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1538 State.AllocateReg(ArgRegs[RegNum]);
1539 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001540
Tilmann Schellerffd02002009-07-03 06:45:56 +00001541 // Always return false here, as this function only makes sure that the first
1542 // unallocated register has an odd register number and does not actually
1543 // allocate a register for the current argument.
1544 return false;
1545}
1546
Duncan Sands1e96bab2010-11-04 10:49:57 +00001547static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001548 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001549 CCValAssign::LocInfo &LocInfo,
1550 ISD::ArgFlagsTy &ArgFlags,
1551 CCState &State) {
1552 static const unsigned ArgRegs[] = {
1553 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1554 PPC::F8
1555 };
1556
1557 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001558
Tilmann Schellerffd02002009-07-03 06:45:56 +00001559 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1560
1561 // If there is only one Floating-point register left we need to put both f64
1562 // values of a split ppc_fp128 value on the stack.
1563 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1564 State.AllocateReg(ArgRegs[RegNum]);
1565 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001566
Tilmann Schellerffd02002009-07-03 06:45:56 +00001567 // Always return false here, as this function only makes sure that the two f64
1568 // values a ppc_fp128 value is split into are both passed in registers or both
1569 // passed on the stack and does not actually allocate a register for the
1570 // current argument.
1571 return false;
1572}
1573
Chris Lattner9f0bc652007-02-25 05:34:32 +00001574/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001575/// on Darwin.
1576static const unsigned *GetFPR() {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001577 static const unsigned FPR[] = {
1578 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001579 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001580 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001581
Chris Lattner9f0bc652007-02-25 05:34:32 +00001582 return FPR;
1583}
1584
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001585/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1586/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001587static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001588 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001589 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001590 if (Flags.isByVal())
1591 ArgSize = Flags.getByValSize();
1592 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1593
1594 return ArgSize;
1595}
1596
Dan Gohman475871a2008-07-27 21:46:04 +00001597SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001598PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001599 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001600 const SmallVectorImpl<ISD::InputArg>
1601 &Ins,
1602 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001603 SmallVectorImpl<SDValue> &InVals)
1604 const {
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001605 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001606 return LowerFormalArguments_SVR4(Chain, CallConv, isVarArg, Ins,
1607 dl, DAG, InVals);
1608 } else {
1609 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1610 dl, DAG, InVals);
1611 }
1612}
1613
1614SDValue
1615PPCTargetLowering::LowerFormalArguments_SVR4(
1616 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001617 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001618 const SmallVectorImpl<ISD::InputArg>
1619 &Ins,
1620 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001621 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001622
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001623 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001624 // +-----------------------------------+
1625 // +--> | Back chain |
1626 // | +-----------------------------------+
1627 // | | Floating-point register save area |
1628 // | +-----------------------------------+
1629 // | | General register save area |
1630 // | +-----------------------------------+
1631 // | | CR save word |
1632 // | +-----------------------------------+
1633 // | | VRSAVE save word |
1634 // | +-----------------------------------+
1635 // | | Alignment padding |
1636 // | +-----------------------------------+
1637 // | | Vector register save area |
1638 // | +-----------------------------------+
1639 // | | Local variable space |
1640 // | +-----------------------------------+
1641 // | | Parameter list area |
1642 // | +-----------------------------------+
1643 // | | LR save word |
1644 // | +-----------------------------------+
1645 // SP--> +--- | Back chain |
1646 // +-----------------------------------+
1647 //
1648 // Specifications:
1649 // System V Application Binary Interface PowerPC Processor Supplement
1650 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001651
Tilmann Schellerffd02002009-07-03 06:45:56 +00001652 MachineFunction &MF = DAG.getMachineFunction();
1653 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001654 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001655
Owen Andersone50ed302009-08-10 22:56:29 +00001656 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001657 // Potential tail calls could cause overwriting of argument stack slots.
Dan Gohman1797ed52010-02-08 20:27:50 +00001658 bool isImmutable = !(GuaranteedTailCallOpt && (CallConv==CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001659 unsigned PtrByteSize = 4;
1660
1661 // Assign locations to all of the incoming arguments.
1662 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001663 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1664 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001665
1666 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001667 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001668
Dan Gohman98ca4f22009-08-05 01:29:28 +00001669 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001670
Tilmann Schellerffd02002009-07-03 06:45:56 +00001671 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1672 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001673
Tilmann Schellerffd02002009-07-03 06:45:56 +00001674 // Arguments stored in registers.
1675 if (VA.isRegLoc()) {
1676 TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001677 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001678
Owen Anderson825b72b2009-08-11 20:47:22 +00001679 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001680 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001681 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001682 case MVT::i32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001683 RC = PPC::GPRCRegisterClass;
1684 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001685 case MVT::f32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001686 RC = PPC::F4RCRegisterClass;
1687 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001688 case MVT::f64:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001689 RC = PPC::F8RCRegisterClass;
1690 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001691 case MVT::v16i8:
1692 case MVT::v8i16:
1693 case MVT::v4i32:
1694 case MVT::v4f32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001695 RC = PPC::VRRCRegisterClass;
1696 break;
1697 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001698
Tilmann Schellerffd02002009-07-03 06:45:56 +00001699 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00001700 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001701 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001702
Dan Gohman98ca4f22009-08-05 01:29:28 +00001703 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001704 } else {
1705 // Argument stored in memory.
1706 assert(VA.isMemLoc());
1707
1708 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1709 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001710 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001711
1712 // Create load nodes to retrieve arguments from the stack.
1713 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001714 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1715 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00001716 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001717 }
1718 }
1719
1720 // Assign locations to all of the incoming aggregate by value arguments.
1721 // Aggregates passed by value are stored in the local variable space of the
1722 // caller's stack frame, right above the parameter list area.
1723 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001724 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1725 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001726
1727 // Reserve stack space for the allocations in CCInfo.
1728 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1729
Dan Gohman98ca4f22009-08-05 01:29:28 +00001730 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001731
1732 // Area that is at least reserved in the caller of this function.
1733 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001734
Tilmann Schellerffd02002009-07-03 06:45:56 +00001735 // Set the size that is at least reserved in caller of this function. Tail
1736 // call optimized function's reserved stack space needs to be aligned so that
1737 // taking the difference between two stack areas will result in an aligned
1738 // stack.
1739 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1740
1741 MinReservedArea =
1742 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001743 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001744
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001745 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00001746 getStackAlignment();
1747 unsigned AlignMask = TargetAlign-1;
1748 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001749
Tilmann Schellerffd02002009-07-03 06:45:56 +00001750 FI->setMinReservedArea(MinReservedArea);
1751
1752 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001753
Tilmann Schellerffd02002009-07-03 06:45:56 +00001754 // If the function takes variable number of arguments, make a frame index for
1755 // the start of the first vararg value... for expansion of llvm.va_start.
1756 if (isVarArg) {
1757 static const unsigned GPArgRegs[] = {
1758 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1759 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1760 };
1761 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
1762
1763 static const unsigned FPArgRegs[] = {
1764 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1765 PPC::F8
1766 };
1767 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
1768
Dan Gohman1e93df62010-04-17 14:41:14 +00001769 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
1770 NumGPArgRegs));
1771 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
1772 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001773
1774 // Make room for NumGPArgRegs and NumFPArgRegs.
1775 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00001776 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001777
Dan Gohman1e93df62010-04-17 14:41:14 +00001778 FuncInfo->setVarArgsStackOffset(
1779 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001780 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001781
Dan Gohman1e93df62010-04-17 14:41:14 +00001782 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
1783 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001784
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001785 // The fixed integer arguments of a variadic function are stored to the
1786 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
1787 // the result of va_next.
1788 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
1789 // Get an existing live-in vreg, or add a new one.
1790 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
1791 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001792 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001793
Dan Gohman98ca4f22009-08-05 01:29:28 +00001794 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001795 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1796 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001797 MemOps.push_back(Store);
1798 // Increment the address by four for the next argument to store
1799 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1800 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1801 }
1802
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001803 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
1804 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00001805 // The double arguments are stored to the VarArgsFrameIndex
1806 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001807 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
1808 // Get an existing live-in vreg, or add a new one.
1809 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
1810 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001811 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001812
Owen Anderson825b72b2009-08-11 20:47:22 +00001813 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001814 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1815 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001816 MemOps.push_back(Store);
1817 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00001818 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001819 PtrVT);
1820 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1821 }
1822 }
1823
1824 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00001825 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001826 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001827
Dan Gohman98ca4f22009-08-05 01:29:28 +00001828 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001829}
1830
1831SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001832PPCTargetLowering::LowerFormalArguments_Darwin(
1833 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001834 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001835 const SmallVectorImpl<ISD::InputArg>
1836 &Ins,
1837 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001838 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001839 // TODO: add description of PPC stack frame format, or at least some docs.
1840 //
1841 MachineFunction &MF = DAG.getMachineFunction();
1842 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001843 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001844
Owen Andersone50ed302009-08-10 22:56:29 +00001845 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001846 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001847 // Potential tail calls could cause overwriting of argument stack slots.
Dan Gohman1797ed52010-02-08 20:27:50 +00001848 bool isImmutable = !(GuaranteedTailCallOpt && (CallConv==CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001849 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001850
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001851 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001852 // Area that is at least reserved in caller of this function.
1853 unsigned MinReservedArea = ArgOffset;
1854
Chris Lattnerc91a4752006-06-26 22:48:35 +00001855 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001856 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1857 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1858 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001859 static const unsigned GPR_64[] = { // 64-bit registers.
1860 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1861 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1862 };
Scott Michelfdc40a02009-02-17 22:15:04 +00001863
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001864 static const unsigned *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00001865
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001866 static const unsigned VR[] = {
1867 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1868 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1869 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001870
Owen Anderson718cb662007-09-07 04:06:50 +00001871 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001872 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00001873 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001874
1875 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00001876
Chris Lattnerc91a4752006-06-26 22:48:35 +00001877 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00001878
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001879 // In 32-bit non-varargs functions, the stack space for vectors is after the
1880 // stack space for non-vectors. We do not use this space unless we have
1881 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00001882 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001883 // that out...for the pathological case, compute VecArgOffset as the
1884 // start of the vector parameter area. Computing VecArgOffset is the
1885 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001886 unsigned VecArgOffset = ArgOffset;
1887 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001888 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001889 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001890 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001891 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001892 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001893
Duncan Sands276dcbd2008-03-21 09:14:45 +00001894 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001895 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001896 ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00001897 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001898 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1899 VecArgOffset += ArgSize;
1900 continue;
1901 }
1902
Owen Anderson825b72b2009-08-11 20:47:22 +00001903 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001904 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001905 case MVT::i32:
1906 case MVT::f32:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001907 VecArgOffset += isPPC64 ? 8 : 4;
1908 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001909 case MVT::i64: // PPC64
1910 case MVT::f64:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001911 VecArgOffset += 8;
1912 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001913 case MVT::v4f32:
1914 case MVT::v4i32:
1915 case MVT::v8i16:
1916 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001917 // Nothing to do, we're only looking at Nonvector args here.
1918 break;
1919 }
1920 }
1921 }
1922 // We've found where the vector parameter area in memory is. Skip the
1923 // first 12 parameters; these don't use that memory.
1924 VecArgOffset = ((VecArgOffset+15)/16)*16;
1925 VecArgOffset += 12*16;
1926
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001927 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001928 // entry to a function on PPC, the arguments start after the linkage area,
1929 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001930
Dan Gohman475871a2008-07-27 21:46:04 +00001931 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001932 unsigned nAltivecParamsAtEnd = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001933 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001934 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001935 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00001936 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001937 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001938 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001939 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001940
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001941 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001942
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001943 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00001944 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
1945 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001946 if (isVarArg || isPPC64) {
1947 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001948 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00001949 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001950 PtrByteSize);
1951 } else nAltivecParamsAtEnd++;
1952 } else
1953 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001954 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00001955 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001956 PtrByteSize);
1957
Dale Johannesen8419dd62008-03-07 20:27:40 +00001958 // FIXME the codegen can be much improved in some cases.
1959 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001960 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00001961 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001962 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00001963 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001964 // Objects of size 1 and 2 are right justified, everything else is
1965 // left justified. This means the memory address is adjusted forwards.
1966 if (ObjSize==1 || ObjSize==2) {
1967 CurArgOffset = CurArgOffset + (4 - ObjSize);
1968 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001969 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00001970 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00001971 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001972 InVals.push_back(FIN);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001973 if (ObjSize==1 || ObjSize==2) {
1974 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00001975 unsigned VReg;
1976 if (isPPC64)
1977 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
1978 else
1979 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001980 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001981 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001982 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00001983 ObjSize==1 ? MVT::i8 : MVT::i16,
1984 false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001985 MemOps.push_back(Store);
1986 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001987 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001988
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001989 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001990
Dale Johannesen7f96f392008-03-08 01:41:42 +00001991 continue;
1992 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001993 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
1994 // Store whatever pieces of the object are in registers
1995 // to memory. ArgVal will be address of the beginning of
1996 // the object.
1997 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00001998 unsigned VReg;
1999 if (isPPC64)
2000 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2001 else
2002 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002003 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002004 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002005 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002006 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2007 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002008 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002009 MemOps.push_back(Store);
2010 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002011 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002012 } else {
2013 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2014 break;
2015 }
2016 }
2017 continue;
2018 }
2019
Owen Anderson825b72b2009-08-11 20:47:22 +00002020 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002021 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002022 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002023 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002024 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002025 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002026 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002027 ++GPR_idx;
2028 } else {
2029 needsLoad = true;
2030 ArgSize = PtrByteSize;
2031 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002032 // All int arguments reserve stack space in the Darwin ABI.
2033 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002034 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002035 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002036 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002037 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002038 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002039 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002040 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002041
Owen Anderson825b72b2009-08-11 20:47:22 +00002042 if (ObjectVT == MVT::i32) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002043 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002044 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002045 if (Flags.isSExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00002046 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002047 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00002048 else if (Flags.isZExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00002049 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002050 DAG.getValueType(ObjectVT));
2051
Owen Anderson825b72b2009-08-11 20:47:22 +00002052 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002053 }
2054
Chris Lattnerc91a4752006-06-26 22:48:35 +00002055 ++GPR_idx;
2056 } else {
2057 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002058 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002059 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002060 // All int arguments reserve stack space in the Darwin ABI.
2061 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002062 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002063
Owen Anderson825b72b2009-08-11 20:47:22 +00002064 case MVT::f32:
2065 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002066 // Every 4 bytes of argument space consumes one of the GPRs available for
2067 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002068 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002069 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002070 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002071 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002072 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002073 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002074 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002075
Owen Anderson825b72b2009-08-11 20:47:22 +00002076 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002077 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002078 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002079 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002080
Dan Gohman98ca4f22009-08-05 01:29:28 +00002081 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002082 ++FPR_idx;
2083 } else {
2084 needsLoad = true;
2085 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002086
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002087 // All FP arguments reserve stack space in the Darwin ABI.
2088 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002089 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002090 case MVT::v4f32:
2091 case MVT::v4i32:
2092 case MVT::v8i16:
2093 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002094 // Note that vector arguments in registers don't reserve stack space,
2095 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002096 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002097 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002098 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002099 if (isVarArg) {
2100 while ((ArgOffset % 16) != 0) {
2101 ArgOffset += PtrByteSize;
2102 if (GPR_idx != Num_GPR_Regs)
2103 GPR_idx++;
2104 }
2105 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002106 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002107 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002108 ++VR_idx;
2109 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002110 if (!isVarArg && !isPPC64) {
2111 // Vectors go after all the nonvectors.
2112 CurArgOffset = VecArgOffset;
2113 VecArgOffset += 16;
2114 } else {
2115 // Vectors are aligned.
2116 ArgOffset = ((ArgOffset+15)/16)*16;
2117 CurArgOffset = ArgOffset;
2118 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002119 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002120 needsLoad = true;
2121 }
2122 break;
2123 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002124
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002125 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002126 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002127 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002128 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002129 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002130 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002131 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002132 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002133 false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002134 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002135
Dan Gohman98ca4f22009-08-05 01:29:28 +00002136 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002137 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002138
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002139 // Set the size that is at least reserved in caller of this function. Tail
2140 // call optimized function's reserved stack space needs to be aligned so that
2141 // taking the difference between two stack areas will result in an aligned
2142 // stack.
2143 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2144 // Add the Altivec parameters at the end, if needed.
2145 if (nAltivecParamsAtEnd) {
2146 MinReservedArea = ((MinReservedArea+15)/16)*16;
2147 MinReservedArea += 16*nAltivecParamsAtEnd;
2148 }
2149 MinReservedArea =
2150 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002151 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2152 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002153 getStackAlignment();
2154 unsigned AlignMask = TargetAlign-1;
2155 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2156 FI->setMinReservedArea(MinReservedArea);
2157
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002158 // If the function takes variable number of arguments, make a frame index for
2159 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002160 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002161 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002162
Dan Gohman1e93df62010-04-17 14:41:14 +00002163 FuncInfo->setVarArgsFrameIndex(
2164 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002165 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002166 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002167
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002168 // If this function is vararg, store any remaining integer argument regs
2169 // to their spots on the stack so that they may be loaded by deferencing the
2170 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002171 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002172 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002173
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002174 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002175 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002176 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002177 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002178
Dan Gohman98ca4f22009-08-05 01:29:28 +00002179 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002180 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2181 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002182 MemOps.push_back(Store);
2183 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002184 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002185 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002186 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002187 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002188
Dale Johannesen8419dd62008-03-07 20:27:40 +00002189 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002190 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002191 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002192
Dan Gohman98ca4f22009-08-05 01:29:28 +00002193 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002194}
2195
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002196/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002197/// linkage area for the Darwin ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002198static unsigned
2199CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2200 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002201 bool isVarArg,
2202 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002203 const SmallVectorImpl<ISD::OutputArg>
2204 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002205 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002206 unsigned &nAltivecParamsAtEnd) {
2207 // Count how many bytes are to be pushed on the stack, including the linkage
2208 // area, and parameter passing area. We start with 24/48 bytes, which is
2209 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002210 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002211 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002212 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2213
2214 // Add up all the space actually used.
2215 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2216 // they all go in registers, but we must reserve stack space for them for
2217 // possible use by the caller. In varargs or 64-bit calls, parameters are
2218 // assigned stack space in order, with padding so Altivec parameters are
2219 // 16-byte aligned.
2220 nAltivecParamsAtEnd = 0;
2221 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002222 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002223 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002224 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002225 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2226 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002227 if (!isVarArg && !isPPC64) {
2228 // Non-varargs Altivec parameters go after all the non-Altivec
2229 // parameters; handle those later so we know how much padding we need.
2230 nAltivecParamsAtEnd++;
2231 continue;
2232 }
2233 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2234 NumBytes = ((NumBytes+15)/16)*16;
2235 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002236 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002237 }
2238
2239 // Allow for Altivec parameters at the end, if needed.
2240 if (nAltivecParamsAtEnd) {
2241 NumBytes = ((NumBytes+15)/16)*16;
2242 NumBytes += 16*nAltivecParamsAtEnd;
2243 }
2244
2245 // The prolog code of the callee may store up to 8 GPR argument registers to
2246 // the stack, allowing va_start to index over them in memory if its varargs.
2247 // Because we cannot tell if this is needed on the caller side, we have to
2248 // conservatively assume that it is needed. As such, make sure we have at
2249 // least enough stack space for the caller to store the 8 GPRs.
2250 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002251 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002252
2253 // Tail call needs the stack to be aligned.
Dan Gohman1797ed52010-02-08 20:27:50 +00002254 if (CC==CallingConv::Fast && GuaranteedTailCallOpt) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002255 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002256 getStackAlignment();
2257 unsigned AlignMask = TargetAlign-1;
2258 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2259 }
2260
2261 return NumBytes;
2262}
2263
2264/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002265/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002266static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002267 unsigned ParamSize) {
2268
Dale Johannesenb60d5192009-11-24 01:09:07 +00002269 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002270
2271 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2272 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2273 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2274 // Remember only if the new adjustement is bigger.
2275 if (SPDiff < FI->getTailCallSPDelta())
2276 FI->setTailCallSPDelta(SPDiff);
2277
2278 return SPDiff;
2279}
2280
Dan Gohman98ca4f22009-08-05 01:29:28 +00002281/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2282/// for tail call optimization. Targets which want to do tail call
2283/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002284bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002285PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002286 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002287 bool isVarArg,
2288 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002289 SelectionDAG& DAG) const {
Dan Gohman1797ed52010-02-08 20:27:50 +00002290 if (!GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002291 return false;
2292
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002293 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002294 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002295 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002296
Dan Gohman98ca4f22009-08-05 01:29:28 +00002297 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002298 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002299 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2300 // Functions containing by val parameters are not supported.
2301 for (unsigned i = 0; i != Ins.size(); i++) {
2302 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2303 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002304 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002305
2306 // Non PIC/GOT tail calls are supported.
2307 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2308 return true;
2309
2310 // At the moment we can only do local tail calls (in same module, hidden
2311 // or protected) if we are generating PIC.
2312 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2313 return G->getGlobal()->hasHiddenVisibility()
2314 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002315 }
2316
2317 return false;
2318}
2319
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002320/// isCallCompatibleAddress - Return the immediate to use if the specified
2321/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002322static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002323 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2324 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002325
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002326 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002327 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
2328 (Addr << 6 >> 6) != Addr)
2329 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002330
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002331 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002332 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002333}
2334
Dan Gohman844731a2008-05-13 00:00:25 +00002335namespace {
2336
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002337struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002338 SDValue Arg;
2339 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002340 int FrameIdx;
2341
2342 TailCallArgumentInfo() : FrameIdx(0) {}
2343};
2344
Dan Gohman844731a2008-05-13 00:00:25 +00002345}
2346
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002347/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2348static void
2349StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002350 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002351 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002352 SmallVector<SDValue, 8> &MemOpChains,
2353 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002354 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002355 SDValue Arg = TailCallArgs[i].Arg;
2356 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002357 int FI = TailCallArgs[i].FrameIdx;
2358 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002359 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002360 MachinePointerInfo::getFixedStack(FI),
2361 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002362 }
2363}
2364
2365/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2366/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002367static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002368 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002369 SDValue Chain,
2370 SDValue OldRetAddr,
2371 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002372 int SPDiff,
2373 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002374 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002375 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002376 if (SPDiff) {
2377 // Calculate the new stack slot for the return address.
2378 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002379 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002380 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002381 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002382 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002383 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002384 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002385 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002386 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002387 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002388
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002389 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2390 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002391 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002392 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002393 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002394 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002395 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002396 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2397 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002398 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002399 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002400 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002401 }
2402 return Chain;
2403}
2404
2405/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2406/// the position of the argument.
2407static void
2408CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002409 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002410 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2411 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002412 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002413 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002414 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002415 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002416 TailCallArgumentInfo Info;
2417 Info.Arg = Arg;
2418 Info.FrameIdxOp = FIN;
2419 Info.FrameIdx = FI;
2420 TailCallArguments.push_back(Info);
2421}
2422
2423/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2424/// stack slot. Returns the chain as result and the loaded frame pointers in
2425/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002426SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002427 int SPDiff,
2428 SDValue Chain,
2429 SDValue &LROpOut,
2430 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002431 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00002432 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002433 if (SPDiff) {
2434 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00002435 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002436 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002437 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002438 false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002439 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002440
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002441 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
2442 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002443 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002444 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002445 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002446 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002447 Chain = SDValue(FPOpOut.getNode(), 1);
2448 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002449 }
2450 return Chain;
2451}
2452
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002453/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002454/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002455/// specified by the specific parameter attribute. The copy will be passed as
2456/// a byval function parameter.
2457/// Sometimes what we are copying is the end of a larger object, the part that
2458/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002459static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002460CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002461 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002462 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002463 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002464 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00002465 false, false, MachinePointerInfo(0),
2466 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002467}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002468
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002469/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2470/// tail calls.
2471static void
Dan Gohman475871a2008-07-27 21:46:04 +00002472LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2473 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002474 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002475 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00002476 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002477 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00002478 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002479 if (!isTailCall) {
2480 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002481 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002482 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002483 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002484 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002485 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002486 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002487 DAG.getConstant(ArgOffset, PtrVT));
2488 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00002489 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
2490 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002491 // Calculate and remember argument location.
2492 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2493 TailCallArguments);
2494}
2495
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002496static
2497void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
2498 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
2499 SDValue LROp, SDValue FPOp, bool isDarwinABI,
2500 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
2501 MachineFunction &MF = DAG.getMachineFunction();
2502
2503 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2504 // might overwrite each other in case of tail call optimization.
2505 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002506 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002507 InFlag = SDValue();
2508 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2509 MemOpChains2, dl);
2510 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002511 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002512 &MemOpChains2[0], MemOpChains2.size());
2513
2514 // Store the return address to the appropriate stack slot.
2515 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2516 isPPC64, isDarwinABI, dl);
2517
2518 // Emit callseq_end just before tailcall node.
2519 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2520 DAG.getIntPtrConstant(0, true), InFlag);
2521 InFlag = Chain.getValue(1);
2522}
2523
2524static
2525unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
2526 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
2527 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00002528 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002529 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002530
Chris Lattnerb9082582010-11-14 23:42:06 +00002531 bool isPPC64 = PPCSubTarget.isPPC64();
2532 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
2533
Owen Andersone50ed302009-08-10 22:56:29 +00002534 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002535 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002536 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002537
2538 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
2539
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002540 bool needIndirectCall = true;
2541 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002542 // If this is an absolute destination address, use the munged value.
2543 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002544 needIndirectCall = false;
2545 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002546
Chris Lattnerb9082582010-11-14 23:42:06 +00002547 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2548 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
2549 // Use indirect calls for ALL functions calls in JIT mode, since the
2550 // far-call stubs may be outside relocation limits for a BL instruction.
2551 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
2552 unsigned OpFlags = 0;
2553 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002554 (!PPCSubTarget.getTargetTriple().isMacOSX() ||
2555 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00002556 (G->getGlobal()->isDeclaration() ||
2557 G->getGlobal()->isWeakForLinker())) {
2558 // PC-relative references to external symbols should go through $stub,
2559 // unless we're building with the leopard linker or later, which
2560 // automatically synthesizes these stubs.
2561 OpFlags = PPCII::MO_DARWIN_STUB;
2562 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002563
Chris Lattnerb9082582010-11-14 23:42:06 +00002564 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
2565 // every direct call is) turn it into a TargetGlobalAddress /
2566 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002567 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00002568 Callee.getValueType(),
2569 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002570 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002571 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002572 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002573
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002574 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002575 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002576
Chris Lattnerb9082582010-11-14 23:42:06 +00002577 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002578 (!PPCSubTarget.getTargetTriple().isMacOSX() ||
2579 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002580 // PC-relative references to external symbols should go through $stub,
2581 // unless we're building with the leopard linker or later, which
2582 // automatically synthesizes these stubs.
2583 OpFlags = PPCII::MO_DARWIN_STUB;
2584 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002585
Chris Lattnerb9082582010-11-14 23:42:06 +00002586 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
2587 OpFlags);
2588 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002589 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002590
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002591 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002592 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2593 // to do the call, we can't use PPCISD::CALL.
2594 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002595
2596 if (isSVR4ABI && isPPC64) {
2597 // Function pointers in the 64-bit SVR4 ABI do not point to the function
2598 // entry point, but to the function descriptor (the function entry point
2599 // address is part of the function descriptor though).
2600 // The function descriptor is a three doubleword structure with the
2601 // following fields: function entry point, TOC base address and
2602 // environment pointer.
2603 // Thus for a call through a function pointer, the following actions need
2604 // to be performed:
2605 // 1. Save the TOC of the caller in the TOC save area of its stack
2606 // frame (this is done in LowerCall_Darwin()).
2607 // 2. Load the address of the function entry point from the function
2608 // descriptor.
2609 // 3. Load the TOC of the callee from the function descriptor into r2.
2610 // 4. Load the environment pointer from the function descriptor into
2611 // r11.
2612 // 5. Branch to the function entry point address.
2613 // 6. On return of the callee, the TOC of the caller needs to be
2614 // restored (this is done in FinishCall()).
2615 //
2616 // All those operations are flagged together to ensure that no other
2617 // operations can be scheduled in between. E.g. without flagging the
2618 // operations together, a TOC access in the caller could be scheduled
2619 // between the load of the callee TOC and the branch to the callee, which
2620 // results in the TOC access going through the TOC of the callee instead
2621 // of going through the TOC of the caller, which leads to incorrect code.
2622
2623 // Load the address of the function entry point from the function
2624 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002625 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002626 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
2627 InFlag.getNode() ? 3 : 2);
2628 Chain = LoadFuncPtr.getValue(1);
2629 InFlag = LoadFuncPtr.getValue(2);
2630
2631 // Load environment pointer into r11.
2632 // Offset of the environment pointer within the function descriptor.
2633 SDValue PtrOff = DAG.getIntPtrConstant(16);
2634
2635 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
2636 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
2637 InFlag);
2638 Chain = LoadEnvPtr.getValue(1);
2639 InFlag = LoadEnvPtr.getValue(2);
2640
2641 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
2642 InFlag);
2643 Chain = EnvVal.getValue(0);
2644 InFlag = EnvVal.getValue(1);
2645
2646 // Load TOC of the callee into r2. We are using a target-specific load
2647 // with r2 hard coded, because the result of a target-independent load
2648 // would never go directly into r2, since r2 is a reserved register (which
2649 // prevents the register allocator from allocating it), resulting in an
2650 // additional register being allocated and an unnecessary move instruction
2651 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002652 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002653 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
2654 Callee, InFlag);
2655 Chain = LoadTOCPtr.getValue(0);
2656 InFlag = LoadTOCPtr.getValue(1);
2657
2658 MTCTROps[0] = Chain;
2659 MTCTROps[1] = LoadFuncPtr;
2660 MTCTROps[2] = InFlag;
2661 }
2662
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002663 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
2664 2 + (InFlag.getNode() != 0));
2665 InFlag = Chain.getValue(1);
2666
2667 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00002668 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002669 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002670 Ops.push_back(Chain);
2671 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
2672 Callee.setNode(0);
2673 // Add CTR register as callee so a bctr can be emitted later.
2674 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00002675 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002676 }
2677
2678 // If this is a direct call, pass the chain and the callee.
2679 if (Callee.getNode()) {
2680 Ops.push_back(Chain);
2681 Ops.push_back(Callee);
2682 }
2683 // If this is a tail call add stack pointer delta.
2684 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002685 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002686
2687 // Add argument registers to the end of the list so that they are known live
2688 // into the call.
2689 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2690 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2691 RegsToPass[i].second.getValueType()));
2692
2693 return CallOpc;
2694}
2695
Dan Gohman98ca4f22009-08-05 01:29:28 +00002696SDValue
2697PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002698 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002699 const SmallVectorImpl<ISD::InputArg> &Ins,
2700 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002701 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002702
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002703 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002704 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2705 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002706 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002707
2708 // Copy all of the result registers out of their specified physreg.
2709 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2710 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002711 EVT VT = VA.getValVT();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002712 assert(VA.isRegLoc() && "Can only return in registers!");
2713 Chain = DAG.getCopyFromReg(Chain, dl,
2714 VA.getLocReg(), VT, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002715 InVals.push_back(Chain.getValue(0));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002716 InFlag = Chain.getValue(2);
2717 }
2718
Dan Gohman98ca4f22009-08-05 01:29:28 +00002719 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002720}
2721
Dan Gohman98ca4f22009-08-05 01:29:28 +00002722SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002723PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
2724 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002725 SelectionDAG &DAG,
2726 SmallVector<std::pair<unsigned, SDValue>, 8>
2727 &RegsToPass,
2728 SDValue InFlag, SDValue Chain,
2729 SDValue &Callee,
2730 int SPDiff, unsigned NumBytes,
2731 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00002732 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002733 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002734 SmallVector<SDValue, 8> Ops;
2735 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
2736 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002737 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002738
2739 // When performing tail call optimization the callee pops its arguments off
2740 // the stack. Account for this here so these bytes can be pushed back on in
2741 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2742 int BytesCalleePops =
Dan Gohman1797ed52010-02-08 20:27:50 +00002743 (CallConv==CallingConv::Fast && GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002744
2745 if (InFlag.getNode())
2746 Ops.push_back(InFlag);
2747
2748 // Emit tail call.
2749 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002750 // If this is the first return lowered for this function, add the regs
2751 // to the liveout set for the function.
2752 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
2753 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002754 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2755 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002756 CCInfo.AnalyzeCallResult(Ins, RetCC_PPC);
2757 for (unsigned i = 0; i != RVLocs.size(); ++i)
2758 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2759 }
2760
2761 assert(((Callee.getOpcode() == ISD::Register &&
2762 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
2763 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2764 Callee.getOpcode() == ISD::TargetGlobalAddress ||
2765 isa<ConstantSDNode>(Callee)) &&
2766 "Expecting an global address, external symbol, absolute value or register");
2767
Owen Anderson825b72b2009-08-11 20:47:22 +00002768 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002769 }
2770
2771 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
2772 InFlag = Chain.getValue(1);
2773
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002774 // Add a NOP immediately after the branch instruction when using the 64-bit
2775 // SVR4 ABI. At link time, if caller and callee are in a different module and
2776 // thus have a different TOC, the call will be replaced with a call to a stub
2777 // function which saves the current TOC, loads the TOC of the callee and
2778 // branches to the callee. The NOP will be replaced with a load instruction
2779 // which restores the TOC of the caller from the TOC save slot of the current
2780 // stack frame. If caller and callee belong to the same module (and have the
2781 // same TOC), the NOP will remain unchanged.
2782 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002783 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002784 if (CallOpc == PPCISD::BCTRL_SVR4) {
2785 // This is a call through a function pointer.
2786 // Restore the caller TOC from the save area into R2.
2787 // See PrepareCall() for more information about calls through function
2788 // pointers in the 64-bit SVR4 ABI.
2789 // We are using a target-specific load with r2 hard coded, because the
2790 // result of a target-independent load would never go directly into r2,
2791 // since r2 is a reserved register (which prevents the register allocator
2792 // from allocating it), resulting in an additional register being
2793 // allocated and an unnecessary move instruction being generated.
2794 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
2795 InFlag = Chain.getValue(1);
2796 } else {
2797 // Otherwise insert NOP.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002798 InFlag = DAG.getNode(PPCISD::NOP, dl, MVT::Glue, InFlag);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002799 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002800 }
2801
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002802 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2803 DAG.getIntPtrConstant(BytesCalleePops, true),
2804 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002805 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002806 InFlag = Chain.getValue(1);
2807
Dan Gohman98ca4f22009-08-05 01:29:28 +00002808 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2809 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002810}
2811
Dan Gohman98ca4f22009-08-05 01:29:28 +00002812SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002813PPCTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002814 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00002815 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002816 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002817 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002818 const SmallVectorImpl<ISD::InputArg> &Ins,
2819 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002820 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002821 if (isTailCall)
2822 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
2823 Ins, DAG);
2824
Chris Lattnerb9082582010-11-14 23:42:06 +00002825 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002826 return LowerCall_SVR4(Chain, Callee, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00002827 isTailCall, Outs, OutVals, Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002828 dl, DAG, InVals);
Chris Lattnerb9082582010-11-14 23:42:06 +00002829
2830 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
2831 isTailCall, Outs, OutVals, Ins,
2832 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002833}
2834
2835SDValue
2836PPCTargetLowering::LowerCall_SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002837 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002838 bool isTailCall,
2839 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002840 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002841 const SmallVectorImpl<ISD::InputArg> &Ins,
2842 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002843 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002844 // See PPCTargetLowering::LowerFormalArguments_SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002845 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002846
Dan Gohman98ca4f22009-08-05 01:29:28 +00002847 assert((CallConv == CallingConv::C ||
2848 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00002849
Tilmann Schellerffd02002009-07-03 06:45:56 +00002850 unsigned PtrByteSize = 4;
2851
2852 MachineFunction &MF = DAG.getMachineFunction();
2853
2854 // Mark this function as potentially containing a function that contains a
2855 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2856 // and restoring the callers stack pointer in this functions epilog. This is
2857 // done because by tail calling the called function might overwrite the value
2858 // in this function's (MF) stack pointer stack slot 0(SP).
Dan Gohman1797ed52010-02-08 20:27:50 +00002859 if (GuaranteedTailCallOpt && CallConv==CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00002860 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002861
Tilmann Schellerffd02002009-07-03 06:45:56 +00002862 // Count how many bytes are to be pushed on the stack, including the linkage
2863 // area, parameter list area and the part of the local variable space which
2864 // contains copies of aggregates which are passed by value.
2865
2866 // Assign locations to all of the outgoing arguments.
2867 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002868 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2869 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002870
2871 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002872 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002873
2874 if (isVarArg) {
2875 // Handle fixed and variable vector arguments differently.
2876 // Fixed vector arguments go into registers as long as registers are
2877 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002878 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002879
Tilmann Schellerffd02002009-07-03 06:45:56 +00002880 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00002881 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002882 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002883 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002884
Dan Gohman98ca4f22009-08-05 01:29:28 +00002885 if (Outs[i].IsFixed) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002886 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
2887 CCInfo);
2888 } else {
2889 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
2890 ArgFlags, CCInfo);
2891 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002892
Tilmann Schellerffd02002009-07-03 06:45:56 +00002893 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00002894#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00002895 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00002896 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00002897#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002898 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002899 }
2900 }
2901 } else {
2902 // All arguments are treated the same.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002903 CCInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002904 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002905
Tilmann Schellerffd02002009-07-03 06:45:56 +00002906 // Assign locations to all of the outgoing aggregate by value arguments.
2907 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002908 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2909 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002910
2911 // Reserve stack space for the allocations in CCInfo.
2912 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2913
Dan Gohman98ca4f22009-08-05 01:29:28 +00002914 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002915
2916 // Size of the linkage area, parameter list area and the part of the local
2917 // space variable where copies of aggregates which are passed by value are
2918 // stored.
2919 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002920
Tilmann Schellerffd02002009-07-03 06:45:56 +00002921 // Calculate by how many bytes the stack has to be adjusted in case of tail
2922 // call optimization.
2923 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
2924
2925 // Adjust the stack pointer for the new arguments...
2926 // These operations are automatically eliminated by the prolog/epilog pass
2927 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
2928 SDValue CallSeqStart = Chain;
2929
2930 // Load the return address and frame pointer so it can be moved somewhere else
2931 // later.
2932 SDValue LROp, FPOp;
2933 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
2934 dl);
2935
2936 // Set up a copy of the stack pointer for use loading and storing any
2937 // arguments that may not fit in the registers available for argument
2938 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00002939 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002940
Tilmann Schellerffd02002009-07-03 06:45:56 +00002941 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2942 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
2943 SmallVector<SDValue, 8> MemOpChains;
2944
2945 // Walk the register/memloc assignments, inserting copies/loads.
2946 for (unsigned i = 0, j = 0, e = ArgLocs.size();
2947 i != e;
2948 ++i) {
2949 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002950 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002951 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002952
Tilmann Schellerffd02002009-07-03 06:45:56 +00002953 if (Flags.isByVal()) {
2954 // Argument is an aggregate which is passed by value, thus we need to
2955 // create a copy of it in the local variable space of the current stack
2956 // frame (which is the stack frame of the caller) and pass the address of
2957 // this copy to the callee.
2958 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
2959 CCValAssign &ByValVA = ByValArgLocs[j++];
2960 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002961
Tilmann Schellerffd02002009-07-03 06:45:56 +00002962 // Memory reserved in the local variable space of the callers stack frame.
2963 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002964
Tilmann Schellerffd02002009-07-03 06:45:56 +00002965 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
2966 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002967
Tilmann Schellerffd02002009-07-03 06:45:56 +00002968 // Create a copy of the argument in the local area of the current
2969 // stack frame.
2970 SDValue MemcpyCall =
2971 CreateCopyOfByValArgument(Arg, PtrOff,
2972 CallSeqStart.getNode()->getOperand(0),
2973 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002974
Tilmann Schellerffd02002009-07-03 06:45:56 +00002975 // This must go outside the CALLSEQ_START..END.
2976 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
2977 CallSeqStart.getNode()->getOperand(1));
2978 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
2979 NewCallSeqStart.getNode());
2980 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002981
Tilmann Schellerffd02002009-07-03 06:45:56 +00002982 // Pass the address of the aggregate copy on the stack either in a
2983 // physical register or in the parameter list area of the current stack
2984 // frame to the callee.
2985 Arg = PtrOff;
2986 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002987
Tilmann Schellerffd02002009-07-03 06:45:56 +00002988 if (VA.isRegLoc()) {
2989 // Put argument in a physical register.
2990 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2991 } else {
2992 // Put argument in the parameter list area of the current stack frame.
2993 assert(VA.isMemLoc());
2994 unsigned LocMemOffset = VA.getLocMemOffset();
2995
2996 if (!isTailCall) {
2997 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
2998 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
2999
3000 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003001 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003002 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003003 } else {
3004 // Calculate and remember argument location.
3005 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3006 TailCallArguments);
3007 }
3008 }
3009 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003010
Tilmann Schellerffd02002009-07-03 06:45:56 +00003011 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003012 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003013 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003014
Eli Friedman4e3adfd2011-06-14 22:16:20 +00003015 // Set CR6 to true if this is a vararg call.
3016 if (isVarArg) {
3017 SDValue SetCR(DAG.getMachineNode(PPC::CRSET, dl, MVT::i32), 0);
3018 RegsToPass.push_back(std::make_pair(unsigned(PPC::CR1EQ), SetCR));
3019 }
3020
Tilmann Schellerffd02002009-07-03 06:45:56 +00003021 // Build a sequence of copy-to-reg nodes chained together with token chain
3022 // and flag operands which copy the outgoing args into the appropriate regs.
3023 SDValue InFlag;
3024 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3025 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3026 RegsToPass[i].second, InFlag);
3027 InFlag = Chain.getValue(1);
3028 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003029
Chris Lattnerb9082582010-11-14 23:42:06 +00003030 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003031 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3032 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003033
Dan Gohman98ca4f22009-08-05 01:29:28 +00003034 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3035 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3036 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003037}
3038
Dan Gohman98ca4f22009-08-05 01:29:28 +00003039SDValue
3040PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003041 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003042 bool isTailCall,
3043 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003044 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003045 const SmallVectorImpl<ISD::InputArg> &Ins,
3046 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003047 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003048
3049 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00003050
Owen Andersone50ed302009-08-10 22:56:29 +00003051 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003052 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003053 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00003054
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003055 MachineFunction &MF = DAG.getMachineFunction();
3056
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003057 // Mark this function as potentially containing a function that contains a
3058 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3059 // and restoring the callers stack pointer in this functions epilog. This is
3060 // done because by tail calling the called function might overwrite the value
3061 // in this function's (MF) stack pointer stack slot 0(SP).
Dan Gohman1797ed52010-02-08 20:27:50 +00003062 if (GuaranteedTailCallOpt && CallConv==CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003063 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3064
3065 unsigned nAltivecParamsAtEnd = 0;
3066
Chris Lattnerabde4602006-05-16 22:56:08 +00003067 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00003068 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003069 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003070 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00003071 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00003072 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003073 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00003074
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003075 // Calculate by how many bytes the stack has to be adjusted in case of tail
3076 // call optimization.
3077 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00003078
Dan Gohman98ca4f22009-08-05 01:29:28 +00003079 // To protect arguments on the stack from being clobbered in a tail call,
3080 // force all the loads to happen before doing any other lowering.
3081 if (isTailCall)
3082 Chain = DAG.getStackArgumentTokenFactor(Chain);
3083
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003084 // Adjust the stack pointer for the new arguments...
3085 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00003086 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00003087 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00003088
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003089 // Load the return address and frame pointer so it can be move somewhere else
3090 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00003091 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003092 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3093 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003094
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003095 // Set up a copy of the stack pointer for use loading and storing any
3096 // arguments that may not fit in the registers available for argument
3097 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00003098 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003099 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003100 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003101 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003102 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00003103
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003104 // Figure out which arguments are going to go in registers, and which in
3105 // memory. Also, if this is a vararg function, floating point operations
3106 // must be stored to our stack, and loaded into integer regs as well, if
3107 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003108 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003109 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00003110
Chris Lattnerc91a4752006-06-26 22:48:35 +00003111 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00003112 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
3113 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
3114 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00003115 static const unsigned GPR_64[] = { // 64-bit registers.
3116 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3117 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3118 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003119 static const unsigned *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00003120
Chris Lattner9a2a4972006-05-17 06:01:33 +00003121 static const unsigned VR[] = {
3122 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3123 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3124 };
Owen Anderson718cb662007-09-07 04:06:50 +00003125 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003126 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003127 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00003128
Chris Lattnerc91a4752006-06-26 22:48:35 +00003129 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
3130
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003131 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003132 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3133
Dan Gohman475871a2008-07-27 21:46:04 +00003134 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00003135 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003136 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003137 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003138
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003139 // PtrOff will be used to store the current argument to the stack if a
3140 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00003141 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00003142
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003143 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003144
Dale Johannesen39355f92009-02-04 02:34:38 +00003145 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003146
3147 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00003148 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00003149 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3150 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00003151 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003152 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003153
Dale Johannesen8419dd62008-03-07 20:27:40 +00003154 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sands276dcbd2008-03-21 09:14:45 +00003155 if (Flags.isByVal()) {
3156 unsigned Size = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00003157 if (Size==1 || Size==2) {
3158 // Very small objects are passed right-justified.
3159 // Everything else is passed left-justified.
Owen Anderson825b72b2009-08-11 20:47:22 +00003160 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003161 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00003162 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00003163 MachinePointerInfo(), VT,
3164 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003165 MemOpChains.push_back(Load.getValue(1));
3166 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003167
3168 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003169 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00003170 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003171 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Dan Gohman475871a2008-07-27 21:46:04 +00003172 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Scott Michelfdc40a02009-02-17 22:15:04 +00003173 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003174 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003175 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003176 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003177 CallSeqStart.getNode()->getOperand(1));
Gabor Greif93c53e52008-08-31 15:37:04 +00003178 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3179 NewCallSeqStart.getNode());
Dale Johannesen8419dd62008-03-07 20:27:40 +00003180 Chain = CallSeqStart = NewCallSeqStart;
3181 ArgOffset += PtrByteSize;
3182 }
3183 continue;
3184 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003185 // Copy entire object into memory. There are cases where gcc-generated
3186 // code assumes it is there, even if it could be put entirely into
3187 // registers. (This is not what the doc says.)
Dan Gohman475871a2008-07-27 21:46:04 +00003188 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00003189 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003190 Flags, DAG, dl);
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003191 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003192 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003193 CallSeqStart.getNode()->getOperand(1));
3194 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), NewCallSeqStart.getNode());
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003195 Chain = CallSeqStart = NewCallSeqStart;
3196 // And copy the pieces of it that fit into registers.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003197 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00003198 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003199 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003200 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003201 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3202 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003203 false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00003204 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003205 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003206 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003207 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003208 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003209 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003210 }
3211 }
3212 continue;
3213 }
3214
Owen Anderson825b72b2009-08-11 20:47:22 +00003215 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003216 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003217 case MVT::i32:
3218 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003219 if (GPR_idx != NumGPRs) {
3220 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003221 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003222 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3223 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003224 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003225 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003226 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003227 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003228 case MVT::f32:
3229 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003230 if (FPR_idx != NumFPRs) {
3231 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3232
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003233 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00003234 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3235 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003236 MemOpChains.push_back(Store);
3237
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003238 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00003239 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003240 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3241 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003242 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003243 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003244 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003245 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00003246 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003247 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003248 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3249 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003250 false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003251 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003252 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00003253 }
3254 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003255 // If we have any FPRs remaining, we may also have GPRs remaining.
3256 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
3257 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003258 if (GPR_idx != NumGPRs)
3259 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00003260 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003261 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
3262 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00003263 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003264 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003265 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3266 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003267 TailCallArguments, dl);
Chris Lattnerabde4602006-05-16 22:56:08 +00003268 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003269 if (isPPC64)
3270 ArgOffset += 8;
3271 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003272 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003273 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003274 case MVT::v4f32:
3275 case MVT::v4i32:
3276 case MVT::v8i16:
3277 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00003278 if (isVarArg) {
3279 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00003280 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00003281 // V registers; in fact gcc does this only for arguments that are
3282 // prototyped, not for those that match the ... We do it for all
3283 // arguments, seems to work.
3284 while (ArgOffset % 16 !=0) {
3285 ArgOffset += PtrByteSize;
3286 if (GPR_idx != NumGPRs)
3287 GPR_idx++;
3288 }
3289 // We could elide this store in the case where the object fits
3290 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00003291 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00003292 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00003293 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3294 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003295 MemOpChains.push_back(Store);
3296 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003297 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003298 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003299 false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003300 MemOpChains.push_back(Load.getValue(1));
3301 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3302 }
3303 ArgOffset += 16;
3304 for (unsigned i=0; i<16; i+=PtrByteSize) {
3305 if (GPR_idx == NumGPRs)
3306 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00003307 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00003308 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003309 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003310 false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003311 MemOpChains.push_back(Load.getValue(1));
3312 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3313 }
3314 break;
3315 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003316
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003317 // Non-varargs Altivec params generally go in registers, but have
3318 // stack space allocated at the end.
3319 if (VR_idx != NumVRs) {
3320 // Doesn't have GPR space allocated.
3321 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3322 } else if (nAltivecParamsAtEnd==0) {
3323 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003324 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3325 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003326 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00003327 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00003328 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003329 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00003330 }
Chris Lattnerabde4602006-05-16 22:56:08 +00003331 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003332 // If all Altivec parameters fit in registers, as they usually do,
3333 // they get stack space following the non-Altivec parameters. We
3334 // don't track this here because nobody below needs it.
3335 // If there are more Altivec parameters than fit in registers emit
3336 // the stores here.
3337 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
3338 unsigned j = 0;
3339 // Offset is aligned; skip 1st 12 params which go in V registers.
3340 ArgOffset = ((ArgOffset+15)/16)*16;
3341 ArgOffset += 12*16;
3342 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003343 SDValue Arg = OutVals[i];
3344 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00003345 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
3346 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003347 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00003348 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003349 // We are emitting Altivec params in order.
3350 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3351 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003352 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003353 ArgOffset += 16;
3354 }
3355 }
3356 }
3357 }
3358
Chris Lattner9a2a4972006-05-17 06:01:33 +00003359 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003360 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00003361 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00003362
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003363 // Check if this is an indirect call (MTCTR/BCTRL).
3364 // See PrepareCall() for more information about calls through function
3365 // pointers in the 64-bit SVR4 ABI.
3366 if (!isTailCall && isPPC64 && PPCSubTarget.isSVR4ABI() &&
3367 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3368 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3369 !isBLACompatibleAddress(Callee, DAG)) {
3370 // Load r2 into a virtual register and store it to the TOC save area.
3371 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
3372 // TOC save area offset.
3373 SDValue PtrOff = DAG.getIntPtrConstant(40);
3374 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattner6229d0a2010-09-21 18:41:36 +00003375 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003376 false, false, 0);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003377 }
3378
Dale Johannesenf7b73042010-03-09 20:15:42 +00003379 // On Darwin, R12 must contain the address of an indirect callee. This does
3380 // not mean the MTCTR instruction must use R12; it's easier to model this as
3381 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003382 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00003383 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3384 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3385 !isBLACompatibleAddress(Callee, DAG))
3386 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
3387 PPC::R12), Callee));
3388
Chris Lattner9a2a4972006-05-17 06:01:33 +00003389 // Build a sequence of copy-to-reg nodes chained together with token chain
3390 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00003391 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00003392 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003393 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00003394 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003395 InFlag = Chain.getValue(1);
3396 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003397
Chris Lattnerb9082582010-11-14 23:42:06 +00003398 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003399 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
3400 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003401
Dan Gohman98ca4f22009-08-05 01:29:28 +00003402 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3403 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3404 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00003405}
3406
Dan Gohman98ca4f22009-08-05 01:29:28 +00003407SDValue
3408PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003409 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003410 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003411 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00003412 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003413
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003414 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003415 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
3416 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003417 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00003418
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003419 // If this is the first return lowered for this function, add the regs to the
3420 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00003421 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003422 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00003423 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003424 }
3425
Dan Gohman475871a2008-07-27 21:46:04 +00003426 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00003427
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003428 // Copy the result values into the output registers.
3429 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3430 CCValAssign &VA = RVLocs[i];
3431 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003432 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00003433 OutVals[i], Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003434 Flag = Chain.getValue(1);
3435 }
3436
Gabor Greifba36cb52008-08-28 21:40:38 +00003437 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003438 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003439 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003440 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00003441}
3442
Dan Gohman475871a2008-07-27 21:46:04 +00003443SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003444 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00003445 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003446 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003447
Jim Laskeyefc7e522006-12-04 22:04:42 +00003448 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003449 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00003450
3451 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003452 bool isPPC64 = Subtarget.isPPC64();
3453 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00003454 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003455
3456 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00003457 SDValue Chain = Op.getOperand(0);
3458 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003459
Jim Laskeyefc7e522006-12-04 22:04:42 +00003460 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003461 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
3462 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003463 false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003464
Jim Laskeyefc7e522006-12-04 22:04:42 +00003465 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003466 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00003467
Jim Laskeyefc7e522006-12-04 22:04:42 +00003468 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003469 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003470 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003471}
3472
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003473
3474
Dan Gohman475871a2008-07-27 21:46:04 +00003475SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003476PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003477 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003478 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003479 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003480 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003481
3482 // Get current frame pointer save index. The users of this index will be
3483 // primarily DYNALLOC instructions.
3484 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3485 int RASI = FI->getReturnAddrSaveIndex();
3486
3487 // If the frame pointer save index hasn't been defined yet.
3488 if (!RASI) {
3489 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003490 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003491 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003492 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003493 // Save the result.
3494 FI->setReturnAddrSaveIndex(RASI);
3495 }
3496 return DAG.getFrameIndex(RASI, PtrVT);
3497}
3498
Dan Gohman475871a2008-07-27 21:46:04 +00003499SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003500PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
3501 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003502 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003503 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003504 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003505
3506 // Get current frame pointer save index. The users of this index will be
3507 // primarily DYNALLOC instructions.
3508 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3509 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003510
Jim Laskey2f616bf2006-11-16 22:43:37 +00003511 // If the frame pointer save index hasn't been defined yet.
3512 if (!FPSI) {
3513 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003514 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003515 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00003516
Jim Laskey2f616bf2006-11-16 22:43:37 +00003517 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003518 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003519 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00003520 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003521 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003522 return DAG.getFrameIndex(FPSI, PtrVT);
3523}
Jim Laskey2f616bf2006-11-16 22:43:37 +00003524
Dan Gohman475871a2008-07-27 21:46:04 +00003525SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003526 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003527 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003528 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00003529 SDValue Chain = Op.getOperand(0);
3530 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003531 DebugLoc dl = Op.getDebugLoc();
3532
Jim Laskey2f616bf2006-11-16 22:43:37 +00003533 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003534 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003535 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00003536 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00003537 DAG.getConstant(0, PtrVT), Size);
3538 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00003539 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003540 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00003541 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00003542 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00003543 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003544}
3545
Chris Lattner1a635d62006-04-14 06:01:58 +00003546/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
3547/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00003548SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00003549 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003550 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
3551 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00003552 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003553
Chris Lattner1a635d62006-04-14 06:01:58 +00003554 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00003555
Chris Lattner1a635d62006-04-14 06:01:58 +00003556 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00003557 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003558
Owen Andersone50ed302009-08-10 22:56:29 +00003559 EVT ResVT = Op.getValueType();
3560 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003561 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3562 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00003563 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003564
Chris Lattner1a635d62006-04-14 06:01:58 +00003565 // If the RHS of the comparison is a 0.0, we don't need to do the
3566 // subtraction at all.
3567 if (isFloatingPointZero(RHS))
3568 switch (CC) {
3569 default: break; // SETUO etc aren't handled by fsel.
3570 case ISD::SETULT:
3571 case ISD::SETLT:
3572 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003573 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003574 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003575 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3576 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003577 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003578 case ISD::SETUGT:
3579 case ISD::SETGT:
3580 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003581 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003582 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003583 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3584 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003585 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003586 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003587 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003588
Dan Gohman475871a2008-07-27 21:46:04 +00003589 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00003590 switch (CC) {
3591 default: break; // SETUO etc aren't handled by fsel.
3592 case ISD::SETULT:
3593 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00003594 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003595 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3596 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003597 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003598 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003599 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00003600 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003601 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3602 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003603 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003604 case ISD::SETUGT:
3605 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00003606 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003607 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3608 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003609 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003610 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003611 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00003612 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003613 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3614 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003615 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003616 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00003617 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00003618}
3619
Chris Lattner1f873002007-11-28 18:44:47 +00003620// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003621SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003622 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003623 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00003624 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00003625 if (Src.getValueType() == MVT::f32)
3626 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003627
Dan Gohman475871a2008-07-27 21:46:04 +00003628 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00003629 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003630 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003631 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003632 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003633 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00003634 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003635 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003636 case MVT::i64:
3637 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003638 break;
3639 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00003640
Chris Lattner1a635d62006-04-14 06:01:58 +00003641 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00003642 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003643
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003644 // Emit a store to the stack slot.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003645 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
3646 MachinePointerInfo(), false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003647
3648 // Result is a load from the stack slot. If loading 4 bytes, make sure to
3649 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00003650 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00003651 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003652 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003653 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003654 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003655}
3656
Dan Gohmand858e902010-04-17 15:26:15 +00003657SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
3658 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003659 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00003660 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00003661 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00003662 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00003663
Owen Anderson825b72b2009-08-11 20:47:22 +00003664 if (Op.getOperand(0).getValueType() == MVT::i64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003665 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003666 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
3667 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00003668 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003669 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003670 return FP;
3671 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003672
Owen Anderson825b72b2009-08-11 20:47:22 +00003673 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00003674 "Unhandled SINT_TO_FP type in custom expander!");
3675 // Since we only generate this in 64-bit mode, we can take advantage of
3676 // 64-bit registers. In particular, sign extend the input value into the
3677 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
3678 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003679 MachineFunction &MF = DAG.getMachineFunction();
3680 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00003681 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00003682 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00003683 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00003684
Owen Anderson825b72b2009-08-11 20:47:22 +00003685 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00003686 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00003687
Chris Lattner1a635d62006-04-14 06:01:58 +00003688 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003689 MachineMemOperand *MMO =
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003690 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +00003691 MachineMemOperand::MOStore, 8, 8);
Dan Gohmanc76909a2009-09-25 20:36:54 +00003692 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
3693 SDValue Store =
3694 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
3695 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00003696 // Load the value as a double.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003697 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, MachinePointerInfo(),
3698 false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003699
Chris Lattner1a635d62006-04-14 06:01:58 +00003700 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00003701 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
3702 if (Op.getValueType() == MVT::f32)
3703 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003704 return FP;
3705}
3706
Dan Gohmand858e902010-04-17 15:26:15 +00003707SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
3708 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003709 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003710 /*
3711 The rounding mode is in bits 30:31 of FPSR, and has the following
3712 settings:
3713 00 Round to nearest
3714 01 Round to 0
3715 10 Round to +inf
3716 11 Round to -inf
3717
3718 FLT_ROUNDS, on the other hand, expects the following:
3719 -1 Undefined
3720 0 Round to 0
3721 1 Round to nearest
3722 2 Round to +inf
3723 3 Round to -inf
3724
3725 To perform the conversion, we do:
3726 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
3727 */
3728
3729 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00003730 EVT VT = Op.getValueType();
3731 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3732 std::vector<EVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00003733 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003734
3735 // Save FP Control Word to register
Owen Anderson825b72b2009-08-11 20:47:22 +00003736 NodeTys.push_back(MVT::f64); // return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003737 NodeTys.push_back(MVT::Glue); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00003738 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003739
3740 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00003741 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00003742 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003743 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003744 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003745
3746 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00003747 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003748 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003749 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003750 false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003751
3752 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00003753 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003754 DAG.getNode(ISD::AND, dl, MVT::i32,
3755 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00003756 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003757 DAG.getNode(ISD::SRL, dl, MVT::i32,
3758 DAG.getNode(ISD::AND, dl, MVT::i32,
3759 DAG.getNode(ISD::XOR, dl, MVT::i32,
3760 CWD, DAG.getConstant(3, MVT::i32)),
3761 DAG.getConstant(3, MVT::i32)),
3762 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003763
Dan Gohman475871a2008-07-27 21:46:04 +00003764 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00003765 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003766
Duncan Sands83ec4b62008-06-06 12:08:01 +00003767 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00003768 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003769}
3770
Dan Gohmand858e902010-04-17 15:26:15 +00003771SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003772 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003773 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003774 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003775 assert(Op.getNumOperands() == 3 &&
3776 VT == Op.getOperand(1).getValueType() &&
3777 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003778
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003779 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003780 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003781 SDValue Lo = Op.getOperand(0);
3782 SDValue Hi = Op.getOperand(1);
3783 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003784 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003785
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003786 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003787 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003788 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
3789 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
3790 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
3791 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003792 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003793 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
3794 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3795 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003796 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003797 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003798}
3799
Dan Gohmand858e902010-04-17 15:26:15 +00003800SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003801 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003802 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003803 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003804 assert(Op.getNumOperands() == 3 &&
3805 VT == Op.getOperand(1).getValueType() &&
3806 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003807
Dan Gohman9ed06db2008-03-07 20:36:53 +00003808 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003809 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003810 SDValue Lo = Op.getOperand(0);
3811 SDValue Hi = Op.getOperand(1);
3812 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003813 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003814
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003815 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003816 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003817 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3818 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3819 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3820 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003821 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003822 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
3823 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3824 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003825 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003826 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003827}
3828
Dan Gohmand858e902010-04-17 15:26:15 +00003829SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003830 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003831 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003832 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003833 assert(Op.getNumOperands() == 3 &&
3834 VT == Op.getOperand(1).getValueType() &&
3835 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003836
Dan Gohman9ed06db2008-03-07 20:36:53 +00003837 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00003838 SDValue Lo = Op.getOperand(0);
3839 SDValue Hi = Op.getOperand(1);
3840 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003841 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003842
Dale Johannesenf5d97892009-02-04 01:48:28 +00003843 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003844 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00003845 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3846 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3847 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3848 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003849 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00003850 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
3851 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
3852 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003853 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00003854 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003855 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003856}
3857
3858//===----------------------------------------------------------------------===//
3859// Vector related lowering.
3860//
3861
Chris Lattner4a998b92006-04-17 06:00:21 +00003862/// BuildSplatI - Build a canonical splati of Val with an element size of
3863/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00003864static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00003865 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00003866 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00003867
Owen Andersone50ed302009-08-10 22:56:29 +00003868 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00003869 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00003870 };
Chris Lattner70fa4932006-12-01 01:45:39 +00003871
Owen Anderson825b72b2009-08-11 20:47:22 +00003872 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003873
Chris Lattner70fa4932006-12-01 01:45:39 +00003874 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
3875 if (Val == -1)
3876 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00003877
Owen Andersone50ed302009-08-10 22:56:29 +00003878 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003879
Chris Lattner4a998b92006-04-17 06:00:21 +00003880 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00003881 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003882 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003883 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00003884 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
3885 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003886 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003887}
3888
Chris Lattnere7c768e2006-04-18 03:24:30 +00003889/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00003890/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003891static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00003892 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003893 EVT DestVT = MVT::Other) {
3894 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003895 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003896 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00003897}
3898
Chris Lattnere7c768e2006-04-18 03:24:30 +00003899/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
3900/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003901static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00003902 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00003903 DebugLoc dl, EVT DestVT = MVT::Other) {
3904 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003905 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003906 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00003907}
3908
3909
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003910/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
3911/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00003912static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00003913 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003914 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003915 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
3916 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00003917
Nate Begeman9008ca62009-04-27 18:41:29 +00003918 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003919 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003920 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00003921 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003922 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003923}
3924
Chris Lattnerf1b47082006-04-14 05:19:18 +00003925// If this is a case we can't handle, return null and let the default
3926// expansion code take care of it. If we CAN select this case, and if it
3927// selects to a single instruction, return Op. Otherwise, if we can codegen
3928// this case more efficiently than a constant pool load, lower it to the
3929// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00003930SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
3931 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00003932 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003933 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
3934 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00003935
Bob Wilson24e338e2009-03-02 23:24:16 +00003936 // Check if this is a splat of a constant value.
3937 APInt APSplatBits, APSplatUndef;
3938 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003939 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00003940 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00003941 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00003942 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00003943
Bob Wilsonf2950b02009-03-03 19:26:27 +00003944 unsigned SplatBits = APSplatBits.getZExtValue();
3945 unsigned SplatUndef = APSplatUndef.getZExtValue();
3946 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00003947
Bob Wilsonf2950b02009-03-03 19:26:27 +00003948 // First, handle single instruction cases.
3949
3950 // All zeros?
3951 if (SplatBits == 0) {
3952 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00003953 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
3954 SDValue Z = DAG.getConstant(0, MVT::i32);
3955 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003956 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003957 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003958 return Op;
3959 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00003960
Bob Wilsonf2950b02009-03-03 19:26:27 +00003961 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
3962 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
3963 (32-SplatBitSize));
3964 if (SextVal >= -16 && SextVal <= 15)
3965 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00003966
3967
Bob Wilsonf2950b02009-03-03 19:26:27 +00003968 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00003969
Bob Wilsonf2950b02009-03-03 19:26:27 +00003970 // If this value is in the range [-32,30] and is even, use:
3971 // tmp = VSPLTI[bhw], result = add tmp, tmp
3972 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003973 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003974 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003975 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003976 }
3977
3978 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
3979 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
3980 // for fneg/fabs.
3981 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
3982 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00003983 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003984
3985 // Make the VSLW intrinsic, computing 0x8000_0000.
3986 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
3987 OnesV, DAG, dl);
3988
3989 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00003990 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003991 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003992 }
3993
3994 // Check to see if this is a wide variety of vsplti*, binop self cases.
3995 static const signed char SplatCsts[] = {
3996 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
3997 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
3998 };
3999
4000 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
4001 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
4002 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
4003 int i = SplatCsts[idx];
4004
4005 // Figure out what shift amount will be used by altivec if shifted by i in
4006 // this splat size.
4007 unsigned TypeShiftAmt = i & (SplatBitSize-1);
4008
4009 // vsplti + shl self.
4010 if (SextVal == (i << (int)TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004011 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004012 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4013 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
4014 Intrinsic::ppc_altivec_vslw
4015 };
4016 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004017 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004018 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004019
Bob Wilsonf2950b02009-03-03 19:26:27 +00004020 // vsplti + srl self.
4021 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004022 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004023 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4024 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
4025 Intrinsic::ppc_altivec_vsrw
4026 };
4027 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004028 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004029 }
4030
Bob Wilsonf2950b02009-03-03 19:26:27 +00004031 // vsplti + sra self.
4032 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004033 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004034 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4035 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
4036 Intrinsic::ppc_altivec_vsraw
4037 };
4038 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004039 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004040 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004041
Bob Wilsonf2950b02009-03-03 19:26:27 +00004042 // vsplti + rol self.
4043 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
4044 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004045 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004046 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4047 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
4048 Intrinsic::ppc_altivec_vrlw
4049 };
4050 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004051 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004052 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004053
Bob Wilsonf2950b02009-03-03 19:26:27 +00004054 // t = vsplti c, result = vsldoi t, t, 1
Eli Friedmane3837012010-08-02 00:18:19 +00004055 if (SextVal == ((i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004056 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004057 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00004058 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004059 // t = vsplti c, result = vsldoi t, t, 2
Eli Friedmane3837012010-08-02 00:18:19 +00004060 if (SextVal == ((i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004061 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004062 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004063 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004064 // t = vsplti c, result = vsldoi t, t, 3
Eli Friedmane3837012010-08-02 00:18:19 +00004065 if (SextVal == ((i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004066 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004067 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
4068 }
4069 }
4070
4071 // Three instruction sequences.
4072
4073 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
4074 if (SextVal >= 0 && SextVal <= 31) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004075 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
4076 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004077 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004078 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004079 }
4080 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
4081 if (SextVal >= -31 && SextVal <= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004082 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
4083 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004084 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004085 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004086 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004087
Dan Gohman475871a2008-07-27 21:46:04 +00004088 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00004089}
4090
Chris Lattner59138102006-04-17 05:28:54 +00004091/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
4092/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00004093static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00004094 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00004095 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00004096 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00004097 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00004098 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004099
Chris Lattner59138102006-04-17 05:28:54 +00004100 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00004101 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00004102 OP_VMRGHW,
4103 OP_VMRGLW,
4104 OP_VSPLTISW0,
4105 OP_VSPLTISW1,
4106 OP_VSPLTISW2,
4107 OP_VSPLTISW3,
4108 OP_VSLDOI4,
4109 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00004110 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00004111 };
Scott Michelfdc40a02009-02-17 22:15:04 +00004112
Chris Lattner59138102006-04-17 05:28:54 +00004113 if (OpNum == OP_COPY) {
4114 if (LHSID == (1*9+2)*9+3) return LHS;
4115 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
4116 return RHS;
4117 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004118
Dan Gohman475871a2008-07-27 21:46:04 +00004119 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00004120 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
4121 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004122
Nate Begeman9008ca62009-04-27 18:41:29 +00004123 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00004124 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004125 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00004126 case OP_VMRGHW:
4127 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
4128 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
4129 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
4130 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
4131 break;
4132 case OP_VMRGLW:
4133 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
4134 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
4135 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
4136 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
4137 break;
4138 case OP_VSPLTISW0:
4139 for (unsigned i = 0; i != 16; ++i)
4140 ShufIdxs[i] = (i&3)+0;
4141 break;
4142 case OP_VSPLTISW1:
4143 for (unsigned i = 0; i != 16; ++i)
4144 ShufIdxs[i] = (i&3)+4;
4145 break;
4146 case OP_VSPLTISW2:
4147 for (unsigned i = 0; i != 16; ++i)
4148 ShufIdxs[i] = (i&3)+8;
4149 break;
4150 case OP_VSPLTISW3:
4151 for (unsigned i = 0; i != 16; ++i)
4152 ShufIdxs[i] = (i&3)+12;
4153 break;
4154 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00004155 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004156 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00004157 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004158 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00004159 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004160 }
Owen Andersone50ed302009-08-10 22:56:29 +00004161 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004162 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
4163 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004164 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004165 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00004166}
4167
Chris Lattnerf1b47082006-04-14 05:19:18 +00004168/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
4169/// is a shuffle we can handle in a single instruction, return it. Otherwise,
4170/// return the code it can be lowered into. Worst case, it can always be
4171/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00004172SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004173 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004174 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004175 SDValue V1 = Op.getOperand(0);
4176 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004177 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00004178 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004179
Chris Lattnerf1b47082006-04-14 05:19:18 +00004180 // Cases that are handled by instructions that take permute immediates
4181 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
4182 // selected by the instruction selector.
4183 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004184 if (PPC::isSplatShuffleMask(SVOp, 1) ||
4185 PPC::isSplatShuffleMask(SVOp, 2) ||
4186 PPC::isSplatShuffleMask(SVOp, 4) ||
4187 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
4188 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
4189 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
4190 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
4191 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
4192 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
4193 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
4194 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
4195 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00004196 return Op;
4197 }
4198 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004199
Chris Lattnerf1b47082006-04-14 05:19:18 +00004200 // Altivec has a variety of "shuffle immediates" that take two vector inputs
4201 // and produce a fixed permutation. If any of these match, do not lower to
4202 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00004203 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
4204 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
4205 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
4206 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
4207 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
4208 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
4209 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
4210 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
4211 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00004212 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004213
Chris Lattner59138102006-04-17 05:28:54 +00004214 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
4215 // perfect shuffle table to emit an optimal matching sequence.
Nate Begeman9008ca62009-04-27 18:41:29 +00004216 SmallVector<int, 16> PermMask;
4217 SVOp->getMask(PermMask);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004218
Chris Lattner59138102006-04-17 05:28:54 +00004219 unsigned PFIndexes[4];
4220 bool isFourElementShuffle = true;
4221 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
4222 unsigned EltNo = 8; // Start out undef.
4223 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00004224 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00004225 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00004226
Nate Begeman9008ca62009-04-27 18:41:29 +00004227 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00004228 if ((ByteSource & 3) != j) {
4229 isFourElementShuffle = false;
4230 break;
4231 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004232
Chris Lattner59138102006-04-17 05:28:54 +00004233 if (EltNo == 8) {
4234 EltNo = ByteSource/4;
4235 } else if (EltNo != ByteSource/4) {
4236 isFourElementShuffle = false;
4237 break;
4238 }
4239 }
4240 PFIndexes[i] = EltNo;
4241 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004242
4243 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00004244 // perfect shuffle vector to determine if it is cost effective to do this as
4245 // discrete instructions, or whether we should use a vperm.
4246 if (isFourElementShuffle) {
4247 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00004248 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00004249 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00004250
Chris Lattner59138102006-04-17 05:28:54 +00004251 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4252 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00004253
Chris Lattner59138102006-04-17 05:28:54 +00004254 // Determining when to avoid vperm is tricky. Many things affect the cost
4255 // of vperm, particularly how many times the perm mask needs to be computed.
4256 // For example, if the perm mask can be hoisted out of a loop or is already
4257 // used (perhaps because there are multiple permutes with the same shuffle
4258 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
4259 // the loop requires an extra register.
4260 //
4261 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00004262 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00004263 // available, if this block is within a loop, we should avoid using vperm
4264 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00004265 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00004266 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004267 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004268
Chris Lattnerf1b47082006-04-14 05:19:18 +00004269 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
4270 // vector that will get spilled to the constant pool.
4271 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004272
Chris Lattnerf1b47082006-04-14 05:19:18 +00004273 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
4274 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00004275 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004276 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004277
Dan Gohman475871a2008-07-27 21:46:04 +00004278 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00004279 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
4280 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00004281
Chris Lattnerf1b47082006-04-14 05:19:18 +00004282 for (unsigned j = 0; j != BytesPerElement; ++j)
4283 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00004284 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00004285 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004286
Owen Anderson825b72b2009-08-11 20:47:22 +00004287 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00004288 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00004289 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004290}
4291
Chris Lattner90564f22006-04-18 17:59:36 +00004292/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
4293/// altivec comparison. If it is, return true and fill in Opc/isDot with
4294/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00004295static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00004296 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004297 unsigned IntrinsicID =
4298 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00004299 CompareOpc = -1;
4300 isDot = false;
4301 switch (IntrinsicID) {
4302 default: return false;
4303 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00004304 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
4305 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
4306 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
4307 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
4308 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
4309 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
4310 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
4311 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
4312 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
4313 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
4314 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
4315 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
4316 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004317
Chris Lattner1a635d62006-04-14 06:01:58 +00004318 // Normal Comparisons.
4319 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
4320 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
4321 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
4322 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
4323 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
4324 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
4325 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
4326 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
4327 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
4328 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
4329 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
4330 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
4331 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
4332 }
Chris Lattner90564f22006-04-18 17:59:36 +00004333 return true;
4334}
4335
4336/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
4337/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00004338SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004339 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00004340 // If this is a lowered altivec predicate compare, CompareOpc is set to the
4341 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00004342 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00004343 int CompareOpc;
4344 bool isDot;
4345 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00004346 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00004347
Chris Lattner90564f22006-04-18 17:59:36 +00004348 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00004349 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004350 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00004351 Op.getOperand(1), Op.getOperand(2),
4352 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004353 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00004354 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004355
Chris Lattner1a635d62006-04-14 06:01:58 +00004356 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00004357 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00004358 Op.getOperand(2), // LHS
4359 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00004360 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00004361 };
Owen Andersone50ed302009-08-10 22:56:29 +00004362 std::vector<EVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00004363 VTs.push_back(Op.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004364 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00004365 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00004366
Chris Lattner1a635d62006-04-14 06:01:58 +00004367 // Now that we have the comparison, emit a copy from the CR to a GPR.
4368 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00004369 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
4370 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00004371 CompNode.getValue(1));
4372
Chris Lattner1a635d62006-04-14 06:01:58 +00004373 // Unpack the result based on how the target uses it.
4374 unsigned BitNo; // Bit # of CR6.
4375 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004376 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00004377 default: // Can't happen, don't crash on invalid number though.
4378 case 0: // Return the value of the EQ bit of CR6.
4379 BitNo = 0; InvertBit = false;
4380 break;
4381 case 1: // Return the inverted value of the EQ bit of CR6.
4382 BitNo = 0; InvertBit = true;
4383 break;
4384 case 2: // Return the value of the LT bit of CR6.
4385 BitNo = 2; InvertBit = false;
4386 break;
4387 case 3: // Return the inverted value of the LT bit of CR6.
4388 BitNo = 2; InvertBit = true;
4389 break;
4390 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004391
Chris Lattner1a635d62006-04-14 06:01:58 +00004392 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00004393 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
4394 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004395 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00004396 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
4397 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00004398
Chris Lattner1a635d62006-04-14 06:01:58 +00004399 // If we are supposed to, toggle the bit.
4400 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00004401 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
4402 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004403 return Flags;
4404}
4405
Scott Michelfdc40a02009-02-17 22:15:04 +00004406SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004407 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004408 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00004409 // Create a stack slot that is 16-byte aligned.
4410 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004411 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00004412 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004413 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004414
Chris Lattner1a635d62006-04-14 06:01:58 +00004415 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004416 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004417 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004418 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004419 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004420 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004421 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004422}
4423
Dan Gohmand858e902010-04-17 15:26:15 +00004424SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004425 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004426 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00004427 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004428
Owen Anderson825b72b2009-08-11 20:47:22 +00004429 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
4430 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00004431
Dan Gohman475871a2008-07-27 21:46:04 +00004432 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00004433 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004434
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004435 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004436 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
4437 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
4438 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00004439
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004440 // Low parts multiplied together, generating 32-bit results (we ignore the
4441 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00004442 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00004443 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004444
Dan Gohman475871a2008-07-27 21:46:04 +00004445 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00004446 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004447 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00004448 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00004449 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004450 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
4451 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004452 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004453
Owen Anderson825b72b2009-08-11 20:47:22 +00004454 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004455
Chris Lattnercea2aa72006-04-18 04:28:57 +00004456 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00004457 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004458 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004459 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004460
Chris Lattner19a81522006-04-18 03:57:35 +00004461 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004462 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004463 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004464 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004465
Chris Lattner19a81522006-04-18 03:57:35 +00004466 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004467 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004468 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004469 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004470
Chris Lattner19a81522006-04-18 03:57:35 +00004471 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00004472 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00004473 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004474 Ops[i*2 ] = 2*i+1;
4475 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00004476 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004477 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004478 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004479 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004480 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00004481}
4482
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004483/// LowerOperation - Provide custom lowering hooks for some operations.
4484///
Dan Gohmand858e902010-04-17 15:26:15 +00004485SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004486 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004487 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00004488 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00004489 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004490 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Chris Lattner1e61e692010-11-15 02:46:57 +00004491 case ISD::GlobalTLSAddress: llvm_unreachable("TLS not implemented for PPC");
Nate Begeman37efe672006-04-22 18:53:45 +00004492 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004493 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bill Wendling77959322008-09-17 00:30:57 +00004494 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004495 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00004496 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00004497
4498 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00004499 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00004500
Jim Laskeyefc7e522006-12-04 22:04:42 +00004501 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00004502 case ISD::DYNAMIC_STACKALLOC:
4503 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00004504
Chris Lattner1a635d62006-04-14 06:01:58 +00004505 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004506 case ISD::FP_TO_UINT:
4507 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00004508 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00004509 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00004510 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004511
Chris Lattner1a635d62006-04-14 06:01:58 +00004512 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004513 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
4514 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
4515 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004516
Chris Lattner1a635d62006-04-14 06:01:58 +00004517 // Vector-related lowering.
4518 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4519 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4520 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
4521 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004522 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004523
Chris Lattner3fc027d2007-12-08 06:59:59 +00004524 // Frame & Return address.
4525 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004526 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00004527 }
Dan Gohman475871a2008-07-27 21:46:04 +00004528 return SDValue();
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004529}
4530
Duncan Sands1607f052008-12-01 11:39:25 +00004531void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
4532 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00004533 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00004534 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00004535 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00004536 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00004537 default:
Duncan Sands1607f052008-12-01 11:39:25 +00004538 assert(false && "Do not know how to custom type legalize this operation!");
4539 return;
Roman Divackybdb226e2011-06-28 15:30:42 +00004540 case ISD::VAARG: {
4541 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
4542 || TM.getSubtarget<PPCSubtarget>().isPPC64())
4543 return;
4544
4545 EVT VT = N->getValueType(0);
4546
4547 if (VT == MVT::i64) {
4548 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
4549
4550 Results.push_back(NewNode);
4551 Results.push_back(NewNode.getValue(1));
4552 }
4553 return;
4554 }
Duncan Sands1607f052008-12-01 11:39:25 +00004555 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00004556 assert(N->getValueType(0) == MVT::ppcf128);
4557 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00004558 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004559 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004560 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00004561 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004562 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004563 DAG.getIntPtrConstant(1));
4564
4565 // This sequence changes FPSCR to do round-to-zero, adds the two halves
4566 // of the long double, and puts FPSCR back the way it was. We do not
4567 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00004568 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00004569 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
4570
Owen Anderson825b72b2009-08-11 20:47:22 +00004571 NodeTys.push_back(MVT::f64); // Return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004572 NodeTys.push_back(MVT::Glue); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00004573 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00004574 MFFSreg = Result.getValue(0);
4575 InFlag = Result.getValue(1);
4576
4577 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004578 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004579 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004580 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004581 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004582 InFlag = Result.getValue(0);
4583
4584 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004585 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004586 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004587 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004588 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004589 InFlag = Result.getValue(0);
4590
4591 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004592 NodeTys.push_back(MVT::f64); // result of add
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004593 NodeTys.push_back(MVT::Glue); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00004594 Ops[0] = Lo;
4595 Ops[1] = Hi;
4596 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004597 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00004598 FPreg = Result.getValue(0);
4599 InFlag = Result.getValue(1);
4600
4601 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004602 NodeTys.push_back(MVT::f64);
4603 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004604 Ops[1] = MFFSreg;
4605 Ops[2] = FPreg;
4606 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004607 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00004608 FPreg = Result.getValue(0);
4609
4610 // We know the low half is about to be thrown away, so just use something
4611 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00004612 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00004613 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00004614 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00004615 }
Duncan Sands1607f052008-12-01 11:39:25 +00004616 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004617 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00004618 return;
Chris Lattner1f873002007-11-28 18:44:47 +00004619 }
4620}
4621
4622
Chris Lattner1a635d62006-04-14 06:01:58 +00004623//===----------------------------------------------------------------------===//
4624// Other Lowering Code
4625//===----------------------------------------------------------------------===//
4626
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004627MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004628PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004629 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004630 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004631 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4632
4633 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4634 MachineFunction *F = BB->getParent();
4635 MachineFunction::iterator It = BB;
4636 ++It;
4637
4638 unsigned dest = MI->getOperand(0).getReg();
4639 unsigned ptrA = MI->getOperand(1).getReg();
4640 unsigned ptrB = MI->getOperand(2).getReg();
4641 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004642 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004643
4644 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4645 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4646 F->insert(It, loopMBB);
4647 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004648 exitMBB->splice(exitMBB->begin(), BB,
4649 llvm::next(MachineBasicBlock::iterator(MI)),
4650 BB->end());
4651 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004652
4653 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00004654 unsigned TmpReg = (!BinOpcode) ? incr :
4655 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00004656 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4657 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004658
4659 // thisMBB:
4660 // ...
4661 // fallthrough --> loopMBB
4662 BB->addSuccessor(loopMBB);
4663
4664 // loopMBB:
4665 // l[wd]arx dest, ptr
4666 // add r0, dest, incr
4667 // st[wd]cx. r0, ptr
4668 // bne- loopMBB
4669 // fallthrough --> exitMBB
4670 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004671 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004672 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004673 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004674 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
4675 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004676 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004677 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004678 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004679 BB->addSuccessor(loopMBB);
4680 BB->addSuccessor(exitMBB);
4681
4682 // exitMBB:
4683 // ...
4684 BB = exitMBB;
4685 return BB;
4686}
4687
4688MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00004689PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00004690 MachineBasicBlock *BB,
4691 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004692 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004693 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00004694 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4695 // In 64 bit mode we have to use 64 bits for addresses, even though the
4696 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
4697 // registers without caring whether they're 32 or 64, but here we're
4698 // doing actual arithmetic on the addresses.
4699 bool is64bit = PPCSubTarget.isPPC64();
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004700 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesen97efa362008-08-28 17:53:09 +00004701
4702 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4703 MachineFunction *F = BB->getParent();
4704 MachineFunction::iterator It = BB;
4705 ++It;
4706
4707 unsigned dest = MI->getOperand(0).getReg();
4708 unsigned ptrA = MI->getOperand(1).getReg();
4709 unsigned ptrB = MI->getOperand(2).getReg();
4710 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004711 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00004712
4713 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4714 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4715 F->insert(It, loopMBB);
4716 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004717 exitMBB->splice(exitMBB->begin(), BB,
4718 llvm::next(MachineBasicBlock::iterator(MI)),
4719 BB->end());
4720 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004721
4722 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004723 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004724 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4725 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00004726 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4727 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4728 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4729 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
4730 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4731 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4732 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4733 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4734 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
4735 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004736 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004737 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00004738 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004739
4740 // thisMBB:
4741 // ...
4742 // fallthrough --> loopMBB
4743 BB->addSuccessor(loopMBB);
4744
4745 // The 4-byte load must be aligned, while a char or short may be
4746 // anywhere in the word. Hence all this nasty bookkeeping code.
4747 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4748 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004749 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00004750 // rlwinm ptr, ptr1, 0, 0, 29
4751 // slw incr2, incr, shift
4752 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4753 // slw mask, mask2, shift
4754 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004755 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00004756 // add tmp, tmpDest, incr2
4757 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00004758 // and tmp3, tmp, mask
4759 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004760 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00004761 // bne- loopMBB
4762 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00004763 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004764 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00004765 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004766 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004767 .addReg(ptrA).addReg(ptrB);
4768 } else {
4769 Ptr1Reg = ptrB;
4770 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004771 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004772 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004773 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004774 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4775 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004776 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004777 .addReg(Ptr1Reg).addImm(0).addImm(61);
4778 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004779 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004780 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004781 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004782 .addReg(incr).addReg(ShiftReg);
4783 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004784 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00004785 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004786 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4787 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00004788 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004789 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004790 .addReg(Mask2Reg).addReg(ShiftReg);
4791
4792 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004793 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004794 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004795 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004796 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004797 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004798 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004799 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004800 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004801 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004802 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004803 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Roman Divacky951cd022011-06-17 15:21:10 +00004804 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004805 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004806 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004807 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004808 BB->addSuccessor(loopMBB);
4809 BB->addSuccessor(exitMBB);
4810
4811 // exitMBB:
4812 // ...
4813 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00004814 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
4815 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004816 return BB;
4817}
4818
4819MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004820PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00004821 MachineBasicBlock *BB) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00004822 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00004823
4824 // To "insert" these instructions we actually have to insert their
4825 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004826 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004827 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004828 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00004829
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004830 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00004831
4832 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4833 MI->getOpcode() == PPC::SELECT_CC_I8 ||
4834 MI->getOpcode() == PPC::SELECT_CC_F4 ||
4835 MI->getOpcode() == PPC::SELECT_CC_F8 ||
4836 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
4837
4838 // The incoming instruction knows the destination vreg to set, the
4839 // condition code register to branch on, the true/false values to
4840 // select between, and a branch opcode to use.
4841
4842 // thisMBB:
4843 // ...
4844 // TrueVal = ...
4845 // cmpTY ccX, r1, r2
4846 // bCC copy1MBB
4847 // fallthrough --> copy0MBB
4848 MachineBasicBlock *thisMBB = BB;
4849 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4850 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
4851 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004852 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00004853 F->insert(It, copy0MBB);
4854 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004855
4856 // Transfer the remainder of BB and its successor edges to sinkMBB.
4857 sinkMBB->splice(sinkMBB->begin(), BB,
4858 llvm::next(MachineBasicBlock::iterator(MI)),
4859 BB->end());
4860 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
4861
Evan Cheng53301922008-07-12 02:23:19 +00004862 // Next, add the true and fallthrough blocks as its successors.
4863 BB->addSuccessor(copy0MBB);
4864 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004865
Dan Gohman14152b42010-07-06 20:24:04 +00004866 BuildMI(BB, dl, TII->get(PPC::BCC))
4867 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
4868
Evan Cheng53301922008-07-12 02:23:19 +00004869 // copy0MBB:
4870 // %FalseValue = ...
4871 // # fallthrough to sinkMBB
4872 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00004873
Evan Cheng53301922008-07-12 02:23:19 +00004874 // Update machine-CFG edges
4875 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004876
Evan Cheng53301922008-07-12 02:23:19 +00004877 // sinkMBB:
4878 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4879 // ...
4880 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00004881 BuildMI(*BB, BB->begin(), dl,
4882 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00004883 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
4884 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4885 }
Dale Johannesen97efa362008-08-28 17:53:09 +00004886 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
4887 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
4888 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
4889 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004890 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
4891 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
4892 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
4893 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004894
4895 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
4896 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
4897 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
4898 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004899 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
4900 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
4901 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
4902 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004903
4904 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
4905 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
4906 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
4907 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004908 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
4909 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
4910 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
4911 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004912
4913 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
4914 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
4915 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
4916 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004917 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
4918 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
4919 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
4920 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004921
4922 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00004923 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004924 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00004925 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004926 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00004927 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004928 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00004929 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004930
4931 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
4932 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
4933 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
4934 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004935 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
4936 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
4937 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
4938 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004939
Dale Johannesen0e55f062008-08-29 18:29:46 +00004940 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
4941 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
4942 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
4943 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
4944 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
4945 BB = EmitAtomicBinary(MI, BB, false, 0);
4946 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
4947 BB = EmitAtomicBinary(MI, BB, true, 0);
4948
Evan Cheng53301922008-07-12 02:23:19 +00004949 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
4950 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
4951 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
4952
4953 unsigned dest = MI->getOperand(0).getReg();
4954 unsigned ptrA = MI->getOperand(1).getReg();
4955 unsigned ptrB = MI->getOperand(2).getReg();
4956 unsigned oldval = MI->getOperand(3).getReg();
4957 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004958 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00004959
Dale Johannesen65e39732008-08-25 18:53:26 +00004960 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4961 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4962 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00004963 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004964 F->insert(It, loop1MBB);
4965 F->insert(It, loop2MBB);
4966 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00004967 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004968 exitMBB->splice(exitMBB->begin(), BB,
4969 llvm::next(MachineBasicBlock::iterator(MI)),
4970 BB->end());
4971 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00004972
4973 // thisMBB:
4974 // ...
4975 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004976 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00004977
Dale Johannesen65e39732008-08-25 18:53:26 +00004978 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004979 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00004980 // cmp[wd] dest, oldval
4981 // bne- midMBB
4982 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004983 // st[wd]cx. newval, ptr
4984 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004985 // b exitBB
4986 // midMBB:
4987 // st[wd]cx. dest, ptr
4988 // exitBB:
4989 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004990 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00004991 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004992 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00004993 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004994 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00004995 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
4996 BB->addSuccessor(loop2MBB);
4997 BB->addSuccessor(midMBB);
4998
4999 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005000 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00005001 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005002 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005003 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005004 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005005 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005006 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005007
Dale Johannesen65e39732008-08-25 18:53:26 +00005008 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005009 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00005010 .addReg(dest).addReg(ptrA).addReg(ptrB);
5011 BB->addSuccessor(exitMBB);
5012
Evan Cheng53301922008-07-12 02:23:19 +00005013 // exitMBB:
5014 // ...
5015 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005016 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
5017 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
5018 // We must use 64-bit registers for addresses when targeting 64-bit,
5019 // since we're actually doing arithmetic on them. Other registers
5020 // can be 32-bit.
5021 bool is64bit = PPCSubTarget.isPPC64();
5022 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
5023
5024 unsigned dest = MI->getOperand(0).getReg();
5025 unsigned ptrA = MI->getOperand(1).getReg();
5026 unsigned ptrB = MI->getOperand(2).getReg();
5027 unsigned oldval = MI->getOperand(3).getReg();
5028 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005029 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005030
5031 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5032 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5033 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
5034 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5035 F->insert(It, loop1MBB);
5036 F->insert(It, loop2MBB);
5037 F->insert(It, midMBB);
5038 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005039 exitMBB->splice(exitMBB->begin(), BB,
5040 llvm::next(MachineBasicBlock::iterator(MI)),
5041 BB->end());
5042 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005043
5044 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005045 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005046 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5047 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005048 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5049 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5050 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5051 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
5052 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
5053 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
5054 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
5055 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5056 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5057 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5058 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5059 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
5060 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
5061 unsigned Ptr1Reg;
5062 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005063 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005064 // thisMBB:
5065 // ...
5066 // fallthrough --> loopMBB
5067 BB->addSuccessor(loop1MBB);
5068
5069 // The 4-byte load must be aligned, while a char or short may be
5070 // anywhere in the word. Hence all this nasty bookkeeping code.
5071 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5072 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005073 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005074 // rlwinm ptr, ptr1, 0, 0, 29
5075 // slw newval2, newval, shift
5076 // slw oldval2, oldval,shift
5077 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5078 // slw mask, mask2, shift
5079 // and newval3, newval2, mask
5080 // and oldval3, oldval2, mask
5081 // loop1MBB:
5082 // lwarx tmpDest, ptr
5083 // and tmp, tmpDest, mask
5084 // cmpw tmp, oldval3
5085 // bne- midMBB
5086 // loop2MBB:
5087 // andc tmp2, tmpDest, mask
5088 // or tmp4, tmp2, newval3
5089 // stwcx. tmp4, ptr
5090 // bne- loop1MBB
5091 // b exitBB
5092 // midMBB:
5093 // stwcx. tmpDest, ptr
5094 // exitBB:
5095 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005096 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005097 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005098 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005099 .addReg(ptrA).addReg(ptrB);
5100 } else {
5101 Ptr1Reg = ptrB;
5102 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005103 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005104 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005105 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005106 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5107 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005108 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005109 .addReg(Ptr1Reg).addImm(0).addImm(61);
5110 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005111 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005112 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005113 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005114 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005115 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005116 .addReg(oldval).addReg(ShiftReg);
5117 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005118 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005119 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005120 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5121 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
5122 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005123 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005124 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005125 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005126 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005127 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005128 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005129 .addReg(OldVal2Reg).addReg(MaskReg);
5130
5131 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005132 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005133 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005134 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
5135 .addReg(TmpDestReg).addReg(MaskReg);
5136 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005137 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005138 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005139 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5140 BB->addSuccessor(loop2MBB);
5141 BB->addSuccessor(midMBB);
5142
5143 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005144 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
5145 .addReg(TmpDestReg).addReg(MaskReg);
5146 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
5147 .addReg(Tmp2Reg).addReg(NewVal3Reg);
5148 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005149 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005150 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005151 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005152 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005153 BB->addSuccessor(loop1MBB);
5154 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005155
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005156 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005157 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005158 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005159 BB->addSuccessor(exitMBB);
5160
5161 // exitMBB:
5162 // ...
5163 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005164 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
5165 .addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005166 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005167 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00005168 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005169
Dan Gohman14152b42010-07-06 20:24:04 +00005170 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005171 return BB;
5172}
5173
Chris Lattner1a635d62006-04-14 06:01:58 +00005174//===----------------------------------------------------------------------===//
5175// Target Optimization Hooks
5176//===----------------------------------------------------------------------===//
5177
Duncan Sands25cf2272008-11-24 14:53:14 +00005178SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
5179 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00005180 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005181 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00005182 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005183 switch (N->getOpcode()) {
5184 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005185 case PPCISD::SHL:
5186 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005187 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005188 return N->getOperand(0);
5189 }
5190 break;
5191 case PPCISD::SRL:
5192 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005193 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005194 return N->getOperand(0);
5195 }
5196 break;
5197 case PPCISD::SRA:
5198 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005199 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005200 C->isAllOnesValue()) // -1 >>s V -> -1.
5201 return N->getOperand(0);
5202 }
5203 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005204
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005205 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00005206 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005207 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
5208 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
5209 // We allow the src/dst to be either f32/f64, but the intermediate
5210 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00005211 if (N->getOperand(0).getValueType() == MVT::i64 &&
5212 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005213 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005214 if (Val.getValueType() == MVT::f32) {
5215 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005216 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005217 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005218
Owen Anderson825b72b2009-08-11 20:47:22 +00005219 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005220 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005221 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005222 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005223 if (N->getValueType(0) == MVT::f32) {
5224 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00005225 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00005226 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005227 }
5228 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00005229 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005230 // If the intermediate type is i32, we can avoid the load/store here
5231 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005232 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005233 }
5234 }
5235 break;
Chris Lattner51269842006-03-01 05:50:56 +00005236 case ISD::STORE:
5237 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
5238 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00005239 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00005240 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005241 N->getOperand(1).getValueType() == MVT::i32 &&
5242 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005243 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005244 if (Val.getValueType() == MVT::f32) {
5245 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005246 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005247 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005248 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005249 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005250
Owen Anderson825b72b2009-08-11 20:47:22 +00005251 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00005252 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00005253 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005254 return Val;
5255 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005256
Chris Lattnerd9989382006-07-10 20:56:58 +00005257 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00005258 if (cast<StoreSDNode>(N)->isUnindexed() &&
5259 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00005260 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005261 (N->getOperand(1).getValueType() == MVT::i32 ||
5262 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005263 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005264 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00005265 if (BSwapOp.getValueType() == MVT::i16)
5266 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00005267
Dan Gohmanc76909a2009-09-25 20:36:54 +00005268 SDValue Ops[] = {
5269 N->getOperand(0), BSwapOp, N->getOperand(2),
5270 DAG.getValueType(N->getOperand(1).getValueType())
5271 };
5272 return
5273 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
5274 Ops, array_lengthof(Ops),
5275 cast<StoreSDNode>(N)->getMemoryVT(),
5276 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005277 }
5278 break;
5279 case ISD::BSWAP:
5280 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00005281 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00005282 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005283 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005284 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00005285 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00005286 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00005287 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00005288 LD->getChain(), // Chain
5289 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00005290 DAG.getValueType(N->getValueType(0)) // VT
5291 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00005292 SDValue BSLoad =
5293 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
5294 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
5295 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005296
Scott Michelfdc40a02009-02-17 22:15:04 +00005297 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00005298 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00005299 if (N->getValueType(0) == MVT::i16)
5300 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00005301
Chris Lattnerd9989382006-07-10 20:56:58 +00005302 // First, combine the bswap away. This makes the value produced by the
5303 // load dead.
5304 DCI.CombineTo(N, ResVal);
5305
5306 // Next, combine the load away, we give it a bogus result value but a real
5307 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00005308 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00005309
Chris Lattnerd9989382006-07-10 20:56:58 +00005310 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00005311 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005312 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005313
Chris Lattner51269842006-03-01 05:50:56 +00005314 break;
Chris Lattner4468c222006-03-31 06:02:07 +00005315 case PPCISD::VCMP: {
5316 // If a VCMPo node already exists with exactly the same operands as this
5317 // node, use its result instead of this node (VCMPo computes both a CR6 and
5318 // a normal output).
5319 //
5320 if (!N->getOperand(0).hasOneUse() &&
5321 !N->getOperand(1).hasOneUse() &&
5322 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005323
Chris Lattner4468c222006-03-31 06:02:07 +00005324 // Scan all of the users of the LHS, looking for VCMPo's that match.
5325 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005326
Gabor Greifba36cb52008-08-28 21:40:38 +00005327 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00005328 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
5329 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00005330 if (UI->getOpcode() == PPCISD::VCMPo &&
5331 UI->getOperand(1) == N->getOperand(1) &&
5332 UI->getOperand(2) == N->getOperand(2) &&
5333 UI->getOperand(0) == N->getOperand(0)) {
5334 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00005335 break;
5336 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005337
Chris Lattner00901202006-04-18 18:28:22 +00005338 // If there is no VCMPo node, or if the flag value has a single use, don't
5339 // transform this.
5340 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
5341 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005342
5343 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00005344 // chain, this transformation is more complex. Note that multiple things
5345 // could use the value result, which we should ignore.
5346 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005347 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00005348 FlagUser == 0; ++UI) {
5349 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00005350 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00005351 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005352 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00005353 FlagUser = User;
5354 break;
5355 }
5356 }
5357 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005358
Chris Lattner00901202006-04-18 18:28:22 +00005359 // If the user is a MFCR instruction, we know this is safe. Otherwise we
5360 // give up for right now.
5361 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00005362 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00005363 }
5364 break;
5365 }
Chris Lattner90564f22006-04-18 17:59:36 +00005366 case ISD::BR_CC: {
5367 // If this is a branch on an altivec predicate comparison, lower this so
5368 // that we don't have to do a MFCR: instead, branch directly on CR6. This
5369 // lowering is done pre-legalize, because the legalizer lowers the predicate
5370 // compare down to code that is difficult to reassemble.
5371 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00005372 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00005373 int CompareOpc;
5374 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00005375
Chris Lattner90564f22006-04-18 17:59:36 +00005376 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
5377 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
5378 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
5379 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005380
Chris Lattner90564f22006-04-18 17:59:36 +00005381 // If this is a comparison against something other than 0/1, then we know
5382 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005383 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005384 if (Val != 0 && Val != 1) {
5385 if (CC == ISD::SETEQ) // Cond never true, remove branch.
5386 return N->getOperand(0);
5387 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00005388 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00005389 N->getOperand(0), N->getOperand(4));
5390 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005391
Chris Lattner90564f22006-04-18 17:59:36 +00005392 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005393
Chris Lattner90564f22006-04-18 17:59:36 +00005394 // Create the PPCISD altivec 'dot' comparison node.
Owen Andersone50ed302009-08-10 22:56:29 +00005395 std::vector<EVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00005396 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005397 LHS.getOperand(2), // LHS of compare
5398 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00005399 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005400 };
Chris Lattner90564f22006-04-18 17:59:36 +00005401 VTs.push_back(LHS.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005402 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00005403 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005404
Chris Lattner90564f22006-04-18 17:59:36 +00005405 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005406 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005407 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00005408 default: // Can't happen, don't crash on invalid number though.
5409 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005410 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00005411 break;
5412 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005413 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00005414 break;
5415 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005416 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00005417 break;
5418 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005419 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00005420 break;
5421 }
5422
Owen Anderson825b72b2009-08-11 20:47:22 +00005423 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
5424 DAG.getConstant(CompOpc, MVT::i32),
5425 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00005426 N->getOperand(4), CompNode.getValue(1));
5427 }
5428 break;
5429 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005430 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005431
Dan Gohman475871a2008-07-27 21:46:04 +00005432 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005433}
5434
Chris Lattner1a635d62006-04-14 06:01:58 +00005435//===----------------------------------------------------------------------===//
5436// Inline Assembly Support
5437//===----------------------------------------------------------------------===//
5438
Dan Gohman475871a2008-07-27 21:46:04 +00005439void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005440 const APInt &Mask,
Scott Michelfdc40a02009-02-17 22:15:04 +00005441 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005442 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005443 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005444 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005445 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005446 switch (Op.getOpcode()) {
5447 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00005448 case PPCISD::LBRX: {
5449 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00005450 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00005451 KnownZero = 0xFFFF0000;
5452 break;
5453 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005454 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005455 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005456 default: break;
5457 case Intrinsic::ppc_altivec_vcmpbfp_p:
5458 case Intrinsic::ppc_altivec_vcmpeqfp_p:
5459 case Intrinsic::ppc_altivec_vcmpequb_p:
5460 case Intrinsic::ppc_altivec_vcmpequh_p:
5461 case Intrinsic::ppc_altivec_vcmpequw_p:
5462 case Intrinsic::ppc_altivec_vcmpgefp_p:
5463 case Intrinsic::ppc_altivec_vcmpgtfp_p:
5464 case Intrinsic::ppc_altivec_vcmpgtsb_p:
5465 case Intrinsic::ppc_altivec_vcmpgtsh_p:
5466 case Intrinsic::ppc_altivec_vcmpgtsw_p:
5467 case Intrinsic::ppc_altivec_vcmpgtub_p:
5468 case Intrinsic::ppc_altivec_vcmpgtuh_p:
5469 case Intrinsic::ppc_altivec_vcmpgtuw_p:
5470 KnownZero = ~1U; // All bits but the low one are known to be zero.
5471 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005472 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005473 }
5474 }
5475}
5476
5477
Chris Lattner4234f572007-03-25 02:14:49 +00005478/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005479/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00005480PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005481PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
5482 if (Constraint.size() == 1) {
5483 switch (Constraint[0]) {
5484 default: break;
5485 case 'b':
5486 case 'r':
5487 case 'f':
5488 case 'v':
5489 case 'y':
5490 return C_RegisterClass;
5491 }
5492 }
5493 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005494}
5495
John Thompson44ab89e2010-10-29 17:29:13 +00005496/// Examine constraint type and operand type and determine a weight value.
5497/// This object must already have been set up with the operand type
5498/// and the current alternative constraint selected.
5499TargetLowering::ConstraintWeight
5500PPCTargetLowering::getSingleConstraintMatchWeight(
5501 AsmOperandInfo &info, const char *constraint) const {
5502 ConstraintWeight weight = CW_Invalid;
5503 Value *CallOperandVal = info.CallOperandVal;
5504 // If we don't have a value, we can't do a match,
5505 // but allow it at the lowest weight.
5506 if (CallOperandVal == NULL)
5507 return CW_Default;
5508 const Type *type = CallOperandVal->getType();
5509 // Look at the constraint type.
5510 switch (*constraint) {
5511 default:
5512 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
5513 break;
5514 case 'b':
5515 if (type->isIntegerTy())
5516 weight = CW_Register;
5517 break;
5518 case 'f':
5519 if (type->isFloatTy())
5520 weight = CW_Register;
5521 break;
5522 case 'd':
5523 if (type->isDoubleTy())
5524 weight = CW_Register;
5525 break;
5526 case 'v':
5527 if (type->isVectorTy())
5528 weight = CW_Register;
5529 break;
5530 case 'y':
5531 weight = CW_Register;
5532 break;
5533 }
5534 return weight;
5535}
5536
Scott Michelfdc40a02009-02-17 22:15:04 +00005537std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00005538PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005539 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00005540 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00005541 // GCC RS6000 Constraint Letters
5542 switch (Constraint[0]) {
5543 case 'b': // R1-R31
5544 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00005545 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Chris Lattner331d1bc2006-11-02 01:44:04 +00005546 return std::make_pair(0U, PPC::G8RCRegisterClass);
5547 return std::make_pair(0U, PPC::GPRCRegisterClass);
5548 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00005549 if (VT == MVT::f32)
Chris Lattner331d1bc2006-11-02 01:44:04 +00005550 return std::make_pair(0U, PPC::F4RCRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00005551 else if (VT == MVT::f64)
Chris Lattner331d1bc2006-11-02 01:44:04 +00005552 return std::make_pair(0U, PPC::F8RCRegisterClass);
5553 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005554 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00005555 return std::make_pair(0U, PPC::VRRCRegisterClass);
5556 case 'y': // crrc
5557 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005558 }
5559 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005560
Chris Lattner331d1bc2006-11-02 01:44:04 +00005561 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005562}
Chris Lattner763317d2006-02-07 00:47:13 +00005563
Chris Lattner331d1bc2006-11-02 01:44:04 +00005564
Chris Lattner48884cd2007-08-25 00:47:38 +00005565/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00005566/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00005567void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00005568 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00005569 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00005570 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00005571 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00005572
Eric Christopher100c8332011-06-02 23:16:42 +00005573 // Only support length 1 constraints.
5574 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00005575
Eric Christopher100c8332011-06-02 23:16:42 +00005576 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00005577 switch (Letter) {
5578 default: break;
5579 case 'I':
5580 case 'J':
5581 case 'K':
5582 case 'L':
5583 case 'M':
5584 case 'N':
5585 case 'O':
5586 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00005587 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00005588 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005589 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00005590 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005591 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00005592 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005593 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005594 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005595 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005596 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
5597 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005598 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005599 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005600 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005601 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005602 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005603 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005604 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005605 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005606 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00005607 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005608 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005609 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005610 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00005611 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005612 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005613 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005614 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005615 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005616 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005617 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005618 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005619 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005620 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005621 }
5622 break;
5623 }
5624 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005625
Gabor Greifba36cb52008-08-28 21:40:38 +00005626 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00005627 Ops.push_back(Result);
5628 return;
5629 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005630
Chris Lattner763317d2006-02-07 00:47:13 +00005631 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00005632 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00005633}
Evan Chengc4c62572006-03-13 23:20:37 +00005634
Chris Lattnerc9addb72007-03-30 23:15:24 +00005635// isLegalAddressingMode - Return true if the addressing mode represented
5636// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00005637bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00005638 const Type *Ty) const {
5639 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00005640
Chris Lattnerc9addb72007-03-30 23:15:24 +00005641 // PPC allows a sign-extended 16-bit immediate field.
5642 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
5643 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005644
Chris Lattnerc9addb72007-03-30 23:15:24 +00005645 // No global is ever allowed as a base.
5646 if (AM.BaseGV)
5647 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005648
5649 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00005650 switch (AM.Scale) {
5651 case 0: // "r+i" or just "i", depending on HasBaseReg.
5652 break;
5653 case 1:
5654 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
5655 return false;
5656 // Otherwise we have r+r or r+i.
5657 break;
5658 case 2:
5659 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
5660 return false;
5661 // Allow 2*r as r+r.
5662 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00005663 default:
5664 // No other scales are supported.
5665 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00005666 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005667
Chris Lattnerc9addb72007-03-30 23:15:24 +00005668 return true;
5669}
5670
Evan Chengc4c62572006-03-13 23:20:37 +00005671/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00005672/// as the offset of the target addressing mode for load / store of the
5673/// given type.
5674bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,const Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00005675 // PPC allows a sign-extended 16-bit immediate field.
5676 return (V > -(1 << 16) && V < (1 << 16)-1);
5677}
Reid Spencer3a9ec242006-08-28 01:02:49 +00005678
5679bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00005680 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00005681}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005682
Dan Gohmand858e902010-04-17 15:26:15 +00005683SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
5684 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00005685 MachineFunction &MF = DAG.getMachineFunction();
5686 MachineFrameInfo *MFI = MF.getFrameInfo();
5687 MFI->setReturnAddressIsTaken(true);
5688
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005689 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005690 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00005691
Dale Johannesen08673d22010-05-03 22:59:34 +00005692 // Make sure the function does not optimize away the store of the RA to
5693 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00005694 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00005695 FuncInfo->setLRStoreRequired();
5696 bool isPPC64 = PPCSubTarget.isPPC64();
5697 bool isDarwinABI = PPCSubTarget.isDarwinABI();
5698
5699 if (Depth > 0) {
5700 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
5701 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005702
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00005703 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00005704 isPPC64? MVT::i64 : MVT::i32);
5705 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
5706 DAG.getNode(ISD::ADD, dl, getPointerTy(),
5707 FrameAddr, Offset),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005708 MachinePointerInfo(), false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005709 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00005710
Chris Lattner3fc027d2007-12-08 06:59:59 +00005711 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00005712 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00005713 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005714 RetAddrFI, MachinePointerInfo(), false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00005715}
5716
Dan Gohmand858e902010-04-17 15:26:15 +00005717SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
5718 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00005719 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005720 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005721
Owen Andersone50ed302009-08-10 22:56:29 +00005722 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00005723 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00005724
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005725 MachineFunction &MF = DAG.getMachineFunction();
5726 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00005727 MFI->setFrameAddressIsTaken(true);
5728 bool is31 = (DisableFramePointerElim(MF) || MFI->hasVarSizedObjects()) &&
5729 MFI->getStackSize() &&
5730 !MF.getFunction()->hasFnAttr(Attribute::Naked);
5731 unsigned FrameReg = isPPC64 ? (is31 ? PPC::X31 : PPC::X1) :
5732 (is31 ? PPC::R31 : PPC::R1);
5733 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
5734 PtrVT);
5735 while (Depth--)
5736 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005737 FrameAddr, MachinePointerInfo(), false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005738 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005739}
Dan Gohman54aeea32008-10-21 03:41:46 +00005740
5741bool
5742PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5743 // The PowerPC target isn't yet aware of offsets.
5744 return false;
5745}
Tilmann Schellerffd02002009-07-03 06:45:56 +00005746
Evan Cheng42642d02010-04-01 20:10:42 +00005747/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00005748/// and store operations as a result of memset, memcpy, and memmove
5749/// lowering. If DstAlign is zero that means it's safe to destination
5750/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
5751/// means there isn't a need to check it against alignment requirement,
5752/// probably because the source does not need to be loaded. If
5753/// 'NonScalarIntSafe' is true, that means it's safe to return a
5754/// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengc3b0c342010-04-08 07:37:57 +00005755/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
5756/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00005757/// It returns EVT::Other if the type should be determined using generic
5758/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00005759EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
5760 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00005761 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00005762 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00005763 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00005764 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005765 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005766 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00005767 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005768 }
5769}