blob: 82763560836f754a2ae721cff37c3211d8a441fb [file] [log] [blame]
Anton Korobeynikovf2e14752009-05-29 23:41:08 +00001//===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikovac869fc2009-06-17 18:13:58 +000013
14// Shifted operands. No register controlled shifts for Thumb2.
15// Note: We do not support rrx shifted operands yet.
16def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng2aa7b9f2009-06-23 18:14:38 +000017 ComplexPattern<i32, 2, "SelectThumb2ShifterOperandReg",
Anton Korobeynikovac869fc2009-06-17 18:13:58 +000018 [shl,srl,sra,rotr]> {
19 let PrintMethod = "printSOOperand";
20 let MIOperandInfo = (ops GPR, i32imm);
21}
22
Evan Cheng36173712009-06-23 17:48:47 +000023// t2_so_imm_XFORM - Return a t2_so_imm value packed into the format
24// described for t2_so_imm def below.
25def t2_so_imm_XFORM : SDNodeXForm<imm, [{
26 return CurDAG->getTargetConstant(
27 ARM_AM::getT2SOImmVal(N->getZExtValue()), MVT::i32);
Anton Korobeynikovac869fc2009-06-17 18:13:58 +000028}]>;
29
Evan Cheng36173712009-06-23 17:48:47 +000030// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
31def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
32 return CurDAG->getTargetConstant(
33 ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())), MVT::i32);
Anton Korobeynikovac869fc2009-06-17 18:13:58 +000034}]>;
35
Evan Cheng36173712009-06-23 17:48:47 +000036// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
37def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
38 return CurDAG->getTargetConstant(
39 ARM_AM::getT2SOImmVal(-((int)N->getZExtValue())), MVT::i32);
40}]>;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +000041
Evan Cheng36173712009-06-23 17:48:47 +000042// t2_so_imm - Match a 32-bit immediate operand, which is an
43// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
44// immediate splatted into multiple bytes of the word. t2_so_imm values are
45// represented in the imm field in the same 12-bit form that they are encoded
46// into t2_so_imm instructions: the 8-bit immediate is the least significant bits
47// [bits 0-7], the 4-bit shift/splat amount is the next 4 bits [bits 8-11].
48def t2_so_imm : Operand<i32>,
49 PatLeaf<(imm), [{
50 return ARM_AM::getT2SOImmVal((uint32_t)N->getZExtValue()) != -1;
51 }], t2_so_imm_XFORM> {
52 let PrintMethod = "printT2SOImmOperand";
53}
Anton Korobeynikovac869fc2009-06-17 18:13:58 +000054
Evan Cheng36173712009-06-23 17:48:47 +000055// t2_so_imm_not - Match an immediate that is a complement
56// of a t2_so_imm.
57def t2_so_imm_not : Operand<i32>,
58 PatLeaf<(imm), [{
59 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
60 }], t2_so_imm_not_XFORM> {
61 let PrintMethod = "printT2SOImmOperand";
62}
63
64// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
65def t2_so_imm_neg : Operand<i32>,
66 PatLeaf<(imm), [{
67 return ARM_AM::getT2SOImmVal(-((int)N->getZExtValue())) != -1;
68 }], t2_so_imm_neg_XFORM> {
69 let PrintMethod = "printT2SOImmOperand";
70}
71
Evan Chengf7f986d2009-06-23 19:39:13 +000072/// imm1_31 predicate - True if the 32-bit immediate is in the range [1,31].
73def imm1_31 : PatLeaf<(i32 imm), [{
74 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 32;
75}]>;
76
Evan Cheng36173712009-06-23 17:48:47 +000077/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
78def imm0_4095 : PatLeaf<(i32 imm), [{
79 return (uint32_t)N->getZExtValue() < 4096;
80}]>;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +000081
82def imm0_4095_neg : PatLeaf<(i32 imm), [{
Evan Cheng36173712009-06-23 17:48:47 +000083 return (uint32_t)(-N->getZExtValue()) < 4096;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +000084}], imm_neg_XFORM>;
85
Evan Cheng36173712009-06-23 17:48:47 +000086/// imm0_65535 predicate - True if the 32-bit immediate is in the range
87/// [0.65535].
88def imm0_65535 : PatLeaf<(i32 imm), [{
89 return (uint32_t)N->getZExtValue() < 65536;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +000090}]>;
91
92
Evan Cheng36173712009-06-23 17:48:47 +000093/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
94/// e.g., 0xf000ffff
95def bf_inv_mask_imm : Operand<i32>,
96 PatLeaf<(imm), [{
97 uint32_t v = (uint32_t)N->getZExtValue();
98 if (v == 0xffffffff)
99 return 0;
100 // naive checker. should do better, but simple is best for now since it's
101 // more likely to be correct.
102 while (v & 1) v >>= 1; // shift off the leading 1's
103 if (v)
104 {
105 while (!(v & 1)) v >>=1; // shift off the mask
106 while (v & 1) v >>= 1; // shift off the trailing 1's
107 }
108 // if this is a mask for clearing a bitfield, what's left should be zero.
109 return (v == 0);
110}] > {
111 let PrintMethod = "printBitfieldInvMaskImmOperand";
112}
113
114/// Split a 32-bit immediate into two 16 bit parts.
115def t2_lo16 : SDNodeXForm<imm, [{
116 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() & 0xffff,
117 MVT::i32);
118}]>;
119
120def t2_hi16 : SDNodeXForm<imm, [{
121 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
122}]>;
123
124def t2_lo16AllZero : PatLeaf<(i32 imm), [{
125 // Returns true if all low 16-bits are 0.
126 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
127 }], t2_hi16>;
128
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000129//===----------------------------------------------------------------------===//
Evan Cheng36173712009-06-23 17:48:47 +0000130// Thumb2 to cover the functionality of the ARM instruction set.
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000131//
132
Evan Chengf7f986d2009-06-23 19:39:13 +0000133/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000134/// unary operation that produces a value. These are predicable and can be
135/// changed to modify CPSR.
Evan Chengf7f986d2009-06-23 19:39:13 +0000136multiclass T2I_un_irs<string opc, PatFrag opnode, bit Cheap = 0, bit ReMat = 0>{
137 // shifted imm
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000138 def i : T2sI<(outs GPR:$dst), (ins t2_so_imm:$src),
139 opc, " $dst, $src",
Evan Chengf7f986d2009-06-23 19:39:13 +0000140 [(set GPR:$dst, (opnode t2_so_imm:$src))]> {
141 let isAsCheapAsAMove = Cheap;
142 let isReMaterializable = ReMat;
143 }
144 // register
145 def r : T2I<(outs GPR:$dst), (ins GPR:$src),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000146 opc, " $dst, $src",
Evan Chengf7f986d2009-06-23 19:39:13 +0000147 [(set GPR:$dst, (opnode GPR:$src))]>;
148 // shifted register
149 def s : T2I<(outs GPR:$dst), (ins t2_so_reg:$src),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000150 opc, " $dst, $src",
151 [(set GPR:$dst, (opnode t2_so_reg:$src))]>;
Evan Chengf7f986d2009-06-23 19:39:13 +0000152}
153
154/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000155// binary operation that produces a value. These are predicable and can be
156/// changed to modify CPSR.
Evan Chengf7f986d2009-06-23 19:39:13 +0000157multiclass T2I_bin_irs<string opc, PatFrag opnode> {
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000158 // shifted imm
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000159 def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs),
160 opc, " $dst, $lhs, $rhs",
161 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]>;
Evan Chengf7f986d2009-06-23 19:39:13 +0000162 // register
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000163 def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs),
164 opc, " $dst, $lhs, $rhs",
165 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]>;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000166 // shifted register
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000167 def rs : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs),
168 opc, " $dst, $lhs, $rhs",
169 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]>;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000170}
171
Evan Chengd4e2f052009-06-25 20:59:23 +0000172/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
173/// reversed. It doesn't define the 'rr' form since it's handled by its
174/// T2I_bin_irs counterpart.
175multiclass T2I_rbin_is<string opc, PatFrag opnode> {
Evan Cheng36173712009-06-23 17:48:47 +0000176 // shifted imm
177 def ri : T2I<(outs GPR:$dst), (ins GPR:$rhs, t2_so_imm:$lhs),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000178 opc, " $dst, $rhs, $lhs",
Evan Cheng36173712009-06-23 17:48:47 +0000179 [(set GPR:$dst, (opnode t2_so_imm:$lhs, GPR:$rhs))]>;
180 // shifted register
181 def rs : T2I<(outs GPR:$dst), (ins GPR:$rhs, t2_so_reg:$lhs),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000182 opc, " $dst, $rhs, $lhs",
Evan Cheng36173712009-06-23 17:48:47 +0000183 [(set GPR:$dst, (opnode t2_so_reg:$lhs, GPR:$rhs))]>;
184}
185
Evan Chengf7f986d2009-06-23 19:39:13 +0000186/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000187/// instruction modifies the CPSR register.
188let Defs = [CPSR] in {
Evan Chengf7f986d2009-06-23 19:39:13 +0000189multiclass T2I_bin_s_irs<string opc, PatFrag opnode> {
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000190 // shifted imm
Evan Cheng36173712009-06-23 17:48:47 +0000191 def ri : T2I<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000192 !strconcat(opc, "s"), " $dst, $lhs, $rhs",
Evan Cheng36173712009-06-23 17:48:47 +0000193 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]>;
Evan Chengf7f986d2009-06-23 19:39:13 +0000194 // register
195 def rr : T2I<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000196 !strconcat(opc, "s"), " $dst, $lhs, $rhs",
Evan Chengf7f986d2009-06-23 19:39:13 +0000197 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]>;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000198 // shifted register
Evan Cheng36173712009-06-23 17:48:47 +0000199 def rs : T2I<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000200 !strconcat(opc, "s"), " $dst, $lhs, $rhs",
Evan Cheng36173712009-06-23 17:48:47 +0000201 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]>;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000202}
203}
204
Evan Chengf7f986d2009-06-23 19:39:13 +0000205/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
206/// patterns for a binary operation that produces a value.
207multiclass T2I_bin_ii12rs<string opc, PatFrag opnode> {
Evan Cheng36173712009-06-23 17:48:47 +0000208 // shifted imm
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000209 def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs),
210 opc, " $dst, $lhs, $rhs",
211 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]>;
Evan Cheng36173712009-06-23 17:48:47 +0000212 // 12-bit imm
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000213 def ri12 : T2sI<(outs GPR:$dst), (ins GPR:$lhs, i32imm:$rhs),
214 !strconcat(opc, "w"), " $dst, $lhs, $rhs",
215 [(set GPR:$dst, (opnode GPR:$lhs, imm0_4095:$rhs))]>;
Evan Chengf7f986d2009-06-23 19:39:13 +0000216 // register
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000217 def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs),
218 opc, " $dst, $lhs, $rhs",
219 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]>;
Evan Cheng36173712009-06-23 17:48:47 +0000220 // shifted register
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000221 def rs : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs),
222 opc, " $dst, $lhs, $rhs",
223 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]>;
Evan Cheng36173712009-06-23 17:48:47 +0000224}
225
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000226/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Chengd4e2f052009-06-25 20:59:23 +0000227/// binary operation that produces a value and use and define the carry bit.
228/// It's not predicable.
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000229let Uses = [CPSR] in {
230multiclass T2I_adde_sube_irs<string opc, PatFrag opnode> {
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000231 // shifted imm
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000232 def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs),
233 opc, " $dst, $lhs, $rhs",
234 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]>,
235 Requires<[IsThumb, HasThumb2, CarryDefIsUnused]>;
Evan Chengf7f986d2009-06-23 19:39:13 +0000236 // register
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000237 def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs),
238 opc, " $dst, $lhs, $rhs",
239 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]>,
240 Requires<[IsThumb, HasThumb2, CarryDefIsUnused]>;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000241 // shifted register
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000242 def rs : T2sI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs),
243 opc, "s $dst, $lhs, $rhs",
244 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]>,
245 Requires<[IsThumb, HasThumb2, CarryDefIsUnused]>;
246 // Carry setting variants
247 // shifted imm
248 def Sri : T2XI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_imm:$rhs),
249 !strconcat(opc, "s $dst, $lhs, $rhs"),
250 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_imm:$rhs))]>,
251 Requires<[IsThumb, HasThumb2, CarryDefIsUsed]> {
252 let Defs = [CPSR];
253 }
254 // register
255 def Srr : T2XI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs),
256 !strconcat(opc, "s $dst, $lhs, $rhs"),
257 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]>,
258 Requires<[IsThumb, HasThumb2, CarryDefIsUsed]> {
259 let Defs = [CPSR];
260 }
261 // shifted register
262 def Srs : T2XI<(outs GPR:$dst), (ins GPR:$lhs, t2_so_reg:$rhs),
263 !strconcat(opc, "s $dst, $lhs, $rhs"),
264 [(set GPR:$dst, (opnode GPR:$lhs, t2_so_reg:$rhs))]>,
265 Requires<[IsThumb, HasThumb2, CarryDefIsUsed]> {
266 let Defs = [CPSR];
267 }
Evan Cheng36173712009-06-23 17:48:47 +0000268}
269}
270
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000271/// T2I_rsc_is - Same as T2I_adde_sube_irs except the order of operands are
Evan Chengd4e2f052009-06-25 20:59:23 +0000272/// reversed. It doesn't define the 'rr' form since it's handled by its
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000273/// T2I_adde_sube_irs counterpart.
Evan Chengd4e2f052009-06-25 20:59:23 +0000274let Defs = [CPSR], Uses = [CPSR] in {
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000275multiclass T2I_rsc_is<string opc, PatFrag opnode> {
Evan Chengd4e2f052009-06-25 20:59:23 +0000276 // shifted imm
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000277 def ri : T2sI<(outs GPR:$dst), (ins GPR:$rhs, t2_so_imm:$lhs),
278 opc, " $dst, $rhs, $lhs",
279 [(set GPR:$dst, (opnode t2_so_imm:$lhs, GPR:$rhs))]>,
280 Requires<[IsThumb, HasThumb2, CarryDefIsUnused]>;
Evan Chengd4e2f052009-06-25 20:59:23 +0000281 // shifted register
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000282 def rs : T2sI<(outs GPR:$dst), (ins GPR:$rhs, t2_so_reg:$lhs),
283 opc, " $dst, $rhs, $lhs",
284 [(set GPR:$dst, (opnode t2_so_reg:$lhs, GPR:$rhs))]>,
285 Requires<[IsThumb, HasThumb2, CarryDefIsUnused]>;
286 // shifted imm
287 def Sri : T2XI<(outs GPR:$dst), (ins GPR:$rhs, t2_so_imm:$lhs),
Evan Chengd4e2f052009-06-25 20:59:23 +0000288 !strconcat(opc, "s $dst, $rhs, $lhs"),
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000289 [(set GPR:$dst, (opnode t2_so_imm:$lhs, GPR:$rhs))]>,
290 Requires<[IsThumb, HasThumb2, CarryDefIsUsed]> {
291 let Defs = [CPSR];
292 }
293 // shifted register
294 def Srs : T2XI<(outs GPR:$dst), (ins GPR:$rhs, t2_so_reg:$lhs),
295 !strconcat(opc, "s $dst, $rhs, $lhs"),
296 [(set GPR:$dst, (opnode t2_so_reg:$lhs, GPR:$rhs))]>,
297 Requires<[IsThumb, HasThumb2, CarryDefIsUsed]> {
298 let Defs = [CPSR];
299 }
Evan Chengd4e2f052009-06-25 20:59:23 +0000300}
301}
302
303/// T2I_rbin_s_is - Same as T2I_bin_s_irs except the order of operands are
304/// reversed. It doesn't define the 'rr' form since it's handled by its
305/// T2I_bin_s_irs counterpart.
306let Defs = [CPSR] in {
307multiclass T2I_rbin_s_is<string opc, PatFrag opnode> {
Evan Cheng36173712009-06-23 17:48:47 +0000308 // shifted imm
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000309 def ri : T2XI<(outs GPR:$dst), (ins GPR:$rhs, t2_so_imm:$lhs, cc_out:$s),
310 !strconcat(opc, "${s} $dst, $rhs, $lhs"),
311 [(set GPR:$dst, (opnode t2_so_imm:$lhs, GPR:$rhs))]>;
Evan Cheng36173712009-06-23 17:48:47 +0000312 // shifted register
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000313 def rs : T2XI<(outs GPR:$dst), (ins GPR:$rhs, t2_so_reg:$lhs, cc_out:$s),
314 !strconcat(opc, "${s} $dst, $rhs, $lhs"),
315 [(set GPR:$dst, (opnode t2_so_reg:$lhs, GPR:$rhs))]>;
Evan Cheng36173712009-06-23 17:48:47 +0000316}
317}
318
Evan Chengf7f986d2009-06-23 19:39:13 +0000319/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
320// rotate operation that produces a value.
321multiclass T2I_sh_ir<string opc, PatFrag opnode> {
322 // 5-bit imm
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000323 def ri : T2sI<(outs GPR:$dst), (ins GPR:$lhs, i32imm:$rhs),
324 opc, " $dst, $lhs, $rhs",
325 [(set GPR:$dst, (opnode GPR:$lhs, imm1_31:$rhs))]>;
Evan Chengf7f986d2009-06-23 19:39:13 +0000326 // register
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000327 def rr : T2sI<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs),
328 opc, " $dst, $lhs, $rhs",
329 [(set GPR:$dst, (opnode GPR:$lhs, GPR:$rhs))]>;
Evan Chengf7f986d2009-06-23 19:39:13 +0000330}
Evan Cheng36173712009-06-23 17:48:47 +0000331
Evan Chengf7f986d2009-06-23 19:39:13 +0000332/// T21_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
333/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Cheng36173712009-06-23 17:48:47 +0000334/// a explicit result, only implicitly set CPSR.
335let Uses = [CPSR] in {
336multiclass T2I_cmp_is<string opc, PatFrag opnode> {
337 // shifted imm
338 def ri : T2I<(outs), (ins GPR:$lhs, t2_so_imm:$rhs),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000339 opc, " $lhs, $rhs",
Evan Cheng36173712009-06-23 17:48:47 +0000340 [(opnode GPR:$lhs, t2_so_imm:$rhs)]>;
Evan Chengf7f986d2009-06-23 19:39:13 +0000341 // register
342 def rr : T2I<(outs), (ins GPR:$lhs, GPR:$rhs),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000343 opc, " $lhs, $rhs",
Evan Chengf7f986d2009-06-23 19:39:13 +0000344 [(opnode GPR:$lhs, GPR:$rhs)]>;
Evan Cheng36173712009-06-23 17:48:47 +0000345 // shifted register
346 def rs : T2I<(outs), (ins GPR:$lhs, t2_so_reg:$rhs),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000347 opc, " $lhs, $rhs",
Evan Cheng36173712009-06-23 17:48:47 +0000348 [(opnode GPR:$lhs, t2_so_reg:$rhs)]>;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000349}
350}
351
352//===----------------------------------------------------------------------===//
Evan Cheng41799702009-06-24 23:47:58 +0000353// Miscellaneous Instructions.
354//
355
356let isNotDuplicable = 1 in
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000357def t2PICADD : T2XI<(outs tGPR:$dst), (ins tGPR:$lhs, pclabel:$cp),
358 "$cp:\n\tadd $dst, pc",
359 [(set tGPR:$dst, (ARMpic_add tGPR:$lhs, imm:$cp))]>;
Evan Cheng41799702009-06-24 23:47:58 +0000360
361
362// LEApcrel - Load a pc-relative address into a register without offending the
363// assembler.
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000364def t2LEApcrel : T2XI<(outs GPR:$dst), (ins i32imm:$label, pred:$p),
Evan Cheng41799702009-06-24 23:47:58 +0000365 !strconcat(!strconcat(".set PCRELV${:uid}, ($label-(",
366 "${:private}PCRELL${:uid}+8))\n"),
367 !strconcat("${:private}PCRELL${:uid}:\n\t",
368 "add$p $dst, pc, #PCRELV${:uid}")),
369 []>;
370
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000371def t2LEApcrelJT : T2XI<(outs GPR:$dst),
Evan Cheng41799702009-06-24 23:47:58 +0000372 (ins i32imm:$label, i32imm:$id, pred:$p),
373 !strconcat(!strconcat(".set PCRELV${:uid}, (${label}_${id:no_hash}-(",
374 "${:private}PCRELL${:uid}+8))\n"),
375 !strconcat("${:private}PCRELL${:uid}:\n\t",
376 "add$p $dst, pc, #PCRELV${:uid}")),
377 []>;
378
Evan Cheng10e82e32009-06-25 01:21:30 +0000379// ADD rd, sp, #so_imm
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000380def t2ADDrSPi : T2XI<(outs GPR:$dst), (ins GPR:$sp, t2_so_imm:$imm),
381 "add $dst, $sp, $imm",
382 []>;
Evan Cheng10e82e32009-06-25 01:21:30 +0000383
384// ADD rd, sp, #imm12
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000385def t2ADDrSPi12 : T2XI<(outs GPR:$dst), (ins GPR:$sp, i32imm:$imm),
386 "addw $dst, $sp, $imm",
387 []>;
Evan Cheng10e82e32009-06-25 01:21:30 +0000388
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000389def t2ADDrSPs : T2XI<(outs GPR:$dst), (ins GPR:$sp, t2_so_reg:$rhs),
390 "addw $dst, $sp, $rhs",
391 []>;
Evan Cheng10e82e32009-06-25 01:21:30 +0000392
393
Evan Cheng41799702009-06-24 23:47:58 +0000394//===----------------------------------------------------------------------===//
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000395// Move Instructions.
396//
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000397
Evan Cheng36173712009-06-23 17:48:47 +0000398let neverHasSideEffects = 1 in
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000399def t2MOVr : T2sI<(outs GPR:$dst), (ins GPR:$src),
400 "mov", " $dst, $src", []>;
Evan Cheng36173712009-06-23 17:48:47 +0000401
Evan Chengf7f986d2009-06-23 19:39:13 +0000402let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000403def t2MOVi16 : T2sI<(outs GPR:$dst), (ins i32imm:$src),
404 "movw", " $dst, $src",
405 [(set GPR:$dst, imm0_65535:$src)]>;
Evan Cheng36173712009-06-23 17:48:47 +0000406
Evan Cheng36173712009-06-23 17:48:47 +0000407// FIXME: Also available in ARM mode.
Evan Cheng42e6ce92009-06-23 05:23:49 +0000408let Constraints = "$src = $dst" in
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000409def t2MOVTi16 : T2sI<(outs GPR:$dst), (ins GPR:$src, i32imm:$imm),
410 "movt", " $dst, $imm",
411 [(set GPR:$dst,
412 (or (and GPR:$src, 0xffff), t2_lo16AllZero:$imm))]>;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000413
414//===----------------------------------------------------------------------===//
415// Arithmetic Instructions.
416//
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000417
Evan Chengf7f986d2009-06-23 19:39:13 +0000418defm t2ADD : T2I_bin_ii12rs<"add", BinOpFrag<(add node:$LHS, node:$RHS)>>;
419defm t2SUB : T2I_bin_ii12rs<"sub", BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000420
Evan Cheng36173712009-06-23 17:48:47 +0000421// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Evan Chengd4e2f052009-06-25 20:59:23 +0000422defm t2ADDS : T2I_bin_s_irs <"add", BinOpFrag<(addc node:$LHS, node:$RHS)>>;
423defm t2SUBS : T2I_bin_s_irs <"sub", BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000424
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000425defm t2ADC : T2I_adde_sube_irs<"adc", BinOpFrag<(adde node:$LHS, node:$RHS)>>;
426defm t2SBC : T2I_adde_sube_irs<"sbc", BinOpFrag<(sube node:$LHS, node:$RHS)>>;
Evan Cheng36173712009-06-23 17:48:47 +0000427
428// RSB, RSC
Evan Chengd4e2f052009-06-25 20:59:23 +0000429defm t2RSB : T2I_rbin_is <"rsb", BinOpFrag<(sub node:$LHS, node:$RHS)>>;
430defm t2RSBS : T2I_rbin_s_is <"rsb", BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng9b4d26f2009-06-25 23:34:10 +0000431defm t2RSC : T2I_rsc_is <"rsc", BinOpFrag<(sube node:$LHS, node:$RHS)>>;
Evan Cheng36173712009-06-23 17:48:47 +0000432
433// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
434def : Thumb2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
435 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
436def : Thumb2Pat<(add GPR:$src, imm0_4095_neg:$imm),
437 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000438
439
Evan Cheng36173712009-06-23 17:48:47 +0000440//===----------------------------------------------------------------------===//
Evan Chengf7f986d2009-06-23 19:39:13 +0000441// Shift and rotate Instructions.
442//
443
444defm t2LSL : T2I_sh_ir<"lsl", BinOpFrag<(shl node:$LHS, node:$RHS)>>;
445defm t2LSR : T2I_sh_ir<"lsr", BinOpFrag<(srl node:$LHS, node:$RHS)>>;
446defm t2ASR : T2I_sh_ir<"asr", BinOpFrag<(sra node:$LHS, node:$RHS)>>;
447defm t2ROR : T2I_sh_ir<"ror", BinOpFrag<(rotr node:$LHS, node:$RHS)>>;
448
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000449def t2MOVrx : T2sI<(outs GPR:$dst), (ins GPR:$src),
450 "mov", " $dst, $src, rrx",
451 [(set GPR:$dst, (ARMrrx GPR:$src))]>;
Evan Chengf7f986d2009-06-23 19:39:13 +0000452
453//===----------------------------------------------------------------------===//
Evan Cheng36173712009-06-23 17:48:47 +0000454// Bitwise Instructions.
455//
Anton Korobeynikovac869fc2009-06-17 18:13:58 +0000456
Evan Chengf7f986d2009-06-23 19:39:13 +0000457defm t2AND : T2I_bin_irs<"and", BinOpFrag<(and node:$LHS, node:$RHS)>>;
458defm t2ORR : T2I_bin_irs<"orr", BinOpFrag<(or node:$LHS, node:$RHS)>>;
459defm t2EOR : T2I_bin_irs<"eor", BinOpFrag<(xor node:$LHS, node:$RHS)>>;
Evan Cheng36173712009-06-23 17:48:47 +0000460
Evan Chengf7f986d2009-06-23 19:39:13 +0000461defm t2BIC : T2I_bin_irs<"bic", BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Cheng36173712009-06-23 17:48:47 +0000462
463def : Thumb2Pat<(and GPR:$src, t2_so_imm_not:$imm),
464 (t2BICri GPR:$src, t2_so_imm_not:$imm)>;
465
Evan Chengf7f986d2009-06-23 19:39:13 +0000466defm t2ORN : T2I_bin_irs<"orn", BinOpFrag<(or node:$LHS, (not node:$RHS))>>;
Evan Cheng36173712009-06-23 17:48:47 +0000467
468def : Thumb2Pat<(or GPR:$src, t2_so_imm_not:$imm),
469 (t2ORNri GPR:$src, t2_so_imm_not:$imm)>;
470
Evan Chengf7f986d2009-06-23 19:39:13 +0000471defm t2MVN : T2I_un_irs <"mvn", UnOpFrag<(not node:$Src)>, 1, 1>;
Evan Cheng36173712009-06-23 17:48:47 +0000472
David Goodwindcc21962009-06-25 23:11:21 +0000473def : Thumb2Pat<(t2_so_imm_not:$src),
474 (t2MVNi t2_so_imm_not:$src)>;
475
Evan Cheng36173712009-06-23 17:48:47 +0000476// A8.6.17 BFC - Bitfield clear
477// FIXME: Also available in ARM mode.
478let Constraints = "$src = $dst" in
479def t2BFC : T2I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000480 "bfc", " $dst, $imm",
Evan Cheng36173712009-06-23 17:48:47 +0000481 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>;
482
483// FIXME: A8.6.18 BFI - Bitfield insert (Encoding T1)
484
485//===----------------------------------------------------------------------===//
486// Multiply Instructions.
487//
488def t2MUL: T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000489 "mul", " $dst, $a, $b",
Evan Cheng36173712009-06-23 17:48:47 +0000490 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
491
492def t2MLA: T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000493 "mla", " $dst, $a, $b, $c",
Evan Cheng36173712009-06-23 17:48:47 +0000494 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
495
496def t2MLS: T2I<(outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000497 "mls", " $dst, $a, $b, $c",
Evan Cheng36173712009-06-23 17:48:47 +0000498 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>;
499
500// FIXME: SMULL, etc.
501
502//===----------------------------------------------------------------------===//
503// Misc. Arithmetic Instructions.
504//
505
506/////
507/// A8.6.31 CLZ
508/////
509// FIXME not firing? but ARM version does...
510def t2CLZ : T2I<(outs GPR:$dst), (ins GPR:$src),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000511 "clz", " $dst, $src",
Evan Cheng36173712009-06-23 17:48:47 +0000512 [(set GPR:$dst, (ctlz GPR:$src))]>;
513
514def t2REV : T2I<(outs GPR:$dst), (ins GPR:$src),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000515 "rev", " $dst, $src",
Evan Cheng36173712009-06-23 17:48:47 +0000516 [(set GPR:$dst, (bswap GPR:$src))]>;
517
518def t2REV16 : T2I<(outs GPR:$dst), (ins GPR:$src),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000519 "rev16", " $dst, $src",
Evan Cheng36173712009-06-23 17:48:47 +0000520 [(set GPR:$dst,
521 (or (and (srl GPR:$src, (i32 8)), 0xFF),
522 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
523 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
524 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>;
525
526/////
527/// A8.6.137 REVSH
528/////
529def t2REVSH : T2I<(outs GPR:$dst), (ins GPR:$src),
Evan Cheng3d92dfd2009-06-25 02:08:06 +0000530 "revsh", " $dst, $src",
Evan Cheng36173712009-06-23 17:48:47 +0000531 [(set GPR:$dst,
532 (sext_inreg
533 (or (srl (and GPR:$src, 0xFFFF), (i32 8)),
534 (shl GPR:$src, (i32 8))), i16))]>;
535
536// FIXME: PKHxx etc.
537
538//===----------------------------------------------------------------------===//
539// Comparison Instructions...
540//
541
542defm t2CMP : T2I_cmp_is<"cmp",
543 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
544defm t2CMPnz : T2I_cmp_is<"cmp",
545 BinOpFrag<(ARMcmpNZ node:$LHS, node:$RHS)>>;
546
547defm t2CMN : T2I_cmp_is<"cmn",
548 BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
549defm t2CMNnz : T2I_cmp_is<"cmn",
550 BinOpFrag<(ARMcmpNZ node:$LHS,(ineg node:$RHS))>>;
551
552def : Thumb2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
553 (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
554
555def : Thumb2Pat<(ARMcmpNZ GPR:$src, t2_so_imm_neg:$imm),
556 (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
557
558// FIXME: TST, TEQ, etc.
559
560// A8.6.27 CBNZ, CBZ - Compare and branch on (non)zero.
561// Short range conditional branch. Looks awesome for loops. Need to figure
562// out how to use this one.
563
564// FIXME: Conditional moves
565
566
567//===----------------------------------------------------------------------===//
568// Non-Instruction Patterns
569//
570
Evan Cheng41799702009-06-24 23:47:58 +0000571// ConstantPool, GlobalAddress, and JumpTable
572def : Thumb2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>;
573def : Thumb2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
574def : Thumb2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
575 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
576
Evan Cheng36173712009-06-23 17:48:47 +0000577// Large immediate handling.
578
579def : Thumb2Pat<(i32 imm:$src),
580 (t2MOVTi16 (t2MOVi16 (t2_lo16 imm:$src)),
581 (t2_hi16 imm:$src))>;