blob: 0c2abe28ec93b9addea3032ed779e631760bfdaf [file] [log] [blame]
Johnny Chenb68a3ee2010-04-02 22:27:38 +00001//===- ARMDisassembler.cpp - Disassembler for ARM/Thumb ISA -----*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Johnny Chenb68a3ee2010-04-02 22:27:38 +00009
10#define DEBUG_TYPE "arm-disassembler"
11
12#include "ARMDisassembler.h"
Owen Anderson8d7d2e12011-08-09 20:55:18 +000013#include "ARM.h"
14#include "ARMRegisterInfo.h"
15#include "MCTargetDesc/ARMAddressingModes.h"
16#include "MCTargetDesc/ARMBaseInfo.h"
Sean Callanan9899f702010-04-13 21:21:57 +000017#include "llvm/MC/EDInstInfo.h"
Johnny Chenb68a3ee2010-04-02 22:27:38 +000018#include "llvm/MC/MCInst.h"
Owen Anderson8d7d2e12011-08-09 20:55:18 +000019#include "llvm/MC/MCExpr.h"
20#include "llvm/MC/MCContext.h"
Johnny Chenb68a3ee2010-04-02 22:27:38 +000021#include "llvm/Support/Debug.h"
22#include "llvm/Support/MemoryObject.h"
23#include "llvm/Support/ErrorHandling.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000024#include "llvm/Support/TargetRegistry.h"
Johnny Chenb68a3ee2010-04-02 22:27:38 +000025#include "llvm/Support/raw_ostream.h"
26
Owen Anderson83e3f672011-08-17 17:44:15 +000027// Pull DecodeStatus and its enum values into the global namespace.
28typedef llvm::MCDisassembler::DecodeStatus DecodeStatus;
29#define Success llvm::MCDisassembler::Success
30#define Unpredictable llvm::MCDisassembler::SoftFail
31#define Fail llvm::MCDisassembler::Fail
32
33// Helper macro to perform setwise reduction of the current running status
34// and another status, and return if the new status is Fail.
35#define CHECK(S,X) do { \
36 S = (DecodeStatus) ((int)S & (X)); \
37 if (S == Fail) return Fail; \
38 } while(0)
39
Owen Anderson8d7d2e12011-08-09 20:55:18 +000040// Forward declare these because the autogenerated code will reference them.
41// Definitions are further down.
Owen Anderson83e3f672011-08-17 17:44:15 +000042static DecodeStatus DecodeGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000043 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +000044static DecodeStatus DecodeGPRnopcRegisterClass(llvm::MCInst &Inst,
45 unsigned RegNo, uint64_t Address,
46 const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000047static DecodeStatus DecodetGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000048 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000049static DecodeStatus DecodetcGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000050 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000051static DecodeStatus DecoderGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000052 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000053static DecodeStatus DecodeSPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000054 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000055static DecodeStatus DecodeDPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000056 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000057static DecodeStatus DecodeDPR_8RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000058 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +000059static DecodeStatus DecodeDPR_VFP2RegisterClass(llvm::MCInst &Inst,
60 unsigned RegNo,
61 uint64_t Address,
62 const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000063static DecodeStatus DecodeQPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000064 uint64_t Address, const void *Decoder);
Johnny Chen270159f2010-08-12 01:40:54 +000065
Owen Anderson83e3f672011-08-17 17:44:15 +000066static DecodeStatus DecodePredicateOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000067 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000068static DecodeStatus DecodeCCOutOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000069 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000070static DecodeStatus DecodeSOImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000071 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000072static DecodeStatus DecodeRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000073 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000074static DecodeStatus DecodeSPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000075 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000076static DecodeStatus DecodeDPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000077 uint64_t Address, const void *Decoder);
Johnny Chenb68a3ee2010-04-02 22:27:38 +000078
Owen Anderson83e3f672011-08-17 17:44:15 +000079static DecodeStatus DecodeBitfieldMaskOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000080 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000081static DecodeStatus DecodeCopMemInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000082 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +000083static DecodeStatus DecodeAddrMode2IdxInstruction(llvm::MCInst &Inst,
84 unsigned Insn,
85 uint64_t Address,
86 const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000087static DecodeStatus DecodeSORegMemOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000088 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +000089static DecodeStatus DecodeAddrMode3Instruction(llvm::MCInst &Inst,unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000090 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000091static DecodeStatus DecodeSORegImmOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000092 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000093static DecodeStatus DecodeSORegRegOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000094 uint64_t Address, const void *Decoder);
95
Owen Anderson83e3f672011-08-17 17:44:15 +000096static DecodeStatus DecodeMemMultipleWritebackInstruction(llvm::MCInst & Inst,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000097 unsigned Insn,
98 uint64_t Adddress,
99 const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000100static DecodeStatus DecodeSMLAInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000101 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000102static DecodeStatus DecodeCPSInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson35008c22011-08-09 23:05:39 +0000103 uint64_t Address, const void *Decoder);
Owen Anderson6153a032011-08-23 17:45:18 +0000104static DecodeStatus DecodeT2CPSInstruction(llvm::MCInst &Inst, unsigned Insn,
105 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000106static DecodeStatus DecodeAddrModeImm12Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000107 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000108static DecodeStatus DecodeAddrMode5Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000109 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000110static DecodeStatus DecodeAddrMode7Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000111 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +0000112static DecodeStatus DecodeBranchImmInstruction(llvm::MCInst &Inst,unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000113 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000114static DecodeStatus DecodeVCVTImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000115 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000116static DecodeStatus DecodeAddrMode6Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000117 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000118static DecodeStatus DecodeVLDInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000119 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000120static DecodeStatus DecodeVSTInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000121 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000122static DecodeStatus DecodeVLD1DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000123 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000124static DecodeStatus DecodeVLD2DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000125 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000126static DecodeStatus DecodeVLD3DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000127 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000128static DecodeStatus DecodeVLD4DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000129 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +0000130static DecodeStatus DecodeNEONModImmInstruction(llvm::MCInst &Inst,unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000131 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000132static DecodeStatus DecodeVSHLMaxInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000133 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000134static DecodeStatus DecodeShiftRight8Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000135 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000136static DecodeStatus DecodeShiftRight16Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000137 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000138static DecodeStatus DecodeShiftRight32Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000139 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000140static DecodeStatus DecodeShiftRight64Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000141 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000142static DecodeStatus DecodeTBLInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000143 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000144static DecodeStatus DecodeVFPfpImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000145 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000146static DecodeStatus DecodePostIdxReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000147 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000148static DecodeStatus DecodeCoprocessor(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000149 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000150static DecodeStatus DecodeMemBarrierOption(llvm::MCInst &Inst, unsigned Insn,
Owen Andersonc36481c2011-08-09 23:25:42 +0000151 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000152static DecodeStatus DecodeMSRMask(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson26d2f0a2011-08-11 20:21:46 +0000153 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000154static DecodeStatus DecodeDoubleRegLoad(llvm::MCInst &Inst, unsigned Insn,
Owen Andersoncbfc0442011-08-11 21:34:58 +0000155 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000156static DecodeStatus DecodeDoubleRegStore(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson3f3570a2011-08-12 17:58:32 +0000157 uint64_t Address, const void *Decoder);
Owen Anderson9ab0f252011-08-26 20:43:14 +0000158static DecodeStatus DecodeLDRPreImm(llvm::MCInst &Inst, unsigned Insn,
159 uint64_t Address, const void *Decoder);
160static DecodeStatus DecodeLDRPreReg(llvm::MCInst &Inst, unsigned Insn,
161 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000162static DecodeStatus DecodeSTRPreImm(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +0000163 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000164static DecodeStatus DecodeSTRPreReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +0000165 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000166static DecodeStatus DecodeVLD1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000167 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000168static DecodeStatus DecodeVLD2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000169 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000170static DecodeStatus DecodeVLD3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000171 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000172static DecodeStatus DecodeVLD4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000173 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000174static DecodeStatus DecodeVST1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000175 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000176static DecodeStatus DecodeVST2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000177 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000178static DecodeStatus DecodeVST3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000179 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000180static DecodeStatus DecodeVST4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000181 uint64_t Address, const void *Decoder);
Owen Anderson357ec682011-08-22 20:27:12 +0000182static DecodeStatus DecodeVMOVSRR(llvm::MCInst &Inst, unsigned Insn,
183 uint64_t Address, const void *Decoder);
184static DecodeStatus DecodeVMOVRRS(llvm::MCInst &Inst, unsigned Insn,
185 uint64_t Address, const void *Decoder);
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000186
Owen Anderson83e3f672011-08-17 17:44:15 +0000187static DecodeStatus DecodeThumbAddSpecialReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000188 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000189static DecodeStatus DecodeThumbBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000190 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000191static DecodeStatus DecodeT2BROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000192 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000193static DecodeStatus DecodeThumbCmpBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000194 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000195static DecodeStatus DecodeThumbAddrModeRR(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000196 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000197static DecodeStatus DecodeThumbAddrModeIS(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000198 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000199static DecodeStatus DecodeThumbAddrModePC(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000200 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000201static DecodeStatus DecodeThumbAddrModeSP(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000202 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000203static DecodeStatus DecodeT2AddrModeSOReg(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000204 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000205static DecodeStatus DecodeT2LoadShift(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000206 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000207static DecodeStatus DecodeT2Imm8S4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000208 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000209static DecodeStatus DecodeT2AddrModeImm8s4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000210 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000211static DecodeStatus DecodeT2Imm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000212 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000213static DecodeStatus DecodeT2AddrModeImm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000214 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000215static DecodeStatus DecodeThumbAddSPImm(llvm::MCInst &Inst, uint16_t Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000216 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000217static DecodeStatus DecodeThumbAddSPReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000218 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000219static DecodeStatus DecodeThumbCPS(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000220 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000221static DecodeStatus DecodeThumbBLXOffset(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000222 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000223static DecodeStatus DecodeT2AddrModeImm12(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000224 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000225static DecodeStatus DecodeThumb2BCCInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000226 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000227static DecodeStatus DecodeT2SOImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000228 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +0000229static DecodeStatus DecodeThumbBCCTargetOperand(llvm::MCInst &Inst,unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000230 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000231static DecodeStatus DecodeThumbBLTargetOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000232 uint64_t Address, const void *Decoder);
Owen Andersoneaca9282011-08-30 22:58:27 +0000233static DecodeStatus DecodeIT(llvm::MCInst &Inst, unsigned Val,
Owen Andersonf4408202011-08-24 22:40:22 +0000234 uint64_t Address, const void *Decoder);
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000235
236#include "ARMGenDisassemblerTables.inc"
237#include "ARMGenInstrInfo.inc"
Oscar Fuentes38e13902010-09-28 11:48:19 +0000238#include "ARMGenEDInfo.inc"
Sean Callanan9899f702010-04-13 21:21:57 +0000239
240using namespace llvm;
Johnny Chenb68a3ee2010-04-02 22:27:38 +0000241
Johnny Chenb68a3ee2010-04-02 22:27:38 +0000242static MCDisassembler *createARMDisassembler(const Target &T) {
243 return new ARMDisassembler;
244}
245
246static MCDisassembler *createThumbDisassembler(const Target &T) {
247 return new ThumbDisassembler;
248}
249
Sean Callanan9899f702010-04-13 21:21:57 +0000250EDInstInfo *ARMDisassembler::getEDInfo() const {
251 return instInfoARM;
252}
253
254EDInstInfo *ThumbDisassembler::getEDInfo() const {
255 return instInfoARM;
256}
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000257
Owen Anderson83e3f672011-08-17 17:44:15 +0000258DecodeStatus ARMDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
259 const MemoryObject &Region,
Jim Grosbachc4057822011-08-17 21:58:18 +0000260 uint64_t Address,
261 raw_ostream &os) const {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000262 uint8_t bytes[4];
263
264 // We want to read exactly 4 bytes of data.
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000265 if (Region.readBytes(Address, 4, (uint8_t*)bytes, NULL) == -1) {
266 Size = 0;
Owen Anderson83e3f672011-08-17 17:44:15 +0000267 return Fail;
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000268 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000269
270 // Encoded as a small-endian 32-bit word in the stream.
271 uint32_t insn = (bytes[3] << 24) |
272 (bytes[2] << 16) |
273 (bytes[1] << 8) |
274 (bytes[0] << 0);
275
276 // Calling the auto-generated decoder function.
Owen Anderson83e3f672011-08-17 17:44:15 +0000277 DecodeStatus result = decodeARMInstruction32(MI, insn, Address, this);
278 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000279 Size = 4;
Owen Anderson83e3f672011-08-17 17:44:15 +0000280 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000281 }
282
283 // Instructions that are shared between ARM and Thumb modes.
284 // FIXME: This shouldn't really exist. It's an artifact of the
285 // fact that we fail to encode a few instructions properly for Thumb.
286 MI.clear();
287 result = decodeCommonInstruction32(MI, insn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000288 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000289 Size = 4;
Owen Anderson83e3f672011-08-17 17:44:15 +0000290 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000291 }
292
293 // VFP and NEON instructions, similarly, are shared between ARM
294 // and Thumb modes.
295 MI.clear();
296 result = decodeVFPInstruction32(MI, insn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000297 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000298 Size = 4;
Owen Anderson83e3f672011-08-17 17:44:15 +0000299 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000300 }
301
302 MI.clear();
Owen Anderson8533eba2011-08-10 19:01:10 +0000303 result = decodeNEONDataInstruction32(MI, insn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000304 if (result != Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000305 Size = 4;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000306 // Add a fake predicate operand, because we share these instruction
307 // definitions with Thumb2 where these instructions are predicable.
Owen Anderson83e3f672011-08-17 17:44:15 +0000308 if (!DecodePredicateOperand(MI, 0xE, Address, this)) return Fail;
309 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000310 }
311
312 MI.clear();
313 result = decodeNEONLoadStoreInstruction32(MI, insn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000314 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000315 Size = 4;
Owen Anderson8533eba2011-08-10 19:01:10 +0000316 // Add a fake predicate operand, because we share these instruction
317 // definitions with Thumb2 where these instructions are predicable.
Owen Anderson83e3f672011-08-17 17:44:15 +0000318 if (!DecodePredicateOperand(MI, 0xE, Address, this)) return Fail;
319 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000320 }
321
322 MI.clear();
323 result = decodeNEONDupInstruction32(MI, insn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000324 if (result != Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000325 Size = 4;
326 // Add a fake predicate operand, because we share these instruction
327 // definitions with Thumb2 where these instructions are predicable.
Owen Anderson83e3f672011-08-17 17:44:15 +0000328 if (!DecodePredicateOperand(MI, 0xE, Address, this)) return Fail;
329 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000330 }
331
332 MI.clear();
333
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000334 Size = 0;
Owen Anderson83e3f672011-08-17 17:44:15 +0000335 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000336}
337
338namespace llvm {
339extern MCInstrDesc ARMInsts[];
340}
341
342// Thumb1 instructions don't have explicit S bits. Rather, they
343// implicitly set CPSR. Since it's not represented in the encoding, the
344// auto-generated decoder won't inject the CPSR operand. We need to fix
345// that as a post-pass.
346static void AddThumb1SBit(MCInst &MI, bool InITBlock) {
347 const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000348 unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000349 MCInst::iterator I = MI.begin();
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000350 for (unsigned i = 0; i < NumOps; ++i, ++I) {
351 if (I == MI.end()) break;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000352 if (OpInfo[i].isOptionalDef() && OpInfo[i].RegClass == ARM::CCRRegClassID) {
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000353 if (i > 0 && OpInfo[i-1].isPredicate()) continue;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000354 MI.insert(I, MCOperand::CreateReg(InITBlock ? 0 : ARM::CPSR));
355 return;
356 }
357 }
358
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000359 MI.insert(I, MCOperand::CreateReg(InITBlock ? 0 : ARM::CPSR));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000360}
361
362// Most Thumb instructions don't have explicit predicates in the
363// encoding, but rather get their predicates from IT context. We need
364// to fix up the predicate operands using this context information as a
365// post-pass.
366void ThumbDisassembler::AddThumbPredicate(MCInst &MI) const {
367 // A few instructions actually have predicates encoded in them. Don't
368 // try to overwrite it if we're seeing one of those.
369 switch (MI.getOpcode()) {
370 case ARM::tBcc:
371 case ARM::t2Bcc:
372 return;
373 default:
374 break;
375 }
376
377 // If we're in an IT block, base the predicate on that. Otherwise,
378 // assume a predicate of AL.
379 unsigned CC;
Owen Anderson10cbaab2011-08-10 17:36:48 +0000380 if (!ITBlock.empty()) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000381 CC = ITBlock.back();
Owen Anderson9bd655d2011-08-26 06:19:51 +0000382 if (CC == 0xF)
383 CC = ARMCC::AL;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000384 ITBlock.pop_back();
385 } else
386 CC = ARMCC::AL;
387
388 const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000389 unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000390 MCInst::iterator I = MI.begin();
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000391 for (unsigned i = 0; i < NumOps; ++i, ++I) {
392 if (I == MI.end()) break;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000393 if (OpInfo[i].isPredicate()) {
394 I = MI.insert(I, MCOperand::CreateImm(CC));
395 ++I;
396 if (CC == ARMCC::AL)
397 MI.insert(I, MCOperand::CreateReg(0));
398 else
399 MI.insert(I, MCOperand::CreateReg(ARM::CPSR));
400 return;
401 }
402 }
403
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000404 I = MI.insert(I, MCOperand::CreateImm(CC));
405 ++I;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000406 if (CC == ARMCC::AL)
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000407 MI.insert(I, MCOperand::CreateReg(0));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000408 else
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000409 MI.insert(I, MCOperand::CreateReg(ARM::CPSR));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000410}
411
412// Thumb VFP instructions are a special case. Because we share their
413// encodings between ARM and Thumb modes, and they are predicable in ARM
414// mode, the auto-generated decoder will give them an (incorrect)
415// predicate operand. We need to rewrite these operands based on the IT
416// context as a post-pass.
417void ThumbDisassembler::UpdateThumbVFPPredicate(MCInst &MI) const {
418 unsigned CC;
Owen Anderson10cbaab2011-08-10 17:36:48 +0000419 if (!ITBlock.empty()) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000420 CC = ITBlock.back();
421 ITBlock.pop_back();
422 } else
423 CC = ARMCC::AL;
424
425 const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
426 MCInst::iterator I = MI.begin();
Owen Anderson12a1e3b2011-08-24 21:35:46 +0000427 unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands;
428 for (unsigned i = 0; i < NumOps; ++i, ++I) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000429 if (OpInfo[i].isPredicate() ) {
430 I->setImm(CC);
431 ++I;
432 if (CC == ARMCC::AL)
433 I->setReg(0);
434 else
435 I->setReg(ARM::CPSR);
436 return;
437 }
438 }
439}
440
Owen Anderson83e3f672011-08-17 17:44:15 +0000441DecodeStatus ThumbDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
442 const MemoryObject &Region,
Jim Grosbachc4057822011-08-17 21:58:18 +0000443 uint64_t Address,
444 raw_ostream &os) const {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000445 uint8_t bytes[4];
446
447 // We want to read exactly 2 bytes of data.
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000448 if (Region.readBytes(Address, 2, (uint8_t*)bytes, NULL) == -1) {
449 Size = 0;
Owen Anderson83e3f672011-08-17 17:44:15 +0000450 return Fail;
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000451 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000452
453 uint16_t insn16 = (bytes[1] << 8) | bytes[0];
Owen Anderson83e3f672011-08-17 17:44:15 +0000454 DecodeStatus result = decodeThumbInstruction16(MI, insn16, Address, this);
455 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000456 Size = 2;
Owen Anderson16280302011-08-16 23:45:44 +0000457 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000458 return result;
Owen Anderson16280302011-08-16 23:45:44 +0000459 }
460
461 MI.clear();
462 result = decodeThumbSBitInstruction16(MI, insn16, Address, this);
463 if (result) {
464 Size = 2;
Owen Anderson10cbaab2011-08-10 17:36:48 +0000465 bool InITBlock = !ITBlock.empty();
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000466 AddThumbPredicate(MI);
467 AddThumb1SBit(MI, InITBlock);
Owen Anderson83e3f672011-08-17 17:44:15 +0000468 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000469 }
470
471 MI.clear();
472 result = decodeThumb2Instruction16(MI, insn16, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000473 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000474 Size = 2;
475 AddThumbPredicate(MI);
476
477 // If we find an IT instruction, we need to parse its condition
478 // code and mask operands so that we can apply them correctly
479 // to the subsequent instructions.
480 if (MI.getOpcode() == ARM::t2IT) {
Owen Andersoneaca9282011-08-30 22:58:27 +0000481 // (3 - the number of trailing zeros) is the number of then / else.
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000482 unsigned firstcond = MI.getOperand(0).getImm();
Owen Andersoneaca9282011-08-30 22:58:27 +0000483 unsigned Mask = MI.getOperand(1).getImm();
484 unsigned CondBit0 = Mask >> 4 & 1;
485 unsigned NumTZ = CountTrailingZeros_32(Mask);
486 assert(NumTZ <= 3 && "Invalid IT mask!");
487 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
488 bool T = ((Mask >> Pos) & 1) == CondBit0;
489 if (T)
490 ITBlock.insert(ITBlock.begin(), firstcond);
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000491 else
Owen Andersoneaca9282011-08-30 22:58:27 +0000492 ITBlock.insert(ITBlock.begin(), firstcond ^ 1);
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000493 }
Owen Andersoneaca9282011-08-30 22:58:27 +0000494
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000495 ITBlock.push_back(firstcond);
496 }
497
Owen Anderson83e3f672011-08-17 17:44:15 +0000498 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000499 }
500
501 // We want to read exactly 4 bytes of data.
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000502 if (Region.readBytes(Address, 4, (uint8_t*)bytes, NULL) == -1) {
503 Size = 0;
Owen Anderson83e3f672011-08-17 17:44:15 +0000504 return Fail;
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000505 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000506
507 uint32_t insn32 = (bytes[3] << 8) |
508 (bytes[2] << 0) |
509 (bytes[1] << 24) |
510 (bytes[0] << 16);
511 MI.clear();
512 result = decodeThumbInstruction32(MI, insn32, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000513 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000514 Size = 4;
515 bool InITBlock = ITBlock.size();
516 AddThumbPredicate(MI);
517 AddThumb1SBit(MI, InITBlock);
Owen Anderson83e3f672011-08-17 17:44:15 +0000518 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000519 }
520
521 MI.clear();
522 result = decodeThumb2Instruction32(MI, insn32, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000523 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000524 Size = 4;
525 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000526 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000527 }
528
529 MI.clear();
Owen Anderson8533eba2011-08-10 19:01:10 +0000530 result = decodeCommonInstruction32(MI, insn32, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000531 if (result != Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000532 Size = 4;
533 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000534 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000535 }
536
537 MI.clear();
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000538 result = decodeVFPInstruction32(MI, insn32, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000539 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000540 Size = 4;
541 UpdateThumbVFPPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000542 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000543 }
544
545 MI.clear();
Owen Andersonef2865a2011-08-15 23:38:54 +0000546 result = decodeNEONDupInstruction32(MI, insn32, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000547 if (result != Fail) {
Owen Andersonef2865a2011-08-15 23:38:54 +0000548 Size = 4;
549 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000550 return result;
Owen Andersonef2865a2011-08-15 23:38:54 +0000551 }
552
553 if (fieldFromInstruction32(insn32, 24, 8) == 0xF9) {
554 MI.clear();
555 uint32_t NEONLdStInsn = insn32;
556 NEONLdStInsn &= 0xF0FFFFFF;
557 NEONLdStInsn |= 0x04000000;
558 result = decodeNEONLoadStoreInstruction32(MI, NEONLdStInsn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000559 if (result != Fail) {
Owen Andersonef2865a2011-08-15 23:38:54 +0000560 Size = 4;
561 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000562 return result;
Owen Andersonef2865a2011-08-15 23:38:54 +0000563 }
564 }
565
Owen Anderson8533eba2011-08-10 19:01:10 +0000566 if (fieldFromInstruction32(insn32, 24, 4) == 0xF) {
Owen Andersonef2865a2011-08-15 23:38:54 +0000567 MI.clear();
Owen Anderson8533eba2011-08-10 19:01:10 +0000568 uint32_t NEONDataInsn = insn32;
569 NEONDataInsn &= 0xF0FFFFFF; // Clear bits 27-24
570 NEONDataInsn |= (NEONDataInsn & 0x10000000) >> 4; // Move bit 28 to bit 24
571 NEONDataInsn |= 0x12000000; // Set bits 28 and 25
572 result = decodeNEONDataInstruction32(MI, NEONDataInsn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000573 if (result != Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000574 Size = 4;
575 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000576 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000577 }
578 }
579
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000580 Size = 0;
Owen Anderson83e3f672011-08-17 17:44:15 +0000581 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000582}
583
584
585extern "C" void LLVMInitializeARMDisassembler() {
586 TargetRegistry::RegisterMCDisassembler(TheARMTarget,
587 createARMDisassembler);
588 TargetRegistry::RegisterMCDisassembler(TheThumbTarget,
589 createThumbDisassembler);
590}
591
592static const unsigned GPRDecoderTable[] = {
593 ARM::R0, ARM::R1, ARM::R2, ARM::R3,
594 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
595 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
596 ARM::R12, ARM::SP, ARM::LR, ARM::PC
597};
598
Owen Anderson83e3f672011-08-17 17:44:15 +0000599static DecodeStatus DecodeGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000600 uint64_t Address, const void *Decoder) {
601 if (RegNo > 15)
Owen Anderson83e3f672011-08-17 17:44:15 +0000602 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000603
604 unsigned Register = GPRDecoderTable[RegNo];
605 Inst.addOperand(MCOperand::CreateReg(Register));
Owen Anderson83e3f672011-08-17 17:44:15 +0000606 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000607}
608
Jim Grosbachc4057822011-08-17 21:58:18 +0000609static DecodeStatus
610DecodeGPRnopcRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
611 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000612 if (RegNo == 15) return Fail;
Owen Anderson51c98052011-08-09 22:48:45 +0000613 return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
614}
615
Owen Anderson83e3f672011-08-17 17:44:15 +0000616static DecodeStatus DecodetGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000617 uint64_t Address, const void *Decoder) {
618 if (RegNo > 7)
Owen Anderson83e3f672011-08-17 17:44:15 +0000619 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000620 return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
621}
622
Owen Anderson83e3f672011-08-17 17:44:15 +0000623static DecodeStatus DecodetcGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000624 uint64_t Address, const void *Decoder) {
625 unsigned Register = 0;
626 switch (RegNo) {
627 case 0:
628 Register = ARM::R0;
629 break;
630 case 1:
631 Register = ARM::R1;
632 break;
633 case 2:
634 Register = ARM::R2;
635 break;
636 case 3:
637 Register = ARM::R3;
638 break;
639 case 9:
640 Register = ARM::R9;
641 break;
642 case 12:
643 Register = ARM::R12;
644 break;
645 default:
Owen Anderson83e3f672011-08-17 17:44:15 +0000646 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000647 }
648
649 Inst.addOperand(MCOperand::CreateReg(Register));
Owen Anderson83e3f672011-08-17 17:44:15 +0000650 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000651}
652
Owen Anderson83e3f672011-08-17 17:44:15 +0000653static DecodeStatus DecoderGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000654 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000655 if (RegNo == 13 || RegNo == 15) return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000656 return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
657}
658
Jim Grosbachc4057822011-08-17 21:58:18 +0000659static const unsigned SPRDecoderTable[] = {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000660 ARM::S0, ARM::S1, ARM::S2, ARM::S3,
661 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
662 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
663 ARM::S12, ARM::S13, ARM::S14, ARM::S15,
664 ARM::S16, ARM::S17, ARM::S18, ARM::S19,
665 ARM::S20, ARM::S21, ARM::S22, ARM::S23,
666 ARM::S24, ARM::S25, ARM::S26, ARM::S27,
667 ARM::S28, ARM::S29, ARM::S30, ARM::S31
668};
669
Owen Anderson83e3f672011-08-17 17:44:15 +0000670static DecodeStatus DecodeSPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000671 uint64_t Address, const void *Decoder) {
672 if (RegNo > 31)
Owen Anderson83e3f672011-08-17 17:44:15 +0000673 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000674
675 unsigned Register = SPRDecoderTable[RegNo];
676 Inst.addOperand(MCOperand::CreateReg(Register));
Owen Anderson83e3f672011-08-17 17:44:15 +0000677 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000678}
679
Jim Grosbachc4057822011-08-17 21:58:18 +0000680static const unsigned DPRDecoderTable[] = {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000681 ARM::D0, ARM::D1, ARM::D2, ARM::D3,
682 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
683 ARM::D8, ARM::D9, ARM::D10, ARM::D11,
684 ARM::D12, ARM::D13, ARM::D14, ARM::D15,
685 ARM::D16, ARM::D17, ARM::D18, ARM::D19,
686 ARM::D20, ARM::D21, ARM::D22, ARM::D23,
687 ARM::D24, ARM::D25, ARM::D26, ARM::D27,
688 ARM::D28, ARM::D29, ARM::D30, ARM::D31
689};
690
Owen Anderson83e3f672011-08-17 17:44:15 +0000691static DecodeStatus DecodeDPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000692 uint64_t Address, const void *Decoder) {
693 if (RegNo > 31)
Owen Anderson83e3f672011-08-17 17:44:15 +0000694 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000695
696 unsigned Register = DPRDecoderTable[RegNo];
697 Inst.addOperand(MCOperand::CreateReg(Register));
Owen Anderson83e3f672011-08-17 17:44:15 +0000698 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000699}
700
Owen Anderson83e3f672011-08-17 17:44:15 +0000701static DecodeStatus DecodeDPR_8RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000702 uint64_t Address, const void *Decoder) {
703 if (RegNo > 7)
Owen Anderson83e3f672011-08-17 17:44:15 +0000704 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000705 return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
706}
707
Jim Grosbachc4057822011-08-17 21:58:18 +0000708static DecodeStatus
709DecodeDPR_VFP2RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
710 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000711 if (RegNo > 15)
Owen Anderson83e3f672011-08-17 17:44:15 +0000712 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000713 return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
714}
715
Jim Grosbachc4057822011-08-17 21:58:18 +0000716static const unsigned QPRDecoderTable[] = {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000717 ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
718 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7,
719 ARM::Q8, ARM::Q9, ARM::Q10, ARM::Q11,
720 ARM::Q12, ARM::Q13, ARM::Q14, ARM::Q15
721};
722
723
Owen Anderson83e3f672011-08-17 17:44:15 +0000724static DecodeStatus DecodeQPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000725 uint64_t Address, const void *Decoder) {
726 if (RegNo > 31)
Owen Anderson83e3f672011-08-17 17:44:15 +0000727 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000728 RegNo >>= 1;
729
730 unsigned Register = QPRDecoderTable[RegNo];
731 Inst.addOperand(MCOperand::CreateReg(Register));
Owen Anderson83e3f672011-08-17 17:44:15 +0000732 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000733}
734
Owen Anderson83e3f672011-08-17 17:44:15 +0000735static DecodeStatus DecodePredicateOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000736 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000737 if (Val == 0xF) return Fail;
Owen Andersonbd9091c2011-08-09 21:07:45 +0000738 // AL predicate is not allowed on Thumb1 branches.
739 if (Inst.getOpcode() == ARM::tBcc && Val == 0xE)
Owen Anderson83e3f672011-08-17 17:44:15 +0000740 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000741 Inst.addOperand(MCOperand::CreateImm(Val));
742 if (Val == ARMCC::AL) {
743 Inst.addOperand(MCOperand::CreateReg(0));
744 } else
745 Inst.addOperand(MCOperand::CreateReg(ARM::CPSR));
Owen Anderson83e3f672011-08-17 17:44:15 +0000746 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000747}
748
Owen Anderson83e3f672011-08-17 17:44:15 +0000749static DecodeStatus DecodeCCOutOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000750 uint64_t Address, const void *Decoder) {
751 if (Val)
752 Inst.addOperand(MCOperand::CreateReg(ARM::CPSR));
753 else
754 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson83e3f672011-08-17 17:44:15 +0000755 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000756}
757
Owen Anderson83e3f672011-08-17 17:44:15 +0000758static DecodeStatus DecodeSOImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000759 uint64_t Address, const void *Decoder) {
760 uint32_t imm = Val & 0xFF;
761 uint32_t rot = (Val & 0xF00) >> 7;
762 uint32_t rot_imm = (imm >> rot) | (imm << (32-rot));
763 Inst.addOperand(MCOperand::CreateImm(rot_imm));
Owen Anderson83e3f672011-08-17 17:44:15 +0000764 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000765}
766
Owen Anderson83e3f672011-08-17 17:44:15 +0000767static DecodeStatus DecodeSORegImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000768 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000769 DecodeStatus S = Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000770
771 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
772 unsigned type = fieldFromInstruction32(Val, 5, 2);
773 unsigned imm = fieldFromInstruction32(Val, 7, 5);
774
775 // Register-immediate
Owen Anderson83e3f672011-08-17 17:44:15 +0000776 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000777
778 ARM_AM::ShiftOpc Shift = ARM_AM::lsl;
779 switch (type) {
780 case 0:
781 Shift = ARM_AM::lsl;
782 break;
783 case 1:
784 Shift = ARM_AM::lsr;
785 break;
786 case 2:
787 Shift = ARM_AM::asr;
788 break;
789 case 3:
790 Shift = ARM_AM::ror;
791 break;
792 }
793
794 if (Shift == ARM_AM::ror && imm == 0)
795 Shift = ARM_AM::rrx;
796
797 unsigned Op = Shift | (imm << 3);
798 Inst.addOperand(MCOperand::CreateImm(Op));
799
Owen Anderson83e3f672011-08-17 17:44:15 +0000800 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000801}
802
Owen Anderson83e3f672011-08-17 17:44:15 +0000803static DecodeStatus DecodeSORegRegOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000804 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000805 DecodeStatus S = Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000806
807 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
808 unsigned type = fieldFromInstruction32(Val, 5, 2);
809 unsigned Rs = fieldFromInstruction32(Val, 8, 4);
810
811 // Register-register
Owen Anderson83e3f672011-08-17 17:44:15 +0000812 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder));
813 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rs, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000814
815 ARM_AM::ShiftOpc Shift = ARM_AM::lsl;
816 switch (type) {
817 case 0:
818 Shift = ARM_AM::lsl;
819 break;
820 case 1:
821 Shift = ARM_AM::lsr;
822 break;
823 case 2:
824 Shift = ARM_AM::asr;
825 break;
826 case 3:
827 Shift = ARM_AM::ror;
828 break;
829 }
830
831 Inst.addOperand(MCOperand::CreateImm(Shift));
832
Owen Anderson83e3f672011-08-17 17:44:15 +0000833 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000834}
835
Owen Anderson83e3f672011-08-17 17:44:15 +0000836static DecodeStatus DecodeRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000837 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000838 DecodeStatus S = Success;
839
Owen Anderson26d2f0a2011-08-11 20:21:46 +0000840 // Empty register lists are not allowed.
Owen Anderson83e3f672011-08-17 17:44:15 +0000841 if (CountPopulation_32(Val) == 0) return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000842 for (unsigned i = 0; i < 16; ++i) {
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000843 if (Val & (1 << i)) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000844 CHECK(S, DecodeGPRRegisterClass(Inst, i, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000845 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000846 }
847
Owen Anderson83e3f672011-08-17 17:44:15 +0000848 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000849}
850
Owen Anderson83e3f672011-08-17 17:44:15 +0000851static DecodeStatus DecodeSPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000852 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000853 DecodeStatus S = Success;
854
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000855 unsigned Vd = fieldFromInstruction32(Val, 8, 4);
856 unsigned regs = Val & 0xFF;
857
Owen Anderson83e3f672011-08-17 17:44:15 +0000858 CHECK(S, DecodeSPRRegisterClass(Inst, Vd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000859 for (unsigned i = 0; i < (regs - 1); ++i) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000860 CHECK(S, DecodeSPRRegisterClass(Inst, ++Vd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000861 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000862
Owen Anderson83e3f672011-08-17 17:44:15 +0000863 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000864}
865
Owen Anderson83e3f672011-08-17 17:44:15 +0000866static DecodeStatus DecodeDPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000867 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000868 DecodeStatus S = Success;
869
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000870 unsigned Vd = fieldFromInstruction32(Val, 8, 4);
871 unsigned regs = (Val & 0xFF) / 2;
872
Owen Anderson83e3f672011-08-17 17:44:15 +0000873 CHECK(S, DecodeDPRRegisterClass(Inst, Vd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000874 for (unsigned i = 0; i < (regs - 1); ++i) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000875 CHECK(S, DecodeDPRRegisterClass(Inst, ++Vd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000876 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000877
Owen Anderson83e3f672011-08-17 17:44:15 +0000878 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000879}
880
Owen Anderson83e3f672011-08-17 17:44:15 +0000881static DecodeStatus DecodeBitfieldMaskOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000882 uint64_t Address, const void *Decoder) {
Owen Anderson10cbaab2011-08-10 17:36:48 +0000883 // This operand encodes a mask of contiguous zeros between a specified MSB
884 // and LSB. To decode it, we create the mask of all bits MSB-and-lower,
885 // the mask of all bits LSB-and-lower, and then xor them to create
Jim Grosbachc4057822011-08-17 21:58:18 +0000886 // the mask of that's all ones on [msb, lsb]. Finally we not it to
Owen Anderson10cbaab2011-08-10 17:36:48 +0000887 // create the final mask.
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000888 unsigned msb = fieldFromInstruction32(Val, 5, 5);
889 unsigned lsb = fieldFromInstruction32(Val, 0, 5);
890 uint32_t msb_mask = (1 << (msb+1)) - 1;
891 uint32_t lsb_mask = (1 << lsb) - 1;
892 Inst.addOperand(MCOperand::CreateImm(~(msb_mask ^ lsb_mask)));
Owen Anderson83e3f672011-08-17 17:44:15 +0000893 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000894}
895
Owen Anderson83e3f672011-08-17 17:44:15 +0000896static DecodeStatus DecodeCopMemInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000897 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000898 DecodeStatus S = Success;
899
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000900 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
901 unsigned CRd = fieldFromInstruction32(Insn, 12, 4);
902 unsigned coproc = fieldFromInstruction32(Insn, 8, 4);
903 unsigned imm = fieldFromInstruction32(Insn, 0, 8);
904 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
905 unsigned U = fieldFromInstruction32(Insn, 23, 1);
906
907 switch (Inst.getOpcode()) {
908 case ARM::LDC_OFFSET:
909 case ARM::LDC_PRE:
910 case ARM::LDC_POST:
911 case ARM::LDC_OPTION:
912 case ARM::LDCL_OFFSET:
913 case ARM::LDCL_PRE:
914 case ARM::LDCL_POST:
915 case ARM::LDCL_OPTION:
916 case ARM::STC_OFFSET:
917 case ARM::STC_PRE:
918 case ARM::STC_POST:
919 case ARM::STC_OPTION:
920 case ARM::STCL_OFFSET:
921 case ARM::STCL_PRE:
922 case ARM::STCL_POST:
923 case ARM::STCL_OPTION:
924 if (coproc == 0xA || coproc == 0xB)
Owen Anderson83e3f672011-08-17 17:44:15 +0000925 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000926 break;
927 default:
928 break;
929 }
930
931 Inst.addOperand(MCOperand::CreateImm(coproc));
932 Inst.addOperand(MCOperand::CreateImm(CRd));
Owen Anderson83e3f672011-08-17 17:44:15 +0000933 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000934 switch (Inst.getOpcode()) {
935 case ARM::LDC_OPTION:
936 case ARM::LDCL_OPTION:
937 case ARM::LDC2_OPTION:
938 case ARM::LDC2L_OPTION:
939 case ARM::STC_OPTION:
940 case ARM::STCL_OPTION:
941 case ARM::STC2_OPTION:
942 case ARM::STC2L_OPTION:
943 case ARM::LDCL_POST:
944 case ARM::STCL_POST:
Owen Anderson78affc92011-08-18 22:47:44 +0000945 case ARM::LDC2L_POST:
946 case ARM::STC2L_POST:
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000947 break;
948 default:
949 Inst.addOperand(MCOperand::CreateReg(0));
950 break;
951 }
952
953 unsigned P = fieldFromInstruction32(Insn, 24, 1);
954 unsigned W = fieldFromInstruction32(Insn, 21, 1);
955
956 bool writeback = (P == 0) || (W == 1);
957 unsigned idx_mode = 0;
958 if (P && writeback)
959 idx_mode = ARMII::IndexModePre;
960 else if (!P && writeback)
961 idx_mode = ARMII::IndexModePost;
962
963 switch (Inst.getOpcode()) {
964 case ARM::LDCL_POST:
965 case ARM::STCL_POST:
Owen Anderson78affc92011-08-18 22:47:44 +0000966 case ARM::LDC2L_POST:
967 case ARM::STC2L_POST:
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000968 imm |= U << 8;
969 case ARM::LDC_OPTION:
970 case ARM::LDCL_OPTION:
971 case ARM::LDC2_OPTION:
972 case ARM::LDC2L_OPTION:
973 case ARM::STC_OPTION:
974 case ARM::STCL_OPTION:
975 case ARM::STC2_OPTION:
976 case ARM::STC2L_OPTION:
977 Inst.addOperand(MCOperand::CreateImm(imm));
978 break;
979 default:
980 if (U)
981 Inst.addOperand(MCOperand::CreateImm(
982 ARM_AM::getAM2Opc(ARM_AM::add, imm, ARM_AM::lsl, idx_mode)));
983 else
984 Inst.addOperand(MCOperand::CreateImm(
985 ARM_AM::getAM2Opc(ARM_AM::sub, imm, ARM_AM::lsl, idx_mode)));
986 break;
987 }
988
989 switch (Inst.getOpcode()) {
990 case ARM::LDC_OFFSET:
991 case ARM::LDC_PRE:
992 case ARM::LDC_POST:
993 case ARM::LDC_OPTION:
994 case ARM::LDCL_OFFSET:
995 case ARM::LDCL_PRE:
996 case ARM::LDCL_POST:
997 case ARM::LDCL_OPTION:
998 case ARM::STC_OFFSET:
999 case ARM::STC_PRE:
1000 case ARM::STC_POST:
1001 case ARM::STC_OPTION:
1002 case ARM::STCL_OFFSET:
1003 case ARM::STCL_PRE:
1004 case ARM::STCL_POST:
1005 case ARM::STCL_OPTION:
Owen Anderson83e3f672011-08-17 17:44:15 +00001006 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001007 break;
1008 default:
1009 break;
1010 }
1011
Owen Anderson83e3f672011-08-17 17:44:15 +00001012 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001013}
1014
Jim Grosbachc4057822011-08-17 21:58:18 +00001015static DecodeStatus
1016DecodeAddrMode2IdxInstruction(llvm::MCInst &Inst, unsigned Insn,
1017 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001018 DecodeStatus S = Success;
1019
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001020 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1021 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
1022 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1023 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
1024 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1025 unsigned reg = fieldFromInstruction32(Insn, 25, 1);
1026 unsigned P = fieldFromInstruction32(Insn, 24, 1);
1027 unsigned W = fieldFromInstruction32(Insn, 21, 1);
1028
1029 // On stores, the writeback operand precedes Rt.
1030 switch (Inst.getOpcode()) {
1031 case ARM::STR_POST_IMM:
1032 case ARM::STR_POST_REG:
Owen Anderson508e1d32011-08-11 20:47:56 +00001033 case ARM::STRB_POST_IMM:
1034 case ARM::STRB_POST_REG:
Jim Grosbach342ebd52011-08-11 22:18:00 +00001035 case ARM::STRT_POST_REG:
1036 case ARM::STRT_POST_IMM:
Jim Grosbach10348e72011-08-11 20:04:56 +00001037 case ARM::STRBT_POST_REG:
1038 case ARM::STRBT_POST_IMM:
Owen Anderson83e3f672011-08-17 17:44:15 +00001039 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001040 break;
1041 default:
1042 break;
1043 }
1044
Owen Anderson83e3f672011-08-17 17:44:15 +00001045 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001046
1047 // On loads, the writeback operand comes after Rt.
1048 switch (Inst.getOpcode()) {
1049 case ARM::LDR_POST_IMM:
1050 case ARM::LDR_POST_REG:
Owen Anderson508e1d32011-08-11 20:47:56 +00001051 case ARM::LDRB_POST_IMM:
1052 case ARM::LDRB_POST_REG:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001053 case ARM::LDRBT_POST_REG:
1054 case ARM::LDRBT_POST_IMM:
Jim Grosbach59999262011-08-10 23:43:54 +00001055 case ARM::LDRT_POST_REG:
1056 case ARM::LDRT_POST_IMM:
Owen Anderson83e3f672011-08-17 17:44:15 +00001057 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001058 break;
1059 default:
1060 break;
1061 }
1062
Owen Anderson83e3f672011-08-17 17:44:15 +00001063 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001064
1065 ARM_AM::AddrOpc Op = ARM_AM::add;
1066 if (!fieldFromInstruction32(Insn, 23, 1))
1067 Op = ARM_AM::sub;
1068
1069 bool writeback = (P == 0) || (W == 1);
1070 unsigned idx_mode = 0;
1071 if (P && writeback)
1072 idx_mode = ARMII::IndexModePre;
1073 else if (!P && writeback)
1074 idx_mode = ARMII::IndexModePost;
1075
Owen Anderson83e3f672011-08-17 17:44:15 +00001076 if (writeback && (Rn == 15 || Rn == Rt)) S = Unpredictable; // UNPREDICTABLE
Owen Anderson71156a62011-08-11 19:00:18 +00001077
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001078 if (reg) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001079 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001080 ARM_AM::ShiftOpc Opc = ARM_AM::lsl;
1081 switch( fieldFromInstruction32(Insn, 5, 2)) {
1082 case 0:
1083 Opc = ARM_AM::lsl;
1084 break;
1085 case 1:
1086 Opc = ARM_AM::lsr;
1087 break;
1088 case 2:
1089 Opc = ARM_AM::asr;
1090 break;
1091 case 3:
1092 Opc = ARM_AM::ror;
1093 break;
1094 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00001095 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001096 }
1097 unsigned amt = fieldFromInstruction32(Insn, 7, 5);
1098 unsigned imm = ARM_AM::getAM2Opc(Op, amt, Opc, idx_mode);
1099
1100 Inst.addOperand(MCOperand::CreateImm(imm));
1101 } else {
1102 Inst.addOperand(MCOperand::CreateReg(0));
1103 unsigned tmp = ARM_AM::getAM2Opc(Op, imm, ARM_AM::lsl, idx_mode);
1104 Inst.addOperand(MCOperand::CreateImm(tmp));
1105 }
1106
Owen Anderson83e3f672011-08-17 17:44:15 +00001107 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001108
Owen Anderson83e3f672011-08-17 17:44:15 +00001109 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001110}
1111
Owen Anderson83e3f672011-08-17 17:44:15 +00001112static DecodeStatus DecodeSORegMemOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001113 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001114 DecodeStatus S = Success;
1115
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001116 unsigned Rn = fieldFromInstruction32(Val, 13, 4);
1117 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
1118 unsigned type = fieldFromInstruction32(Val, 5, 2);
1119 unsigned imm = fieldFromInstruction32(Val, 7, 5);
1120 unsigned U = fieldFromInstruction32(Val, 12, 1);
1121
Owen Anderson51157d22011-08-09 21:38:14 +00001122 ARM_AM::ShiftOpc ShOp = ARM_AM::lsl;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001123 switch (type) {
1124 case 0:
1125 ShOp = ARM_AM::lsl;
1126 break;
1127 case 1:
1128 ShOp = ARM_AM::lsr;
1129 break;
1130 case 2:
1131 ShOp = ARM_AM::asr;
1132 break;
1133 case 3:
1134 ShOp = ARM_AM::ror;
1135 break;
1136 }
1137
Owen Anderson83e3f672011-08-17 17:44:15 +00001138 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
1139 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001140 unsigned shift;
1141 if (U)
1142 shift = ARM_AM::getAM2Opc(ARM_AM::add, imm, ShOp);
1143 else
1144 shift = ARM_AM::getAM2Opc(ARM_AM::sub, imm, ShOp);
1145 Inst.addOperand(MCOperand::CreateImm(shift));
1146
Owen Anderson83e3f672011-08-17 17:44:15 +00001147 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001148}
1149
Jim Grosbachc4057822011-08-17 21:58:18 +00001150static DecodeStatus
1151DecodeAddrMode3Instruction(llvm::MCInst &Inst, unsigned Insn,
1152 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001153 DecodeStatus S = Success;
1154
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001155 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
1156 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1157 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1158 unsigned type = fieldFromInstruction32(Insn, 22, 1);
1159 unsigned imm = fieldFromInstruction32(Insn, 8, 4);
1160 unsigned U = ((~fieldFromInstruction32(Insn, 23, 1)) & 1) << 8;
1161 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1162 unsigned W = fieldFromInstruction32(Insn, 21, 1);
1163 unsigned P = fieldFromInstruction32(Insn, 24, 1);
1164
1165 bool writeback = (W == 1) | (P == 0);
Owen Andersonc537f3b2011-08-15 20:51:32 +00001166
1167 // For {LD,ST}RD, Rt must be even, else undefined.
1168 switch (Inst.getOpcode()) {
1169 case ARM::STRD:
1170 case ARM::STRD_PRE:
1171 case ARM::STRD_POST:
1172 case ARM::LDRD:
1173 case ARM::LDRD_PRE:
1174 case ARM::LDRD_POST:
Owen Anderson83e3f672011-08-17 17:44:15 +00001175 if (Rt & 0x1) return Fail;
Owen Andersonc537f3b2011-08-15 20:51:32 +00001176 break;
1177 default:
1178 break;
1179 }
1180
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001181 if (writeback) { // Writeback
1182 if (P)
1183 U |= ARMII::IndexModePre << 9;
1184 else
1185 U |= ARMII::IndexModePost << 9;
1186
1187 // On stores, the writeback operand precedes Rt.
1188 switch (Inst.getOpcode()) {
1189 case ARM::STRD:
1190 case ARM::STRD_PRE:
1191 case ARM::STRD_POST:
Owen Anderson79628e92011-08-12 20:02:50 +00001192 case ARM::STRH:
1193 case ARM::STRH_PRE:
1194 case ARM::STRH_POST:
Owen Anderson83e3f672011-08-17 17:44:15 +00001195 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001196 break;
1197 default:
1198 break;
1199 }
1200 }
1201
Owen Anderson83e3f672011-08-17 17:44:15 +00001202 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001203 switch (Inst.getOpcode()) {
1204 case ARM::STRD:
1205 case ARM::STRD_PRE:
1206 case ARM::STRD_POST:
1207 case ARM::LDRD:
1208 case ARM::LDRD_PRE:
1209 case ARM::LDRD_POST:
Owen Anderson83e3f672011-08-17 17:44:15 +00001210 CHECK(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001211 break;
1212 default:
1213 break;
1214 }
1215
1216 if (writeback) {
1217 // On loads, the writeback operand comes after Rt.
1218 switch (Inst.getOpcode()) {
1219 case ARM::LDRD:
1220 case ARM::LDRD_PRE:
1221 case ARM::LDRD_POST:
Owen Anderson0d094992011-08-12 20:36:11 +00001222 case ARM::LDRH:
1223 case ARM::LDRH_PRE:
1224 case ARM::LDRH_POST:
1225 case ARM::LDRSH:
1226 case ARM::LDRSH_PRE:
1227 case ARM::LDRSH_POST:
1228 case ARM::LDRSB:
1229 case ARM::LDRSB_PRE:
1230 case ARM::LDRSB_POST:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001231 case ARM::LDRHTr:
1232 case ARM::LDRSBTr:
Owen Anderson83e3f672011-08-17 17:44:15 +00001233 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001234 break;
1235 default:
1236 break;
1237 }
1238 }
1239
Owen Anderson83e3f672011-08-17 17:44:15 +00001240 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001241
1242 if (type) {
1243 Inst.addOperand(MCOperand::CreateReg(0));
1244 Inst.addOperand(MCOperand::CreateImm(U | (imm << 4) | Rm));
1245 } else {
Owen Anderson83e3f672011-08-17 17:44:15 +00001246 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001247 Inst.addOperand(MCOperand::CreateImm(U));
1248 }
1249
Owen Anderson83e3f672011-08-17 17:44:15 +00001250 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001251
Owen Anderson83e3f672011-08-17 17:44:15 +00001252 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001253}
1254
Owen Anderson83e3f672011-08-17 17:44:15 +00001255static DecodeStatus DecodeRFEInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001256 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001257 DecodeStatus S = Success;
1258
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001259 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1260 unsigned mode = fieldFromInstruction32(Insn, 23, 2);
1261
1262 switch (mode) {
1263 case 0:
1264 mode = ARM_AM::da;
1265 break;
1266 case 1:
1267 mode = ARM_AM::ia;
1268 break;
1269 case 2:
1270 mode = ARM_AM::db;
1271 break;
1272 case 3:
1273 mode = ARM_AM::ib;
1274 break;
1275 }
1276
1277 Inst.addOperand(MCOperand::CreateImm(mode));
Owen Anderson83e3f672011-08-17 17:44:15 +00001278 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001279
Owen Anderson83e3f672011-08-17 17:44:15 +00001280 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001281}
1282
Owen Anderson83e3f672011-08-17 17:44:15 +00001283static DecodeStatus DecodeMemMultipleWritebackInstruction(llvm::MCInst &Inst,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001284 unsigned Insn,
1285 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001286 DecodeStatus S = Success;
1287
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001288 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1289 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1290 unsigned reglist = fieldFromInstruction32(Insn, 0, 16);
1291
1292 if (pred == 0xF) {
1293 switch (Inst.getOpcode()) {
Owen Anderson846dd952011-08-18 22:31:17 +00001294 case ARM::LDMDA:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001295 Inst.setOpcode(ARM::RFEDA);
1296 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001297 case ARM::LDMDA_UPD:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001298 Inst.setOpcode(ARM::RFEDA_UPD);
1299 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001300 case ARM::LDMDB:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001301 Inst.setOpcode(ARM::RFEDB);
1302 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001303 case ARM::LDMDB_UPD:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001304 Inst.setOpcode(ARM::RFEDB_UPD);
1305 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001306 case ARM::LDMIA:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001307 Inst.setOpcode(ARM::RFEIA);
1308 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001309 case ARM::LDMIA_UPD:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001310 Inst.setOpcode(ARM::RFEIA_UPD);
1311 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001312 case ARM::LDMIB:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001313 Inst.setOpcode(ARM::RFEIB);
1314 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001315 case ARM::LDMIB_UPD:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001316 Inst.setOpcode(ARM::RFEIB_UPD);
1317 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001318 case ARM::STMDA:
1319 Inst.setOpcode(ARM::SRSDA);
1320 break;
1321 case ARM::STMDA_UPD:
1322 Inst.setOpcode(ARM::SRSDA_UPD);
1323 break;
1324 case ARM::STMDB:
1325 Inst.setOpcode(ARM::SRSDB);
1326 break;
1327 case ARM::STMDB_UPD:
1328 Inst.setOpcode(ARM::SRSDB_UPD);
1329 break;
1330 case ARM::STMIA:
1331 Inst.setOpcode(ARM::SRSIA);
1332 break;
1333 case ARM::STMIA_UPD:
1334 Inst.setOpcode(ARM::SRSIA_UPD);
1335 break;
1336 case ARM::STMIB:
1337 Inst.setOpcode(ARM::SRSIB);
1338 break;
1339 case ARM::STMIB_UPD:
1340 Inst.setOpcode(ARM::SRSIB_UPD);
1341 break;
1342 default:
1343 CHECK(S, Fail);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001344 }
Owen Anderson846dd952011-08-18 22:31:17 +00001345
1346 // For stores (which become SRS's, the only operand is the mode.
1347 if (fieldFromInstruction32(Insn, 20, 1) == 0) {
1348 Inst.addOperand(
1349 MCOperand::CreateImm(fieldFromInstruction32(Insn, 0, 4)));
1350 return S;
1351 }
1352
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001353 return DecodeRFEInstruction(Inst, Insn, Address, Decoder);
1354 }
1355
Owen Anderson83e3f672011-08-17 17:44:15 +00001356 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
1357 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)); // Tied
1358 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
1359 CHECK(S, DecodeRegListOperand(Inst, reglist, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001360
Owen Anderson83e3f672011-08-17 17:44:15 +00001361 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001362}
1363
Owen Anderson83e3f672011-08-17 17:44:15 +00001364static DecodeStatus DecodeCPSInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001365 uint64_t Address, const void *Decoder) {
1366 unsigned imod = fieldFromInstruction32(Insn, 18, 2);
1367 unsigned M = fieldFromInstruction32(Insn, 17, 1);
1368 unsigned iflags = fieldFromInstruction32(Insn, 6, 3);
1369 unsigned mode = fieldFromInstruction32(Insn, 0, 5);
1370
Owen Anderson14090bf2011-08-18 22:11:02 +00001371 DecodeStatus S = Success;
Owen Anderson35008c22011-08-09 23:05:39 +00001372
Owen Anderson14090bf2011-08-18 22:11:02 +00001373 // imod == '01' --> UNPREDICTABLE
1374 // NOTE: Even though this is technically UNPREDICTABLE, we choose to
1375 // return failure here. The '01' imod value is unprintable, so there's
1376 // nothing useful we could do even if we returned UNPREDICTABLE.
1377
1378 if (imod == 1) CHECK(S, Fail);
1379
1380 if (imod && M) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001381 Inst.setOpcode(ARM::CPS3p);
1382 Inst.addOperand(MCOperand::CreateImm(imod));
1383 Inst.addOperand(MCOperand::CreateImm(iflags));
1384 Inst.addOperand(MCOperand::CreateImm(mode));
Owen Anderson14090bf2011-08-18 22:11:02 +00001385 } else if (imod && !M) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001386 Inst.setOpcode(ARM::CPS2p);
1387 Inst.addOperand(MCOperand::CreateImm(imod));
1388 Inst.addOperand(MCOperand::CreateImm(iflags));
Owen Anderson14090bf2011-08-18 22:11:02 +00001389 if (mode) CHECK(S, Unpredictable);
1390 } else if (!imod && M) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001391 Inst.setOpcode(ARM::CPS1p);
1392 Inst.addOperand(MCOperand::CreateImm(mode));
Owen Anderson14090bf2011-08-18 22:11:02 +00001393 if (iflags) CHECK(S, Unpredictable);
Owen Anderson1dd56f02011-08-18 22:15:25 +00001394 } else {
Owen Anderson14090bf2011-08-18 22:11:02 +00001395 // imod == '00' && M == '0' --> UNPREDICTABLE
Owen Anderson1dd56f02011-08-18 22:15:25 +00001396 Inst.setOpcode(ARM::CPS1p);
1397 Inst.addOperand(MCOperand::CreateImm(mode));
Owen Anderson14090bf2011-08-18 22:11:02 +00001398 CHECK(S, Unpredictable);
Owen Anderson1dd56f02011-08-18 22:15:25 +00001399 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001400
Owen Anderson14090bf2011-08-18 22:11:02 +00001401 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001402}
1403
Owen Anderson6153a032011-08-23 17:45:18 +00001404static DecodeStatus DecodeT2CPSInstruction(llvm::MCInst &Inst, unsigned Insn,
1405 uint64_t Address, const void *Decoder) {
1406 unsigned imod = fieldFromInstruction32(Insn, 9, 2);
1407 unsigned M = fieldFromInstruction32(Insn, 8, 1);
1408 unsigned iflags = fieldFromInstruction32(Insn, 5, 3);
1409 unsigned mode = fieldFromInstruction32(Insn, 0, 5);
1410
1411 DecodeStatus S = Success;
1412
1413 // imod == '01' --> UNPREDICTABLE
1414 // NOTE: Even though this is technically UNPREDICTABLE, we choose to
1415 // return failure here. The '01' imod value is unprintable, so there's
1416 // nothing useful we could do even if we returned UNPREDICTABLE.
1417
1418 if (imod == 1) CHECK(S, Fail);
1419
1420 if (imod && M) {
1421 Inst.setOpcode(ARM::t2CPS3p);
1422 Inst.addOperand(MCOperand::CreateImm(imod));
1423 Inst.addOperand(MCOperand::CreateImm(iflags));
1424 Inst.addOperand(MCOperand::CreateImm(mode));
1425 } else if (imod && !M) {
1426 Inst.setOpcode(ARM::t2CPS2p);
1427 Inst.addOperand(MCOperand::CreateImm(imod));
1428 Inst.addOperand(MCOperand::CreateImm(iflags));
1429 if (mode) CHECK(S, Unpredictable);
1430 } else if (!imod && M) {
1431 Inst.setOpcode(ARM::t2CPS1p);
1432 Inst.addOperand(MCOperand::CreateImm(mode));
1433 if (iflags) CHECK(S, Unpredictable);
1434 } else {
1435 // imod == '00' && M == '0' --> UNPREDICTABLE
1436 Inst.setOpcode(ARM::t2CPS1p);
1437 Inst.addOperand(MCOperand::CreateImm(mode));
1438 CHECK(S, Unpredictable);
1439 }
1440
1441 return S;
1442}
1443
1444
Owen Anderson83e3f672011-08-17 17:44:15 +00001445static DecodeStatus DecodeSMLAInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001446 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001447 DecodeStatus S = Success;
1448
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001449 unsigned Rd = fieldFromInstruction32(Insn, 16, 4);
1450 unsigned Rn = fieldFromInstruction32(Insn, 0, 4);
1451 unsigned Rm = fieldFromInstruction32(Insn, 8, 4);
1452 unsigned Ra = fieldFromInstruction32(Insn, 12, 4);
1453 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1454
1455 if (pred == 0xF)
1456 return DecodeCPSInstruction(Inst, Insn, Address, Decoder);
1457
Owen Anderson83e3f672011-08-17 17:44:15 +00001458 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder));
1459 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder));
1460 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder));
1461 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Ra, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001462
Owen Anderson83e3f672011-08-17 17:44:15 +00001463 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson1fb66732011-08-11 22:05:38 +00001464
Owen Anderson83e3f672011-08-17 17:44:15 +00001465 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001466}
1467
Owen Anderson83e3f672011-08-17 17:44:15 +00001468static DecodeStatus DecodeAddrModeImm12Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001469 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001470 DecodeStatus S = Success;
1471
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001472 unsigned add = fieldFromInstruction32(Val, 12, 1);
1473 unsigned imm = fieldFromInstruction32(Val, 0, 12);
1474 unsigned Rn = fieldFromInstruction32(Val, 13, 4);
1475
Owen Anderson83e3f672011-08-17 17:44:15 +00001476 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001477
1478 if (!add) imm *= -1;
1479 if (imm == 0 && !add) imm = INT32_MIN;
1480 Inst.addOperand(MCOperand::CreateImm(imm));
1481
Owen Anderson83e3f672011-08-17 17:44:15 +00001482 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001483}
1484
Owen Anderson83e3f672011-08-17 17:44:15 +00001485static DecodeStatus DecodeAddrMode5Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001486 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001487 DecodeStatus S = Success;
1488
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001489 unsigned Rn = fieldFromInstruction32(Val, 9, 4);
1490 unsigned U = fieldFromInstruction32(Val, 8, 1);
1491 unsigned imm = fieldFromInstruction32(Val, 0, 8);
1492
Owen Anderson83e3f672011-08-17 17:44:15 +00001493 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001494
1495 if (U)
1496 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::add, imm)));
1497 else
1498 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::sub, imm)));
1499
Owen Anderson83e3f672011-08-17 17:44:15 +00001500 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001501}
1502
Owen Anderson83e3f672011-08-17 17:44:15 +00001503static DecodeStatus DecodeAddrMode7Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001504 uint64_t Address, const void *Decoder) {
1505 return DecodeGPRRegisterClass(Inst, Val, Address, Decoder);
1506}
1507
Jim Grosbachc4057822011-08-17 21:58:18 +00001508static DecodeStatus
1509DecodeBranchImmInstruction(llvm::MCInst &Inst, unsigned Insn,
1510 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001511 DecodeStatus S = Success;
1512
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001513 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1514 unsigned imm = fieldFromInstruction32(Insn, 0, 24) << 2;
1515
1516 if (pred == 0xF) {
1517 Inst.setOpcode(ARM::BLXi);
1518 imm |= fieldFromInstruction32(Insn, 24, 1) << 1;
Benjamin Kramer793b8112011-08-09 22:02:50 +00001519 Inst.addOperand(MCOperand::CreateImm(SignExtend32<26>(imm)));
Owen Anderson83e3f672011-08-17 17:44:15 +00001520 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001521 }
1522
Benjamin Kramer793b8112011-08-09 22:02:50 +00001523 Inst.addOperand(MCOperand::CreateImm(SignExtend32<26>(imm)));
Owen Anderson83e3f672011-08-17 17:44:15 +00001524 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001525
Owen Anderson83e3f672011-08-17 17:44:15 +00001526 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001527}
1528
1529
Owen Anderson83e3f672011-08-17 17:44:15 +00001530static DecodeStatus DecodeVCVTImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001531 uint64_t Address, const void *Decoder) {
1532 Inst.addOperand(MCOperand::CreateImm(64 - Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00001533 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001534}
1535
Owen Anderson83e3f672011-08-17 17:44:15 +00001536static DecodeStatus DecodeAddrMode6Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001537 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001538 DecodeStatus S = Success;
1539
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001540 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
1541 unsigned align = fieldFromInstruction32(Val, 4, 2);
1542
Owen Anderson83e3f672011-08-17 17:44:15 +00001543 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001544 if (!align)
1545 Inst.addOperand(MCOperand::CreateImm(0));
1546 else
1547 Inst.addOperand(MCOperand::CreateImm(4 << align));
1548
Owen Anderson83e3f672011-08-17 17:44:15 +00001549 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001550}
1551
Owen Anderson83e3f672011-08-17 17:44:15 +00001552static DecodeStatus DecodeVLDInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001553 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001554 DecodeStatus S = Success;
1555
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001556 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
1557 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
1558 unsigned wb = fieldFromInstruction32(Insn, 16, 4);
1559 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1560 Rn |= fieldFromInstruction32(Insn, 4, 2) << 4;
1561 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1562
1563 // First output register
Owen Anderson83e3f672011-08-17 17:44:15 +00001564 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001565
1566 // Second output register
1567 switch (Inst.getOpcode()) {
1568 case ARM::VLD1q8:
1569 case ARM::VLD1q16:
1570 case ARM::VLD1q32:
1571 case ARM::VLD1q64:
1572 case ARM::VLD1q8_UPD:
1573 case ARM::VLD1q16_UPD:
1574 case ARM::VLD1q32_UPD:
1575 case ARM::VLD1q64_UPD:
1576 case ARM::VLD1d8T:
1577 case ARM::VLD1d16T:
1578 case ARM::VLD1d32T:
1579 case ARM::VLD1d64T:
1580 case ARM::VLD1d8T_UPD:
1581 case ARM::VLD1d16T_UPD:
1582 case ARM::VLD1d32T_UPD:
1583 case ARM::VLD1d64T_UPD:
1584 case ARM::VLD1d8Q:
1585 case ARM::VLD1d16Q:
1586 case ARM::VLD1d32Q:
1587 case ARM::VLD1d64Q:
1588 case ARM::VLD1d8Q_UPD:
1589 case ARM::VLD1d16Q_UPD:
1590 case ARM::VLD1d32Q_UPD:
1591 case ARM::VLD1d64Q_UPD:
1592 case ARM::VLD2d8:
1593 case ARM::VLD2d16:
1594 case ARM::VLD2d32:
1595 case ARM::VLD2d8_UPD:
1596 case ARM::VLD2d16_UPD:
1597 case ARM::VLD2d32_UPD:
1598 case ARM::VLD2q8:
1599 case ARM::VLD2q16:
1600 case ARM::VLD2q32:
1601 case ARM::VLD2q8_UPD:
1602 case ARM::VLD2q16_UPD:
1603 case ARM::VLD2q32_UPD:
1604 case ARM::VLD3d8:
1605 case ARM::VLD3d16:
1606 case ARM::VLD3d32:
1607 case ARM::VLD3d8_UPD:
1608 case ARM::VLD3d16_UPD:
1609 case ARM::VLD3d32_UPD:
1610 case ARM::VLD4d8:
1611 case ARM::VLD4d16:
1612 case ARM::VLD4d32:
1613 case ARM::VLD4d8_UPD:
1614 case ARM::VLD4d16_UPD:
1615 case ARM::VLD4d32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001616 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001617 break;
1618 case ARM::VLD2b8:
1619 case ARM::VLD2b16:
1620 case ARM::VLD2b32:
1621 case ARM::VLD2b8_UPD:
1622 case ARM::VLD2b16_UPD:
1623 case ARM::VLD2b32_UPD:
1624 case ARM::VLD3q8:
1625 case ARM::VLD3q16:
1626 case ARM::VLD3q32:
1627 case ARM::VLD3q8_UPD:
1628 case ARM::VLD3q16_UPD:
1629 case ARM::VLD3q32_UPD:
1630 case ARM::VLD4q8:
1631 case ARM::VLD4q16:
1632 case ARM::VLD4q32:
1633 case ARM::VLD4q8_UPD:
1634 case ARM::VLD4q16_UPD:
1635 case ARM::VLD4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001636 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001637 default:
1638 break;
1639 }
1640
1641 // Third output register
1642 switch(Inst.getOpcode()) {
1643 case ARM::VLD1d8T:
1644 case ARM::VLD1d16T:
1645 case ARM::VLD1d32T:
1646 case ARM::VLD1d64T:
1647 case ARM::VLD1d8T_UPD:
1648 case ARM::VLD1d16T_UPD:
1649 case ARM::VLD1d32T_UPD:
1650 case ARM::VLD1d64T_UPD:
1651 case ARM::VLD1d8Q:
1652 case ARM::VLD1d16Q:
1653 case ARM::VLD1d32Q:
1654 case ARM::VLD1d64Q:
1655 case ARM::VLD1d8Q_UPD:
1656 case ARM::VLD1d16Q_UPD:
1657 case ARM::VLD1d32Q_UPD:
1658 case ARM::VLD1d64Q_UPD:
1659 case ARM::VLD2q8:
1660 case ARM::VLD2q16:
1661 case ARM::VLD2q32:
1662 case ARM::VLD2q8_UPD:
1663 case ARM::VLD2q16_UPD:
1664 case ARM::VLD2q32_UPD:
1665 case ARM::VLD3d8:
1666 case ARM::VLD3d16:
1667 case ARM::VLD3d32:
1668 case ARM::VLD3d8_UPD:
1669 case ARM::VLD3d16_UPD:
1670 case ARM::VLD3d32_UPD:
1671 case ARM::VLD4d8:
1672 case ARM::VLD4d16:
1673 case ARM::VLD4d32:
1674 case ARM::VLD4d8_UPD:
1675 case ARM::VLD4d16_UPD:
1676 case ARM::VLD4d32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001677 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001678 break;
1679 case ARM::VLD3q8:
1680 case ARM::VLD3q16:
1681 case ARM::VLD3q32:
1682 case ARM::VLD3q8_UPD:
1683 case ARM::VLD3q16_UPD:
1684 case ARM::VLD3q32_UPD:
1685 case ARM::VLD4q8:
1686 case ARM::VLD4q16:
1687 case ARM::VLD4q32:
1688 case ARM::VLD4q8_UPD:
1689 case ARM::VLD4q16_UPD:
1690 case ARM::VLD4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001691 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+4)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001692 break;
1693 default:
1694 break;
1695 }
1696
1697 // Fourth output register
1698 switch (Inst.getOpcode()) {
1699 case ARM::VLD1d8Q:
1700 case ARM::VLD1d16Q:
1701 case ARM::VLD1d32Q:
1702 case ARM::VLD1d64Q:
1703 case ARM::VLD1d8Q_UPD:
1704 case ARM::VLD1d16Q_UPD:
1705 case ARM::VLD1d32Q_UPD:
1706 case ARM::VLD1d64Q_UPD:
1707 case ARM::VLD2q8:
1708 case ARM::VLD2q16:
1709 case ARM::VLD2q32:
1710 case ARM::VLD2q8_UPD:
1711 case ARM::VLD2q16_UPD:
1712 case ARM::VLD2q32_UPD:
1713 case ARM::VLD4d8:
1714 case ARM::VLD4d16:
1715 case ARM::VLD4d32:
1716 case ARM::VLD4d8_UPD:
1717 case ARM::VLD4d16_UPD:
1718 case ARM::VLD4d32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001719 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+3)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001720 break;
1721 case ARM::VLD4q8:
1722 case ARM::VLD4q16:
1723 case ARM::VLD4q32:
1724 case ARM::VLD4q8_UPD:
1725 case ARM::VLD4q16_UPD:
1726 case ARM::VLD4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001727 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+6)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001728 break;
1729 default:
1730 break;
1731 }
1732
1733 // Writeback operand
1734 switch (Inst.getOpcode()) {
1735 case ARM::VLD1d8_UPD:
1736 case ARM::VLD1d16_UPD:
1737 case ARM::VLD1d32_UPD:
1738 case ARM::VLD1d64_UPD:
1739 case ARM::VLD1q8_UPD:
1740 case ARM::VLD1q16_UPD:
1741 case ARM::VLD1q32_UPD:
1742 case ARM::VLD1q64_UPD:
1743 case ARM::VLD1d8T_UPD:
1744 case ARM::VLD1d16T_UPD:
1745 case ARM::VLD1d32T_UPD:
1746 case ARM::VLD1d64T_UPD:
1747 case ARM::VLD1d8Q_UPD:
1748 case ARM::VLD1d16Q_UPD:
1749 case ARM::VLD1d32Q_UPD:
1750 case ARM::VLD1d64Q_UPD:
1751 case ARM::VLD2d8_UPD:
1752 case ARM::VLD2d16_UPD:
1753 case ARM::VLD2d32_UPD:
1754 case ARM::VLD2q8_UPD:
1755 case ARM::VLD2q16_UPD:
1756 case ARM::VLD2q32_UPD:
1757 case ARM::VLD2b8_UPD:
1758 case ARM::VLD2b16_UPD:
1759 case ARM::VLD2b32_UPD:
1760 case ARM::VLD3d8_UPD:
1761 case ARM::VLD3d16_UPD:
1762 case ARM::VLD3d32_UPD:
1763 case ARM::VLD3q8_UPD:
1764 case ARM::VLD3q16_UPD:
1765 case ARM::VLD3q32_UPD:
1766 case ARM::VLD4d8_UPD:
1767 case ARM::VLD4d16_UPD:
1768 case ARM::VLD4d32_UPD:
1769 case ARM::VLD4q8_UPD:
1770 case ARM::VLD4q16_UPD:
1771 case ARM::VLD4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001772 CHECK(S, DecodeGPRRegisterClass(Inst, wb, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001773 break;
1774 default:
1775 break;
1776 }
1777
1778 // AddrMode6 Base (register+alignment)
Owen Anderson83e3f672011-08-17 17:44:15 +00001779 CHECK(S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001780
1781 // AddrMode6 Offset (register)
1782 if (Rm == 0xD)
1783 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001784 else if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001785 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001786 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001787
Owen Anderson83e3f672011-08-17 17:44:15 +00001788 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001789}
1790
Owen Anderson83e3f672011-08-17 17:44:15 +00001791static DecodeStatus DecodeVSTInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001792 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001793 DecodeStatus S = Success;
1794
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001795 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
1796 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
1797 unsigned wb = fieldFromInstruction32(Insn, 16, 4);
1798 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1799 Rn |= fieldFromInstruction32(Insn, 4, 2) << 4;
1800 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1801
1802 // Writeback Operand
1803 switch (Inst.getOpcode()) {
1804 case ARM::VST1d8_UPD:
1805 case ARM::VST1d16_UPD:
1806 case ARM::VST1d32_UPD:
1807 case ARM::VST1d64_UPD:
1808 case ARM::VST1q8_UPD:
1809 case ARM::VST1q16_UPD:
1810 case ARM::VST1q32_UPD:
1811 case ARM::VST1q64_UPD:
1812 case ARM::VST1d8T_UPD:
1813 case ARM::VST1d16T_UPD:
1814 case ARM::VST1d32T_UPD:
1815 case ARM::VST1d64T_UPD:
1816 case ARM::VST1d8Q_UPD:
1817 case ARM::VST1d16Q_UPD:
1818 case ARM::VST1d32Q_UPD:
1819 case ARM::VST1d64Q_UPD:
1820 case ARM::VST2d8_UPD:
1821 case ARM::VST2d16_UPD:
1822 case ARM::VST2d32_UPD:
1823 case ARM::VST2q8_UPD:
1824 case ARM::VST2q16_UPD:
1825 case ARM::VST2q32_UPD:
1826 case ARM::VST2b8_UPD:
1827 case ARM::VST2b16_UPD:
1828 case ARM::VST2b32_UPD:
1829 case ARM::VST3d8_UPD:
1830 case ARM::VST3d16_UPD:
1831 case ARM::VST3d32_UPD:
1832 case ARM::VST3q8_UPD:
1833 case ARM::VST3q16_UPD:
1834 case ARM::VST3q32_UPD:
1835 case ARM::VST4d8_UPD:
1836 case ARM::VST4d16_UPD:
1837 case ARM::VST4d32_UPD:
1838 case ARM::VST4q8_UPD:
1839 case ARM::VST4q16_UPD:
1840 case ARM::VST4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001841 CHECK(S, DecodeGPRRegisterClass(Inst, wb, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001842 break;
1843 default:
1844 break;
1845 }
1846
1847 // AddrMode6 Base (register+alignment)
Owen Anderson83e3f672011-08-17 17:44:15 +00001848 CHECK(S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001849
1850 // AddrMode6 Offset (register)
1851 if (Rm == 0xD)
1852 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001853 else if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001854 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001855 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001856
1857 // First input register
Owen Anderson83e3f672011-08-17 17:44:15 +00001858 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001859
1860 // Second input register
1861 switch (Inst.getOpcode()) {
1862 case ARM::VST1q8:
1863 case ARM::VST1q16:
1864 case ARM::VST1q32:
1865 case ARM::VST1q64:
1866 case ARM::VST1q8_UPD:
1867 case ARM::VST1q16_UPD:
1868 case ARM::VST1q32_UPD:
1869 case ARM::VST1q64_UPD:
1870 case ARM::VST1d8T:
1871 case ARM::VST1d16T:
1872 case ARM::VST1d32T:
1873 case ARM::VST1d64T:
1874 case ARM::VST1d8T_UPD:
1875 case ARM::VST1d16T_UPD:
1876 case ARM::VST1d32T_UPD:
1877 case ARM::VST1d64T_UPD:
1878 case ARM::VST1d8Q:
1879 case ARM::VST1d16Q:
1880 case ARM::VST1d32Q:
1881 case ARM::VST1d64Q:
1882 case ARM::VST1d8Q_UPD:
1883 case ARM::VST1d16Q_UPD:
1884 case ARM::VST1d32Q_UPD:
1885 case ARM::VST1d64Q_UPD:
1886 case ARM::VST2d8:
1887 case ARM::VST2d16:
1888 case ARM::VST2d32:
1889 case ARM::VST2d8_UPD:
1890 case ARM::VST2d16_UPD:
1891 case ARM::VST2d32_UPD:
1892 case ARM::VST2q8:
1893 case ARM::VST2q16:
1894 case ARM::VST2q32:
1895 case ARM::VST2q8_UPD:
1896 case ARM::VST2q16_UPD:
1897 case ARM::VST2q32_UPD:
1898 case ARM::VST3d8:
1899 case ARM::VST3d16:
1900 case ARM::VST3d32:
1901 case ARM::VST3d8_UPD:
1902 case ARM::VST3d16_UPD:
1903 case ARM::VST3d32_UPD:
1904 case ARM::VST4d8:
1905 case ARM::VST4d16:
1906 case ARM::VST4d32:
1907 case ARM::VST4d8_UPD:
1908 case ARM::VST4d16_UPD:
1909 case ARM::VST4d32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001910 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001911 break;
1912 case ARM::VST2b8:
1913 case ARM::VST2b16:
1914 case ARM::VST2b32:
1915 case ARM::VST2b8_UPD:
1916 case ARM::VST2b16_UPD:
1917 case ARM::VST2b32_UPD:
1918 case ARM::VST3q8:
1919 case ARM::VST3q16:
1920 case ARM::VST3q32:
1921 case ARM::VST3q8_UPD:
1922 case ARM::VST3q16_UPD:
1923 case ARM::VST3q32_UPD:
1924 case ARM::VST4q8:
1925 case ARM::VST4q16:
1926 case ARM::VST4q32:
1927 case ARM::VST4q8_UPD:
1928 case ARM::VST4q16_UPD:
1929 case ARM::VST4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001930 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001931 break;
1932 default:
1933 break;
1934 }
1935
1936 // Third input register
1937 switch (Inst.getOpcode()) {
1938 case ARM::VST1d8T:
1939 case ARM::VST1d16T:
1940 case ARM::VST1d32T:
1941 case ARM::VST1d64T:
1942 case ARM::VST1d8T_UPD:
1943 case ARM::VST1d16T_UPD:
1944 case ARM::VST1d32T_UPD:
1945 case ARM::VST1d64T_UPD:
1946 case ARM::VST1d8Q:
1947 case ARM::VST1d16Q:
1948 case ARM::VST1d32Q:
1949 case ARM::VST1d64Q:
1950 case ARM::VST1d8Q_UPD:
1951 case ARM::VST1d16Q_UPD:
1952 case ARM::VST1d32Q_UPD:
1953 case ARM::VST1d64Q_UPD:
1954 case ARM::VST2q8:
1955 case ARM::VST2q16:
1956 case ARM::VST2q32:
1957 case ARM::VST2q8_UPD:
1958 case ARM::VST2q16_UPD:
1959 case ARM::VST2q32_UPD:
1960 case ARM::VST3d8:
1961 case ARM::VST3d16:
1962 case ARM::VST3d32:
1963 case ARM::VST3d8_UPD:
1964 case ARM::VST3d16_UPD:
1965 case ARM::VST3d32_UPD:
1966 case ARM::VST4d8:
1967 case ARM::VST4d16:
1968 case ARM::VST4d32:
1969 case ARM::VST4d8_UPD:
1970 case ARM::VST4d16_UPD:
1971 case ARM::VST4d32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001972 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001973 break;
1974 case ARM::VST3q8:
1975 case ARM::VST3q16:
1976 case ARM::VST3q32:
1977 case ARM::VST3q8_UPD:
1978 case ARM::VST3q16_UPD:
1979 case ARM::VST3q32_UPD:
1980 case ARM::VST4q8:
1981 case ARM::VST4q16:
1982 case ARM::VST4q32:
1983 case ARM::VST4q8_UPD:
1984 case ARM::VST4q16_UPD:
1985 case ARM::VST4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001986 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+4)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001987 break;
1988 default:
1989 break;
1990 }
1991
1992 // Fourth input register
1993 switch (Inst.getOpcode()) {
1994 case ARM::VST1d8Q:
1995 case ARM::VST1d16Q:
1996 case ARM::VST1d32Q:
1997 case ARM::VST1d64Q:
1998 case ARM::VST1d8Q_UPD:
1999 case ARM::VST1d16Q_UPD:
2000 case ARM::VST1d32Q_UPD:
2001 case ARM::VST1d64Q_UPD:
2002 case ARM::VST2q8:
2003 case ARM::VST2q16:
2004 case ARM::VST2q32:
2005 case ARM::VST2q8_UPD:
2006 case ARM::VST2q16_UPD:
2007 case ARM::VST2q32_UPD:
2008 case ARM::VST4d8:
2009 case ARM::VST4d16:
2010 case ARM::VST4d32:
2011 case ARM::VST4d8_UPD:
2012 case ARM::VST4d16_UPD:
2013 case ARM::VST4d32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00002014 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+3)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002015 break;
2016 case ARM::VST4q8:
2017 case ARM::VST4q16:
2018 case ARM::VST4q32:
2019 case ARM::VST4q8_UPD:
2020 case ARM::VST4q16_UPD:
2021 case ARM::VST4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00002022 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+6)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002023 break;
2024 default:
2025 break;
2026 }
2027
Owen Anderson83e3f672011-08-17 17:44:15 +00002028 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002029}
2030
Owen Anderson83e3f672011-08-17 17:44:15 +00002031static DecodeStatus DecodeVLD1DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002032 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002033 DecodeStatus S = Success;
2034
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002035 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2036 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2037 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2038 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2039 unsigned align = fieldFromInstruction32(Insn, 4, 1);
2040 unsigned size = fieldFromInstruction32(Insn, 6, 2);
2041 unsigned regs = fieldFromInstruction32(Insn, 5, 1) + 1;
2042
2043 align *= (1 << size);
2044
Owen Anderson83e3f672011-08-17 17:44:15 +00002045 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002046 if (regs == 2) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002047 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002048 }
Owen Andersonf1c8e3e2011-08-22 18:22:06 +00002049 if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002050 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002051 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002052
Owen Anderson83e3f672011-08-17 17:44:15 +00002053 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002054 Inst.addOperand(MCOperand::CreateImm(align));
2055
2056 if (Rm == 0xD)
2057 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002058 else if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002059 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002060 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002061
Owen Anderson83e3f672011-08-17 17:44:15 +00002062 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002063}
2064
Owen Anderson83e3f672011-08-17 17:44:15 +00002065static DecodeStatus DecodeVLD2DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002066 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002067 DecodeStatus S = Success;
2068
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002069 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2070 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2071 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2072 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2073 unsigned align = fieldFromInstruction32(Insn, 4, 1);
2074 unsigned size = 1 << fieldFromInstruction32(Insn, 6, 2);
2075 unsigned inc = fieldFromInstruction32(Insn, 5, 1) + 1;
2076 align *= 2*size;
2077
Owen Anderson83e3f672011-08-17 17:44:15 +00002078 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
2079 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder));
Owen Andersonf1c8e3e2011-08-22 18:22:06 +00002080 if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002081 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002082 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002083
Owen Anderson83e3f672011-08-17 17:44:15 +00002084 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002085 Inst.addOperand(MCOperand::CreateImm(align));
2086
2087 if (Rm == 0xD)
2088 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002089 else if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002090 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002091 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002092
Owen Anderson83e3f672011-08-17 17:44:15 +00002093 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002094}
2095
Owen Anderson83e3f672011-08-17 17:44:15 +00002096static DecodeStatus DecodeVLD3DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002097 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002098 DecodeStatus S = Success;
2099
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002100 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2101 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2102 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2103 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2104 unsigned inc = fieldFromInstruction32(Insn, 5, 1) + 1;
2105
Owen Anderson83e3f672011-08-17 17:44:15 +00002106 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
2107 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder));
2108 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2*inc)%32, Address, Decoder));
Owen Andersonf1c8e3e2011-08-22 18:22:06 +00002109 if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002110 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002111 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002112
Owen Anderson83e3f672011-08-17 17:44:15 +00002113 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002114 Inst.addOperand(MCOperand::CreateImm(0));
2115
2116 if (Rm == 0xD)
2117 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002118 else if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002119 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002120 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002121
Owen Anderson83e3f672011-08-17 17:44:15 +00002122 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002123}
2124
Owen Anderson83e3f672011-08-17 17:44:15 +00002125static DecodeStatus DecodeVLD4DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002126 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002127 DecodeStatus S = Success;
2128
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002129 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2130 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2131 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2132 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2133 unsigned size = fieldFromInstruction32(Insn, 6, 2);
2134 unsigned inc = fieldFromInstruction32(Insn, 5, 1) + 1;
2135 unsigned align = fieldFromInstruction32(Insn, 4, 1);
2136
2137 if (size == 0x3) {
2138 size = 4;
2139 align = 16;
2140 } else {
2141 if (size == 2) {
2142 size = 1 << size;
2143 align *= 8;
2144 } else {
2145 size = 1 << size;
2146 align *= 4*size;
2147 }
2148 }
2149
Owen Anderson83e3f672011-08-17 17:44:15 +00002150 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
2151 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder));
2152 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2*inc)%32, Address, Decoder));
2153 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+3*inc)%32, Address, Decoder));
Owen Andersonf1c8e3e2011-08-22 18:22:06 +00002154 if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002155 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002156 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002157
Owen Anderson83e3f672011-08-17 17:44:15 +00002158 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002159 Inst.addOperand(MCOperand::CreateImm(align));
2160
2161 if (Rm == 0xD)
2162 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002163 else if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002164 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002165 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002166
Owen Anderson83e3f672011-08-17 17:44:15 +00002167 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002168}
2169
Jim Grosbachc4057822011-08-17 21:58:18 +00002170static DecodeStatus
2171DecodeNEONModImmInstruction(llvm::MCInst &Inst, unsigned Insn,
2172 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002173 DecodeStatus S = Success;
2174
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002175 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2176 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2177 unsigned imm = fieldFromInstruction32(Insn, 0, 4);
2178 imm |= fieldFromInstruction32(Insn, 16, 3) << 4;
2179 imm |= fieldFromInstruction32(Insn, 24, 1) << 7;
2180 imm |= fieldFromInstruction32(Insn, 8, 4) << 8;
2181 imm |= fieldFromInstruction32(Insn, 5, 1) << 12;
2182 unsigned Q = fieldFromInstruction32(Insn, 6, 1);
2183
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002184 if (Q) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002185 CHECK(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002186 } else {
Owen Anderson83e3f672011-08-17 17:44:15 +00002187 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002188 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002189
2190 Inst.addOperand(MCOperand::CreateImm(imm));
2191
2192 switch (Inst.getOpcode()) {
2193 case ARM::VORRiv4i16:
2194 case ARM::VORRiv2i32:
2195 case ARM::VBICiv4i16:
2196 case ARM::VBICiv2i32:
Owen Anderson83e3f672011-08-17 17:44:15 +00002197 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002198 break;
2199 case ARM::VORRiv8i16:
2200 case ARM::VORRiv4i32:
2201 case ARM::VBICiv8i16:
2202 case ARM::VBICiv4i32:
Owen Anderson83e3f672011-08-17 17:44:15 +00002203 CHECK(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002204 break;
2205 default:
2206 break;
2207 }
2208
Owen Anderson83e3f672011-08-17 17:44:15 +00002209 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002210}
2211
Owen Anderson83e3f672011-08-17 17:44:15 +00002212static DecodeStatus DecodeVSHLMaxInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002213 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002214 DecodeStatus S = Success;
2215
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002216 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2217 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2218 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2219 Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
2220 unsigned size = fieldFromInstruction32(Insn, 18, 2);
2221
Owen Anderson83e3f672011-08-17 17:44:15 +00002222 CHECK(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder));
2223 CHECK(S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002224 Inst.addOperand(MCOperand::CreateImm(8 << size));
2225
Owen Anderson83e3f672011-08-17 17:44:15 +00002226 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002227}
2228
Owen Anderson83e3f672011-08-17 17:44:15 +00002229static DecodeStatus DecodeShiftRight8Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002230 uint64_t Address, const void *Decoder) {
2231 Inst.addOperand(MCOperand::CreateImm(8 - Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002232 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002233}
2234
Owen Anderson83e3f672011-08-17 17:44:15 +00002235static DecodeStatus DecodeShiftRight16Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002236 uint64_t Address, const void *Decoder) {
2237 Inst.addOperand(MCOperand::CreateImm(16 - Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002238 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002239}
2240
Owen Anderson83e3f672011-08-17 17:44:15 +00002241static DecodeStatus DecodeShiftRight32Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002242 uint64_t Address, const void *Decoder) {
2243 Inst.addOperand(MCOperand::CreateImm(32 - Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002244 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002245}
2246
Owen Anderson83e3f672011-08-17 17:44:15 +00002247static DecodeStatus DecodeShiftRight64Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002248 uint64_t Address, const void *Decoder) {
2249 Inst.addOperand(MCOperand::CreateImm(64 - Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002250 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002251}
2252
Owen Anderson83e3f672011-08-17 17:44:15 +00002253static DecodeStatus DecodeTBLInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002254 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002255 DecodeStatus S = Success;
2256
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002257 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2258 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2259 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2260 Rn |= fieldFromInstruction32(Insn, 7, 1) << 4;
2261 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2262 Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
2263 unsigned op = fieldFromInstruction32(Insn, 6, 1);
2264 unsigned length = fieldFromInstruction32(Insn, 8, 2) + 1;
2265
Owen Anderson83e3f672011-08-17 17:44:15 +00002266 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002267 if (op) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002268 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)); // Writeback
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002269 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002270
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002271 for (unsigned i = 0; i < length; ++i) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002272 CHECK(S, DecodeDPRRegisterClass(Inst, (Rn+i)%32, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002273 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002274
Owen Anderson83e3f672011-08-17 17:44:15 +00002275 CHECK(S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002276
Owen Anderson83e3f672011-08-17 17:44:15 +00002277 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002278}
2279
Owen Anderson83e3f672011-08-17 17:44:15 +00002280static DecodeStatus DecodeVFPfpImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002281 uint64_t Address, const void *Decoder) {
2282 // The immediate needs to be a fully instantiated float. However, the
2283 // auto-generated decoder is only able to fill in some of the bits
2284 // necessary. For instance, the 'b' bit is replicated multiple times,
2285 // and is even present in inverted form in one bit. We do a little
2286 // binary parsing here to fill in those missing bits, and then
2287 // reinterpret it all as a float.
2288 union {
2289 uint32_t integer;
2290 float fp;
2291 } fp_conv;
2292
2293 fp_conv.integer = Val;
2294 uint32_t b = fieldFromInstruction32(Val, 25, 1);
2295 fp_conv.integer |= b << 26;
2296 fp_conv.integer |= b << 27;
2297 fp_conv.integer |= b << 28;
2298 fp_conv.integer |= b << 29;
2299 fp_conv.integer |= (~b & 0x1) << 30;
2300
2301 Inst.addOperand(MCOperand::CreateFPImm(fp_conv.fp));
Owen Anderson83e3f672011-08-17 17:44:15 +00002302 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002303}
2304
Owen Anderson83e3f672011-08-17 17:44:15 +00002305static DecodeStatus DecodeThumbAddSpecialReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002306 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002307 DecodeStatus S = Success;
2308
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002309 unsigned dst = fieldFromInstruction16(Insn, 8, 3);
2310 unsigned imm = fieldFromInstruction16(Insn, 0, 8);
2311
Owen Anderson83e3f672011-08-17 17:44:15 +00002312 CHECK(S, DecodetGPRRegisterClass(Inst, dst, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002313
Owen Anderson96425c82011-08-26 18:09:22 +00002314 switch(Inst.getOpcode()) {
Owen Anderson1af7f722011-08-26 19:39:26 +00002315 default:
2316 return Fail;
Owen Anderson96425c82011-08-26 18:09:22 +00002317 case ARM::tADR:
Owen Anderson9f7e8312011-08-26 21:47:57 +00002318 break; // tADR does not explicitly represent the PC as an operand.
Owen Anderson96425c82011-08-26 18:09:22 +00002319 case ARM::tADDrSPi:
2320 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2321 break;
Owen Anderson96425c82011-08-26 18:09:22 +00002322 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002323
2324 Inst.addOperand(MCOperand::CreateImm(imm));
Owen Anderson83e3f672011-08-17 17:44:15 +00002325 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002326}
2327
Owen Anderson83e3f672011-08-17 17:44:15 +00002328static DecodeStatus DecodeThumbBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002329 uint64_t Address, const void *Decoder) {
2330 Inst.addOperand(MCOperand::CreateImm(SignExtend32<12>(Val << 1)));
Owen Anderson83e3f672011-08-17 17:44:15 +00002331 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002332}
2333
Owen Anderson83e3f672011-08-17 17:44:15 +00002334static DecodeStatus DecodeT2BROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002335 uint64_t Address, const void *Decoder) {
2336 Inst.addOperand(MCOperand::CreateImm(SignExtend32<21>(Val)));
Owen Anderson83e3f672011-08-17 17:44:15 +00002337 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002338}
2339
Owen Anderson83e3f672011-08-17 17:44:15 +00002340static DecodeStatus DecodeThumbCmpBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002341 uint64_t Address, const void *Decoder) {
2342 Inst.addOperand(MCOperand::CreateImm(SignExtend32<7>(Val << 1)));
Owen Anderson83e3f672011-08-17 17:44:15 +00002343 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002344}
2345
Owen Anderson83e3f672011-08-17 17:44:15 +00002346static DecodeStatus DecodeThumbAddrModeRR(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002347 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002348 DecodeStatus S = Success;
2349
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002350 unsigned Rn = fieldFromInstruction32(Val, 0, 3);
2351 unsigned Rm = fieldFromInstruction32(Val, 3, 3);
2352
Owen Anderson83e3f672011-08-17 17:44:15 +00002353 CHECK(S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder));
2354 CHECK(S, DecodetGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002355
Owen Anderson83e3f672011-08-17 17:44:15 +00002356 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002357}
2358
Owen Anderson83e3f672011-08-17 17:44:15 +00002359static DecodeStatus DecodeThumbAddrModeIS(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002360 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002361 DecodeStatus S = Success;
2362
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002363 unsigned Rn = fieldFromInstruction32(Val, 0, 3);
2364 unsigned imm = fieldFromInstruction32(Val, 3, 5);
2365
Owen Anderson83e3f672011-08-17 17:44:15 +00002366 CHECK(S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002367 Inst.addOperand(MCOperand::CreateImm(imm));
2368
Owen Anderson83e3f672011-08-17 17:44:15 +00002369 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002370}
2371
Owen Anderson83e3f672011-08-17 17:44:15 +00002372static DecodeStatus DecodeThumbAddrModePC(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002373 uint64_t Address, const void *Decoder) {
2374 Inst.addOperand(MCOperand::CreateImm(Val << 2));
2375
Owen Anderson83e3f672011-08-17 17:44:15 +00002376 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002377}
2378
Owen Anderson83e3f672011-08-17 17:44:15 +00002379static DecodeStatus DecodeThumbAddrModeSP(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002380 uint64_t Address, const void *Decoder) {
2381 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
Owen Andersonb113ec52011-08-22 17:56:58 +00002382 Inst.addOperand(MCOperand::CreateImm(Val));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002383
Owen Anderson83e3f672011-08-17 17:44:15 +00002384 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002385}
2386
Owen Anderson83e3f672011-08-17 17:44:15 +00002387static DecodeStatus DecodeT2AddrModeSOReg(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002388 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002389 DecodeStatus S = Success;
2390
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002391 unsigned Rn = fieldFromInstruction32(Val, 6, 4);
2392 unsigned Rm = fieldFromInstruction32(Val, 2, 4);
2393 unsigned imm = fieldFromInstruction32(Val, 0, 2);
2394
Owen Anderson83e3f672011-08-17 17:44:15 +00002395 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2396 CHECK(S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002397 Inst.addOperand(MCOperand::CreateImm(imm));
2398
Owen Anderson83e3f672011-08-17 17:44:15 +00002399 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002400}
2401
Owen Anderson83e3f672011-08-17 17:44:15 +00002402static DecodeStatus DecodeT2LoadShift(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002403 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002404 DecodeStatus S = Success;
2405
Owen Anderson82265a22011-08-23 17:51:38 +00002406 switch (Inst.getOpcode()) {
2407 case ARM::t2PLDs:
2408 case ARM::t2PLDWs:
2409 case ARM::t2PLIs:
2410 break;
2411 default: {
2412 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
2413 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
2414 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002415 }
2416
2417 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2418 if (Rn == 0xF) {
2419 switch (Inst.getOpcode()) {
2420 case ARM::t2LDRBs:
2421 Inst.setOpcode(ARM::t2LDRBpci);
2422 break;
2423 case ARM::t2LDRHs:
2424 Inst.setOpcode(ARM::t2LDRHpci);
2425 break;
2426 case ARM::t2LDRSHs:
2427 Inst.setOpcode(ARM::t2LDRSHpci);
2428 break;
2429 case ARM::t2LDRSBs:
2430 Inst.setOpcode(ARM::t2LDRSBpci);
2431 break;
2432 case ARM::t2PLDs:
2433 Inst.setOpcode(ARM::t2PLDi12);
2434 Inst.addOperand(MCOperand::CreateReg(ARM::PC));
2435 break;
2436 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002437 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002438 }
2439
2440 int imm = fieldFromInstruction32(Insn, 0, 12);
2441 if (!fieldFromInstruction32(Insn, 23, 1)) imm *= -1;
2442 Inst.addOperand(MCOperand::CreateImm(imm));
2443
Owen Anderson83e3f672011-08-17 17:44:15 +00002444 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002445 }
2446
2447 unsigned addrmode = fieldFromInstruction32(Insn, 4, 2);
2448 addrmode |= fieldFromInstruction32(Insn, 0, 4) << 2;
2449 addrmode |= fieldFromInstruction32(Insn, 16, 4) << 6;
Owen Anderson83e3f672011-08-17 17:44:15 +00002450 CHECK(S, DecodeT2AddrModeSOReg(Inst, addrmode, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002451
Owen Anderson83e3f672011-08-17 17:44:15 +00002452 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002453}
2454
Owen Anderson83e3f672011-08-17 17:44:15 +00002455static DecodeStatus DecodeT2Imm8S4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002456 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002457 int imm = Val & 0xFF;
2458 if (!(Val & 0x100)) imm *= -1;
2459 Inst.addOperand(MCOperand::CreateImm(imm << 2));
2460
Owen Anderson83e3f672011-08-17 17:44:15 +00002461 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002462}
2463
Owen Anderson83e3f672011-08-17 17:44:15 +00002464static DecodeStatus DecodeT2AddrModeImm8s4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002465 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002466 DecodeStatus S = Success;
2467
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002468 unsigned Rn = fieldFromInstruction32(Val, 9, 4);
2469 unsigned imm = fieldFromInstruction32(Val, 0, 9);
2470
Owen Anderson83e3f672011-08-17 17:44:15 +00002471 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2472 CHECK(S, DecodeT2Imm8S4(Inst, imm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002473
Owen Anderson83e3f672011-08-17 17:44:15 +00002474 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002475}
2476
Owen Anderson83e3f672011-08-17 17:44:15 +00002477static DecodeStatus DecodeT2Imm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002478 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002479 int imm = Val & 0xFF;
2480 if (!(Val & 0x100)) imm *= -1;
2481 Inst.addOperand(MCOperand::CreateImm(imm));
2482
Owen Anderson83e3f672011-08-17 17:44:15 +00002483 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002484}
2485
2486
Owen Anderson83e3f672011-08-17 17:44:15 +00002487static DecodeStatus DecodeT2AddrModeImm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002488 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002489 DecodeStatus S = Success;
2490
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002491 unsigned Rn = fieldFromInstruction32(Val, 9, 4);
2492 unsigned imm = fieldFromInstruction32(Val, 0, 9);
2493
2494 // Some instructions always use an additive offset.
2495 switch (Inst.getOpcode()) {
2496 case ARM::t2LDRT:
2497 case ARM::t2LDRBT:
2498 case ARM::t2LDRHT:
2499 case ARM::t2LDRSBT:
2500 case ARM::t2LDRSHT:
2501 imm |= 0x100;
2502 break;
2503 default:
2504 break;
2505 }
2506
Owen Anderson83e3f672011-08-17 17:44:15 +00002507 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2508 CHECK(S, DecodeT2Imm8(Inst, imm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002509
Owen Anderson83e3f672011-08-17 17:44:15 +00002510 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002511}
2512
2513
Owen Anderson83e3f672011-08-17 17:44:15 +00002514static DecodeStatus DecodeT2AddrModeImm12(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002515 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002516 DecodeStatus S = Success;
2517
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002518 unsigned Rn = fieldFromInstruction32(Val, 13, 4);
2519 unsigned imm = fieldFromInstruction32(Val, 0, 12);
2520
Owen Anderson83e3f672011-08-17 17:44:15 +00002521 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002522 Inst.addOperand(MCOperand::CreateImm(imm));
2523
Owen Anderson83e3f672011-08-17 17:44:15 +00002524 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002525}
2526
2527
Owen Anderson83e3f672011-08-17 17:44:15 +00002528static DecodeStatus DecodeThumbAddSPImm(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002529 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002530 unsigned imm = fieldFromInstruction16(Insn, 0, 7);
2531
2532 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2533 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2534 Inst.addOperand(MCOperand::CreateImm(imm));
2535
Owen Anderson83e3f672011-08-17 17:44:15 +00002536 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002537}
2538
Owen Anderson83e3f672011-08-17 17:44:15 +00002539static DecodeStatus DecodeThumbAddSPReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002540 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002541 DecodeStatus S = Success;
2542
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002543 if (Inst.getOpcode() == ARM::tADDrSP) {
2544 unsigned Rdm = fieldFromInstruction16(Insn, 0, 3);
2545 Rdm |= fieldFromInstruction16(Insn, 7, 1) << 3;
2546
Owen Anderson83e3f672011-08-17 17:44:15 +00002547 CHECK(S, DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder));
Owen Anderson83e3f672011-08-17 17:44:15 +00002548 CHECK(S, DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder));
Owen Anderson99906832011-08-25 18:30:18 +00002549 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002550 } else if (Inst.getOpcode() == ARM::tADDspr) {
2551 unsigned Rm = fieldFromInstruction16(Insn, 3, 4);
2552
2553 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2554 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
Owen Anderson83e3f672011-08-17 17:44:15 +00002555 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002556 }
2557
Owen Anderson83e3f672011-08-17 17:44:15 +00002558 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002559}
2560
Owen Anderson83e3f672011-08-17 17:44:15 +00002561static DecodeStatus DecodeThumbCPS(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002562 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002563 unsigned imod = fieldFromInstruction16(Insn, 4, 1) | 0x2;
2564 unsigned flags = fieldFromInstruction16(Insn, 0, 3);
2565
2566 Inst.addOperand(MCOperand::CreateImm(imod));
2567 Inst.addOperand(MCOperand::CreateImm(flags));
2568
Owen Anderson83e3f672011-08-17 17:44:15 +00002569 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002570}
2571
Owen Anderson83e3f672011-08-17 17:44:15 +00002572static DecodeStatus DecodePostIdxReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002573 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002574 DecodeStatus S = Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002575 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2576 unsigned add = fieldFromInstruction32(Insn, 4, 1);
2577
Owen Anderson83e3f672011-08-17 17:44:15 +00002578 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)) ;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002579 Inst.addOperand(MCOperand::CreateImm(add));
2580
Owen Anderson83e3f672011-08-17 17:44:15 +00002581 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002582}
2583
Owen Anderson83e3f672011-08-17 17:44:15 +00002584static DecodeStatus DecodeThumbBLXOffset(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002585 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002586 Inst.addOperand(MCOperand::CreateImm(SignExtend32<22>(Val << 1)));
Owen Anderson83e3f672011-08-17 17:44:15 +00002587 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002588}
2589
Owen Anderson83e3f672011-08-17 17:44:15 +00002590static DecodeStatus DecodeCoprocessor(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002591 uint64_t Address, const void *Decoder) {
2592 if (Val == 0xA || Val == 0xB)
Owen Anderson83e3f672011-08-17 17:44:15 +00002593 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002594
2595 Inst.addOperand(MCOperand::CreateImm(Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002596 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002597}
2598
Jim Grosbachc4057822011-08-17 21:58:18 +00002599static DecodeStatus
2600DecodeThumb2BCCInstruction(llvm::MCInst &Inst, unsigned Insn,
2601 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002602 DecodeStatus S = Success;
2603
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002604 unsigned pred = fieldFromInstruction32(Insn, 22, 4);
2605 if (pred == 0xE || pred == 0xF) {
Owen Andersonb45b11b2011-08-31 22:00:41 +00002606 unsigned opc = fieldFromInstruction32(Insn, 4, 28);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002607 switch (opc) {
2608 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002609 return Fail;
Owen Andersonb45b11b2011-08-31 22:00:41 +00002610 case 0xf3bf8f4:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002611 Inst.setOpcode(ARM::t2DSB);
2612 break;
Owen Andersonb45b11b2011-08-31 22:00:41 +00002613 case 0xf3bf8f5:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002614 Inst.setOpcode(ARM::t2DMB);
2615 break;
Owen Andersonb45b11b2011-08-31 22:00:41 +00002616 case 0xf3bf8f6:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002617 Inst.setOpcode(ARM::t2ISB);
Owen Anderson83e3f672011-08-17 17:44:15 +00002618 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002619 }
2620
2621 unsigned imm = fieldFromInstruction32(Insn, 0, 4);
Owen Andersonc36481c2011-08-09 23:25:42 +00002622 return DecodeMemBarrierOption(Inst, imm, Address, Decoder);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002623 }
2624
2625 unsigned brtarget = fieldFromInstruction32(Insn, 0, 11) << 1;
2626 brtarget |= fieldFromInstruction32(Insn, 11, 1) << 19;
2627 brtarget |= fieldFromInstruction32(Insn, 13, 1) << 18;
2628 brtarget |= fieldFromInstruction32(Insn, 16, 6) << 12;
2629 brtarget |= fieldFromInstruction32(Insn, 26, 1) << 20;
2630
Owen Anderson83e3f672011-08-17 17:44:15 +00002631 CHECK(S, DecodeT2BROperand(Inst, brtarget, Address, Decoder));
2632 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002633
Owen Anderson83e3f672011-08-17 17:44:15 +00002634 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002635}
2636
2637// Decode a shifted immediate operand. These basically consist
2638// of an 8-bit value, and a 4-bit directive that specifies either
2639// a splat operation or a rotation.
Owen Anderson83e3f672011-08-17 17:44:15 +00002640static DecodeStatus DecodeT2SOImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002641 uint64_t Address, const void *Decoder) {
2642 unsigned ctrl = fieldFromInstruction32(Val, 10, 2);
2643 if (ctrl == 0) {
2644 unsigned byte = fieldFromInstruction32(Val, 8, 2);
2645 unsigned imm = fieldFromInstruction32(Val, 0, 8);
2646 switch (byte) {
2647 case 0:
2648 Inst.addOperand(MCOperand::CreateImm(imm));
2649 break;
2650 case 1:
2651 Inst.addOperand(MCOperand::CreateImm((imm << 16) | imm));
2652 break;
2653 case 2:
2654 Inst.addOperand(MCOperand::CreateImm((imm << 24) | (imm << 8)));
2655 break;
2656 case 3:
2657 Inst.addOperand(MCOperand::CreateImm((imm << 24) | (imm << 16) |
2658 (imm << 8) | imm));
2659 break;
2660 }
2661 } else {
2662 unsigned unrot = fieldFromInstruction32(Val, 0, 7) | 0x80;
2663 unsigned rot = fieldFromInstruction32(Val, 7, 5);
2664 unsigned imm = (unrot >> rot) | (unrot << ((32-rot)&31));
2665 Inst.addOperand(MCOperand::CreateImm(imm));
2666 }
2667
Owen Anderson83e3f672011-08-17 17:44:15 +00002668 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002669}
2670
Jim Grosbachc4057822011-08-17 21:58:18 +00002671static DecodeStatus
2672DecodeThumbBCCTargetOperand(llvm::MCInst &Inst, unsigned Val,
2673 uint64_t Address, const void *Decoder){
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002674 Inst.addOperand(MCOperand::CreateImm(Val << 1));
Owen Anderson83e3f672011-08-17 17:44:15 +00002675 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002676}
2677
Owen Anderson83e3f672011-08-17 17:44:15 +00002678static DecodeStatus DecodeThumbBLTargetOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002679 uint64_t Address, const void *Decoder){
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002680 Inst.addOperand(MCOperand::CreateImm(SignExtend32<22>(Val << 1)));
Owen Anderson83e3f672011-08-17 17:44:15 +00002681 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002682}
2683
Owen Anderson83e3f672011-08-17 17:44:15 +00002684static DecodeStatus DecodeMemBarrierOption(llvm::MCInst &Inst, unsigned Val,
Owen Andersonc36481c2011-08-09 23:25:42 +00002685 uint64_t Address, const void *Decoder) {
2686 switch (Val) {
2687 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002688 return Fail;
Owen Andersonc36481c2011-08-09 23:25:42 +00002689 case 0xF: // SY
2690 case 0xE: // ST
2691 case 0xB: // ISH
2692 case 0xA: // ISHST
2693 case 0x7: // NSH
2694 case 0x6: // NSHST
2695 case 0x3: // OSH
2696 case 0x2: // OSHST
2697 break;
2698 }
2699
2700 Inst.addOperand(MCOperand::CreateImm(Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002701 return Success;
Owen Andersonc36481c2011-08-09 23:25:42 +00002702}
2703
Owen Anderson83e3f672011-08-17 17:44:15 +00002704static DecodeStatus DecodeMSRMask(llvm::MCInst &Inst, unsigned Val,
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002705 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002706 if (!Val) return Fail;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002707 Inst.addOperand(MCOperand::CreateImm(Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002708 return Success;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002709}
Owen Andersoncbfc0442011-08-11 21:34:58 +00002710
Owen Anderson83e3f672011-08-17 17:44:15 +00002711static DecodeStatus DecodeDoubleRegLoad(llvm::MCInst &Inst, unsigned Insn,
Jim Grosbachc4057822011-08-17 21:58:18 +00002712 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002713 DecodeStatus S = Success;
2714
Owen Anderson3f3570a2011-08-12 17:58:32 +00002715 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
2716 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2717 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
2718
Owen Anderson83e3f672011-08-17 17:44:15 +00002719 if ((Rt & 1) || Rt == 0xE || Rn == 0xF) return Fail;
Owen Anderson3f3570a2011-08-12 17:58:32 +00002720
Owen Anderson83e3f672011-08-17 17:44:15 +00002721 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
2722 CHECK(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder));
2723 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2724 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson3f3570a2011-08-12 17:58:32 +00002725
Owen Anderson83e3f672011-08-17 17:44:15 +00002726 return S;
Owen Anderson3f3570a2011-08-12 17:58:32 +00002727}
2728
2729
Owen Anderson83e3f672011-08-17 17:44:15 +00002730static DecodeStatus DecodeDoubleRegStore(llvm::MCInst &Inst, unsigned Insn,
Jim Grosbachc4057822011-08-17 21:58:18 +00002731 uint64_t Address, const void *Decoder){
Owen Anderson83e3f672011-08-17 17:44:15 +00002732 DecodeStatus S = Success;
2733
Owen Andersoncbfc0442011-08-11 21:34:58 +00002734 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2735 unsigned Rt = fieldFromInstruction32(Insn, 0, 4);
2736 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
Owen Andersonadf2b092011-08-11 22:08:38 +00002737 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
Owen Andersoncbfc0442011-08-11 21:34:58 +00002738
Owen Anderson83e3f672011-08-17 17:44:15 +00002739 CHECK(S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Andersoncbfc0442011-08-11 21:34:58 +00002740
Owen Anderson83e3f672011-08-17 17:44:15 +00002741 if ((Rt & 1) || Rt == 0xE || Rn == 0xF) return Fail;
2742 if (Rd == Rn || Rd == Rt || Rd == Rt+1) return Fail;
Owen Andersoncbfc0442011-08-11 21:34:58 +00002743
Owen Anderson83e3f672011-08-17 17:44:15 +00002744 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
2745 CHECK(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder));
2746 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2747 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Andersoncbfc0442011-08-11 21:34:58 +00002748
Owen Anderson83e3f672011-08-17 17:44:15 +00002749 return S;
Owen Andersoncbfc0442011-08-11 21:34:58 +00002750}
2751
Owen Anderson9ab0f252011-08-26 20:43:14 +00002752static DecodeStatus DecodeLDRPreImm(llvm::MCInst &Inst, unsigned Insn,
2753 uint64_t Address, const void *Decoder) {
2754 DecodeStatus S = Success;
2755
2756 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2757 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
2758 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
2759 imm |= fieldFromInstruction32(Insn, 16, 4) << 13;
2760 imm |= fieldFromInstruction32(Insn, 23, 1) << 12;
2761 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
2762
2763 if (Rn == 0xF || Rn == Rt) CHECK(S, Unpredictable);
2764
2765 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
2766 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2767 CHECK(S, DecodeAddrModeImm12Operand(Inst, imm, Address, Decoder));
2768 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
2769
2770 return S;
2771}
2772
2773static DecodeStatus DecodeLDRPreReg(llvm::MCInst &Inst, unsigned Insn,
2774 uint64_t Address, const void *Decoder) {
2775 DecodeStatus S = Success;
2776
2777 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2778 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
2779 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
2780 imm |= fieldFromInstruction32(Insn, 16, 4) << 13;
2781 imm |= fieldFromInstruction32(Insn, 23, 1) << 12;
2782 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
2783 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2784
2785 if (Rn == 0xF || Rn == Rt) CHECK(S, Unpredictable);
2786 if (Rm == 0xF) CHECK(S, Unpredictable);
2787
2788 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
2789 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2790 CHECK(S, DecodeSORegMemOperand(Inst, imm, Address, Decoder));
2791 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
2792
2793 return S;
2794}
2795
2796
Owen Anderson83e3f672011-08-17 17:44:15 +00002797static DecodeStatus DecodeSTRPreImm(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +00002798 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002799 DecodeStatus S = Success;
2800
Owen Anderson7cdbf082011-08-12 18:12:39 +00002801 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2802 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
2803 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
2804 imm |= fieldFromInstruction32(Insn, 16, 4) << 13;
2805 imm |= fieldFromInstruction32(Insn, 23, 1) << 12;
2806 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
Owen Andersoncbfc0442011-08-11 21:34:58 +00002807
Owen Anderson14090bf2011-08-18 22:11:02 +00002808 if (Rn == 0xF || Rn == Rt) CHECK(S, Unpredictable);
Owen Anderson7cdbf082011-08-12 18:12:39 +00002809
Owen Anderson83e3f672011-08-17 17:44:15 +00002810 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2811 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
2812 CHECK(S, DecodeAddrModeImm12Operand(Inst, imm, Address, Decoder));
2813 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson7cdbf082011-08-12 18:12:39 +00002814
Owen Anderson83e3f672011-08-17 17:44:15 +00002815 return S;
Owen Anderson7cdbf082011-08-12 18:12:39 +00002816}
2817
Owen Anderson83e3f672011-08-17 17:44:15 +00002818static DecodeStatus DecodeSTRPreReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +00002819 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002820 DecodeStatus S = Success;
2821
Owen Anderson7cdbf082011-08-12 18:12:39 +00002822 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2823 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
2824 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
2825 imm |= fieldFromInstruction32(Insn, 16, 4) << 13;
2826 imm |= fieldFromInstruction32(Insn, 23, 1) << 12;
2827 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
2828
Owen Anderson14090bf2011-08-18 22:11:02 +00002829 if (Rn == 0xF || Rn == Rt) CHECK(S, Unpredictable);
Owen Anderson7cdbf082011-08-12 18:12:39 +00002830
Owen Anderson83e3f672011-08-17 17:44:15 +00002831 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2832 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
2833 CHECK(S, DecodeSORegMemOperand(Inst, imm, Address, Decoder));
2834 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson7cdbf082011-08-12 18:12:39 +00002835
Owen Anderson83e3f672011-08-17 17:44:15 +00002836 return S;
Owen Anderson7cdbf082011-08-12 18:12:39 +00002837}
Owen Anderson7a2e1772011-08-15 18:44:44 +00002838
Owen Anderson83e3f672011-08-17 17:44:15 +00002839static DecodeStatus DecodeVLD1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00002840 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002841 DecodeStatus S = Success;
2842
Owen Anderson7a2e1772011-08-15 18:44:44 +00002843 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2844 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2845 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2846 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2847 unsigned size = fieldFromInstruction32(Insn, 10, 2);
2848
2849 unsigned align = 0;
2850 unsigned index = 0;
2851 switch (size) {
2852 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002853 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002854 case 0:
2855 if (fieldFromInstruction32(Insn, 4, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002856 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002857 index = fieldFromInstruction32(Insn, 5, 3);
2858 break;
2859 case 1:
2860 if (fieldFromInstruction32(Insn, 5, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002861 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002862 index = fieldFromInstruction32(Insn, 6, 2);
2863 if (fieldFromInstruction32(Insn, 4, 1))
2864 align = 2;
2865 break;
2866 case 2:
2867 if (fieldFromInstruction32(Insn, 6, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002868 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002869 index = fieldFromInstruction32(Insn, 7, 1);
2870 if (fieldFromInstruction32(Insn, 4, 2) != 0)
2871 align = 4;
2872 }
2873
Owen Anderson83e3f672011-08-17 17:44:15 +00002874 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002875 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00002876 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002877 }
Owen Anderson83e3f672011-08-17 17:44:15 +00002878 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002879 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00002880 if (Rm != 0xF) {
2881 if (Rm != 0xD)
2882 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
2883 else
2884 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002885 }
2886
Owen Anderson83e3f672011-08-17 17:44:15 +00002887 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002888 Inst.addOperand(MCOperand::CreateImm(index));
2889
Owen Anderson83e3f672011-08-17 17:44:15 +00002890 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002891}
2892
Owen Anderson83e3f672011-08-17 17:44:15 +00002893static DecodeStatus DecodeVST1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00002894 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002895 DecodeStatus S = Success;
2896
Owen Anderson7a2e1772011-08-15 18:44:44 +00002897 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2898 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2899 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2900 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2901 unsigned size = fieldFromInstruction32(Insn, 10, 2);
2902
2903 unsigned align = 0;
2904 unsigned index = 0;
2905 switch (size) {
2906 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002907 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002908 case 0:
2909 if (fieldFromInstruction32(Insn, 4, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002910 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002911 index = fieldFromInstruction32(Insn, 5, 3);
2912 break;
2913 case 1:
2914 if (fieldFromInstruction32(Insn, 5, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002915 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002916 index = fieldFromInstruction32(Insn, 6, 2);
2917 if (fieldFromInstruction32(Insn, 4, 1))
2918 align = 2;
2919 break;
2920 case 2:
2921 if (fieldFromInstruction32(Insn, 6, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002922 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002923 index = fieldFromInstruction32(Insn, 7, 1);
2924 if (fieldFromInstruction32(Insn, 4, 2) != 0)
2925 align = 4;
2926 }
2927
2928 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00002929 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002930 }
Owen Anderson83e3f672011-08-17 17:44:15 +00002931 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002932 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00002933 if (Rm != 0xF) {
2934 if (Rm != 0xD)
2935 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
2936 else
2937 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002938 }
2939
Owen Anderson83e3f672011-08-17 17:44:15 +00002940 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002941 Inst.addOperand(MCOperand::CreateImm(index));
2942
Owen Anderson83e3f672011-08-17 17:44:15 +00002943 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002944}
2945
2946
Owen Anderson83e3f672011-08-17 17:44:15 +00002947static DecodeStatus DecodeVLD2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00002948 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002949 DecodeStatus S = Success;
2950
Owen Anderson7a2e1772011-08-15 18:44:44 +00002951 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2952 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2953 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2954 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2955 unsigned size = fieldFromInstruction32(Insn, 10, 2);
2956
2957 unsigned align = 0;
2958 unsigned index = 0;
2959 unsigned inc = 1;
2960 switch (size) {
2961 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002962 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002963 case 0:
2964 index = fieldFromInstruction32(Insn, 5, 3);
2965 if (fieldFromInstruction32(Insn, 4, 1))
2966 align = 2;
2967 break;
2968 case 1:
2969 index = fieldFromInstruction32(Insn, 6, 2);
2970 if (fieldFromInstruction32(Insn, 4, 1))
2971 align = 4;
2972 if (fieldFromInstruction32(Insn, 5, 1))
2973 inc = 2;
2974 break;
2975 case 2:
2976 if (fieldFromInstruction32(Insn, 5, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002977 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002978 index = fieldFromInstruction32(Insn, 7, 1);
2979 if (fieldFromInstruction32(Insn, 4, 1) != 0)
2980 align = 8;
2981 if (fieldFromInstruction32(Insn, 6, 1))
2982 inc = 2;
2983 break;
2984 }
2985
Owen Anderson83e3f672011-08-17 17:44:15 +00002986 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
2987 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002988 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00002989 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002990 }
Owen Anderson83e3f672011-08-17 17:44:15 +00002991 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002992 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00002993 if (Rm != 0xF) {
2994 if (Rm != 0xD)
2995 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
2996 else
2997 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002998 }
2999
Owen Anderson83e3f672011-08-17 17:44:15 +00003000 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
3001 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003002 Inst.addOperand(MCOperand::CreateImm(index));
3003
Owen Anderson83e3f672011-08-17 17:44:15 +00003004 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003005}
3006
Owen Anderson83e3f672011-08-17 17:44:15 +00003007static DecodeStatus DecodeVST2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003008 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00003009 DecodeStatus S = Success;
3010
Owen Anderson7a2e1772011-08-15 18:44:44 +00003011 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3012 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3013 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3014 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3015 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3016
3017 unsigned align = 0;
3018 unsigned index = 0;
3019 unsigned inc = 1;
3020 switch (size) {
3021 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00003022 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003023 case 0:
3024 index = fieldFromInstruction32(Insn, 5, 3);
3025 if (fieldFromInstruction32(Insn, 4, 1))
3026 align = 2;
3027 break;
3028 case 1:
3029 index = fieldFromInstruction32(Insn, 6, 2);
3030 if (fieldFromInstruction32(Insn, 4, 1))
3031 align = 4;
3032 if (fieldFromInstruction32(Insn, 5, 1))
3033 inc = 2;
3034 break;
3035 case 2:
3036 if (fieldFromInstruction32(Insn, 5, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00003037 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003038 index = fieldFromInstruction32(Insn, 7, 1);
3039 if (fieldFromInstruction32(Insn, 4, 1) != 0)
3040 align = 8;
3041 if (fieldFromInstruction32(Insn, 6, 1))
3042 inc = 2;
3043 break;
3044 }
3045
3046 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00003047 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003048 }
Owen Anderson83e3f672011-08-17 17:44:15 +00003049 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003050 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003051 if (Rm != 0xF) {
3052 if (Rm != 0xD)
3053 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
3054 else
3055 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003056 }
3057
Owen Anderson83e3f672011-08-17 17:44:15 +00003058 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
3059 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003060 Inst.addOperand(MCOperand::CreateImm(index));
3061
Owen Anderson83e3f672011-08-17 17:44:15 +00003062 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003063}
3064
3065
Owen Anderson83e3f672011-08-17 17:44:15 +00003066static DecodeStatus DecodeVLD3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003067 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00003068 DecodeStatus S = Success;
3069
Owen Anderson7a2e1772011-08-15 18:44:44 +00003070 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3071 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3072 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3073 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3074 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3075
3076 unsigned align = 0;
3077 unsigned index = 0;
3078 unsigned inc = 1;
3079 switch (size) {
3080 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00003081 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003082 case 0:
3083 if (fieldFromInstruction32(Insn, 4, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00003084 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003085 index = fieldFromInstruction32(Insn, 5, 3);
3086 break;
3087 case 1:
3088 if (fieldFromInstruction32(Insn, 4, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00003089 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003090 index = fieldFromInstruction32(Insn, 6, 2);
3091 if (fieldFromInstruction32(Insn, 5, 1))
3092 inc = 2;
3093 break;
3094 case 2:
3095 if (fieldFromInstruction32(Insn, 4, 2))
Owen Anderson83e3f672011-08-17 17:44:15 +00003096 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003097 index = fieldFromInstruction32(Insn, 7, 1);
3098 if (fieldFromInstruction32(Insn, 6, 1))
3099 inc = 2;
3100 break;
3101 }
3102
Owen Anderson83e3f672011-08-17 17:44:15 +00003103 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
3104 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
3105 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003106
3107 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00003108 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003109 }
Owen Anderson83e3f672011-08-17 17:44:15 +00003110 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003111 Inst.addOperand(MCOperand::CreateImm(align));
Owen Andersoneaca9282011-08-30 22:58:27 +00003112 if (Rm != 0xF) {
Owen Anderson2cbf2102011-08-22 18:42:13 +00003113 if (Rm != 0xD)
3114 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
3115 else
3116 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003117 }
3118
Owen Anderson83e3f672011-08-17 17:44:15 +00003119 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
3120 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
3121 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003122 Inst.addOperand(MCOperand::CreateImm(index));
3123
Owen Anderson83e3f672011-08-17 17:44:15 +00003124 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003125}
3126
Owen Anderson83e3f672011-08-17 17:44:15 +00003127static DecodeStatus DecodeVST3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003128 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00003129 DecodeStatus S = Success;
3130
Owen Anderson7a2e1772011-08-15 18:44:44 +00003131 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3132 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3133 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3134 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3135 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3136
3137 unsigned align = 0;
3138 unsigned index = 0;
3139 unsigned inc = 1;
3140 switch (size) {
3141 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00003142 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003143 case 0:
3144 if (fieldFromInstruction32(Insn, 4, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00003145 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003146 index = fieldFromInstruction32(Insn, 5, 3);
3147 break;
3148 case 1:
3149 if (fieldFromInstruction32(Insn, 4, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00003150 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003151 index = fieldFromInstruction32(Insn, 6, 2);
3152 if (fieldFromInstruction32(Insn, 5, 1))
3153 inc = 2;
3154 break;
3155 case 2:
3156 if (fieldFromInstruction32(Insn, 4, 2))
Owen Anderson83e3f672011-08-17 17:44:15 +00003157 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00003158 index = fieldFromInstruction32(Insn, 7, 1);
3159 if (fieldFromInstruction32(Insn, 6, 1))
3160 inc = 2;
3161 break;
3162 }
3163
3164 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00003165 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003166 }
Owen Anderson83e3f672011-08-17 17:44:15 +00003167 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003168 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003169 if (Rm != 0xF) {
3170 if (Rm != 0xD)
3171 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
3172 else
3173 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003174 }
3175
Owen Anderson83e3f672011-08-17 17:44:15 +00003176 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
3177 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
3178 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003179 Inst.addOperand(MCOperand::CreateImm(index));
3180
Owen Anderson83e3f672011-08-17 17:44:15 +00003181 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003182}
3183
3184
Owen Anderson83e3f672011-08-17 17:44:15 +00003185static DecodeStatus DecodeVLD4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003186 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00003187 DecodeStatus S = Success;
3188
Owen Anderson7a2e1772011-08-15 18:44:44 +00003189 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3190 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3191 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3192 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3193 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3194
3195 unsigned align = 0;
3196 unsigned index = 0;
3197 unsigned inc = 1;
3198 switch (size) {
3199 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00003200 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003201 case 0:
3202 if (fieldFromInstruction32(Insn, 4, 1))
3203 align = 4;
3204 index = fieldFromInstruction32(Insn, 5, 3);
3205 break;
3206 case 1:
3207 if (fieldFromInstruction32(Insn, 4, 1))
3208 align = 8;
3209 index = fieldFromInstruction32(Insn, 6, 2);
3210 if (fieldFromInstruction32(Insn, 5, 1))
3211 inc = 2;
3212 break;
3213 case 2:
3214 if (fieldFromInstruction32(Insn, 4, 2))
3215 align = 4 << fieldFromInstruction32(Insn, 4, 2);
3216 index = fieldFromInstruction32(Insn, 7, 1);
3217 if (fieldFromInstruction32(Insn, 6, 1))
3218 inc = 2;
3219 break;
3220 }
3221
Owen Anderson83e3f672011-08-17 17:44:15 +00003222 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
3223 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
3224 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder));
3225 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003226
3227 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00003228 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003229 }
Owen Anderson83e3f672011-08-17 17:44:15 +00003230 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003231 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003232 if (Rm != 0xF) {
3233 if (Rm != 0xD)
3234 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
3235 else
3236 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003237 }
3238
Owen Anderson83e3f672011-08-17 17:44:15 +00003239 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
3240 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
3241 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder));
3242 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003243 Inst.addOperand(MCOperand::CreateImm(index));
3244
Owen Anderson83e3f672011-08-17 17:44:15 +00003245 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003246}
3247
Owen Anderson83e3f672011-08-17 17:44:15 +00003248static DecodeStatus DecodeVST4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003249 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00003250 DecodeStatus S = Success;
3251
Owen Anderson7a2e1772011-08-15 18:44:44 +00003252 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3253 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3254 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3255 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3256 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3257
3258 unsigned align = 0;
3259 unsigned index = 0;
3260 unsigned inc = 1;
3261 switch (size) {
3262 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00003263 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003264 case 0:
3265 if (fieldFromInstruction32(Insn, 4, 1))
3266 align = 4;
3267 index = fieldFromInstruction32(Insn, 5, 3);
3268 break;
3269 case 1:
3270 if (fieldFromInstruction32(Insn, 4, 1))
3271 align = 8;
3272 index = fieldFromInstruction32(Insn, 6, 2);
3273 if (fieldFromInstruction32(Insn, 5, 1))
3274 inc = 2;
3275 break;
3276 case 2:
3277 if (fieldFromInstruction32(Insn, 4, 2))
3278 align = 4 << fieldFromInstruction32(Insn, 4, 2);
3279 index = fieldFromInstruction32(Insn, 7, 1);
3280 if (fieldFromInstruction32(Insn, 6, 1))
3281 inc = 2;
3282 break;
3283 }
3284
3285 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00003286 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003287 }
Owen Anderson83e3f672011-08-17 17:44:15 +00003288 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003289 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003290 if (Rm != 0xF) {
3291 if (Rm != 0xD)
3292 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
3293 else
3294 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003295 }
3296
Owen Anderson83e3f672011-08-17 17:44:15 +00003297 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
3298 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
3299 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder));
3300 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003301 Inst.addOperand(MCOperand::CreateImm(index));
3302
Owen Anderson83e3f672011-08-17 17:44:15 +00003303 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003304}
3305
Owen Anderson357ec682011-08-22 20:27:12 +00003306static DecodeStatus DecodeVMOVSRR(llvm::MCInst &Inst, unsigned Insn,
3307 uint64_t Address, const void *Decoder) {
3308 DecodeStatus S = Success;
3309 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
3310 unsigned Rt2 = fieldFromInstruction32(Insn, 16, 4);
3311 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3312 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
3313 Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
3314
3315 if (Rt == 0xF || Rt2 == 0xF || Rm == 0x1F)
3316 CHECK(S, Unpredictable);
3317
3318 CHECK(S, DecodeSPRRegisterClass(Inst, Rm , Address, Decoder));
3319 CHECK(S, DecodeSPRRegisterClass(Inst, Rm+1, Address, Decoder));
3320 CHECK(S, DecodeGPRRegisterClass(Inst, Rt , Address, Decoder));
3321 CHECK(S, DecodeGPRRegisterClass(Inst, Rt2 , Address, Decoder));
3322 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
3323
3324 return S;
3325}
3326
3327static DecodeStatus DecodeVMOVRRS(llvm::MCInst &Inst, unsigned Insn,
3328 uint64_t Address, const void *Decoder) {
3329 DecodeStatus S = Success;
3330 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
3331 unsigned Rt2 = fieldFromInstruction32(Insn, 16, 4);
3332 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3333 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
3334 Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
3335
3336 if (Rt == 0xF || Rt2 == 0xF || Rm == 0x1F)
3337 CHECK(S, Unpredictable);
3338
3339 CHECK(S, DecodeGPRRegisterClass(Inst, Rt , Address, Decoder));
3340 CHECK(S, DecodeGPRRegisterClass(Inst, Rt2 , Address, Decoder));
3341 CHECK(S, DecodeSPRRegisterClass(Inst, Rm , Address, Decoder));
3342 CHECK(S, DecodeSPRRegisterClass(Inst, Rm+1, Address, Decoder));
3343 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
3344
3345 return S;
3346}
Owen Anderson8e1e60b2011-08-22 23:44:04 +00003347
Owen Andersoneaca9282011-08-30 22:58:27 +00003348static DecodeStatus DecodeIT(llvm::MCInst &Inst, unsigned Insn,
3349 uint64_t Address, const void *Decoder) {
Owen Andersone234d022011-08-24 17:21:43 +00003350 DecodeStatus S = Success;
Owen Andersoneaca9282011-08-30 22:58:27 +00003351 unsigned pred = fieldFromInstruction16(Insn, 4, 4);
3352 // The InstPrinter needs to have the low bit of the predicate in
3353 // the mask operand to be able to print it properly.
3354 unsigned mask = fieldFromInstruction16(Insn, 0, 5);
3355
3356 if (pred == 0xF) {
3357 pred = 0xE;
Owen Andersone234d022011-08-24 17:21:43 +00003358 CHECK(S, Unpredictable);
3359 }
3360
Owen Andersoneaca9282011-08-30 22:58:27 +00003361 if ((mask & 0xF) == 0) {
3362 // Preserve the high bit of the mask, which is the low bit of
3363 // the predicate.
3364 mask &= 0x10;
3365 mask |= 0x8;
Owen Andersonf4408202011-08-24 22:40:22 +00003366 CHECK(S, Unpredictable);
3367 }
Owen Andersoneaca9282011-08-30 22:58:27 +00003368
3369 Inst.addOperand(MCOperand::CreateImm(pred));
3370 Inst.addOperand(MCOperand::CreateImm(mask));
Owen Andersonf4408202011-08-24 22:40:22 +00003371 return S;
3372}