blob: 70fbfd4c5ca722f24a459c89acb9dbf99ac4e8fc [file] [log] [blame]
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001//===-- RegAllocFast.cpp - A fast register allocator for debug code -------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This register allocator allocates registers to a basic block at a time,
11// attempting to keep values in registers and reusing registers as appropriate.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "regalloc"
Jakob Stoklund Olesen5d20c312011-06-02 18:35:30 +000016#include "RegisterClassInfo.h"
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000017#include "llvm/BasicBlock.h"
18#include "llvm/CodeGen/MachineFunctionPass.h"
19#include "llvm/CodeGen/MachineInstr.h"
Devang Patel459a36b2010-08-04 18:42:02 +000020#include "llvm/CodeGen/MachineInstrBuilder.h"
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
22#include "llvm/CodeGen/MachineRegisterInfo.h"
23#include "llvm/CodeGen/Passes.h"
24#include "llvm/CodeGen/RegAllocRegistry.h"
25#include "llvm/Target/TargetInstrInfo.h"
26#include "llvm/Target/TargetMachine.h"
27#include "llvm/Support/CommandLine.h"
28#include "llvm/Support/Debug.h"
29#include "llvm/Support/ErrorHandling.h"
30#include "llvm/Support/raw_ostream.h"
31#include "llvm/ADT/DenseMap.h"
32#include "llvm/ADT/IndexedMap.h"
33#include "llvm/ADT/SmallSet.h"
34#include "llvm/ADT/SmallVector.h"
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +000035#include "llvm/ADT/SparseSet.h"
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000036#include "llvm/ADT/Statistic.h"
37#include "llvm/ADT/STLExtras.h"
38#include <algorithm>
39using namespace llvm;
40
41STATISTIC(NumStores, "Number of stores added");
42STATISTIC(NumLoads , "Number of loads added");
Jakob Stoklund Olesen8a65c512010-05-14 21:55:50 +000043STATISTIC(NumCopies, "Number of copies coalesced");
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000044
45static RegisterRegAlloc
46 fastRegAlloc("fast", "fast register allocator", createFastRegisterAllocator);
47
48namespace {
49 class RAFast : public MachineFunctionPass {
50 public:
51 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +000052 RAFast() : MachineFunctionPass(ID), StackSlotForVirtReg(-1),
Andrew Trick8dd26252012-02-10 04:10:36 +000053 isBulkSpilling(false) {}
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000054 private:
55 const TargetMachine *TM;
56 MachineFunction *MF;
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +000057 MachineRegisterInfo *MRI;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000058 const TargetRegisterInfo *TRI;
59 const TargetInstrInfo *TII;
Jakob Stoklund Olesen5d20c312011-06-02 18:35:30 +000060 RegisterClassInfo RegClassInfo;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000061
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +000062 // Basic block currently being allocated.
63 MachineBasicBlock *MBB;
64
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000065 // StackSlotForVirtReg - Maps virtual regs to the frame index where these
66 // values are spilled.
67 IndexedMap<int, VirtReg2IndexFunctor> StackSlotForVirtReg;
68
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +000069 // Everything we know about a live virtual register.
70 struct LiveReg {
Jakob Stoklund Olesen210e2af2010-05-11 23:24:47 +000071 MachineInstr *LastUse; // Last instr to use reg.
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +000072 unsigned VirtReg; // Virtual register number.
Jakob Stoklund Olesen210e2af2010-05-11 23:24:47 +000073 unsigned PhysReg; // Currently held here.
74 unsigned short LastOpNum; // OpNum on LastUse.
75 bool Dirty; // Register needs spill.
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +000076
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +000077 explicit LiveReg(unsigned v)
78 : LastUse(0), VirtReg(v), PhysReg(0), LastOpNum(0), Dirty(false) {}
79
Andrew Trickc0ccb8b2012-04-20 20:05:28 +000080 unsigned getSparseSetIndex() const {
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +000081 return TargetRegisterInfo::virtReg2Index(VirtReg);
82 }
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +000083 };
84
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +000085 typedef SparseSet<LiveReg> LiveRegMap;
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +000086
87 // LiveVirtRegs - This map contains entries for each virtual register
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000088 // that is currently available in a physical register.
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +000089 LiveRegMap LiveVirtRegs;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000090
Devang Patel72d9b0e2011-06-21 22:36:03 +000091 DenseMap<unsigned, SmallVector<MachineInstr *, 4> > LiveDbgValueMap;
Devang Patel459a36b2010-08-04 18:42:02 +000092
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +000093 // RegState - Track the state of a physical register.
94 enum RegState {
95 // A disabled register is not available for allocation, but an alias may
96 // be in use. A register can only be moved out of the disabled state if
97 // all aliases are disabled.
98 regDisabled,
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000099
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000100 // A free register is not currently in use and can be allocated
101 // immediately without checking aliases.
102 regFree,
103
Evan Chengd8a16242011-04-22 01:40:20 +0000104 // A reserved register has been assigned explicitly (e.g., setting up a
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000105 // call parameter), and it remains reserved until it is used.
106 regReserved
107
108 // A register state may also be a virtual register number, indication that
109 // the physical register is currently allocated to a virtual register. In
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +0000110 // that case, LiveVirtRegs contains the inverse mapping.
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000111 };
112
113 // PhysRegState - One of the RegState enums, or a virtreg.
114 std::vector<unsigned> PhysRegState;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000115
116 // UsedInInstr - BitVector of physregs that are used in the current
117 // instruction, and so cannot be allocated.
118 BitVector UsedInInstr;
119
Jim Grosbach07cb6892010-09-01 19:16:29 +0000120 // SkippedInstrs - Descriptors of instructions whose clobber list was
121 // ignored because all registers were spilled. It is still necessary to
122 // mark all the clobbered registers as used by the function.
Evan Chenge837dea2011-06-28 19:10:37 +0000123 SmallPtrSet<const MCInstrDesc*, 4> SkippedInstrs;
Jakob Stoklund Olesen6de07172010-06-04 18:08:29 +0000124
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000125 // isBulkSpilling - This flag is set when LiveRegMap will be cleared
126 // completely after spilling all live registers. LiveRegMap entries should
127 // not be erased.
128 bool isBulkSpilling;
Jakob Stoklund Olesen7d4f2592010-05-14 00:02:20 +0000129
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000130 enum {
131 spillClean = 1,
132 spillDirty = 100,
133 spillImpossible = ~0u
134 };
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000135 public:
136 virtual const char *getPassName() const {
137 return "Fast Register Allocator";
138 }
139
140 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
141 AU.setPreservesCFG();
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000142 MachineFunctionPass::getAnalysisUsage(AU);
143 }
144
145 private:
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000146 bool runOnMachineFunction(MachineFunction &Fn);
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000147 void AllocateBasicBlock();
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000148 void handleThroughOperands(MachineInstr *MI,
149 SmallVectorImpl<unsigned> &VirtDead);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000150 int getStackSpaceFor(unsigned VirtReg, const TargetRegisterClass *RC);
Jakob Stoklund Olesen1e03ff42010-05-15 06:09:08 +0000151 bool isLastUseOfLocalReg(MachineOperand&);
152
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000153 void addKillFlag(const LiveReg&);
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000154 void killVirtReg(LiveRegMap::iterator);
Jakob Stoklund Olesen804291e2010-05-12 18:46:03 +0000155 void killVirtReg(unsigned VirtReg);
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000156 void spillVirtReg(MachineBasicBlock::iterator MI, LiveRegMap::iterator);
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000157 void spillVirtReg(MachineBasicBlock::iterator MI, unsigned VirtReg);
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000158
159 void usePhysReg(MachineOperand&);
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000160 void definePhysReg(MachineInstr *MI, unsigned PhysReg, RegState NewState);
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000161 unsigned calcSpillCost(unsigned PhysReg) const;
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000162 void assignVirtToPhysReg(LiveReg&, unsigned PhysReg);
163 LiveRegMap::iterator findLiveVirtReg(unsigned VirtReg) {
164 return LiveVirtRegs.find(TargetRegisterInfo::virtReg2Index(VirtReg));
165 }
166 LiveRegMap::const_iterator findLiveVirtReg(unsigned VirtReg) const {
167 return LiveVirtRegs.find(TargetRegisterInfo::virtReg2Index(VirtReg));
168 }
169 LiveRegMap::iterator assignVirtToPhysReg(unsigned VReg, unsigned PhysReg);
170 LiveRegMap::iterator allocVirtReg(MachineInstr *MI, LiveRegMap::iterator,
171 unsigned Hint);
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +0000172 LiveRegMap::iterator defineVirtReg(MachineInstr *MI, unsigned OpNum,
173 unsigned VirtReg, unsigned Hint);
174 LiveRegMap::iterator reloadVirtReg(MachineInstr *MI, unsigned OpNum,
175 unsigned VirtReg, unsigned Hint);
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000176 void spillAll(MachineInstr *MI);
Jakob Stoklund Olesen0eeb05c2010-05-18 21:10:50 +0000177 bool setPhysReg(MachineInstr *MI, unsigned OpNum, unsigned PhysReg);
Andrew Trickb3d58472012-01-31 05:55:32 +0000178 void addRetOperands(MachineBasicBlock *MBB);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000179 };
180 char RAFast::ID = 0;
181}
182
183/// getStackSpaceFor - This allocates space for the specified virtual register
184/// to be held on the stack.
185int RAFast::getStackSpaceFor(unsigned VirtReg, const TargetRegisterClass *RC) {
186 // Find the location Reg would belong...
187 int SS = StackSlotForVirtReg[VirtReg];
188 if (SS != -1)
189 return SS; // Already has space allocated?
190
191 // Allocate a new stack object for this spill location...
192 int FrameIdx = MF->getFrameInfo()->CreateSpillStackObject(RC->getSize(),
193 RC->getAlignment());
194
195 // Assign the slot.
196 StackSlotForVirtReg[VirtReg] = FrameIdx;
197 return FrameIdx;
198}
199
Jakob Stoklund Olesen1e03ff42010-05-15 06:09:08 +0000200/// isLastUseOfLocalReg - Return true if MO is the only remaining reference to
201/// its virtual register, and it is guaranteed to be a block-local register.
202///
203bool RAFast::isLastUseOfLocalReg(MachineOperand &MO) {
204 // Check for non-debug uses or defs following MO.
205 // This is the most likely way to fail - fast path it.
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000206 MachineOperand *Next = &MO;
207 while ((Next = Next->getNextOperandForReg()))
208 if (!Next->isDebug())
Jakob Stoklund Olesen1e03ff42010-05-15 06:09:08 +0000209 return false;
210
211 // If the register has ever been spilled or reloaded, we conservatively assume
212 // it is a global register used in multiple blocks.
213 if (StackSlotForVirtReg[MO.getReg()] != -1)
214 return false;
215
216 // Check that the use/def chain has exactly one operand - MO.
217 return &MRI->reg_nodbg_begin(MO.getReg()).getOperand() == &MO;
218}
219
Jakob Stoklund Olesen804291e2010-05-12 18:46:03 +0000220/// addKillFlag - Set kill flags on last use of a virtual register.
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000221void RAFast::addKillFlag(const LiveReg &LR) {
222 if (!LR.LastUse) return;
223 MachineOperand &MO = LR.LastUse->getOperand(LR.LastOpNum);
Jakob Stoklund Olesend32e7352010-05-19 21:36:05 +0000224 if (MO.isUse() && !LR.LastUse->isRegTiedToDefOperand(LR.LastOpNum)) {
225 if (MO.getReg() == LR.PhysReg)
Jakob Stoklund Olesen0eeb05c2010-05-18 21:10:50 +0000226 MO.setIsKill();
Jakob Stoklund Olesen0eeb05c2010-05-18 21:10:50 +0000227 else
228 LR.LastUse->addRegisterKilled(LR.PhysReg, TRI, true);
229 }
Jakob Stoklund Olesen804291e2010-05-12 18:46:03 +0000230}
231
232/// killVirtReg - Mark virtreg as no longer available.
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000233void RAFast::killVirtReg(LiveRegMap::iterator LRI) {
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000234 addKillFlag(*LRI);
Jakob Stoklund Olesen91ba63d2012-02-22 16:50:46 +0000235 assert(PhysRegState[LRI->PhysReg] == LRI->VirtReg &&
236 "Broken RegState mapping");
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000237 PhysRegState[LRI->PhysReg] = regFree;
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000238 // Erase from LiveVirtRegs unless we're spilling in bulk.
239 if (!isBulkSpilling)
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000240 LiveVirtRegs.erase(LRI);
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +0000241}
242
243/// killVirtReg - Mark virtreg as no longer available.
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000244void RAFast::killVirtReg(unsigned VirtReg) {
245 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
246 "killVirtReg needs a virtual register");
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000247 LiveRegMap::iterator LRI = findLiveVirtReg(VirtReg);
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000248 if (LRI != LiveVirtRegs.end())
249 killVirtReg(LRI);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000250}
251
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000252/// spillVirtReg - This method spills the value specified by VirtReg into the
Eli Friedman24a11822010-08-21 20:19:51 +0000253/// corresponding stack slot if needed.
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000254void RAFast::spillVirtReg(MachineBasicBlock::iterator MI, unsigned VirtReg) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000255 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
256 "Spilling a physical register is illegal!");
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000257 LiveRegMap::iterator LRI = findLiveVirtReg(VirtReg);
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000258 assert(LRI != LiveVirtRegs.end() && "Spilling unmapped virtual register");
259 spillVirtReg(MI, LRI);
Jakob Stoklund Olesen7d4f2592010-05-14 00:02:20 +0000260}
261
262/// spillVirtReg - Do the actual work of spilling.
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000263void RAFast::spillVirtReg(MachineBasicBlock::iterator MI,
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000264 LiveRegMap::iterator LRI) {
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000265 LiveReg &LR = *LRI;
266 assert(PhysRegState[LR.PhysReg] == LRI->VirtReg && "Broken RegState mapping");
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000267
Jakob Stoklund Olesen210e2af2010-05-11 23:24:47 +0000268 if (LR.Dirty) {
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000269 // If this physreg is used by the instruction, we want to kill it on the
270 // instruction, not on the spill.
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000271 bool SpillKill = LR.LastUse != MI;
Jakob Stoklund Olesen210e2af2010-05-11 23:24:47 +0000272 LR.Dirty = false;
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000273 DEBUG(dbgs() << "Spilling " << PrintReg(LRI->VirtReg, TRI)
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000274 << " in " << PrintReg(LR.PhysReg, TRI));
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000275 const TargetRegisterClass *RC = MRI->getRegClass(LRI->VirtReg);
276 int FI = getStackSpaceFor(LRI->VirtReg, RC);
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000277 DEBUG(dbgs() << " to stack slot #" << FI << "\n");
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000278 TII->storeRegToStackSlot(*MBB, MI, LR.PhysReg, SpillKill, FI, RC, TRI);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000279 ++NumStores; // Update statistics
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +0000280
Jim Grosbach07cb6892010-09-01 19:16:29 +0000281 // If this register is used by DBG_VALUE then insert new DBG_VALUE to
Devang Patel459a36b2010-08-04 18:42:02 +0000282 // identify spilled location as the place to find corresponding variable's
283 // value.
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000284 SmallVector<MachineInstr *, 4> &LRIDbgValues =
285 LiveDbgValueMap[LRI->VirtReg];
Devang Patel72d9b0e2011-06-21 22:36:03 +0000286 for (unsigned li = 0, le = LRIDbgValues.size(); li != le; ++li) {
287 MachineInstr *DBG = LRIDbgValues[li];
Jim Grosbach07cb6892010-09-01 19:16:29 +0000288 const MDNode *MDPtr =
Devang Patel459a36b2010-08-04 18:42:02 +0000289 DBG->getOperand(DBG->getNumOperands()-1).getMetadata();
290 int64_t Offset = 0;
291 if (DBG->getOperand(1).isImm())
292 Offset = DBG->getOperand(1).getImm();
Devang Patel31defcf2010-08-06 00:26:18 +0000293 DebugLoc DL;
294 if (MI == MBB->end()) {
295 // If MI is at basic block end then use last instruction's location.
296 MachineBasicBlock::iterator EI = MI;
297 DL = (--EI)->getDebugLoc();
298 }
299 else
300 DL = MI->getDebugLoc();
Jim Grosbach07cb6892010-09-01 19:16:29 +0000301 if (MachineInstr *NewDV =
Devang Patel459a36b2010-08-04 18:42:02 +0000302 TII->emitFrameIndexDebugValue(*MF, FI, Offset, MDPtr, DL)) {
303 MachineBasicBlock *MBB = DBG->getParent();
304 MBB->insert(MI, NewDV);
305 DEBUG(dbgs() << "Inserting debug info due to spill:" << "\n" << *NewDV);
Devang Patel459a36b2010-08-04 18:42:02 +0000306 }
307 }
Jakob Stoklund Olesen91ba63d2012-02-22 16:50:46 +0000308 // Now this register is spilled there is should not be any DBG_VALUE
309 // pointing to this register because they are all pointing to spilled value
310 // now.
Devang Patel6f373a82011-06-21 23:02:36 +0000311 LRIDbgValues.clear();
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000312 if (SpillKill)
Jakob Stoklund Olesen210e2af2010-05-11 23:24:47 +0000313 LR.LastUse = 0; // Don't kill register again
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000314 }
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000315 killVirtReg(LRI);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000316}
317
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000318/// spillAll - Spill all dirty virtregs without killing them.
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000319void RAFast::spillAll(MachineInstr *MI) {
Jakob Stoklund Olesenf3ea06b2010-05-17 15:30:37 +0000320 if (LiveVirtRegs.empty()) return;
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000321 isBulkSpilling = true;
Jakob Stoklund Olesen29979852010-05-17 20:01:22 +0000322 // The LiveRegMap is keyed by an unsigned (the virtreg number), so the order
323 // of spilling here is deterministic, if arbitrary.
324 for (LiveRegMap::iterator i = LiveVirtRegs.begin(), e = LiveVirtRegs.end();
325 i != e; ++i)
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000326 spillVirtReg(MI, i);
327 LiveVirtRegs.clear();
328 isBulkSpilling = false;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000329}
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000330
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000331/// usePhysReg - Handle the direct use of a physical register.
332/// Check that the register is not used by a virtreg.
333/// Kill the physreg, marking it free.
334/// This may add implicit kills to MO->getParent() and invalidate MO.
335void RAFast::usePhysReg(MachineOperand &MO) {
336 unsigned PhysReg = MO.getReg();
337 assert(TargetRegisterInfo::isPhysicalRegister(PhysReg) &&
338 "Bad usePhysReg operand");
339
340 switch (PhysRegState[PhysReg]) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000341 case regDisabled:
342 break;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000343 case regReserved:
344 PhysRegState[PhysReg] = regFree;
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000345 // Fall through
346 case regFree:
347 UsedInInstr.set(PhysReg);
348 MO.setIsKill();
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000349 return;
350 default:
Eric Christopherf299da82010-12-08 21:35:09 +0000351 // The physreg was allocated to a virtual register. That means the value we
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000352 // wanted has been clobbered.
353 llvm_unreachable("Instruction uses an allocated register");
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000354 }
355
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000356 // Maybe a superregister is reserved?
Craig Toppere4fd9072012-03-04 10:43:23 +0000357 for (const uint16_t *AS = TRI->getAliasSet(PhysReg);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000358 unsigned Alias = *AS; ++AS) {
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000359 switch (PhysRegState[Alias]) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000360 case regDisabled:
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000361 break;
362 case regReserved:
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000363 assert(TRI->isSuperRegister(PhysReg, Alias) &&
364 "Instruction is not using a subregister of a reserved register");
365 // Leave the superregister in the working set.
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000366 PhysRegState[Alias] = regFree;
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000367 UsedInInstr.set(Alias);
368 MO.getParent()->addRegisterKilled(Alias, TRI, true);
369 return;
370 case regFree:
371 if (TRI->isSuperRegister(PhysReg, Alias)) {
372 // Leave the superregister in the working set.
373 UsedInInstr.set(Alias);
374 MO.getParent()->addRegisterKilled(Alias, TRI, true);
375 return;
376 }
377 // Some other alias was in the working set - clear it.
378 PhysRegState[Alias] = regDisabled;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000379 break;
380 default:
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000381 llvm_unreachable("Instruction uses an alias of an allocated register");
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000382 }
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000383 }
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000384
385 // All aliases are disabled, bring register into working set.
386 PhysRegState[PhysReg] = regFree;
387 UsedInInstr.set(PhysReg);
388 MO.setIsKill();
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000389}
390
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000391/// definePhysReg - Mark PhysReg as reserved or free after spilling any
392/// virtregs. This is very similar to defineVirtReg except the physreg is
393/// reserved instead of allocated.
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000394void RAFast::definePhysReg(MachineInstr *MI, unsigned PhysReg,
395 RegState NewState) {
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000396 UsedInInstr.set(PhysReg);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000397 switch (unsigned VirtReg = PhysRegState[PhysReg]) {
398 case regDisabled:
399 break;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000400 default:
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000401 spillVirtReg(MI, VirtReg);
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000402 // Fall through.
403 case regFree:
404 case regReserved:
405 PhysRegState[PhysReg] = NewState;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000406 return;
407 }
408
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000409 // This is a disabled register, disable all aliases.
410 PhysRegState[PhysReg] = NewState;
Craig Toppere4fd9072012-03-04 10:43:23 +0000411 for (const uint16_t *AS = TRI->getAliasSet(PhysReg);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000412 unsigned Alias = *AS; ++AS) {
413 switch (unsigned VirtReg = PhysRegState[Alias]) {
414 case regDisabled:
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000415 break;
416 default:
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000417 spillVirtReg(MI, VirtReg);
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000418 // Fall through.
419 case regFree:
420 case regReserved:
421 PhysRegState[Alias] = regDisabled;
422 if (TRI->isSuperRegister(PhysReg, Alias))
423 return;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000424 break;
425 }
426 }
427}
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000428
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000429
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000430// calcSpillCost - Return the cost of spilling clearing out PhysReg and
431// aliases so it is free for allocation.
432// Returns 0 when PhysReg is free or disabled with all aliases disabled - it
433// can be allocated directly.
434// Returns spillImpossible when PhysReg or an alias can't be spilled.
435unsigned RAFast::calcSpillCost(unsigned PhysReg) const {
Eric Christopher0b756342011-04-12 22:17:44 +0000436 if (UsedInInstr.test(PhysReg)) {
Jakob Stoklund Olesen27ce3b92011-06-28 17:24:32 +0000437 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << " is already used in instr.\n");
Jakob Stoklund Olesenb8acb7b2010-05-17 21:02:08 +0000438 return spillImpossible;
Eric Christopher0b756342011-04-12 22:17:44 +0000439 }
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000440 switch (unsigned VirtReg = PhysRegState[PhysReg]) {
441 case regDisabled:
442 break;
443 case regFree:
444 return 0;
445 case regReserved:
Jakob Stoklund Olesen27ce3b92011-06-28 17:24:32 +0000446 DEBUG(dbgs() << PrintReg(VirtReg, TRI) << " corresponding "
447 << PrintReg(PhysReg, TRI) << " is reserved already.\n");
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000448 return spillImpossible;
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000449 default: {
450 LiveRegMap::const_iterator I = findLiveVirtReg(VirtReg);
451 assert(I != LiveVirtRegs.end() && "Missing VirtReg entry");
452 return I->Dirty ? spillDirty : spillClean;
453 }
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000454 }
455
Eric Christopherbbfc3b32011-04-12 00:48:08 +0000456 // This is a disabled register, add up cost of aliases.
Jakob Stoklund Olesen27ce3b92011-06-28 17:24:32 +0000457 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << " is disabled.\n");
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000458 unsigned Cost = 0;
Craig Toppere4fd9072012-03-04 10:43:23 +0000459 for (const uint16_t *AS = TRI->getAliasSet(PhysReg);
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000460 unsigned Alias = *AS; ++AS) {
Eric Christopherd31df872011-04-13 00:20:59 +0000461 if (UsedInInstr.test(Alias))
462 return spillImpossible;
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000463 switch (unsigned VirtReg = PhysRegState[Alias]) {
464 case regDisabled:
465 break;
466 case regFree:
467 ++Cost;
468 break;
469 case regReserved:
470 return spillImpossible;
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000471 default: {
472 LiveRegMap::const_iterator I = findLiveVirtReg(VirtReg);
473 assert(I != LiveVirtRegs.end() && "Missing VirtReg entry");
474 Cost += I->Dirty ? spillDirty : spillClean;
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000475 break;
476 }
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000477 }
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000478 }
479 return Cost;
480}
481
482
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000483/// assignVirtToPhysReg - This method updates local state so that we know
484/// that PhysReg is the proper container for VirtReg now. The physical
485/// register must not be used for anything else when this is called.
486///
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000487void RAFast::assignVirtToPhysReg(LiveReg &LR, unsigned PhysReg) {
488 DEBUG(dbgs() << "Assigning " << PrintReg(LR.VirtReg, TRI) << " to "
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000489 << PrintReg(PhysReg, TRI) << "\n");
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000490 PhysRegState[PhysReg] = LR.VirtReg;
491 assert(!LR.PhysReg && "Already assigned a physreg");
492 LR.PhysReg = PhysReg;
493}
494
495RAFast::LiveRegMap::iterator
496RAFast::assignVirtToPhysReg(unsigned VirtReg, unsigned PhysReg) {
497 LiveRegMap::iterator LRI = findLiveVirtReg(VirtReg);
498 assert(LRI != LiveVirtRegs.end() && "VirtReg disappeared");
499 assignVirtToPhysReg(*LRI, PhysReg);
500 return LRI;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000501}
502
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000503/// allocVirtReg - Allocate a physical register for VirtReg.
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000504RAFast::LiveRegMap::iterator RAFast::allocVirtReg(MachineInstr *MI,
505 LiveRegMap::iterator LRI,
506 unsigned Hint) {
507 const unsigned VirtReg = LRI->VirtReg;
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000508
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000509 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
510 "Can only allocate virtual registers");
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000511
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000512 const TargetRegisterClass *RC = MRI->getRegClass(VirtReg);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000513
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000514 // Ignore invalid hints.
515 if (Hint && (!TargetRegisterInfo::isPhysicalRegister(Hint) ||
Jakob Stoklund Olesen448ab3a2011-06-02 23:41:40 +0000516 !RC->contains(Hint) || !RegClassInfo.isAllocatable(Hint)))
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000517 Hint = 0;
518
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000519 // Take hint when possible.
520 if (Hint) {
Jakob Stoklund Olesen5e5ed442011-06-13 03:26:46 +0000521 // Ignore the hint if we would have to spill a dirty register.
522 unsigned Cost = calcSpillCost(Hint);
523 if (Cost < spillDirty) {
524 if (Cost)
525 definePhysReg(MI, Hint, regFree);
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000526 // definePhysReg may kill virtual registers and modify LiveVirtRegs.
527 // That invalidates LRI, so run a new lookup for VirtReg.
528 return assignVirtToPhysReg(VirtReg, Hint);
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000529 }
530 }
531
Jakob Stoklund Olesen5d20c312011-06-02 18:35:30 +0000532 ArrayRef<unsigned> AO = RegClassInfo.getOrder(RC);
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000533
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000534 // First try to find a completely free register.
Jakob Stoklund Olesen5d20c312011-06-02 18:35:30 +0000535 for (ArrayRef<unsigned>::iterator I = AO.begin(), E = AO.end(); I != E; ++I) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000536 unsigned PhysReg = *I;
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000537 if (PhysRegState[PhysReg] == regFree && !UsedInInstr.test(PhysReg)) {
538 assignVirtToPhysReg(*LRI, PhysReg);
539 return LRI;
540 }
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000541 }
542
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000543 DEBUG(dbgs() << "Allocating " << PrintReg(VirtReg) << " from "
544 << RC->getName() << "\n");
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000545
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000546 unsigned BestReg = 0, BestCost = spillImpossible;
Jakob Stoklund Olesen5d20c312011-06-02 18:35:30 +0000547 for (ArrayRef<unsigned>::iterator I = AO.begin(), E = AO.end(); I != E; ++I) {
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000548 unsigned Cost = calcSpillCost(*I);
Jakob Stoklund Olesen27ce3b92011-06-28 17:24:32 +0000549 DEBUG(dbgs() << "\tRegister: " << PrintReg(*I, TRI) << "\n");
Eric Christopher0b756342011-04-12 22:17:44 +0000550 DEBUG(dbgs() << "\tCost: " << Cost << "\n");
551 DEBUG(dbgs() << "\tBestCost: " << BestCost << "\n");
Jakob Stoklund Olesenf3ea06b2010-05-17 15:30:37 +0000552 // Cost is 0 when all aliases are already disabled.
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000553 if (Cost == 0) {
554 assignVirtToPhysReg(*LRI, *I);
555 return LRI;
556 }
Jakob Stoklund Olesenf3ea06b2010-05-17 15:30:37 +0000557 if (Cost < BestCost)
558 BestReg = *I, BestCost = Cost;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000559 }
560
561 if (BestReg) {
Jakob Stoklund Olesenf3ea06b2010-05-17 15:30:37 +0000562 definePhysReg(MI, BestReg, regFree);
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000563 // definePhysReg may kill virtual registers and modify LiveVirtRegs.
564 // That invalidates LRI, so run a new lookup for VirtReg.
565 return assignVirtToPhysReg(VirtReg, BestReg);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000566 }
567
Jakob Stoklund Olesen9d812a22011-07-02 07:17:37 +0000568 // Nothing we can do. Report an error and keep going with a bad allocation.
569 MI->emitError("ran out of registers during register allocation");
570 definePhysReg(MI, *AO.begin(), regFree);
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000571 return assignVirtToPhysReg(VirtReg, *AO.begin());
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000572}
573
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000574/// defineVirtReg - Allocate a register for VirtReg and mark it as dirty.
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +0000575RAFast::LiveRegMap::iterator
576RAFast::defineVirtReg(MachineInstr *MI, unsigned OpNum,
577 unsigned VirtReg, unsigned Hint) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000578 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
579 "Not a virtual register");
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000580 LiveRegMap::iterator LRI;
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000581 bool New;
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000582 tie(LRI, New) = LiveVirtRegs.insert(LiveReg(VirtReg));
Jakob Stoklund Olesen0c9e4f52010-05-17 04:50:57 +0000583 if (New) {
584 // If there is no hint, peek at the only use of this register.
585 if ((!Hint || !TargetRegisterInfo::isPhysicalRegister(Hint)) &&
586 MRI->hasOneNonDBGUse(VirtReg)) {
Jakob Stoklund Olesen273f7e42010-07-03 00:04:37 +0000587 const MachineInstr &UseMI = *MRI->use_nodbg_begin(VirtReg);
Jakob Stoklund Olesen0c9e4f52010-05-17 04:50:57 +0000588 // It's a copy, use the destination register as a hint.
Jakob Stoklund Olesen273f7e42010-07-03 00:04:37 +0000589 if (UseMI.isCopyLike())
590 Hint = UseMI.getOperand(0).getReg();
Jakob Stoklund Olesen0c9e4f52010-05-17 04:50:57 +0000591 }
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000592 LRI = allocVirtReg(MI, LRI, Hint);
593 } else if (LRI->LastUse) {
Jakob Stoklund Olesen0eeb05c2010-05-18 21:10:50 +0000594 // Redefining a live register - kill at the last use, unless it is this
595 // instruction defining VirtReg multiple times.
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000596 if (LRI->LastUse != MI || LRI->LastUse->getOperand(LRI->LastOpNum).isUse())
597 addKillFlag(*LRI);
Jakob Stoklund Olesen0eeb05c2010-05-18 21:10:50 +0000598 }
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000599 assert(LRI->PhysReg && "Register not assigned");
600 LRI->LastUse = MI;
601 LRI->LastOpNum = OpNum;
602 LRI->Dirty = true;
603 UsedInInstr.set(LRI->PhysReg);
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +0000604 return LRI;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000605}
606
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000607/// reloadVirtReg - Make sure VirtReg is available in a physreg and return it.
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +0000608RAFast::LiveRegMap::iterator
609RAFast::reloadVirtReg(MachineInstr *MI, unsigned OpNum,
610 unsigned VirtReg, unsigned Hint) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000611 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
612 "Not a virtual register");
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000613 LiveRegMap::iterator LRI;
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000614 bool New;
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000615 tie(LRI, New) = LiveVirtRegs.insert(LiveReg(VirtReg));
Jakob Stoklund Olesenac3e5292010-05-17 03:26:06 +0000616 MachineOperand &MO = MI->getOperand(OpNum);
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000617 if (New) {
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000618 LRI = allocVirtReg(MI, LRI, Hint);
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000619 const TargetRegisterClass *RC = MRI->getRegClass(VirtReg);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000620 int FrameIndex = getStackSpaceFor(VirtReg, RC);
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000621 DEBUG(dbgs() << "Reloading " << PrintReg(VirtReg, TRI) << " into "
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000622 << PrintReg(LRI->PhysReg, TRI) << "\n");
623 TII->loadRegFromStackSlot(*MBB, MI, LRI->PhysReg, FrameIndex, RC, TRI);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000624 ++NumLoads;
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000625 } else if (LRI->Dirty) {
Jakob Stoklund Olesen1e03ff42010-05-15 06:09:08 +0000626 if (isLastUseOfLocalReg(MO)) {
627 DEBUG(dbgs() << "Killing last use: " << MO << "\n");
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000628 if (MO.isUse())
629 MO.setIsKill();
630 else
631 MO.setIsDead();
Jakob Stoklund Olesen1e03ff42010-05-15 06:09:08 +0000632 } else if (MO.isKill()) {
633 DEBUG(dbgs() << "Clearing dubious kill: " << MO << "\n");
634 MO.setIsKill(false);
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000635 } else if (MO.isDead()) {
636 DEBUG(dbgs() << "Clearing dubious dead: " << MO << "\n");
637 MO.setIsDead(false);
Jakob Stoklund Olesen1e03ff42010-05-15 06:09:08 +0000638 }
Jakob Stoklund Olesenac3e5292010-05-17 03:26:06 +0000639 } else if (MO.isKill()) {
640 // We must remove kill flags from uses of reloaded registers because the
641 // register would be killed immediately, and there might be a second use:
642 // %foo = OR %x<kill>, %x
643 // This would cause a second reload of %x into a different register.
644 DEBUG(dbgs() << "Clearing clean kill: " << MO << "\n");
645 MO.setIsKill(false);
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000646 } else if (MO.isDead()) {
647 DEBUG(dbgs() << "Clearing clean dead: " << MO << "\n");
648 MO.setIsDead(false);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000649 }
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000650 assert(LRI->PhysReg && "Register not assigned");
651 LRI->LastUse = MI;
652 LRI->LastOpNum = OpNum;
653 UsedInInstr.set(LRI->PhysReg);
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +0000654 return LRI;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000655}
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000656
Jakob Stoklund Olesen0eeb05c2010-05-18 21:10:50 +0000657// setPhysReg - Change operand OpNum in MI the refer the PhysReg, considering
658// subregs. This may invalidate any operand pointers.
659// Return true if the operand kills its register.
660bool RAFast::setPhysReg(MachineInstr *MI, unsigned OpNum, unsigned PhysReg) {
661 MachineOperand &MO = MI->getOperand(OpNum);
Jakob Stoklund Olesen41e14012010-05-17 02:49:21 +0000662 if (!MO.getSubReg()) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000663 MO.setReg(PhysReg);
Jakob Stoklund Olesen41e14012010-05-17 02:49:21 +0000664 return MO.isKill() || MO.isDead();
665 }
666
667 // Handle subregister index.
668 MO.setReg(PhysReg ? TRI->getSubReg(PhysReg, MO.getSubReg()) : 0);
669 MO.setSubReg(0);
Jakob Stoklund Olesend32e7352010-05-19 21:36:05 +0000670
671 // A kill flag implies killing the full register. Add corresponding super
672 // register kill.
673 if (MO.isKill()) {
674 MI->addRegisterKilled(PhysReg, TRI, true);
Jakob Stoklund Olesen41e14012010-05-17 02:49:21 +0000675 return true;
676 }
Jakob Stoklund Olesend32e7352010-05-19 21:36:05 +0000677 return MO.isDead();
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000678}
679
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000680// Handle special instruction operand like early clobbers and tied ops when
681// there are additional physreg defines.
682void RAFast::handleThroughOperands(MachineInstr *MI,
683 SmallVectorImpl<unsigned> &VirtDead) {
684 DEBUG(dbgs() << "Scanning for through registers:");
685 SmallSet<unsigned, 8> ThroughRegs;
686 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
687 MachineOperand &MO = MI->getOperand(i);
688 if (!MO.isReg()) continue;
689 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +0000690 if (!TargetRegisterInfo::isVirtualRegister(Reg))
691 continue;
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000692 if (MO.isEarlyClobber() || MI->isRegTiedToDefOperand(i) ||
693 (MO.getSubReg() && MI->readsVirtualRegister(Reg))) {
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000694 if (ThroughRegs.insert(Reg))
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000695 DEBUG(dbgs() << ' ' << PrintReg(Reg));
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000696 }
697 }
698
699 // If any physreg defines collide with preallocated through registers,
700 // we must spill and reallocate.
701 DEBUG(dbgs() << "\nChecking for physdef collisions.\n");
702 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
703 MachineOperand &MO = MI->getOperand(i);
704 if (!MO.isReg() || !MO.isDef()) continue;
705 unsigned Reg = MO.getReg();
706 if (!Reg || !TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
707 UsedInInstr.set(Reg);
708 if (ThroughRegs.count(PhysRegState[Reg]))
709 definePhysReg(MI, Reg, regFree);
Craig Toppere4fd9072012-03-04 10:43:23 +0000710 for (const uint16_t *AS = TRI->getAliasSet(Reg); *AS; ++AS) {
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000711 UsedInInstr.set(*AS);
712 if (ThroughRegs.count(PhysRegState[*AS]))
713 definePhysReg(MI, *AS, regFree);
714 }
715 }
716
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000717 SmallVector<unsigned, 8> PartialDefs;
Rafael Espindola254a1322011-11-22 06:27:18 +0000718 DEBUG(dbgs() << "Allocating tied uses.\n");
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000719 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
720 MachineOperand &MO = MI->getOperand(i);
721 if (!MO.isReg()) continue;
722 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +0000723 if (!TargetRegisterInfo::isVirtualRegister(Reg)) continue;
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000724 if (MO.isUse()) {
725 unsigned DefIdx = 0;
726 if (!MI->isRegTiedToDefOperand(i, &DefIdx)) continue;
727 DEBUG(dbgs() << "Operand " << i << "("<< MO << ") is tied to operand "
728 << DefIdx << ".\n");
729 LiveRegMap::iterator LRI = reloadVirtReg(MI, i, Reg, 0);
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000730 unsigned PhysReg = LRI->PhysReg;
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000731 setPhysReg(MI, i, PhysReg);
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000732 // Note: we don't update the def operand yet. That would cause the normal
733 // def-scan to attempt spilling.
734 } else if (MO.getSubReg() && MI->readsVirtualRegister(Reg)) {
735 DEBUG(dbgs() << "Partial redefine: " << MO << "\n");
736 // Reload the register, but don't assign to the operand just yet.
737 // That would confuse the later phys-def processing pass.
738 LiveRegMap::iterator LRI = reloadVirtReg(MI, i, Reg, 0);
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000739 PartialDefs.push_back(LRI->PhysReg);
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000740 }
741 }
742
Rafael Espindola254a1322011-11-22 06:27:18 +0000743 DEBUG(dbgs() << "Allocating early clobbers.\n");
744 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
745 MachineOperand &MO = MI->getOperand(i);
746 if (!MO.isReg()) continue;
747 unsigned Reg = MO.getReg();
748 if (!TargetRegisterInfo::isVirtualRegister(Reg)) continue;
749 if (!MO.isEarlyClobber())
750 continue;
751 // Note: defineVirtReg may invalidate MO.
752 LiveRegMap::iterator LRI = defineVirtReg(MI, i, Reg, 0);
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000753 unsigned PhysReg = LRI->PhysReg;
Rafael Espindola254a1322011-11-22 06:27:18 +0000754 if (setPhysReg(MI, i, PhysReg))
755 VirtDead.push_back(Reg);
756 }
757
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000758 // Restore UsedInInstr to a state usable for allocating normal virtual uses.
Jim Grosbachee726512010-09-03 21:45:15 +0000759 UsedInInstr.reset();
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000760 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
761 MachineOperand &MO = MI->getOperand(i);
762 if (!MO.isReg() || (MO.isDef() && !MO.isEarlyClobber())) continue;
763 unsigned Reg = MO.getReg();
764 if (!Reg || !TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Jakob Stoklund Olesen27ce3b92011-06-28 17:24:32 +0000765 DEBUG(dbgs() << "\tSetting " << PrintReg(Reg, TRI)
766 << " as used in instr\n");
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000767 UsedInInstr.set(Reg);
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000768 }
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000769
770 // Also mark PartialDefs as used to avoid reallocation.
771 for (unsigned i = 0, e = PartialDefs.size(); i != e; ++i)
772 UsedInInstr.set(PartialDefs[i]);
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000773}
774
Andrew Trickb3d58472012-01-31 05:55:32 +0000775/// addRetOperand - ensure that a return instruction has an operand for each
776/// value live out of the function.
777///
778/// Things marked both call and return are tail calls; do not do this for them.
779/// The tail callee need not take the same registers as input that it produces
780/// as output, and there are dependencies for its input registers elsewhere.
781///
782/// FIXME: This should be done as part of instruction selection, and this helper
783/// should be deleted. Until then, we use custom logic here to create the proper
784/// operand under all circumstances. We can't use addRegisterKilled because that
785/// doesn't make sense for undefined values. We can't simply avoid calling it
786/// for undefined values, because we must ensure that the operand always exists.
787void RAFast::addRetOperands(MachineBasicBlock *MBB) {
788 if (MBB->empty() || !MBB->back().isReturn() || MBB->back().isCall())
789 return;
790
791 MachineInstr *MI = &MBB->back();
792
793 for (MachineRegisterInfo::liveout_iterator
794 I = MBB->getParent()->getRegInfo().liveout_begin(),
795 E = MBB->getParent()->getRegInfo().liveout_end(); I != E; ++I) {
796 unsigned Reg = *I;
797 assert(TargetRegisterInfo::isPhysicalRegister(Reg) &&
798 "Cannot have a live-out virtual register.");
799
800 bool hasDef = PhysRegState[Reg] == regReserved;
801
802 // Check if this register already has an operand.
803 bool Found = false;
804 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
805 MachineOperand &MO = MI->getOperand(i);
806 if (!MO.isReg() || !MO.isUse())
807 continue;
808
809 unsigned OperReg = MO.getReg();
Andrew Trickab78e202012-01-31 18:54:19 +0000810 if (!TargetRegisterInfo::isPhysicalRegister(OperReg))
811 continue;
812
813 if (OperReg == Reg || TRI->isSuperRegister(OperReg, Reg)) {
814 // If the ret already has an operand for this physreg or a superset,
815 // don't duplicate it. Set the kill flag if the value is defined.
816 if (hasDef && !MO.isKill())
817 MO.setIsKill();
818 Found = true;
819 break;
Andrew Trickb3d58472012-01-31 05:55:32 +0000820 }
821 }
822 if (!Found)
823 MI->addOperand(MachineOperand::CreateReg(Reg,
824 false /*IsDef*/,
825 true /*IsImp*/,
826 hasDef/*IsKill*/));
827 }
828}
829
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000830void RAFast::AllocateBasicBlock() {
831 DEBUG(dbgs() << "\nAllocating " << *MBB);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000832
833 PhysRegState.assign(TRI->getNumRegs(), regDisabled);
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000834 assert(LiveVirtRegs.empty() && "Mapping not cleared from last block?");
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000835
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000836 MachineBasicBlock::iterator MII = MBB->begin();
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000837
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000838 // Add live-in registers as live.
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000839 for (MachineBasicBlock::livein_iterator I = MBB->livein_begin(),
840 E = MBB->livein_end(); I != E; ++I)
Jakob Stoklund Olesen448ab3a2011-06-02 23:41:40 +0000841 if (RegClassInfo.isAllocatable(*I))
Jakob Stoklund Olesen9d4b51b2010-08-31 19:54:25 +0000842 definePhysReg(MII, *I, regReserved);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000843
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000844 SmallVector<unsigned, 8> VirtDead;
Jakob Stoklund Olesen7ff82e12010-05-14 04:30:51 +0000845 SmallVector<MachineInstr*, 32> Coalesced;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000846
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000847 // Otherwise, sequentially allocate each instruction in the MBB.
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000848 while (MII != MBB->end()) {
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000849 MachineInstr *MI = MII++;
Evan Chenge837dea2011-06-28 19:10:37 +0000850 const MCInstrDesc &MCID = MI->getDesc();
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000851 DEBUG({
Jakob Stoklund Olesenc9c4dac2010-05-13 20:43:17 +0000852 dbgs() << "\n>> " << *MI << "Regs:";
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000853 for (unsigned Reg = 1, E = TRI->getNumRegs(); Reg != E; ++Reg) {
854 if (PhysRegState[Reg] == regDisabled) continue;
855 dbgs() << " " << TRI->getName(Reg);
856 switch(PhysRegState[Reg]) {
857 case regFree:
858 break;
859 case regReserved:
Jakob Stoklund Olesenc9c4dac2010-05-13 20:43:17 +0000860 dbgs() << "*";
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000861 break;
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000862 default: {
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000863 dbgs() << '=' << PrintReg(PhysRegState[Reg]);
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000864 LiveRegMap::iterator I = findLiveVirtReg(PhysRegState[Reg]);
865 assert(I != LiveVirtRegs.end() && "Missing VirtReg entry");
866 if (I->Dirty)
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000867 dbgs() << "*";
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000868 assert(I->PhysReg == Reg && "Bad inverse map");
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000869 break;
870 }
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000871 }
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000872 }
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000873 dbgs() << '\n';
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +0000874 // Check that LiveVirtRegs is the inverse.
875 for (LiveRegMap::iterator i = LiveVirtRegs.begin(),
876 e = LiveVirtRegs.end(); i != e; ++i) {
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000877 assert(TargetRegisterInfo::isVirtualRegister(i->VirtReg) &&
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000878 "Bad map key");
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000879 assert(TargetRegisterInfo::isPhysicalRegister(i->PhysReg) &&
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000880 "Bad map value");
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000881 assert(PhysRegState[i->PhysReg] == i->VirtReg && "Bad inverse map");
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000882 }
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000883 });
884
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000885 // Debug values are not allowed to change codegen in any way.
886 if (MI->isDebugValue()) {
Devang Patel58b81762010-07-19 23:25:39 +0000887 bool ScanDbgValue = true;
888 while (ScanDbgValue) {
889 ScanDbgValue = false;
890 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
891 MachineOperand &MO = MI->getOperand(i);
892 if (!MO.isReg()) continue;
893 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +0000894 if (!TargetRegisterInfo::isVirtualRegister(Reg)) continue;
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000895 LiveRegMap::iterator LRI = findLiveVirtReg(Reg);
Devang Patel58b81762010-07-19 23:25:39 +0000896 if (LRI != LiveVirtRegs.end())
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000897 setPhysReg(MI, i, LRI->PhysReg);
Devang Patel7a029b62010-07-09 21:48:31 +0000898 else {
Devang Patel58b81762010-07-19 23:25:39 +0000899 int SS = StackSlotForVirtReg[Reg];
Devang Patel4bafda92010-09-10 20:32:09 +0000900 if (SS == -1) {
Jim Grosbach07cb6892010-09-01 19:16:29 +0000901 // We can't allocate a physreg for a DebugValue, sorry!
Devang Patel4bafda92010-09-10 20:32:09 +0000902 DEBUG(dbgs() << "Unable to allocate vreg used by DBG_VALUE");
Jim Grosbach07cb6892010-09-01 19:16:29 +0000903 MO.setReg(0);
Devang Patel4bafda92010-09-10 20:32:09 +0000904 }
Devang Patel58b81762010-07-19 23:25:39 +0000905 else {
906 // Modify DBG_VALUE now that the value is in a spill slot.
Devang Patel459a36b2010-08-04 18:42:02 +0000907 int64_t Offset = MI->getOperand(1).getImm();
Jim Grosbach07cb6892010-09-01 19:16:29 +0000908 const MDNode *MDPtr =
Devang Patel58b81762010-07-19 23:25:39 +0000909 MI->getOperand(MI->getNumOperands()-1).getMetadata();
910 DebugLoc DL = MI->getDebugLoc();
Jim Grosbach07cb6892010-09-01 19:16:29 +0000911 if (MachineInstr *NewDV =
Devang Patel58b81762010-07-19 23:25:39 +0000912 TII->emitFrameIndexDebugValue(*MF, SS, Offset, MDPtr, DL)) {
Jim Grosbach07cb6892010-09-01 19:16:29 +0000913 DEBUG(dbgs() << "Modifying debug info due to spill:" <<
914 "\t" << *MI);
Devang Patel58b81762010-07-19 23:25:39 +0000915 MachineBasicBlock *MBB = MI->getParent();
916 MBB->insert(MBB->erase(MI), NewDV);
917 // Scan NewDV operands from the beginning.
918 MI = NewDV;
919 ScanDbgValue = true;
920 break;
Devang Patel4bafda92010-09-10 20:32:09 +0000921 } else {
Jim Grosbach07cb6892010-09-01 19:16:29 +0000922 // We can't allocate a physreg for a DebugValue; sorry!
Devang Patel4bafda92010-09-10 20:32:09 +0000923 DEBUG(dbgs() << "Unable to allocate vreg used by DBG_VALUE");
Jim Grosbach07cb6892010-09-01 19:16:29 +0000924 MO.setReg(0);
Devang Patel4bafda92010-09-10 20:32:09 +0000925 }
Devang Patel58b81762010-07-19 23:25:39 +0000926 }
Devang Patel7a029b62010-07-09 21:48:31 +0000927 }
Devang Pateld2df64f2011-11-15 21:03:58 +0000928 LiveDbgValueMap[Reg].push_back(MI);
Devang Patel7a029b62010-07-09 21:48:31 +0000929 }
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000930 }
931 // Next instruction.
932 continue;
933 }
934
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000935 // If this is a copy, we may be able to coalesce.
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000936 unsigned CopySrc = 0, CopyDst = 0, CopySrcSub = 0, CopyDstSub = 0;
Jakob Stoklund Olesen273f7e42010-07-03 00:04:37 +0000937 if (MI->isCopy()) {
938 CopyDst = MI->getOperand(0).getReg();
939 CopySrc = MI->getOperand(1).getReg();
940 CopyDstSub = MI->getOperand(0).getSubReg();
941 CopySrcSub = MI->getOperand(1).getSubReg();
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000942 }
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000943
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000944 // Track registers used by instruction.
Jim Grosbachee726512010-09-03 21:45:15 +0000945 UsedInInstr.reset();
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000946
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000947 // First scan.
948 // Mark physreg uses and early clobbers as used.
Jakob Stoklund Olesene97dda42010-05-14 21:55:52 +0000949 // Find the end of the virtreg operands
950 unsigned VirtOpEnd = 0;
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000951 bool hasTiedOps = false;
952 bool hasEarlyClobbers = false;
953 bool hasPartialRedefs = false;
954 bool hasPhysDefs = false;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000955 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
956 MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000957 if (!MO.isReg()) continue;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000958 unsigned Reg = MO.getReg();
Jakob Stoklund Olesene97dda42010-05-14 21:55:52 +0000959 if (!Reg) continue;
960 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
961 VirtOpEnd = i+1;
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000962 if (MO.isUse()) {
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000963 hasTiedOps = hasTiedOps ||
Evan Chenge837dea2011-06-28 19:10:37 +0000964 MCID.getOperandConstraint(i, MCOI::TIED_TO) != -1;
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000965 } else {
966 if (MO.isEarlyClobber())
967 hasEarlyClobbers = true;
968 if (MO.getSubReg() && MI->readsVirtualRegister(Reg))
969 hasPartialRedefs = true;
970 }
Jakob Stoklund Olesene97dda42010-05-14 21:55:52 +0000971 continue;
972 }
Jakob Stoklund Olesen448ab3a2011-06-02 23:41:40 +0000973 if (!RegClassInfo.isAllocatable(Reg)) continue;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000974 if (MO.isUse()) {
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000975 usePhysReg(MO);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000976 } else if (MO.isEarlyClobber()) {
Jakob Stoklund Olesen75ac4d92010-06-15 16:20:57 +0000977 definePhysReg(MI, Reg, (MO.isImplicit() || MO.isDead()) ?
978 regFree : regReserved);
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000979 hasEarlyClobbers = true;
980 } else
981 hasPhysDefs = true;
982 }
983
984 // The instruction may have virtual register operands that must be allocated
985 // the same register at use-time and def-time: early clobbers and tied
986 // operands. If there are also physical defs, these registers must avoid
987 // both physical defs and uses, making them more constrained than normal
988 // operands.
Jim Grosbach07cb6892010-09-01 19:16:29 +0000989 // Similarly, if there are multiple defs and tied operands, we must make
990 // sure the same register is allocated to uses and defs.
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000991 // We didn't detect inline asm tied operands above, so just make this extra
992 // pass for all inline asm.
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000993 if (MI->isInlineAsm() || hasEarlyClobbers || hasPartialRedefs ||
Evan Chenge837dea2011-06-28 19:10:37 +0000994 (hasTiedOps && (hasPhysDefs || MCID.getNumDefs() > 1))) {
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000995 handleThroughOperands(MI, VirtDead);
996 // Don't attempt coalescing when we have funny stuff going on.
997 CopyDst = 0;
Jakob Stoklund Olesen4bd94f72010-07-29 00:52:19 +0000998 // Pretend we have early clobbers so the use operands get marked below.
999 // This is not necessary for the common case of a single tied use.
1000 hasEarlyClobbers = true;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001001 }
1002
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +00001003 // Second scan.
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +00001004 // Allocate virtreg uses.
Jakob Stoklund Olesene97dda42010-05-14 21:55:52 +00001005 for (unsigned i = 0; i != VirtOpEnd; ++i) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +00001006 MachineOperand &MO = MI->getOperand(i);
1007 if (!MO.isReg()) continue;
1008 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001009 if (!TargetRegisterInfo::isVirtualRegister(Reg)) continue;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +00001010 if (MO.isUse()) {
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +00001011 LiveRegMap::iterator LRI = reloadVirtReg(MI, i, Reg, CopyDst);
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +00001012 unsigned PhysReg = LRI->PhysReg;
Jakob Stoklund Olesen7ff82e12010-05-14 04:30:51 +00001013 CopySrc = (CopySrc == Reg || CopySrc == PhysReg) ? PhysReg : 0;
Jakob Stoklund Olesen0eeb05c2010-05-18 21:10:50 +00001014 if (setPhysReg(MI, i, PhysReg))
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +00001015 killVirtReg(LRI);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +00001016 }
1017 }
1018
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +00001019 MRI->addPhysRegsUsed(UsedInInstr);
Jakob Stoklund Olesen82b07dc2010-05-11 20:30:28 +00001020
Jakob Stoklund Olesen4bd94f72010-07-29 00:52:19 +00001021 // Track registers defined by instruction - early clobbers and tied uses at
1022 // this point.
Jim Grosbachee726512010-09-03 21:45:15 +00001023 UsedInInstr.reset();
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +00001024 if (hasEarlyClobbers) {
1025 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1026 MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesen4bd94f72010-07-29 00:52:19 +00001027 if (!MO.isReg()) continue;
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +00001028 unsigned Reg = MO.getReg();
1029 if (!Reg || !TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Jakob Stoklund Olesen4bd94f72010-07-29 00:52:19 +00001030 // Look for physreg defs and tied uses.
1031 if (!MO.isDef() && !MI->isRegTiedToDefOperand(i)) continue;
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +00001032 UsedInInstr.set(Reg);
Craig Toppere4fd9072012-03-04 10:43:23 +00001033 for (const uint16_t *AS = TRI->getAliasSet(Reg); *AS; ++AS)
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +00001034 UsedInInstr.set(*AS);
1035 }
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +00001036 }
1037
Jakob Stoklund Olesen4b6bbe82010-05-17 02:49:18 +00001038 unsigned DefOpEnd = MI->getNumOperands();
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001039 if (MI->isCall()) {
Jakob Stoklund Olesen4b6bbe82010-05-17 02:49:18 +00001040 // Spill all virtregs before a call. This serves two purposes: 1. If an
Jim Grosbach07cb6892010-09-01 19:16:29 +00001041 // exception is thrown, the landing pad is going to expect to find
1042 // registers in their spill slots, and 2. we don't have to wade through
1043 // all the <imp-def> operands on the call instruction.
Jakob Stoklund Olesen4b6bbe82010-05-17 02:49:18 +00001044 DefOpEnd = VirtOpEnd;
1045 DEBUG(dbgs() << " Spilling remaining registers before call.\n");
1046 spillAll(MI);
Jakob Stoklund Olesen6de07172010-06-04 18:08:29 +00001047
1048 // The imp-defs are skipped below, but we still need to mark those
1049 // registers as used by the function.
Evan Chenge837dea2011-06-28 19:10:37 +00001050 SkippedInstrs.insert(&MCID);
Jakob Stoklund Olesen4b6bbe82010-05-17 02:49:18 +00001051 }
1052
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +00001053 // Third scan.
1054 // Allocate defs and collect dead defs.
Jakob Stoklund Olesen4b6bbe82010-05-17 02:49:18 +00001055 for (unsigned i = 0; i != DefOpEnd; ++i) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +00001056 MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesen75ac4d92010-06-15 16:20:57 +00001057 if (!MO.isReg() || !MO.isDef() || !MO.getReg() || MO.isEarlyClobber())
1058 continue;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +00001059 unsigned Reg = MO.getReg();
1060
1061 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Jakob Stoklund Olesen448ab3a2011-06-02 23:41:40 +00001062 if (!RegClassInfo.isAllocatable(Reg)) continue;
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +00001063 definePhysReg(MI, Reg, (MO.isImplicit() || MO.isDead()) ?
1064 regFree : regReserved);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001065 continue;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001066 }
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +00001067 LiveRegMap::iterator LRI = defineVirtReg(MI, i, Reg, CopySrc);
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +00001068 unsigned PhysReg = LRI->PhysReg;
Jakob Stoklund Olesen0eeb05c2010-05-18 21:10:50 +00001069 if (setPhysReg(MI, i, PhysReg)) {
1070 VirtDead.push_back(Reg);
Jakob Stoklund Olesen7ff82e12010-05-14 04:30:51 +00001071 CopyDst = 0; // cancel coalescing;
1072 } else
1073 CopyDst = (CopyDst == Reg || CopyDst == PhysReg) ? PhysReg : 0;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001074 }
1075
Jakob Stoklund Olesen0eeb05c2010-05-18 21:10:50 +00001076 // Kill dead defs after the scan to ensure that multiple defs of the same
1077 // register are allocated identically. We didn't need to do this for uses
1078 // because we are crerating our own kill flags, and they are always at the
1079 // last use.
1080 for (unsigned i = 0, e = VirtDead.size(); i != e; ++i)
1081 killVirtReg(VirtDead[i]);
1082 VirtDead.clear();
1083
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +00001084 MRI->addPhysRegsUsed(UsedInInstr);
Jakob Stoklund Olesenc9c4dac2010-05-13 20:43:17 +00001085
Jakob Stoklund Olesen7ff82e12010-05-14 04:30:51 +00001086 if (CopyDst && CopyDst == CopySrc && CopyDstSub == CopySrcSub) {
1087 DEBUG(dbgs() << "-- coalescing: " << *MI);
1088 Coalesced.push_back(MI);
1089 } else {
1090 DEBUG(dbgs() << "<< " << *MI);
1091 }
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001092 }
1093
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001094 // Spill all physical registers holding virtual registers now.
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +00001095 DEBUG(dbgs() << "Spilling live registers at end of block.\n");
1096 spillAll(MBB->getFirstTerminator());
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +00001097
Jakob Stoklund Olesen7ff82e12010-05-14 04:30:51 +00001098 // Erase all the coalesced copies. We are delaying it until now because
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +00001099 // LiveVirtRegs might refer to the instrs.
Jakob Stoklund Olesen7ff82e12010-05-14 04:30:51 +00001100 for (unsigned i = 0, e = Coalesced.size(); i != e; ++i)
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +00001101 MBB->erase(Coalesced[i]);
Jakob Stoklund Olesen8a65c512010-05-14 21:55:50 +00001102 NumCopies += Coalesced.size();
Jakob Stoklund Olesen7ff82e12010-05-14 04:30:51 +00001103
Andrew Trickb3d58472012-01-31 05:55:32 +00001104 // addRetOperands must run after we've seen all defs in this block.
1105 addRetOperands(MBB);
1106
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +00001107 DEBUG(MBB->dump());
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001108}
1109
1110/// runOnMachineFunction - Register allocate the whole function
1111///
1112bool RAFast::runOnMachineFunction(MachineFunction &Fn) {
Jakob Stoklund Olesenc9c4dac2010-05-13 20:43:17 +00001113 DEBUG(dbgs() << "********** FAST REGISTER ALLOCATION **********\n"
1114 << "********** Function: "
1115 << ((Value*)Fn.getFunction())->getName() << '\n');
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001116 MF = &Fn;
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +00001117 MRI = &MF->getRegInfo();
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001118 TM = &Fn.getTarget();
1119 TRI = TM->getRegisterInfo();
1120 TII = TM->getInstrInfo();
Jakob Stoklund Olesend9e5c762012-01-05 00:26:49 +00001121 MRI->freezeReservedRegs(Fn);
Jakob Stoklund Olesen5d20c312011-06-02 18:35:30 +00001122 RegClassInfo.runOnMachineFunction(Fn);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001123 UsedInInstr.resize(TRI->getNumRegs());
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001124
Andrew Trick8dd26252012-02-10 04:10:36 +00001125 assert(!MRI->isSSA() && "regalloc requires leaving SSA");
1126
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001127 // initialize the virtual->physical register map to have a 'null'
1128 // mapping for all virtual registers
Jakob Stoklund Olesen42e9c962011-01-09 21:58:20 +00001129 StackSlotForVirtReg.resize(MRI->getNumVirtRegs());
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +00001130 LiveVirtRegs.setUniverse(MRI->getNumVirtRegs());
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001131
1132 // Loop over all of the basic blocks, eliminating virtual register references
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +00001133 for (MachineFunction::iterator MBBi = Fn.begin(), MBBe = Fn.end();
1134 MBBi != MBBe; ++MBBi) {
1135 MBB = &*MBBi;
1136 AllocateBasicBlock();
1137 }
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001138
Jakob Stoklund Olesen6de07172010-06-04 18:08:29 +00001139 // Add the clobber lists for all the instructions we skipped earlier.
Evan Chenge837dea2011-06-28 19:10:37 +00001140 for (SmallPtrSet<const MCInstrDesc*, 4>::const_iterator
Jakob Stoklund Olesen6de07172010-06-04 18:08:29 +00001141 I = SkippedInstrs.begin(), E = SkippedInstrs.end(); I != E; ++I)
Craig Topperfac25982012-03-08 08:22:45 +00001142 if (const uint16_t *Defs = (*I)->getImplicitDefs())
Jakob Stoklund Olesen6de07172010-06-04 18:08:29 +00001143 while (*Defs)
1144 MRI->setPhysRegUsed(*Defs++);
1145
Andrew Trick19273ae2012-02-21 04:51:23 +00001146 // All machine operands and other references to virtual registers have been
1147 // replaced. Remove the virtual registers.
1148 MRI->clearVirtRegs();
1149
Jakob Stoklund Olesen6de07172010-06-04 18:08:29 +00001150 SkippedInstrs.clear();
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001151 StackSlotForVirtReg.clear();
Devang Patel459a36b2010-08-04 18:42:02 +00001152 LiveDbgValueMap.clear();
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001153 return true;
1154}
1155
1156FunctionPass *llvm::createFastRegisterAllocator() {
1157 return new RAFast();
1158}