blob: 31f938e43546ed85d6bb58f0cd0b9a3a0c2ee423 [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
Jakob Stoklund Olesen4281e202012-01-07 07:39:47 +000018#define DEBUG_TYPE "regalloc"
Chris Lattner3c3fe462005-09-21 04:19:09 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Chris Lattner015959e2004-05-01 21:24:39 +000020#include "llvm/Value.h"
Dan Gohman6d69ba82008-07-25 00:02:30 +000021#include "llvm/Analysis/AliasAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000022#include "llvm/CodeGen/LiveVariables.h"
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +000023#include "llvm/CodeGen/MachineDominators.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000024#include "llvm/CodeGen/MachineInstr.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000026#include "llvm/CodeGen/Passes.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000027#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000028#include "llvm/Target/TargetInstrInfo.h"
29#include "llvm/Target/TargetMachine.h"
Jakob Stoklund Olesen3dfa38a2012-07-27 20:58:46 +000030#include "llvm/Support/CommandLine.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000031#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000032#include "llvm/Support/ErrorHandling.h"
33#include "llvm/Support/raw_ostream.h"
Andrew Trickd35576b2012-02-13 20:44:42 +000034#include "llvm/ADT/DenseSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000035#include "llvm/ADT/STLExtras.h"
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +000036#include "LiveRangeCalc.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000037#include <algorithm>
Lang Hamesf41538d2009-06-02 16:53:25 +000038#include <limits>
Jeff Cohen97af7512006-12-02 02:22:01 +000039#include <cmath>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000040using namespace llvm;
41
Jakob Stoklund Olesen3dfa38a2012-07-27 20:58:46 +000042// Switch to the new experimental algorithm for computing live intervals.
43static cl::opt<bool>
44NewLiveIntervals("new-live-intervals", cl::Hidden,
45 cl::desc("Use new algorithm forcomputing live intervals"));
46
Devang Patel19974732007-05-03 01:11:54 +000047char LiveIntervals::ID = 0;
Owen Anderson2ab36d32010-10-12 19:48:12 +000048INITIALIZE_PASS_BEGIN(LiveIntervals, "liveintervals",
49 "Live Interval Analysis", false, false)
Andrew Trick8dd26252012-02-10 04:10:36 +000050INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
Owen Anderson2ab36d32010-10-12 19:48:12 +000051INITIALIZE_PASS_DEPENDENCY(LiveVariables)
Andrew Trick8dd26252012-02-10 04:10:36 +000052INITIALIZE_PASS_DEPENDENCY(MachineDominatorTree)
Owen Anderson2ab36d32010-10-12 19:48:12 +000053INITIALIZE_PASS_DEPENDENCY(SlotIndexes)
Owen Anderson2ab36d32010-10-12 19:48:12 +000054INITIALIZE_PASS_END(LiveIntervals, "liveintervals",
Owen Andersonce665bd2010-10-07 22:25:06 +000055 "Live Interval Analysis", false, false)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000056
Chris Lattnerf7da2c72006-08-24 22:43:55 +000057void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +000058 AU.setPreservesCFG();
Dan Gohman6d69ba82008-07-25 00:02:30 +000059 AU.addRequired<AliasAnalysis>();
60 AU.addPreserved<AliasAnalysis>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000061 AU.addRequired<LiveVariables>();
Evan Cheng148341c2010-08-17 21:00:37 +000062 AU.addPreserved<LiveVariables>();
Andrew Trickd35576b2012-02-13 20:44:42 +000063 AU.addPreservedID(MachineLoopInfoID);
Jakob Stoklund Olesenc4118452012-06-20 23:31:34 +000064 AU.addRequiredTransitiveID(MachineDominatorsID);
Bill Wendling67d65bb2008-01-04 20:54:55 +000065 AU.addPreservedID(MachineDominatorsID);
Lang Hames233a60e2009-11-03 23:52:08 +000066 AU.addPreserved<SlotIndexes>();
67 AU.addRequiredTransitive<SlotIndexes>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000068 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000069}
70
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +000071LiveIntervals::LiveIntervals() : MachineFunctionPass(ID),
72 DomTree(0), LRCalc(0) {
73 initializeLiveIntervalsPass(*PassRegistry::getPassRegistry());
74}
75
76LiveIntervals::~LiveIntervals() {
77 delete LRCalc;
78}
79
Chris Lattnerf7da2c72006-08-24 22:43:55 +000080void LiveIntervals::releaseMemory() {
Owen Anderson03857b22008-08-13 21:49:13 +000081 // Free the live intervals themselves.
Jakob Stoklund Olesen7fa67842012-06-22 20:37:52 +000082 for (unsigned i = 0, e = VirtRegIntervals.size(); i != e; ++i)
83 delete VirtRegIntervals[TargetRegisterInfo::index2VirtReg(i)];
84 VirtRegIntervals.clear();
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +000085 RegMaskSlots.clear();
86 RegMaskBits.clear();
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +000087 RegMaskBlocks.clear();
Lang Hamesffd13262009-07-09 03:57:02 +000088
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +000089 for (unsigned i = 0, e = RegUnitIntervals.size(); i != e; ++i)
90 delete RegUnitIntervals[i];
91 RegUnitIntervals.clear();
92
Benjamin Kramerce9a20b2010-06-26 11:30:59 +000093 // Release VNInfo memory regions, VNInfo objects don't need to be dtor'd.
94 VNInfoAllocator.Reset();
Alkis Evlogimenos08cec002004-01-31 19:59:32 +000095}
96
Owen Anderson80b3ce62008-05-28 20:54:50 +000097/// runOnMachineFunction - Register allocate the whole function
98///
99bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000100 MF = &fn;
101 MRI = &MF->getRegInfo();
102 TM = &fn.getTarget();
103 TRI = TM->getRegisterInfo();
104 TII = TM->getInstrInfo();
105 AA = &getAnalysis<AliasAnalysis>();
106 LV = &getAnalysis<LiveVariables>();
107 Indexes = &getAnalysis<SlotIndexes>();
Jakob Stoklund Olesenc4118452012-06-20 23:31:34 +0000108 DomTree = &getAnalysis<MachineDominatorTree>();
109 if (!LRCalc)
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000110 LRCalc = new LiveRangeCalc();
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000111 AllocatableRegs = TRI->getAllocatableSet(fn);
112 ReservedRegs = TRI->getReservedRegs(fn);
Owen Anderson80b3ce62008-05-28 20:54:50 +0000113
Jakob Stoklund Olesen3dfa38a2012-07-27 20:58:46 +0000114 // Allocate space for all virtual registers.
115 VirtRegIntervals.resize(MRI->getNumVirtRegs());
116
117 if (NewLiveIntervals) {
118 // This is the new way of computing live intervals.
119 // It is independent of LiveVariables, and it can run at any time.
Jakob Stoklund Olesenc16bf792012-07-27 21:56:39 +0000120 computeVirtRegs();
121 computeRegMasks();
Jakob Stoklund Olesen3dfa38a2012-07-27 20:58:46 +0000122 } else {
123 // This is the old way of computing live intervals.
124 // It depends on LiveVariables.
125 computeIntervals();
126 }
Jakob Stoklund Olesenc4118452012-06-20 23:31:34 +0000127 computeLiveInRegUnits();
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000128
Chris Lattner70ca3582004-09-30 15:59:17 +0000129 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000130 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000131}
132
Chris Lattner70ca3582004-09-30 15:59:17 +0000133/// print - Implement the dump method.
Chris Lattner45cfe542009-08-23 06:03:38 +0000134void LiveIntervals::print(raw_ostream &OS, const Module* ) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000135 OS << "********** INTERVALS **********\n";
Jakob Stoklund Olesenf658af52012-02-14 23:46:21 +0000136
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000137 // Dump the regunits.
138 for (unsigned i = 0, e = RegUnitIntervals.size(); i != e; ++i)
139 if (LiveInterval *LI = RegUnitIntervals[i])
140 OS << PrintRegUnit(i, TRI) << " = " << *LI << '\n';
141
Jakob Stoklund Olesenf658af52012-02-14 23:46:21 +0000142 // Dump the virtregs.
Jakob Stoklund Olesen7fa67842012-06-22 20:37:52 +0000143 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
144 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
145 if (hasInterval(Reg))
146 OS << PrintReg(Reg) << " = " << getInterval(Reg) << '\n';
147 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000148
Evan Cheng752195e2009-09-14 21:33:42 +0000149 printInstrs(OS);
150}
151
152void LiveIntervals::printInstrs(raw_ostream &OS) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000153 OS << "********** MACHINEINSTRS **********\n";
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000154 MF->print(OS, Indexes);
Chris Lattner70ca3582004-09-30 15:59:17 +0000155}
156
Evan Cheng752195e2009-09-14 21:33:42 +0000157void LiveIntervals::dumpInstrs() const {
David Greene8a342292010-01-04 22:49:02 +0000158 printInstrs(dbgs());
Evan Cheng752195e2009-09-14 21:33:42 +0000159}
160
Evan Chengafff40a2010-05-04 20:26:52 +0000161static
Evan Cheng37499432010-05-05 18:27:40 +0000162bool MultipleDefsBySameMI(const MachineInstr &MI, unsigned MOIdx) {
Evan Chengafff40a2010-05-04 20:26:52 +0000163 unsigned Reg = MI.getOperand(MOIdx).getReg();
164 for (unsigned i = MOIdx+1, e = MI.getNumOperands(); i < e; ++i) {
165 const MachineOperand &MO = MI.getOperand(i);
166 if (!MO.isReg())
167 continue;
168 if (MO.getReg() == Reg && MO.isDef()) {
169 assert(MI.getOperand(MOIdx).getSubReg() != MO.getSubReg() &&
170 MI.getOperand(MOIdx).getSubReg() &&
Jakob Stoklund Olesened2185e2010-07-06 23:26:25 +0000171 (MO.getSubReg() || MO.isImplicit()));
Evan Chengafff40a2010-05-04 20:26:52 +0000172 return true;
173 }
174 }
175 return false;
176}
177
Evan Cheng37499432010-05-05 18:27:40 +0000178/// isPartialRedef - Return true if the specified def at the specific index is
179/// partially re-defining the specified live interval. A common case of this is
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000180/// a definition of the sub-register.
Evan Cheng37499432010-05-05 18:27:40 +0000181bool LiveIntervals::isPartialRedef(SlotIndex MIIdx, MachineOperand &MO,
182 LiveInterval &interval) {
183 if (!MO.getSubReg() || MO.isEarlyClobber())
184 return false;
185
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000186 SlotIndex RedefIndex = MIIdx.getRegSlot();
Evan Cheng37499432010-05-05 18:27:40 +0000187 const LiveRange *OldLR =
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000188 interval.getLiveRangeContaining(RedefIndex.getRegSlot(true));
Lang Hames6e2968c2010-09-25 12:04:16 +0000189 MachineInstr *DefMI = getInstructionFromIndex(OldLR->valno->def);
190 if (DefMI != 0) {
Evan Cheng37499432010-05-05 18:27:40 +0000191 return DefMI->findRegisterDefOperandIdx(interval.reg) != -1;
192 }
193 return false;
194}
195
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000196void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000197 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000198 SlotIndex MIIdx,
Lang Hames86511252009-09-04 20:41:11 +0000199 MachineOperand& MO,
Evan Chengef0732d2008-07-10 07:35:43 +0000200 unsigned MOIdx,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000201 LiveInterval &interval) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000202 DEBUG(dbgs() << "\t\tregister: " << PrintReg(interval.reg, TRI));
Evan Cheng419852c2008-04-03 16:39:43 +0000203
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000204 // Virtual registers may be defined multiple times (due to phi
205 // elimination and 2-addr elimination). Much of what we do only has to be
206 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000207 // time we see a vreg.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000208 LiveVariables::VarInfo& vi = LV->getVarInfo(interval.reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000209 if (interval.empty()) {
210 // Get the Idx of the defining instructions.
Jakob Stoklund Olesend14614e2011-11-13 22:05:42 +0000211 SlotIndex defIndex = MIIdx.getRegSlot(MO.isEarlyClobber());
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +0000212
Jakob Stoklund Olesen92b7df02012-03-04 19:19:10 +0000213 // Make sure the first definition is not a partial redefinition.
214 assert(!MO.readsReg() && "First def cannot also read virtual register "
215 "missing <undef> flag?");
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +0000216
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000217 VNInfo *ValNo = interval.getNextValue(defIndex, VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000218 assert(ValNo->id == 0 && "First value in interval is not 0?");
Chris Lattner7ac2d312004-07-24 02:59:07 +0000219
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000220 // Loop over all of the blocks that the vreg is defined in. There are
221 // two cases we have to handle here. The most common case is a vreg
222 // whose lifetime is contained within a basic block. In this case there
223 // will be a single kill, in MBB, which comes after the definition.
224 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
225 // FIXME: what about dead vars?
Lang Hames233a60e2009-11-03 23:52:08 +0000226 SlotIndex killIdx;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000227 if (vi.Kills[0] != mi)
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000228 killIdx = getInstructionIndex(vi.Kills[0]).getRegSlot();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000229 else
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000230 killIdx = defIndex.getDeadSlot();
Chris Lattner6097d132004-07-19 02:15:56 +0000231
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000232 // If the kill happens after the definition, we have an intra-block
233 // live range.
234 if (killIdx > defIndex) {
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000235 assert(vi.AliveBlocks.empty() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000236 "Shouldn't be alive across any blocks!");
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000237 LiveRange LR(defIndex, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000238 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000239 DEBUG(dbgs() << " +" << LR << "\n");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000240 return;
241 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000242 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000243
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000244 // The other case we handle is when a virtual register lives to the end
245 // of the defining block, potentially live across some blocks, then is
246 // live into some number of blocks, but gets killed. Start by adding a
247 // range that goes from this definition to the end of the defining block.
Lang Hames74ab5ee2009-12-22 00:11:50 +0000248 LiveRange NewLR(defIndex, getMBBEndIdx(mbb), ValNo);
David Greene8a342292010-01-04 22:49:02 +0000249 DEBUG(dbgs() << " +" << NewLR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000250 interval.addRange(NewLR);
251
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000252 bool PHIJoin = LV->isPHIJoin(interval.reg);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000253
254 if (PHIJoin) {
Jakob Stoklund Olesenfa8becb2012-06-19 22:50:53 +0000255 // A phi join register is killed at the end of the MBB and revived as a
256 // new valno in the killing blocks.
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000257 assert(vi.AliveBlocks.empty() && "Phi join can't pass through blocks");
258 DEBUG(dbgs() << " phi-join");
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000259 ValNo->setHasPHIKill(true);
260 } else {
261 // Iterate over all of the blocks that the variable is completely
262 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
263 // live interval.
264 for (SparseBitVector<>::iterator I = vi.AliveBlocks.begin(),
265 E = vi.AliveBlocks.end(); I != E; ++I) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000266 MachineBasicBlock *aliveBlock = MF->getBlockNumbered(*I);
Jakob Stoklund Olesenfa8becb2012-06-19 22:50:53 +0000267 LiveRange LR(getMBBStartIdx(aliveBlock), getMBBEndIdx(aliveBlock),
268 ValNo);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000269 interval.addRange(LR);
270 DEBUG(dbgs() << " +" << LR);
271 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000272 }
273
274 // Finally, this virtual register is live from the start of any killing
275 // block to the 'use' slot of the killing instruction.
276 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
277 MachineInstr *Kill = vi.Kills[i];
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000278 SlotIndex Start = getMBBStartIdx(Kill->getParent());
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000279 SlotIndex killIdx = getInstructionIndex(Kill).getRegSlot();
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000280
281 // Create interval with one of a NEW value number. Note that this value
282 // number isn't actually defined by an instruction, weird huh? :)
283 if (PHIJoin) {
Lang Hames6e2968c2010-09-25 12:04:16 +0000284 assert(getInstructionFromIndex(Start) == 0 &&
285 "PHI def index points at actual instruction.");
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000286 ValNo = interval.getNextValue(Start, VNInfoAllocator);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000287 }
288 LiveRange LR(Start, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000289 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000290 DEBUG(dbgs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000291 }
292
293 } else {
Evan Cheng37499432010-05-05 18:27:40 +0000294 if (MultipleDefsBySameMI(*mi, MOIdx))
Nick Lewycky761fd4c2010-05-20 03:30:09 +0000295 // Multiple defs of the same virtual register by the same instruction.
296 // e.g. %reg1031:5<def>, %reg1031:6<def> = VLD1q16 %reg1024<kill>, ...
Evan Chengafff40a2010-05-04 20:26:52 +0000297 // This is likely due to elimination of REG_SEQUENCE instructions. Return
298 // here since there is nothing to do.
299 return;
300
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000301 // If this is the second time we see a virtual register definition, it
302 // must be due to phi elimination or two addr elimination. If this is
Evan Chengbf105c82006-11-03 03:04:46 +0000303 // the result of two address elimination, then the vreg is one of the
304 // def-and-use register operand.
Evan Cheng37499432010-05-05 18:27:40 +0000305
306 // It may also be partial redef like this:
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000307 // 80 %reg1041:6<def> = VSHRNv4i16 %reg1034<kill>, 12, pred:14, pred:%reg0
308 // 120 %reg1041:5<def> = VSHRNv4i16 %reg1039<kill>, 12, pred:14, pred:%reg0
Evan Cheng37499432010-05-05 18:27:40 +0000309 bool PartReDef = isPartialRedef(MIIdx, MO, interval);
310 if (PartReDef || mi->isRegTiedToUseOperand(MOIdx)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000311 // If this is a two-address definition, then we have already processed
312 // the live range. The only problem is that we didn't realize there
313 // are actually two values in the live interval. Because of this we
314 // need to take the LiveRegion that defines this register and split it
315 // into two values.
Jakob Stoklund Olesend14614e2011-11-13 22:05:42 +0000316 SlotIndex RedefIndex = MIIdx.getRegSlot(MO.isEarlyClobber());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000317
Lang Hames35f291d2009-09-12 03:34:03 +0000318 const LiveRange *OldLR =
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000319 interval.getLiveRangeContaining(RedefIndex.getRegSlot(true));
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000320 VNInfo *OldValNo = OldLR->valno;
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000321 SlotIndex DefIndex = OldValNo->def.getRegSlot();
Evan Cheng4f8ff162007-08-11 00:59:19 +0000322
Jakob Stoklund Olesenc66d0f22010-06-16 21:29:40 +0000323 // Delete the previous value, which should be short and continuous,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000324 // because the 2-addr copy must be in the same MBB as the redef.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000325 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000326
Chris Lattner91725b72006-08-31 05:54:43 +0000327 // The new value number (#1) is defined by the instruction we claimed
328 // defined value #0.
Lang Hames6e2968c2010-09-25 12:04:16 +0000329 VNInfo *ValNo = interval.createValueCopy(OldValNo, VNInfoAllocator);
Lang Hames857c4e02009-06-17 21:01:20 +0000330
Chris Lattner91725b72006-08-31 05:54:43 +0000331 // Value#0 is now defined by the 2-addr instruction.
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000332 OldValNo->def = RedefIndex;
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000333
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000334 // Add the new live interval which replaces the range for the input copy.
335 LiveRange LR(DefIndex, RedefIndex, ValNo);
David Greene8a342292010-01-04 22:49:02 +0000336 DEBUG(dbgs() << " replace range with " << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000337 interval.addRange(LR);
338
339 // If this redefinition is dead, we need to add a dummy unit live
340 // range covering the def slot.
Owen Anderson6b098de2008-06-25 23:39:39 +0000341 if (MO.isDead())
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000342 interval.addRange(LiveRange(RedefIndex, RedefIndex.getDeadSlot(),
Lang Hames233a60e2009-11-03 23:52:08 +0000343 OldValNo));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000344
Jakob Stoklund Olesenb77ec7d2012-06-05 22:51:54 +0000345 DEBUG(dbgs() << " RESULT: " << interval);
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000346 } else if (LV->isPHIJoin(interval.reg)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000347 // In the case of PHI elimination, each variable definition is only
348 // live until the end of the block. We've already taken care of the
349 // rest of the live range.
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000350
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000351 SlotIndex defIndex = MIIdx.getRegSlot();
Evan Chengfb112882009-03-23 08:01:15 +0000352 if (MO.isEarlyClobber())
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000353 defIndex = MIIdx.getRegSlot(true);
Evan Cheng752195e2009-09-14 21:33:42 +0000354
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000355 VNInfo *ValNo = interval.getNextValue(defIndex, VNInfoAllocator);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000356
Lang Hames74ab5ee2009-12-22 00:11:50 +0000357 SlotIndex killIndex = getMBBEndIdx(mbb);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000358 LiveRange LR(defIndex, killIndex, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000359 interval.addRange(LR);
Lang Hames857c4e02009-06-17 21:01:20 +0000360 ValNo->setHasPHIKill(true);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000361 DEBUG(dbgs() << " phi-join +" << LR);
Evan Cheng37499432010-05-05 18:27:40 +0000362 } else {
363 llvm_unreachable("Multiply defined register");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000364 }
365 }
366
David Greene8a342292010-01-04 22:49:02 +0000367 DEBUG(dbgs() << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000368}
369
Chris Lattnerf35fef72004-07-23 21:24:19 +0000370void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
371 MachineBasicBlock::iterator MI,
Lang Hames233a60e2009-11-03 23:52:08 +0000372 SlotIndex MIIdx,
Evan Chengef0732d2008-07-10 07:35:43 +0000373 MachineOperand& MO,
374 unsigned MOIdx) {
Owen Anderson6b098de2008-06-25 23:39:39 +0000375 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Evan Chengef0732d2008-07-10 07:35:43 +0000376 handleVirtualRegisterDef(MBB, MI, MIIdx, MO, MOIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000377 getOrCreateInterval(MO.getReg()));
Evan Chengb371f452007-02-19 21:49:54 +0000378}
379
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000380/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000381/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000382/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000383/// which a variable is live
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000384void LiveIntervals::computeIntervals() {
David Greene8a342292010-01-04 22:49:02 +0000385 DEBUG(dbgs() << "********** COMPUTING LIVE INTERVALS **********\n"
Bill Wendling8e6179f2009-08-22 20:18:03 +0000386 << "********** Function: "
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000387 << ((Value*)MF->getFunction())->getName() << '\n');
Evan Chengd129d732009-07-17 19:43:40 +0000388
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000389 RegMaskBlocks.resize(MF->getNumBlockIDs());
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +0000390
Evan Chengd129d732009-07-17 19:43:40 +0000391 SmallVector<unsigned, 8> UndefUses;
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000392 for (MachineFunction::iterator MBBI = MF->begin(), E = MF->end();
Chris Lattner428b92e2006-09-15 03:57:23 +0000393 MBBI != E; ++MBBI) {
394 MachineBasicBlock *MBB = MBBI;
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +0000395 RegMaskBlocks[MBB->getNumber()].first = RegMaskSlots.size();
396
Evan Cheng00a99a32010-02-06 09:07:11 +0000397 if (MBB->empty())
398 continue;
399
Owen Anderson134eb732008-09-21 20:43:24 +0000400 // Track the index of the current machine instr.
Lang Hames233a60e2009-11-03 23:52:08 +0000401 SlotIndex MIIndex = getMBBStartIdx(MBB);
Bob Wilsonad98f792010-05-03 21:38:11 +0000402 DEBUG(dbgs() << "BB#" << MBB->getNumber()
403 << ":\t\t# derived from " << MBB->getName() << "\n");
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +0000404
Owen Anderson99500ae2008-09-15 22:00:38 +0000405 // Skip over empty initial indices.
Lang Hames233a60e2009-11-03 23:52:08 +0000406 if (getInstructionFromIndex(MIIndex) == 0)
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000407 MIIndex = Indexes->getNextNonNullIndex(MIIndex);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000408
Dale Johannesen1caedd02010-01-22 22:38:21 +0000409 for (MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
410 MI != miEnd; ++MI) {
David Greene8a342292010-01-04 22:49:02 +0000411 DEBUG(dbgs() << MIIndex << "\t" << *MI);
Chris Lattner518bb532010-02-09 19:54:29 +0000412 if (MI->isDebugValue())
Dale Johannesen1caedd02010-01-22 22:38:21 +0000413 continue;
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000414 assert(Indexes->getInstructionFromIndex(MIIndex) == MI &&
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000415 "Lost SlotIndex synchronization");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000416
Evan Cheng438f7bc2006-11-10 08:43:01 +0000417 // Handle defs.
Chris Lattner428b92e2006-09-15 03:57:23 +0000418 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
419 MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000420
421 // Collect register masks.
422 if (MO.isRegMask()) {
423 RegMaskSlots.push_back(MIIndex.getRegSlot());
424 RegMaskBits.push_back(MO.getRegMask());
425 continue;
426 }
427
Jakob Stoklund Olesen27b76692012-06-22 18:20:50 +0000428 if (!MO.isReg() || !TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Evan Chengd129d732009-07-17 19:43:40 +0000429 continue;
430
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000431 // handle register defs - build intervals
Evan Chengd129d732009-07-17 19:43:40 +0000432 if (MO.isDef())
Evan Chengef0732d2008-07-10 07:35:43 +0000433 handleRegisterDef(MBB, MI, MIIndex, MO, i);
Evan Chengd129d732009-07-17 19:43:40 +0000434 else if (MO.isUndef())
435 UndefUses.push_back(MO.getReg());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000436 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000437
Lang Hames233a60e2009-11-03 23:52:08 +0000438 // Move to the next instr slot.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000439 MIIndex = Indexes->getNextNonNullIndex(MIIndex);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000440 }
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +0000441
442 // Compute the number of register mask instructions in this block.
443 std::pair<unsigned, unsigned> &RMB = RegMaskBlocks[MBB->getNumber()];
444 RMB.second = RegMaskSlots.size() - RMB.first;;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000445 }
Evan Chengd129d732009-07-17 19:43:40 +0000446
447 // Create empty intervals for registers defined by implicit_def's (except
448 // for those implicit_def that define values which are liveout of their
449 // blocks.
450 for (unsigned i = 0, e = UndefUses.size(); i != e; ++i) {
451 unsigned UndefReg = UndefUses[i];
452 (void)getOrCreateInterval(UndefReg);
453 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000454}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000455
Owen Anderson03857b22008-08-13 21:49:13 +0000456LiveInterval* LiveIntervals::createInterval(unsigned reg) {
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000457 float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ? HUGE_VALF : 0.0F;
Owen Anderson03857b22008-08-13 21:49:13 +0000458 return new LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000459}
Evan Chengf2fbca62007-11-12 06:35:08 +0000460
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000461
Jakob Stoklund Olesen3dfa38a2012-07-27 20:58:46 +0000462/// computeVirtRegInterval - Compute the live interval of a virtual register,
463/// based on defs and uses.
464void LiveIntervals::computeVirtRegInterval(LiveInterval *LI) {
465 assert(LRCalc && "LRCalc not initialized.");
466 assert(LI->empty() && "Should only compute empty intervals.");
467 LRCalc->reset(MF, getSlotIndexes(), DomTree, &getVNInfoAllocator());
468 LRCalc->createDeadDefs(LI);
469 LRCalc->extendToUses(LI);
470}
471
Jakob Stoklund Olesenc16bf792012-07-27 21:56:39 +0000472void LiveIntervals::computeVirtRegs() {
473 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
474 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
475 if (MRI->reg_nodbg_empty(Reg))
476 continue;
477 LiveInterval *LI = createInterval(Reg);
478 VirtRegIntervals[Reg] = LI;
479 computeVirtRegInterval(LI);
480 }
481}
482
483void LiveIntervals::computeRegMasks() {
484 RegMaskBlocks.resize(MF->getNumBlockIDs());
485
486 // Find all instructions with regmask operands.
487 for (MachineFunction::iterator MBBI = MF->begin(), E = MF->end();
488 MBBI != E; ++MBBI) {
489 MachineBasicBlock *MBB = MBBI;
490 std::pair<unsigned, unsigned> &RMB = RegMaskBlocks[MBB->getNumber()];
491 RMB.first = RegMaskSlots.size();
492 for (MachineBasicBlock::iterator MI = MBB->begin(), ME = MBB->end();
493 MI != ME; ++MI)
494 for (MIOperands MO(MI); MO.isValid(); ++MO) {
495 if (!MO->isRegMask())
496 continue;
497 RegMaskSlots.push_back(Indexes->getInstructionIndex(MI).getRegSlot());
498 RegMaskBits.push_back(MO->getRegMask());
499 }
500 // Compute the number of register mask instructions in this block.
501 RMB.second = RegMaskSlots.size() - RMB.first;;
502 }
503}
Jakob Stoklund Olesen3dfa38a2012-07-27 20:58:46 +0000504
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000505//===----------------------------------------------------------------------===//
506// Register Unit Liveness
507//===----------------------------------------------------------------------===//
508//
509// Fixed interference typically comes from ABI boundaries: Function arguments
510// and return values are passed in fixed registers, and so are exception
511// pointers entering landing pads. Certain instructions require values to be
512// present in specific registers. That is also represented through fixed
513// interference.
514//
515
516/// computeRegUnitInterval - Compute the live interval of a register unit, based
517/// on the uses and defs of aliasing registers. The interval should be empty,
518/// or contain only dead phi-defs from ABI blocks.
519void LiveIntervals::computeRegUnitInterval(LiveInterval *LI) {
520 unsigned Unit = LI->reg;
521
522 assert(LRCalc && "LRCalc not initialized.");
523 LRCalc->reset(MF, getSlotIndexes(), DomTree, &getVNInfoAllocator());
524
525 // The physregs aliasing Unit are the roots and their super-registers.
526 // Create all values as dead defs before extending to uses. Note that roots
527 // may share super-registers. That's OK because createDeadDefs() is
528 // idempotent. It is very rare for a register unit to have multiple roots, so
529 // uniquing super-registers is probably not worthwhile.
530 for (MCRegUnitRootIterator Roots(Unit, TRI); Roots.isValid(); ++Roots) {
531 unsigned Root = *Roots;
532 if (!MRI->reg_empty(Root))
533 LRCalc->createDeadDefs(LI, Root);
534 for (MCSuperRegIterator Supers(Root, TRI); Supers.isValid(); ++Supers) {
535 if (!MRI->reg_empty(*Supers))
536 LRCalc->createDeadDefs(LI, *Supers);
537 }
538 }
539
540 // Now extend LI to reach all uses.
541 // Ignore uses of reserved registers. We only track defs of those.
542 for (MCRegUnitRootIterator Roots(Unit, TRI); Roots.isValid(); ++Roots) {
543 unsigned Root = *Roots;
544 if (!isReserved(Root) && !MRI->reg_empty(Root))
545 LRCalc->extendToUses(LI, Root);
546 for (MCSuperRegIterator Supers(Root, TRI); Supers.isValid(); ++Supers) {
547 unsigned Reg = *Supers;
548 if (!isReserved(Reg) && !MRI->reg_empty(Reg))
549 LRCalc->extendToUses(LI, Reg);
550 }
551 }
552}
553
554
555/// computeLiveInRegUnits - Precompute the live ranges of any register units
556/// that are live-in to an ABI block somewhere. Register values can appear
557/// without a corresponding def when entering the entry block or a landing pad.
558///
559void LiveIntervals::computeLiveInRegUnits() {
560 RegUnitIntervals.resize(TRI->getNumRegUnits());
561 DEBUG(dbgs() << "Computing live-in reg-units in ABI blocks.\n");
562
563 // Keep track of the intervals allocated.
564 SmallVector<LiveInterval*, 8> NewIntvs;
565
566 // Check all basic blocks for live-ins.
567 for (MachineFunction::const_iterator MFI = MF->begin(), MFE = MF->end();
568 MFI != MFE; ++MFI) {
569 const MachineBasicBlock *MBB = MFI;
570
571 // We only care about ABI blocks: Entry + landing pads.
572 if ((MFI != MF->begin() && !MBB->isLandingPad()) || MBB->livein_empty())
573 continue;
574
575 // Create phi-defs at Begin for all live-in registers.
576 SlotIndex Begin = Indexes->getMBBStartIdx(MBB);
577 DEBUG(dbgs() << Begin << "\tBB#" << MBB->getNumber());
578 for (MachineBasicBlock::livein_iterator LII = MBB->livein_begin(),
579 LIE = MBB->livein_end(); LII != LIE; ++LII) {
580 for (MCRegUnitIterator Units(*LII, TRI); Units.isValid(); ++Units) {
581 unsigned Unit = *Units;
582 LiveInterval *Intv = RegUnitIntervals[Unit];
583 if (!Intv) {
584 Intv = RegUnitIntervals[Unit] = new LiveInterval(Unit, HUGE_VALF);
585 NewIntvs.push_back(Intv);
586 }
587 VNInfo *VNI = Intv->createDeadDef(Begin, getVNInfoAllocator());
Matt Beaumont-Gay05b46f02012-06-05 23:00:03 +0000588 (void)VNI;
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000589 DEBUG(dbgs() << ' ' << PrintRegUnit(Unit, TRI) << '#' << VNI->id);
590 }
591 }
592 DEBUG(dbgs() << '\n');
593 }
594 DEBUG(dbgs() << "Created " << NewIntvs.size() << " new intervals.\n");
595
596 // Compute the 'normal' part of the intervals.
597 for (unsigned i = 0, e = NewIntvs.size(); i != e; ++i)
598 computeRegUnitInterval(NewIntvs[i]);
599}
600
601
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000602/// shrinkToUses - After removing some uses of a register, shrink its live
603/// range to just the remaining uses. This method does not compute reaching
604/// defs for new uses, and it doesn't remove dead defs.
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000605bool LiveIntervals::shrinkToUses(LiveInterval *li,
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000606 SmallVectorImpl<MachineInstr*> *dead) {
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000607 DEBUG(dbgs() << "Shrink: " << *li << '\n');
608 assert(TargetRegisterInfo::isVirtualRegister(li->reg)
Lang Hames567cdba2012-01-03 20:05:57 +0000609 && "Can only shrink virtual registers");
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000610 // Find all the values used, including PHI kills.
611 SmallVector<std::pair<SlotIndex, VNInfo*>, 16> WorkList;
612
Jakob Stoklund Olesen031432f2011-09-15 15:24:16 +0000613 // Blocks that have already been added to WorkList as live-out.
614 SmallPtrSet<MachineBasicBlock*, 16> LiveOut;
615
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000616 // Visit all instructions reading li->reg.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000617 for (MachineRegisterInfo::reg_iterator I = MRI->reg_begin(li->reg);
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000618 MachineInstr *UseMI = I.skipInstruction();) {
619 if (UseMI->isDebugValue() || !UseMI->readsVirtualRegister(li->reg))
620 continue;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000621 SlotIndex Idx = getInstructionIndex(UseMI).getRegSlot();
Jakob Stoklund Olesen97769fc2012-05-20 02:54:52 +0000622 LiveRangeQuery LRQ(*li, Idx);
623 VNInfo *VNI = LRQ.valueIn();
Jakob Stoklund Olesen9ef931e2011-03-18 03:06:04 +0000624 if (!VNI) {
625 // This shouldn't happen: readsVirtualRegister returns true, but there is
626 // no live value. It is likely caused by a target getting <undef> flags
627 // wrong.
628 DEBUG(dbgs() << Idx << '\t' << *UseMI
629 << "Warning: Instr claims to read non-existent value in "
630 << *li << '\n');
631 continue;
632 }
Jakob Stoklund Olesenf054e192011-11-14 18:45:38 +0000633 // Special case: An early-clobber tied operand reads and writes the
Jakob Stoklund Olesen97769fc2012-05-20 02:54:52 +0000634 // register one slot early.
635 if (VNInfo *DefVNI = LRQ.valueDefined())
636 Idx = DefVNI->def;
637
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000638 WorkList.push_back(std::make_pair(Idx, VNI));
639 }
640
641 // Create a new live interval with only minimal live segments per def.
642 LiveInterval NewLI(li->reg, 0);
643 for (LiveInterval::vni_iterator I = li->vni_begin(), E = li->vni_end();
644 I != E; ++I) {
645 VNInfo *VNI = *I;
646 if (VNI->isUnused())
647 continue;
Jakob Stoklund Olesen1f81e312011-11-13 22:42:13 +0000648 NewLI.addRange(LiveRange(VNI->def, VNI->def.getDeadSlot(), VNI));
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000649 }
650
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000651 // Keep track of the PHIs that are in use.
652 SmallPtrSet<VNInfo*, 8> UsedPHIs;
653
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000654 // Extend intervals to reach all uses in WorkList.
655 while (!WorkList.empty()) {
656 SlotIndex Idx = WorkList.back().first;
657 VNInfo *VNI = WorkList.back().second;
658 WorkList.pop_back();
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000659 const MachineBasicBlock *MBB = getMBBFromIndex(Idx.getPrevSlot());
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000660 SlotIndex BlockStart = getMBBStartIdx(MBB);
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000661
662 // Extend the live range for VNI to be live at Idx.
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000663 if (VNInfo *ExtVNI = NewLI.extendInBlock(BlockStart, Idx)) {
Nick Lewycky4b11a702011-03-02 01:43:30 +0000664 (void)ExtVNI;
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000665 assert(ExtVNI == VNI && "Unexpected existing value number");
666 // Is this a PHIDef we haven't seen before?
Jakob Stoklund Olesenc29d9b32011-03-03 00:20:51 +0000667 if (!VNI->isPHIDef() || VNI->def != BlockStart || !UsedPHIs.insert(VNI))
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000668 continue;
669 // The PHI is live, make sure the predecessors are live-out.
670 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
671 PE = MBB->pred_end(); PI != PE; ++PI) {
Jakob Stoklund Olesen031432f2011-09-15 15:24:16 +0000672 if (!LiveOut.insert(*PI))
673 continue;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000674 SlotIndex Stop = getMBBEndIdx(*PI);
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000675 // A predecessor is not required to have a live-out value for a PHI.
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000676 if (VNInfo *PVNI = li->getVNInfoBefore(Stop))
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000677 WorkList.push_back(std::make_pair(Stop, PVNI));
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000678 }
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000679 continue;
680 }
681
682 // VNI is live-in to MBB.
683 DEBUG(dbgs() << " live-in at " << BlockStart << '\n');
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000684 NewLI.addRange(LiveRange(BlockStart, Idx, VNI));
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000685
686 // Make sure VNI is live-out from the predecessors.
687 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
688 PE = MBB->pred_end(); PI != PE; ++PI) {
Jakob Stoklund Olesen031432f2011-09-15 15:24:16 +0000689 if (!LiveOut.insert(*PI))
690 continue;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000691 SlotIndex Stop = getMBBEndIdx(*PI);
692 assert(li->getVNInfoBefore(Stop) == VNI &&
693 "Wrong value out of predecessor");
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000694 WorkList.push_back(std::make_pair(Stop, VNI));
695 }
696 }
697
698 // Handle dead values.
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000699 bool CanSeparate = false;
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000700 for (LiveInterval::vni_iterator I = li->vni_begin(), E = li->vni_end();
701 I != E; ++I) {
702 VNInfo *VNI = *I;
703 if (VNI->isUnused())
704 continue;
705 LiveInterval::iterator LII = NewLI.FindLiveRangeContaining(VNI->def);
706 assert(LII != NewLI.end() && "Missing live range for PHI");
Jakob Stoklund Olesen1f81e312011-11-13 22:42:13 +0000707 if (LII->end != VNI->def.getDeadSlot())
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000708 continue;
Jakob Stoklund Olesena4d34732011-03-02 00:33:01 +0000709 if (VNI->isPHIDef()) {
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000710 // This is a dead PHI. Remove it.
711 VNI->setIsUnused(true);
712 NewLI.removeRange(*LII);
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000713 DEBUG(dbgs() << "Dead PHI at " << VNI->def << " may separate interval\n");
714 CanSeparate = true;
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000715 } else {
716 // This is a dead def. Make sure the instruction knows.
717 MachineInstr *MI = getInstructionFromIndex(VNI->def);
718 assert(MI && "No instruction defining live value");
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000719 MI->addRegisterDead(li->reg, TRI);
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000720 if (dead && MI->allDefsAreDead()) {
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000721 DEBUG(dbgs() << "All defs dead: " << VNI->def << '\t' << *MI);
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000722 dead->push_back(MI);
723 }
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000724 }
725 }
726
727 // Move the trimmed ranges back.
728 li->ranges.swap(NewLI.ranges);
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000729 DEBUG(dbgs() << "Shrunk: " << *li << '\n');
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000730 return CanSeparate;
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000731}
732
733
Evan Chengf2fbca62007-11-12 06:35:08 +0000734//===----------------------------------------------------------------------===//
735// Register allocator hooks.
736//
737
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000738void LiveIntervals::addKillFlags() {
Jakob Stoklund Olesen12a7be92012-06-20 23:23:59 +0000739 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
740 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000741 if (MRI->reg_nodbg_empty(Reg))
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000742 continue;
Jakob Stoklund Olesen12a7be92012-06-20 23:23:59 +0000743 LiveInterval *LI = &getInterval(Reg);
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000744
745 // Every instruction that kills Reg corresponds to a live range end point.
746 for (LiveInterval::iterator RI = LI->begin(), RE = LI->end(); RI != RE;
747 ++RI) {
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000748 // A block index indicates an MBB edge.
749 if (RI->end.isBlock())
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000750 continue;
751 MachineInstr *MI = getInstructionFromIndex(RI->end);
752 if (!MI)
753 continue;
754 MI->addRegisterKilled(Reg, NULL);
755 }
756 }
757}
758
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000759MachineBasicBlock*
760LiveIntervals::intervalIsInOneMBB(const LiveInterval &LI) const {
761 // A local live range must be fully contained inside the block, meaning it is
762 // defined and killed at instructions, not at block boundaries. It is not
763 // live in or or out of any block.
764 //
765 // It is technically possible to have a PHI-defined live range identical to a
766 // single block, but we are going to return false in that case.
Lang Hames233a60e2009-11-03 23:52:08 +0000767
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000768 SlotIndex Start = LI.beginIndex();
769 if (Start.isBlock())
770 return NULL;
Lang Hames233a60e2009-11-03 23:52:08 +0000771
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000772 SlotIndex Stop = LI.endIndex();
773 if (Stop.isBlock())
774 return NULL;
Lang Hames233a60e2009-11-03 23:52:08 +0000775
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000776 // getMBBFromIndex doesn't need to search the MBB table when both indexes
777 // belong to proper instructions.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000778 MachineBasicBlock *MBB1 = Indexes->getMBBFromIndex(Start);
779 MachineBasicBlock *MBB2 = Indexes->getMBBFromIndex(Stop);
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000780 return MBB1 == MBB2 ? MBB1 : NULL;
Evan Cheng81a03822007-11-17 00:40:40 +0000781}
782
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +0000783float
784LiveIntervals::getSpillWeight(bool isDef, bool isUse, unsigned loopDepth) {
785 // Limit the loop depth ridiculousness.
786 if (loopDepth > 200)
787 loopDepth = 200;
788
789 // The loop depth is used to roughly estimate the number of times the
790 // instruction is executed. Something like 10^d is simple, but will quickly
791 // overflow a float. This expression behaves like 10^d for small d, but is
792 // more tempered for large d. At d=200 we get 6.7e33 which leaves a bit of
793 // headroom before overflow.
NAKAMURA Takumidc5198b2011-03-31 12:11:33 +0000794 // By the way, powf() might be unavailable here. For consistency,
795 // We may take pow(double,double).
796 float lc = std::pow(1 + (100.0 / (loopDepth + 10)), (double)loopDepth);
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +0000797
798 return (isDef + isUse) * lc;
799}
800
Owen Andersonc4dc1322008-06-05 17:15:43 +0000801LiveRange LiveIntervals::addLiveRangeToEndOfBlock(unsigned reg,
Lang Hamesffd13262009-07-09 03:57:02 +0000802 MachineInstr* startInst) {
Owen Andersonc4dc1322008-06-05 17:15:43 +0000803 LiveInterval& Interval = getOrCreateInterval(reg);
804 VNInfo* VN = Interval.getNextValue(
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000805 SlotIndex(getInstructionIndex(startInst).getRegSlot()),
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000806 getVNInfoAllocator());
Lang Hames857c4e02009-06-17 21:01:20 +0000807 VN->setHasPHIKill(true);
Lang Hames86511252009-09-04 20:41:11 +0000808 LiveRange LR(
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000809 SlotIndex(getInstructionIndex(startInst).getRegSlot()),
Lang Hames74ab5ee2009-12-22 00:11:50 +0000810 getMBBEndIdx(startInst->getParent()), VN);
Owen Andersonc4dc1322008-06-05 17:15:43 +0000811 Interval.addRange(LR);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000812
Owen Andersonc4dc1322008-06-05 17:15:43 +0000813 return LR;
814}
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000815
816
817//===----------------------------------------------------------------------===//
818// Register mask functions
819//===----------------------------------------------------------------------===//
820
821bool LiveIntervals::checkRegMaskInterference(LiveInterval &LI,
822 BitVector &UsableRegs) {
823 if (LI.empty())
824 return false;
Jakob Stoklund Olesen9f10ac62012-02-10 01:31:31 +0000825 LiveInterval::iterator LiveI = LI.begin(), LiveE = LI.end();
826
827 // Use a smaller arrays for local live ranges.
828 ArrayRef<SlotIndex> Slots;
829 ArrayRef<const uint32_t*> Bits;
830 if (MachineBasicBlock *MBB = intervalIsInOneMBB(LI)) {
831 Slots = getRegMaskSlotsInBlock(MBB->getNumber());
832 Bits = getRegMaskBitsInBlock(MBB->getNumber());
833 } else {
834 Slots = getRegMaskSlots();
835 Bits = getRegMaskBits();
836 }
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000837
838 // We are going to enumerate all the register mask slots contained in LI.
839 // Start with a binary search of RegMaskSlots to find a starting point.
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000840 ArrayRef<SlotIndex>::iterator SlotI =
841 std::lower_bound(Slots.begin(), Slots.end(), LiveI->start);
842 ArrayRef<SlotIndex>::iterator SlotE = Slots.end();
843
844 // No slots in range, LI begins after the last call.
845 if (SlotI == SlotE)
846 return false;
847
848 bool Found = false;
849 for (;;) {
850 assert(*SlotI >= LiveI->start);
851 // Loop over all slots overlapping this segment.
852 while (*SlotI < LiveI->end) {
853 // *SlotI overlaps LI. Collect mask bits.
854 if (!Found) {
855 // This is the first overlap. Initialize UsableRegs to all ones.
856 UsableRegs.clear();
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000857 UsableRegs.resize(TRI->getNumRegs(), true);
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000858 Found = true;
859 }
860 // Remove usable registers clobbered by this mask.
Jakob Stoklund Olesen9f10ac62012-02-10 01:31:31 +0000861 UsableRegs.clearBitsNotInMask(Bits[SlotI-Slots.begin()]);
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000862 if (++SlotI == SlotE)
863 return Found;
864 }
865 // *SlotI is beyond the current LI segment.
866 LiveI = LI.advanceTo(LiveI, *SlotI);
867 if (LiveI == LiveE)
868 return Found;
869 // Advance SlotI until it overlaps.
870 while (*SlotI < LiveI->start)
871 if (++SlotI == SlotE)
872 return Found;
873 }
874}
Lang Hames3dc7c512012-02-17 18:44:18 +0000875
876//===----------------------------------------------------------------------===//
877// IntervalUpdate class.
878//===----------------------------------------------------------------------===//
879
Lang Hamesfd6d3212012-02-21 00:00:36 +0000880// HMEditor is a toolkit used by handleMove to trim or extend live intervals.
Lang Hames3dc7c512012-02-17 18:44:18 +0000881class LiveIntervals::HMEditor {
882private:
Lang Hamesecb50622012-02-17 23:43:40 +0000883 LiveIntervals& LIS;
884 const MachineRegisterInfo& MRI;
885 const TargetRegisterInfo& TRI;
886 SlotIndex NewIdx;
Lang Hames3dc7c512012-02-17 18:44:18 +0000887
Lang Hames55fed622012-02-19 03:00:30 +0000888 typedef std::pair<LiveInterval*, LiveRange*> IntRangePair;
889 typedef DenseSet<IntRangePair> RangeSet;
890
Lang Hames6aceab12012-02-19 07:13:05 +0000891 struct RegRanges {
892 LiveRange* Use;
893 LiveRange* EC;
894 LiveRange* Dead;
895 LiveRange* Def;
896 RegRanges() : Use(0), EC(0), Dead(0), Def(0) {}
897 };
898 typedef DenseMap<unsigned, RegRanges> BundleRanges;
899
Lang Hames3dc7c512012-02-17 18:44:18 +0000900public:
Lang Hamesecb50622012-02-17 23:43:40 +0000901 HMEditor(LiveIntervals& LIS, const MachineRegisterInfo& MRI,
902 const TargetRegisterInfo& TRI, SlotIndex NewIdx)
903 : LIS(LIS), MRI(MRI), TRI(TRI), NewIdx(NewIdx) {}
Lang Hames3dc7c512012-02-17 18:44:18 +0000904
Lang Hames55fed622012-02-19 03:00:30 +0000905 // Update intervals for all operands of MI from OldIdx to NewIdx.
906 // This assumes that MI used to be at OldIdx, and now resides at
907 // NewIdx.
Lang Hames4586d252012-02-21 22:29:38 +0000908 void moveAllRangesFrom(MachineInstr* MI, SlotIndex OldIdx) {
Lang Hames6aceab12012-02-19 07:13:05 +0000909 assert(NewIdx != OldIdx && "No-op move? That's a bit strange.");
910
Lang Hames55fed622012-02-19 03:00:30 +0000911 // Collect the operands.
912 RangeSet Entering, Internal, Exiting;
Lang Hamesac027142012-02-19 03:09:55 +0000913 bool hasRegMaskOp = false;
914 collectRanges(MI, Entering, Internal, Exiting, hasRegMaskOp, OldIdx);
Lang Hames55fed622012-02-19 03:00:30 +0000915
Andrew Trickf70af522012-03-21 04:12:16 +0000916 // To keep the LiveRanges valid within an interval, move the ranges closest
917 // to the destination first. This prevents ranges from overlapping, to that
918 // APIs like removeRange still work.
919 if (NewIdx < OldIdx) {
920 moveAllEnteringFrom(OldIdx, Entering);
921 moveAllInternalFrom(OldIdx, Internal);
922 moveAllExitingFrom(OldIdx, Exiting);
923 }
924 else {
925 moveAllExitingFrom(OldIdx, Exiting);
926 moveAllInternalFrom(OldIdx, Internal);
927 moveAllEnteringFrom(OldIdx, Entering);
928 }
Lang Hames55fed622012-02-19 03:00:30 +0000929
Lang Hamesac027142012-02-19 03:09:55 +0000930 if (hasRegMaskOp)
931 updateRegMaskSlots(OldIdx);
932
Lang Hames55fed622012-02-19 03:00:30 +0000933#ifndef NDEBUG
934 LIValidator validator;
Pete Cooper722b6f12012-04-18 20:29:17 +0000935 validator = std::for_each(Entering.begin(), Entering.end(), validator);
936 validator = std::for_each(Internal.begin(), Internal.end(), validator);
937 validator = std::for_each(Exiting.begin(), Exiting.end(), validator);
Lang Hames6aceab12012-02-19 07:13:05 +0000938 assert(validator.rangesOk() && "moveAllOperandsFrom broke liveness.");
Lang Hames55fed622012-02-19 03:00:30 +0000939#endif
940
Lang Hames3dc7c512012-02-17 18:44:18 +0000941 }
942
Lang Hames4586d252012-02-21 22:29:38 +0000943 // Update intervals for all operands of MI to refer to BundleStart's
944 // SlotIndex.
945 void moveAllRangesInto(MachineInstr* MI, MachineInstr* BundleStart) {
Lang Hames6aceab12012-02-19 07:13:05 +0000946 if (MI == BundleStart)
947 return; // Bundling instr with itself - nothing to do.
948
Lang Hamesfd6d3212012-02-21 00:00:36 +0000949 SlotIndex OldIdx = LIS.getSlotIndexes()->getInstructionIndex(MI);
950 assert(LIS.getSlotIndexes()->getInstructionFromIndex(OldIdx) == MI &&
951 "SlotIndex <-> Instruction mapping broken for MI");
952
Lang Hames4586d252012-02-21 22:29:38 +0000953 // Collect all ranges already in the bundle.
954 MachineBasicBlock::instr_iterator BII(BundleStart);
Lang Hames6aceab12012-02-19 07:13:05 +0000955 RangeSet Entering, Internal, Exiting;
956 bool hasRegMaskOp = false;
Lang Hames4586d252012-02-21 22:29:38 +0000957 collectRanges(BII, Entering, Internal, Exiting, hasRegMaskOp, NewIdx);
958 assert(!hasRegMaskOp && "Can't have RegMask operand in bundle.");
959 for (++BII; &*BII == MI || BII->isInsideBundle(); ++BII) {
960 if (&*BII == MI)
961 continue;
962 collectRanges(BII, Entering, Internal, Exiting, hasRegMaskOp, NewIdx);
963 assert(!hasRegMaskOp && "Can't have RegMask operand in bundle.");
964 }
965
966 BundleRanges BR = createBundleRanges(Entering, Internal, Exiting);
967
Lang Hamesf905f692012-05-29 18:19:54 +0000968 Entering.clear();
969 Internal.clear();
970 Exiting.clear();
Lang Hames6aceab12012-02-19 07:13:05 +0000971 collectRanges(MI, Entering, Internal, Exiting, hasRegMaskOp, OldIdx);
Lang Hames4586d252012-02-21 22:29:38 +0000972 assert(!hasRegMaskOp && "Can't have RegMask operand in bundle.");
973
974 DEBUG(dbgs() << "Entering: " << Entering.size() << "\n");
975 DEBUG(dbgs() << "Internal: " << Internal.size() << "\n");
976 DEBUG(dbgs() << "Exiting: " << Exiting.size() << "\n");
Lang Hames6aceab12012-02-19 07:13:05 +0000977
978 moveAllEnteringFromInto(OldIdx, Entering, BR);
979 moveAllInternalFromInto(OldIdx, Internal, BR);
980 moveAllExitingFromInto(OldIdx, Exiting, BR);
981
Lang Hames4586d252012-02-21 22:29:38 +0000982
Lang Hames6aceab12012-02-19 07:13:05 +0000983#ifndef NDEBUG
984 LIValidator validator;
Pete Cooper722b6f12012-04-18 20:29:17 +0000985 validator = std::for_each(Entering.begin(), Entering.end(), validator);
986 validator = std::for_each(Internal.begin(), Internal.end(), validator);
987 validator = std::for_each(Exiting.begin(), Exiting.end(), validator);
Lang Hames6aceab12012-02-19 07:13:05 +0000988 assert(validator.rangesOk() && "moveAllOperandsInto broke liveness.");
989#endif
990 }
991
Lang Hames55fed622012-02-19 03:00:30 +0000992private:
Lang Hames3dc7c512012-02-17 18:44:18 +0000993
Lang Hames55fed622012-02-19 03:00:30 +0000994#ifndef NDEBUG
995 class LIValidator {
996 private:
997 DenseSet<const LiveInterval*> Checked, Bogus;
998 public:
999 void operator()(const IntRangePair& P) {
1000 const LiveInterval* LI = P.first;
1001 if (Checked.count(LI))
1002 return;
1003 Checked.insert(LI);
1004 if (LI->empty())
1005 return;
1006 SlotIndex LastEnd = LI->begin()->start;
1007 for (LiveInterval::const_iterator LRI = LI->begin(), LRE = LI->end();
1008 LRI != LRE; ++LRI) {
1009 const LiveRange& LR = *LRI;
1010 if (LastEnd > LR.start || LR.start >= LR.end)
1011 Bogus.insert(LI);
1012 LastEnd = LR.end;
Lang Hames3dc7c512012-02-17 18:44:18 +00001013 }
1014 }
Lang Hames3dc7c512012-02-17 18:44:18 +00001015
Lang Hames55fed622012-02-19 03:00:30 +00001016 bool rangesOk() const {
1017 return Bogus.empty();
Lang Hames3dc7c512012-02-17 18:44:18 +00001018 }
Lang Hames55fed622012-02-19 03:00:30 +00001019 };
1020#endif
Lang Hames3dc7c512012-02-17 18:44:18 +00001021
Lang Hames55fed622012-02-19 03:00:30 +00001022 // Collect IntRangePairs for all operands of MI that may need fixing.
1023 // Treat's MI's index as OldIdx (regardless of what it is in SlotIndexes'
1024 // maps).
1025 void collectRanges(MachineInstr* MI, RangeSet& Entering, RangeSet& Internal,
Lang Hamesac027142012-02-19 03:09:55 +00001026 RangeSet& Exiting, bool& hasRegMaskOp, SlotIndex OldIdx) {
1027 hasRegMaskOp = false;
Lang Hamesecb50622012-02-17 23:43:40 +00001028 for (MachineInstr::mop_iterator MOI = MI->operands_begin(),
1029 MOE = MI->operands_end();
1030 MOI != MOE; ++MOI) {
1031 const MachineOperand& MO = *MOI;
Lang Hamesac027142012-02-19 03:09:55 +00001032
1033 if (MO.isRegMask()) {
1034 hasRegMaskOp = true;
1035 continue;
1036 }
1037
Lang Hamesecb50622012-02-17 23:43:40 +00001038 if (!MO.isReg() || MO.getReg() == 0)
Lang Hames3dc7c512012-02-17 18:44:18 +00001039 continue;
1040
Lang Hamesecb50622012-02-17 23:43:40 +00001041 unsigned Reg = MO.getReg();
Lang Hames3dc7c512012-02-17 18:44:18 +00001042
1043 // TODO: Currently we're skipping uses that are reserved or have no
1044 // interval, but we're not updating their kills. This should be
1045 // fixed.
Jakob Stoklund Olesenbf833f02012-06-19 23:50:18 +00001046 if (TargetRegisterInfo::isPhysicalRegister(Reg) && LIS.isReserved(Reg))
Lang Hames3dc7c512012-02-17 18:44:18 +00001047 continue;
1048
Jakob Stoklund Olesen78241522012-06-20 18:00:57 +00001049 // Collect ranges for register units. These live ranges are computed on
1050 // demand, so just skip any that haven't been computed yet.
Jakob Stoklund Olesene0248742012-06-22 18:38:57 +00001051 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Jakob Stoklund Olesen78241522012-06-20 18:00:57 +00001052 for (MCRegUnitIterator Units(Reg, &TRI); Units.isValid(); ++Units)
1053 if (LiveInterval *LI = LIS.getCachedRegUnit(*Units))
1054 collectRanges(MO, LI, Entering, Internal, Exiting, OldIdx);
Jakob Stoklund Olesene0248742012-06-22 18:38:57 +00001055 } else {
1056 // Collect ranges for individual virtual registers.
Jakob Stoklund Olesenbf833f02012-06-19 23:50:18 +00001057 collectRanges(MO, &LIS.getInterval(Reg),
1058 Entering, Internal, Exiting, OldIdx);
Jakob Stoklund Olesene0248742012-06-22 18:38:57 +00001059 }
Jakob Stoklund Olesenbf833f02012-06-19 23:50:18 +00001060 }
1061 }
Lang Hames55fed622012-02-19 03:00:30 +00001062
Jakob Stoklund Olesenbf833f02012-06-19 23:50:18 +00001063 void collectRanges(const MachineOperand &MO, LiveInterval *LI,
1064 RangeSet &Entering, RangeSet &Internal, RangeSet &Exiting,
1065 SlotIndex OldIdx) {
1066 if (MO.readsReg()) {
1067 LiveRange* LR = LI->getLiveRangeContaining(OldIdx);
1068 if (LR != 0)
1069 Entering.insert(std::make_pair(LI, LR));
1070 }
1071 if (MO.isDef()) {
1072 LiveRange* LR = LI->getLiveRangeContaining(OldIdx.getRegSlot());
1073 assert(LR != 0 && "No live range for def?");
1074 if (LR->end > OldIdx.getDeadSlot())
1075 Exiting.insert(std::make_pair(LI, LR));
1076 else
1077 Internal.insert(std::make_pair(LI, LR));
Lang Hames3dc7c512012-02-17 18:44:18 +00001078 }
Lang Hames3dc7c512012-02-17 18:44:18 +00001079 }
1080
Jakob Stoklund Olesenfa8becb2012-06-19 22:50:53 +00001081 BundleRanges createBundleRanges(RangeSet& Entering,
1082 RangeSet& Internal,
1083 RangeSet& Exiting) {
Lang Hames4586d252012-02-21 22:29:38 +00001084 BundleRanges BR;
Lang Hames6aceab12012-02-19 07:13:05 +00001085
1086 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
Lang Hamesfd6d3212012-02-21 00:00:36 +00001087 EI != EE; ++EI) {
Lang Hames6aceab12012-02-19 07:13:05 +00001088 LiveInterval* LI = EI->first;
1089 LiveRange* LR = EI->second;
1090 BR[LI->reg].Use = LR;
1091 }
1092
1093 for (RangeSet::iterator II = Internal.begin(), IE = Internal.end();
Lang Hamesfd6d3212012-02-21 00:00:36 +00001094 II != IE; ++II) {
Lang Hames6aceab12012-02-19 07:13:05 +00001095 LiveInterval* LI = II->first;
1096 LiveRange* LR = II->second;
1097 if (LR->end.isDead()) {
1098 BR[LI->reg].Dead = LR;
1099 } else {
1100 BR[LI->reg].EC = LR;
1101 }
1102 }
1103
1104 for (RangeSet::iterator EI = Exiting.begin(), EE = Exiting.end();
Lang Hamesfd6d3212012-02-21 00:00:36 +00001105 EI != EE; ++EI) {
Lang Hames6aceab12012-02-19 07:13:05 +00001106 LiveInterval* LI = EI->first;
1107 LiveRange* LR = EI->second;
1108 BR[LI->reg].Def = LR;
1109 }
1110
1111 return BR;
1112 }
1113
Lang Hamesecb50622012-02-17 23:43:40 +00001114 void moveKillFlags(unsigned reg, SlotIndex OldIdx, SlotIndex newKillIdx) {
1115 MachineInstr* OldKillMI = LIS.getInstructionFromIndex(OldIdx);
1116 if (!OldKillMI->killsRegister(reg))
Lang Hames3dc7c512012-02-17 18:44:18 +00001117 return; // Bail out if we don't have kill flags on the old register.
Lang Hamesecb50622012-02-17 23:43:40 +00001118 MachineInstr* NewKillMI = LIS.getInstructionFromIndex(newKillIdx);
1119 assert(OldKillMI->killsRegister(reg) && "Old 'kill' instr isn't a kill.");
Jakob Stoklund Olesenfa8becb2012-06-19 22:50:53 +00001120 assert(!NewKillMI->killsRegister(reg) &&
1121 "New kill instr is already a kill.");
Lang Hamesecb50622012-02-17 23:43:40 +00001122 OldKillMI->clearRegisterKills(reg, &TRI);
1123 NewKillMI->addRegisterKilled(reg, &TRI);
Lang Hames3dc7c512012-02-17 18:44:18 +00001124 }
1125
Lang Hamesecb50622012-02-17 23:43:40 +00001126 void updateRegMaskSlots(SlotIndex OldIdx) {
1127 SmallVectorImpl<SlotIndex>::iterator RI =
1128 std::lower_bound(LIS.RegMaskSlots.begin(), LIS.RegMaskSlots.end(),
1129 OldIdx);
1130 assert(*RI == OldIdx && "No RegMask at OldIdx.");
1131 *RI = NewIdx;
1132 assert(*prior(RI) < *RI && *RI < *next(RI) &&
Lang Hamesfbc8dd32012-02-17 21:29:41 +00001133 "RegSlots out of order. Did you move one call across another?");
1134 }
Lang Hames55fed622012-02-19 03:00:30 +00001135
1136 // Return the last use of reg between NewIdx and OldIdx.
1137 SlotIndex findLastUseBefore(unsigned Reg, SlotIndex OldIdx) {
1138 SlotIndex LastUse = NewIdx;
1139 for (MachineRegisterInfo::use_nodbg_iterator
1140 UI = MRI.use_nodbg_begin(Reg),
1141 UE = MRI.use_nodbg_end();
Lang Hames038d2d52012-02-19 04:38:25 +00001142 UI != UE; UI.skipInstruction()) {
Lang Hames55fed622012-02-19 03:00:30 +00001143 const MachineInstr* MI = &*UI;
1144 SlotIndex InstSlot = LIS.getSlotIndexes()->getInstructionIndex(MI);
1145 if (InstSlot > LastUse && InstSlot < OldIdx)
1146 LastUse = InstSlot;
1147 }
1148 return LastUse;
1149 }
1150
1151 void moveEnteringUpFrom(SlotIndex OldIdx, IntRangePair& P) {
1152 LiveInterval* LI = P.first;
1153 LiveRange* LR = P.second;
1154 bool LiveThrough = LR->end > OldIdx.getRegSlot();
1155 if (LiveThrough)
1156 return;
1157 SlotIndex LastUse = findLastUseBefore(LI->reg, OldIdx);
1158 if (LastUse != NewIdx)
1159 moveKillFlags(LI->reg, NewIdx, LastUse);
Lang Hames6aceab12012-02-19 07:13:05 +00001160 LR->end = LastUse.getRegSlot();
Lang Hames55fed622012-02-19 03:00:30 +00001161 }
1162
1163 void moveEnteringDownFrom(SlotIndex OldIdx, IntRangePair& P) {
1164 LiveInterval* LI = P.first;
1165 LiveRange* LR = P.second;
Andrew Tricke0b51ab2012-03-21 04:12:01 +00001166 // Extend the LiveRange if NewIdx is past the end.
Lang Hames4a0b2d62012-02-19 06:13:56 +00001167 if (NewIdx > LR->end) {
Andrew Tricke0b51ab2012-03-21 04:12:01 +00001168 // Move kill flags if OldIdx was not originally the end
1169 // (otherwise LR->end points to an invalid slot).
1170 if (LR->end.getRegSlot() != OldIdx.getRegSlot()) {
1171 assert(LR->end > OldIdx && "LiveRange does not cover original slot");
1172 moveKillFlags(LI->reg, LR->end, NewIdx);
1173 }
Lang Hames4a0b2d62012-02-19 06:13:56 +00001174 LR->end = NewIdx.getRegSlot();
Lang Hames55fed622012-02-19 03:00:30 +00001175 }
1176 }
1177
1178 void moveAllEnteringFrom(SlotIndex OldIdx, RangeSet& Entering) {
1179 bool GoingUp = NewIdx < OldIdx;
1180
1181 if (GoingUp) {
1182 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
1183 EI != EE; ++EI)
1184 moveEnteringUpFrom(OldIdx, *EI);
1185 } else {
1186 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
1187 EI != EE; ++EI)
1188 moveEnteringDownFrom(OldIdx, *EI);
1189 }
1190 }
1191
1192 void moveInternalFrom(SlotIndex OldIdx, IntRangePair& P) {
1193 LiveInterval* LI = P.first;
1194 LiveRange* LR = P.second;
1195 assert(OldIdx < LR->start && LR->start < OldIdx.getDeadSlot() &&
1196 LR->end <= OldIdx.getDeadSlot() &&
1197 "Range should be internal to OldIdx.");
1198 LiveRange Tmp(*LR);
1199 Tmp.start = NewIdx.getRegSlot(LR->start.isEarlyClobber());
1200 Tmp.valno->def = Tmp.start;
1201 Tmp.end = LR->end.isDead() ? NewIdx.getDeadSlot() : NewIdx.getRegSlot();
1202 LI->removeRange(*LR);
1203 LI->addRange(Tmp);
1204 }
1205
1206 void moveAllInternalFrom(SlotIndex OldIdx, RangeSet& Internal) {
1207 for (RangeSet::iterator II = Internal.begin(), IE = Internal.end();
1208 II != IE; ++II)
1209 moveInternalFrom(OldIdx, *II);
1210 }
1211
1212 void moveExitingFrom(SlotIndex OldIdx, IntRangePair& P) {
1213 LiveRange* LR = P.second;
1214 assert(OldIdx < LR->start && LR->start < OldIdx.getDeadSlot() &&
1215 "Range should start in OldIdx.");
1216 assert(LR->end > OldIdx.getDeadSlot() && "Range should exit OldIdx.");
1217 SlotIndex NewStart = NewIdx.getRegSlot(LR->start.isEarlyClobber());
1218 LR->start = NewStart;
1219 LR->valno->def = NewStart;
1220 }
1221
1222 void moveAllExitingFrom(SlotIndex OldIdx, RangeSet& Exiting) {
1223 for (RangeSet::iterator EI = Exiting.begin(), EE = Exiting.end();
1224 EI != EE; ++EI)
1225 moveExitingFrom(OldIdx, *EI);
1226 }
1227
Lang Hames6aceab12012-02-19 07:13:05 +00001228 void moveEnteringUpFromInto(SlotIndex OldIdx, IntRangePair& P,
1229 BundleRanges& BR) {
1230 LiveInterval* LI = P.first;
1231 LiveRange* LR = P.second;
1232 bool LiveThrough = LR->end > OldIdx.getRegSlot();
1233 if (LiveThrough) {
1234 assert((LR->start < NewIdx || BR[LI->reg].Def == LR) &&
1235 "Def in bundle should be def range.");
1236 assert((BR[LI->reg].Use == 0 || BR[LI->reg].Use == LR) &&
1237 "If bundle has use for this reg it should be LR.");
1238 BR[LI->reg].Use = LR;
1239 return;
1240 }
1241
1242 SlotIndex LastUse = findLastUseBefore(LI->reg, OldIdx);
Lang Hamesfd6d3212012-02-21 00:00:36 +00001243 moveKillFlags(LI->reg, OldIdx, LastUse);
Lang Hames6aceab12012-02-19 07:13:05 +00001244
1245 if (LR->start < NewIdx) {
1246 // Becoming a new entering range.
1247 assert(BR[LI->reg].Dead == 0 && BR[LI->reg].Def == 0 &&
1248 "Bundle shouldn't be re-defining reg mid-range.");
Benjamin Kramer7db76e72012-02-19 12:25:07 +00001249 assert((BR[LI->reg].Use == 0 || BR[LI->reg].Use == LR) &&
Lang Hames6aceab12012-02-19 07:13:05 +00001250 "Bundle shouldn't have different use range for same reg.");
1251 LR->end = LastUse.getRegSlot();
1252 BR[LI->reg].Use = LR;
1253 } else {
1254 // Becoming a new Dead-def.
1255 assert(LR->start == NewIdx.getRegSlot(LR->start.isEarlyClobber()) &&
1256 "Live range starting at unexpected slot.");
1257 assert(BR[LI->reg].Def == LR && "Reg should have def range.");
1258 assert(BR[LI->reg].Dead == 0 &&
1259 "Can't have def and dead def of same reg in a bundle.");
1260 LR->end = LastUse.getDeadSlot();
1261 BR[LI->reg].Dead = BR[LI->reg].Def;
1262 BR[LI->reg].Def = 0;
1263 }
1264 }
1265
1266 void moveEnteringDownFromInto(SlotIndex OldIdx, IntRangePair& P,
1267 BundleRanges& BR) {
1268 LiveInterval* LI = P.first;
1269 LiveRange* LR = P.second;
1270 if (NewIdx > LR->end) {
1271 // Range extended to bundle. Add to bundle uses.
1272 // Note: Currently adds kill flags to bundle start.
1273 assert(BR[LI->reg].Use == 0 &&
1274 "Bundle already has use range for reg.");
1275 moveKillFlags(LI->reg, LR->end, NewIdx);
1276 LR->end = NewIdx.getRegSlot();
1277 BR[LI->reg].Use = LR;
1278 } else {
1279 assert(BR[LI->reg].Use != 0 &&
1280 "Bundle should already have a use range for reg.");
1281 }
1282 }
1283
1284 void moveAllEnteringFromInto(SlotIndex OldIdx, RangeSet& Entering,
1285 BundleRanges& BR) {
1286 bool GoingUp = NewIdx < OldIdx;
1287
1288 if (GoingUp) {
1289 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
1290 EI != EE; ++EI)
1291 moveEnteringUpFromInto(OldIdx, *EI, BR);
1292 } else {
1293 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
1294 EI != EE; ++EI)
1295 moveEnteringDownFromInto(OldIdx, *EI, BR);
1296 }
1297 }
1298
1299 void moveInternalFromInto(SlotIndex OldIdx, IntRangePair& P,
1300 BundleRanges& BR) {
1301 // TODO: Sane rules for moving ranges into bundles.
1302 }
1303
1304 void moveAllInternalFromInto(SlotIndex OldIdx, RangeSet& Internal,
1305 BundleRanges& BR) {
1306 for (RangeSet::iterator II = Internal.begin(), IE = Internal.end();
1307 II != IE; ++II)
1308 moveInternalFromInto(OldIdx, *II, BR);
1309 }
1310
1311 void moveExitingFromInto(SlotIndex OldIdx, IntRangePair& P,
1312 BundleRanges& BR) {
1313 LiveInterval* LI = P.first;
1314 LiveRange* LR = P.second;
1315
1316 assert(LR->start.isRegister() &&
1317 "Don't know how to merge exiting ECs into bundles yet.");
1318
1319 if (LR->end > NewIdx.getDeadSlot()) {
1320 // This range is becoming an exiting range on the bundle.
1321 // If there was an old dead-def of this reg, delete it.
1322 if (BR[LI->reg].Dead != 0) {
1323 LI->removeRange(*BR[LI->reg].Dead);
1324 BR[LI->reg].Dead = 0;
1325 }
1326 assert(BR[LI->reg].Def == 0 &&
1327 "Can't have two defs for the same variable exiting a bundle.");
1328 LR->start = NewIdx.getRegSlot();
1329 LR->valno->def = LR->start;
1330 BR[LI->reg].Def = LR;
1331 } else {
1332 // This range is becoming internal to the bundle.
1333 assert(LR->end == NewIdx.getRegSlot() &&
1334 "Can't bundle def whose kill is before the bundle");
1335 if (BR[LI->reg].Dead || BR[LI->reg].Def) {
1336 // Already have a def for this. Just delete range.
1337 LI->removeRange(*LR);
1338 } else {
1339 // Make range dead, record.
1340 LR->end = NewIdx.getDeadSlot();
1341 BR[LI->reg].Dead = LR;
1342 assert(BR[LI->reg].Use == LR &&
1343 "Range becoming dead should currently be use.");
1344 }
1345 // In both cases the range is no longer a use on the bundle.
1346 BR[LI->reg].Use = 0;
1347 }
1348 }
1349
1350 void moveAllExitingFromInto(SlotIndex OldIdx, RangeSet& Exiting,
1351 BundleRanges& BR) {
1352 for (RangeSet::iterator EI = Exiting.begin(), EE = Exiting.end();
1353 EI != EE; ++EI)
1354 moveExitingFromInto(OldIdx, *EI, BR);
1355 }
1356
Lang Hames3dc7c512012-02-17 18:44:18 +00001357};
1358
Lang Hamesecb50622012-02-17 23:43:40 +00001359void LiveIntervals::handleMove(MachineInstr* MI) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001360 SlotIndex OldIndex = Indexes->getInstructionIndex(MI);
1361 Indexes->removeMachineInstrFromMaps(MI);
Lang Hamesecb50622012-02-17 23:43:40 +00001362 SlotIndex NewIndex = MI->isInsideBundle() ?
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001363 Indexes->getInstructionIndex(MI) :
1364 Indexes->insertMachineInstrInMaps(MI);
Lang Hamesecb50622012-02-17 23:43:40 +00001365 assert(getMBBStartIdx(MI->getParent()) <= OldIndex &&
1366 OldIndex < getMBBEndIdx(MI->getParent()) &&
Lang Hames3dc7c512012-02-17 18:44:18 +00001367 "Cannot handle moves across basic block boundaries.");
Lang Hamesecb50622012-02-17 23:43:40 +00001368 assert(!MI->isBundled() && "Can't handle bundled instructions yet.");
Lang Hames3dc7c512012-02-17 18:44:18 +00001369
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001370 HMEditor HME(*this, *MRI, *TRI, NewIndex);
Lang Hames4586d252012-02-21 22:29:38 +00001371 HME.moveAllRangesFrom(MI, OldIndex);
1372}
1373
Jakob Stoklund Olesenfa8becb2012-06-19 22:50:53 +00001374void LiveIntervals::handleMoveIntoBundle(MachineInstr* MI,
1375 MachineInstr* BundleStart) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001376 SlotIndex NewIndex = Indexes->getInstructionIndex(BundleStart);
1377 HMEditor HME(*this, *MRI, *TRI, NewIndex);
Lang Hames4586d252012-02-21 22:29:38 +00001378 HME.moveAllRangesInto(MI, BundleStart);
Lang Hames3dc7c512012-02-17 18:44:18 +00001379}