Chris Lattner | a3b8b5c | 2004-07-23 17:56:30 +0000 | [diff] [blame] | 1 | //===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===// |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file implements the LiveInterval analysis pass which is used |
| 11 | // by the Linear Scan Register allocator. This pass linearizes the |
| 12 | // basic blocks of the function in DFS order and uses the |
| 13 | // LiveVariables pass to conservatively compute live intervals for |
| 14 | // each virtual and physical register. |
| 15 | // |
| 16 | //===----------------------------------------------------------------------===// |
| 17 | |
Jakob Stoklund Olesen | 4281e20 | 2012-01-07 07:39:47 +0000 | [diff] [blame] | 18 | #define DEBUG_TYPE "regalloc" |
Chris Lattner | 3c3fe46 | 2005-09-21 04:19:09 +0000 | [diff] [blame] | 19 | #include "llvm/CodeGen/LiveIntervalAnalysis.h" |
Chris Lattner | 015959e | 2004-05-01 21:24:39 +0000 | [diff] [blame] | 20 | #include "llvm/Value.h" |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 21 | #include "llvm/Analysis/AliasAnalysis.h" |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 22 | #include "llvm/CodeGen/LiveVariables.h" |
Jakob Stoklund Olesen | 34c6f98 | 2012-06-05 22:02:15 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/MachineDominators.h" |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 24 | #include "llvm/CodeGen/MachineInstr.h" |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 25 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 26 | #include "llvm/CodeGen/Passes.h" |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 27 | #include "llvm/Target/TargetRegisterInfo.h" |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 28 | #include "llvm/Target/TargetInstrInfo.h" |
| 29 | #include "llvm/Target/TargetMachine.h" |
Jakob Stoklund Olesen | 3dfa38a | 2012-07-27 20:58:46 +0000 | [diff] [blame] | 30 | #include "llvm/Support/CommandLine.h" |
Reid Spencer | 551ccae | 2004-09-01 22:55:40 +0000 | [diff] [blame] | 31 | #include "llvm/Support/Debug.h" |
Torok Edwin | 7d696d8 | 2009-07-11 13:10:19 +0000 | [diff] [blame] | 32 | #include "llvm/Support/ErrorHandling.h" |
| 33 | #include "llvm/Support/raw_ostream.h" |
Andrew Trick | d35576b | 2012-02-13 20:44:42 +0000 | [diff] [blame] | 34 | #include "llvm/ADT/DenseSet.h" |
Reid Spencer | 551ccae | 2004-09-01 22:55:40 +0000 | [diff] [blame] | 35 | #include "llvm/ADT/STLExtras.h" |
Jakob Stoklund Olesen | 34c6f98 | 2012-06-05 22:02:15 +0000 | [diff] [blame] | 36 | #include "LiveRangeCalc.h" |
Alkis Evlogimenos | 20aa474 | 2004-09-03 18:19:51 +0000 | [diff] [blame] | 37 | #include <algorithm> |
Lang Hames | f41538d | 2009-06-02 16:53:25 +0000 | [diff] [blame] | 38 | #include <limits> |
Jeff Cohen | 97af751 | 2006-12-02 02:22:01 +0000 | [diff] [blame] | 39 | #include <cmath> |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 40 | using namespace llvm; |
| 41 | |
Jakob Stoklund Olesen | 3dfa38a | 2012-07-27 20:58:46 +0000 | [diff] [blame] | 42 | // Switch to the new experimental algorithm for computing live intervals. |
| 43 | static cl::opt<bool> |
| 44 | NewLiveIntervals("new-live-intervals", cl::Hidden, |
| 45 | cl::desc("Use new algorithm forcomputing live intervals")); |
| 46 | |
Devang Patel | 1997473 | 2007-05-03 01:11:54 +0000 | [diff] [blame] | 47 | char LiveIntervals::ID = 0; |
Owen Anderson | 2ab36d3 | 2010-10-12 19:48:12 +0000 | [diff] [blame] | 48 | INITIALIZE_PASS_BEGIN(LiveIntervals, "liveintervals", |
| 49 | "Live Interval Analysis", false, false) |
Andrew Trick | 8dd2625 | 2012-02-10 04:10:36 +0000 | [diff] [blame] | 50 | INITIALIZE_AG_DEPENDENCY(AliasAnalysis) |
Owen Anderson | 2ab36d3 | 2010-10-12 19:48:12 +0000 | [diff] [blame] | 51 | INITIALIZE_PASS_DEPENDENCY(LiveVariables) |
Andrew Trick | 8dd2625 | 2012-02-10 04:10:36 +0000 | [diff] [blame] | 52 | INITIALIZE_PASS_DEPENDENCY(MachineDominatorTree) |
Owen Anderson | 2ab36d3 | 2010-10-12 19:48:12 +0000 | [diff] [blame] | 53 | INITIALIZE_PASS_DEPENDENCY(SlotIndexes) |
Owen Anderson | 2ab36d3 | 2010-10-12 19:48:12 +0000 | [diff] [blame] | 54 | INITIALIZE_PASS_END(LiveIntervals, "liveintervals", |
Owen Anderson | ce665bd | 2010-10-07 22:25:06 +0000 | [diff] [blame] | 55 | "Live Interval Analysis", false, false) |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 56 | |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 57 | void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const { |
Dan Gohman | 845012e | 2009-07-31 23:37:33 +0000 | [diff] [blame] | 58 | AU.setPreservesCFG(); |
Dan Gohman | 6d69ba8 | 2008-07-25 00:02:30 +0000 | [diff] [blame] | 59 | AU.addRequired<AliasAnalysis>(); |
| 60 | AU.addPreserved<AliasAnalysis>(); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 61 | AU.addRequired<LiveVariables>(); |
Evan Cheng | 148341c | 2010-08-17 21:00:37 +0000 | [diff] [blame] | 62 | AU.addPreserved<LiveVariables>(); |
Andrew Trick | d35576b | 2012-02-13 20:44:42 +0000 | [diff] [blame] | 63 | AU.addPreservedID(MachineLoopInfoID); |
Jakob Stoklund Olesen | c411845 | 2012-06-20 23:31:34 +0000 | [diff] [blame] | 64 | AU.addRequiredTransitiveID(MachineDominatorsID); |
Bill Wendling | 67d65bb | 2008-01-04 20:54:55 +0000 | [diff] [blame] | 65 | AU.addPreservedID(MachineDominatorsID); |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 66 | AU.addPreserved<SlotIndexes>(); |
| 67 | AU.addRequiredTransitive<SlotIndexes>(); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 68 | MachineFunctionPass::getAnalysisUsage(AU); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 69 | } |
| 70 | |
Jakob Stoklund Olesen | 34c6f98 | 2012-06-05 22:02:15 +0000 | [diff] [blame] | 71 | LiveIntervals::LiveIntervals() : MachineFunctionPass(ID), |
| 72 | DomTree(0), LRCalc(0) { |
| 73 | initializeLiveIntervalsPass(*PassRegistry::getPassRegistry()); |
| 74 | } |
| 75 | |
| 76 | LiveIntervals::~LiveIntervals() { |
| 77 | delete LRCalc; |
| 78 | } |
| 79 | |
Chris Lattner | f7da2c7 | 2006-08-24 22:43:55 +0000 | [diff] [blame] | 80 | void LiveIntervals::releaseMemory() { |
Owen Anderson | 03857b2 | 2008-08-13 21:49:13 +0000 | [diff] [blame] | 81 | // Free the live intervals themselves. |
Jakob Stoklund Olesen | 7fa6784 | 2012-06-22 20:37:52 +0000 | [diff] [blame] | 82 | for (unsigned i = 0, e = VirtRegIntervals.size(); i != e; ++i) |
| 83 | delete VirtRegIntervals[TargetRegisterInfo::index2VirtReg(i)]; |
| 84 | VirtRegIntervals.clear(); |
Jakob Stoklund Olesen | 3fd3a84 | 2012-02-08 17:33:45 +0000 | [diff] [blame] | 85 | RegMaskSlots.clear(); |
| 86 | RegMaskBits.clear(); |
Jakob Stoklund Olesen | 34e85d0 | 2012-02-10 01:26:29 +0000 | [diff] [blame] | 87 | RegMaskBlocks.clear(); |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 88 | |
Jakob Stoklund Olesen | 34c6f98 | 2012-06-05 22:02:15 +0000 | [diff] [blame] | 89 | for (unsigned i = 0, e = RegUnitIntervals.size(); i != e; ++i) |
| 90 | delete RegUnitIntervals[i]; |
| 91 | RegUnitIntervals.clear(); |
| 92 | |
Benjamin Kramer | ce9a20b | 2010-06-26 11:30:59 +0000 | [diff] [blame] | 93 | // Release VNInfo memory regions, VNInfo objects don't need to be dtor'd. |
| 94 | VNInfoAllocator.Reset(); |
Alkis Evlogimenos | 08cec00 | 2004-01-31 19:59:32 +0000 | [diff] [blame] | 95 | } |
| 96 | |
Owen Anderson | 80b3ce6 | 2008-05-28 20:54:50 +0000 | [diff] [blame] | 97 | /// runOnMachineFunction - Register allocate the whole function |
| 98 | /// |
| 99 | bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) { |
Jakob Stoklund Olesen | 15f1d8c | 2012-06-04 22:39:14 +0000 | [diff] [blame] | 100 | MF = &fn; |
| 101 | MRI = &MF->getRegInfo(); |
| 102 | TM = &fn.getTarget(); |
| 103 | TRI = TM->getRegisterInfo(); |
| 104 | TII = TM->getInstrInfo(); |
| 105 | AA = &getAnalysis<AliasAnalysis>(); |
| 106 | LV = &getAnalysis<LiveVariables>(); |
| 107 | Indexes = &getAnalysis<SlotIndexes>(); |
Jakob Stoklund Olesen | c411845 | 2012-06-20 23:31:34 +0000 | [diff] [blame] | 108 | DomTree = &getAnalysis<MachineDominatorTree>(); |
| 109 | if (!LRCalc) |
Jakob Stoklund Olesen | 34c6f98 | 2012-06-05 22:02:15 +0000 | [diff] [blame] | 110 | LRCalc = new LiveRangeCalc(); |
Jakob Stoklund Olesen | 15f1d8c | 2012-06-04 22:39:14 +0000 | [diff] [blame] | 111 | AllocatableRegs = TRI->getAllocatableSet(fn); |
| 112 | ReservedRegs = TRI->getReservedRegs(fn); |
Owen Anderson | 80b3ce6 | 2008-05-28 20:54:50 +0000 | [diff] [blame] | 113 | |
Jakob Stoklund Olesen | 3dfa38a | 2012-07-27 20:58:46 +0000 | [diff] [blame] | 114 | // Allocate space for all virtual registers. |
| 115 | VirtRegIntervals.resize(MRI->getNumVirtRegs()); |
| 116 | |
| 117 | if (NewLiveIntervals) { |
| 118 | // This is the new way of computing live intervals. |
| 119 | // It is independent of LiveVariables, and it can run at any time. |
Jakob Stoklund Olesen | c16bf79 | 2012-07-27 21:56:39 +0000 | [diff] [blame^] | 120 | computeVirtRegs(); |
| 121 | computeRegMasks(); |
Jakob Stoklund Olesen | 3dfa38a | 2012-07-27 20:58:46 +0000 | [diff] [blame] | 122 | } else { |
| 123 | // This is the old way of computing live intervals. |
| 124 | // It depends on LiveVariables. |
| 125 | computeIntervals(); |
| 126 | } |
Jakob Stoklund Olesen | c411845 | 2012-06-20 23:31:34 +0000 | [diff] [blame] | 127 | computeLiveInRegUnits(); |
Jakob Stoklund Olesen | 34c6f98 | 2012-06-05 22:02:15 +0000 | [diff] [blame] | 128 | |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 129 | DEBUG(dump()); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 130 | return true; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 131 | } |
| 132 | |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 133 | /// print - Implement the dump method. |
Chris Lattner | 45cfe54 | 2009-08-23 06:03:38 +0000 | [diff] [blame] | 134 | void LiveIntervals::print(raw_ostream &OS, const Module* ) const { |
Chris Lattner | 705e07f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 135 | OS << "********** INTERVALS **********\n"; |
Jakob Stoklund Olesen | f658af5 | 2012-02-14 23:46:21 +0000 | [diff] [blame] | 136 | |
Jakob Stoklund Olesen | 34c6f98 | 2012-06-05 22:02:15 +0000 | [diff] [blame] | 137 | // Dump the regunits. |
| 138 | for (unsigned i = 0, e = RegUnitIntervals.size(); i != e; ++i) |
| 139 | if (LiveInterval *LI = RegUnitIntervals[i]) |
| 140 | OS << PrintRegUnit(i, TRI) << " = " << *LI << '\n'; |
| 141 | |
Jakob Stoklund Olesen | f658af5 | 2012-02-14 23:46:21 +0000 | [diff] [blame] | 142 | // Dump the virtregs. |
Jakob Stoklund Olesen | 7fa6784 | 2012-06-22 20:37:52 +0000 | [diff] [blame] | 143 | for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) { |
| 144 | unsigned Reg = TargetRegisterInfo::index2VirtReg(i); |
| 145 | if (hasInterval(Reg)) |
| 146 | OS << PrintReg(Reg) << " = " << getInterval(Reg) << '\n'; |
| 147 | } |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 148 | |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 149 | printInstrs(OS); |
| 150 | } |
| 151 | |
| 152 | void LiveIntervals::printInstrs(raw_ostream &OS) const { |
Chris Lattner | 705e07f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 153 | OS << "********** MACHINEINSTRS **********\n"; |
Jakob Stoklund Olesen | 15f1d8c | 2012-06-04 22:39:14 +0000 | [diff] [blame] | 154 | MF->print(OS, Indexes); |
Chris Lattner | 70ca358 | 2004-09-30 15:59:17 +0000 | [diff] [blame] | 155 | } |
| 156 | |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 157 | void LiveIntervals::dumpInstrs() const { |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 158 | printInstrs(dbgs()); |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 159 | } |
| 160 | |
Evan Cheng | afff40a | 2010-05-04 20:26:52 +0000 | [diff] [blame] | 161 | static |
Evan Cheng | 3749943 | 2010-05-05 18:27:40 +0000 | [diff] [blame] | 162 | bool MultipleDefsBySameMI(const MachineInstr &MI, unsigned MOIdx) { |
Evan Cheng | afff40a | 2010-05-04 20:26:52 +0000 | [diff] [blame] | 163 | unsigned Reg = MI.getOperand(MOIdx).getReg(); |
| 164 | for (unsigned i = MOIdx+1, e = MI.getNumOperands(); i < e; ++i) { |
| 165 | const MachineOperand &MO = MI.getOperand(i); |
| 166 | if (!MO.isReg()) |
| 167 | continue; |
| 168 | if (MO.getReg() == Reg && MO.isDef()) { |
| 169 | assert(MI.getOperand(MOIdx).getSubReg() != MO.getSubReg() && |
| 170 | MI.getOperand(MOIdx).getSubReg() && |
Jakob Stoklund Olesen | ed2185e | 2010-07-06 23:26:25 +0000 | [diff] [blame] | 171 | (MO.getSubReg() || MO.isImplicit())); |
Evan Cheng | afff40a | 2010-05-04 20:26:52 +0000 | [diff] [blame] | 172 | return true; |
| 173 | } |
| 174 | } |
| 175 | return false; |
| 176 | } |
| 177 | |
Evan Cheng | 3749943 | 2010-05-05 18:27:40 +0000 | [diff] [blame] | 178 | /// isPartialRedef - Return true if the specified def at the specific index is |
| 179 | /// partially re-defining the specified live interval. A common case of this is |
Jakob Stoklund Olesen | 1b29320 | 2010-08-12 20:01:23 +0000 | [diff] [blame] | 180 | /// a definition of the sub-register. |
Evan Cheng | 3749943 | 2010-05-05 18:27:40 +0000 | [diff] [blame] | 181 | bool LiveIntervals::isPartialRedef(SlotIndex MIIdx, MachineOperand &MO, |
| 182 | LiveInterval &interval) { |
| 183 | if (!MO.getSubReg() || MO.isEarlyClobber()) |
| 184 | return false; |
| 185 | |
Jakob Stoklund Olesen | 2debd48 | 2011-11-13 20:45:27 +0000 | [diff] [blame] | 186 | SlotIndex RedefIndex = MIIdx.getRegSlot(); |
Evan Cheng | 3749943 | 2010-05-05 18:27:40 +0000 | [diff] [blame] | 187 | const LiveRange *OldLR = |
Jakob Stoklund Olesen | 2debd48 | 2011-11-13 20:45:27 +0000 | [diff] [blame] | 188 | interval.getLiveRangeContaining(RedefIndex.getRegSlot(true)); |
Lang Hames | 6e2968c | 2010-09-25 12:04:16 +0000 | [diff] [blame] | 189 | MachineInstr *DefMI = getInstructionFromIndex(OldLR->valno->def); |
| 190 | if (DefMI != 0) { |
Evan Cheng | 3749943 | 2010-05-05 18:27:40 +0000 | [diff] [blame] | 191 | return DefMI->findRegisterDefOperandIdx(interval.reg) != -1; |
| 192 | } |
| 193 | return false; |
| 194 | } |
| 195 | |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 196 | void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb, |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 197 | MachineBasicBlock::iterator mi, |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 198 | SlotIndex MIIdx, |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 199 | MachineOperand& MO, |
Evan Cheng | ef0732d | 2008-07-10 07:35:43 +0000 | [diff] [blame] | 200 | unsigned MOIdx, |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 201 | LiveInterval &interval) { |
Jakob Stoklund Olesen | 15f1d8c | 2012-06-04 22:39:14 +0000 | [diff] [blame] | 202 | DEBUG(dbgs() << "\t\tregister: " << PrintReg(interval.reg, TRI)); |
Evan Cheng | 419852c | 2008-04-03 16:39:43 +0000 | [diff] [blame] | 203 | |
Alkis Evlogimenos | 7065157 | 2004-08-04 09:46:56 +0000 | [diff] [blame] | 204 | // Virtual registers may be defined multiple times (due to phi |
| 205 | // elimination and 2-addr elimination). Much of what we do only has to be |
| 206 | // done once for the vreg. We use an empty interval to detect the first |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 207 | // time we see a vreg. |
Jakob Stoklund Olesen | 15f1d8c | 2012-06-04 22:39:14 +0000 | [diff] [blame] | 208 | LiveVariables::VarInfo& vi = LV->getVarInfo(interval.reg); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 209 | if (interval.empty()) { |
| 210 | // Get the Idx of the defining instructions. |
Jakob Stoklund Olesen | d14614e | 2011-11-13 22:05:42 +0000 | [diff] [blame] | 211 | SlotIndex defIndex = MIIdx.getRegSlot(MO.isEarlyClobber()); |
Jakob Stoklund Olesen | 63e6a48 | 2010-05-21 16:32:16 +0000 | [diff] [blame] | 212 | |
Jakob Stoklund Olesen | 92b7df0 | 2012-03-04 19:19:10 +0000 | [diff] [blame] | 213 | // Make sure the first definition is not a partial redefinition. |
| 214 | assert(!MO.readsReg() && "First def cannot also read virtual register " |
| 215 | "missing <undef> flag?"); |
Jakob Stoklund Olesen | 63e6a48 | 2010-05-21 16:32:16 +0000 | [diff] [blame] | 216 | |
Jakob Stoklund Olesen | 3b1088a | 2012-02-04 05:20:49 +0000 | [diff] [blame] | 217 | VNInfo *ValNo = interval.getNextValue(defIndex, VNInfoAllocator); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 218 | assert(ValNo->id == 0 && "First value in interval is not 0?"); |
Chris Lattner | 7ac2d31 | 2004-07-24 02:59:07 +0000 | [diff] [blame] | 219 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 220 | // Loop over all of the blocks that the vreg is defined in. There are |
| 221 | // two cases we have to handle here. The most common case is a vreg |
| 222 | // whose lifetime is contained within a basic block. In this case there |
| 223 | // will be a single kill, in MBB, which comes after the definition. |
| 224 | if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) { |
| 225 | // FIXME: what about dead vars? |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 226 | SlotIndex killIdx; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 227 | if (vi.Kills[0] != mi) |
Jakob Stoklund Olesen | 2debd48 | 2011-11-13 20:45:27 +0000 | [diff] [blame] | 228 | killIdx = getInstructionIndex(vi.Kills[0]).getRegSlot(); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 229 | else |
Jakob Stoklund Olesen | 2debd48 | 2011-11-13 20:45:27 +0000 | [diff] [blame] | 230 | killIdx = defIndex.getDeadSlot(); |
Chris Lattner | 6097d13 | 2004-07-19 02:15:56 +0000 | [diff] [blame] | 231 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 232 | // If the kill happens after the definition, we have an intra-block |
| 233 | // live range. |
| 234 | if (killIdx > defIndex) { |
Jeffrey Yasskin | 493a3d0 | 2009-05-26 18:27:15 +0000 | [diff] [blame] | 235 | assert(vi.AliveBlocks.empty() && |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 236 | "Shouldn't be alive across any blocks!"); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 237 | LiveRange LR(defIndex, killIdx, ValNo); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 238 | interval.addRange(LR); |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 239 | DEBUG(dbgs() << " +" << LR << "\n"); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 240 | return; |
| 241 | } |
Alkis Evlogimenos | dd2cc65 | 2003-12-18 08:48:48 +0000 | [diff] [blame] | 242 | } |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 243 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 244 | // The other case we handle is when a virtual register lives to the end |
| 245 | // of the defining block, potentially live across some blocks, then is |
| 246 | // live into some number of blocks, but gets killed. Start by adding a |
| 247 | // range that goes from this definition to the end of the defining block. |
Lang Hames | 74ab5ee | 2009-12-22 00:11:50 +0000 | [diff] [blame] | 248 | LiveRange NewLR(defIndex, getMBBEndIdx(mbb), ValNo); |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 249 | DEBUG(dbgs() << " +" << NewLR); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 250 | interval.addRange(NewLR); |
| 251 | |
Jakob Stoklund Olesen | 15f1d8c | 2012-06-04 22:39:14 +0000 | [diff] [blame] | 252 | bool PHIJoin = LV->isPHIJoin(interval.reg); |
Jakob Stoklund Olesen | dcfe5f3 | 2010-02-23 22:43:58 +0000 | [diff] [blame] | 253 | |
| 254 | if (PHIJoin) { |
Jakob Stoklund Olesen | fa8becb | 2012-06-19 22:50:53 +0000 | [diff] [blame] | 255 | // A phi join register is killed at the end of the MBB and revived as a |
| 256 | // new valno in the killing blocks. |
Jakob Stoklund Olesen | dcfe5f3 | 2010-02-23 22:43:58 +0000 | [diff] [blame] | 257 | assert(vi.AliveBlocks.empty() && "Phi join can't pass through blocks"); |
| 258 | DEBUG(dbgs() << " phi-join"); |
Jakob Stoklund Olesen | dcfe5f3 | 2010-02-23 22:43:58 +0000 | [diff] [blame] | 259 | ValNo->setHasPHIKill(true); |
| 260 | } else { |
| 261 | // Iterate over all of the blocks that the variable is completely |
| 262 | // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the |
| 263 | // live interval. |
| 264 | for (SparseBitVector<>::iterator I = vi.AliveBlocks.begin(), |
| 265 | E = vi.AliveBlocks.end(); I != E; ++I) { |
Jakob Stoklund Olesen | 15f1d8c | 2012-06-04 22:39:14 +0000 | [diff] [blame] | 266 | MachineBasicBlock *aliveBlock = MF->getBlockNumbered(*I); |
Jakob Stoklund Olesen | fa8becb | 2012-06-19 22:50:53 +0000 | [diff] [blame] | 267 | LiveRange LR(getMBBStartIdx(aliveBlock), getMBBEndIdx(aliveBlock), |
| 268 | ValNo); |
Jakob Stoklund Olesen | dcfe5f3 | 2010-02-23 22:43:58 +0000 | [diff] [blame] | 269 | interval.addRange(LR); |
| 270 | DEBUG(dbgs() << " +" << LR); |
| 271 | } |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 272 | } |
| 273 | |
| 274 | // Finally, this virtual register is live from the start of any killing |
| 275 | // block to the 'use' slot of the killing instruction. |
| 276 | for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) { |
| 277 | MachineInstr *Kill = vi.Kills[i]; |
Jakob Stoklund Olesen | dcfe5f3 | 2010-02-23 22:43:58 +0000 | [diff] [blame] | 278 | SlotIndex Start = getMBBStartIdx(Kill->getParent()); |
Jakob Stoklund Olesen | 2debd48 | 2011-11-13 20:45:27 +0000 | [diff] [blame] | 279 | SlotIndex killIdx = getInstructionIndex(Kill).getRegSlot(); |
Jakob Stoklund Olesen | dcfe5f3 | 2010-02-23 22:43:58 +0000 | [diff] [blame] | 280 | |
| 281 | // Create interval with one of a NEW value number. Note that this value |
| 282 | // number isn't actually defined by an instruction, weird huh? :) |
| 283 | if (PHIJoin) { |
Lang Hames | 6e2968c | 2010-09-25 12:04:16 +0000 | [diff] [blame] | 284 | assert(getInstructionFromIndex(Start) == 0 && |
| 285 | "PHI def index points at actual instruction."); |
Jakob Stoklund Olesen | 3b1088a | 2012-02-04 05:20:49 +0000 | [diff] [blame] | 286 | ValNo = interval.getNextValue(Start, VNInfoAllocator); |
Jakob Stoklund Olesen | dcfe5f3 | 2010-02-23 22:43:58 +0000 | [diff] [blame] | 287 | } |
| 288 | LiveRange LR(Start, killIdx, ValNo); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 289 | interval.addRange(LR); |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 290 | DEBUG(dbgs() << " +" << LR); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 291 | } |
| 292 | |
| 293 | } else { |
Evan Cheng | 3749943 | 2010-05-05 18:27:40 +0000 | [diff] [blame] | 294 | if (MultipleDefsBySameMI(*mi, MOIdx)) |
Nick Lewycky | 761fd4c | 2010-05-20 03:30:09 +0000 | [diff] [blame] | 295 | // Multiple defs of the same virtual register by the same instruction. |
| 296 | // e.g. %reg1031:5<def>, %reg1031:6<def> = VLD1q16 %reg1024<kill>, ... |
Evan Cheng | afff40a | 2010-05-04 20:26:52 +0000 | [diff] [blame] | 297 | // This is likely due to elimination of REG_SEQUENCE instructions. Return |
| 298 | // here since there is nothing to do. |
| 299 | return; |
| 300 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 301 | // If this is the second time we see a virtual register definition, it |
| 302 | // must be due to phi elimination or two addr elimination. If this is |
Evan Cheng | bf105c8 | 2006-11-03 03:04:46 +0000 | [diff] [blame] | 303 | // the result of two address elimination, then the vreg is one of the |
| 304 | // def-and-use register operand. |
Evan Cheng | 3749943 | 2010-05-05 18:27:40 +0000 | [diff] [blame] | 305 | |
| 306 | // It may also be partial redef like this: |
Jakob Stoklund Olesen | 1b29320 | 2010-08-12 20:01:23 +0000 | [diff] [blame] | 307 | // 80 %reg1041:6<def> = VSHRNv4i16 %reg1034<kill>, 12, pred:14, pred:%reg0 |
| 308 | // 120 %reg1041:5<def> = VSHRNv4i16 %reg1039<kill>, 12, pred:14, pred:%reg0 |
Evan Cheng | 3749943 | 2010-05-05 18:27:40 +0000 | [diff] [blame] | 309 | bool PartReDef = isPartialRedef(MIIdx, MO, interval); |
| 310 | if (PartReDef || mi->isRegTiedToUseOperand(MOIdx)) { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 311 | // If this is a two-address definition, then we have already processed |
| 312 | // the live range. The only problem is that we didn't realize there |
| 313 | // are actually two values in the live interval. Because of this we |
| 314 | // need to take the LiveRegion that defines this register and split it |
| 315 | // into two values. |
Jakob Stoklund Olesen | d14614e | 2011-11-13 22:05:42 +0000 | [diff] [blame] | 316 | SlotIndex RedefIndex = MIIdx.getRegSlot(MO.isEarlyClobber()); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 317 | |
Lang Hames | 35f291d | 2009-09-12 03:34:03 +0000 | [diff] [blame] | 318 | const LiveRange *OldLR = |
Jakob Stoklund Olesen | 2debd48 | 2011-11-13 20:45:27 +0000 | [diff] [blame] | 319 | interval.getLiveRangeContaining(RedefIndex.getRegSlot(true)); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 320 | VNInfo *OldValNo = OldLR->valno; |
Jakob Stoklund Olesen | 2debd48 | 2011-11-13 20:45:27 +0000 | [diff] [blame] | 321 | SlotIndex DefIndex = OldValNo->def.getRegSlot(); |
Evan Cheng | 4f8ff16 | 2007-08-11 00:59:19 +0000 | [diff] [blame] | 322 | |
Jakob Stoklund Olesen | c66d0f2 | 2010-06-16 21:29:40 +0000 | [diff] [blame] | 323 | // Delete the previous value, which should be short and continuous, |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 324 | // because the 2-addr copy must be in the same MBB as the redef. |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 325 | interval.removeRange(DefIndex, RedefIndex); |
Alkis Evlogimenos | 7065157 | 2004-08-04 09:46:56 +0000 | [diff] [blame] | 326 | |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 327 | // The new value number (#1) is defined by the instruction we claimed |
| 328 | // defined value #0. |
Lang Hames | 6e2968c | 2010-09-25 12:04:16 +0000 | [diff] [blame] | 329 | VNInfo *ValNo = interval.createValueCopy(OldValNo, VNInfoAllocator); |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 330 | |
Chris Lattner | 91725b7 | 2006-08-31 05:54:43 +0000 | [diff] [blame] | 331 | // Value#0 is now defined by the 2-addr instruction. |
Jakob Stoklund Olesen | 3b1088a | 2012-02-04 05:20:49 +0000 | [diff] [blame] | 332 | OldValNo->def = RedefIndex; |
Jakob Stoklund Olesen | 1b29320 | 2010-08-12 20:01:23 +0000 | [diff] [blame] | 333 | |
Chris Lattner | be4f88a | 2006-08-22 18:19:46 +0000 | [diff] [blame] | 334 | // Add the new live interval which replaces the range for the input copy. |
| 335 | LiveRange LR(DefIndex, RedefIndex, ValNo); |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 336 | DEBUG(dbgs() << " replace range with " << LR); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 337 | interval.addRange(LR); |
| 338 | |
| 339 | // If this redefinition is dead, we need to add a dummy unit live |
| 340 | // range covering the def slot. |
Owen Anderson | 6b098de | 2008-06-25 23:39:39 +0000 | [diff] [blame] | 341 | if (MO.isDead()) |
Jakob Stoklund Olesen | 2debd48 | 2011-11-13 20:45:27 +0000 | [diff] [blame] | 342 | interval.addRange(LiveRange(RedefIndex, RedefIndex.getDeadSlot(), |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 343 | OldValNo)); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 344 | |
Jakob Stoklund Olesen | b77ec7d | 2012-06-05 22:51:54 +0000 | [diff] [blame] | 345 | DEBUG(dbgs() << " RESULT: " << interval); |
Jakob Stoklund Olesen | 15f1d8c | 2012-06-04 22:39:14 +0000 | [diff] [blame] | 346 | } else if (LV->isPHIJoin(interval.reg)) { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 347 | // In the case of PHI elimination, each variable definition is only |
| 348 | // live until the end of the block. We've already taken care of the |
| 349 | // rest of the live range. |
Jakob Stoklund Olesen | dcfe5f3 | 2010-02-23 22:43:58 +0000 | [diff] [blame] | 350 | |
Jakob Stoklund Olesen | 2debd48 | 2011-11-13 20:45:27 +0000 | [diff] [blame] | 351 | SlotIndex defIndex = MIIdx.getRegSlot(); |
Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 352 | if (MO.isEarlyClobber()) |
Jakob Stoklund Olesen | 2debd48 | 2011-11-13 20:45:27 +0000 | [diff] [blame] | 353 | defIndex = MIIdx.getRegSlot(true); |
Evan Cheng | 752195e | 2009-09-14 21:33:42 +0000 | [diff] [blame] | 354 | |
Jakob Stoklund Olesen | 3b1088a | 2012-02-04 05:20:49 +0000 | [diff] [blame] | 355 | VNInfo *ValNo = interval.getNextValue(defIndex, VNInfoAllocator); |
Jakob Stoklund Olesen | 1b29320 | 2010-08-12 20:01:23 +0000 | [diff] [blame] | 356 | |
Lang Hames | 74ab5ee | 2009-12-22 00:11:50 +0000 | [diff] [blame] | 357 | SlotIndex killIndex = getMBBEndIdx(mbb); |
Evan Cheng | 7ecb38b | 2007-08-29 20:45:00 +0000 | [diff] [blame] | 358 | LiveRange LR(defIndex, killIndex, ValNo); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 359 | interval.addRange(LR); |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 360 | ValNo->setHasPHIKill(true); |
Jakob Stoklund Olesen | dcfe5f3 | 2010-02-23 22:43:58 +0000 | [diff] [blame] | 361 | DEBUG(dbgs() << " phi-join +" << LR); |
Evan Cheng | 3749943 | 2010-05-05 18:27:40 +0000 | [diff] [blame] | 362 | } else { |
| 363 | llvm_unreachable("Multiply defined register"); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 364 | } |
| 365 | } |
| 366 | |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 367 | DEBUG(dbgs() << '\n'); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 368 | } |
| 369 | |
Chris Lattner | f35fef7 | 2004-07-23 21:24:19 +0000 | [diff] [blame] | 370 | void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB, |
| 371 | MachineBasicBlock::iterator MI, |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 372 | SlotIndex MIIdx, |
Evan Cheng | ef0732d | 2008-07-10 07:35:43 +0000 | [diff] [blame] | 373 | MachineOperand& MO, |
| 374 | unsigned MOIdx) { |
Owen Anderson | 6b098de | 2008-06-25 23:39:39 +0000 | [diff] [blame] | 375 | if (TargetRegisterInfo::isVirtualRegister(MO.getReg())) |
Evan Cheng | ef0732d | 2008-07-10 07:35:43 +0000 | [diff] [blame] | 376 | handleVirtualRegisterDef(MBB, MI, MIIdx, MO, MOIdx, |
Owen Anderson | 6b098de | 2008-06-25 23:39:39 +0000 | [diff] [blame] | 377 | getOrCreateInterval(MO.getReg())); |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 378 | } |
| 379 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 380 | /// computeIntervals - computes the live intervals for virtual |
Alkis Evlogimenos | 4d46e1e | 2004-01-31 14:37:41 +0000 | [diff] [blame] | 381 | /// registers. for some ordering of the machine instructions [1,N] a |
Alkis Evlogimenos | 08cec00 | 2004-01-31 19:59:32 +0000 | [diff] [blame] | 382 | /// live interval is an interval [i, j) where 1 <= i <= j < N for |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 383 | /// which a variable is live |
Jakob Stoklund Olesen | 1b29320 | 2010-08-12 20:01:23 +0000 | [diff] [blame] | 384 | void LiveIntervals::computeIntervals() { |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 385 | DEBUG(dbgs() << "********** COMPUTING LIVE INTERVALS **********\n" |
Bill Wendling | 8e6179f | 2009-08-22 20:18:03 +0000 | [diff] [blame] | 386 | << "********** Function: " |
Jakob Stoklund Olesen | 15f1d8c | 2012-06-04 22:39:14 +0000 | [diff] [blame] | 387 | << ((Value*)MF->getFunction())->getName() << '\n'); |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 388 | |
Jakob Stoklund Olesen | 15f1d8c | 2012-06-04 22:39:14 +0000 | [diff] [blame] | 389 | RegMaskBlocks.resize(MF->getNumBlockIDs()); |
Jakob Stoklund Olesen | 34e85d0 | 2012-02-10 01:26:29 +0000 | [diff] [blame] | 390 | |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 391 | SmallVector<unsigned, 8> UndefUses; |
Jakob Stoklund Olesen | 15f1d8c | 2012-06-04 22:39:14 +0000 | [diff] [blame] | 392 | for (MachineFunction::iterator MBBI = MF->begin(), E = MF->end(); |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 393 | MBBI != E; ++MBBI) { |
| 394 | MachineBasicBlock *MBB = MBBI; |
Jakob Stoklund Olesen | 34e85d0 | 2012-02-10 01:26:29 +0000 | [diff] [blame] | 395 | RegMaskBlocks[MBB->getNumber()].first = RegMaskSlots.size(); |
| 396 | |
Evan Cheng | 00a99a3 | 2010-02-06 09:07:11 +0000 | [diff] [blame] | 397 | if (MBB->empty()) |
| 398 | continue; |
| 399 | |
Owen Anderson | 134eb73 | 2008-09-21 20:43:24 +0000 | [diff] [blame] | 400 | // Track the index of the current machine instr. |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 401 | SlotIndex MIIndex = getMBBStartIdx(MBB); |
Bob Wilson | ad98f79 | 2010-05-03 21:38:11 +0000 | [diff] [blame] | 402 | DEBUG(dbgs() << "BB#" << MBB->getNumber() |
| 403 | << ":\t\t# derived from " << MBB->getName() << "\n"); |
Alkis Evlogimenos | 6b4edba | 2003-12-21 20:19:10 +0000 | [diff] [blame] | 404 | |
Owen Anderson | 99500ae | 2008-09-15 22:00:38 +0000 | [diff] [blame] | 405 | // Skip over empty initial indices. |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 406 | if (getInstructionFromIndex(MIIndex) == 0) |
Jakob Stoklund Olesen | 15f1d8c | 2012-06-04 22:39:14 +0000 | [diff] [blame] | 407 | MIIndex = Indexes->getNextNonNullIndex(MIIndex); |
Jakob Stoklund Olesen | 1b29320 | 2010-08-12 20:01:23 +0000 | [diff] [blame] | 408 | |
Dale Johannesen | 1caedd0 | 2010-01-22 22:38:21 +0000 | [diff] [blame] | 409 | for (MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end(); |
| 410 | MI != miEnd; ++MI) { |
David Greene | 8a34229 | 2010-01-04 22:49:02 +0000 | [diff] [blame] | 411 | DEBUG(dbgs() << MIIndex << "\t" << *MI); |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 412 | if (MI->isDebugValue()) |
Dale Johannesen | 1caedd0 | 2010-01-22 22:38:21 +0000 | [diff] [blame] | 413 | continue; |
Jakob Stoklund Olesen | 15f1d8c | 2012-06-04 22:39:14 +0000 | [diff] [blame] | 414 | assert(Indexes->getInstructionFromIndex(MIIndex) == MI && |
Jakob Stoklund Olesen | 3fd3a84 | 2012-02-08 17:33:45 +0000 | [diff] [blame] | 415 | "Lost SlotIndex synchronization"); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 416 | |
Evan Cheng | 438f7bc | 2006-11-10 08:43:01 +0000 | [diff] [blame] | 417 | // Handle defs. |
Chris Lattner | 428b92e | 2006-09-15 03:57:23 +0000 | [diff] [blame] | 418 | for (int i = MI->getNumOperands() - 1; i >= 0; --i) { |
| 419 | MachineOperand &MO = MI->getOperand(i); |
Jakob Stoklund Olesen | 3fd3a84 | 2012-02-08 17:33:45 +0000 | [diff] [blame] | 420 | |
| 421 | // Collect register masks. |
| 422 | if (MO.isRegMask()) { |
| 423 | RegMaskSlots.push_back(MIIndex.getRegSlot()); |
| 424 | RegMaskBits.push_back(MO.getRegMask()); |
| 425 | continue; |
| 426 | } |
| 427 | |
Jakob Stoklund Olesen | 27b7669 | 2012-06-22 18:20:50 +0000 | [diff] [blame] | 428 | if (!MO.isReg() || !TargetRegisterInfo::isVirtualRegister(MO.getReg())) |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 429 | continue; |
| 430 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 431 | // handle register defs - build intervals |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 432 | if (MO.isDef()) |
Evan Cheng | ef0732d | 2008-07-10 07:35:43 +0000 | [diff] [blame] | 433 | handleRegisterDef(MBB, MI, MIIndex, MO, i); |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 434 | else if (MO.isUndef()) |
| 435 | UndefUses.push_back(MO.getReg()); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 436 | } |
Jakob Stoklund Olesen | 1b29320 | 2010-08-12 20:01:23 +0000 | [diff] [blame] | 437 | |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 438 | // Move to the next instr slot. |
Jakob Stoklund Olesen | 15f1d8c | 2012-06-04 22:39:14 +0000 | [diff] [blame] | 439 | MIIndex = Indexes->getNextNonNullIndex(MIIndex); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 440 | } |
Jakob Stoklund Olesen | 34e85d0 | 2012-02-10 01:26:29 +0000 | [diff] [blame] | 441 | |
| 442 | // Compute the number of register mask instructions in this block. |
| 443 | std::pair<unsigned, unsigned> &RMB = RegMaskBlocks[MBB->getNumber()]; |
| 444 | RMB.second = RegMaskSlots.size() - RMB.first;; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 445 | } |
Evan Cheng | d129d73 | 2009-07-17 19:43:40 +0000 | [diff] [blame] | 446 | |
| 447 | // Create empty intervals for registers defined by implicit_def's (except |
| 448 | // for those implicit_def that define values which are liveout of their |
| 449 | // blocks. |
| 450 | for (unsigned i = 0, e = UndefUses.size(); i != e; ++i) { |
| 451 | unsigned UndefReg = UndefUses[i]; |
| 452 | (void)getOrCreateInterval(UndefReg); |
| 453 | } |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 454 | } |
Alkis Evlogimenos | b27ef24 | 2003-12-05 10:38:28 +0000 | [diff] [blame] | 455 | |
Owen Anderson | 03857b2 | 2008-08-13 21:49:13 +0000 | [diff] [blame] | 456 | LiveInterval* LiveIntervals::createInterval(unsigned reg) { |
Evan Cheng | 0a1fcce | 2009-02-08 11:04:35 +0000 | [diff] [blame] | 457 | float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ? HUGE_VALF : 0.0F; |
Owen Anderson | 03857b2 | 2008-08-13 21:49:13 +0000 | [diff] [blame] | 458 | return new LiveInterval(reg, Weight); |
Alkis Evlogimenos | 9a8b490 | 2004-04-09 18:07:57 +0000 | [diff] [blame] | 459 | } |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 460 | |
Jakob Stoklund Olesen | 34c6f98 | 2012-06-05 22:02:15 +0000 | [diff] [blame] | 461 | |
Jakob Stoklund Olesen | 3dfa38a | 2012-07-27 20:58:46 +0000 | [diff] [blame] | 462 | /// computeVirtRegInterval - Compute the live interval of a virtual register, |
| 463 | /// based on defs and uses. |
| 464 | void LiveIntervals::computeVirtRegInterval(LiveInterval *LI) { |
| 465 | assert(LRCalc && "LRCalc not initialized."); |
| 466 | assert(LI->empty() && "Should only compute empty intervals."); |
| 467 | LRCalc->reset(MF, getSlotIndexes(), DomTree, &getVNInfoAllocator()); |
| 468 | LRCalc->createDeadDefs(LI); |
| 469 | LRCalc->extendToUses(LI); |
| 470 | } |
| 471 | |
Jakob Stoklund Olesen | c16bf79 | 2012-07-27 21:56:39 +0000 | [diff] [blame^] | 472 | void LiveIntervals::computeVirtRegs() { |
| 473 | for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) { |
| 474 | unsigned Reg = TargetRegisterInfo::index2VirtReg(i); |
| 475 | if (MRI->reg_nodbg_empty(Reg)) |
| 476 | continue; |
| 477 | LiveInterval *LI = createInterval(Reg); |
| 478 | VirtRegIntervals[Reg] = LI; |
| 479 | computeVirtRegInterval(LI); |
| 480 | } |
| 481 | } |
| 482 | |
| 483 | void LiveIntervals::computeRegMasks() { |
| 484 | RegMaskBlocks.resize(MF->getNumBlockIDs()); |
| 485 | |
| 486 | // Find all instructions with regmask operands. |
| 487 | for (MachineFunction::iterator MBBI = MF->begin(), E = MF->end(); |
| 488 | MBBI != E; ++MBBI) { |
| 489 | MachineBasicBlock *MBB = MBBI; |
| 490 | std::pair<unsigned, unsigned> &RMB = RegMaskBlocks[MBB->getNumber()]; |
| 491 | RMB.first = RegMaskSlots.size(); |
| 492 | for (MachineBasicBlock::iterator MI = MBB->begin(), ME = MBB->end(); |
| 493 | MI != ME; ++MI) |
| 494 | for (MIOperands MO(MI); MO.isValid(); ++MO) { |
| 495 | if (!MO->isRegMask()) |
| 496 | continue; |
| 497 | RegMaskSlots.push_back(Indexes->getInstructionIndex(MI).getRegSlot()); |
| 498 | RegMaskBits.push_back(MO->getRegMask()); |
| 499 | } |
| 500 | // Compute the number of register mask instructions in this block. |
| 501 | RMB.second = RegMaskSlots.size() - RMB.first;; |
| 502 | } |
| 503 | } |
Jakob Stoklund Olesen | 3dfa38a | 2012-07-27 20:58:46 +0000 | [diff] [blame] | 504 | |
Jakob Stoklund Olesen | 34c6f98 | 2012-06-05 22:02:15 +0000 | [diff] [blame] | 505 | //===----------------------------------------------------------------------===// |
| 506 | // Register Unit Liveness |
| 507 | //===----------------------------------------------------------------------===// |
| 508 | // |
| 509 | // Fixed interference typically comes from ABI boundaries: Function arguments |
| 510 | // and return values are passed in fixed registers, and so are exception |
| 511 | // pointers entering landing pads. Certain instructions require values to be |
| 512 | // present in specific registers. That is also represented through fixed |
| 513 | // interference. |
| 514 | // |
| 515 | |
| 516 | /// computeRegUnitInterval - Compute the live interval of a register unit, based |
| 517 | /// on the uses and defs of aliasing registers. The interval should be empty, |
| 518 | /// or contain only dead phi-defs from ABI blocks. |
| 519 | void LiveIntervals::computeRegUnitInterval(LiveInterval *LI) { |
| 520 | unsigned Unit = LI->reg; |
| 521 | |
| 522 | assert(LRCalc && "LRCalc not initialized."); |
| 523 | LRCalc->reset(MF, getSlotIndexes(), DomTree, &getVNInfoAllocator()); |
| 524 | |
| 525 | // The physregs aliasing Unit are the roots and their super-registers. |
| 526 | // Create all values as dead defs before extending to uses. Note that roots |
| 527 | // may share super-registers. That's OK because createDeadDefs() is |
| 528 | // idempotent. It is very rare for a register unit to have multiple roots, so |
| 529 | // uniquing super-registers is probably not worthwhile. |
| 530 | for (MCRegUnitRootIterator Roots(Unit, TRI); Roots.isValid(); ++Roots) { |
| 531 | unsigned Root = *Roots; |
| 532 | if (!MRI->reg_empty(Root)) |
| 533 | LRCalc->createDeadDefs(LI, Root); |
| 534 | for (MCSuperRegIterator Supers(Root, TRI); Supers.isValid(); ++Supers) { |
| 535 | if (!MRI->reg_empty(*Supers)) |
| 536 | LRCalc->createDeadDefs(LI, *Supers); |
| 537 | } |
| 538 | } |
| 539 | |
| 540 | // Now extend LI to reach all uses. |
| 541 | // Ignore uses of reserved registers. We only track defs of those. |
| 542 | for (MCRegUnitRootIterator Roots(Unit, TRI); Roots.isValid(); ++Roots) { |
| 543 | unsigned Root = *Roots; |
| 544 | if (!isReserved(Root) && !MRI->reg_empty(Root)) |
| 545 | LRCalc->extendToUses(LI, Root); |
| 546 | for (MCSuperRegIterator Supers(Root, TRI); Supers.isValid(); ++Supers) { |
| 547 | unsigned Reg = *Supers; |
| 548 | if (!isReserved(Reg) && !MRI->reg_empty(Reg)) |
| 549 | LRCalc->extendToUses(LI, Reg); |
| 550 | } |
| 551 | } |
| 552 | } |
| 553 | |
| 554 | |
| 555 | /// computeLiveInRegUnits - Precompute the live ranges of any register units |
| 556 | /// that are live-in to an ABI block somewhere. Register values can appear |
| 557 | /// without a corresponding def when entering the entry block or a landing pad. |
| 558 | /// |
| 559 | void LiveIntervals::computeLiveInRegUnits() { |
| 560 | RegUnitIntervals.resize(TRI->getNumRegUnits()); |
| 561 | DEBUG(dbgs() << "Computing live-in reg-units in ABI blocks.\n"); |
| 562 | |
| 563 | // Keep track of the intervals allocated. |
| 564 | SmallVector<LiveInterval*, 8> NewIntvs; |
| 565 | |
| 566 | // Check all basic blocks for live-ins. |
| 567 | for (MachineFunction::const_iterator MFI = MF->begin(), MFE = MF->end(); |
| 568 | MFI != MFE; ++MFI) { |
| 569 | const MachineBasicBlock *MBB = MFI; |
| 570 | |
| 571 | // We only care about ABI blocks: Entry + landing pads. |
| 572 | if ((MFI != MF->begin() && !MBB->isLandingPad()) || MBB->livein_empty()) |
| 573 | continue; |
| 574 | |
| 575 | // Create phi-defs at Begin for all live-in registers. |
| 576 | SlotIndex Begin = Indexes->getMBBStartIdx(MBB); |
| 577 | DEBUG(dbgs() << Begin << "\tBB#" << MBB->getNumber()); |
| 578 | for (MachineBasicBlock::livein_iterator LII = MBB->livein_begin(), |
| 579 | LIE = MBB->livein_end(); LII != LIE; ++LII) { |
| 580 | for (MCRegUnitIterator Units(*LII, TRI); Units.isValid(); ++Units) { |
| 581 | unsigned Unit = *Units; |
| 582 | LiveInterval *Intv = RegUnitIntervals[Unit]; |
| 583 | if (!Intv) { |
| 584 | Intv = RegUnitIntervals[Unit] = new LiveInterval(Unit, HUGE_VALF); |
| 585 | NewIntvs.push_back(Intv); |
| 586 | } |
| 587 | VNInfo *VNI = Intv->createDeadDef(Begin, getVNInfoAllocator()); |
Matt Beaumont-Gay | 05b46f0 | 2012-06-05 23:00:03 +0000 | [diff] [blame] | 588 | (void)VNI; |
Jakob Stoklund Olesen | 34c6f98 | 2012-06-05 22:02:15 +0000 | [diff] [blame] | 589 | DEBUG(dbgs() << ' ' << PrintRegUnit(Unit, TRI) << '#' << VNI->id); |
| 590 | } |
| 591 | } |
| 592 | DEBUG(dbgs() << '\n'); |
| 593 | } |
| 594 | DEBUG(dbgs() << "Created " << NewIntvs.size() << " new intervals.\n"); |
| 595 | |
| 596 | // Compute the 'normal' part of the intervals. |
| 597 | for (unsigned i = 0, e = NewIntvs.size(); i != e; ++i) |
| 598 | computeRegUnitInterval(NewIntvs[i]); |
| 599 | } |
| 600 | |
| 601 | |
Jakob Stoklund Olesen | 11513e5 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 602 | /// shrinkToUses - After removing some uses of a register, shrink its live |
| 603 | /// range to just the remaining uses. This method does not compute reaching |
| 604 | /// defs for new uses, and it doesn't remove dead defs. |
Jakob Stoklund Olesen | 6a3dbd3 | 2011-03-17 20:37:07 +0000 | [diff] [blame] | 605 | bool LiveIntervals::shrinkToUses(LiveInterval *li, |
Jakob Stoklund Olesen | 0d8ccaa | 2011-03-07 23:29:10 +0000 | [diff] [blame] | 606 | SmallVectorImpl<MachineInstr*> *dead) { |
Jakob Stoklund Olesen | 11513e5 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 607 | DEBUG(dbgs() << "Shrink: " << *li << '\n'); |
| 608 | assert(TargetRegisterInfo::isVirtualRegister(li->reg) |
Lang Hames | 567cdba | 2012-01-03 20:05:57 +0000 | [diff] [blame] | 609 | && "Can only shrink virtual registers"); |
Jakob Stoklund Olesen | 11513e5 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 610 | // Find all the values used, including PHI kills. |
| 611 | SmallVector<std::pair<SlotIndex, VNInfo*>, 16> WorkList; |
| 612 | |
Jakob Stoklund Olesen | 031432f | 2011-09-15 15:24:16 +0000 | [diff] [blame] | 613 | // Blocks that have already been added to WorkList as live-out. |
| 614 | SmallPtrSet<MachineBasicBlock*, 16> LiveOut; |
| 615 | |
Jakob Stoklund Olesen | 11513e5 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 616 | // Visit all instructions reading li->reg. |
Jakob Stoklund Olesen | 15f1d8c | 2012-06-04 22:39:14 +0000 | [diff] [blame] | 617 | for (MachineRegisterInfo::reg_iterator I = MRI->reg_begin(li->reg); |
Jakob Stoklund Olesen | 11513e5 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 618 | MachineInstr *UseMI = I.skipInstruction();) { |
| 619 | if (UseMI->isDebugValue() || !UseMI->readsVirtualRegister(li->reg)) |
| 620 | continue; |
Jakob Stoklund Olesen | 6c9cc21 | 2011-11-13 23:53:25 +0000 | [diff] [blame] | 621 | SlotIndex Idx = getInstructionIndex(UseMI).getRegSlot(); |
Jakob Stoklund Olesen | 97769fc | 2012-05-20 02:54:52 +0000 | [diff] [blame] | 622 | LiveRangeQuery LRQ(*li, Idx); |
| 623 | VNInfo *VNI = LRQ.valueIn(); |
Jakob Stoklund Olesen | 9ef931e | 2011-03-18 03:06:04 +0000 | [diff] [blame] | 624 | if (!VNI) { |
| 625 | // This shouldn't happen: readsVirtualRegister returns true, but there is |
| 626 | // no live value. It is likely caused by a target getting <undef> flags |
| 627 | // wrong. |
| 628 | DEBUG(dbgs() << Idx << '\t' << *UseMI |
| 629 | << "Warning: Instr claims to read non-existent value in " |
| 630 | << *li << '\n'); |
| 631 | continue; |
| 632 | } |
Jakob Stoklund Olesen | f054e19 | 2011-11-14 18:45:38 +0000 | [diff] [blame] | 633 | // Special case: An early-clobber tied operand reads and writes the |
Jakob Stoklund Olesen | 97769fc | 2012-05-20 02:54:52 +0000 | [diff] [blame] | 634 | // register one slot early. |
| 635 | if (VNInfo *DefVNI = LRQ.valueDefined()) |
| 636 | Idx = DefVNI->def; |
| 637 | |
Jakob Stoklund Olesen | 11513e5 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 638 | WorkList.push_back(std::make_pair(Idx, VNI)); |
| 639 | } |
| 640 | |
| 641 | // Create a new live interval with only minimal live segments per def. |
| 642 | LiveInterval NewLI(li->reg, 0); |
| 643 | for (LiveInterval::vni_iterator I = li->vni_begin(), E = li->vni_end(); |
| 644 | I != E; ++I) { |
| 645 | VNInfo *VNI = *I; |
| 646 | if (VNI->isUnused()) |
| 647 | continue; |
Jakob Stoklund Olesen | 1f81e31 | 2011-11-13 22:42:13 +0000 | [diff] [blame] | 648 | NewLI.addRange(LiveRange(VNI->def, VNI->def.getDeadSlot(), VNI)); |
Jakob Stoklund Olesen | 11513e5 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 649 | } |
| 650 | |
Jakob Stoklund Olesen | e0ab245 | 2011-03-02 00:33:03 +0000 | [diff] [blame] | 651 | // Keep track of the PHIs that are in use. |
| 652 | SmallPtrSet<VNInfo*, 8> UsedPHIs; |
| 653 | |
Jakob Stoklund Olesen | 11513e5 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 654 | // Extend intervals to reach all uses in WorkList. |
| 655 | while (!WorkList.empty()) { |
| 656 | SlotIndex Idx = WorkList.back().first; |
| 657 | VNInfo *VNI = WorkList.back().second; |
| 658 | WorkList.pop_back(); |
Jakob Stoklund Olesen | 6c9cc21 | 2011-11-13 23:53:25 +0000 | [diff] [blame] | 659 | const MachineBasicBlock *MBB = getMBBFromIndex(Idx.getPrevSlot()); |
Jakob Stoklund Olesen | 11513e5 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 660 | SlotIndex BlockStart = getMBBStartIdx(MBB); |
Jakob Stoklund Olesen | e0ab245 | 2011-03-02 00:33:03 +0000 | [diff] [blame] | 661 | |
| 662 | // Extend the live range for VNI to be live at Idx. |
Jakob Stoklund Olesen | 6c9cc21 | 2011-11-13 23:53:25 +0000 | [diff] [blame] | 663 | if (VNInfo *ExtVNI = NewLI.extendInBlock(BlockStart, Idx)) { |
Nick Lewycky | 4b11a70 | 2011-03-02 01:43:30 +0000 | [diff] [blame] | 664 | (void)ExtVNI; |
Jakob Stoklund Olesen | e0ab245 | 2011-03-02 00:33:03 +0000 | [diff] [blame] | 665 | assert(ExtVNI == VNI && "Unexpected existing value number"); |
| 666 | // Is this a PHIDef we haven't seen before? |
Jakob Stoklund Olesen | c29d9b3 | 2011-03-03 00:20:51 +0000 | [diff] [blame] | 667 | if (!VNI->isPHIDef() || VNI->def != BlockStart || !UsedPHIs.insert(VNI)) |
Jakob Stoklund Olesen | e0ab245 | 2011-03-02 00:33:03 +0000 | [diff] [blame] | 668 | continue; |
| 669 | // The PHI is live, make sure the predecessors are live-out. |
| 670 | for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(), |
| 671 | PE = MBB->pred_end(); PI != PE; ++PI) { |
Jakob Stoklund Olesen | 031432f | 2011-09-15 15:24:16 +0000 | [diff] [blame] | 672 | if (!LiveOut.insert(*PI)) |
| 673 | continue; |
Jakob Stoklund Olesen | 6c9cc21 | 2011-11-13 23:53:25 +0000 | [diff] [blame] | 674 | SlotIndex Stop = getMBBEndIdx(*PI); |
Jakob Stoklund Olesen | e0ab245 | 2011-03-02 00:33:03 +0000 | [diff] [blame] | 675 | // A predecessor is not required to have a live-out value for a PHI. |
Jakob Stoklund Olesen | 6c9cc21 | 2011-11-13 23:53:25 +0000 | [diff] [blame] | 676 | if (VNInfo *PVNI = li->getVNInfoBefore(Stop)) |
Jakob Stoklund Olesen | e0ab245 | 2011-03-02 00:33:03 +0000 | [diff] [blame] | 677 | WorkList.push_back(std::make_pair(Stop, PVNI)); |
Jakob Stoklund Olesen | 11513e5 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 678 | } |
Jakob Stoklund Olesen | 11513e5 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 679 | continue; |
| 680 | } |
| 681 | |
| 682 | // VNI is live-in to MBB. |
| 683 | DEBUG(dbgs() << " live-in at " << BlockStart << '\n'); |
Jakob Stoklund Olesen | 6c9cc21 | 2011-11-13 23:53:25 +0000 | [diff] [blame] | 684 | NewLI.addRange(LiveRange(BlockStart, Idx, VNI)); |
Jakob Stoklund Olesen | 11513e5 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 685 | |
| 686 | // Make sure VNI is live-out from the predecessors. |
| 687 | for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(), |
| 688 | PE = MBB->pred_end(); PI != PE; ++PI) { |
Jakob Stoklund Olesen | 031432f | 2011-09-15 15:24:16 +0000 | [diff] [blame] | 689 | if (!LiveOut.insert(*PI)) |
| 690 | continue; |
Jakob Stoklund Olesen | 6c9cc21 | 2011-11-13 23:53:25 +0000 | [diff] [blame] | 691 | SlotIndex Stop = getMBBEndIdx(*PI); |
| 692 | assert(li->getVNInfoBefore(Stop) == VNI && |
| 693 | "Wrong value out of predecessor"); |
Jakob Stoklund Olesen | 11513e5 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 694 | WorkList.push_back(std::make_pair(Stop, VNI)); |
| 695 | } |
| 696 | } |
| 697 | |
| 698 | // Handle dead values. |
Jakob Stoklund Olesen | 6a3dbd3 | 2011-03-17 20:37:07 +0000 | [diff] [blame] | 699 | bool CanSeparate = false; |
Jakob Stoklund Olesen | 11513e5 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 700 | for (LiveInterval::vni_iterator I = li->vni_begin(), E = li->vni_end(); |
| 701 | I != E; ++I) { |
| 702 | VNInfo *VNI = *I; |
| 703 | if (VNI->isUnused()) |
| 704 | continue; |
| 705 | LiveInterval::iterator LII = NewLI.FindLiveRangeContaining(VNI->def); |
| 706 | assert(LII != NewLI.end() && "Missing live range for PHI"); |
Jakob Stoklund Olesen | 1f81e31 | 2011-11-13 22:42:13 +0000 | [diff] [blame] | 707 | if (LII->end != VNI->def.getDeadSlot()) |
Jakob Stoklund Olesen | 11513e5 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 708 | continue; |
Jakob Stoklund Olesen | a4d3473 | 2011-03-02 00:33:01 +0000 | [diff] [blame] | 709 | if (VNI->isPHIDef()) { |
Jakob Stoklund Olesen | 11513e5 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 710 | // This is a dead PHI. Remove it. |
| 711 | VNI->setIsUnused(true); |
| 712 | NewLI.removeRange(*LII); |
Jakob Stoklund Olesen | 6a3dbd3 | 2011-03-17 20:37:07 +0000 | [diff] [blame] | 713 | DEBUG(dbgs() << "Dead PHI at " << VNI->def << " may separate interval\n"); |
| 714 | CanSeparate = true; |
Jakob Stoklund Olesen | 11513e5 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 715 | } else { |
| 716 | // This is a dead def. Make sure the instruction knows. |
| 717 | MachineInstr *MI = getInstructionFromIndex(VNI->def); |
| 718 | assert(MI && "No instruction defining live value"); |
Jakob Stoklund Olesen | 15f1d8c | 2012-06-04 22:39:14 +0000 | [diff] [blame] | 719 | MI->addRegisterDead(li->reg, TRI); |
Jakob Stoklund Olesen | 0d8ccaa | 2011-03-07 23:29:10 +0000 | [diff] [blame] | 720 | if (dead && MI->allDefsAreDead()) { |
Jakob Stoklund Olesen | c46570d | 2011-03-16 22:56:08 +0000 | [diff] [blame] | 721 | DEBUG(dbgs() << "All defs dead: " << VNI->def << '\t' << *MI); |
Jakob Stoklund Olesen | 0d8ccaa | 2011-03-07 23:29:10 +0000 | [diff] [blame] | 722 | dead->push_back(MI); |
| 723 | } |
Jakob Stoklund Olesen | 11513e5 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 724 | } |
| 725 | } |
| 726 | |
| 727 | // Move the trimmed ranges back. |
| 728 | li->ranges.swap(NewLI.ranges); |
Jakob Stoklund Olesen | c46570d | 2011-03-16 22:56:08 +0000 | [diff] [blame] | 729 | DEBUG(dbgs() << "Shrunk: " << *li << '\n'); |
Jakob Stoklund Olesen | 6a3dbd3 | 2011-03-17 20:37:07 +0000 | [diff] [blame] | 730 | return CanSeparate; |
Jakob Stoklund Olesen | 11513e5 | 2011-02-08 00:03:05 +0000 | [diff] [blame] | 731 | } |
| 732 | |
| 733 | |
Evan Cheng | f2fbca6 | 2007-11-12 06:35:08 +0000 | [diff] [blame] | 734 | //===----------------------------------------------------------------------===// |
| 735 | // Register allocator hooks. |
| 736 | // |
| 737 | |
Jakob Stoklund Olesen | 8a61da8 | 2011-02-08 21:13:03 +0000 | [diff] [blame] | 738 | void LiveIntervals::addKillFlags() { |
Jakob Stoklund Olesen | 12a7be9 | 2012-06-20 23:23:59 +0000 | [diff] [blame] | 739 | for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) { |
| 740 | unsigned Reg = TargetRegisterInfo::index2VirtReg(i); |
Jakob Stoklund Olesen | 15f1d8c | 2012-06-04 22:39:14 +0000 | [diff] [blame] | 741 | if (MRI->reg_nodbg_empty(Reg)) |
Jakob Stoklund Olesen | 8a61da8 | 2011-02-08 21:13:03 +0000 | [diff] [blame] | 742 | continue; |
Jakob Stoklund Olesen | 12a7be9 | 2012-06-20 23:23:59 +0000 | [diff] [blame] | 743 | LiveInterval *LI = &getInterval(Reg); |
Jakob Stoklund Olesen | 8a61da8 | 2011-02-08 21:13:03 +0000 | [diff] [blame] | 744 | |
| 745 | // Every instruction that kills Reg corresponds to a live range end point. |
| 746 | for (LiveInterval::iterator RI = LI->begin(), RE = LI->end(); RI != RE; |
| 747 | ++RI) { |
Jakob Stoklund Olesen | 2debd48 | 2011-11-13 20:45:27 +0000 | [diff] [blame] | 748 | // A block index indicates an MBB edge. |
| 749 | if (RI->end.isBlock()) |
Jakob Stoklund Olesen | 8a61da8 | 2011-02-08 21:13:03 +0000 | [diff] [blame] | 750 | continue; |
| 751 | MachineInstr *MI = getInstructionFromIndex(RI->end); |
| 752 | if (!MI) |
| 753 | continue; |
| 754 | MI->addRegisterKilled(Reg, NULL); |
| 755 | } |
| 756 | } |
| 757 | } |
| 758 | |
Jakob Stoklund Olesen | ebf2750 | 2012-02-10 01:23:55 +0000 | [diff] [blame] | 759 | MachineBasicBlock* |
| 760 | LiveIntervals::intervalIsInOneMBB(const LiveInterval &LI) const { |
| 761 | // A local live range must be fully contained inside the block, meaning it is |
| 762 | // defined and killed at instructions, not at block boundaries. It is not |
| 763 | // live in or or out of any block. |
| 764 | // |
| 765 | // It is technically possible to have a PHI-defined live range identical to a |
| 766 | // single block, but we are going to return false in that case. |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 767 | |
Jakob Stoklund Olesen | ebf2750 | 2012-02-10 01:23:55 +0000 | [diff] [blame] | 768 | SlotIndex Start = LI.beginIndex(); |
| 769 | if (Start.isBlock()) |
| 770 | return NULL; |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 771 | |
Jakob Stoklund Olesen | ebf2750 | 2012-02-10 01:23:55 +0000 | [diff] [blame] | 772 | SlotIndex Stop = LI.endIndex(); |
| 773 | if (Stop.isBlock()) |
| 774 | return NULL; |
Lang Hames | 233a60e | 2009-11-03 23:52:08 +0000 | [diff] [blame] | 775 | |
Jakob Stoklund Olesen | ebf2750 | 2012-02-10 01:23:55 +0000 | [diff] [blame] | 776 | // getMBBFromIndex doesn't need to search the MBB table when both indexes |
| 777 | // belong to proper instructions. |
Jakob Stoklund Olesen | 15f1d8c | 2012-06-04 22:39:14 +0000 | [diff] [blame] | 778 | MachineBasicBlock *MBB1 = Indexes->getMBBFromIndex(Start); |
| 779 | MachineBasicBlock *MBB2 = Indexes->getMBBFromIndex(Stop); |
Jakob Stoklund Olesen | ebf2750 | 2012-02-10 01:23:55 +0000 | [diff] [blame] | 780 | return MBB1 == MBB2 ? MBB1 : NULL; |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 781 | } |
| 782 | |
Jakob Stoklund Olesen | e5d9041 | 2010-03-01 20:59:38 +0000 | [diff] [blame] | 783 | float |
| 784 | LiveIntervals::getSpillWeight(bool isDef, bool isUse, unsigned loopDepth) { |
| 785 | // Limit the loop depth ridiculousness. |
| 786 | if (loopDepth > 200) |
| 787 | loopDepth = 200; |
| 788 | |
| 789 | // The loop depth is used to roughly estimate the number of times the |
| 790 | // instruction is executed. Something like 10^d is simple, but will quickly |
| 791 | // overflow a float. This expression behaves like 10^d for small d, but is |
| 792 | // more tempered for large d. At d=200 we get 6.7e33 which leaves a bit of |
| 793 | // headroom before overflow. |
NAKAMURA Takumi | dc5198b | 2011-03-31 12:11:33 +0000 | [diff] [blame] | 794 | // By the way, powf() might be unavailable here. For consistency, |
| 795 | // We may take pow(double,double). |
| 796 | float lc = std::pow(1 + (100.0 / (loopDepth + 10)), (double)loopDepth); |
Jakob Stoklund Olesen | e5d9041 | 2010-03-01 20:59:38 +0000 | [diff] [blame] | 797 | |
| 798 | return (isDef + isUse) * lc; |
| 799 | } |
| 800 | |
Owen Anderson | c4dc132 | 2008-06-05 17:15:43 +0000 | [diff] [blame] | 801 | LiveRange LiveIntervals::addLiveRangeToEndOfBlock(unsigned reg, |
Lang Hames | ffd1326 | 2009-07-09 03:57:02 +0000 | [diff] [blame] | 802 | MachineInstr* startInst) { |
Owen Anderson | c4dc132 | 2008-06-05 17:15:43 +0000 | [diff] [blame] | 803 | LiveInterval& Interval = getOrCreateInterval(reg); |
| 804 | VNInfo* VN = Interval.getNextValue( |
Jakob Stoklund Olesen | 2debd48 | 2011-11-13 20:45:27 +0000 | [diff] [blame] | 805 | SlotIndex(getInstructionIndex(startInst).getRegSlot()), |
Jakob Stoklund Olesen | 3b1088a | 2012-02-04 05:20:49 +0000 | [diff] [blame] | 806 | getVNInfoAllocator()); |
Lang Hames | 857c4e0 | 2009-06-17 21:01:20 +0000 | [diff] [blame] | 807 | VN->setHasPHIKill(true); |
Lang Hames | 8651125 | 2009-09-04 20:41:11 +0000 | [diff] [blame] | 808 | LiveRange LR( |
Jakob Stoklund Olesen | 2debd48 | 2011-11-13 20:45:27 +0000 | [diff] [blame] | 809 | SlotIndex(getInstructionIndex(startInst).getRegSlot()), |
Lang Hames | 74ab5ee | 2009-12-22 00:11:50 +0000 | [diff] [blame] | 810 | getMBBEndIdx(startInst->getParent()), VN); |
Owen Anderson | c4dc132 | 2008-06-05 17:15:43 +0000 | [diff] [blame] | 811 | Interval.addRange(LR); |
Jakob Stoklund Olesen | 1b29320 | 2010-08-12 20:01:23 +0000 | [diff] [blame] | 812 | |
Owen Anderson | c4dc132 | 2008-06-05 17:15:43 +0000 | [diff] [blame] | 813 | return LR; |
| 814 | } |
Jakob Stoklund Olesen | 3fd3a84 | 2012-02-08 17:33:45 +0000 | [diff] [blame] | 815 | |
| 816 | |
| 817 | //===----------------------------------------------------------------------===// |
| 818 | // Register mask functions |
| 819 | //===----------------------------------------------------------------------===// |
| 820 | |
| 821 | bool LiveIntervals::checkRegMaskInterference(LiveInterval &LI, |
| 822 | BitVector &UsableRegs) { |
| 823 | if (LI.empty()) |
| 824 | return false; |
Jakob Stoklund Olesen | 9f10ac6 | 2012-02-10 01:31:31 +0000 | [diff] [blame] | 825 | LiveInterval::iterator LiveI = LI.begin(), LiveE = LI.end(); |
| 826 | |
| 827 | // Use a smaller arrays for local live ranges. |
| 828 | ArrayRef<SlotIndex> Slots; |
| 829 | ArrayRef<const uint32_t*> Bits; |
| 830 | if (MachineBasicBlock *MBB = intervalIsInOneMBB(LI)) { |
| 831 | Slots = getRegMaskSlotsInBlock(MBB->getNumber()); |
| 832 | Bits = getRegMaskBitsInBlock(MBB->getNumber()); |
| 833 | } else { |
| 834 | Slots = getRegMaskSlots(); |
| 835 | Bits = getRegMaskBits(); |
| 836 | } |
Jakob Stoklund Olesen | 3fd3a84 | 2012-02-08 17:33:45 +0000 | [diff] [blame] | 837 | |
| 838 | // We are going to enumerate all the register mask slots contained in LI. |
| 839 | // Start with a binary search of RegMaskSlots to find a starting point. |
Jakob Stoklund Olesen | 3fd3a84 | 2012-02-08 17:33:45 +0000 | [diff] [blame] | 840 | ArrayRef<SlotIndex>::iterator SlotI = |
| 841 | std::lower_bound(Slots.begin(), Slots.end(), LiveI->start); |
| 842 | ArrayRef<SlotIndex>::iterator SlotE = Slots.end(); |
| 843 | |
| 844 | // No slots in range, LI begins after the last call. |
| 845 | if (SlotI == SlotE) |
| 846 | return false; |
| 847 | |
| 848 | bool Found = false; |
| 849 | for (;;) { |
| 850 | assert(*SlotI >= LiveI->start); |
| 851 | // Loop over all slots overlapping this segment. |
| 852 | while (*SlotI < LiveI->end) { |
| 853 | // *SlotI overlaps LI. Collect mask bits. |
| 854 | if (!Found) { |
| 855 | // This is the first overlap. Initialize UsableRegs to all ones. |
| 856 | UsableRegs.clear(); |
Jakob Stoklund Olesen | 15f1d8c | 2012-06-04 22:39:14 +0000 | [diff] [blame] | 857 | UsableRegs.resize(TRI->getNumRegs(), true); |
Jakob Stoklund Olesen | 3fd3a84 | 2012-02-08 17:33:45 +0000 | [diff] [blame] | 858 | Found = true; |
| 859 | } |
| 860 | // Remove usable registers clobbered by this mask. |
Jakob Stoklund Olesen | 9f10ac6 | 2012-02-10 01:31:31 +0000 | [diff] [blame] | 861 | UsableRegs.clearBitsNotInMask(Bits[SlotI-Slots.begin()]); |
Jakob Stoklund Olesen | 3fd3a84 | 2012-02-08 17:33:45 +0000 | [diff] [blame] | 862 | if (++SlotI == SlotE) |
| 863 | return Found; |
| 864 | } |
| 865 | // *SlotI is beyond the current LI segment. |
| 866 | LiveI = LI.advanceTo(LiveI, *SlotI); |
| 867 | if (LiveI == LiveE) |
| 868 | return Found; |
| 869 | // Advance SlotI until it overlaps. |
| 870 | while (*SlotI < LiveI->start) |
| 871 | if (++SlotI == SlotE) |
| 872 | return Found; |
| 873 | } |
| 874 | } |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 875 | |
| 876 | //===----------------------------------------------------------------------===// |
| 877 | // IntervalUpdate class. |
| 878 | //===----------------------------------------------------------------------===// |
| 879 | |
Lang Hames | fd6d321 | 2012-02-21 00:00:36 +0000 | [diff] [blame] | 880 | // HMEditor is a toolkit used by handleMove to trim or extend live intervals. |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 881 | class LiveIntervals::HMEditor { |
| 882 | private: |
Lang Hames | ecb5062 | 2012-02-17 23:43:40 +0000 | [diff] [blame] | 883 | LiveIntervals& LIS; |
| 884 | const MachineRegisterInfo& MRI; |
| 885 | const TargetRegisterInfo& TRI; |
| 886 | SlotIndex NewIdx; |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 887 | |
Lang Hames | 55fed62 | 2012-02-19 03:00:30 +0000 | [diff] [blame] | 888 | typedef std::pair<LiveInterval*, LiveRange*> IntRangePair; |
| 889 | typedef DenseSet<IntRangePair> RangeSet; |
| 890 | |
Lang Hames | 6aceab1 | 2012-02-19 07:13:05 +0000 | [diff] [blame] | 891 | struct RegRanges { |
| 892 | LiveRange* Use; |
| 893 | LiveRange* EC; |
| 894 | LiveRange* Dead; |
| 895 | LiveRange* Def; |
| 896 | RegRanges() : Use(0), EC(0), Dead(0), Def(0) {} |
| 897 | }; |
| 898 | typedef DenseMap<unsigned, RegRanges> BundleRanges; |
| 899 | |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 900 | public: |
Lang Hames | ecb5062 | 2012-02-17 23:43:40 +0000 | [diff] [blame] | 901 | HMEditor(LiveIntervals& LIS, const MachineRegisterInfo& MRI, |
| 902 | const TargetRegisterInfo& TRI, SlotIndex NewIdx) |
| 903 | : LIS(LIS), MRI(MRI), TRI(TRI), NewIdx(NewIdx) {} |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 904 | |
Lang Hames | 55fed62 | 2012-02-19 03:00:30 +0000 | [diff] [blame] | 905 | // Update intervals for all operands of MI from OldIdx to NewIdx. |
| 906 | // This assumes that MI used to be at OldIdx, and now resides at |
| 907 | // NewIdx. |
Lang Hames | 4586d25 | 2012-02-21 22:29:38 +0000 | [diff] [blame] | 908 | void moveAllRangesFrom(MachineInstr* MI, SlotIndex OldIdx) { |
Lang Hames | 6aceab1 | 2012-02-19 07:13:05 +0000 | [diff] [blame] | 909 | assert(NewIdx != OldIdx && "No-op move? That's a bit strange."); |
| 910 | |
Lang Hames | 55fed62 | 2012-02-19 03:00:30 +0000 | [diff] [blame] | 911 | // Collect the operands. |
| 912 | RangeSet Entering, Internal, Exiting; |
Lang Hames | ac02714 | 2012-02-19 03:09:55 +0000 | [diff] [blame] | 913 | bool hasRegMaskOp = false; |
| 914 | collectRanges(MI, Entering, Internal, Exiting, hasRegMaskOp, OldIdx); |
Lang Hames | 55fed62 | 2012-02-19 03:00:30 +0000 | [diff] [blame] | 915 | |
Andrew Trick | f70af52 | 2012-03-21 04:12:16 +0000 | [diff] [blame] | 916 | // To keep the LiveRanges valid within an interval, move the ranges closest |
| 917 | // to the destination first. This prevents ranges from overlapping, to that |
| 918 | // APIs like removeRange still work. |
| 919 | if (NewIdx < OldIdx) { |
| 920 | moveAllEnteringFrom(OldIdx, Entering); |
| 921 | moveAllInternalFrom(OldIdx, Internal); |
| 922 | moveAllExitingFrom(OldIdx, Exiting); |
| 923 | } |
| 924 | else { |
| 925 | moveAllExitingFrom(OldIdx, Exiting); |
| 926 | moveAllInternalFrom(OldIdx, Internal); |
| 927 | moveAllEnteringFrom(OldIdx, Entering); |
| 928 | } |
Lang Hames | 55fed62 | 2012-02-19 03:00:30 +0000 | [diff] [blame] | 929 | |
Lang Hames | ac02714 | 2012-02-19 03:09:55 +0000 | [diff] [blame] | 930 | if (hasRegMaskOp) |
| 931 | updateRegMaskSlots(OldIdx); |
| 932 | |
Lang Hames | 55fed62 | 2012-02-19 03:00:30 +0000 | [diff] [blame] | 933 | #ifndef NDEBUG |
| 934 | LIValidator validator; |
Pete Cooper | 722b6f1 | 2012-04-18 20:29:17 +0000 | [diff] [blame] | 935 | validator = std::for_each(Entering.begin(), Entering.end(), validator); |
| 936 | validator = std::for_each(Internal.begin(), Internal.end(), validator); |
| 937 | validator = std::for_each(Exiting.begin(), Exiting.end(), validator); |
Lang Hames | 6aceab1 | 2012-02-19 07:13:05 +0000 | [diff] [blame] | 938 | assert(validator.rangesOk() && "moveAllOperandsFrom broke liveness."); |
Lang Hames | 55fed62 | 2012-02-19 03:00:30 +0000 | [diff] [blame] | 939 | #endif |
| 940 | |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 941 | } |
| 942 | |
Lang Hames | 4586d25 | 2012-02-21 22:29:38 +0000 | [diff] [blame] | 943 | // Update intervals for all operands of MI to refer to BundleStart's |
| 944 | // SlotIndex. |
| 945 | void moveAllRangesInto(MachineInstr* MI, MachineInstr* BundleStart) { |
Lang Hames | 6aceab1 | 2012-02-19 07:13:05 +0000 | [diff] [blame] | 946 | if (MI == BundleStart) |
| 947 | return; // Bundling instr with itself - nothing to do. |
| 948 | |
Lang Hames | fd6d321 | 2012-02-21 00:00:36 +0000 | [diff] [blame] | 949 | SlotIndex OldIdx = LIS.getSlotIndexes()->getInstructionIndex(MI); |
| 950 | assert(LIS.getSlotIndexes()->getInstructionFromIndex(OldIdx) == MI && |
| 951 | "SlotIndex <-> Instruction mapping broken for MI"); |
| 952 | |
Lang Hames | 4586d25 | 2012-02-21 22:29:38 +0000 | [diff] [blame] | 953 | // Collect all ranges already in the bundle. |
| 954 | MachineBasicBlock::instr_iterator BII(BundleStart); |
Lang Hames | 6aceab1 | 2012-02-19 07:13:05 +0000 | [diff] [blame] | 955 | RangeSet Entering, Internal, Exiting; |
| 956 | bool hasRegMaskOp = false; |
Lang Hames | 4586d25 | 2012-02-21 22:29:38 +0000 | [diff] [blame] | 957 | collectRanges(BII, Entering, Internal, Exiting, hasRegMaskOp, NewIdx); |
| 958 | assert(!hasRegMaskOp && "Can't have RegMask operand in bundle."); |
| 959 | for (++BII; &*BII == MI || BII->isInsideBundle(); ++BII) { |
| 960 | if (&*BII == MI) |
| 961 | continue; |
| 962 | collectRanges(BII, Entering, Internal, Exiting, hasRegMaskOp, NewIdx); |
| 963 | assert(!hasRegMaskOp && "Can't have RegMask operand in bundle."); |
| 964 | } |
| 965 | |
| 966 | BundleRanges BR = createBundleRanges(Entering, Internal, Exiting); |
| 967 | |
Lang Hames | f905f69 | 2012-05-29 18:19:54 +0000 | [diff] [blame] | 968 | Entering.clear(); |
| 969 | Internal.clear(); |
| 970 | Exiting.clear(); |
Lang Hames | 6aceab1 | 2012-02-19 07:13:05 +0000 | [diff] [blame] | 971 | collectRanges(MI, Entering, Internal, Exiting, hasRegMaskOp, OldIdx); |
Lang Hames | 4586d25 | 2012-02-21 22:29:38 +0000 | [diff] [blame] | 972 | assert(!hasRegMaskOp && "Can't have RegMask operand in bundle."); |
| 973 | |
| 974 | DEBUG(dbgs() << "Entering: " << Entering.size() << "\n"); |
| 975 | DEBUG(dbgs() << "Internal: " << Internal.size() << "\n"); |
| 976 | DEBUG(dbgs() << "Exiting: " << Exiting.size() << "\n"); |
Lang Hames | 6aceab1 | 2012-02-19 07:13:05 +0000 | [diff] [blame] | 977 | |
| 978 | moveAllEnteringFromInto(OldIdx, Entering, BR); |
| 979 | moveAllInternalFromInto(OldIdx, Internal, BR); |
| 980 | moveAllExitingFromInto(OldIdx, Exiting, BR); |
| 981 | |
Lang Hames | 4586d25 | 2012-02-21 22:29:38 +0000 | [diff] [blame] | 982 | |
Lang Hames | 6aceab1 | 2012-02-19 07:13:05 +0000 | [diff] [blame] | 983 | #ifndef NDEBUG |
| 984 | LIValidator validator; |
Pete Cooper | 722b6f1 | 2012-04-18 20:29:17 +0000 | [diff] [blame] | 985 | validator = std::for_each(Entering.begin(), Entering.end(), validator); |
| 986 | validator = std::for_each(Internal.begin(), Internal.end(), validator); |
| 987 | validator = std::for_each(Exiting.begin(), Exiting.end(), validator); |
Lang Hames | 6aceab1 | 2012-02-19 07:13:05 +0000 | [diff] [blame] | 988 | assert(validator.rangesOk() && "moveAllOperandsInto broke liveness."); |
| 989 | #endif |
| 990 | } |
| 991 | |
Lang Hames | 55fed62 | 2012-02-19 03:00:30 +0000 | [diff] [blame] | 992 | private: |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 993 | |
Lang Hames | 55fed62 | 2012-02-19 03:00:30 +0000 | [diff] [blame] | 994 | #ifndef NDEBUG |
| 995 | class LIValidator { |
| 996 | private: |
| 997 | DenseSet<const LiveInterval*> Checked, Bogus; |
| 998 | public: |
| 999 | void operator()(const IntRangePair& P) { |
| 1000 | const LiveInterval* LI = P.first; |
| 1001 | if (Checked.count(LI)) |
| 1002 | return; |
| 1003 | Checked.insert(LI); |
| 1004 | if (LI->empty()) |
| 1005 | return; |
| 1006 | SlotIndex LastEnd = LI->begin()->start; |
| 1007 | for (LiveInterval::const_iterator LRI = LI->begin(), LRE = LI->end(); |
| 1008 | LRI != LRE; ++LRI) { |
| 1009 | const LiveRange& LR = *LRI; |
| 1010 | if (LastEnd > LR.start || LR.start >= LR.end) |
| 1011 | Bogus.insert(LI); |
| 1012 | LastEnd = LR.end; |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1013 | } |
| 1014 | } |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1015 | |
Lang Hames | 55fed62 | 2012-02-19 03:00:30 +0000 | [diff] [blame] | 1016 | bool rangesOk() const { |
| 1017 | return Bogus.empty(); |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1018 | } |
Lang Hames | 55fed62 | 2012-02-19 03:00:30 +0000 | [diff] [blame] | 1019 | }; |
| 1020 | #endif |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1021 | |
Lang Hames | 55fed62 | 2012-02-19 03:00:30 +0000 | [diff] [blame] | 1022 | // Collect IntRangePairs for all operands of MI that may need fixing. |
| 1023 | // Treat's MI's index as OldIdx (regardless of what it is in SlotIndexes' |
| 1024 | // maps). |
| 1025 | void collectRanges(MachineInstr* MI, RangeSet& Entering, RangeSet& Internal, |
Lang Hames | ac02714 | 2012-02-19 03:09:55 +0000 | [diff] [blame] | 1026 | RangeSet& Exiting, bool& hasRegMaskOp, SlotIndex OldIdx) { |
| 1027 | hasRegMaskOp = false; |
Lang Hames | ecb5062 | 2012-02-17 23:43:40 +0000 | [diff] [blame] | 1028 | for (MachineInstr::mop_iterator MOI = MI->operands_begin(), |
| 1029 | MOE = MI->operands_end(); |
| 1030 | MOI != MOE; ++MOI) { |
| 1031 | const MachineOperand& MO = *MOI; |
Lang Hames | ac02714 | 2012-02-19 03:09:55 +0000 | [diff] [blame] | 1032 | |
| 1033 | if (MO.isRegMask()) { |
| 1034 | hasRegMaskOp = true; |
| 1035 | continue; |
| 1036 | } |
| 1037 | |
Lang Hames | ecb5062 | 2012-02-17 23:43:40 +0000 | [diff] [blame] | 1038 | if (!MO.isReg() || MO.getReg() == 0) |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1039 | continue; |
| 1040 | |
Lang Hames | ecb5062 | 2012-02-17 23:43:40 +0000 | [diff] [blame] | 1041 | unsigned Reg = MO.getReg(); |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1042 | |
| 1043 | // TODO: Currently we're skipping uses that are reserved or have no |
| 1044 | // interval, but we're not updating their kills. This should be |
| 1045 | // fixed. |
Jakob Stoklund Olesen | bf833f0 | 2012-06-19 23:50:18 +0000 | [diff] [blame] | 1046 | if (TargetRegisterInfo::isPhysicalRegister(Reg) && LIS.isReserved(Reg)) |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1047 | continue; |
| 1048 | |
Jakob Stoklund Olesen | 7824152 | 2012-06-20 18:00:57 +0000 | [diff] [blame] | 1049 | // Collect ranges for register units. These live ranges are computed on |
| 1050 | // demand, so just skip any that haven't been computed yet. |
Jakob Stoklund Olesen | e024874 | 2012-06-22 18:38:57 +0000 | [diff] [blame] | 1051 | if (TargetRegisterInfo::isPhysicalRegister(Reg)) { |
Jakob Stoklund Olesen | 7824152 | 2012-06-20 18:00:57 +0000 | [diff] [blame] | 1052 | for (MCRegUnitIterator Units(Reg, &TRI); Units.isValid(); ++Units) |
| 1053 | if (LiveInterval *LI = LIS.getCachedRegUnit(*Units)) |
| 1054 | collectRanges(MO, LI, Entering, Internal, Exiting, OldIdx); |
Jakob Stoklund Olesen | e024874 | 2012-06-22 18:38:57 +0000 | [diff] [blame] | 1055 | } else { |
| 1056 | // Collect ranges for individual virtual registers. |
Jakob Stoklund Olesen | bf833f0 | 2012-06-19 23:50:18 +0000 | [diff] [blame] | 1057 | collectRanges(MO, &LIS.getInterval(Reg), |
| 1058 | Entering, Internal, Exiting, OldIdx); |
Jakob Stoklund Olesen | e024874 | 2012-06-22 18:38:57 +0000 | [diff] [blame] | 1059 | } |
Jakob Stoklund Olesen | bf833f0 | 2012-06-19 23:50:18 +0000 | [diff] [blame] | 1060 | } |
| 1061 | } |
Lang Hames | 55fed62 | 2012-02-19 03:00:30 +0000 | [diff] [blame] | 1062 | |
Jakob Stoklund Olesen | bf833f0 | 2012-06-19 23:50:18 +0000 | [diff] [blame] | 1063 | void collectRanges(const MachineOperand &MO, LiveInterval *LI, |
| 1064 | RangeSet &Entering, RangeSet &Internal, RangeSet &Exiting, |
| 1065 | SlotIndex OldIdx) { |
| 1066 | if (MO.readsReg()) { |
| 1067 | LiveRange* LR = LI->getLiveRangeContaining(OldIdx); |
| 1068 | if (LR != 0) |
| 1069 | Entering.insert(std::make_pair(LI, LR)); |
| 1070 | } |
| 1071 | if (MO.isDef()) { |
| 1072 | LiveRange* LR = LI->getLiveRangeContaining(OldIdx.getRegSlot()); |
| 1073 | assert(LR != 0 && "No live range for def?"); |
| 1074 | if (LR->end > OldIdx.getDeadSlot()) |
| 1075 | Exiting.insert(std::make_pair(LI, LR)); |
| 1076 | else |
| 1077 | Internal.insert(std::make_pair(LI, LR)); |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1078 | } |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1079 | } |
| 1080 | |
Jakob Stoklund Olesen | fa8becb | 2012-06-19 22:50:53 +0000 | [diff] [blame] | 1081 | BundleRanges createBundleRanges(RangeSet& Entering, |
| 1082 | RangeSet& Internal, |
| 1083 | RangeSet& Exiting) { |
Lang Hames | 4586d25 | 2012-02-21 22:29:38 +0000 | [diff] [blame] | 1084 | BundleRanges BR; |
Lang Hames | 6aceab1 | 2012-02-19 07:13:05 +0000 | [diff] [blame] | 1085 | |
| 1086 | for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end(); |
Lang Hames | fd6d321 | 2012-02-21 00:00:36 +0000 | [diff] [blame] | 1087 | EI != EE; ++EI) { |
Lang Hames | 6aceab1 | 2012-02-19 07:13:05 +0000 | [diff] [blame] | 1088 | LiveInterval* LI = EI->first; |
| 1089 | LiveRange* LR = EI->second; |
| 1090 | BR[LI->reg].Use = LR; |
| 1091 | } |
| 1092 | |
| 1093 | for (RangeSet::iterator II = Internal.begin(), IE = Internal.end(); |
Lang Hames | fd6d321 | 2012-02-21 00:00:36 +0000 | [diff] [blame] | 1094 | II != IE; ++II) { |
Lang Hames | 6aceab1 | 2012-02-19 07:13:05 +0000 | [diff] [blame] | 1095 | LiveInterval* LI = II->first; |
| 1096 | LiveRange* LR = II->second; |
| 1097 | if (LR->end.isDead()) { |
| 1098 | BR[LI->reg].Dead = LR; |
| 1099 | } else { |
| 1100 | BR[LI->reg].EC = LR; |
| 1101 | } |
| 1102 | } |
| 1103 | |
| 1104 | for (RangeSet::iterator EI = Exiting.begin(), EE = Exiting.end(); |
Lang Hames | fd6d321 | 2012-02-21 00:00:36 +0000 | [diff] [blame] | 1105 | EI != EE; ++EI) { |
Lang Hames | 6aceab1 | 2012-02-19 07:13:05 +0000 | [diff] [blame] | 1106 | LiveInterval* LI = EI->first; |
| 1107 | LiveRange* LR = EI->second; |
| 1108 | BR[LI->reg].Def = LR; |
| 1109 | } |
| 1110 | |
| 1111 | return BR; |
| 1112 | } |
| 1113 | |
Lang Hames | ecb5062 | 2012-02-17 23:43:40 +0000 | [diff] [blame] | 1114 | void moveKillFlags(unsigned reg, SlotIndex OldIdx, SlotIndex newKillIdx) { |
| 1115 | MachineInstr* OldKillMI = LIS.getInstructionFromIndex(OldIdx); |
| 1116 | if (!OldKillMI->killsRegister(reg)) |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1117 | return; // Bail out if we don't have kill flags on the old register. |
Lang Hames | ecb5062 | 2012-02-17 23:43:40 +0000 | [diff] [blame] | 1118 | MachineInstr* NewKillMI = LIS.getInstructionFromIndex(newKillIdx); |
| 1119 | assert(OldKillMI->killsRegister(reg) && "Old 'kill' instr isn't a kill."); |
Jakob Stoklund Olesen | fa8becb | 2012-06-19 22:50:53 +0000 | [diff] [blame] | 1120 | assert(!NewKillMI->killsRegister(reg) && |
| 1121 | "New kill instr is already a kill."); |
Lang Hames | ecb5062 | 2012-02-17 23:43:40 +0000 | [diff] [blame] | 1122 | OldKillMI->clearRegisterKills(reg, &TRI); |
| 1123 | NewKillMI->addRegisterKilled(reg, &TRI); |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1124 | } |
| 1125 | |
Lang Hames | ecb5062 | 2012-02-17 23:43:40 +0000 | [diff] [blame] | 1126 | void updateRegMaskSlots(SlotIndex OldIdx) { |
| 1127 | SmallVectorImpl<SlotIndex>::iterator RI = |
| 1128 | std::lower_bound(LIS.RegMaskSlots.begin(), LIS.RegMaskSlots.end(), |
| 1129 | OldIdx); |
| 1130 | assert(*RI == OldIdx && "No RegMask at OldIdx."); |
| 1131 | *RI = NewIdx; |
| 1132 | assert(*prior(RI) < *RI && *RI < *next(RI) && |
Lang Hames | fbc8dd3 | 2012-02-17 21:29:41 +0000 | [diff] [blame] | 1133 | "RegSlots out of order. Did you move one call across another?"); |
| 1134 | } |
Lang Hames | 55fed62 | 2012-02-19 03:00:30 +0000 | [diff] [blame] | 1135 | |
| 1136 | // Return the last use of reg between NewIdx and OldIdx. |
| 1137 | SlotIndex findLastUseBefore(unsigned Reg, SlotIndex OldIdx) { |
| 1138 | SlotIndex LastUse = NewIdx; |
| 1139 | for (MachineRegisterInfo::use_nodbg_iterator |
| 1140 | UI = MRI.use_nodbg_begin(Reg), |
| 1141 | UE = MRI.use_nodbg_end(); |
Lang Hames | 038d2d5 | 2012-02-19 04:38:25 +0000 | [diff] [blame] | 1142 | UI != UE; UI.skipInstruction()) { |
Lang Hames | 55fed62 | 2012-02-19 03:00:30 +0000 | [diff] [blame] | 1143 | const MachineInstr* MI = &*UI; |
| 1144 | SlotIndex InstSlot = LIS.getSlotIndexes()->getInstructionIndex(MI); |
| 1145 | if (InstSlot > LastUse && InstSlot < OldIdx) |
| 1146 | LastUse = InstSlot; |
| 1147 | } |
| 1148 | return LastUse; |
| 1149 | } |
| 1150 | |
| 1151 | void moveEnteringUpFrom(SlotIndex OldIdx, IntRangePair& P) { |
| 1152 | LiveInterval* LI = P.first; |
| 1153 | LiveRange* LR = P.second; |
| 1154 | bool LiveThrough = LR->end > OldIdx.getRegSlot(); |
| 1155 | if (LiveThrough) |
| 1156 | return; |
| 1157 | SlotIndex LastUse = findLastUseBefore(LI->reg, OldIdx); |
| 1158 | if (LastUse != NewIdx) |
| 1159 | moveKillFlags(LI->reg, NewIdx, LastUse); |
Lang Hames | 6aceab1 | 2012-02-19 07:13:05 +0000 | [diff] [blame] | 1160 | LR->end = LastUse.getRegSlot(); |
Lang Hames | 55fed62 | 2012-02-19 03:00:30 +0000 | [diff] [blame] | 1161 | } |
| 1162 | |
| 1163 | void moveEnteringDownFrom(SlotIndex OldIdx, IntRangePair& P) { |
| 1164 | LiveInterval* LI = P.first; |
| 1165 | LiveRange* LR = P.second; |
Andrew Trick | e0b51ab | 2012-03-21 04:12:01 +0000 | [diff] [blame] | 1166 | // Extend the LiveRange if NewIdx is past the end. |
Lang Hames | 4a0b2d6 | 2012-02-19 06:13:56 +0000 | [diff] [blame] | 1167 | if (NewIdx > LR->end) { |
Andrew Trick | e0b51ab | 2012-03-21 04:12:01 +0000 | [diff] [blame] | 1168 | // Move kill flags if OldIdx was not originally the end |
| 1169 | // (otherwise LR->end points to an invalid slot). |
| 1170 | if (LR->end.getRegSlot() != OldIdx.getRegSlot()) { |
| 1171 | assert(LR->end > OldIdx && "LiveRange does not cover original slot"); |
| 1172 | moveKillFlags(LI->reg, LR->end, NewIdx); |
| 1173 | } |
Lang Hames | 4a0b2d6 | 2012-02-19 06:13:56 +0000 | [diff] [blame] | 1174 | LR->end = NewIdx.getRegSlot(); |
Lang Hames | 55fed62 | 2012-02-19 03:00:30 +0000 | [diff] [blame] | 1175 | } |
| 1176 | } |
| 1177 | |
| 1178 | void moveAllEnteringFrom(SlotIndex OldIdx, RangeSet& Entering) { |
| 1179 | bool GoingUp = NewIdx < OldIdx; |
| 1180 | |
| 1181 | if (GoingUp) { |
| 1182 | for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end(); |
| 1183 | EI != EE; ++EI) |
| 1184 | moveEnteringUpFrom(OldIdx, *EI); |
| 1185 | } else { |
| 1186 | for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end(); |
| 1187 | EI != EE; ++EI) |
| 1188 | moveEnteringDownFrom(OldIdx, *EI); |
| 1189 | } |
| 1190 | } |
| 1191 | |
| 1192 | void moveInternalFrom(SlotIndex OldIdx, IntRangePair& P) { |
| 1193 | LiveInterval* LI = P.first; |
| 1194 | LiveRange* LR = P.second; |
| 1195 | assert(OldIdx < LR->start && LR->start < OldIdx.getDeadSlot() && |
| 1196 | LR->end <= OldIdx.getDeadSlot() && |
| 1197 | "Range should be internal to OldIdx."); |
| 1198 | LiveRange Tmp(*LR); |
| 1199 | Tmp.start = NewIdx.getRegSlot(LR->start.isEarlyClobber()); |
| 1200 | Tmp.valno->def = Tmp.start; |
| 1201 | Tmp.end = LR->end.isDead() ? NewIdx.getDeadSlot() : NewIdx.getRegSlot(); |
| 1202 | LI->removeRange(*LR); |
| 1203 | LI->addRange(Tmp); |
| 1204 | } |
| 1205 | |
| 1206 | void moveAllInternalFrom(SlotIndex OldIdx, RangeSet& Internal) { |
| 1207 | for (RangeSet::iterator II = Internal.begin(), IE = Internal.end(); |
| 1208 | II != IE; ++II) |
| 1209 | moveInternalFrom(OldIdx, *II); |
| 1210 | } |
| 1211 | |
| 1212 | void moveExitingFrom(SlotIndex OldIdx, IntRangePair& P) { |
| 1213 | LiveRange* LR = P.second; |
| 1214 | assert(OldIdx < LR->start && LR->start < OldIdx.getDeadSlot() && |
| 1215 | "Range should start in OldIdx."); |
| 1216 | assert(LR->end > OldIdx.getDeadSlot() && "Range should exit OldIdx."); |
| 1217 | SlotIndex NewStart = NewIdx.getRegSlot(LR->start.isEarlyClobber()); |
| 1218 | LR->start = NewStart; |
| 1219 | LR->valno->def = NewStart; |
| 1220 | } |
| 1221 | |
| 1222 | void moveAllExitingFrom(SlotIndex OldIdx, RangeSet& Exiting) { |
| 1223 | for (RangeSet::iterator EI = Exiting.begin(), EE = Exiting.end(); |
| 1224 | EI != EE; ++EI) |
| 1225 | moveExitingFrom(OldIdx, *EI); |
| 1226 | } |
| 1227 | |
Lang Hames | 6aceab1 | 2012-02-19 07:13:05 +0000 | [diff] [blame] | 1228 | void moveEnteringUpFromInto(SlotIndex OldIdx, IntRangePair& P, |
| 1229 | BundleRanges& BR) { |
| 1230 | LiveInterval* LI = P.first; |
| 1231 | LiveRange* LR = P.second; |
| 1232 | bool LiveThrough = LR->end > OldIdx.getRegSlot(); |
| 1233 | if (LiveThrough) { |
| 1234 | assert((LR->start < NewIdx || BR[LI->reg].Def == LR) && |
| 1235 | "Def in bundle should be def range."); |
| 1236 | assert((BR[LI->reg].Use == 0 || BR[LI->reg].Use == LR) && |
| 1237 | "If bundle has use for this reg it should be LR."); |
| 1238 | BR[LI->reg].Use = LR; |
| 1239 | return; |
| 1240 | } |
| 1241 | |
| 1242 | SlotIndex LastUse = findLastUseBefore(LI->reg, OldIdx); |
Lang Hames | fd6d321 | 2012-02-21 00:00:36 +0000 | [diff] [blame] | 1243 | moveKillFlags(LI->reg, OldIdx, LastUse); |
Lang Hames | 6aceab1 | 2012-02-19 07:13:05 +0000 | [diff] [blame] | 1244 | |
| 1245 | if (LR->start < NewIdx) { |
| 1246 | // Becoming a new entering range. |
| 1247 | assert(BR[LI->reg].Dead == 0 && BR[LI->reg].Def == 0 && |
| 1248 | "Bundle shouldn't be re-defining reg mid-range."); |
Benjamin Kramer | 7db76e7 | 2012-02-19 12:25:07 +0000 | [diff] [blame] | 1249 | assert((BR[LI->reg].Use == 0 || BR[LI->reg].Use == LR) && |
Lang Hames | 6aceab1 | 2012-02-19 07:13:05 +0000 | [diff] [blame] | 1250 | "Bundle shouldn't have different use range for same reg."); |
| 1251 | LR->end = LastUse.getRegSlot(); |
| 1252 | BR[LI->reg].Use = LR; |
| 1253 | } else { |
| 1254 | // Becoming a new Dead-def. |
| 1255 | assert(LR->start == NewIdx.getRegSlot(LR->start.isEarlyClobber()) && |
| 1256 | "Live range starting at unexpected slot."); |
| 1257 | assert(BR[LI->reg].Def == LR && "Reg should have def range."); |
| 1258 | assert(BR[LI->reg].Dead == 0 && |
| 1259 | "Can't have def and dead def of same reg in a bundle."); |
| 1260 | LR->end = LastUse.getDeadSlot(); |
| 1261 | BR[LI->reg].Dead = BR[LI->reg].Def; |
| 1262 | BR[LI->reg].Def = 0; |
| 1263 | } |
| 1264 | } |
| 1265 | |
| 1266 | void moveEnteringDownFromInto(SlotIndex OldIdx, IntRangePair& P, |
| 1267 | BundleRanges& BR) { |
| 1268 | LiveInterval* LI = P.first; |
| 1269 | LiveRange* LR = P.second; |
| 1270 | if (NewIdx > LR->end) { |
| 1271 | // Range extended to bundle. Add to bundle uses. |
| 1272 | // Note: Currently adds kill flags to bundle start. |
| 1273 | assert(BR[LI->reg].Use == 0 && |
| 1274 | "Bundle already has use range for reg."); |
| 1275 | moveKillFlags(LI->reg, LR->end, NewIdx); |
| 1276 | LR->end = NewIdx.getRegSlot(); |
| 1277 | BR[LI->reg].Use = LR; |
| 1278 | } else { |
| 1279 | assert(BR[LI->reg].Use != 0 && |
| 1280 | "Bundle should already have a use range for reg."); |
| 1281 | } |
| 1282 | } |
| 1283 | |
| 1284 | void moveAllEnteringFromInto(SlotIndex OldIdx, RangeSet& Entering, |
| 1285 | BundleRanges& BR) { |
| 1286 | bool GoingUp = NewIdx < OldIdx; |
| 1287 | |
| 1288 | if (GoingUp) { |
| 1289 | for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end(); |
| 1290 | EI != EE; ++EI) |
| 1291 | moveEnteringUpFromInto(OldIdx, *EI, BR); |
| 1292 | } else { |
| 1293 | for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end(); |
| 1294 | EI != EE; ++EI) |
| 1295 | moveEnteringDownFromInto(OldIdx, *EI, BR); |
| 1296 | } |
| 1297 | } |
| 1298 | |
| 1299 | void moveInternalFromInto(SlotIndex OldIdx, IntRangePair& P, |
| 1300 | BundleRanges& BR) { |
| 1301 | // TODO: Sane rules for moving ranges into bundles. |
| 1302 | } |
| 1303 | |
| 1304 | void moveAllInternalFromInto(SlotIndex OldIdx, RangeSet& Internal, |
| 1305 | BundleRanges& BR) { |
| 1306 | for (RangeSet::iterator II = Internal.begin(), IE = Internal.end(); |
| 1307 | II != IE; ++II) |
| 1308 | moveInternalFromInto(OldIdx, *II, BR); |
| 1309 | } |
| 1310 | |
| 1311 | void moveExitingFromInto(SlotIndex OldIdx, IntRangePair& P, |
| 1312 | BundleRanges& BR) { |
| 1313 | LiveInterval* LI = P.first; |
| 1314 | LiveRange* LR = P.second; |
| 1315 | |
| 1316 | assert(LR->start.isRegister() && |
| 1317 | "Don't know how to merge exiting ECs into bundles yet."); |
| 1318 | |
| 1319 | if (LR->end > NewIdx.getDeadSlot()) { |
| 1320 | // This range is becoming an exiting range on the bundle. |
| 1321 | // If there was an old dead-def of this reg, delete it. |
| 1322 | if (BR[LI->reg].Dead != 0) { |
| 1323 | LI->removeRange(*BR[LI->reg].Dead); |
| 1324 | BR[LI->reg].Dead = 0; |
| 1325 | } |
| 1326 | assert(BR[LI->reg].Def == 0 && |
| 1327 | "Can't have two defs for the same variable exiting a bundle."); |
| 1328 | LR->start = NewIdx.getRegSlot(); |
| 1329 | LR->valno->def = LR->start; |
| 1330 | BR[LI->reg].Def = LR; |
| 1331 | } else { |
| 1332 | // This range is becoming internal to the bundle. |
| 1333 | assert(LR->end == NewIdx.getRegSlot() && |
| 1334 | "Can't bundle def whose kill is before the bundle"); |
| 1335 | if (BR[LI->reg].Dead || BR[LI->reg].Def) { |
| 1336 | // Already have a def for this. Just delete range. |
| 1337 | LI->removeRange(*LR); |
| 1338 | } else { |
| 1339 | // Make range dead, record. |
| 1340 | LR->end = NewIdx.getDeadSlot(); |
| 1341 | BR[LI->reg].Dead = LR; |
| 1342 | assert(BR[LI->reg].Use == LR && |
| 1343 | "Range becoming dead should currently be use."); |
| 1344 | } |
| 1345 | // In both cases the range is no longer a use on the bundle. |
| 1346 | BR[LI->reg].Use = 0; |
| 1347 | } |
| 1348 | } |
| 1349 | |
| 1350 | void moveAllExitingFromInto(SlotIndex OldIdx, RangeSet& Exiting, |
| 1351 | BundleRanges& BR) { |
| 1352 | for (RangeSet::iterator EI = Exiting.begin(), EE = Exiting.end(); |
| 1353 | EI != EE; ++EI) |
| 1354 | moveExitingFromInto(OldIdx, *EI, BR); |
| 1355 | } |
| 1356 | |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1357 | }; |
| 1358 | |
Lang Hames | ecb5062 | 2012-02-17 23:43:40 +0000 | [diff] [blame] | 1359 | void LiveIntervals::handleMove(MachineInstr* MI) { |
Jakob Stoklund Olesen | 15f1d8c | 2012-06-04 22:39:14 +0000 | [diff] [blame] | 1360 | SlotIndex OldIndex = Indexes->getInstructionIndex(MI); |
| 1361 | Indexes->removeMachineInstrFromMaps(MI); |
Lang Hames | ecb5062 | 2012-02-17 23:43:40 +0000 | [diff] [blame] | 1362 | SlotIndex NewIndex = MI->isInsideBundle() ? |
Jakob Stoklund Olesen | 15f1d8c | 2012-06-04 22:39:14 +0000 | [diff] [blame] | 1363 | Indexes->getInstructionIndex(MI) : |
| 1364 | Indexes->insertMachineInstrInMaps(MI); |
Lang Hames | ecb5062 | 2012-02-17 23:43:40 +0000 | [diff] [blame] | 1365 | assert(getMBBStartIdx(MI->getParent()) <= OldIndex && |
| 1366 | OldIndex < getMBBEndIdx(MI->getParent()) && |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1367 | "Cannot handle moves across basic block boundaries."); |
Lang Hames | ecb5062 | 2012-02-17 23:43:40 +0000 | [diff] [blame] | 1368 | assert(!MI->isBundled() && "Can't handle bundled instructions yet."); |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1369 | |
Jakob Stoklund Olesen | 15f1d8c | 2012-06-04 22:39:14 +0000 | [diff] [blame] | 1370 | HMEditor HME(*this, *MRI, *TRI, NewIndex); |
Lang Hames | 4586d25 | 2012-02-21 22:29:38 +0000 | [diff] [blame] | 1371 | HME.moveAllRangesFrom(MI, OldIndex); |
| 1372 | } |
| 1373 | |
Jakob Stoklund Olesen | fa8becb | 2012-06-19 22:50:53 +0000 | [diff] [blame] | 1374 | void LiveIntervals::handleMoveIntoBundle(MachineInstr* MI, |
| 1375 | MachineInstr* BundleStart) { |
Jakob Stoklund Olesen | 15f1d8c | 2012-06-04 22:39:14 +0000 | [diff] [blame] | 1376 | SlotIndex NewIndex = Indexes->getInstructionIndex(BundleStart); |
| 1377 | HMEditor HME(*this, *MRI, *TRI, NewIndex); |
Lang Hames | 4586d25 | 2012-02-21 22:29:38 +0000 | [diff] [blame] | 1378 | HME.moveAllRangesInto(MI, BundleStart); |
Lang Hames | 3dc7c51 | 2012-02-17 18:44:18 +0000 | [diff] [blame] | 1379 | } |