blob: dbddf722d169d9a4126289144892f0af95637edd [file] [log] [blame]
Jakob Stoklund Olesenccc95812012-01-11 22:28:30 +00001//===-- RegAllocBasic.cpp - Basic Register Allocator ----------------------===//
Andrew Trick14e8d712010-10-22 23:09:15 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the RABasic function pass, which provides a minimal
11// implementation of the basic register allocator.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "regalloc"
Jakob Stoklund Olesen5f2316a2011-06-03 20:34:53 +000016#include "RegAllocBase.h"
Jakob Stoklund Olesencfafc542011-04-05 21:40:37 +000017#include "LiveDebugVariables.h"
Jakob Stoklund Olesen47dbf6c2011-03-10 01:51:42 +000018#include "LiveRangeEdit.h"
Andrew Trick14e8d712010-10-22 23:09:15 +000019#include "RenderMachineFunction.h"
20#include "Spiller.h"
Andrew Tricke141a492010-11-08 18:02:08 +000021#include "VirtRegMap.h"
Andrew Trick8a83d542010-11-11 17:46:29 +000022#include "llvm/Analysis/AliasAnalysis.h"
Andrew Trick14e8d712010-10-22 23:09:15 +000023#include "llvm/Function.h"
24#include "llvm/PassAnalysisSupport.h"
25#include "llvm/CodeGen/CalcSpillWeights.h"
Andrew Tricke141a492010-11-08 18:02:08 +000026#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Andrew Trick14e8d712010-10-22 23:09:15 +000027#include "llvm/CodeGen/LiveStackAnalysis.h"
28#include "llvm/CodeGen/MachineFunctionPass.h"
29#include "llvm/CodeGen/MachineInstr.h"
30#include "llvm/CodeGen/MachineLoopInfo.h"
31#include "llvm/CodeGen/MachineRegisterInfo.h"
32#include "llvm/CodeGen/Passes.h"
33#include "llvm/CodeGen/RegAllocRegistry.h"
Andrew Trick14e8d712010-10-22 23:09:15 +000034#include "llvm/Target/TargetMachine.h"
35#include "llvm/Target/TargetOptions.h"
Andrew Tricke16eecc2010-10-26 18:34:01 +000036#include "llvm/Target/TargetRegisterInfo.h"
Andrew Tricke141a492010-11-08 18:02:08 +000037#include "llvm/Support/Debug.h"
Andrew Tricke141a492010-11-08 18:02:08 +000038#include "llvm/Support/raw_ostream.h"
Andrew Tricke16eecc2010-10-26 18:34:01 +000039
Jakob Stoklund Olesen953af2c2010-12-07 23:18:47 +000040#include <cstdlib>
Jakob Stoklund Olesen98d96482011-02-22 23:01:52 +000041#include <queue>
Andrew Tricke16eecc2010-10-26 18:34:01 +000042
Andrew Trick14e8d712010-10-22 23:09:15 +000043using namespace llvm;
44
45static RegisterRegAlloc basicRegAlloc("basic", "basic register allocator",
46 createBasicRegisterAllocator);
47
Benjamin Kramerc62feda2010-11-25 16:42:51 +000048namespace {
Jakob Stoklund Olesen98d96482011-02-22 23:01:52 +000049 struct CompSpillWeight {
50 bool operator()(LiveInterval *A, LiveInterval *B) const {
51 return A->weight < B->weight;
52 }
53 };
54}
55
56namespace {
Andrew Trick14e8d712010-10-22 23:09:15 +000057/// RABasic provides a minimal implementation of the basic register allocation
58/// algorithm. It prioritizes live virtual registers by spill weight and spills
59/// whenever a register is unavailable. This is not practical in production but
60/// provides a useful baseline both for measuring other allocators and comparing
61/// the speed of the basic algorithm against other styles of allocators.
62class RABasic : public MachineFunctionPass, public RegAllocBase
63{
64 // context
Andrew Trick18c57a82010-11-30 23:18:47 +000065 MachineFunction *MF;
Andrew Trick14e8d712010-10-22 23:09:15 +000066
67 // analyses
Andrew Trick18c57a82010-11-30 23:18:47 +000068 LiveStacks *LS;
69 RenderMachineFunction *RMF;
Andrew Trick14e8d712010-10-22 23:09:15 +000070
71 // state
Andrew Trick18c57a82010-11-30 23:18:47 +000072 std::auto_ptr<Spiller> SpillerInstance;
Jakob Stoklund Olesen98d96482011-02-22 23:01:52 +000073 std::priority_queue<LiveInterval*, std::vector<LiveInterval*>,
74 CompSpillWeight> Queue;
Andrew Trick14e8d712010-10-22 23:09:15 +000075public:
76 RABasic();
77
78 /// Return the pass name.
79 virtual const char* getPassName() const {
80 return "Basic Register Allocator";
81 }
82
83 /// RABasic analysis usage.
Andrew Trick18c57a82010-11-30 23:18:47 +000084 virtual void getAnalysisUsage(AnalysisUsage &AU) const;
Andrew Trick14e8d712010-10-22 23:09:15 +000085
86 virtual void releaseMemory();
87
Andrew Trick18c57a82010-11-30 23:18:47 +000088 virtual Spiller &spiller() { return *SpillerInstance; }
Andrew Trickf4baeaf2010-11-10 19:18:47 +000089
Jakob Stoklund Olesend0bec3e2010-12-08 22:22:41 +000090 virtual float getPriority(LiveInterval *LI) { return LI->weight; }
91
Jakob Stoklund Olesen98d96482011-02-22 23:01:52 +000092 virtual void enqueue(LiveInterval *LI) {
93 Queue.push(LI);
94 }
95
96 virtual LiveInterval *dequeue() {
97 if (Queue.empty())
98 return 0;
99 LiveInterval *LI = Queue.top();
100 Queue.pop();
101 return LI;
102 }
103
Andrew Trick18c57a82010-11-30 23:18:47 +0000104 virtual unsigned selectOrSplit(LiveInterval &VirtReg,
105 SmallVectorImpl<LiveInterval*> &SplitVRegs);
Andrew Trick14e8d712010-10-22 23:09:15 +0000106
107 /// Perform register allocation.
108 virtual bool runOnMachineFunction(MachineFunction &mf);
109
Jakob Stoklund Olesena8bd9a62012-01-11 22:52:14 +0000110 // Helper for spilling all live virtual registers currently unified under preg
111 // that interfere with the most recently queried lvr. Return true if spilling
112 // was successful, and append any new spilled/split intervals to splitLVRs.
113 bool spillInterferences(LiveInterval &VirtReg, unsigned PhysReg,
114 SmallVectorImpl<LiveInterval*> &SplitVRegs);
115
116 void spillReg(LiveInterval &VirtReg, unsigned PhysReg,
117 SmallVectorImpl<LiveInterval*> &SplitVRegs);
118
Andrew Trick14e8d712010-10-22 23:09:15 +0000119 static char ID;
120};
121
122char RABasic::ID = 0;
123
124} // end anonymous namespace
125
Andrew Trick14e8d712010-10-22 23:09:15 +0000126RABasic::RABasic(): MachineFunctionPass(ID) {
Jakob Stoklund Olesencfafc542011-04-05 21:40:37 +0000127 initializeLiveDebugVariablesPass(*PassRegistry::getPassRegistry());
Andrew Trick14e8d712010-10-22 23:09:15 +0000128 initializeLiveIntervalsPass(*PassRegistry::getPassRegistry());
129 initializeSlotIndexesPass(*PassRegistry::getPassRegistry());
130 initializeStrongPHIEliminationPass(*PassRegistry::getPassRegistry());
Rafael Espindola5b220212011-06-26 22:34:10 +0000131 initializeRegisterCoalescerPass(*PassRegistry::getPassRegistry());
Andrew Trick96f678f2012-01-13 06:30:30 +0000132 initializeMachineSchedulerPassPass(*PassRegistry::getPassRegistry());
Andrew Trick14e8d712010-10-22 23:09:15 +0000133 initializeCalculateSpillWeightsPass(*PassRegistry::getPassRegistry());
134 initializeLiveStacksPass(*PassRegistry::getPassRegistry());
Jakob Stoklund Olesen964bc252010-11-03 20:39:26 +0000135 initializeMachineDominatorTreePass(*PassRegistry::getPassRegistry());
Andrew Trick14e8d712010-10-22 23:09:15 +0000136 initializeMachineLoopInfoPass(*PassRegistry::getPassRegistry());
137 initializeVirtRegMapPass(*PassRegistry::getPassRegistry());
138 initializeRenderMachineFunctionPass(*PassRegistry::getPassRegistry());
139}
140
Andrew Trick18c57a82010-11-30 23:18:47 +0000141void RABasic::getAnalysisUsage(AnalysisUsage &AU) const {
142 AU.setPreservesCFG();
143 AU.addRequired<AliasAnalysis>();
144 AU.addPreserved<AliasAnalysis>();
145 AU.addRequired<LiveIntervals>();
146 AU.addPreserved<SlotIndexes>();
Jakob Stoklund Olesencfafc542011-04-05 21:40:37 +0000147 AU.addRequired<LiveDebugVariables>();
148 AU.addPreserved<LiveDebugVariables>();
Andrew Trick14e8d712010-10-22 23:09:15 +0000149 if (StrongPHIElim)
Andrew Trick18c57a82010-11-30 23:18:47 +0000150 AU.addRequiredID(StrongPHIEliminationID);
Jakob Stoklund Olesen27215672011-08-09 00:29:53 +0000151 AU.addRequiredTransitiveID(RegisterCoalescerPassID);
Andrew Trick18c57a82010-11-30 23:18:47 +0000152 AU.addRequired<CalculateSpillWeights>();
153 AU.addRequired<LiveStacks>();
154 AU.addPreserved<LiveStacks>();
155 AU.addRequiredID(MachineDominatorsID);
156 AU.addPreservedID(MachineDominatorsID);
157 AU.addRequired<MachineLoopInfo>();
158 AU.addPreserved<MachineLoopInfo>();
159 AU.addRequired<VirtRegMap>();
160 AU.addPreserved<VirtRegMap>();
161 DEBUG(AU.addRequired<RenderMachineFunction>());
162 MachineFunctionPass::getAnalysisUsage(AU);
Andrew Trick14e8d712010-10-22 23:09:15 +0000163}
164
165void RABasic::releaseMemory() {
Andrew Trick18c57a82010-11-30 23:18:47 +0000166 SpillerInstance.reset(0);
Andrew Trick14e8d712010-10-22 23:09:15 +0000167 RegAllocBase::releaseMemory();
168}
169
Jakob Stoklund Olesena8bd9a62012-01-11 22:52:14 +0000170// Helper for spillInterferences() that spills all interfering vregs currently
171// assigned to this physical register.
172void RABasic::spillReg(LiveInterval& VirtReg, unsigned PhysReg,
173 SmallVectorImpl<LiveInterval*> &SplitVRegs) {
174 LiveIntervalUnion::Query &Q = query(VirtReg, PhysReg);
175 assert(Q.seenAllInterferences() && "need collectInterferences()");
176 const SmallVectorImpl<LiveInterval*> &PendingSpills = Q.interferingVRegs();
177
178 for (SmallVectorImpl<LiveInterval*>::const_iterator I = PendingSpills.begin(),
179 E = PendingSpills.end(); I != E; ++I) {
180 LiveInterval &SpilledVReg = **I;
181 DEBUG(dbgs() << "extracting from " <<
182 TRI->getName(PhysReg) << " " << SpilledVReg << '\n');
183
184 // Deallocate the interfering vreg by removing it from the union.
185 // A LiveInterval instance may not be in a union during modification!
186 unassign(SpilledVReg, PhysReg);
187
188 // Spill the extracted interval.
189 LiveRangeEdit LRE(SpilledVReg, SplitVRegs, 0, &PendingSpills);
190 spiller().spill(LRE);
191 }
192 // After extracting segments, the query's results are invalid. But keep the
193 // contents valid until we're done accessing pendingSpills.
194 Q.clear();
195}
196
197// Spill or split all live virtual registers currently unified under PhysReg
198// that interfere with VirtReg. The newly spilled or split live intervals are
199// returned by appending them to SplitVRegs.
200bool RABasic::spillInterferences(LiveInterval &VirtReg, unsigned PhysReg,
201 SmallVectorImpl<LiveInterval*> &SplitVRegs) {
202 // Record each interference and determine if all are spillable before mutating
203 // either the union or live intervals.
204 unsigned NumInterferences = 0;
205 // Collect interferences assigned to any alias of the physical register.
206 for (const unsigned *asI = TRI->getOverlaps(PhysReg); *asI; ++asI) {
207 LiveIntervalUnion::Query &QAlias = query(VirtReg, *asI);
208 NumInterferences += QAlias.collectInterferingVRegs();
209 if (QAlias.seenUnspillableVReg()) {
210 return false;
211 }
212 }
213 DEBUG(dbgs() << "spilling " << TRI->getName(PhysReg) <<
214 " interferences with " << VirtReg << "\n");
215 assert(NumInterferences > 0 && "expect interference");
216
217 // Spill each interfering vreg allocated to PhysReg or an alias.
218 for (const unsigned *AliasI = TRI->getOverlaps(PhysReg); *AliasI; ++AliasI)
219 spillReg(VirtReg, *AliasI, SplitVRegs);
220 return true;
221}
222
Andrew Trick14e8d712010-10-22 23:09:15 +0000223// Driver for the register assignment and splitting heuristics.
224// Manages iteration over the LiveIntervalUnions.
Andrew Trick13bdbb02010-11-20 02:43:55 +0000225//
Andrew Trick18c57a82010-11-30 23:18:47 +0000226// This is a minimal implementation of register assignment and splitting that
227// spills whenever we run out of registers.
Andrew Trick14e8d712010-10-22 23:09:15 +0000228//
229// selectOrSplit can only be called once per live virtual register. We then do a
230// single interference test for each register the correct class until we find an
231// available register. So, the number of interference tests in the worst case is
232// |vregs| * |machineregs|. And since the number of interference tests is
Andrew Trick18c57a82010-11-30 23:18:47 +0000233// minimal, there is no value in caching them outside the scope of
234// selectOrSplit().
235unsigned RABasic::selectOrSplit(LiveInterval &VirtReg,
236 SmallVectorImpl<LiveInterval*> &SplitVRegs) {
Andrew Trickf4baeaf2010-11-10 19:18:47 +0000237 // Populate a list of physical register spill candidates.
Andrew Trick18c57a82010-11-30 23:18:47 +0000238 SmallVector<unsigned, 8> PhysRegSpillCands;
Andrew Tricke141a492010-11-08 18:02:08 +0000239
Andrew Trick13bdbb02010-11-20 02:43:55 +0000240 // Check for an available register in this class.
Jakob Stoklund Olesen5f2316a2011-06-03 20:34:53 +0000241 ArrayRef<unsigned> Order =
242 RegClassInfo.getOrder(MRI->getRegClass(VirtReg.reg));
243 for (ArrayRef<unsigned>::iterator I = Order.begin(), E = Order.end(); I != E;
244 ++I) {
Andrew Trick18c57a82010-11-30 23:18:47 +0000245 unsigned PhysReg = *I;
Andrew Trick18c57a82010-11-30 23:18:47 +0000246
247 // Check interference and as a side effect, intialize queries for this
248 // VirtReg and its aliases.
249 unsigned interfReg = checkPhysRegInterference(VirtReg, PhysReg);
Andrew Tricke141a492010-11-08 18:02:08 +0000250 if (interfReg == 0) {
Andrew Trickf4baeaf2010-11-10 19:18:47 +0000251 // Found an available register.
Andrew Trick18c57a82010-11-30 23:18:47 +0000252 return PhysReg;
Andrew Trick14e8d712010-10-22 23:09:15 +0000253 }
Jakob Stoklund Olesen93841112012-01-11 23:19:08 +0000254 LiveIntervalUnion::Query &IntfQ = query(VirtReg, interfReg);
255 IntfQ.collectInterferingVRegs(1);
256 LiveInterval *interferingVirtReg = IntfQ.interferingVRegs().front();
Andrew Trickf4baeaf2010-11-10 19:18:47 +0000257
Andrew Trickb853e6c2010-12-09 18:15:21 +0000258 // The current VirtReg must either be spillable, or one of its interferences
Andrew Trick18c57a82010-11-30 23:18:47 +0000259 // must have less spill weight.
260 if (interferingVirtReg->weight < VirtReg.weight ) {
261 PhysRegSpillCands.push_back(PhysReg);
Andrew Tricke141a492010-11-08 18:02:08 +0000262 }
Andrew Trick14e8d712010-10-22 23:09:15 +0000263 }
Andrew Trickf4baeaf2010-11-10 19:18:47 +0000264 // Try to spill another interfering reg with less spill weight.
Andrew Trick18c57a82010-11-30 23:18:47 +0000265 for (SmallVectorImpl<unsigned>::iterator PhysRegI = PhysRegSpillCands.begin(),
266 PhysRegE = PhysRegSpillCands.end(); PhysRegI != PhysRegE; ++PhysRegI) {
Andrew Trickf4baeaf2010-11-10 19:18:47 +0000267
Andrew Trick18c57a82010-11-30 23:18:47 +0000268 if (!spillInterferences(VirtReg, *PhysRegI, SplitVRegs)) continue;
Andrew Trick13bdbb02010-11-20 02:43:55 +0000269
Jakob Stoklund Olesen2b38c512010-12-07 18:51:27 +0000270 assert(checkPhysRegInterference(VirtReg, *PhysRegI) == 0 &&
271 "Interference after spill.");
Andrew Trickf4baeaf2010-11-10 19:18:47 +0000272 // Tell the caller to allocate to this newly freed physical register.
Andrew Trick18c57a82010-11-30 23:18:47 +0000273 return *PhysRegI;
Andrew Tricke141a492010-11-08 18:02:08 +0000274 }
Jakob Stoklund Olesenbf4e10f2011-05-06 21:58:30 +0000275
Andrew Trick18c57a82010-11-30 23:18:47 +0000276 // No other spill candidates were found, so spill the current VirtReg.
277 DEBUG(dbgs() << "spilling: " << VirtReg << '\n');
Jakob Stoklund Olesenbf4e10f2011-05-06 21:58:30 +0000278 if (!VirtReg.isSpillable())
279 return ~0u;
Jakob Stoklund Olesen47dbf6c2011-03-10 01:51:42 +0000280 LiveRangeEdit LRE(VirtReg, SplitVRegs);
281 spiller().spill(LRE);
Andrew Trick13bdbb02010-11-20 02:43:55 +0000282
Andrew Trickf4baeaf2010-11-10 19:18:47 +0000283 // The live virtual register requesting allocation was spilled, so tell
284 // the caller not to allocate anything during this round.
285 return 0;
Andrew Tricke141a492010-11-08 18:02:08 +0000286}
Andrew Trick14e8d712010-10-22 23:09:15 +0000287
Andrew Trick14e8d712010-10-22 23:09:15 +0000288bool RABasic::runOnMachineFunction(MachineFunction &mf) {
289 DEBUG(dbgs() << "********** BASIC REGISTER ALLOCATION **********\n"
290 << "********** Function: "
291 << ((Value*)mf.getFunction())->getName() << '\n');
292
Andrew Trick18c57a82010-11-30 23:18:47 +0000293 MF = &mf;
Andrew Trick18c57a82010-11-30 23:18:47 +0000294 DEBUG(RMF = &getAnalysis<RenderMachineFunction>());
Andrew Trick8a83d542010-11-11 17:46:29 +0000295
Jakob Stoklund Olesen4680dec2010-12-10 23:49:00 +0000296 RegAllocBase::init(getAnalysis<VirtRegMap>(), getAnalysis<LiveIntervals>());
Jakob Stoklund Olesen84275962011-03-31 23:02:17 +0000297 SpillerInstance.reset(createInlineSpiller(*this, *MF, *VRM));
Andrew Trick13bdbb02010-11-20 02:43:55 +0000298
Andrew Tricke16eecc2010-10-26 18:34:01 +0000299 allocatePhysRegs();
Andrew Trick14e8d712010-10-22 23:09:15 +0000300
Jakob Stoklund Olesen1b19dc12010-12-08 01:06:06 +0000301 addMBBLiveIns(MF);
Andrew Trick316df4b2010-11-20 02:57:05 +0000302
Andrew Trick14e8d712010-10-22 23:09:15 +0000303 // Diagnostic output before rewriting
Andrew Trick18c57a82010-11-30 23:18:47 +0000304 DEBUG(dbgs() << "Post alloc VirtRegMap:\n" << *VRM << "\n");
Andrew Trick14e8d712010-10-22 23:09:15 +0000305
306 // optional HTML output
Andrew Trick18c57a82010-11-30 23:18:47 +0000307 DEBUG(RMF->renderMachineFunction("After basic register allocation.", VRM));
Andrew Trick14e8d712010-10-22 23:09:15 +0000308
Andrew Trick071d1c02010-11-09 21:04:34 +0000309 // FIXME: Verification currently must run before VirtRegRewriter. We should
310 // make the rewriter a separate pass and override verifyAnalysis instead. When
311 // that happens, verification naturally falls under VerifyMachineCode.
312#ifndef NDEBUG
Jakob Stoklund Olesenaf249642010-12-17 23:16:35 +0000313 if (VerifyEnabled) {
Andrew Trick071d1c02010-11-09 21:04:34 +0000314 // Verify accuracy of LiveIntervals. The standard machine code verifier
315 // ensures that each LiveIntervals covers all uses of the virtual reg.
316
Andrew Trick18c57a82010-11-30 23:18:47 +0000317 // FIXME: MachineVerifier is badly broken when using the standard
318 // spiller. Always use -spiller=inline with -verify-regalloc. Even with the
319 // inline spiller, some tests fail to verify because the coalescer does not
320 // always generate verifiable code.
Jakob Stoklund Olesen89cab932010-12-18 00:06:56 +0000321 MF->verify(this, "In RABasic::verify");
Andrew Trick13bdbb02010-11-20 02:43:55 +0000322
Andrew Trick071d1c02010-11-09 21:04:34 +0000323 // Verify that LiveIntervals are partitioned into unions and disjoint within
324 // the unions.
325 verify();
326 }
327#endif // !NDEBUG
Andrew Trick13bdbb02010-11-20 02:43:55 +0000328
Andrew Trick14e8d712010-10-22 23:09:15 +0000329 // Run rewriter
Jakob Stoklund Olesenba05c012011-02-18 22:03:18 +0000330 VRM->rewrite(LIS->getSlotIndexes());
Andrew Tricke16eecc2010-10-26 18:34:01 +0000331
Jakob Stoklund Olesencfafc542011-04-05 21:40:37 +0000332 // Write out new DBG_VALUE instructions.
333 getAnalysis<LiveDebugVariables>().emitDebugValues(VRM);
334
Andrew Tricke16eecc2010-10-26 18:34:01 +0000335 // The pass output is in VirtRegMap. Release all the transient data.
336 releaseMemory();
Andrew Trick13bdbb02010-11-20 02:43:55 +0000337
Andrew Trick14e8d712010-10-22 23:09:15 +0000338 return true;
339}
340
Andrew Trick13bdbb02010-11-20 02:43:55 +0000341FunctionPass* llvm::createBasicRegisterAllocator()
Andrew Trick14e8d712010-10-22 23:09:15 +0000342{
343 return new RABasic();
344}