blob: 4ec6ad7e0c66dccfb303601453cf6034d293b945 [file] [log] [blame]
Evan Cheng37f25d92008-08-28 23:39:26 +00001//===- ARMInstrFormats.td - ARM Instruction Formats --*- tablegen -*---------=//
Bob Wilson01135592010-03-23 17:23:59 +00002//
Evan Cheng37f25d92008-08-28 23:39:26 +00003// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bob Wilson01135592010-03-23 17:23:59 +00007//
Evan Cheng37f25d92008-08-28 23:39:26 +00008//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11//
12// ARM Instruction Format Definitions.
13//
14
15// Format specifies the encoding used by the instruction. This is part of the
16// ad-hoc solution used to emit machine instruction encodings by our machine
17// code emitter.
Bob Wilson89ef7b72010-03-17 21:13:43 +000018class Format<bits<6> val> {
19 bits<6> Value = val;
Evan Cheng37f25d92008-08-28 23:39:26 +000020}
21
Evan Chengffa6d962008-11-13 23:36:57 +000022def Pseudo : Format<0>;
23def MulFrm : Format<1>;
24def BrFrm : Format<2>;
25def BrMiscFrm : Format<3>;
Evan Cheng37f25d92008-08-28 23:39:26 +000026
Evan Chengffa6d962008-11-13 23:36:57 +000027def DPFrm : Format<4>;
28def DPSoRegFrm : Format<5>;
Evan Cheng37f25d92008-08-28 23:39:26 +000029
Evan Chengffa6d962008-11-13 23:36:57 +000030def LdFrm : Format<6>;
31def StFrm : Format<7>;
32def LdMiscFrm : Format<8>;
33def StMiscFrm : Format<9>;
34def LdStMulFrm : Format<10>;
Evan Cheng37f25d92008-08-28 23:39:26 +000035
Johnny Chen81f04d52010-03-19 17:39:00 +000036def LdStExFrm : Format<11>;
Jim Grosbach5278eb82009-12-11 01:42:04 +000037
Johnny Chen81f04d52010-03-19 17:39:00 +000038def ArithMiscFrm : Format<12>;
Bob Wilson9a1c1892010-08-11 00:01:18 +000039def SatFrm : Format<13>;
40def ExtFrm : Format<14>;
Evan Chengcd8e66a2008-11-11 21:48:44 +000041
Bob Wilson9a1c1892010-08-11 00:01:18 +000042def VFPUnaryFrm : Format<15>;
43def VFPBinaryFrm : Format<16>;
44def VFPConv1Frm : Format<17>;
45def VFPConv2Frm : Format<18>;
46def VFPConv3Frm : Format<19>;
47def VFPConv4Frm : Format<20>;
48def VFPConv5Frm : Format<21>;
49def VFPLdStFrm : Format<22>;
50def VFPLdStMulFrm : Format<23>;
51def VFPMiscFrm : Format<24>;
Evan Chengcd8e66a2008-11-11 21:48:44 +000052
Bob Wilson9a1c1892010-08-11 00:01:18 +000053def ThumbFrm : Format<25>;
54def MiscFrm : Format<26>;
Evan Cheng37f25d92008-08-28 23:39:26 +000055
Bob Wilson9a1c1892010-08-11 00:01:18 +000056def NGetLnFrm : Format<27>;
57def NSetLnFrm : Format<28>;
58def NDupFrm : Format<29>;
59def NLdStFrm : Format<30>;
60def N1RegModImmFrm: Format<31>;
61def N2RegFrm : Format<32>;
62def NVCVTFrm : Format<33>;
63def NVDupLnFrm : Format<34>;
64def N2RegVShLFrm : Format<35>;
65def N2RegVShRFrm : Format<36>;
66def N3RegFrm : Format<37>;
67def N3RegVShFrm : Format<38>;
68def NVExtFrm : Format<39>;
69def NVMulSLFrm : Format<40>;
70def NVTBLFrm : Format<41>;
Johnny Chencaa608e2010-03-20 00:17:00 +000071
Evan Cheng34a0fa32009-07-08 01:46:35 +000072// Misc flags.
73
Evan Chengedda31c2008-11-05 18:35:52 +000074// the instruction has a Rn register operand.
Evan Cheng34a0fa32009-07-08 01:46:35 +000075// UnaryDP - Indicates this is a unary data processing instruction, i.e.
76// it doesn't have a Rn operand.
77class UnaryDP { bit isUnaryDataProc = 1; }
78
79// Xform16Bit - Indicates this Thumb2 instruction may be transformed into
80// a 16-bit Thumb instruction if certain conditions are met.
81class Xform16Bit { bit canXformTo16Bit = 1; }
Evan Cheng37f25d92008-08-28 23:39:26 +000082
Evan Cheng37f25d92008-08-28 23:39:26 +000083//===----------------------------------------------------------------------===//
Bob Wilson50622ce2010-03-18 23:57:57 +000084// ARM Instruction flags. These need to match ARMBaseInstrInfo.h.
Evan Cheng055b0312009-06-29 07:51:04 +000085//
86
87// Addressing mode.
Jim Grosbachd86609f2010-10-05 18:14:55 +000088class AddrMode<bits<5> val> {
89 bits<5> Value = val;
Evan Cheng055b0312009-06-29 07:51:04 +000090}
Bill Wendlingda2ae632010-08-31 07:50:46 +000091def AddrModeNone : AddrMode<0>;
92def AddrMode1 : AddrMode<1>;
93def AddrMode2 : AddrMode<2>;
94def AddrMode3 : AddrMode<3>;
95def AddrMode4 : AddrMode<4>;
96def AddrMode5 : AddrMode<5>;
97def AddrMode6 : AddrMode<6>;
98def AddrModeT1_1 : AddrMode<7>;
99def AddrModeT1_2 : AddrMode<8>;
100def AddrModeT1_4 : AddrMode<9>;
101def AddrModeT1_s : AddrMode<10>;
102def AddrModeT2_i12 : AddrMode<11>;
103def AddrModeT2_i8 : AddrMode<12>;
104def AddrModeT2_so : AddrMode<13>;
105def AddrModeT2_pc : AddrMode<14>;
Bob Wilson8b024a52009-07-01 23:16:05 +0000106def AddrModeT2_i8s4 : AddrMode<15>;
Jim Grosbach3e556122010-10-26 22:37:02 +0000107def AddrMode_i12 : AddrMode<16>;
Evan Cheng055b0312009-06-29 07:51:04 +0000108
109// Instruction size.
110class SizeFlagVal<bits<3> val> {
111 bits<3> Value = val;
112}
113def SizeInvalid : SizeFlagVal<0>; // Unset.
114def SizeSpecial : SizeFlagVal<1>; // Pseudo or special.
115def Size8Bytes : SizeFlagVal<2>;
116def Size4Bytes : SizeFlagVal<3>;
117def Size2Bytes : SizeFlagVal<4>;
118
119// Load / store index mode.
120class IndexMode<bits<2> val> {
121 bits<2> Value = val;
122}
123def IndexModeNone : IndexMode<0>;
124def IndexModePre : IndexMode<1>;
125def IndexModePost : IndexMode<2>;
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000126def IndexModeUpd : IndexMode<3>;
Evan Cheng055b0312009-06-29 07:51:04 +0000127
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000128// Instruction execution domain.
129class Domain<bits<2> val> {
130 bits<2> Value = val;
131}
132def GenericDomain : Domain<0>;
133def VFPDomain : Domain<1>; // Instructions in VFP domain only
134def NeonDomain : Domain<2>; // Instructions in Neon domain only
135def VFPNeonDomain : Domain<3>; // Instructions in both VFP & Neon domains
136
Evan Cheng055b0312009-06-29 07:51:04 +0000137//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000138
Evan Cheng446c4282009-07-11 06:43:01 +0000139// ARM special operands.
140//
141
Daniel Dunbar8462b302010-08-11 06:36:53 +0000142def CondCodeOperand : AsmOperandClass {
143 let Name = "CondCode";
144 let SuperClasses = [];
145}
146
Evan Cheng446c4282009-07-11 06:43:01 +0000147// ARM Predicate operand. Default to 14 = always (AL). Second part is CC
148// register whose default is 0 (no register).
149def pred : PredicateOperand<OtherVT, (ops i32imm, CCR),
150 (ops (i32 14), (i32 zero_reg))> {
151 let PrintMethod = "printPredicateOperand";
Daniel Dunbar8462b302010-08-11 06:36:53 +0000152 let ParserMatchClass = CondCodeOperand;
Evan Cheng446c4282009-07-11 06:43:01 +0000153}
154
155// Conditional code result for instructions whose 's' bit is set, e.g. subs.
156def cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 zero_reg))> {
Jim Grosbach08bd5492010-10-12 23:00:24 +0000157 string EncoderMethod = "getCCOutOpValue";
Evan Cheng446c4282009-07-11 06:43:01 +0000158 let PrintMethod = "printSBitModifierOperand";
159}
160
161// Same as cc_out except it defaults to setting CPSR.
162def s_cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 CPSR))> {
Jim Grosbach08bd5492010-10-12 23:00:24 +0000163 string EncoderMethod = "getCCOutOpValue";
Evan Cheng446c4282009-07-11 06:43:01 +0000164 let PrintMethod = "printSBitModifierOperand";
165}
166
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000167// ARM special operands for disassembly only.
168//
Jim Grosbachb3af5de2010-10-13 21:00:04 +0000169def setend_op : Operand<i32> {
170 let PrintMethod = "printSetendOperand";
171}
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000172
173def cps_opt : Operand<i32> {
174 let PrintMethod = "printCPSOptionOperand";
175}
176
177def msr_mask : Operand<i32> {
178 let PrintMethod = "printMSRMaskOperand";
179}
180
181// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
182// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
183def neg_zero : Operand<i32> {
184 let PrintMethod = "printNegZeroOperand";
185}
186
Evan Cheng446c4282009-07-11 06:43:01 +0000187//===----------------------------------------------------------------------===//
188
Evan Cheng37f25d92008-08-28 23:39:26 +0000189// ARM Instruction templates.
190//
191
Johnny Chend68e1192009-12-15 17:24:14 +0000192class InstTemplate<AddrMode am, SizeFlagVal sz, IndexMode im,
193 Format f, Domain d, string cstr, InstrItinClass itin>
Evan Cheng37f25d92008-08-28 23:39:26 +0000194 : Instruction {
195 let Namespace = "ARM";
196
Evan Cheng37f25d92008-08-28 23:39:26 +0000197 AddrMode AM = am;
Evan Cheng37f25d92008-08-28 23:39:26 +0000198 SizeFlagVal SZ = sz;
Evan Cheng37f25d92008-08-28 23:39:26 +0000199 IndexMode IM = im;
200 bits<2> IndexModeBits = IM.Value;
Evan Cheng37f25d92008-08-28 23:39:26 +0000201 Format F = f;
Bob Wilson89ef7b72010-03-17 21:13:43 +0000202 bits<6> Form = F.Value;
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000203 Domain D = d;
Evan Chengedda31c2008-11-05 18:35:52 +0000204 bit isUnaryDataProc = 0;
Evan Cheng34a0fa32009-07-08 01:46:35 +0000205 bit canXformTo16Bit = 0;
Chris Lattner150d20e2010-10-31 19:22:57 +0000206
207 // If this is a pseudo instruction, mark it isCodeGenOnly.
208 let isCodeGenOnly = !eq(!cast<string>(f), "Pseudo");
Bob Wilson01135592010-03-23 17:23:59 +0000209
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000210 // The layout of TSFlags should be kept in sync with ARMBaseInstrInfo.h.
Jim Grosbachd86609f2010-10-05 18:14:55 +0000211 let TSFlags{4-0} = AM.Value;
212 let TSFlags{7-5} = SZ.Value;
213 let TSFlags{9-8} = IndexModeBits;
214 let TSFlags{15-10} = Form;
215 let TSFlags{16} = isUnaryDataProc;
216 let TSFlags{17} = canXformTo16Bit;
217 let TSFlags{19-18} = D.Value;
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000218
Evan Cheng37f25d92008-08-28 23:39:26 +0000219 let Constraints = cstr;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000220 let Itinerary = itin;
Evan Cheng37f25d92008-08-28 23:39:26 +0000221}
222
Johnny Chend68e1192009-12-15 17:24:14 +0000223class Encoding {
224 field bits<32> Inst;
225}
226
227class InstARM<AddrMode am, SizeFlagVal sz, IndexMode im,
228 Format f, Domain d, string cstr, InstrItinClass itin>
229 : InstTemplate<am, sz, im, f, d, cstr, itin>, Encoding;
230
231// This Encoding-less class is used by Thumb1 to specify the encoding bits later
232// on by adding flavors to specific instructions.
233class InstThumb<AddrMode am, SizeFlagVal sz, IndexMode im,
234 Format f, Domain d, string cstr, InstrItinClass itin>
235 : InstTemplate<am, sz, im, f, d, cstr, itin>;
236
Bob Wilson01135592010-03-23 17:23:59 +0000237class PseudoInst<dag oops, dag iops, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000238 string asm, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +0000239 : InstARM<AddrModeNone, SizeSpecial, IndexModeNone, Pseudo, GenericDomain,
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000240 "", itin> {
Evan Cheng37f25d92008-08-28 23:39:26 +0000241 let OutOperandList = oops;
242 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000243 let AsmString = asm;
Evan Cheng37f25d92008-08-28 23:39:26 +0000244 let Pattern = pattern;
245}
246
247// Almost all ARM instructions are predicable.
Evan Chengd87293c2008-11-06 08:47:38 +0000248class I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000249 IndexMode im, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000250 string opc, string asm, string cstr,
Evan Cheng37f25d92008-08-28 23:39:26 +0000251 list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000252 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach62547262010-10-11 18:51:51 +0000253 bits<4> p;
254 let Inst{31-28} = p;
Evan Cheng37f25d92008-08-28 23:39:26 +0000255 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000256 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000257 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng37f25d92008-08-28 23:39:26 +0000258 let Pattern = pattern;
259 list<Predicate> Predicates = [IsARM];
260}
Bill Wendlingda2ae632010-08-31 07:50:46 +0000261
Jim Grosbachf6b28622009-12-14 18:31:20 +0000262// A few are not predicable
263class InoP<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000264 IndexMode im, Format f, InstrItinClass itin,
265 string opc, string asm, string cstr,
266 list<dag> pattern>
Jim Grosbachf6b28622009-12-14 18:31:20 +0000267 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
268 let OutOperandList = oops;
269 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000270 let AsmString = !strconcat(opc, asm);
Jim Grosbachf6b28622009-12-14 18:31:20 +0000271 let Pattern = pattern;
272 let isPredicable = 0;
273 list<Predicate> Predicates = [IsARM];
274}
Evan Cheng37f25d92008-08-28 23:39:26 +0000275
Bill Wendling4822bce2010-08-30 01:47:35 +0000276// Same as I except it can optionally modify CPSR. Note it's modeled as an input
277// operand since by default it's a zero register. It will become an implicit def
278// once it's "flipped".
Evan Chengd87293c2008-11-06 08:47:38 +0000279class sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000280 IndexMode im, Format f, InstrItinClass itin,
281 string opc, string asm, string cstr,
Evan Cheng37f25d92008-08-28 23:39:26 +0000282 list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000283 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach62547262010-10-11 18:51:51 +0000284 bits<4> p; // Predicate operand
Jim Grosbach08bd5492010-10-12 23:00:24 +0000285 bits<1> s; // condition-code set flag ('1' if the insn should set the flags)
Jim Grosbach62547262010-10-11 18:51:51 +0000286 let Inst{31-28} = p;
Jim Grosbach08bd5492010-10-12 23:00:24 +0000287 let Inst{20} = s;
Jim Grosbach62547262010-10-11 18:51:51 +0000288
Evan Cheng37f25d92008-08-28 23:39:26 +0000289 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000290 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Bob Wilsoncfbece52010-10-15 03:23:44 +0000291 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng37f25d92008-08-28 23:39:26 +0000292 let Pattern = pattern;
293 list<Predicate> Predicates = [IsARM];
294}
295
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000296// Special cases
Evan Chengd87293c2008-11-06 08:47:38 +0000297class XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000298 IndexMode im, Format f, InstrItinClass itin,
299 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000300 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000301 let OutOperandList = oops;
302 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000303 let AsmString = asm;
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000304 let Pattern = pattern;
305 list<Predicate> Predicates = [IsARM];
306}
307
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000308class AI<dag oops, dag iops, Format f, InstrItinClass itin,
309 string opc, string asm, list<dag> pattern>
310 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
311 opc, asm, "", pattern>;
312class AsI<dag oops, dag iops, Format f, InstrItinClass itin,
313 string opc, string asm, list<dag> pattern>
314 : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
315 opc, asm, "", pattern>;
316class AXI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng37f25d92008-08-28 23:39:26 +0000317 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000318 : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng97f48c32008-11-06 22:15:19 +0000319 asm, "", pattern>;
Jim Grosbachf6b28622009-12-14 18:31:20 +0000320class AInoP<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +0000321 string opc, string asm, list<dag> pattern>
Jim Grosbachf6b28622009-12-14 18:31:20 +0000322 : InoP<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Bob Wilson01135592010-03-23 17:23:59 +0000323 opc, asm, "", pattern>;
Evan Cheng3aac7882008-09-01 08:25:56 +0000324
325// Ctrl flow instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000326class ABI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
327 string opc, string asm, list<dag> pattern>
328 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin,
329 opc, asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000330 let Inst{27-24} = opcod;
Evan Cheng3aac7882008-09-01 08:25:56 +0000331}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000332class ABXI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
333 string asm, list<dag> pattern>
334 : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin,
335 asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000336 let Inst{27-24} = opcod;
Evan Cheng3aac7882008-09-01 08:25:56 +0000337}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000338class ABXIx2<dag oops, dag iops, InstrItinClass itin,
339 string asm, list<dag> pattern>
Xerxes Ranby99ccffe2010-07-22 17:28:34 +0000340 : XI<oops, iops, AddrModeNone, Size8Bytes, IndexModeNone, Pseudo, itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000341 asm, "", pattern>;
Evan Cheng3aac7882008-09-01 08:25:56 +0000342
343// BR_JT instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000344class JTI<dag oops, dag iops, InstrItinClass itin,
345 string asm, list<dag> pattern>
346 : XI<oops, iops, AddrModeNone, SizeSpecial, IndexModeNone, BrMiscFrm, itin,
Evan Cheng4df60f52008-11-07 09:06:08 +0000347 asm, "", pattern>;
Evan Cheng0d14fc82008-09-01 01:51:14 +0000348
Jim Grosbach5278eb82009-12-11 01:42:04 +0000349// Atomic load/store instructions
Jim Grosbach5278eb82009-12-11 01:42:04 +0000350class AIldrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
351 string opc, string asm, list<dag> pattern>
352 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin,
353 opc, asm, "", pattern> {
Jim Grosbach86875a22010-10-29 19:58:57 +0000354 bits<4> Rt;
355 bits<4> Rn;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000356 let Inst{27-23} = 0b00011;
357 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000358 let Inst{20} = 1;
Jim Grosbach86875a22010-10-29 19:58:57 +0000359 let Inst{19-16} = Rn;
360 let Inst{15-12} = Rt;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000361 let Inst{11-0} = 0b111110011111;
362}
363class AIstrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
364 string opc, string asm, list<dag> pattern>
365 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin,
366 opc, asm, "", pattern> {
Jim Grosbach86875a22010-10-29 19:58:57 +0000367 bits<4> Rd;
368 bits<4> Rt;
369 bits<4> Rn;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000370 let Inst{27-23} = 0b00011;
371 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000372 let Inst{20} = 0;
Jim Grosbach86875a22010-10-29 19:58:57 +0000373 let Inst{19-16} = Rn;
374 let Inst{15-12} = Rd;
Johnny Chen0291d7e2009-12-11 19:37:26 +0000375 let Inst{11-4} = 0b11111001;
Jim Grosbach86875a22010-10-29 19:58:57 +0000376 let Inst{3-0} = Rt;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000377}
Jim Grosbachf32ecc62010-10-29 20:21:36 +0000378class AIswp<bit b, dag oops, dag iops, string opc, list<dag> pattern>
379 : AI<oops, iops, MiscFrm, NoItinerary, opc, "\t$Rt, $Rt2, [$Rn]", pattern> {
380 bits<4> Rt;
381 bits<4> Rt2;
382 bits<4> Rn;
383 let Inst{27-23} = 0b00010;
384 let Inst{22} = b;
385 let Inst{21-20} = 0b00;
386 let Inst{19-16} = Rn;
387 let Inst{15-12} = Rt;
388 let Inst{11-4} = 0b00001001;
389 let Inst{3-0} = Rt2;
390}
Jim Grosbach5278eb82009-12-11 01:42:04 +0000391
Evan Cheng0d14fc82008-09-01 01:51:14 +0000392// addrmode1 instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000393class AI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
394 string opc, string asm, list<dag> pattern>
395 : I<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
396 opc, asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000397 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000398 let Inst{27-26} = 0b00;
Evan Cheng612b79e2008-08-29 07:40:52 +0000399}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000400class AsI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
401 string opc, string asm, list<dag> pattern>
402 : sI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
403 opc, asm, "", pattern> {
404 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000405 let Inst{27-26} = 0b00;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000406}
407class AXI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng37f25d92008-08-28 23:39:26 +0000408 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000409 : XI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng612b79e2008-08-29 07:40:52 +0000410 asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000411 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000412 let Inst{27-26} = 0b00;
Evan Cheng612b79e2008-08-29 07:40:52 +0000413}
Bob Wilson01135592010-03-23 17:23:59 +0000414class AI1x2<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000415 string opc, string asm, list<dag> pattern>
416 : I<oops, iops, AddrMode1, Size8Bytes, IndexModeNone, f, itin,
417 opc, asm, "", pattern>;
Evan Cheng17222df2008-08-31 19:02:21 +0000418
Evan Cheng0d14fc82008-09-01 01:51:14 +0000419
420// addrmode2 loads and stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000421class AI2<dag oops, dag iops, Format f, InstrItinClass itin,
422 string opc, string asm, list<dag> pattern>
423 : I<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
424 opc, asm, "", pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +0000425 let Inst{27-26} = 0b01;
Evan Cheng17222df2008-08-31 19:02:21 +0000426}
Evan Cheng93912732008-09-01 01:27:33 +0000427
428// loads
Jim Grosbach3e556122010-10-26 22:37:02 +0000429
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000430// LDR/LDRB/STR/STRB
431class AIldst1<bits<3> op, bit opc22, bit isLd, dag oops, dag iops, AddrMode am,
432 Format f, InstrItinClass itin, string opc, string asm,
433 list<dag> pattern>
Jim Grosbach3e556122010-10-26 22:37:02 +0000434 : I<oops, iops, am, Size4Bytes, IndexModeNone, f, itin, opc, asm,
435 "", pattern> {
436 let Inst{27-25} = op;
437 let Inst{24} = 1; // 24 == P
438 // 23 == U
439 let Inst{22} = opc22;
440 let Inst{21} = 0; // 21 == W
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000441 let Inst{20} = isLd;
Jim Grosbach3e556122010-10-26 22:37:02 +0000442}
443// LDRH/LDRSB/LDRSH/LDRD
444class AIldr2<bits<4> op, bit opc22, bit opc20, dag oops, dag iops, AddrMode am,
445 Format f, InstrItinClass itin, string opc, string asm,
446 list<dag> pattern>
447 : I<oops, iops, am, Size4Bytes, IndexModeNone, f, itin, opc, asm,
448 "", pattern> {
449 let Inst{27-25} = 0b000;
450 let Inst{24} = 1; // 24 == P
451 // 23 == U
452 let Inst{22} = opc22;
453 let Inst{21} = 0; // 21 == W
454 let Inst{20} = opc20;
455
456 let Inst{7-4} = op;
457}
458
459
460
461
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000462class AI2ldw<dag oops, dag iops, Format f, InstrItinClass itin,
463 string opc, string asm, list<dag> pattern>
464 : I<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
465 opc, asm, "", pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000466 let Inst{20} = 1; // L bit
Evan Cheng17222df2008-08-31 19:02:21 +0000467 let Inst{21} = 0; // W bit
468 let Inst{22} = 0; // B bit
469 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000470 let Inst{27-26} = 0b01;
Evan Cheng17222df2008-08-31 19:02:21 +0000471}
Bob Wilson01135592010-03-23 17:23:59 +0000472class AXI2ldw<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000473 string asm, list<dag> pattern>
474 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000475 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000476 let Inst{20} = 1; // L bit
477 let Inst{21} = 0; // W bit
478 let Inst{22} = 0; // B bit
479 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000480 let Inst{27-26} = 0b01;
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000481}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000482class AI2ldb<dag oops, dag iops, Format f, InstrItinClass itin,
483 string opc, string asm, list<dag> pattern>
484 : I<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
485 opc, asm, "", pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000486 let Inst{20} = 1; // L bit
Evan Cheng17222df2008-08-31 19:02:21 +0000487 let Inst{21} = 0; // W bit
488 let Inst{22} = 1; // B bit
489 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000490 let Inst{27-26} = 0b01;
Evan Cheng17222df2008-08-31 19:02:21 +0000491}
Bob Wilson01135592010-03-23 17:23:59 +0000492class AXI2ldb<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000493 string asm, list<dag> pattern>
494 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000495 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000496 let Inst{20} = 1; // L bit
497 let Inst{21} = 0; // W bit
498 let Inst{22} = 1; // B bit
499 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000500 let Inst{27-26} = 0b01;
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000501}
Evan Cheng17222df2008-08-31 19:02:21 +0000502
Evan Cheng93912732008-09-01 01:27:33 +0000503// stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000504class AI2stw<dag oops, dag iops, Format f, InstrItinClass itin,
505 string opc, string asm, list<dag> pattern>
506 : I<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
507 opc, asm, "", pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000508 let Inst{20} = 0; // L bit
Evan Cheng93912732008-09-01 01:27:33 +0000509 let Inst{21} = 0; // W bit
510 let Inst{22} = 0; // B bit
511 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000512 let Inst{27-26} = 0b01;
Evan Cheng93912732008-09-01 01:27:33 +0000513}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000514class AXI2stw<dag oops, dag iops, Format f, InstrItinClass itin,
515 string asm, list<dag> pattern>
516 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000517 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000518 let Inst{20} = 0; // L bit
519 let Inst{21} = 0; // W bit
520 let Inst{22} = 0; // B bit
521 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000522 let Inst{27-26} = 0b01;
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000523}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000524class AI2stb<dag oops, dag iops, Format f, InstrItinClass itin,
525 string opc, string asm, list<dag> pattern>
526 : I<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
527 opc, asm, "", pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000528 let Inst{20} = 0; // L bit
Evan Cheng93912732008-09-01 01:27:33 +0000529 let Inst{21} = 0; // W bit
530 let Inst{22} = 1; // B bit
531 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000532 let Inst{27-26} = 0b01;
Evan Cheng93912732008-09-01 01:27:33 +0000533}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000534class AXI2stb<dag oops, dag iops, Format f, InstrItinClass itin,
535 string asm, list<dag> pattern>
536 : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000537 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000538 let Inst{20} = 0; // L bit
539 let Inst{21} = 0; // W bit
540 let Inst{22} = 1; // B bit
541 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000542 let Inst{27-26} = 0b01;
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000543}
Evan Cheng93912732008-09-01 01:27:33 +0000544
Evan Cheng840917b2008-09-01 07:00:14 +0000545// Pre-indexed loads
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000546class AI2ldwpr<dag oops, dag iops, Format f, InstrItinClass itin,
547 string opc, string asm, string cstr, list<dag> pattern>
548 : I<oops, iops, AddrMode2, Size4Bytes, IndexModePre, f, itin,
549 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000550 let Inst{20} = 1; // L bit
Evan Cheng93912732008-09-01 01:27:33 +0000551 let Inst{21} = 1; // W bit
552 let Inst{22} = 0; // B bit
553 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000554 let Inst{27-26} = 0b01;
Evan Cheng93912732008-09-01 01:27:33 +0000555}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000556class AI2ldbpr<dag oops, dag iops, Format f, InstrItinClass itin,
557 string opc, string asm, string cstr, list<dag> pattern>
558 : I<oops, iops, AddrMode2, Size4Bytes, IndexModePre, f, itin,
559 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000560 let Inst{20} = 1; // L bit
Evan Cheng93912732008-09-01 01:27:33 +0000561 let Inst{21} = 1; // W bit
562 let Inst{22} = 1; // B bit
563 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000564 let Inst{27-26} = 0b01;
Evan Cheng93912732008-09-01 01:27:33 +0000565}
566
Evan Cheng840917b2008-09-01 07:00:14 +0000567// Pre-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000568class AI2stwpr<dag oops, dag iops, Format f, InstrItinClass itin,
569 string opc, string asm, string cstr, list<dag> pattern>
570 : I<oops, iops, AddrMode2, Size4Bytes, IndexModePre, f, itin,
571 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000572 let Inst{20} = 0; // L bit
Evan Cheng93912732008-09-01 01:27:33 +0000573 let Inst{21} = 1; // W bit
574 let Inst{22} = 0; // B bit
575 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000576 let Inst{27-26} = 0b01;
Evan Cheng93912732008-09-01 01:27:33 +0000577}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000578class AI2stbpr<dag oops, dag iops, Format f, InstrItinClass itin,
579 string opc, string asm, string cstr, list<dag> pattern>
580 : I<oops, iops, AddrMode2, Size4Bytes, IndexModePre, f, itin,
581 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000582 let Inst{20} = 0; // L bit
Evan Cheng93912732008-09-01 01:27:33 +0000583 let Inst{21} = 1; // W bit
584 let Inst{22} = 1; // B bit
585 let Inst{24} = 1; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000586 let Inst{27-26} = 0b01;
Evan Cheng93912732008-09-01 01:27:33 +0000587}
588
Evan Cheng840917b2008-09-01 07:00:14 +0000589// Post-indexed loads
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000590class AI2ldwpo<dag oops, dag iops, Format f, InstrItinClass itin,
591 string opc, string asm, string cstr, list<dag> pattern>
592 : I<oops, iops, AddrMode2, Size4Bytes, IndexModePost, f, itin,
593 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000594 let Inst{20} = 1; // L bit
Evan Cheng93912732008-09-01 01:27:33 +0000595 let Inst{21} = 0; // W bit
596 let Inst{22} = 0; // B bit
597 let Inst{24} = 0; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000598 let Inst{27-26} = 0b01;
Evan Cheng93912732008-09-01 01:27:33 +0000599}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000600class AI2ldbpo<dag oops, dag iops, Format f, InstrItinClass itin,
601 string opc, string asm, string cstr, list<dag> pattern>
602 : I<oops, iops, AddrMode2, Size4Bytes, IndexModePost, f, itin,
603 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000604 let Inst{20} = 1; // L bit
Evan Cheng93912732008-09-01 01:27:33 +0000605 let Inst{21} = 0; // W bit
606 let Inst{22} = 1; // B bit
607 let Inst{24} = 0; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000608 let Inst{27-26} = 0b01;
Evan Cheng93912732008-09-01 01:27:33 +0000609}
610
Evan Cheng840917b2008-09-01 07:00:14 +0000611// Post-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000612class AI2stwpo<dag oops, dag iops, Format f, InstrItinClass itin,
613 string opc, string asm, string cstr, list<dag> pattern>
614 : I<oops, iops, AddrMode2, Size4Bytes, IndexModePost, f, itin,
615 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000616 let Inst{20} = 0; // L bit
Evan Cheng93912732008-09-01 01:27:33 +0000617 let Inst{21} = 0; // W bit
618 let Inst{22} = 0; // B bit
619 let Inst{24} = 0; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000620 let Inst{27-26} = 0b01;
Evan Cheng93912732008-09-01 01:27:33 +0000621}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000622class AI2stbpo<dag oops, dag iops, Format f, InstrItinClass itin,
623 string opc, string asm, string cstr, list<dag> pattern>
624 : I<oops, iops, AddrMode2, Size4Bytes, IndexModePost, f, itin,
625 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000626 let Inst{20} = 0; // L bit
Evan Cheng93912732008-09-01 01:27:33 +0000627 let Inst{21} = 0; // W bit
628 let Inst{22} = 1; // B bit
629 let Inst{24} = 0; // P bit
Bill Wendlingda2ae632010-08-31 07:50:46 +0000630 let Inst{27-26} = 0b01;
Evan Cheng93912732008-09-01 01:27:33 +0000631}
632
Evan Cheng0d14fc82008-09-01 01:51:14 +0000633// addrmode3 instructions
Bob Wilson01135592010-03-23 17:23:59 +0000634class AI3<dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000635 string opc, string asm, list<dag> pattern>
636 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
637 opc, asm, "", pattern>;
638class AXI3<dag oops, dag iops, Format f, InstrItinClass itin,
639 string asm, list<dag> pattern>
640 : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
641 asm, "", pattern>;
Evan Cheng0d14fc82008-09-01 01:51:14 +0000642
Evan Cheng840917b2008-09-01 07:00:14 +0000643// loads
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000644class AI3ldh<dag oops, dag iops, Format f, InstrItinClass itin,
645 string opc, string asm, list<dag> pattern>
646 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
647 opc, asm, "", pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000648 let Inst{4} = 1;
649 let Inst{5} = 1; // H bit
650 let Inst{6} = 0; // S bit
651 let Inst{7} = 1;
652 let Inst{20} = 1; // L bit
653 let Inst{21} = 0; // W bit
654 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000655 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000656}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000657class AXI3ldh<dag oops, dag iops, Format f, InstrItinClass itin,
658 string asm, list<dag> pattern>
659 : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000660 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000661 let Inst{4} = 1;
662 let Inst{5} = 1; // H bit
663 let Inst{6} = 0; // S bit
664 let Inst{7} = 1;
665 let Inst{20} = 1; // L bit
666 let Inst{21} = 0; // W bit
667 let Inst{24} = 1; // P bit
668}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000669class AI3ldsh<dag oops, dag iops, Format f, InstrItinClass itin,
670 string opc, string asm, list<dag> pattern>
671 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
672 opc, asm, "", pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000673 let Inst{4} = 1;
674 let Inst{5} = 1; // H bit
675 let Inst{6} = 1; // S bit
676 let Inst{7} = 1;
677 let Inst{20} = 1; // L bit
678 let Inst{21} = 0; // W bit
679 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000680 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000681}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000682class AXI3ldsh<dag oops, dag iops, Format f, InstrItinClass itin,
683 string asm, list<dag> pattern>
684 : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000685 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000686 let Inst{4} = 1;
687 let Inst{5} = 1; // H bit
688 let Inst{6} = 1; // S bit
689 let Inst{7} = 1;
690 let Inst{20} = 1; // L bit
691 let Inst{21} = 0; // W bit
692 let Inst{24} = 1; // P bit
693}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000694class AI3ldsb<dag oops, dag iops, Format f, InstrItinClass itin,
695 string opc, string asm, list<dag> pattern>
696 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
697 opc, asm, "", pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000698 let Inst{4} = 1;
699 let Inst{5} = 0; // H bit
700 let Inst{6} = 1; // S bit
701 let Inst{7} = 1;
702 let Inst{20} = 1; // L bit
703 let Inst{21} = 0; // W bit
704 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000705 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000706}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000707class AXI3ldsb<dag oops, dag iops, Format f, InstrItinClass itin,
708 string asm, list<dag> pattern>
709 : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000710 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000711 let Inst{4} = 1;
712 let Inst{5} = 0; // H bit
713 let Inst{6} = 1; // S bit
714 let Inst{7} = 1;
715 let Inst{20} = 1; // L bit
716 let Inst{21} = 0; // W bit
717 let Inst{24} = 1; // P bit
718}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000719class AI3ldd<dag oops, dag iops, Format f, InstrItinClass itin,
720 string opc, string asm, list<dag> pattern>
721 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
722 opc, asm, "", pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000723 let Inst{4} = 1;
724 let Inst{5} = 0; // H bit
725 let Inst{6} = 1; // S bit
726 let Inst{7} = 1;
727 let Inst{20} = 0; // L bit
728 let Inst{21} = 0; // W bit
729 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000730 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000731}
732
733// stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000734class AI3sth<dag oops, dag iops, Format f, InstrItinClass itin,
735 string opc, string asm, list<dag> pattern>
736 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
737 opc, asm, "", pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000738 let Inst{4} = 1;
739 let Inst{5} = 1; // H bit
740 let Inst{6} = 0; // S bit
741 let Inst{7} = 1;
742 let Inst{20} = 0; // L bit
743 let Inst{21} = 0; // W bit
744 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000745 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000746}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000747class AXI3sth<dag oops, dag iops, Format f, InstrItinClass itin,
748 string asm, list<dag> pattern>
749 : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000750 asm, "", pattern> {
Evan Cheng5d2c1cf2008-09-01 07:34:13 +0000751 let Inst{4} = 1;
752 let Inst{5} = 1; // H bit
753 let Inst{6} = 0; // S bit
754 let Inst{7} = 1;
755 let Inst{20} = 0; // L bit
756 let Inst{21} = 0; // W bit
757 let Inst{24} = 1; // P bit
758}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000759class AI3std<dag oops, dag iops, Format f, InstrItinClass itin,
760 string opc, string asm, list<dag> pattern>
761 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
762 opc, asm, "", pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000763 let Inst{4} = 1;
764 let Inst{5} = 1; // H bit
765 let Inst{6} = 1; // S bit
766 let Inst{7} = 1;
767 let Inst{20} = 0; // L bit
768 let Inst{21} = 0; // W bit
769 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000770 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000771}
772
773// Pre-indexed loads
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000774class AI3ldhpr<dag oops, dag iops, Format f, InstrItinClass itin,
775 string opc, string asm, string cstr, list<dag> pattern>
776 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
777 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000778 let Inst{4} = 1;
779 let Inst{5} = 1; // H bit
780 let Inst{6} = 0; // S bit
781 let Inst{7} = 1;
782 let Inst{20} = 1; // L bit
783 let Inst{21} = 1; // W bit
784 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000785 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000786}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000787class AI3ldshpr<dag oops, dag iops, Format f, InstrItinClass itin,
788 string opc, string asm, string cstr, list<dag> pattern>
789 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
790 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000791 let Inst{4} = 1;
792 let Inst{5} = 1; // H bit
793 let Inst{6} = 1; // S bit
794 let Inst{7} = 1;
795 let Inst{20} = 1; // L bit
796 let Inst{21} = 1; // W bit
797 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000798 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000799}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000800class AI3ldsbpr<dag oops, dag iops, Format f, InstrItinClass itin,
801 string opc, string asm, string cstr, list<dag> pattern>
802 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
803 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000804 let Inst{4} = 1;
805 let Inst{5} = 0; // H bit
806 let Inst{6} = 1; // S bit
807 let Inst{7} = 1;
808 let Inst{20} = 1; // L bit
809 let Inst{21} = 1; // W bit
810 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000811 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000812}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000813class AI3lddpr<dag oops, dag iops, Format f, InstrItinClass itin,
814 string opc, string asm, string cstr, list<dag> pattern>
815 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
816 opc, asm, cstr, pattern> {
817 let Inst{4} = 1;
818 let Inst{5} = 0; // H bit
819 let Inst{6} = 1; // S bit
820 let Inst{7} = 1;
821 let Inst{20} = 0; // L bit
822 let Inst{21} = 1; // W bit
823 let Inst{24} = 1; // P bit
824 let Inst{27-25} = 0b000;
825}
826
Evan Cheng840917b2008-09-01 07:00:14 +0000827
828// Pre-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000829class AI3sthpr<dag oops, dag iops, Format f, InstrItinClass itin,
830 string opc, string asm, string cstr, list<dag> pattern>
831 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
832 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000833 let Inst{4} = 1;
834 let Inst{5} = 1; // H bit
835 let Inst{6} = 0; // S bit
836 let Inst{7} = 1;
837 let Inst{20} = 0; // L bit
838 let Inst{21} = 1; // W bit
839 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000840 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000841}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000842class AI3stdpr<dag oops, dag iops, Format f, InstrItinClass itin,
843 string opc, string asm, string cstr, list<dag> pattern>
844 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
845 opc, asm, cstr, pattern> {
846 let Inst{4} = 1;
847 let Inst{5} = 1; // H bit
848 let Inst{6} = 1; // S bit
849 let Inst{7} = 1;
850 let Inst{20} = 0; // L bit
851 let Inst{21} = 1; // W bit
852 let Inst{24} = 1; // P bit
853 let Inst{27-25} = 0b000;
854}
Evan Cheng840917b2008-09-01 07:00:14 +0000855
856// Post-indexed loads
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000857class AI3ldhpo<dag oops, dag iops, Format f, InstrItinClass itin,
858 string opc, string asm, string cstr, list<dag> pattern>
859 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
860 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000861 let Inst{4} = 1;
862 let Inst{5} = 1; // H bit
863 let Inst{6} = 0; // S bit
864 let Inst{7} = 1;
865 let Inst{20} = 1; // L bit
Johnny Chenadb561d2010-02-18 03:27:42 +0000866 let Inst{21} = 0; // W bit
Evan Cheng840917b2008-09-01 07:00:14 +0000867 let Inst{24} = 0; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000868 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000869}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000870class AI3ldshpo<dag oops, dag iops, Format f, InstrItinClass itin,
871 string opc, string asm, string cstr, list<dag> pattern>
872 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
873 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000874 let Inst{4} = 1;
875 let Inst{5} = 1; // H bit
876 let Inst{6} = 1; // S bit
877 let Inst{7} = 1;
878 let Inst{20} = 1; // L bit
Johnny Chenadb561d2010-02-18 03:27:42 +0000879 let Inst{21} = 0; // W bit
Evan Cheng840917b2008-09-01 07:00:14 +0000880 let Inst{24} = 0; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000881 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000882}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000883class AI3ldsbpo<dag oops, dag iops, Format f, InstrItinClass itin,
884 string opc, string asm, string cstr, list<dag> pattern>
885 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
886 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000887 let Inst{4} = 1;
888 let Inst{5} = 0; // H bit
889 let Inst{6} = 1; // S bit
890 let Inst{7} = 1;
891 let Inst{20} = 1; // L bit
Johnny Chenadb561d2010-02-18 03:27:42 +0000892 let Inst{21} = 0; // W bit
Evan Cheng840917b2008-09-01 07:00:14 +0000893 let Inst{24} = 0; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000894 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000895}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000896class AI3lddpo<dag oops, dag iops, Format f, InstrItinClass itin,
897 string opc, string asm, string cstr, list<dag> pattern>
898 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
899 opc, asm, cstr, pattern> {
900 let Inst{4} = 1;
901 let Inst{5} = 0; // H bit
902 let Inst{6} = 1; // S bit
903 let Inst{7} = 1;
904 let Inst{20} = 0; // L bit
905 let Inst{21} = 0; // W bit
906 let Inst{24} = 0; // P bit
907 let Inst{27-25} = 0b000;
908}
Evan Cheng840917b2008-09-01 07:00:14 +0000909
910// Post-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000911class AI3sthpo<dag oops, dag iops, Format f, InstrItinClass itin,
912 string opc, string asm, string cstr, list<dag> pattern>
913 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
914 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000915 let Inst{4} = 1;
916 let Inst{5} = 1; // H bit
917 let Inst{6} = 0; // S bit
918 let Inst{7} = 1;
919 let Inst{20} = 0; // L bit
Johnny Chenad4df4c2010-03-01 19:22:00 +0000920 let Inst{21} = 0; // W bit
Evan Cheng840917b2008-09-01 07:00:14 +0000921 let Inst{24} = 0; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000922 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000923}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000924class AI3stdpo<dag oops, dag iops, Format f, InstrItinClass itin,
925 string opc, string asm, string cstr, list<dag> pattern>
926 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
927 opc, asm, cstr, pattern> {
928 let Inst{4} = 1;
929 let Inst{5} = 1; // H bit
930 let Inst{6} = 1; // S bit
931 let Inst{7} = 1;
932 let Inst{20} = 0; // L bit
933 let Inst{21} = 0; // W bit
934 let Inst{24} = 0; // P bit
935 let Inst{27-25} = 0b000;
936}
Evan Cheng840917b2008-09-01 07:00:14 +0000937
Evan Cheng0d14fc82008-09-01 01:51:14 +0000938// addrmode4 instructions
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000939class AXI4ld<dag oops, dag iops, IndexMode im, Format f, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000940 string asm, string cstr, list<dag> pattern>
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000941 : XI<oops, iops, AddrMode4, Size4Bytes, im, f, itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000942 asm, cstr, pattern> {
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000943 bits<16> dsts;
Evan Cheng3c2ee492008-09-01 07:48:18 +0000944 let Inst{20} = 1; // L bit
945 let Inst{22} = 0; // S bit
Jim Grosbach26421962008-10-14 20:36:24 +0000946 let Inst{27-25} = 0b100;
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000947 let Inst{15-0} = dsts;
Evan Cheng3c2ee492008-09-01 07:48:18 +0000948}
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000949class AXI4st<dag oops, dag iops, IndexMode im, Format f, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000950 string asm, string cstr, list<dag> pattern>
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000951 : XI<oops, iops, AddrMode4, Size4Bytes, im, f, itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000952 asm, cstr, pattern> {
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000953 bits<16> srcs;
Evan Cheng3c2ee492008-09-01 07:48:18 +0000954 let Inst{20} = 0; // L bit
955 let Inst{22} = 0; // S bit
Jim Grosbach26421962008-10-14 20:36:24 +0000956 let Inst{27-25} = 0b100;
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000957 let Inst{15-0} = srcs;
Evan Cheng3c2ee492008-09-01 07:48:18 +0000958}
Evan Cheng37f25d92008-08-28 23:39:26 +0000959
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000960// Unsigned multiply, multiply-accumulate instructions.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000961class AMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
962 string opc, string asm, list<dag> pattern>
963 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
964 opc, asm, "", pattern> {
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000965 let Inst{7-4} = 0b1001;
Evan Chengfbc9d412008-11-06 01:21:28 +0000966 let Inst{20} = 0; // S bit
Evan Chengd87293c2008-11-06 08:47:38 +0000967 let Inst{27-21} = opcod;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000968}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000969class AsMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
970 string opc, string asm, list<dag> pattern>
971 : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
972 opc, asm, "", pattern> {
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000973 let Inst{7-4} = 0b1001;
Evan Chengd87293c2008-11-06 08:47:38 +0000974 let Inst{27-21} = opcod;
Evan Chengfbc9d412008-11-06 01:21:28 +0000975}
976
977// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000978class AMul2I<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
979 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000980 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
981 opc, asm, "", pattern> {
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000982 bits<4> Rd;
983 bits<4> Rn;
984 bits<4> Rm;
985 let Inst{7-4} = opc7_4;
Evan Chengfbc9d412008-11-06 01:21:28 +0000986 let Inst{20} = 1;
Evan Chengd87293c2008-11-06 08:47:38 +0000987 let Inst{27-21} = opcod;
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000988 let Inst{19-16} = Rd;
989 let Inst{11-8} = Rm;
990 let Inst{3-0} = Rn;
991}
992// MSW multiple w/ Ra operand
993class AMul2Ia<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
994 InstrItinClass itin, string opc, string asm, list<dag> pattern>
995 : AMul2I<opcod, opc7_4, oops, iops, itin, opc, asm, pattern> {
996 bits<4> Ra;
997 let Inst{15-12} = Ra;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000998}
Evan Cheng37f25d92008-08-28 23:39:26 +0000999
Evan Chengeb4f52e2008-11-06 03:35:07 +00001000// SMUL<x><y> / SMULW<y> / SMLA<x><y> / SMLAW<x><y>
Jim Grosbach3870b752010-10-22 18:35:16 +00001001class AMulxyIbase<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
Jim Grosbach929a7052010-10-22 17:42:06 +00001002 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001003 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
1004 opc, asm, "", pattern> {
Jim Grosbach3870b752010-10-22 18:35:16 +00001005 bits<4> Rn;
1006 bits<4> Rm;
Evan Chengeb4f52e2008-11-06 03:35:07 +00001007 let Inst{4} = 0;
1008 let Inst{7} = 1;
1009 let Inst{20} = 0;
Evan Chengd87293c2008-11-06 08:47:38 +00001010 let Inst{27-21} = opcod;
Jim Grosbach929a7052010-10-22 17:42:06 +00001011 let Inst{6-5} = bit6_5;
Jim Grosbach3870b752010-10-22 18:35:16 +00001012 let Inst{11-8} = Rm;
1013 let Inst{3-0} = Rn;
1014}
1015class AMulxyI<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
1016 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1017 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
1018 bits<4> Rd;
1019 let Inst{19-16} = Rd;
1020}
1021
1022// AMulxyI with Ra operand
1023class AMulxyIa<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
1024 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1025 : AMulxyI<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
1026 bits<4> Ra;
1027 let Inst{15-12} = Ra;
1028}
1029// SMLAL*
1030class AMulxyI64<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
1031 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1032 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
1033 bits<4> RdLo;
1034 bits<4> RdHi;
1035 let Inst{19-16} = RdHi;
1036 let Inst{15-12} = RdLo;
Evan Chengeb4f52e2008-11-06 03:35:07 +00001037}
1038
Evan Cheng97f48c32008-11-06 22:15:19 +00001039// Extend instructions.
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001040class AExtI<bits<8> opcod, dag oops, dag iops, InstrItinClass itin,
1041 string opc, string asm, list<dag> pattern>
1042 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ExtFrm, itin,
1043 opc, asm, "", pattern> {
Jim Grosbachb35ad412010-10-13 19:56:10 +00001044 // All AExtI instructions have Rd and Rm register operands.
1045 bits<4> Rd;
1046 bits<4> Rm;
1047 let Inst{15-12} = Rd;
1048 let Inst{3-0} = Rm;
Evan Cheng97f48c32008-11-06 22:15:19 +00001049 let Inst{7-4} = 0b0111;
Jim Grosbachb35ad412010-10-13 19:56:10 +00001050 let Inst{9-8} = 0b00;
Evan Cheng97f48c32008-11-06 22:15:19 +00001051 let Inst{27-20} = opcod;
1052}
1053
Evan Cheng8b59db32008-11-07 01:41:35 +00001054// Misc Arithmetic instructions.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00001055class AMiscA1I<bits<8> opcod, bits<4> opc7_4, dag oops, dag iops,
1056 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001057 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin,
1058 opc, asm, "", pattern> {
Jim Grosbachf8da5f52010-10-22 22:12:16 +00001059 bits<4> Rd;
1060 bits<4> Rm;
Evan Cheng8b59db32008-11-07 01:41:35 +00001061 let Inst{27-20} = opcod;
Jim Grosbachf8da5f52010-10-22 22:12:16 +00001062 let Inst{19-16} = 0b1111;
1063 let Inst{15-12} = Rd;
1064 let Inst{11-8} = 0b1111;
1065 let Inst{7-4} = opc7_4;
1066 let Inst{3-0} = Rm;
1067}
1068
1069// PKH instructions
1070class APKHI<bits<8> opcod, bit tb, dag oops, dag iops, InstrItinClass itin,
1071 string opc, string asm, list<dag> pattern>
1072 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin,
1073 opc, asm, "", pattern> {
1074 bits<4> Rd;
1075 bits<4> Rn;
1076 bits<4> Rm;
1077 bits<8> sh;
1078 let Inst{27-20} = opcod;
1079 let Inst{19-16} = Rn;
1080 let Inst{15-12} = Rd;
1081 let Inst{11-7} = sh{7-3};
1082 let Inst{6} = tb;
1083 let Inst{5-4} = 0b01;
1084 let Inst{3-0} = Rm;
Evan Cheng8b59db32008-11-07 01:41:35 +00001085}
1086
Evan Cheng37f25d92008-08-28 23:39:26 +00001087//===----------------------------------------------------------------------===//
1088
1089// ARMPat - Same as Pat<>, but requires that the compiler be in ARM mode.
1090class ARMPat<dag pattern, dag result> : Pat<pattern, result> {
1091 list<Predicate> Predicates = [IsARM];
1092}
1093class ARMV5TEPat<dag pattern, dag result> : Pat<pattern, result> {
1094 list<Predicate> Predicates = [IsARM, HasV5TE];
1095}
1096class ARMV6Pat<dag pattern, dag result> : Pat<pattern, result> {
1097 list<Predicate> Predicates = [IsARM, HasV6];
1098}
Evan Cheng13096642008-08-29 06:41:12 +00001099
1100//===----------------------------------------------------------------------===//
1101//
1102// Thumb Instruction Format Definitions.
1103//
1104
Evan Cheng13096642008-08-29 06:41:12 +00001105// TI - Thumb instruction.
1106
Evan Cheng446c4282009-07-11 06:43:01 +00001107class ThumbI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001108 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001109 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +00001110 let OutOperandList = oops;
1111 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001112 let AsmString = asm;
Evan Cheng13096642008-08-29 06:41:12 +00001113 let Pattern = pattern;
1114 list<Predicate> Predicates = [IsThumb];
1115}
1116
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001117class TI<dag oops, dag iops, InstrItinClass itin, string asm, list<dag> pattern>
1118 : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>;
Evan Cheng13096642008-08-29 06:41:12 +00001119
Evan Cheng35d6c412009-08-04 23:47:55 +00001120// Two-address instructions
Bob Wilson01135592010-03-23 17:23:59 +00001121class TIt<dag oops, dag iops, InstrItinClass itin, string asm,
1122 list<dag> pattern>
1123 : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "$lhs = $dst",
1124 pattern>;
Evan Cheng35d6c412009-08-04 23:47:55 +00001125
Johnny Chend68e1192009-12-15 17:24:14 +00001126// tBL, tBX 32-bit instructions
1127class TIx2<bits<5> opcod1, bits<2> opcod2, bit opcod3,
Bob Wilson01135592010-03-23 17:23:59 +00001128 dag oops, dag iops, InstrItinClass itin, string asm,
1129 list<dag> pattern>
1130 : ThumbI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>,
1131 Encoding {
Johnny Chend68e1192009-12-15 17:24:14 +00001132 let Inst{31-27} = opcod1;
1133 let Inst{15-14} = opcod2;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001134 let Inst{12} = opcod3;
Johnny Chend68e1192009-12-15 17:24:14 +00001135}
Evan Cheng13096642008-08-29 06:41:12 +00001136
1137// BR_JT instructions
Bob Wilson01135592010-03-23 17:23:59 +00001138class TJTI<dag oops, dag iops, InstrItinClass itin, string asm,
1139 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001140 : ThumbI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Cheng13096642008-08-29 06:41:12 +00001141
Evan Cheng09c39fc2009-06-23 19:38:13 +00001142// Thumb1 only
Evan Cheng446c4282009-07-11 06:43:01 +00001143class Thumb1I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001144 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001145 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +00001146 let OutOperandList = oops;
1147 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001148 let AsmString = asm;
Evan Cheng09c39fc2009-06-23 19:38:13 +00001149 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +00001150 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng09c39fc2009-06-23 19:38:13 +00001151}
1152
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001153class T1I<dag oops, dag iops, InstrItinClass itin,
1154 string asm, list<dag> pattern>
1155 : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>;
1156class T1Ix2<dag oops, dag iops, InstrItinClass itin,
1157 string asm, list<dag> pattern>
1158 : Thumb1I<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>;
1159class T1JTI<dag oops, dag iops, InstrItinClass itin,
1160 string asm, list<dag> pattern>
Johnny Chenbbc71b22009-12-16 02:32:54 +00001161 : Thumb1I<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Cheng09c39fc2009-06-23 19:38:13 +00001162
1163// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001164class T1It<dag oops, dag iops, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001165 string asm, string cstr, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +00001166 : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001167 asm, cstr, pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001168
1169// Thumb1 instruction that can either be predicated or set CPSR.
1170class Thumb1sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001171 InstrItinClass itin,
Evan Cheng446c4282009-07-11 06:43:01 +00001172 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001173 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Chris Lattnerb7d52262010-03-18 21:06:54 +00001174 let OutOperandList = !con(oops, (outs s_cc_out:$s));
1175 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001176 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng446c4282009-07-11 06:43:01 +00001177 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +00001178 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng446c4282009-07-11 06:43:01 +00001179}
1180
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001181class T1sI<dag oops, dag iops, InstrItinClass itin,
1182 string opc, string asm, list<dag> pattern>
1183 : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001184
1185// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001186class T1sIt<dag oops, dag iops, InstrItinClass itin,
1187 string opc, string asm, list<dag> pattern>
1188 : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +00001189 "$lhs = $dst", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001190
1191// Thumb1 instruction that can be predicated.
1192class Thumb1pI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001193 InstrItinClass itin,
Evan Cheng446c4282009-07-11 06:43:01 +00001194 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001195 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +00001196 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001197 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001198 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng446c4282009-07-11 06:43:01 +00001199 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +00001200 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng446c4282009-07-11 06:43:01 +00001201}
1202
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001203class T1pI<dag oops, dag iops, InstrItinClass itin,
1204 string opc, string asm, list<dag> pattern>
1205 : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001206
1207// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001208class T1pIt<dag oops, dag iops, InstrItinClass itin,
1209 string opc, string asm, list<dag> pattern>
1210 : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +00001211 "$lhs = $dst", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +00001212
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001213class T1pI1<dag oops, dag iops, InstrItinClass itin,
1214 string opc, string asm, list<dag> pattern>
1215 : Thumb1pI<oops, iops, AddrModeT1_1, Size2Bytes, itin, opc, asm, "", pattern>;
1216class T1pI2<dag oops, dag iops, InstrItinClass itin,
1217 string opc, string asm, list<dag> pattern>
1218 : Thumb1pI<oops, iops, AddrModeT1_2, Size2Bytes, itin, opc, asm, "", pattern>;
1219class T1pI4<dag oops, dag iops, InstrItinClass itin,
1220 string opc, string asm, list<dag> pattern>
1221 : Thumb1pI<oops, iops, AddrModeT1_4, Size2Bytes, itin, opc, asm, "", pattern>;
Bob Wilson01135592010-03-23 17:23:59 +00001222class T1pIs<dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001223 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1224 : Thumb1pI<oops, iops, AddrModeT1_s, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng09c39fc2009-06-23 19:38:13 +00001225
Johnny Chenbbc71b22009-12-16 02:32:54 +00001226class Encoding16 : Encoding {
1227 let Inst{31-16} = 0x0000;
1228}
1229
Johnny Chend68e1192009-12-15 17:24:14 +00001230// A6.2 16-bit Thumb instruction encoding
Johnny Chenbbc71b22009-12-16 02:32:54 +00001231class T1Encoding<bits<6> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001232 let Inst{15-10} = opcode;
1233}
1234
1235// A6.2.1 Shift (immediate), add, subtract, move, and compare encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001236class T1General<bits<5> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001237 let Inst{15-14} = 0b00;
1238 let Inst{13-9} = opcode;
1239}
1240
1241// A6.2.2 Data-processing encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001242class T1DataProcessing<bits<4> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001243 let Inst{15-10} = 0b010000;
1244 let Inst{9-6} = opcode;
1245}
1246
1247// A6.2.3 Special data instructions and branch and exchange encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001248class T1Special<bits<4> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001249 let Inst{15-10} = 0b010001;
1250 let Inst{9-6} = opcode;
1251}
1252
1253// A6.2.4 Load/store single data item encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001254class T1LoadStore<bits<4> opA, bits<3> opB> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001255 let Inst{15-12} = opA;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001256 let Inst{11-9} = opB;
Johnny Chend68e1192009-12-15 17:24:14 +00001257}
Bill Wendlingda2ae632010-08-31 07:50:46 +00001258class T1LdSt<bits<3> opB> : T1LoadStore<0b0101, opB>;
Johnny Chend68e1192009-12-15 17:24:14 +00001259class T1LdSt4Imm<bits<3> opB> : T1LoadStore<0b0110, opB>; // Immediate, 4 bytes
1260class T1LdSt1Imm<bits<3> opB> : T1LoadStore<0b0111, opB>; // Immediate, 1 byte
1261class T1LdSt2Imm<bits<3> opB> : T1LoadStore<0b1000, opB>; // Immediate, 2 bytes
Bill Wendlingda2ae632010-08-31 07:50:46 +00001262class T1LdStSP<bits<3> opB> : T1LoadStore<0b1001, opB>; // SP relative
Johnny Chend68e1192009-12-15 17:24:14 +00001263
1264// A6.2.5 Miscellaneous 16-bit instructions encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +00001265class T1Misc<bits<7> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +00001266 let Inst{15-12} = 0b1011;
1267 let Inst{11-5} = opcode;
1268}
1269
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001270// Thumb2I - Thumb2 instruction. Almost all Thumb2 instructions are predicable.
1271class Thumb2I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001272 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001273 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001274 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001275 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001276 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001277 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001278 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +00001279 list<Predicate> Predicates = [IsThumb2];
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001280}
1281
Bill Wendlingda2ae632010-08-31 07:50:46 +00001282// Same as Thumb2I except it can optionally modify CPSR. Note it's modeled as an
1283// input operand since by default it's a zero register. It will become an
1284// implicit def once it's "flipped".
Jim Grosbach3a378662010-10-13 23:12:26 +00001285//
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001286// FIXME: This uses unified syntax so {s} comes before {p}. We should make it
1287// more consistent.
1288class Thumb2sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001289 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001290 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001291 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001292 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001293 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Chris Lattner78caacc2010-10-06 00:05:18 +00001294 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001295 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +00001296 list<Predicate> Predicates = [IsThumb2];
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001297}
1298
1299// Special cases
1300class Thumb2XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001301 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001302 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001303 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001304 let OutOperandList = oops;
1305 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001306 let AsmString = asm;
Evan Chengf49810c2009-06-23 17:48:47 +00001307 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +00001308 list<Predicate> Predicates = [IsThumb2];
Evan Chengf49810c2009-06-23 17:48:47 +00001309}
1310
Jim Grosbachd1228742009-12-01 18:10:36 +00001311class ThumbXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +00001312 InstrItinClass itin,
1313 string asm, string cstr, list<dag> pattern>
Jim Grosbachd1228742009-12-01 18:10:36 +00001314 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
1315 let OutOperandList = oops;
1316 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001317 let AsmString = asm;
Jim Grosbachd1228742009-12-01 18:10:36 +00001318 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +00001319 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Jim Grosbachd1228742009-12-01 18:10:36 +00001320}
1321
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001322class T2I<dag oops, dag iops, InstrItinClass itin,
1323 string opc, string asm, list<dag> pattern>
1324 : Thumb2I<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>;
1325class T2Ii12<dag oops, dag iops, InstrItinClass itin,
1326 string opc, string asm, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +00001327 : Thumb2I<oops, iops, AddrModeT2_i12, Size4Bytes, itin, opc, asm, "",pattern>;
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001328class T2Ii8<dag oops, dag iops, InstrItinClass itin,
1329 string opc, string asm, list<dag> pattern>
1330 : Thumb2I<oops, iops, AddrModeT2_i8, Size4Bytes, itin, opc, asm, "", pattern>;
1331class T2Iso<dag oops, dag iops, InstrItinClass itin,
1332 string opc, string asm, list<dag> pattern>
1333 : Thumb2I<oops, iops, AddrModeT2_so, Size4Bytes, itin, opc, asm, "", pattern>;
1334class T2Ipc<dag oops, dag iops, InstrItinClass itin,
1335 string opc, string asm, list<dag> pattern>
1336 : Thumb2I<oops, iops, AddrModeT2_pc, Size4Bytes, itin, opc, asm, "", pattern>;
Johnny Chend68e1192009-12-15 17:24:14 +00001337class T2Ii8s4<bit P, bit W, bit load, dag oops, dag iops, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001338 string opc, string asm, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001339 : Thumb2I<oops, iops, AddrModeT2_i8s4, Size4Bytes, itin, opc, asm, "",
1340 pattern> {
1341 let Inst{31-27} = 0b11101;
1342 let Inst{26-25} = 0b00;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001343 let Inst{24} = P;
1344 let Inst{23} = ?; // The U bit.
1345 let Inst{22} = 1;
1346 let Inst{21} = W;
1347 let Inst{20} = load;
Johnny Chend68e1192009-12-15 17:24:14 +00001348}
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001349
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001350class T2sI<dag oops, dag iops, InstrItinClass itin,
1351 string opc, string asm, list<dag> pattern>
1352 : Thumb2sI<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>;
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001353
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001354class T2XI<dag oops, dag iops, InstrItinClass itin,
1355 string asm, list<dag> pattern>
1356 : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>;
1357class T2JTI<dag oops, dag iops, InstrItinClass itin,
1358 string asm, list<dag> pattern>
1359 : Thumb2XI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Chengf49810c2009-06-23 17:48:47 +00001360
Evan Cheng5adb66a2009-09-28 09:14:39 +00001361class T2Ix2<dag oops, dag iops, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001362 string opc, string asm, list<dag> pattern>
Evan Cheng5adb66a2009-09-28 09:14:39 +00001363 : Thumb2I<oops, iops, AddrModeNone, Size8Bytes, itin, opc, asm, "", pattern>;
1364
Bob Wilson815baeb2010-03-13 01:08:20 +00001365// Two-address instructions
1366class T2XIt<dag oops, dag iops, InstrItinClass itin,
1367 string asm, string cstr, list<dag> pattern>
1368 : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, cstr, pattern>;
Evan Cheng5adb66a2009-09-28 09:14:39 +00001369
Evan Chenge88d5ce2009-07-02 07:28:31 +00001370// T2Iidxldst - Thumb2 indexed load / store instructions.
Johnny Chend68e1192009-12-15 17:24:14 +00001371class T2Iidxldst<bit signed, bits<2> opcod, bit load, bit pre,
1372 dag oops, dag iops,
1373 AddrMode am, IndexMode im, InstrItinClass itin,
Evan Chenge88d5ce2009-07-02 07:28:31 +00001374 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001375 : InstARM<am, Size4Bytes, im, ThumbFrm, GenericDomain, cstr, itin> {
Evan Chenge88d5ce2009-07-02 07:28:31 +00001376 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001377 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001378 let AsmString = !strconcat(opc, "${p}", asm);
Evan Chenge88d5ce2009-07-02 07:28:31 +00001379 let Pattern = pattern;
1380 list<Predicate> Predicates = [IsThumb2];
Johnny Chend68e1192009-12-15 17:24:14 +00001381 let Inst{31-27} = 0b11111;
1382 let Inst{26-25} = 0b00;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001383 let Inst{24} = signed;
1384 let Inst{23} = 0;
Johnny Chend68e1192009-12-15 17:24:14 +00001385 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001386 let Inst{20} = load;
1387 let Inst{11} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +00001388 // (P, W) = (1, 1) Pre-indexed or (0, 1) Post-indexed
Bill Wendlingda2ae632010-08-31 07:50:46 +00001389 let Inst{10} = pre; // The P bit.
1390 let Inst{8} = 1; // The W bit.
Evan Chenge88d5ce2009-07-02 07:28:31 +00001391}
1392
Johnny Chenadc77332010-02-26 22:04:29 +00001393// Helper class for disassembly only
1394// A6.3.16 & A6.3.17
1395// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions.
1396class T2I_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops, dag iops,
1397 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1398 : T2I<oops, iops, itin, opc, asm, pattern> {
1399 let Inst{31-27} = 0b11111;
1400 let Inst{26-24} = 0b011;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001401 let Inst{23} = long;
Johnny Chenadc77332010-02-26 22:04:29 +00001402 let Inst{22-20} = op22_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001403 let Inst{7-4} = op7_4;
Johnny Chenadc77332010-02-26 22:04:29 +00001404}
1405
David Goodwinc9d138f2009-07-27 19:59:26 +00001406// Tv5Pat - Same as Pat<>, but requires V5T Thumb mode.
1407class Tv5Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbach6797f892010-11-01 17:08:58 +00001408 list<Predicate> Predicates = [IsThumb, IsThumb1Only, HasV5T];
David Goodwinc9d138f2009-07-27 19:59:26 +00001409}
1410
1411// T1Pat - Same as Pat<>, but requires that the compiler be in Thumb1 mode.
1412class T1Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbach6797f892010-11-01 17:08:58 +00001413 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
David Goodwinc9d138f2009-07-27 19:59:26 +00001414}
Evan Chenge88d5ce2009-07-02 07:28:31 +00001415
Evan Cheng9cb9e672009-06-27 02:26:13 +00001416// T2Pat - Same as Pat<>, but requires that the compiler be in Thumb2 mode.
1417class T2Pat<dag pattern, dag result> : Pat<pattern, result> {
Evan Chengd770d9e2009-07-02 06:38:40 +00001418 list<Predicate> Predicates = [IsThumb2];
Evan Chengf49810c2009-06-23 17:48:47 +00001419}
1420
Evan Cheng13096642008-08-29 06:41:12 +00001421//===----------------------------------------------------------------------===//
1422
Evan Cheng96581d32008-11-11 02:11:05 +00001423//===----------------------------------------------------------------------===//
1424// ARM VFP Instruction templates.
1425//
1426
David Goodwin3ca524e2009-07-10 17:03:29 +00001427// Almost all VFP instructions are predicable.
1428class VFPI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001429 IndexMode im, Format f, InstrItinClass itin,
1430 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001431 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
Jim Grosbach499e8862010-10-12 21:22:40 +00001432 bits<4> p;
1433 let Inst{31-28} = p;
David Goodwin3ca524e2009-07-10 17:03:29 +00001434 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001435 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001436 let AsmString = !strconcat(opc, "${p}", asm);
David Goodwin3ca524e2009-07-10 17:03:29 +00001437 let Pattern = pattern;
1438 list<Predicate> Predicates = [HasVFP2];
1439}
1440
1441// Special cases
1442class VFPXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001443 IndexMode im, Format f, InstrItinClass itin,
1444 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001445 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
David Goodwin3ca524e2009-07-10 17:03:29 +00001446 let OutOperandList = oops;
1447 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001448 let AsmString = asm;
David Goodwin3ca524e2009-07-10 17:03:29 +00001449 let Pattern = pattern;
1450 list<Predicate> Predicates = [HasVFP2];
1451}
1452
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001453class VFPAI<dag oops, dag iops, Format f, InstrItinClass itin,
1454 string opc, string asm, list<dag> pattern>
1455 : VFPI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
1456 opc, asm, "", pattern>;
David Goodwin3ca524e2009-07-10 17:03:29 +00001457
Evan Chengcd8e66a2008-11-11 21:48:44 +00001458// ARM VFP addrmode5 loads and stores
1459class ADI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001460 InstrItinClass itin,
Evan Chengcd8e66a2008-11-11 21:48:44 +00001461 string opc, string asm, list<dag> pattern>
David Goodwin3ca524e2009-07-10 17:03:29 +00001462 : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone,
Bob Wilson01135592010-03-23 17:23:59 +00001463 VFPLdStFrm, itin, opc, asm, "", pattern> {
Evan Cheng96581d32008-11-11 02:11:05 +00001464 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001465 let Inst{27-24} = opcod1;
1466 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001467 let Inst{11-9} = 0b101;
1468 let Inst{8} = 1; // Double precision
Anton Korobeynikov2e1da9f2009-11-02 00:11:06 +00001469
1470 // 64-bit loads & stores operate on both NEON and VFP pipelines.
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +00001471 let D = VFPNeonDomain;
Evan Cheng96581d32008-11-11 02:11:05 +00001472}
1473
Evan Chengcd8e66a2008-11-11 21:48:44 +00001474class ASI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001475 InstrItinClass itin,
Evan Chengcd8e66a2008-11-11 21:48:44 +00001476 string opc, string asm, list<dag> pattern>
David Goodwin3ca524e2009-07-10 17:03:29 +00001477 : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone,
Bob Wilson01135592010-03-23 17:23:59 +00001478 VFPLdStFrm, itin, opc, asm, "", pattern> {
Evan Cheng96581d32008-11-11 02:11:05 +00001479 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001480 let Inst{27-24} = opcod1;
1481 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001482 let Inst{11-9} = 0b101;
1483 let Inst{8} = 0; // Single precision
Evan Cheng96581d32008-11-11 02:11:05 +00001484}
1485
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001486// VFP Load / store multiple pseudo instructions.
1487class PseudoVFPLdStM<dag oops, dag iops, InstrItinClass itin, string cstr,
1488 list<dag> pattern>
1489 : InstARM<AddrMode4, Size4Bytes, IndexModeNone, Pseudo, VFPNeonDomain,
1490 cstr, itin> {
1491 let OutOperandList = oops;
1492 let InOperandList = !con(iops, (ins pred:$p));
1493 let Pattern = pattern;
1494 list<Predicate> Predicates = [HasVFP2];
1495}
1496
Evan Chengcd8e66a2008-11-11 21:48:44 +00001497// Load / store multiple
Jim Grosbach72db1822010-09-08 00:25:50 +00001498class AXDI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001499 string asm, string cstr, list<dag> pattern>
Jim Grosbach72db1822010-09-08 00:25:50 +00001500 : VFPXI<oops, iops, AddrMode4, Size4Bytes, im,
Bob Wilson01135592010-03-23 17:23:59 +00001501 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001502 // TODO: Mark the instructions with the appropriate subtarget info.
1503 let Inst{27-25} = 0b110;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001504 let Inst{11-9} = 0b101;
1505 let Inst{8} = 1; // Double precision
Anton Korobeynikov2e1da9f2009-11-02 00:11:06 +00001506
1507 // 64-bit loads & stores operate on both NEON and VFP pipelines.
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +00001508 let D = VFPNeonDomain;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001509}
1510
Jim Grosbach72db1822010-09-08 00:25:50 +00001511class AXSI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001512 string asm, string cstr, list<dag> pattern>
Jim Grosbach72db1822010-09-08 00:25:50 +00001513 : VFPXI<oops, iops, AddrMode4, Size4Bytes, im,
Bob Wilson01135592010-03-23 17:23:59 +00001514 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001515 // TODO: Mark the instructions with the appropriate subtarget info.
1516 let Inst{27-25} = 0b110;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001517 let Inst{11-9} = 0b101;
1518 let Inst{8} = 0; // Single precision
Evan Chengcd8e66a2008-11-11 21:48:44 +00001519}
1520
Evan Cheng96581d32008-11-11 02:11:05 +00001521// Double precision, unary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001522class ADuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1523 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1524 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001525 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001526 // Instruction operands.
1527 bits<5> Dd;
1528 bits<5> Dm;
1529
1530 // Encode instruction operands.
1531 let Inst{3-0} = Dm{3-0};
1532 let Inst{5} = Dm{4};
1533 let Inst{15-12} = Dd{3-0};
1534 let Inst{22} = Dd{4};
1535
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001536 let Inst{27-23} = opcod1;
1537 let Inst{21-20} = opcod2;
1538 let Inst{19-16} = opcod3;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001539 let Inst{11-9} = 0b101;
1540 let Inst{8} = 1; // Double precision
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001541 let Inst{7-6} = opcod4;
1542 let Inst{4} = opcod5;
Evan Cheng96581d32008-11-11 02:11:05 +00001543}
1544
1545// Double precision, binary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001546class ADbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson01135592010-03-23 17:23:59 +00001547 dag iops, InstrItinClass itin, string opc, string asm,
1548 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001549 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001550 // Instruction operands.
1551 bits<5> Dd;
1552 bits<5> Dn;
1553 bits<5> Dm;
1554
1555 // Encode instruction operands.
1556 let Inst{3-0} = Dm{3-0};
1557 let Inst{5} = Dm{4};
1558 let Inst{19-16} = Dn{3-0};
1559 let Inst{7} = Dn{4};
1560 let Inst{15-12} = Dd{3-0};
1561 let Inst{22} = Dd{4};
1562
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001563 let Inst{27-23} = opcod1;
1564 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001565 let Inst{11-9} = 0b101;
1566 let Inst{8} = 1; // Double precision
Bill Wendlingda2ae632010-08-31 07:50:46 +00001567 let Inst{6} = op6;
1568 let Inst{4} = op4;
Evan Cheng96581d32008-11-11 02:11:05 +00001569}
1570
Jim Grosbach26767372010-03-24 22:31:46 +00001571// Double precision, binary, VML[AS] (for additional predicate)
1572class ADbI_vmlX<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
1573 dag iops, InstrItinClass itin, string opc, string asm,
1574 list<dag> pattern>
1575 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
1576 let Inst{27-23} = opcod1;
1577 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001578 let Inst{11-9} = 0b101;
1579 let Inst{8} = 1; // Double precision
Bill Wendlingda2ae632010-08-31 07:50:46 +00001580 let Inst{6} = op6;
1581 let Inst{4} = op4;
Jim Grosbach26767372010-03-24 22:31:46 +00001582 list<Predicate> Predicates = [HasVFP2, UseVMLx];
1583}
1584
Evan Cheng96581d32008-11-11 02:11:05 +00001585// Single precision, unary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001586class ASuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1587 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1588 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001589 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001590 // Instruction operands.
1591 bits<5> Sd;
1592 bits<5> Sm;
1593
1594 // Encode instruction operands.
1595 let Inst{3-0} = Sm{4-1};
1596 let Inst{5} = Sm{0};
1597 let Inst{15-12} = Sd{4-1};
1598 let Inst{22} = Sd{0};
1599
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001600 let Inst{27-23} = opcod1;
1601 let Inst{21-20} = opcod2;
1602 let Inst{19-16} = opcod3;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001603 let Inst{11-9} = 0b101;
1604 let Inst{8} = 0; // Single precision
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001605 let Inst{7-6} = opcod4;
1606 let Inst{4} = opcod5;
Evan Cheng96581d32008-11-11 02:11:05 +00001607}
1608
David Goodwin338268c2009-08-10 22:17:39 +00001609// Single precision unary, if no NEON
David Goodwin53e44712009-08-04 20:39:05 +00001610// Same as ASuI except not available if NEON is enabled
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001611class ASuIn<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1612 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1613 string asm, list<dag> pattern>
1614 : ASuI<opcod1, opcod2, opcod3, opcod4, opcod5, oops, iops, itin, opc, asm,
1615 pattern> {
David Goodwin53e44712009-08-04 20:39:05 +00001616 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1617}
1618
Evan Cheng96581d32008-11-11 02:11:05 +00001619// Single precision, binary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001620class ASbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops, dag iops,
1621 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001622 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001623 // Instruction operands.
1624 bits<5> Sd;
1625 bits<5> Sn;
1626 bits<5> Sm;
1627
1628 // Encode instruction operands.
1629 let Inst{3-0} = Sm{4-1};
1630 let Inst{5} = Sm{0};
1631 let Inst{19-16} = Sn{4-1};
1632 let Inst{7} = Sn{0};
1633 let Inst{15-12} = Sd{4-1};
1634 let Inst{22} = Sd{0};
1635
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001636 let Inst{27-23} = opcod1;
1637 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001638 let Inst{11-9} = 0b101;
1639 let Inst{8} = 0; // Single precision
Bill Wendlingda2ae632010-08-31 07:50:46 +00001640 let Inst{6} = op6;
1641 let Inst{4} = op4;
Evan Cheng96581d32008-11-11 02:11:05 +00001642}
1643
David Goodwin338268c2009-08-10 22:17:39 +00001644// Single precision binary, if no NEON
David Goodwin42a83f22009-08-04 17:53:06 +00001645// Same as ASbI except not available if NEON is enabled
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001646class ASbIn<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson01135592010-03-23 17:23:59 +00001647 dag iops, InstrItinClass itin, string opc, string asm,
1648 list<dag> pattern>
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001649 : ASbI<opcod1, opcod2, op6, op4, oops, iops, itin, opc, asm, pattern> {
David Goodwin42a83f22009-08-04 17:53:06 +00001650 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
Bill Wendling69661192010-11-01 06:00:39 +00001651
1652 // Instruction operands.
1653 bits<5> Sd;
1654 bits<5> Sn;
1655 bits<5> Sm;
1656
1657 // Encode instruction operands.
1658 let Inst{3-0} = Sm{4-1};
1659 let Inst{5} = Sm{0};
1660 let Inst{19-16} = Sn{4-1};
1661 let Inst{7} = Sn{0};
1662 let Inst{15-12} = Sd{4-1};
1663 let Inst{22} = Sd{0};
David Goodwin42a83f22009-08-04 17:53:06 +00001664}
1665
Evan Cheng80a11982008-11-12 06:41:41 +00001666// VFP conversion instructions
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001667class AVConv1I<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
1668 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1669 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001670 : VFPAI<oops, iops, VFPConv1Frm, itin, opc, asm, pattern> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001671 let Inst{27-23} = opcod1;
1672 let Inst{21-20} = opcod2;
1673 let Inst{19-16} = opcod3;
1674 let Inst{11-8} = opcod4;
Evan Cheng80a11982008-11-12 06:41:41 +00001675 let Inst{6} = 1;
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001676 let Inst{4} = 0;
Evan Cheng80a11982008-11-12 06:41:41 +00001677}
1678
Johnny Chen811663f2010-02-11 18:47:03 +00001679// VFP conversion between floating-point and fixed-point
1680class AVConv1XI<bits<5> op1, bits<2> op2, bits<4> op3, bits<4> op4, bit op5,
Bob Wilson01135592010-03-23 17:23:59 +00001681 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1682 list<dag> pattern>
Johnny Chen811663f2010-02-11 18:47:03 +00001683 : AVConv1I<op1, op2, op3, op4, oops, iops, itin, opc, asm, pattern> {
1684 // size (fixed-point number): sx == 0 ? 16 : 32
1685 let Inst{7} = op5; // sx
1686}
1687
David Goodwin338268c2009-08-10 22:17:39 +00001688// VFP conversion instructions, if no NEON
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001689class AVConv1In<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
David Goodwin338268c2009-08-10 22:17:39 +00001690 dag oops, dag iops, InstrItinClass itin,
1691 string opc, string asm, list<dag> pattern>
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001692 : AVConv1I<opcod1, opcod2, opcod3, opcod4, oops, iops, itin, opc, asm,
1693 pattern> {
David Goodwin338268c2009-08-10 22:17:39 +00001694 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1695}
1696
Evan Cheng80a11982008-11-12 06:41:41 +00001697class AVConvXI<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, Format f,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001698 InstrItinClass itin,
1699 string opc, string asm, list<dag> pattern>
1700 : VFPAI<oops, iops, f, itin, opc, asm, pattern> {
Evan Cheng80a11982008-11-12 06:41:41 +00001701 let Inst{27-20} = opcod1;
Evan Cheng78be83d2008-11-11 19:40:26 +00001702 let Inst{11-8} = opcod2;
1703 let Inst{4} = 1;
1704}
1705
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001706class AVConv2I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1707 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1708 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv2Frm, itin, opc, asm, pattern>;
Evan Cheng0a0ab132008-11-11 22:46:12 +00001709
Bob Wilson01135592010-03-23 17:23:59 +00001710class AVConv3I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001711 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1712 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv3Frm, itin, opc, asm, pattern>;
Evan Cheng80a11982008-11-12 06:41:41 +00001713
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001714class AVConv4I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1715 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1716 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv4Frm, itin, opc, asm, pattern>;
Evan Cheng80a11982008-11-12 06:41:41 +00001717
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001718class AVConv5I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1719 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1720 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv5Frm, itin, opc, asm, pattern>;
Evan Cheng78be83d2008-11-11 19:40:26 +00001721
Evan Cheng96581d32008-11-11 02:11:05 +00001722//===----------------------------------------------------------------------===//
1723
Bob Wilson5bafff32009-06-22 23:27:02 +00001724//===----------------------------------------------------------------------===//
1725// ARM NEON Instruction templates.
1726//
Evan Cheng13096642008-08-29 06:41:12 +00001727
Johnny Chencaa608e2010-03-20 00:17:00 +00001728class NeonI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1729 InstrItinClass itin, string opc, string dt, string asm, string cstr,
1730 list<dag> pattern>
1731 : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> {
Evan Chengf81bf152009-11-23 21:57:23 +00001732 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001733 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001734 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Chengf81bf152009-11-23 21:57:23 +00001735 let Pattern = pattern;
1736 list<Predicate> Predicates = [HasNEON];
1737}
1738
1739// Same as NeonI except it does not have a "data type" specifier.
Johnny Chen927b88f2010-03-23 20:40:44 +00001740class NeonXI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1741 InstrItinClass itin, string opc, string asm, string cstr,
1742 list<dag> pattern>
1743 : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001744 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001745 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001746 let AsmString = !strconcat(opc, "${p}", "\t", asm);
Bob Wilson5bafff32009-06-22 23:27:02 +00001747 let Pattern = pattern;
1748 list<Predicate> Predicates = [HasNEON];
Evan Cheng13096642008-08-29 06:41:12 +00001749}
1750
Bob Wilsonb07c1712009-10-07 21:53:04 +00001751class NLdSt<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1752 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001753 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chencaa608e2010-03-20 00:17:00 +00001754 : NeonI<oops, iops, AddrMode6, IndexModeNone, NLdStFrm, itin, opc, dt, asm,
1755 cstr, pattern> {
Bob Wilson205a5ca2009-07-08 18:11:30 +00001756 let Inst{31-24} = 0b11110100;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001757 let Inst{23} = op23;
Jim Grosbach780d2072009-10-20 00:19:08 +00001758 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001759 let Inst{11-8} = op11_8;
1760 let Inst{7-4} = op7_4;
Bob Wilson205a5ca2009-07-08 18:11:30 +00001761}
1762
Bob Wilson709d5922010-08-25 23:27:42 +00001763class PseudoNLdSt<dag oops, dag iops, InstrItinClass itin, string cstr>
1764 : InstARM<AddrMode6, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr,
1765 itin> {
1766 let OutOperandList = oops;
1767 let InOperandList = !con(iops, (ins pred:$p));
1768 list<Predicate> Predicates = [HasNEON];
1769}
1770
Jim Grosbach7cd27292010-10-06 20:36:55 +00001771class PseudoNeonI<dag oops, dag iops, InstrItinClass itin, string cstr,
1772 list<dag> pattern>
Bob Wilsonbd916c52010-09-13 23:55:10 +00001773 : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr,
1774 itin> {
1775 let OutOperandList = oops;
1776 let InOperandList = !con(iops, (ins pred:$p));
Jim Grosbach7cd27292010-10-06 20:36:55 +00001777 let Pattern = pattern;
Bob Wilsonbd916c52010-09-13 23:55:10 +00001778 list<Predicate> Predicates = [HasNEON];
1779}
1780
Johnny Chen785516a2010-03-23 16:43:47 +00001781class NDataI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001782 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chen785516a2010-03-23 16:43:47 +00001783 : NeonI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, dt, asm, cstr,
1784 pattern> {
Evan Chengf81bf152009-11-23 21:57:23 +00001785 let Inst{31-25} = 0b1111001;
1786}
1787
Johnny Chen927b88f2010-03-23 20:40:44 +00001788class NDataXI<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001789 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chen927b88f2010-03-23 20:40:44 +00001790 : NeonXI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +00001791 cstr, pattern> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001792 let Inst{31-25} = 0b1111001;
1793}
1794
1795// NEON "one register and a modified immediate" format.
1796class N1ModImm<bit op23, bits<3> op21_19, bits<4> op11_8, bit op7, bit op6,
1797 bit op5, bit op4,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001798 dag oops, dag iops, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001799 string opc, string dt, string asm, string cstr,
1800 list<dag> pattern>
Johnny Chena2711742010-03-23 23:09:14 +00001801 : NDataI<oops, iops, N1RegModImmFrm, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001802 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001803 let Inst{21-19} = op21_19;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001804 let Inst{11-8} = op11_8;
1805 let Inst{7} = op7;
1806 let Inst{6} = op6;
1807 let Inst{5} = op5;
1808 let Inst{4} = op4;
Owen Andersona88ea032010-10-26 17:40:54 +00001809
1810 // Instruction operands.
1811 bits<5> Vd;
1812 bits<13> SIMM;
1813
1814 let Inst{15-12} = Vd{3-0};
1815 let Inst{22} = Vd{4};
1816 let Inst{24} = SIMM{7};
1817 let Inst{18-16} = SIMM{6-4};
1818 let Inst{3-0} = SIMM{3-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001819}
1820
1821// NEON 2 vector register format.
1822class N2V<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
1823 bits<5> op11_7, bit op6, bit op4,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001824 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001825 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenc5f413a2010-03-24 00:57:50 +00001826 : NDataI<oops, iops, N2RegFrm, itin, opc, dt, asm, cstr, pattern> {
Evan Chengf81bf152009-11-23 21:57:23 +00001827 let Inst{24-23} = op24_23;
1828 let Inst{21-20} = op21_20;
1829 let Inst{19-18} = op19_18;
1830 let Inst{17-16} = op17_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001831 let Inst{11-7} = op11_7;
1832 let Inst{6} = op6;
1833 let Inst{4} = op4;
Owen Anderson162875a2010-10-25 18:43:52 +00001834
1835 // Instruction operands.
1836 bits<5> Vd;
1837 bits<5> Vm;
1838
1839 let Inst{15-12} = Vd{3-0};
1840 let Inst{22} = Vd{4};
1841 let Inst{3-0} = Vm{3-0};
1842 let Inst{5} = Vm{4};
Evan Chengf81bf152009-11-23 21:57:23 +00001843}
1844
1845// Same as N2V except it doesn't have a datatype suffix.
1846class N2VX<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
Bob Wilson01135592010-03-23 17:23:59 +00001847 bits<5> op11_7, bit op6, bit op4,
1848 dag oops, dag iops, InstrItinClass itin,
1849 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chenc5f413a2010-03-24 00:57:50 +00001850 : NDataXI<oops, iops, N2RegFrm, itin, opc, asm, cstr, pattern> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001851 let Inst{24-23} = op24_23;
1852 let Inst{21-20} = op21_20;
1853 let Inst{19-18} = op19_18;
1854 let Inst{17-16} = op17_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001855 let Inst{11-7} = op11_7;
1856 let Inst{6} = op6;
1857 let Inst{4} = op4;
Owen Anderson162875a2010-10-25 18:43:52 +00001858
1859 // Instruction operands.
1860 bits<5> Vd;
1861 bits<5> Vm;
1862
1863 let Inst{15-12} = Vd{3-0};
1864 let Inst{22} = Vd{4};
1865 let Inst{3-0} = Vm{3-0};
1866 let Inst{5} = Vm{4};
Bob Wilson5bafff32009-06-22 23:27:02 +00001867}
1868
1869// NEON 2 vector register with immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001870class N2VImm<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001871 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001872 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenfa80bec2010-03-25 20:39:04 +00001873 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001874 let Inst{24} = op24;
1875 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001876 let Inst{11-8} = op11_8;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001877 let Inst{7} = op7;
1878 let Inst{6} = op6;
1879 let Inst{4} = op4;
Owen Anderson3557d002010-10-26 20:56:57 +00001880
1881 // Instruction operands.
1882 bits<5> Vd;
1883 bits<5> Vm;
1884 bits<6> SIMM;
1885
1886 let Inst{15-12} = Vd{3-0};
1887 let Inst{22} = Vd{4};
1888 let Inst{3-0} = Vm{3-0};
1889 let Inst{5} = Vm{4};
1890 let Inst{21-16} = SIMM{5-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001891}
1892
Bob Wilson10bc69c2010-03-27 03:56:52 +00001893// NEON 3 vector register format.
1894class N3V<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6, bit op4,
1895 dag oops, dag iops, Format f, InstrItinClass itin,
1896 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenc6e704d2010-03-26 21:26:28 +00001897 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001898 let Inst{24} = op24;
1899 let Inst{23} = op23;
Evan Chengf81bf152009-11-23 21:57:23 +00001900 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001901 let Inst{11-8} = op11_8;
1902 let Inst{6} = op6;
1903 let Inst{4} = op4;
Owen Andersond451f882010-10-21 20:21:49 +00001904
1905 // Instruction operands.
1906 bits<5> Vd;
1907 bits<5> Vn;
1908 bits<5> Vm;
1909
1910 let Inst{15-12} = Vd{3-0};
1911 let Inst{22} = Vd{4};
1912 let Inst{19-16} = Vn{3-0};
1913 let Inst{7} = Vn{4};
1914 let Inst{3-0} = Vm{3-0};
1915 let Inst{5} = Vm{4};
Evan Chengf81bf152009-11-23 21:57:23 +00001916}
1917
Johnny Chen841e8282010-03-23 21:35:03 +00001918// Same as N3V except it doesn't have a data type suffix.
Bob Wilson01135592010-03-23 17:23:59 +00001919class N3VX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6,
1920 bit op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001921 dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001922 string opc, string asm, string cstr, list<dag> pattern>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001923 : NDataXI<oops, iops, f, itin, opc, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001924 let Inst{24} = op24;
1925 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001926 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001927 let Inst{11-8} = op11_8;
1928 let Inst{6} = op6;
1929 let Inst{4} = op4;
Owen Anderson8c71eff2010-10-25 18:28:30 +00001930
1931 // Instruction operands.
1932 bits<5> Vd;
1933 bits<5> Vn;
1934 bits<5> Vm;
1935
1936 let Inst{15-12} = Vd{3-0};
1937 let Inst{22} = Vd{4};
1938 let Inst{19-16} = Vn{3-0};
1939 let Inst{7} = Vn{4};
1940 let Inst{3-0} = Vm{3-0};
1941 let Inst{5} = Vm{4};
Bob Wilson5bafff32009-06-22 23:27:02 +00001942}
1943
1944// NEON VMOVs between scalar and core registers.
1945class NVLaneOp<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001946 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001947 string opc, string dt, string asm, list<dag> pattern>
Evan Cheng0e9996c2010-10-26 02:03:05 +00001948 : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, f, NeonDomain,
Bob Wilson01135592010-03-23 17:23:59 +00001949 "", itin> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001950 let Inst{27-20} = opcod1;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001951 let Inst{11-8} = opcod2;
1952 let Inst{6-5} = opcod3;
1953 let Inst{4} = 1;
Evan Chengf81bf152009-11-23 21:57:23 +00001954
1955 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001956 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001957 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Chengf81bf152009-11-23 21:57:23 +00001958 let Pattern = pattern;
Bob Wilson5bafff32009-06-22 23:27:02 +00001959 list<Predicate> Predicates = [HasNEON];
Owen Andersonf587a9352010-10-27 19:25:54 +00001960
Owen Andersond2fbdb72010-10-27 21:28:09 +00001961 bits<5> V;
1962 bits<4> R;
Owen Andersonf587a9352010-10-27 19:25:54 +00001963 bits<4> p;
Owen Andersond2fbdb72010-10-27 21:28:09 +00001964 bits<4> lane;
Owen Andersonf587a9352010-10-27 19:25:54 +00001965
1966 let Inst{31-28} = p{3-0};
Owen Andersond2fbdb72010-10-27 21:28:09 +00001967 let Inst{7} = V{4};
1968 let Inst{19-16} = V{3-0};
1969 let Inst{15-12} = R{3-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001970}
1971class NVGetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001972 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001973 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001974 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NGetLnFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001975 opc, dt, asm, pattern>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001976class NVSetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001977 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001978 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001979 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NSetLnFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001980 opc, dt, asm, pattern>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001981class NVDup<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001982 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001983 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001984 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NDupFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001985 opc, dt, asm, pattern>;
David Goodwin42a83f22009-08-04 17:53:06 +00001986
Johnny Chene4614f72010-03-25 17:01:27 +00001987// Vector Duplicate Lane (from scalar to all elements)
1988class NVDupLane<bits<4> op19_16, bit op6, dag oops, dag iops,
1989 InstrItinClass itin, string opc, string dt, string asm,
1990 list<dag> pattern>
Johnny Chen2d2898e2010-03-25 21:49:12 +00001991 : NDataI<oops, iops, NVDupLnFrm, itin, opc, dt, asm, "", pattern> {
Johnny Chene4614f72010-03-25 17:01:27 +00001992 let Inst{24-23} = 0b11;
1993 let Inst{21-20} = 0b11;
1994 let Inst{19-16} = op19_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001995 let Inst{11-7} = 0b11000;
1996 let Inst{6} = op6;
1997 let Inst{4} = 0;
Owen Andersonf587a9352010-10-27 19:25:54 +00001998
1999 bits<5> Vd;
2000 bits<5> Vm;
2001 bits<4> lane;
2002
2003 let Inst{22} = Vd{4};
2004 let Inst{15-12} = Vd{3-0};
2005 let Inst{5} = Vm{4};
2006 let Inst{3-0} = Vm{3-0};
Johnny Chene4614f72010-03-25 17:01:27 +00002007}
2008
David Goodwin42a83f22009-08-04 17:53:06 +00002009// NEONFPPat - Same as Pat<>, but requires that the compiler be using NEON
2010// for single-precision FP.
2011class NEONFPPat<dag pattern, dag result> : Pat<pattern, result> {
2012 list<Predicate> Predicates = [HasNEON,UseNEONForFP];
2013}