blob: 0485c4f132e2eee9de62a2a678559e20ac7e879d [file] [log] [blame]
Johnny Chenb68a3ee2010-04-02 22:27:38 +00001//===- ARMDisassembler.cpp - Disassembler for ARM/Thumb ISA -----*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Johnny Chenb68a3ee2010-04-02 22:27:38 +00009
10#define DEBUG_TYPE "arm-disassembler"
11
12#include "ARMDisassembler.h"
Owen Anderson8d7d2e12011-08-09 20:55:18 +000013#include "ARM.h"
14#include "ARMRegisterInfo.h"
15#include "MCTargetDesc/ARMAddressingModes.h"
16#include "MCTargetDesc/ARMBaseInfo.h"
Sean Callanan9899f702010-04-13 21:21:57 +000017#include "llvm/MC/EDInstInfo.h"
Johnny Chenb68a3ee2010-04-02 22:27:38 +000018#include "llvm/MC/MCInst.h"
Owen Anderson8d7d2e12011-08-09 20:55:18 +000019#include "llvm/MC/MCExpr.h"
20#include "llvm/MC/MCContext.h"
Johnny Chenb68a3ee2010-04-02 22:27:38 +000021#include "llvm/Target/TargetRegistry.h"
22#include "llvm/Support/Debug.h"
23#include "llvm/Support/MemoryObject.h"
24#include "llvm/Support/ErrorHandling.h"
25#include "llvm/Support/raw_ostream.h"
26
Owen Anderson83e3f672011-08-17 17:44:15 +000027// Pull DecodeStatus and its enum values into the global namespace.
28typedef llvm::MCDisassembler::DecodeStatus DecodeStatus;
29#define Success llvm::MCDisassembler::Success
30#define Unpredictable llvm::MCDisassembler::SoftFail
31#define Fail llvm::MCDisassembler::Fail
32
33// Helper macro to perform setwise reduction of the current running status
34// and another status, and return if the new status is Fail.
35#define CHECK(S,X) do { \
36 S = (DecodeStatus) ((int)S & (X)); \
37 if (S == Fail) return Fail; \
38 } while(0)
39
Owen Anderson8d7d2e12011-08-09 20:55:18 +000040// Forward declare these because the autogenerated code will reference them.
41// Definitions are further down.
Owen Anderson83e3f672011-08-17 17:44:15 +000042static DecodeStatus DecodeGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000043 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +000044static DecodeStatus DecodeGPRnopcRegisterClass(llvm::MCInst &Inst,
45 unsigned RegNo, uint64_t Address,
46 const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000047static DecodeStatus DecodetGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000048 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000049static DecodeStatus DecodetcGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000050 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000051static DecodeStatus DecoderGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000052 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000053static DecodeStatus DecodeSPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000054 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000055static DecodeStatus DecodeDPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000056 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000057static DecodeStatus DecodeDPR_8RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000058 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +000059static DecodeStatus DecodeDPR_VFP2RegisterClass(llvm::MCInst &Inst,
60 unsigned RegNo,
61 uint64_t Address,
62 const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000063static DecodeStatus DecodeQPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000064 uint64_t Address, const void *Decoder);
Johnny Chen270159f2010-08-12 01:40:54 +000065
Owen Anderson83e3f672011-08-17 17:44:15 +000066static DecodeStatus DecodePredicateOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000067 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000068static DecodeStatus DecodeCCOutOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000069 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000070static DecodeStatus DecodeSOImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000071 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000072static DecodeStatus DecodeBLTargetOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000073 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000074static DecodeStatus DecodeRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000075 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000076static DecodeStatus DecodeSPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000077 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000078static DecodeStatus DecodeDPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000079 uint64_t Address, const void *Decoder);
Johnny Chenb68a3ee2010-04-02 22:27:38 +000080
Owen Anderson83e3f672011-08-17 17:44:15 +000081static DecodeStatus DecodeBitfieldMaskOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000082 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000083static DecodeStatus DecodeCopMemInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000084 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +000085static DecodeStatus DecodeAddrMode2IdxInstruction(llvm::MCInst &Inst,
86 unsigned Insn,
87 uint64_t Address,
88 const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000089static DecodeStatus DecodeSORegMemOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000090 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +000091static DecodeStatus DecodeAddrMode3Instruction(llvm::MCInst &Inst,unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000092 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000093static DecodeStatus DecodeSORegImmOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000094 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +000095static DecodeStatus DecodeSORegRegOperand(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000096 uint64_t Address, const void *Decoder);
97
Owen Anderson83e3f672011-08-17 17:44:15 +000098static DecodeStatus DecodeMemMultipleWritebackInstruction(llvm::MCInst & Inst,
Owen Anderson8d7d2e12011-08-09 20:55:18 +000099 unsigned Insn,
100 uint64_t Adddress,
101 const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000102static DecodeStatus DecodeSMLAInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000103 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000104static DecodeStatus DecodeCPSInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson35008c22011-08-09 23:05:39 +0000105 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000106static DecodeStatus DecodeAddrModeImm12Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000107 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000108static DecodeStatus DecodeAddrMode5Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000109 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000110static DecodeStatus DecodeAddrMode7Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000111 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +0000112static DecodeStatus DecodeBranchImmInstruction(llvm::MCInst &Inst,unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000113 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000114static DecodeStatus DecodeVCVTImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000115 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000116static DecodeStatus DecodeAddrMode6Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000117 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000118static DecodeStatus DecodeVLDInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000119 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000120static DecodeStatus DecodeVSTInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000121 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000122static DecodeStatus DecodeVLD1DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000123 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000124static DecodeStatus DecodeVLD2DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000125 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000126static DecodeStatus DecodeVLD3DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000127 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000128static DecodeStatus DecodeVLD4DupInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000129 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +0000130static DecodeStatus DecodeNEONModImmInstruction(llvm::MCInst &Inst,unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000131 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000132static DecodeStatus DecodeVSHLMaxInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000133 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000134static DecodeStatus DecodeShiftRight8Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000135 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000136static DecodeStatus DecodeShiftRight16Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000137 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000138static DecodeStatus DecodeShiftRight32Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000139 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000140static DecodeStatus DecodeShiftRight64Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000141 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000142static DecodeStatus DecodeTBLInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000143 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000144static DecodeStatus DecodeVFPfpImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000145 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000146static DecodeStatus DecodePostIdxReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000147 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000148static DecodeStatus DecodeCoprocessor(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000149 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000150static DecodeStatus DecodeMemBarrierOption(llvm::MCInst &Inst, unsigned Insn,
Owen Andersonc36481c2011-08-09 23:25:42 +0000151 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000152static DecodeStatus DecodeMSRMask(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson26d2f0a2011-08-11 20:21:46 +0000153 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000154static DecodeStatus DecodeDoubleRegLoad(llvm::MCInst &Inst, unsigned Insn,
Owen Andersoncbfc0442011-08-11 21:34:58 +0000155 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000156static DecodeStatus DecodeDoubleRegStore(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson3f3570a2011-08-12 17:58:32 +0000157 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000158static DecodeStatus DecodeSTRPreImm(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +0000159 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000160static DecodeStatus DecodeSTRPreReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +0000161 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000162static DecodeStatus DecodeVLD1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000163 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000164static DecodeStatus DecodeVLD2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000165 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000166static DecodeStatus DecodeVLD3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000167 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000168static DecodeStatus DecodeVLD4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000169 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000170static DecodeStatus DecodeVST1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000171 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000172static DecodeStatus DecodeVST2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000173 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000174static DecodeStatus DecodeVST3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000175 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000176static DecodeStatus DecodeVST4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000177 uint64_t Address, const void *Decoder);
Owen Anderson7cdbf082011-08-12 18:12:39 +0000178
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000179
Owen Anderson83e3f672011-08-17 17:44:15 +0000180static DecodeStatus DecodeThumbAddSpecialReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000181 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000182static DecodeStatus DecodeThumbBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000183 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000184static DecodeStatus DecodeT2BROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000185 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000186static DecodeStatus DecodeThumbCmpBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000187 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000188static DecodeStatus DecodeThumbAddrModeRR(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000189 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000190static DecodeStatus DecodeThumbAddrModeIS(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000191 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000192static DecodeStatus DecodeThumbAddrModePC(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000193 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000194static DecodeStatus DecodeThumbAddrModeSP(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000195 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000196static DecodeStatus DecodeT2AddrModeSOReg(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000197 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000198static DecodeStatus DecodeT2LoadShift(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000199 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000200static DecodeStatus DecodeT2Imm8S4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000201 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000202static DecodeStatus DecodeT2AddrModeImm8s4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000203 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000204static DecodeStatus DecodeT2Imm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000205 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000206static DecodeStatus DecodeT2AddrModeImm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000207 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000208static DecodeStatus DecodeThumbAddSPImm(llvm::MCInst &Inst, uint16_t Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000209 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000210static DecodeStatus DecodeThumbAddSPReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000211 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000212static DecodeStatus DecodeThumbCPS(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000213 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000214static DecodeStatus DecodeThumbBLXOffset(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000215 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000216static DecodeStatus DecodeT2AddrModeImm12(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000217 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000218static DecodeStatus DecodeThumb2BCCInstruction(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000219 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000220static DecodeStatus DecodeT2SOImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000221 uint64_t Address, const void *Decoder);
Jim Grosbachc4057822011-08-17 21:58:18 +0000222static DecodeStatus DecodeThumbBCCTargetOperand(llvm::MCInst &Inst,unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000223 uint64_t Address, const void *Decoder);
Owen Anderson83e3f672011-08-17 17:44:15 +0000224static DecodeStatus DecodeThumbBLTargetOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000225 uint64_t Address, const void *Decoder);
226
227#include "ARMGenDisassemblerTables.inc"
228#include "ARMGenInstrInfo.inc"
Oscar Fuentes38e13902010-09-28 11:48:19 +0000229#include "ARMGenEDInfo.inc"
Sean Callanan9899f702010-04-13 21:21:57 +0000230
231using namespace llvm;
Johnny Chenb68a3ee2010-04-02 22:27:38 +0000232
Johnny Chenb68a3ee2010-04-02 22:27:38 +0000233static MCDisassembler *createARMDisassembler(const Target &T) {
234 return new ARMDisassembler;
235}
236
237static MCDisassembler *createThumbDisassembler(const Target &T) {
238 return new ThumbDisassembler;
239}
240
Sean Callanan9899f702010-04-13 21:21:57 +0000241EDInstInfo *ARMDisassembler::getEDInfo() const {
242 return instInfoARM;
243}
244
245EDInstInfo *ThumbDisassembler::getEDInfo() const {
246 return instInfoARM;
247}
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000248
Owen Anderson83e3f672011-08-17 17:44:15 +0000249DecodeStatus ARMDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
250 const MemoryObject &Region,
Jim Grosbachc4057822011-08-17 21:58:18 +0000251 uint64_t Address,
252 raw_ostream &os) const {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000253 uint8_t bytes[4];
254
255 // We want to read exactly 4 bytes of data.
256 if (Region.readBytes(Address, 4, (uint8_t*)bytes, NULL) == -1)
Owen Anderson83e3f672011-08-17 17:44:15 +0000257 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000258
259 // Encoded as a small-endian 32-bit word in the stream.
260 uint32_t insn = (bytes[3] << 24) |
261 (bytes[2] << 16) |
262 (bytes[1] << 8) |
263 (bytes[0] << 0);
264
265 // Calling the auto-generated decoder function.
Owen Anderson83e3f672011-08-17 17:44:15 +0000266 DecodeStatus result = decodeARMInstruction32(MI, insn, Address, this);
267 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000268 Size = 4;
Owen Anderson83e3f672011-08-17 17:44:15 +0000269 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000270 }
271
272 // Instructions that are shared between ARM and Thumb modes.
273 // FIXME: This shouldn't really exist. It's an artifact of the
274 // fact that we fail to encode a few instructions properly for Thumb.
275 MI.clear();
276 result = decodeCommonInstruction32(MI, insn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000277 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000278 Size = 4;
Owen Anderson83e3f672011-08-17 17:44:15 +0000279 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000280 }
281
282 // VFP and NEON instructions, similarly, are shared between ARM
283 // and Thumb modes.
284 MI.clear();
285 result = decodeVFPInstruction32(MI, insn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000286 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000287 Size = 4;
Owen Anderson83e3f672011-08-17 17:44:15 +0000288 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000289 }
290
291 MI.clear();
Owen Anderson8533eba2011-08-10 19:01:10 +0000292 result = decodeNEONDataInstruction32(MI, insn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000293 if (result != Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000294 Size = 4;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000295 // Add a fake predicate operand, because we share these instruction
296 // definitions with Thumb2 where these instructions are predicable.
Owen Anderson83e3f672011-08-17 17:44:15 +0000297 if (!DecodePredicateOperand(MI, 0xE, Address, this)) return Fail;
298 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000299 }
300
301 MI.clear();
302 result = decodeNEONLoadStoreInstruction32(MI, insn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000303 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000304 Size = 4;
Owen Anderson8533eba2011-08-10 19:01:10 +0000305 // Add a fake predicate operand, because we share these instruction
306 // definitions with Thumb2 where these instructions are predicable.
Owen Anderson83e3f672011-08-17 17:44:15 +0000307 if (!DecodePredicateOperand(MI, 0xE, Address, this)) return Fail;
308 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000309 }
310
311 MI.clear();
312 result = decodeNEONDupInstruction32(MI, insn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000313 if (result != Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000314 Size = 4;
315 // Add a fake predicate operand, because we share these instruction
316 // definitions with Thumb2 where these instructions are predicable.
Owen Anderson83e3f672011-08-17 17:44:15 +0000317 if (!DecodePredicateOperand(MI, 0xE, Address, this)) return Fail;
318 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000319 }
320
321 MI.clear();
322
Owen Anderson83e3f672011-08-17 17:44:15 +0000323 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000324}
325
326namespace llvm {
327extern MCInstrDesc ARMInsts[];
328}
329
330// Thumb1 instructions don't have explicit S bits. Rather, they
331// implicitly set CPSR. Since it's not represented in the encoding, the
332// auto-generated decoder won't inject the CPSR operand. We need to fix
333// that as a post-pass.
334static void AddThumb1SBit(MCInst &MI, bool InITBlock) {
335 const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000336 unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000337 MCInst::iterator I = MI.begin();
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000338 for (unsigned i = 0; i < NumOps; ++i, ++I) {
339 if (I == MI.end()) break;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000340 if (OpInfo[i].isOptionalDef() && OpInfo[i].RegClass == ARM::CCRRegClassID) {
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000341 if (i > 0 && OpInfo[i-1].isPredicate()) continue;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000342 MI.insert(I, MCOperand::CreateReg(InITBlock ? 0 : ARM::CPSR));
343 return;
344 }
345 }
346
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000347 MI.insert(I, MCOperand::CreateReg(InITBlock ? 0 : ARM::CPSR));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000348}
349
350// Most Thumb instructions don't have explicit predicates in the
351// encoding, but rather get their predicates from IT context. We need
352// to fix up the predicate operands using this context information as a
353// post-pass.
354void ThumbDisassembler::AddThumbPredicate(MCInst &MI) const {
355 // A few instructions actually have predicates encoded in them. Don't
356 // try to overwrite it if we're seeing one of those.
357 switch (MI.getOpcode()) {
358 case ARM::tBcc:
359 case ARM::t2Bcc:
360 return;
361 default:
362 break;
363 }
364
365 // If we're in an IT block, base the predicate on that. Otherwise,
366 // assume a predicate of AL.
367 unsigned CC;
Owen Anderson10cbaab2011-08-10 17:36:48 +0000368 if (!ITBlock.empty()) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000369 CC = ITBlock.back();
370 ITBlock.pop_back();
371 } else
372 CC = ARMCC::AL;
373
374 const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000375 unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000376 MCInst::iterator I = MI.begin();
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000377 for (unsigned i = 0; i < NumOps; ++i, ++I) {
378 if (I == MI.end()) break;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000379 if (OpInfo[i].isPredicate()) {
380 I = MI.insert(I, MCOperand::CreateImm(CC));
381 ++I;
382 if (CC == ARMCC::AL)
383 MI.insert(I, MCOperand::CreateReg(0));
384 else
385 MI.insert(I, MCOperand::CreateReg(ARM::CPSR));
386 return;
387 }
388 }
389
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000390 I = MI.insert(I, MCOperand::CreateImm(CC));
391 ++I;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000392 if (CC == ARMCC::AL)
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000393 MI.insert(I, MCOperand::CreateReg(0));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000394 else
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000395 MI.insert(I, MCOperand::CreateReg(ARM::CPSR));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000396}
397
398// Thumb VFP instructions are a special case. Because we share their
399// encodings between ARM and Thumb modes, and they are predicable in ARM
400// mode, the auto-generated decoder will give them an (incorrect)
401// predicate operand. We need to rewrite these operands based on the IT
402// context as a post-pass.
403void ThumbDisassembler::UpdateThumbVFPPredicate(MCInst &MI) const {
404 unsigned CC;
Owen Anderson10cbaab2011-08-10 17:36:48 +0000405 if (!ITBlock.empty()) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000406 CC = ITBlock.back();
407 ITBlock.pop_back();
408 } else
409 CC = ARMCC::AL;
410
411 const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
412 MCInst::iterator I = MI.begin();
Owen Anderson10cbaab2011-08-10 17:36:48 +0000413 for (unsigned i = 0, e = MI.size(); i < e; ++i, ++I) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000414 if (OpInfo[i].isPredicate() ) {
415 I->setImm(CC);
416 ++I;
417 if (CC == ARMCC::AL)
418 I->setReg(0);
419 else
420 I->setReg(ARM::CPSR);
421 return;
422 }
423 }
424}
425
Owen Anderson83e3f672011-08-17 17:44:15 +0000426DecodeStatus ThumbDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
427 const MemoryObject &Region,
Jim Grosbachc4057822011-08-17 21:58:18 +0000428 uint64_t Address,
429 raw_ostream &os) const {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000430 uint8_t bytes[4];
431
432 // We want to read exactly 2 bytes of data.
433 if (Region.readBytes(Address, 2, (uint8_t*)bytes, NULL) == -1)
Owen Anderson83e3f672011-08-17 17:44:15 +0000434 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000435
436 uint16_t insn16 = (bytes[1] << 8) | bytes[0];
Owen Anderson83e3f672011-08-17 17:44:15 +0000437 DecodeStatus result = decodeThumbInstruction16(MI, insn16, Address, this);
438 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000439 Size = 2;
Owen Anderson16280302011-08-16 23:45:44 +0000440 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000441 return result;
Owen Anderson16280302011-08-16 23:45:44 +0000442 }
443
444 MI.clear();
445 result = decodeThumbSBitInstruction16(MI, insn16, Address, this);
446 if (result) {
447 Size = 2;
Owen Anderson10cbaab2011-08-10 17:36:48 +0000448 bool InITBlock = !ITBlock.empty();
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000449 AddThumbPredicate(MI);
450 AddThumb1SBit(MI, InITBlock);
Owen Anderson83e3f672011-08-17 17:44:15 +0000451 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000452 }
453
454 MI.clear();
455 result = decodeThumb2Instruction16(MI, insn16, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000456 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000457 Size = 2;
458 AddThumbPredicate(MI);
459
460 // If we find an IT instruction, we need to parse its condition
461 // code and mask operands so that we can apply them correctly
462 // to the subsequent instructions.
463 if (MI.getOpcode() == ARM::t2IT) {
464 unsigned firstcond = MI.getOperand(0).getImm();
465 uint32_t mask = MI.getOperand(1).getImm();
466 unsigned zeros = CountTrailingZeros_32(mask);
467 mask >>= zeros+1;
468
469 for (unsigned i = 0; i < 4 - (zeros+1); ++i) {
470 if (firstcond ^ (mask & 1))
471 ITBlock.push_back(firstcond ^ 1);
472 else
473 ITBlock.push_back(firstcond);
474 mask >>= 1;
475 }
476 ITBlock.push_back(firstcond);
477 }
478
Owen Anderson83e3f672011-08-17 17:44:15 +0000479 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000480 }
481
482 // We want to read exactly 4 bytes of data.
483 if (Region.readBytes(Address, 4, (uint8_t*)bytes, NULL) == -1)
Owen Anderson83e3f672011-08-17 17:44:15 +0000484 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000485
486 uint32_t insn32 = (bytes[3] << 8) |
487 (bytes[2] << 0) |
488 (bytes[1] << 24) |
489 (bytes[0] << 16);
490 MI.clear();
491 result = decodeThumbInstruction32(MI, insn32, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000492 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000493 Size = 4;
494 bool InITBlock = ITBlock.size();
495 AddThumbPredicate(MI);
496 AddThumb1SBit(MI, InITBlock);
Owen Anderson83e3f672011-08-17 17:44:15 +0000497 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000498 }
499
500 MI.clear();
501 result = decodeThumb2Instruction32(MI, insn32, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000502 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000503 Size = 4;
504 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000505 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000506 }
507
508 MI.clear();
Owen Anderson8533eba2011-08-10 19:01:10 +0000509 result = decodeCommonInstruction32(MI, insn32, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000510 if (result != Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000511 Size = 4;
512 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000513 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000514 }
515
516 MI.clear();
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000517 result = decodeVFPInstruction32(MI, insn32, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000518 if (result != Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000519 Size = 4;
520 UpdateThumbVFPPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000521 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000522 }
523
524 MI.clear();
Owen Andersonef2865a2011-08-15 23:38:54 +0000525 result = decodeNEONDupInstruction32(MI, insn32, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000526 if (result != Fail) {
Owen Andersonef2865a2011-08-15 23:38:54 +0000527 Size = 4;
528 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000529 return result;
Owen Andersonef2865a2011-08-15 23:38:54 +0000530 }
531
532 if (fieldFromInstruction32(insn32, 24, 8) == 0xF9) {
533 MI.clear();
534 uint32_t NEONLdStInsn = insn32;
535 NEONLdStInsn &= 0xF0FFFFFF;
536 NEONLdStInsn |= 0x04000000;
537 result = decodeNEONLoadStoreInstruction32(MI, NEONLdStInsn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000538 if (result != Fail) {
Owen Andersonef2865a2011-08-15 23:38:54 +0000539 Size = 4;
540 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000541 return result;
Owen Andersonef2865a2011-08-15 23:38:54 +0000542 }
543 }
544
Owen Anderson8533eba2011-08-10 19:01:10 +0000545 if (fieldFromInstruction32(insn32, 24, 4) == 0xF) {
Owen Andersonef2865a2011-08-15 23:38:54 +0000546 MI.clear();
Owen Anderson8533eba2011-08-10 19:01:10 +0000547 uint32_t NEONDataInsn = insn32;
548 NEONDataInsn &= 0xF0FFFFFF; // Clear bits 27-24
549 NEONDataInsn |= (NEONDataInsn & 0x10000000) >> 4; // Move bit 28 to bit 24
550 NEONDataInsn |= 0x12000000; // Set bits 28 and 25
551 result = decodeNEONDataInstruction32(MI, NEONDataInsn, Address, this);
Owen Anderson83e3f672011-08-17 17:44:15 +0000552 if (result != Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000553 Size = 4;
554 AddThumbPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000555 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000556 }
557 }
558
Owen Anderson83e3f672011-08-17 17:44:15 +0000559 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000560}
561
562
563extern "C" void LLVMInitializeARMDisassembler() {
564 TargetRegistry::RegisterMCDisassembler(TheARMTarget,
565 createARMDisassembler);
566 TargetRegistry::RegisterMCDisassembler(TheThumbTarget,
567 createThumbDisassembler);
568}
569
570static const unsigned GPRDecoderTable[] = {
571 ARM::R0, ARM::R1, ARM::R2, ARM::R3,
572 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
573 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
574 ARM::R12, ARM::SP, ARM::LR, ARM::PC
575};
576
Owen Anderson83e3f672011-08-17 17:44:15 +0000577static DecodeStatus DecodeGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000578 uint64_t Address, const void *Decoder) {
579 if (RegNo > 15)
Owen Anderson83e3f672011-08-17 17:44:15 +0000580 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000581
582 unsigned Register = GPRDecoderTable[RegNo];
583 Inst.addOperand(MCOperand::CreateReg(Register));
Owen Anderson83e3f672011-08-17 17:44:15 +0000584 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000585}
586
Jim Grosbachc4057822011-08-17 21:58:18 +0000587static DecodeStatus
588DecodeGPRnopcRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
589 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000590 if (RegNo == 15) return Fail;
Owen Anderson51c98052011-08-09 22:48:45 +0000591 return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
592}
593
Owen Anderson83e3f672011-08-17 17:44:15 +0000594static DecodeStatus DecodetGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000595 uint64_t Address, const void *Decoder) {
596 if (RegNo > 7)
Owen Anderson83e3f672011-08-17 17:44:15 +0000597 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000598 return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
599}
600
Owen Anderson83e3f672011-08-17 17:44:15 +0000601static DecodeStatus DecodetcGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000602 uint64_t Address, const void *Decoder) {
603 unsigned Register = 0;
604 switch (RegNo) {
605 case 0:
606 Register = ARM::R0;
607 break;
608 case 1:
609 Register = ARM::R1;
610 break;
611 case 2:
612 Register = ARM::R2;
613 break;
614 case 3:
615 Register = ARM::R3;
616 break;
617 case 9:
618 Register = ARM::R9;
619 break;
620 case 12:
621 Register = ARM::R12;
622 break;
623 default:
Owen Anderson83e3f672011-08-17 17:44:15 +0000624 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000625 }
626
627 Inst.addOperand(MCOperand::CreateReg(Register));
Owen Anderson83e3f672011-08-17 17:44:15 +0000628 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000629}
630
Owen Anderson83e3f672011-08-17 17:44:15 +0000631static DecodeStatus DecoderGPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000632 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000633 if (RegNo == 13 || RegNo == 15) return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000634 return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
635}
636
Jim Grosbachc4057822011-08-17 21:58:18 +0000637static const unsigned SPRDecoderTable[] = {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000638 ARM::S0, ARM::S1, ARM::S2, ARM::S3,
639 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
640 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
641 ARM::S12, ARM::S13, ARM::S14, ARM::S15,
642 ARM::S16, ARM::S17, ARM::S18, ARM::S19,
643 ARM::S20, ARM::S21, ARM::S22, ARM::S23,
644 ARM::S24, ARM::S25, ARM::S26, ARM::S27,
645 ARM::S28, ARM::S29, ARM::S30, ARM::S31
646};
647
Owen Anderson83e3f672011-08-17 17:44:15 +0000648static DecodeStatus DecodeSPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000649 uint64_t Address, const void *Decoder) {
650 if (RegNo > 31)
Owen Anderson83e3f672011-08-17 17:44:15 +0000651 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000652
653 unsigned Register = SPRDecoderTable[RegNo];
654 Inst.addOperand(MCOperand::CreateReg(Register));
Owen Anderson83e3f672011-08-17 17:44:15 +0000655 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000656}
657
Jim Grosbachc4057822011-08-17 21:58:18 +0000658static const unsigned DPRDecoderTable[] = {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000659 ARM::D0, ARM::D1, ARM::D2, ARM::D3,
660 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
661 ARM::D8, ARM::D9, ARM::D10, ARM::D11,
662 ARM::D12, ARM::D13, ARM::D14, ARM::D15,
663 ARM::D16, ARM::D17, ARM::D18, ARM::D19,
664 ARM::D20, ARM::D21, ARM::D22, ARM::D23,
665 ARM::D24, ARM::D25, ARM::D26, ARM::D27,
666 ARM::D28, ARM::D29, ARM::D30, ARM::D31
667};
668
Owen Anderson83e3f672011-08-17 17:44:15 +0000669static DecodeStatus DecodeDPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000670 uint64_t Address, const void *Decoder) {
671 if (RegNo > 31)
Owen Anderson83e3f672011-08-17 17:44:15 +0000672 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000673
674 unsigned Register = DPRDecoderTable[RegNo];
675 Inst.addOperand(MCOperand::CreateReg(Register));
Owen Anderson83e3f672011-08-17 17:44:15 +0000676 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000677}
678
Owen Anderson83e3f672011-08-17 17:44:15 +0000679static DecodeStatus DecodeDPR_8RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000680 uint64_t Address, const void *Decoder) {
681 if (RegNo > 7)
Owen Anderson83e3f672011-08-17 17:44:15 +0000682 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000683 return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
684}
685
Jim Grosbachc4057822011-08-17 21:58:18 +0000686static DecodeStatus
687DecodeDPR_VFP2RegisterClass(llvm::MCInst &Inst, unsigned RegNo,
688 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000689 if (RegNo > 15)
Owen Anderson83e3f672011-08-17 17:44:15 +0000690 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000691 return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
692}
693
Jim Grosbachc4057822011-08-17 21:58:18 +0000694static const unsigned QPRDecoderTable[] = {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000695 ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
696 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7,
697 ARM::Q8, ARM::Q9, ARM::Q10, ARM::Q11,
698 ARM::Q12, ARM::Q13, ARM::Q14, ARM::Q15
699};
700
701
Owen Anderson83e3f672011-08-17 17:44:15 +0000702static DecodeStatus DecodeQPRRegisterClass(llvm::MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000703 uint64_t Address, const void *Decoder) {
704 if (RegNo > 31)
Owen Anderson83e3f672011-08-17 17:44:15 +0000705 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000706 RegNo >>= 1;
707
708 unsigned Register = QPRDecoderTable[RegNo];
709 Inst.addOperand(MCOperand::CreateReg(Register));
Owen Anderson83e3f672011-08-17 17:44:15 +0000710 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000711}
712
Owen Anderson83e3f672011-08-17 17:44:15 +0000713static DecodeStatus DecodePredicateOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000714 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000715 if (Val == 0xF) return Fail;
Owen Andersonbd9091c2011-08-09 21:07:45 +0000716 // AL predicate is not allowed on Thumb1 branches.
717 if (Inst.getOpcode() == ARM::tBcc && Val == 0xE)
Owen Anderson83e3f672011-08-17 17:44:15 +0000718 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000719 Inst.addOperand(MCOperand::CreateImm(Val));
720 if (Val == ARMCC::AL) {
721 Inst.addOperand(MCOperand::CreateReg(0));
722 } else
723 Inst.addOperand(MCOperand::CreateReg(ARM::CPSR));
Owen Anderson83e3f672011-08-17 17:44:15 +0000724 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000725}
726
Owen Anderson83e3f672011-08-17 17:44:15 +0000727static DecodeStatus DecodeCCOutOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000728 uint64_t Address, const void *Decoder) {
729 if (Val)
730 Inst.addOperand(MCOperand::CreateReg(ARM::CPSR));
731 else
732 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson83e3f672011-08-17 17:44:15 +0000733 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000734}
735
Owen Anderson83e3f672011-08-17 17:44:15 +0000736static DecodeStatus DecodeSOImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000737 uint64_t Address, const void *Decoder) {
738 uint32_t imm = Val & 0xFF;
739 uint32_t rot = (Val & 0xF00) >> 7;
740 uint32_t rot_imm = (imm >> rot) | (imm << (32-rot));
741 Inst.addOperand(MCOperand::CreateImm(rot_imm));
Owen Anderson83e3f672011-08-17 17:44:15 +0000742 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000743}
744
Owen Anderson83e3f672011-08-17 17:44:15 +0000745static DecodeStatus DecodeBLTargetOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000746 uint64_t Address, const void *Decoder) {
747 Val <<= 2;
748 Inst.addOperand(MCOperand::CreateImm(SignExtend32<26>(Val)));
Owen Anderson83e3f672011-08-17 17:44:15 +0000749 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000750}
751
Owen Anderson83e3f672011-08-17 17:44:15 +0000752static DecodeStatus DecodeSORegImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000753 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000754 DecodeStatus S = Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000755
756 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
757 unsigned type = fieldFromInstruction32(Val, 5, 2);
758 unsigned imm = fieldFromInstruction32(Val, 7, 5);
759
760 // Register-immediate
Owen Anderson83e3f672011-08-17 17:44:15 +0000761 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000762
763 ARM_AM::ShiftOpc Shift = ARM_AM::lsl;
764 switch (type) {
765 case 0:
766 Shift = ARM_AM::lsl;
767 break;
768 case 1:
769 Shift = ARM_AM::lsr;
770 break;
771 case 2:
772 Shift = ARM_AM::asr;
773 break;
774 case 3:
775 Shift = ARM_AM::ror;
776 break;
777 }
778
779 if (Shift == ARM_AM::ror && imm == 0)
780 Shift = ARM_AM::rrx;
781
782 unsigned Op = Shift | (imm << 3);
783 Inst.addOperand(MCOperand::CreateImm(Op));
784
Owen Anderson83e3f672011-08-17 17:44:15 +0000785 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000786}
787
Owen Anderson83e3f672011-08-17 17:44:15 +0000788static DecodeStatus DecodeSORegRegOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000789 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000790 DecodeStatus S = Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000791
792 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
793 unsigned type = fieldFromInstruction32(Val, 5, 2);
794 unsigned Rs = fieldFromInstruction32(Val, 8, 4);
795
796 // Register-register
Owen Anderson83e3f672011-08-17 17:44:15 +0000797 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder));
798 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rs, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000799
800 ARM_AM::ShiftOpc Shift = ARM_AM::lsl;
801 switch (type) {
802 case 0:
803 Shift = ARM_AM::lsl;
804 break;
805 case 1:
806 Shift = ARM_AM::lsr;
807 break;
808 case 2:
809 Shift = ARM_AM::asr;
810 break;
811 case 3:
812 Shift = ARM_AM::ror;
813 break;
814 }
815
816 Inst.addOperand(MCOperand::CreateImm(Shift));
817
Owen Anderson83e3f672011-08-17 17:44:15 +0000818 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000819}
820
Owen Anderson83e3f672011-08-17 17:44:15 +0000821static DecodeStatus DecodeRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000822 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000823 DecodeStatus S = Success;
824
Owen Anderson26d2f0a2011-08-11 20:21:46 +0000825 // Empty register lists are not allowed.
Owen Anderson83e3f672011-08-17 17:44:15 +0000826 if (CountPopulation_32(Val) == 0) return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000827 for (unsigned i = 0; i < 16; ++i) {
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000828 if (Val & (1 << i)) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000829 CHECK(S, DecodeGPRRegisterClass(Inst, i, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000830 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000831 }
832
Owen Anderson83e3f672011-08-17 17:44:15 +0000833 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000834}
835
Owen Anderson83e3f672011-08-17 17:44:15 +0000836static DecodeStatus DecodeSPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000837 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000838 DecodeStatus S = Success;
839
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000840 unsigned Vd = fieldFromInstruction32(Val, 8, 4);
841 unsigned regs = Val & 0xFF;
842
Owen Anderson83e3f672011-08-17 17:44:15 +0000843 CHECK(S, DecodeSPRRegisterClass(Inst, Vd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000844 for (unsigned i = 0; i < (regs - 1); ++i) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000845 CHECK(S, DecodeSPRRegisterClass(Inst, ++Vd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000846 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000847
Owen Anderson83e3f672011-08-17 17:44:15 +0000848 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000849}
850
Owen Anderson83e3f672011-08-17 17:44:15 +0000851static DecodeStatus DecodeDPRRegListOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000852 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000853 DecodeStatus S = Success;
854
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000855 unsigned Vd = fieldFromInstruction32(Val, 8, 4);
856 unsigned regs = (Val & 0xFF) / 2;
857
Owen Anderson83e3f672011-08-17 17:44:15 +0000858 CHECK(S, DecodeDPRRegisterClass(Inst, Vd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000859 for (unsigned i = 0; i < (regs - 1); ++i) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000860 CHECK(S, DecodeDPRRegisterClass(Inst, ++Vd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +0000861 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000862
Owen Anderson83e3f672011-08-17 17:44:15 +0000863 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000864}
865
Owen Anderson83e3f672011-08-17 17:44:15 +0000866static DecodeStatus DecodeBitfieldMaskOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000867 uint64_t Address, const void *Decoder) {
Owen Anderson10cbaab2011-08-10 17:36:48 +0000868 // This operand encodes a mask of contiguous zeros between a specified MSB
869 // and LSB. To decode it, we create the mask of all bits MSB-and-lower,
870 // the mask of all bits LSB-and-lower, and then xor them to create
Jim Grosbachc4057822011-08-17 21:58:18 +0000871 // the mask of that's all ones on [msb, lsb]. Finally we not it to
Owen Anderson10cbaab2011-08-10 17:36:48 +0000872 // create the final mask.
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000873 unsigned msb = fieldFromInstruction32(Val, 5, 5);
874 unsigned lsb = fieldFromInstruction32(Val, 0, 5);
875 uint32_t msb_mask = (1 << (msb+1)) - 1;
876 uint32_t lsb_mask = (1 << lsb) - 1;
877 Inst.addOperand(MCOperand::CreateImm(~(msb_mask ^ lsb_mask)));
Owen Anderson83e3f672011-08-17 17:44:15 +0000878 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000879}
880
Owen Anderson83e3f672011-08-17 17:44:15 +0000881static DecodeStatus DecodeCopMemInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000882 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000883 DecodeStatus S = Success;
884
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000885 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
886 unsigned CRd = fieldFromInstruction32(Insn, 12, 4);
887 unsigned coproc = fieldFromInstruction32(Insn, 8, 4);
888 unsigned imm = fieldFromInstruction32(Insn, 0, 8);
889 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
890 unsigned U = fieldFromInstruction32(Insn, 23, 1);
891
892 switch (Inst.getOpcode()) {
893 case ARM::LDC_OFFSET:
894 case ARM::LDC_PRE:
895 case ARM::LDC_POST:
896 case ARM::LDC_OPTION:
897 case ARM::LDCL_OFFSET:
898 case ARM::LDCL_PRE:
899 case ARM::LDCL_POST:
900 case ARM::LDCL_OPTION:
901 case ARM::STC_OFFSET:
902 case ARM::STC_PRE:
903 case ARM::STC_POST:
904 case ARM::STC_OPTION:
905 case ARM::STCL_OFFSET:
906 case ARM::STCL_PRE:
907 case ARM::STCL_POST:
908 case ARM::STCL_OPTION:
909 if (coproc == 0xA || coproc == 0xB)
Owen Anderson83e3f672011-08-17 17:44:15 +0000910 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000911 break;
912 default:
913 break;
914 }
915
916 Inst.addOperand(MCOperand::CreateImm(coproc));
917 Inst.addOperand(MCOperand::CreateImm(CRd));
Owen Anderson83e3f672011-08-17 17:44:15 +0000918 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000919 switch (Inst.getOpcode()) {
920 case ARM::LDC_OPTION:
921 case ARM::LDCL_OPTION:
922 case ARM::LDC2_OPTION:
923 case ARM::LDC2L_OPTION:
924 case ARM::STC_OPTION:
925 case ARM::STCL_OPTION:
926 case ARM::STC2_OPTION:
927 case ARM::STC2L_OPTION:
928 case ARM::LDCL_POST:
929 case ARM::STCL_POST:
930 break;
931 default:
932 Inst.addOperand(MCOperand::CreateReg(0));
933 break;
934 }
935
936 unsigned P = fieldFromInstruction32(Insn, 24, 1);
937 unsigned W = fieldFromInstruction32(Insn, 21, 1);
938
939 bool writeback = (P == 0) || (W == 1);
940 unsigned idx_mode = 0;
941 if (P && writeback)
942 idx_mode = ARMII::IndexModePre;
943 else if (!P && writeback)
944 idx_mode = ARMII::IndexModePost;
945
946 switch (Inst.getOpcode()) {
947 case ARM::LDCL_POST:
948 case ARM::STCL_POST:
949 imm |= U << 8;
950 case ARM::LDC_OPTION:
951 case ARM::LDCL_OPTION:
952 case ARM::LDC2_OPTION:
953 case ARM::LDC2L_OPTION:
954 case ARM::STC_OPTION:
955 case ARM::STCL_OPTION:
956 case ARM::STC2_OPTION:
957 case ARM::STC2L_OPTION:
958 Inst.addOperand(MCOperand::CreateImm(imm));
959 break;
960 default:
961 if (U)
962 Inst.addOperand(MCOperand::CreateImm(
963 ARM_AM::getAM2Opc(ARM_AM::add, imm, ARM_AM::lsl, idx_mode)));
964 else
965 Inst.addOperand(MCOperand::CreateImm(
966 ARM_AM::getAM2Opc(ARM_AM::sub, imm, ARM_AM::lsl, idx_mode)));
967 break;
968 }
969
970 switch (Inst.getOpcode()) {
971 case ARM::LDC_OFFSET:
972 case ARM::LDC_PRE:
973 case ARM::LDC_POST:
974 case ARM::LDC_OPTION:
975 case ARM::LDCL_OFFSET:
976 case ARM::LDCL_PRE:
977 case ARM::LDCL_POST:
978 case ARM::LDCL_OPTION:
979 case ARM::STC_OFFSET:
980 case ARM::STC_PRE:
981 case ARM::STC_POST:
982 case ARM::STC_OPTION:
983 case ARM::STCL_OFFSET:
984 case ARM::STCL_PRE:
985 case ARM::STCL_POST:
986 case ARM::STCL_OPTION:
Owen Anderson83e3f672011-08-17 17:44:15 +0000987 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000988 break;
989 default:
990 break;
991 }
992
Owen Anderson83e3f672011-08-17 17:44:15 +0000993 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000994}
995
Jim Grosbachc4057822011-08-17 21:58:18 +0000996static DecodeStatus
997DecodeAddrMode2IdxInstruction(llvm::MCInst &Inst, unsigned Insn,
998 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +0000999 DecodeStatus S = Success;
1000
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001001 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1002 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
1003 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1004 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
1005 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1006 unsigned reg = fieldFromInstruction32(Insn, 25, 1);
1007 unsigned P = fieldFromInstruction32(Insn, 24, 1);
1008 unsigned W = fieldFromInstruction32(Insn, 21, 1);
1009
1010 // On stores, the writeback operand precedes Rt.
1011 switch (Inst.getOpcode()) {
1012 case ARM::STR_POST_IMM:
1013 case ARM::STR_POST_REG:
Owen Anderson508e1d32011-08-11 20:47:56 +00001014 case ARM::STRB_POST_IMM:
1015 case ARM::STRB_POST_REG:
Jim Grosbach342ebd52011-08-11 22:18:00 +00001016 case ARM::STRT_POST_REG:
1017 case ARM::STRT_POST_IMM:
Jim Grosbach10348e72011-08-11 20:04:56 +00001018 case ARM::STRBT_POST_REG:
1019 case ARM::STRBT_POST_IMM:
Owen Anderson83e3f672011-08-17 17:44:15 +00001020 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001021 break;
1022 default:
1023 break;
1024 }
1025
Owen Anderson83e3f672011-08-17 17:44:15 +00001026 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001027
1028 // On loads, the writeback operand comes after Rt.
1029 switch (Inst.getOpcode()) {
1030 case ARM::LDR_POST_IMM:
1031 case ARM::LDR_POST_REG:
Owen Anderson508e1d32011-08-11 20:47:56 +00001032 case ARM::LDRB_POST_IMM:
1033 case ARM::LDRB_POST_REG:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001034 case ARM::LDR_PRE:
Owen Anderson0d094992011-08-12 20:36:11 +00001035 case ARM::LDRB_PRE:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001036 case ARM::LDRBT_POST_REG:
1037 case ARM::LDRBT_POST_IMM:
Jim Grosbach59999262011-08-10 23:43:54 +00001038 case ARM::LDRT_POST_REG:
1039 case ARM::LDRT_POST_IMM:
Owen Anderson83e3f672011-08-17 17:44:15 +00001040 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001041 break;
1042 default:
1043 break;
1044 }
1045
Owen Anderson83e3f672011-08-17 17:44:15 +00001046 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001047
1048 ARM_AM::AddrOpc Op = ARM_AM::add;
1049 if (!fieldFromInstruction32(Insn, 23, 1))
1050 Op = ARM_AM::sub;
1051
1052 bool writeback = (P == 0) || (W == 1);
1053 unsigned idx_mode = 0;
1054 if (P && writeback)
1055 idx_mode = ARMII::IndexModePre;
1056 else if (!P && writeback)
1057 idx_mode = ARMII::IndexModePost;
1058
Owen Anderson83e3f672011-08-17 17:44:15 +00001059 if (writeback && (Rn == 15 || Rn == Rt)) S = Unpredictable; // UNPREDICTABLE
Owen Anderson71156a62011-08-11 19:00:18 +00001060
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001061 if (reg) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001062 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001063 ARM_AM::ShiftOpc Opc = ARM_AM::lsl;
1064 switch( fieldFromInstruction32(Insn, 5, 2)) {
1065 case 0:
1066 Opc = ARM_AM::lsl;
1067 break;
1068 case 1:
1069 Opc = ARM_AM::lsr;
1070 break;
1071 case 2:
1072 Opc = ARM_AM::asr;
1073 break;
1074 case 3:
1075 Opc = ARM_AM::ror;
1076 break;
1077 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00001078 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001079 }
1080 unsigned amt = fieldFromInstruction32(Insn, 7, 5);
1081 unsigned imm = ARM_AM::getAM2Opc(Op, amt, Opc, idx_mode);
1082
1083 Inst.addOperand(MCOperand::CreateImm(imm));
1084 } else {
1085 Inst.addOperand(MCOperand::CreateReg(0));
1086 unsigned tmp = ARM_AM::getAM2Opc(Op, imm, ARM_AM::lsl, idx_mode);
1087 Inst.addOperand(MCOperand::CreateImm(tmp));
1088 }
1089
Owen Anderson83e3f672011-08-17 17:44:15 +00001090 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001091
Owen Anderson83e3f672011-08-17 17:44:15 +00001092 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001093}
1094
Owen Anderson83e3f672011-08-17 17:44:15 +00001095static DecodeStatus DecodeSORegMemOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001096 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001097 DecodeStatus S = Success;
1098
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001099 unsigned Rn = fieldFromInstruction32(Val, 13, 4);
1100 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
1101 unsigned type = fieldFromInstruction32(Val, 5, 2);
1102 unsigned imm = fieldFromInstruction32(Val, 7, 5);
1103 unsigned U = fieldFromInstruction32(Val, 12, 1);
1104
Owen Anderson51157d22011-08-09 21:38:14 +00001105 ARM_AM::ShiftOpc ShOp = ARM_AM::lsl;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001106 switch (type) {
1107 case 0:
1108 ShOp = ARM_AM::lsl;
1109 break;
1110 case 1:
1111 ShOp = ARM_AM::lsr;
1112 break;
1113 case 2:
1114 ShOp = ARM_AM::asr;
1115 break;
1116 case 3:
1117 ShOp = ARM_AM::ror;
1118 break;
1119 }
1120
Owen Anderson83e3f672011-08-17 17:44:15 +00001121 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
1122 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001123 unsigned shift;
1124 if (U)
1125 shift = ARM_AM::getAM2Opc(ARM_AM::add, imm, ShOp);
1126 else
1127 shift = ARM_AM::getAM2Opc(ARM_AM::sub, imm, ShOp);
1128 Inst.addOperand(MCOperand::CreateImm(shift));
1129
Owen Anderson83e3f672011-08-17 17:44:15 +00001130 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001131}
1132
Jim Grosbachc4057822011-08-17 21:58:18 +00001133static DecodeStatus
1134DecodeAddrMode3Instruction(llvm::MCInst &Inst, unsigned Insn,
1135 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001136 DecodeStatus S = Success;
1137
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001138 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
1139 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1140 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1141 unsigned type = fieldFromInstruction32(Insn, 22, 1);
1142 unsigned imm = fieldFromInstruction32(Insn, 8, 4);
1143 unsigned U = ((~fieldFromInstruction32(Insn, 23, 1)) & 1) << 8;
1144 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1145 unsigned W = fieldFromInstruction32(Insn, 21, 1);
1146 unsigned P = fieldFromInstruction32(Insn, 24, 1);
1147
1148 bool writeback = (W == 1) | (P == 0);
Owen Andersonc537f3b2011-08-15 20:51:32 +00001149
1150 // For {LD,ST}RD, Rt must be even, else undefined.
1151 switch (Inst.getOpcode()) {
1152 case ARM::STRD:
1153 case ARM::STRD_PRE:
1154 case ARM::STRD_POST:
1155 case ARM::LDRD:
1156 case ARM::LDRD_PRE:
1157 case ARM::LDRD_POST:
Owen Anderson83e3f672011-08-17 17:44:15 +00001158 if (Rt & 0x1) return Fail;
Owen Andersonc537f3b2011-08-15 20:51:32 +00001159 break;
1160 default:
1161 break;
1162 }
1163
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001164 if (writeback) { // Writeback
1165 if (P)
1166 U |= ARMII::IndexModePre << 9;
1167 else
1168 U |= ARMII::IndexModePost << 9;
1169
1170 // On stores, the writeback operand precedes Rt.
1171 switch (Inst.getOpcode()) {
1172 case ARM::STRD:
1173 case ARM::STRD_PRE:
1174 case ARM::STRD_POST:
Owen Anderson79628e92011-08-12 20:02:50 +00001175 case ARM::STRH:
1176 case ARM::STRH_PRE:
1177 case ARM::STRH_POST:
Owen Anderson83e3f672011-08-17 17:44:15 +00001178 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001179 break;
1180 default:
1181 break;
1182 }
1183 }
1184
Owen Anderson83e3f672011-08-17 17:44:15 +00001185 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001186 switch (Inst.getOpcode()) {
1187 case ARM::STRD:
1188 case ARM::STRD_PRE:
1189 case ARM::STRD_POST:
1190 case ARM::LDRD:
1191 case ARM::LDRD_PRE:
1192 case ARM::LDRD_POST:
Owen Anderson83e3f672011-08-17 17:44:15 +00001193 CHECK(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001194 break;
1195 default:
1196 break;
1197 }
1198
1199 if (writeback) {
1200 // On loads, the writeback operand comes after Rt.
1201 switch (Inst.getOpcode()) {
1202 case ARM::LDRD:
1203 case ARM::LDRD_PRE:
1204 case ARM::LDRD_POST:
Owen Anderson0d094992011-08-12 20:36:11 +00001205 case ARM::LDRH:
1206 case ARM::LDRH_PRE:
1207 case ARM::LDRH_POST:
1208 case ARM::LDRSH:
1209 case ARM::LDRSH_PRE:
1210 case ARM::LDRSH_POST:
1211 case ARM::LDRSB:
1212 case ARM::LDRSB_PRE:
1213 case ARM::LDRSB_POST:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001214 case ARM::LDRHTr:
1215 case ARM::LDRSBTr:
Owen Anderson83e3f672011-08-17 17:44:15 +00001216 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001217 break;
1218 default:
1219 break;
1220 }
1221 }
1222
Owen Anderson83e3f672011-08-17 17:44:15 +00001223 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001224
1225 if (type) {
1226 Inst.addOperand(MCOperand::CreateReg(0));
1227 Inst.addOperand(MCOperand::CreateImm(U | (imm << 4) | Rm));
1228 } else {
Owen Anderson83e3f672011-08-17 17:44:15 +00001229 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001230 Inst.addOperand(MCOperand::CreateImm(U));
1231 }
1232
Owen Anderson83e3f672011-08-17 17:44:15 +00001233 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001234
Owen Anderson83e3f672011-08-17 17:44:15 +00001235 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001236}
1237
Owen Anderson83e3f672011-08-17 17:44:15 +00001238static DecodeStatus DecodeRFEInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001239 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001240 DecodeStatus S = Success;
1241
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001242 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1243 unsigned mode = fieldFromInstruction32(Insn, 23, 2);
1244
1245 switch (mode) {
1246 case 0:
1247 mode = ARM_AM::da;
1248 break;
1249 case 1:
1250 mode = ARM_AM::ia;
1251 break;
1252 case 2:
1253 mode = ARM_AM::db;
1254 break;
1255 case 3:
1256 mode = ARM_AM::ib;
1257 break;
1258 }
1259
1260 Inst.addOperand(MCOperand::CreateImm(mode));
Owen Anderson83e3f672011-08-17 17:44:15 +00001261 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001262
Owen Anderson83e3f672011-08-17 17:44:15 +00001263 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001264}
1265
Owen Anderson83e3f672011-08-17 17:44:15 +00001266static DecodeStatus DecodeMemMultipleWritebackInstruction(llvm::MCInst &Inst,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001267 unsigned Insn,
1268 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001269 DecodeStatus S = Success;
1270
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001271 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1272 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1273 unsigned reglist = fieldFromInstruction32(Insn, 0, 16);
1274
1275 if (pred == 0xF) {
1276 switch (Inst.getOpcode()) {
1277 case ARM::STMDA:
1278 Inst.setOpcode(ARM::RFEDA);
1279 break;
1280 case ARM::STMDA_UPD:
1281 Inst.setOpcode(ARM::RFEDA_UPD);
1282 break;
1283 case ARM::STMDB:
1284 Inst.setOpcode(ARM::RFEDB);
1285 break;
1286 case ARM::STMDB_UPD:
1287 Inst.setOpcode(ARM::RFEDB_UPD);
1288 break;
1289 case ARM::STMIA:
1290 Inst.setOpcode(ARM::RFEIA);
1291 break;
1292 case ARM::STMIA_UPD:
1293 Inst.setOpcode(ARM::RFEIA_UPD);
1294 break;
1295 case ARM::STMIB:
1296 Inst.setOpcode(ARM::RFEIB);
1297 break;
1298 case ARM::STMIB_UPD:
1299 Inst.setOpcode(ARM::RFEIB_UPD);
1300 break;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001301 }
1302 return DecodeRFEInstruction(Inst, Insn, Address, Decoder);
1303 }
1304
Owen Anderson83e3f672011-08-17 17:44:15 +00001305 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
1306 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)); // Tied
1307 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
1308 CHECK(S, DecodeRegListOperand(Inst, reglist, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001309
Owen Anderson83e3f672011-08-17 17:44:15 +00001310 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001311}
1312
Owen Anderson83e3f672011-08-17 17:44:15 +00001313static DecodeStatus DecodeCPSInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001314 uint64_t Address, const void *Decoder) {
1315 unsigned imod = fieldFromInstruction32(Insn, 18, 2);
1316 unsigned M = fieldFromInstruction32(Insn, 17, 1);
1317 unsigned iflags = fieldFromInstruction32(Insn, 6, 3);
1318 unsigned mode = fieldFromInstruction32(Insn, 0, 5);
1319
Owen Anderson35008c22011-08-09 23:05:39 +00001320 // imod == '01' --> UNPREDICTABLE
Owen Anderson83e3f672011-08-17 17:44:15 +00001321 if (imod == 1) return Fail;
Owen Anderson35008c22011-08-09 23:05:39 +00001322
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001323 if (M && mode && imod && iflags) {
1324 Inst.setOpcode(ARM::CPS3p);
1325 Inst.addOperand(MCOperand::CreateImm(imod));
1326 Inst.addOperand(MCOperand::CreateImm(iflags));
1327 Inst.addOperand(MCOperand::CreateImm(mode));
Owen Anderson83e3f672011-08-17 17:44:15 +00001328 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001329 } else if (!mode && !M) {
1330 Inst.setOpcode(ARM::CPS2p);
1331 Inst.addOperand(MCOperand::CreateImm(imod));
1332 Inst.addOperand(MCOperand::CreateImm(iflags));
Owen Anderson83e3f672011-08-17 17:44:15 +00001333 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001334 } else if (!imod && !iflags && M) {
1335 Inst.setOpcode(ARM::CPS1p);
1336 Inst.addOperand(MCOperand::CreateImm(mode));
Owen Anderson83e3f672011-08-17 17:44:15 +00001337 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001338 }
1339
Owen Anderson83e3f672011-08-17 17:44:15 +00001340 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001341}
1342
Owen Anderson83e3f672011-08-17 17:44:15 +00001343static DecodeStatus DecodeSMLAInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001344 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001345 DecodeStatus S = Success;
1346
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001347 unsigned Rd = fieldFromInstruction32(Insn, 16, 4);
1348 unsigned Rn = fieldFromInstruction32(Insn, 0, 4);
1349 unsigned Rm = fieldFromInstruction32(Insn, 8, 4);
1350 unsigned Ra = fieldFromInstruction32(Insn, 12, 4);
1351 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1352
1353 if (pred == 0xF)
1354 return DecodeCPSInstruction(Inst, Insn, Address, Decoder);
1355
Owen Anderson83e3f672011-08-17 17:44:15 +00001356 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder));
1357 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder));
1358 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder));
1359 CHECK(S, DecodeGPRnopcRegisterClass(Inst, Ra, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001360
Owen Anderson83e3f672011-08-17 17:44:15 +00001361 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson1fb66732011-08-11 22:05:38 +00001362
Owen Anderson83e3f672011-08-17 17:44:15 +00001363 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001364}
1365
Owen Anderson83e3f672011-08-17 17:44:15 +00001366static DecodeStatus DecodeAddrModeImm12Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001367 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001368 DecodeStatus S = Success;
1369
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001370 unsigned add = fieldFromInstruction32(Val, 12, 1);
1371 unsigned imm = fieldFromInstruction32(Val, 0, 12);
1372 unsigned Rn = fieldFromInstruction32(Val, 13, 4);
1373
Owen Anderson83e3f672011-08-17 17:44:15 +00001374 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001375
1376 if (!add) imm *= -1;
1377 if (imm == 0 && !add) imm = INT32_MIN;
1378 Inst.addOperand(MCOperand::CreateImm(imm));
1379
Owen Anderson83e3f672011-08-17 17:44:15 +00001380 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001381}
1382
Owen Anderson83e3f672011-08-17 17:44:15 +00001383static DecodeStatus DecodeAddrMode5Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001384 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001385 DecodeStatus S = Success;
1386
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001387 unsigned Rn = fieldFromInstruction32(Val, 9, 4);
1388 unsigned U = fieldFromInstruction32(Val, 8, 1);
1389 unsigned imm = fieldFromInstruction32(Val, 0, 8);
1390
Owen Anderson83e3f672011-08-17 17:44:15 +00001391 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001392
1393 if (U)
1394 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::add, imm)));
1395 else
1396 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::sub, imm)));
1397
Owen Anderson83e3f672011-08-17 17:44:15 +00001398 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001399}
1400
Owen Anderson83e3f672011-08-17 17:44:15 +00001401static DecodeStatus DecodeAddrMode7Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001402 uint64_t Address, const void *Decoder) {
1403 return DecodeGPRRegisterClass(Inst, Val, Address, Decoder);
1404}
1405
Jim Grosbachc4057822011-08-17 21:58:18 +00001406static DecodeStatus
1407DecodeBranchImmInstruction(llvm::MCInst &Inst, unsigned Insn,
1408 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001409 DecodeStatus S = Success;
1410
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001411 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
1412 unsigned imm = fieldFromInstruction32(Insn, 0, 24) << 2;
1413
1414 if (pred == 0xF) {
1415 Inst.setOpcode(ARM::BLXi);
1416 imm |= fieldFromInstruction32(Insn, 24, 1) << 1;
Benjamin Kramer793b8112011-08-09 22:02:50 +00001417 Inst.addOperand(MCOperand::CreateImm(SignExtend32<26>(imm)));
Owen Anderson83e3f672011-08-17 17:44:15 +00001418 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001419 }
1420
Benjamin Kramer793b8112011-08-09 22:02:50 +00001421 Inst.addOperand(MCOperand::CreateImm(SignExtend32<26>(imm)));
Owen Anderson83e3f672011-08-17 17:44:15 +00001422 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001423
Owen Anderson83e3f672011-08-17 17:44:15 +00001424 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001425}
1426
1427
Owen Anderson83e3f672011-08-17 17:44:15 +00001428static DecodeStatus DecodeVCVTImmOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001429 uint64_t Address, const void *Decoder) {
1430 Inst.addOperand(MCOperand::CreateImm(64 - Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00001431 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001432}
1433
Owen Anderson83e3f672011-08-17 17:44:15 +00001434static DecodeStatus DecodeAddrMode6Operand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001435 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001436 DecodeStatus S = Success;
1437
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001438 unsigned Rm = fieldFromInstruction32(Val, 0, 4);
1439 unsigned align = fieldFromInstruction32(Val, 4, 2);
1440
Owen Anderson83e3f672011-08-17 17:44:15 +00001441 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001442 if (!align)
1443 Inst.addOperand(MCOperand::CreateImm(0));
1444 else
1445 Inst.addOperand(MCOperand::CreateImm(4 << align));
1446
Owen Anderson83e3f672011-08-17 17:44:15 +00001447 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001448}
1449
Owen Anderson83e3f672011-08-17 17:44:15 +00001450static DecodeStatus DecodeVLDInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001451 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001452 DecodeStatus S = Success;
1453
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001454 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
1455 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
1456 unsigned wb = fieldFromInstruction32(Insn, 16, 4);
1457 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1458 Rn |= fieldFromInstruction32(Insn, 4, 2) << 4;
1459 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1460
1461 // First output register
Owen Anderson83e3f672011-08-17 17:44:15 +00001462 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001463
1464 // Second output register
1465 switch (Inst.getOpcode()) {
1466 case ARM::VLD1q8:
1467 case ARM::VLD1q16:
1468 case ARM::VLD1q32:
1469 case ARM::VLD1q64:
1470 case ARM::VLD1q8_UPD:
1471 case ARM::VLD1q16_UPD:
1472 case ARM::VLD1q32_UPD:
1473 case ARM::VLD1q64_UPD:
1474 case ARM::VLD1d8T:
1475 case ARM::VLD1d16T:
1476 case ARM::VLD1d32T:
1477 case ARM::VLD1d64T:
1478 case ARM::VLD1d8T_UPD:
1479 case ARM::VLD1d16T_UPD:
1480 case ARM::VLD1d32T_UPD:
1481 case ARM::VLD1d64T_UPD:
1482 case ARM::VLD1d8Q:
1483 case ARM::VLD1d16Q:
1484 case ARM::VLD1d32Q:
1485 case ARM::VLD1d64Q:
1486 case ARM::VLD1d8Q_UPD:
1487 case ARM::VLD1d16Q_UPD:
1488 case ARM::VLD1d32Q_UPD:
1489 case ARM::VLD1d64Q_UPD:
1490 case ARM::VLD2d8:
1491 case ARM::VLD2d16:
1492 case ARM::VLD2d32:
1493 case ARM::VLD2d8_UPD:
1494 case ARM::VLD2d16_UPD:
1495 case ARM::VLD2d32_UPD:
1496 case ARM::VLD2q8:
1497 case ARM::VLD2q16:
1498 case ARM::VLD2q32:
1499 case ARM::VLD2q8_UPD:
1500 case ARM::VLD2q16_UPD:
1501 case ARM::VLD2q32_UPD:
1502 case ARM::VLD3d8:
1503 case ARM::VLD3d16:
1504 case ARM::VLD3d32:
1505 case ARM::VLD3d8_UPD:
1506 case ARM::VLD3d16_UPD:
1507 case ARM::VLD3d32_UPD:
1508 case ARM::VLD4d8:
1509 case ARM::VLD4d16:
1510 case ARM::VLD4d32:
1511 case ARM::VLD4d8_UPD:
1512 case ARM::VLD4d16_UPD:
1513 case ARM::VLD4d32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001514 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001515 break;
1516 case ARM::VLD2b8:
1517 case ARM::VLD2b16:
1518 case ARM::VLD2b32:
1519 case ARM::VLD2b8_UPD:
1520 case ARM::VLD2b16_UPD:
1521 case ARM::VLD2b32_UPD:
1522 case ARM::VLD3q8:
1523 case ARM::VLD3q16:
1524 case ARM::VLD3q32:
1525 case ARM::VLD3q8_UPD:
1526 case ARM::VLD3q16_UPD:
1527 case ARM::VLD3q32_UPD:
1528 case ARM::VLD4q8:
1529 case ARM::VLD4q16:
1530 case ARM::VLD4q32:
1531 case ARM::VLD4q8_UPD:
1532 case ARM::VLD4q16_UPD:
1533 case ARM::VLD4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001534 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001535 default:
1536 break;
1537 }
1538
1539 // Third output register
1540 switch(Inst.getOpcode()) {
1541 case ARM::VLD1d8T:
1542 case ARM::VLD1d16T:
1543 case ARM::VLD1d32T:
1544 case ARM::VLD1d64T:
1545 case ARM::VLD1d8T_UPD:
1546 case ARM::VLD1d16T_UPD:
1547 case ARM::VLD1d32T_UPD:
1548 case ARM::VLD1d64T_UPD:
1549 case ARM::VLD1d8Q:
1550 case ARM::VLD1d16Q:
1551 case ARM::VLD1d32Q:
1552 case ARM::VLD1d64Q:
1553 case ARM::VLD1d8Q_UPD:
1554 case ARM::VLD1d16Q_UPD:
1555 case ARM::VLD1d32Q_UPD:
1556 case ARM::VLD1d64Q_UPD:
1557 case ARM::VLD2q8:
1558 case ARM::VLD2q16:
1559 case ARM::VLD2q32:
1560 case ARM::VLD2q8_UPD:
1561 case ARM::VLD2q16_UPD:
1562 case ARM::VLD2q32_UPD:
1563 case ARM::VLD3d8:
1564 case ARM::VLD3d16:
1565 case ARM::VLD3d32:
1566 case ARM::VLD3d8_UPD:
1567 case ARM::VLD3d16_UPD:
1568 case ARM::VLD3d32_UPD:
1569 case ARM::VLD4d8:
1570 case ARM::VLD4d16:
1571 case ARM::VLD4d32:
1572 case ARM::VLD4d8_UPD:
1573 case ARM::VLD4d16_UPD:
1574 case ARM::VLD4d32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001575 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001576 break;
1577 case ARM::VLD3q8:
1578 case ARM::VLD3q16:
1579 case ARM::VLD3q32:
1580 case ARM::VLD3q8_UPD:
1581 case ARM::VLD3q16_UPD:
1582 case ARM::VLD3q32_UPD:
1583 case ARM::VLD4q8:
1584 case ARM::VLD4q16:
1585 case ARM::VLD4q32:
1586 case ARM::VLD4q8_UPD:
1587 case ARM::VLD4q16_UPD:
1588 case ARM::VLD4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001589 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+4)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001590 break;
1591 default:
1592 break;
1593 }
1594
1595 // Fourth output register
1596 switch (Inst.getOpcode()) {
1597 case ARM::VLD1d8Q:
1598 case ARM::VLD1d16Q:
1599 case ARM::VLD1d32Q:
1600 case ARM::VLD1d64Q:
1601 case ARM::VLD1d8Q_UPD:
1602 case ARM::VLD1d16Q_UPD:
1603 case ARM::VLD1d32Q_UPD:
1604 case ARM::VLD1d64Q_UPD:
1605 case ARM::VLD2q8:
1606 case ARM::VLD2q16:
1607 case ARM::VLD2q32:
1608 case ARM::VLD2q8_UPD:
1609 case ARM::VLD2q16_UPD:
1610 case ARM::VLD2q32_UPD:
1611 case ARM::VLD4d8:
1612 case ARM::VLD4d16:
1613 case ARM::VLD4d32:
1614 case ARM::VLD4d8_UPD:
1615 case ARM::VLD4d16_UPD:
1616 case ARM::VLD4d32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001617 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+3)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001618 break;
1619 case ARM::VLD4q8:
1620 case ARM::VLD4q16:
1621 case ARM::VLD4q32:
1622 case ARM::VLD4q8_UPD:
1623 case ARM::VLD4q16_UPD:
1624 case ARM::VLD4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001625 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+6)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001626 break;
1627 default:
1628 break;
1629 }
1630
1631 // Writeback operand
1632 switch (Inst.getOpcode()) {
1633 case ARM::VLD1d8_UPD:
1634 case ARM::VLD1d16_UPD:
1635 case ARM::VLD1d32_UPD:
1636 case ARM::VLD1d64_UPD:
1637 case ARM::VLD1q8_UPD:
1638 case ARM::VLD1q16_UPD:
1639 case ARM::VLD1q32_UPD:
1640 case ARM::VLD1q64_UPD:
1641 case ARM::VLD1d8T_UPD:
1642 case ARM::VLD1d16T_UPD:
1643 case ARM::VLD1d32T_UPD:
1644 case ARM::VLD1d64T_UPD:
1645 case ARM::VLD1d8Q_UPD:
1646 case ARM::VLD1d16Q_UPD:
1647 case ARM::VLD1d32Q_UPD:
1648 case ARM::VLD1d64Q_UPD:
1649 case ARM::VLD2d8_UPD:
1650 case ARM::VLD2d16_UPD:
1651 case ARM::VLD2d32_UPD:
1652 case ARM::VLD2q8_UPD:
1653 case ARM::VLD2q16_UPD:
1654 case ARM::VLD2q32_UPD:
1655 case ARM::VLD2b8_UPD:
1656 case ARM::VLD2b16_UPD:
1657 case ARM::VLD2b32_UPD:
1658 case ARM::VLD3d8_UPD:
1659 case ARM::VLD3d16_UPD:
1660 case ARM::VLD3d32_UPD:
1661 case ARM::VLD3q8_UPD:
1662 case ARM::VLD3q16_UPD:
1663 case ARM::VLD3q32_UPD:
1664 case ARM::VLD4d8_UPD:
1665 case ARM::VLD4d16_UPD:
1666 case ARM::VLD4d32_UPD:
1667 case ARM::VLD4q8_UPD:
1668 case ARM::VLD4q16_UPD:
1669 case ARM::VLD4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001670 CHECK(S, DecodeGPRRegisterClass(Inst, wb, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001671 break;
1672 default:
1673 break;
1674 }
1675
1676 // AddrMode6 Base (register+alignment)
Owen Anderson83e3f672011-08-17 17:44:15 +00001677 CHECK(S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001678
1679 // AddrMode6 Offset (register)
1680 if (Rm == 0xD)
1681 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001682 else if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001683 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001684 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001685
Owen Anderson83e3f672011-08-17 17:44:15 +00001686 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001687}
1688
Owen Anderson83e3f672011-08-17 17:44:15 +00001689static DecodeStatus DecodeVSTInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001690 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001691 DecodeStatus S = Success;
1692
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001693 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
1694 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
1695 unsigned wb = fieldFromInstruction32(Insn, 16, 4);
1696 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1697 Rn |= fieldFromInstruction32(Insn, 4, 2) << 4;
1698 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1699
1700 // Writeback Operand
1701 switch (Inst.getOpcode()) {
1702 case ARM::VST1d8_UPD:
1703 case ARM::VST1d16_UPD:
1704 case ARM::VST1d32_UPD:
1705 case ARM::VST1d64_UPD:
1706 case ARM::VST1q8_UPD:
1707 case ARM::VST1q16_UPD:
1708 case ARM::VST1q32_UPD:
1709 case ARM::VST1q64_UPD:
1710 case ARM::VST1d8T_UPD:
1711 case ARM::VST1d16T_UPD:
1712 case ARM::VST1d32T_UPD:
1713 case ARM::VST1d64T_UPD:
1714 case ARM::VST1d8Q_UPD:
1715 case ARM::VST1d16Q_UPD:
1716 case ARM::VST1d32Q_UPD:
1717 case ARM::VST1d64Q_UPD:
1718 case ARM::VST2d8_UPD:
1719 case ARM::VST2d16_UPD:
1720 case ARM::VST2d32_UPD:
1721 case ARM::VST2q8_UPD:
1722 case ARM::VST2q16_UPD:
1723 case ARM::VST2q32_UPD:
1724 case ARM::VST2b8_UPD:
1725 case ARM::VST2b16_UPD:
1726 case ARM::VST2b32_UPD:
1727 case ARM::VST3d8_UPD:
1728 case ARM::VST3d16_UPD:
1729 case ARM::VST3d32_UPD:
1730 case ARM::VST3q8_UPD:
1731 case ARM::VST3q16_UPD:
1732 case ARM::VST3q32_UPD:
1733 case ARM::VST4d8_UPD:
1734 case ARM::VST4d16_UPD:
1735 case ARM::VST4d32_UPD:
1736 case ARM::VST4q8_UPD:
1737 case ARM::VST4q16_UPD:
1738 case ARM::VST4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001739 CHECK(S, DecodeGPRRegisterClass(Inst, wb, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001740 break;
1741 default:
1742 break;
1743 }
1744
1745 // AddrMode6 Base (register+alignment)
Owen Anderson83e3f672011-08-17 17:44:15 +00001746 CHECK(S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001747
1748 // AddrMode6 Offset (register)
1749 if (Rm == 0xD)
1750 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001751 else if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001752 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001753 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001754
1755 // First input register
Owen Anderson83e3f672011-08-17 17:44:15 +00001756 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001757
1758 // Second input register
1759 switch (Inst.getOpcode()) {
1760 case ARM::VST1q8:
1761 case ARM::VST1q16:
1762 case ARM::VST1q32:
1763 case ARM::VST1q64:
1764 case ARM::VST1q8_UPD:
1765 case ARM::VST1q16_UPD:
1766 case ARM::VST1q32_UPD:
1767 case ARM::VST1q64_UPD:
1768 case ARM::VST1d8T:
1769 case ARM::VST1d16T:
1770 case ARM::VST1d32T:
1771 case ARM::VST1d64T:
1772 case ARM::VST1d8T_UPD:
1773 case ARM::VST1d16T_UPD:
1774 case ARM::VST1d32T_UPD:
1775 case ARM::VST1d64T_UPD:
1776 case ARM::VST1d8Q:
1777 case ARM::VST1d16Q:
1778 case ARM::VST1d32Q:
1779 case ARM::VST1d64Q:
1780 case ARM::VST1d8Q_UPD:
1781 case ARM::VST1d16Q_UPD:
1782 case ARM::VST1d32Q_UPD:
1783 case ARM::VST1d64Q_UPD:
1784 case ARM::VST2d8:
1785 case ARM::VST2d16:
1786 case ARM::VST2d32:
1787 case ARM::VST2d8_UPD:
1788 case ARM::VST2d16_UPD:
1789 case ARM::VST2d32_UPD:
1790 case ARM::VST2q8:
1791 case ARM::VST2q16:
1792 case ARM::VST2q32:
1793 case ARM::VST2q8_UPD:
1794 case ARM::VST2q16_UPD:
1795 case ARM::VST2q32_UPD:
1796 case ARM::VST3d8:
1797 case ARM::VST3d16:
1798 case ARM::VST3d32:
1799 case ARM::VST3d8_UPD:
1800 case ARM::VST3d16_UPD:
1801 case ARM::VST3d32_UPD:
1802 case ARM::VST4d8:
1803 case ARM::VST4d16:
1804 case ARM::VST4d32:
1805 case ARM::VST4d8_UPD:
1806 case ARM::VST4d16_UPD:
1807 case ARM::VST4d32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001808 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001809 break;
1810 case ARM::VST2b8:
1811 case ARM::VST2b16:
1812 case ARM::VST2b32:
1813 case ARM::VST2b8_UPD:
1814 case ARM::VST2b16_UPD:
1815 case ARM::VST2b32_UPD:
1816 case ARM::VST3q8:
1817 case ARM::VST3q16:
1818 case ARM::VST3q32:
1819 case ARM::VST3q8_UPD:
1820 case ARM::VST3q16_UPD:
1821 case ARM::VST3q32_UPD:
1822 case ARM::VST4q8:
1823 case ARM::VST4q16:
1824 case ARM::VST4q32:
1825 case ARM::VST4q8_UPD:
1826 case ARM::VST4q16_UPD:
1827 case ARM::VST4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001828 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001829 break;
1830 default:
1831 break;
1832 }
1833
1834 // Third input register
1835 switch (Inst.getOpcode()) {
1836 case ARM::VST1d8T:
1837 case ARM::VST1d16T:
1838 case ARM::VST1d32T:
1839 case ARM::VST1d64T:
1840 case ARM::VST1d8T_UPD:
1841 case ARM::VST1d16T_UPD:
1842 case ARM::VST1d32T_UPD:
1843 case ARM::VST1d64T_UPD:
1844 case ARM::VST1d8Q:
1845 case ARM::VST1d16Q:
1846 case ARM::VST1d32Q:
1847 case ARM::VST1d64Q:
1848 case ARM::VST1d8Q_UPD:
1849 case ARM::VST1d16Q_UPD:
1850 case ARM::VST1d32Q_UPD:
1851 case ARM::VST1d64Q_UPD:
1852 case ARM::VST2q8:
1853 case ARM::VST2q16:
1854 case ARM::VST2q32:
1855 case ARM::VST2q8_UPD:
1856 case ARM::VST2q16_UPD:
1857 case ARM::VST2q32_UPD:
1858 case ARM::VST3d8:
1859 case ARM::VST3d16:
1860 case ARM::VST3d32:
1861 case ARM::VST3d8_UPD:
1862 case ARM::VST3d16_UPD:
1863 case ARM::VST3d32_UPD:
1864 case ARM::VST4d8:
1865 case ARM::VST4d16:
1866 case ARM::VST4d32:
1867 case ARM::VST4d8_UPD:
1868 case ARM::VST4d16_UPD:
1869 case ARM::VST4d32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001870 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001871 break;
1872 case ARM::VST3q8:
1873 case ARM::VST3q16:
1874 case ARM::VST3q32:
1875 case ARM::VST3q8_UPD:
1876 case ARM::VST3q16_UPD:
1877 case ARM::VST3q32_UPD:
1878 case ARM::VST4q8:
1879 case ARM::VST4q16:
1880 case ARM::VST4q32:
1881 case ARM::VST4q8_UPD:
1882 case ARM::VST4q16_UPD:
1883 case ARM::VST4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001884 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+4)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001885 break;
1886 default:
1887 break;
1888 }
1889
1890 // Fourth input register
1891 switch (Inst.getOpcode()) {
1892 case ARM::VST1d8Q:
1893 case ARM::VST1d16Q:
1894 case ARM::VST1d32Q:
1895 case ARM::VST1d64Q:
1896 case ARM::VST1d8Q_UPD:
1897 case ARM::VST1d16Q_UPD:
1898 case ARM::VST1d32Q_UPD:
1899 case ARM::VST1d64Q_UPD:
1900 case ARM::VST2q8:
1901 case ARM::VST2q16:
1902 case ARM::VST2q32:
1903 case ARM::VST2q8_UPD:
1904 case ARM::VST2q16_UPD:
1905 case ARM::VST2q32_UPD:
1906 case ARM::VST4d8:
1907 case ARM::VST4d16:
1908 case ARM::VST4d32:
1909 case ARM::VST4d8_UPD:
1910 case ARM::VST4d16_UPD:
1911 case ARM::VST4d32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001912 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+3)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001913 break;
1914 case ARM::VST4q8:
1915 case ARM::VST4q16:
1916 case ARM::VST4q32:
1917 case ARM::VST4q8_UPD:
1918 case ARM::VST4q16_UPD:
1919 case ARM::VST4q32_UPD:
Owen Anderson83e3f672011-08-17 17:44:15 +00001920 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+6)%32, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001921 break;
1922 default:
1923 break;
1924 }
1925
Owen Anderson83e3f672011-08-17 17:44:15 +00001926 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001927}
1928
Owen Anderson83e3f672011-08-17 17:44:15 +00001929static DecodeStatus DecodeVLD1DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001930 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001931 DecodeStatus S = Success;
1932
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001933 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
1934 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
1935 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1936 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1937 unsigned align = fieldFromInstruction32(Insn, 4, 1);
1938 unsigned size = fieldFromInstruction32(Insn, 6, 2);
1939 unsigned regs = fieldFromInstruction32(Insn, 5, 1) + 1;
1940
1941 align *= (1 << size);
1942
Owen Anderson83e3f672011-08-17 17:44:15 +00001943 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001944 if (regs == 2) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001945 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001946 }
1947 if (Rm == 0xD) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001948 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001949 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001950
Owen Anderson83e3f672011-08-17 17:44:15 +00001951 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001952 Inst.addOperand(MCOperand::CreateImm(align));
1953
1954 if (Rm == 0xD)
1955 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001956 else if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001957 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001958 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001959
Owen Anderson83e3f672011-08-17 17:44:15 +00001960 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001961}
1962
Owen Anderson83e3f672011-08-17 17:44:15 +00001963static DecodeStatus DecodeVLD2DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001964 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001965 DecodeStatus S = Success;
1966
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001967 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
1968 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
1969 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
1970 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
1971 unsigned align = fieldFromInstruction32(Insn, 4, 1);
1972 unsigned size = 1 << fieldFromInstruction32(Insn, 6, 2);
1973 unsigned inc = fieldFromInstruction32(Insn, 5, 1) + 1;
1974 align *= 2*size;
1975
Owen Anderson83e3f672011-08-17 17:44:15 +00001976 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
1977 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001978 if (Rm == 0xD) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001979 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001980 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001981
Owen Anderson83e3f672011-08-17 17:44:15 +00001982 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001983 Inst.addOperand(MCOperand::CreateImm(align));
1984
1985 if (Rm == 0xD)
1986 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001987 else if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001988 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001989 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001990
Owen Anderson83e3f672011-08-17 17:44:15 +00001991 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001992}
1993
Owen Anderson83e3f672011-08-17 17:44:15 +00001994static DecodeStatus DecodeVLD3DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001995 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00001996 DecodeStatus S = Success;
1997
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001998 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
1999 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2000 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2001 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2002 unsigned inc = fieldFromInstruction32(Insn, 5, 1) + 1;
2003
Owen Anderson83e3f672011-08-17 17:44:15 +00002004 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
2005 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder));
2006 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2*inc)%32, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002007 if (Rm == 0xD) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002008 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002009 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002010
Owen Anderson83e3f672011-08-17 17:44:15 +00002011 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002012 Inst.addOperand(MCOperand::CreateImm(0));
2013
2014 if (Rm == 0xD)
2015 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002016 else if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002017 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002018 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002019
Owen Anderson83e3f672011-08-17 17:44:15 +00002020 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002021}
2022
Owen Anderson83e3f672011-08-17 17:44:15 +00002023static DecodeStatus DecodeVLD4DupInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002024 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002025 DecodeStatus S = Success;
2026
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002027 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2028 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2029 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2030 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2031 unsigned size = fieldFromInstruction32(Insn, 6, 2);
2032 unsigned inc = fieldFromInstruction32(Insn, 5, 1) + 1;
2033 unsigned align = fieldFromInstruction32(Insn, 4, 1);
2034
2035 if (size == 0x3) {
2036 size = 4;
2037 align = 16;
2038 } else {
2039 if (size == 2) {
2040 size = 1 << size;
2041 align *= 8;
2042 } else {
2043 size = 1 << size;
2044 align *= 4*size;
2045 }
2046 }
2047
Owen Anderson83e3f672011-08-17 17:44:15 +00002048 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
2049 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder));
2050 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+2*inc)%32, Address, Decoder));
2051 CHECK(S, DecodeDPRRegisterClass(Inst, (Rd+3*inc)%32, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002052 if (Rm == 0xD) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002053 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002054 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002055
Owen Anderson83e3f672011-08-17 17:44:15 +00002056 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002057 Inst.addOperand(MCOperand::CreateImm(align));
2058
2059 if (Rm == 0xD)
2060 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002061 else if (Rm != 0xF) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002062 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002063 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002064
Owen Anderson83e3f672011-08-17 17:44:15 +00002065 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002066}
2067
Jim Grosbachc4057822011-08-17 21:58:18 +00002068static DecodeStatus
2069DecodeNEONModImmInstruction(llvm::MCInst &Inst, unsigned Insn,
2070 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002071 DecodeStatus S = Success;
2072
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002073 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2074 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2075 unsigned imm = fieldFromInstruction32(Insn, 0, 4);
2076 imm |= fieldFromInstruction32(Insn, 16, 3) << 4;
2077 imm |= fieldFromInstruction32(Insn, 24, 1) << 7;
2078 imm |= fieldFromInstruction32(Insn, 8, 4) << 8;
2079 imm |= fieldFromInstruction32(Insn, 5, 1) << 12;
2080 unsigned Q = fieldFromInstruction32(Insn, 6, 1);
2081
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002082 if (Q) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002083 CHECK(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002084 } else {
Owen Anderson83e3f672011-08-17 17:44:15 +00002085 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002086 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002087
2088 Inst.addOperand(MCOperand::CreateImm(imm));
2089
2090 switch (Inst.getOpcode()) {
2091 case ARM::VORRiv4i16:
2092 case ARM::VORRiv2i32:
2093 case ARM::VBICiv4i16:
2094 case ARM::VBICiv2i32:
Owen Anderson83e3f672011-08-17 17:44:15 +00002095 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002096 break;
2097 case ARM::VORRiv8i16:
2098 case ARM::VORRiv4i32:
2099 case ARM::VBICiv8i16:
2100 case ARM::VBICiv4i32:
Owen Anderson83e3f672011-08-17 17:44:15 +00002101 CHECK(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002102 break;
2103 default:
2104 break;
2105 }
2106
Owen Anderson83e3f672011-08-17 17:44:15 +00002107 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002108}
2109
Owen Anderson83e3f672011-08-17 17:44:15 +00002110static DecodeStatus DecodeVSHLMaxInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002111 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002112 DecodeStatus S = Success;
2113
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002114 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2115 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2116 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2117 Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
2118 unsigned size = fieldFromInstruction32(Insn, 18, 2);
2119
Owen Anderson83e3f672011-08-17 17:44:15 +00002120 CHECK(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder));
2121 CHECK(S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002122 Inst.addOperand(MCOperand::CreateImm(8 << size));
2123
Owen Anderson83e3f672011-08-17 17:44:15 +00002124 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002125}
2126
Owen Anderson83e3f672011-08-17 17:44:15 +00002127static DecodeStatus DecodeShiftRight8Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002128 uint64_t Address, const void *Decoder) {
2129 Inst.addOperand(MCOperand::CreateImm(8 - Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002130 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002131}
2132
Owen Anderson83e3f672011-08-17 17:44:15 +00002133static DecodeStatus DecodeShiftRight16Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002134 uint64_t Address, const void *Decoder) {
2135 Inst.addOperand(MCOperand::CreateImm(16 - Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002136 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002137}
2138
Owen Anderson83e3f672011-08-17 17:44:15 +00002139static DecodeStatus DecodeShiftRight32Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002140 uint64_t Address, const void *Decoder) {
2141 Inst.addOperand(MCOperand::CreateImm(32 - Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002142 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002143}
2144
Owen Anderson83e3f672011-08-17 17:44:15 +00002145static DecodeStatus DecodeShiftRight64Imm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002146 uint64_t Address, const void *Decoder) {
2147 Inst.addOperand(MCOperand::CreateImm(64 - Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002148 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002149}
2150
Owen Anderson83e3f672011-08-17 17:44:15 +00002151static DecodeStatus DecodeTBLInstruction(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002152 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002153 DecodeStatus S = Success;
2154
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002155 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2156 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2157 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2158 Rn |= fieldFromInstruction32(Insn, 7, 1) << 4;
2159 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2160 Rm |= fieldFromInstruction32(Insn, 5, 1) << 4;
2161 unsigned op = fieldFromInstruction32(Insn, 6, 1);
2162 unsigned length = fieldFromInstruction32(Insn, 8, 2) + 1;
2163
Owen Anderson83e3f672011-08-17 17:44:15 +00002164 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002165 if (op) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002166 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)); // Writeback
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002167 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002168
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002169 for (unsigned i = 0; i < length; ++i) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002170 CHECK(S, DecodeDPRRegisterClass(Inst, (Rn+i)%32, Address, Decoder));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002171 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002172
Owen Anderson83e3f672011-08-17 17:44:15 +00002173 CHECK(S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002174
Owen Anderson83e3f672011-08-17 17:44:15 +00002175 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002176}
2177
Owen Anderson83e3f672011-08-17 17:44:15 +00002178static DecodeStatus DecodeVFPfpImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002179 uint64_t Address, const void *Decoder) {
2180 // The immediate needs to be a fully instantiated float. However, the
2181 // auto-generated decoder is only able to fill in some of the bits
2182 // necessary. For instance, the 'b' bit is replicated multiple times,
2183 // and is even present in inverted form in one bit. We do a little
2184 // binary parsing here to fill in those missing bits, and then
2185 // reinterpret it all as a float.
2186 union {
2187 uint32_t integer;
2188 float fp;
2189 } fp_conv;
2190
2191 fp_conv.integer = Val;
2192 uint32_t b = fieldFromInstruction32(Val, 25, 1);
2193 fp_conv.integer |= b << 26;
2194 fp_conv.integer |= b << 27;
2195 fp_conv.integer |= b << 28;
2196 fp_conv.integer |= b << 29;
2197 fp_conv.integer |= (~b & 0x1) << 30;
2198
2199 Inst.addOperand(MCOperand::CreateFPImm(fp_conv.fp));
Owen Anderson83e3f672011-08-17 17:44:15 +00002200 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002201}
2202
Owen Anderson83e3f672011-08-17 17:44:15 +00002203static DecodeStatus DecodeThumbAddSpecialReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002204 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002205 DecodeStatus S = Success;
2206
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002207 unsigned dst = fieldFromInstruction16(Insn, 8, 3);
2208 unsigned imm = fieldFromInstruction16(Insn, 0, 8);
2209
Owen Anderson83e3f672011-08-17 17:44:15 +00002210 CHECK(S, DecodetGPRRegisterClass(Inst, dst, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002211
2212 if (Inst.getOpcode() == ARM::tADR)
2213 Inst.addOperand(MCOperand::CreateReg(ARM::PC));
2214 else if (Inst.getOpcode() == ARM::tADDrSPi)
2215 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2216 else
Owen Anderson83e3f672011-08-17 17:44:15 +00002217 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002218
2219 Inst.addOperand(MCOperand::CreateImm(imm));
Owen Anderson83e3f672011-08-17 17:44:15 +00002220 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002221}
2222
Owen Anderson83e3f672011-08-17 17:44:15 +00002223static DecodeStatus DecodeThumbBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002224 uint64_t Address, const void *Decoder) {
2225 Inst.addOperand(MCOperand::CreateImm(SignExtend32<12>(Val << 1)));
Owen Anderson83e3f672011-08-17 17:44:15 +00002226 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002227}
2228
Owen Anderson83e3f672011-08-17 17:44:15 +00002229static DecodeStatus DecodeT2BROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002230 uint64_t Address, const void *Decoder) {
2231 Inst.addOperand(MCOperand::CreateImm(SignExtend32<21>(Val)));
Owen Anderson83e3f672011-08-17 17:44:15 +00002232 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002233}
2234
Owen Anderson83e3f672011-08-17 17:44:15 +00002235static DecodeStatus DecodeThumbCmpBROperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002236 uint64_t Address, const void *Decoder) {
2237 Inst.addOperand(MCOperand::CreateImm(SignExtend32<7>(Val << 1)));
Owen Anderson83e3f672011-08-17 17:44:15 +00002238 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002239}
2240
Owen Anderson83e3f672011-08-17 17:44:15 +00002241static DecodeStatus DecodeThumbAddrModeRR(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002242 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002243 DecodeStatus S = Success;
2244
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002245 unsigned Rn = fieldFromInstruction32(Val, 0, 3);
2246 unsigned Rm = fieldFromInstruction32(Val, 3, 3);
2247
Owen Anderson83e3f672011-08-17 17:44:15 +00002248 CHECK(S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder));
2249 CHECK(S, DecodetGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002250
Owen Anderson83e3f672011-08-17 17:44:15 +00002251 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002252}
2253
Owen Anderson83e3f672011-08-17 17:44:15 +00002254static DecodeStatus DecodeThumbAddrModeIS(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002255 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002256 DecodeStatus S = Success;
2257
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002258 unsigned Rn = fieldFromInstruction32(Val, 0, 3);
2259 unsigned imm = fieldFromInstruction32(Val, 3, 5);
2260
Owen Anderson83e3f672011-08-17 17:44:15 +00002261 CHECK(S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002262 Inst.addOperand(MCOperand::CreateImm(imm));
2263
Owen Anderson83e3f672011-08-17 17:44:15 +00002264 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002265}
2266
Owen Anderson83e3f672011-08-17 17:44:15 +00002267static DecodeStatus DecodeThumbAddrModePC(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002268 uint64_t Address, const void *Decoder) {
2269 Inst.addOperand(MCOperand::CreateImm(Val << 2));
2270
Owen Anderson83e3f672011-08-17 17:44:15 +00002271 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002272}
2273
Owen Anderson83e3f672011-08-17 17:44:15 +00002274static DecodeStatus DecodeThumbAddrModeSP(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002275 uint64_t Address, const void *Decoder) {
2276 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2277 Inst.addOperand(MCOperand::CreateImm(Val << 2));
2278
Owen Anderson83e3f672011-08-17 17:44:15 +00002279 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002280}
2281
Owen Anderson83e3f672011-08-17 17:44:15 +00002282static DecodeStatus DecodeT2AddrModeSOReg(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002283 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002284 DecodeStatus S = Success;
2285
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002286 unsigned Rn = fieldFromInstruction32(Val, 6, 4);
2287 unsigned Rm = fieldFromInstruction32(Val, 2, 4);
2288 unsigned imm = fieldFromInstruction32(Val, 0, 2);
2289
Owen Anderson83e3f672011-08-17 17:44:15 +00002290 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2291 CHECK(S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002292 Inst.addOperand(MCOperand::CreateImm(imm));
2293
Owen Anderson83e3f672011-08-17 17:44:15 +00002294 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002295}
2296
Owen Anderson83e3f672011-08-17 17:44:15 +00002297static DecodeStatus DecodeT2LoadShift(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002298 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002299 DecodeStatus S = Success;
2300
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002301 if (Inst.getOpcode() != ARM::t2PLDs) {
2302 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
Owen Anderson83e3f672011-08-17 17:44:15 +00002303 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002304 }
2305
2306 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2307 if (Rn == 0xF) {
2308 switch (Inst.getOpcode()) {
2309 case ARM::t2LDRBs:
2310 Inst.setOpcode(ARM::t2LDRBpci);
2311 break;
2312 case ARM::t2LDRHs:
2313 Inst.setOpcode(ARM::t2LDRHpci);
2314 break;
2315 case ARM::t2LDRSHs:
2316 Inst.setOpcode(ARM::t2LDRSHpci);
2317 break;
2318 case ARM::t2LDRSBs:
2319 Inst.setOpcode(ARM::t2LDRSBpci);
2320 break;
2321 case ARM::t2PLDs:
2322 Inst.setOpcode(ARM::t2PLDi12);
2323 Inst.addOperand(MCOperand::CreateReg(ARM::PC));
2324 break;
2325 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002326 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002327 }
2328
2329 int imm = fieldFromInstruction32(Insn, 0, 12);
2330 if (!fieldFromInstruction32(Insn, 23, 1)) imm *= -1;
2331 Inst.addOperand(MCOperand::CreateImm(imm));
2332
Owen Anderson83e3f672011-08-17 17:44:15 +00002333 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002334 }
2335
2336 unsigned addrmode = fieldFromInstruction32(Insn, 4, 2);
2337 addrmode |= fieldFromInstruction32(Insn, 0, 4) << 2;
2338 addrmode |= fieldFromInstruction32(Insn, 16, 4) << 6;
Owen Anderson83e3f672011-08-17 17:44:15 +00002339 CHECK(S, DecodeT2AddrModeSOReg(Inst, addrmode, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002340
Owen Anderson83e3f672011-08-17 17:44:15 +00002341 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002342}
2343
Owen Anderson83e3f672011-08-17 17:44:15 +00002344static DecodeStatus DecodeT2Imm8S4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002345 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002346 int imm = Val & 0xFF;
2347 if (!(Val & 0x100)) imm *= -1;
2348 Inst.addOperand(MCOperand::CreateImm(imm << 2));
2349
Owen Anderson83e3f672011-08-17 17:44:15 +00002350 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002351}
2352
Owen Anderson83e3f672011-08-17 17:44:15 +00002353static DecodeStatus DecodeT2AddrModeImm8s4(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002354 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002355 DecodeStatus S = Success;
2356
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002357 unsigned Rn = fieldFromInstruction32(Val, 9, 4);
2358 unsigned imm = fieldFromInstruction32(Val, 0, 9);
2359
Owen Anderson83e3f672011-08-17 17:44:15 +00002360 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2361 CHECK(S, DecodeT2Imm8S4(Inst, imm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002362
Owen Anderson83e3f672011-08-17 17:44:15 +00002363 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002364}
2365
Owen Anderson83e3f672011-08-17 17:44:15 +00002366static DecodeStatus DecodeT2Imm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002367 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002368 int imm = Val & 0xFF;
2369 if (!(Val & 0x100)) imm *= -1;
2370 Inst.addOperand(MCOperand::CreateImm(imm));
2371
Owen Anderson83e3f672011-08-17 17:44:15 +00002372 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002373}
2374
2375
Owen Anderson83e3f672011-08-17 17:44:15 +00002376static DecodeStatus DecodeT2AddrModeImm8(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002377 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002378 DecodeStatus S = Success;
2379
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002380 unsigned Rn = fieldFromInstruction32(Val, 9, 4);
2381 unsigned imm = fieldFromInstruction32(Val, 0, 9);
2382
2383 // Some instructions always use an additive offset.
2384 switch (Inst.getOpcode()) {
2385 case ARM::t2LDRT:
2386 case ARM::t2LDRBT:
2387 case ARM::t2LDRHT:
2388 case ARM::t2LDRSBT:
2389 case ARM::t2LDRSHT:
2390 imm |= 0x100;
2391 break;
2392 default:
2393 break;
2394 }
2395
Owen Anderson83e3f672011-08-17 17:44:15 +00002396 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2397 CHECK(S, DecodeT2Imm8(Inst, imm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002398
Owen Anderson83e3f672011-08-17 17:44:15 +00002399 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002400}
2401
2402
Owen Anderson83e3f672011-08-17 17:44:15 +00002403static DecodeStatus DecodeT2AddrModeImm12(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002404 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002405 DecodeStatus S = Success;
2406
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002407 unsigned Rn = fieldFromInstruction32(Val, 13, 4);
2408 unsigned imm = fieldFromInstruction32(Val, 0, 12);
2409
Owen Anderson83e3f672011-08-17 17:44:15 +00002410 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002411 Inst.addOperand(MCOperand::CreateImm(imm));
2412
Owen Anderson83e3f672011-08-17 17:44:15 +00002413 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002414}
2415
2416
Owen Anderson83e3f672011-08-17 17:44:15 +00002417static DecodeStatus DecodeThumbAddSPImm(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002418 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002419 unsigned imm = fieldFromInstruction16(Insn, 0, 7);
2420
2421 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2422 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2423 Inst.addOperand(MCOperand::CreateImm(imm));
2424
Owen Anderson83e3f672011-08-17 17:44:15 +00002425 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002426}
2427
Owen Anderson83e3f672011-08-17 17:44:15 +00002428static DecodeStatus DecodeThumbAddSPReg(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002429 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002430 DecodeStatus S = Success;
2431
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002432 if (Inst.getOpcode() == ARM::tADDrSP) {
2433 unsigned Rdm = fieldFromInstruction16(Insn, 0, 3);
2434 Rdm |= fieldFromInstruction16(Insn, 7, 1) << 3;
2435
Owen Anderson83e3f672011-08-17 17:44:15 +00002436 CHECK(S, DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002437 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
Owen Anderson83e3f672011-08-17 17:44:15 +00002438 CHECK(S, DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002439 } else if (Inst.getOpcode() == ARM::tADDspr) {
2440 unsigned Rm = fieldFromInstruction16(Insn, 3, 4);
2441
2442 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
2443 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
Owen Anderson83e3f672011-08-17 17:44:15 +00002444 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002445 }
2446
Owen Anderson83e3f672011-08-17 17:44:15 +00002447 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002448}
2449
Owen Anderson83e3f672011-08-17 17:44:15 +00002450static DecodeStatus DecodeThumbCPS(llvm::MCInst &Inst, uint16_t Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002451 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002452 unsigned imod = fieldFromInstruction16(Insn, 4, 1) | 0x2;
2453 unsigned flags = fieldFromInstruction16(Insn, 0, 3);
2454
2455 Inst.addOperand(MCOperand::CreateImm(imod));
2456 Inst.addOperand(MCOperand::CreateImm(flags));
2457
Owen Anderson83e3f672011-08-17 17:44:15 +00002458 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002459}
2460
Owen Anderson83e3f672011-08-17 17:44:15 +00002461static DecodeStatus DecodePostIdxReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002462 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002463 DecodeStatus S = Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002464 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2465 unsigned add = fieldFromInstruction32(Insn, 4, 1);
2466
Owen Anderson83e3f672011-08-17 17:44:15 +00002467 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)) ;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002468 Inst.addOperand(MCOperand::CreateImm(add));
2469
Owen Anderson83e3f672011-08-17 17:44:15 +00002470 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002471}
2472
Owen Anderson83e3f672011-08-17 17:44:15 +00002473static DecodeStatus DecodeThumbBLXOffset(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002474 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002475 Inst.addOperand(MCOperand::CreateImm(SignExtend32<22>(Val << 1)));
Owen Anderson83e3f672011-08-17 17:44:15 +00002476 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002477}
2478
Owen Anderson83e3f672011-08-17 17:44:15 +00002479static DecodeStatus DecodeCoprocessor(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002480 uint64_t Address, const void *Decoder) {
2481 if (Val == 0xA || Val == 0xB)
Owen Anderson83e3f672011-08-17 17:44:15 +00002482 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002483
2484 Inst.addOperand(MCOperand::CreateImm(Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002485 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002486}
2487
Jim Grosbachc4057822011-08-17 21:58:18 +00002488static DecodeStatus
2489DecodeThumb2BCCInstruction(llvm::MCInst &Inst, unsigned Insn,
2490 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002491 DecodeStatus S = Success;
2492
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002493 unsigned pred = fieldFromInstruction32(Insn, 22, 4);
2494 if (pred == 0xE || pred == 0xF) {
2495 unsigned opc = fieldFromInstruction32(Insn, 4, 2);
2496 switch (opc) {
2497 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002498 return Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002499 case 0:
2500 Inst.setOpcode(ARM::t2DSB);
2501 break;
2502 case 1:
2503 Inst.setOpcode(ARM::t2DMB);
2504 break;
2505 case 2:
2506 Inst.setOpcode(ARM::t2ISB);
Owen Anderson83e3f672011-08-17 17:44:15 +00002507 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002508 }
2509
2510 unsigned imm = fieldFromInstruction32(Insn, 0, 4);
Owen Andersonc36481c2011-08-09 23:25:42 +00002511 return DecodeMemBarrierOption(Inst, imm, Address, Decoder);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002512 }
2513
2514 unsigned brtarget = fieldFromInstruction32(Insn, 0, 11) << 1;
2515 brtarget |= fieldFromInstruction32(Insn, 11, 1) << 19;
2516 brtarget |= fieldFromInstruction32(Insn, 13, 1) << 18;
2517 brtarget |= fieldFromInstruction32(Insn, 16, 6) << 12;
2518 brtarget |= fieldFromInstruction32(Insn, 26, 1) << 20;
2519
Owen Anderson83e3f672011-08-17 17:44:15 +00002520 CHECK(S, DecodeT2BROperand(Inst, brtarget, Address, Decoder));
2521 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002522
Owen Anderson83e3f672011-08-17 17:44:15 +00002523 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002524}
2525
2526// Decode a shifted immediate operand. These basically consist
2527// of an 8-bit value, and a 4-bit directive that specifies either
2528// a splat operation or a rotation.
Owen Anderson83e3f672011-08-17 17:44:15 +00002529static DecodeStatus DecodeT2SOImm(llvm::MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002530 uint64_t Address, const void *Decoder) {
2531 unsigned ctrl = fieldFromInstruction32(Val, 10, 2);
2532 if (ctrl == 0) {
2533 unsigned byte = fieldFromInstruction32(Val, 8, 2);
2534 unsigned imm = fieldFromInstruction32(Val, 0, 8);
2535 switch (byte) {
2536 case 0:
2537 Inst.addOperand(MCOperand::CreateImm(imm));
2538 break;
2539 case 1:
2540 Inst.addOperand(MCOperand::CreateImm((imm << 16) | imm));
2541 break;
2542 case 2:
2543 Inst.addOperand(MCOperand::CreateImm((imm << 24) | (imm << 8)));
2544 break;
2545 case 3:
2546 Inst.addOperand(MCOperand::CreateImm((imm << 24) | (imm << 16) |
2547 (imm << 8) | imm));
2548 break;
2549 }
2550 } else {
2551 unsigned unrot = fieldFromInstruction32(Val, 0, 7) | 0x80;
2552 unsigned rot = fieldFromInstruction32(Val, 7, 5);
2553 unsigned imm = (unrot >> rot) | (unrot << ((32-rot)&31));
2554 Inst.addOperand(MCOperand::CreateImm(imm));
2555 }
2556
Owen Anderson83e3f672011-08-17 17:44:15 +00002557 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002558}
2559
Jim Grosbachc4057822011-08-17 21:58:18 +00002560static DecodeStatus
2561DecodeThumbBCCTargetOperand(llvm::MCInst &Inst, unsigned Val,
2562 uint64_t Address, const void *Decoder){
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002563 Inst.addOperand(MCOperand::CreateImm(Val << 1));
Owen Anderson83e3f672011-08-17 17:44:15 +00002564 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002565}
2566
Owen Anderson83e3f672011-08-17 17:44:15 +00002567static DecodeStatus DecodeThumbBLTargetOperand(llvm::MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00002568 uint64_t Address, const void *Decoder){
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002569 Inst.addOperand(MCOperand::CreateImm(SignExtend32<22>(Val << 1)));
Owen Anderson83e3f672011-08-17 17:44:15 +00002570 return Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002571}
2572
Owen Anderson83e3f672011-08-17 17:44:15 +00002573static DecodeStatus DecodeMemBarrierOption(llvm::MCInst &Inst, unsigned Val,
Owen Andersonc36481c2011-08-09 23:25:42 +00002574 uint64_t Address, const void *Decoder) {
2575 switch (Val) {
2576 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002577 return Fail;
Owen Andersonc36481c2011-08-09 23:25:42 +00002578 case 0xF: // SY
2579 case 0xE: // ST
2580 case 0xB: // ISH
2581 case 0xA: // ISHST
2582 case 0x7: // NSH
2583 case 0x6: // NSHST
2584 case 0x3: // OSH
2585 case 0x2: // OSHST
2586 break;
2587 }
2588
2589 Inst.addOperand(MCOperand::CreateImm(Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002590 return Success;
Owen Andersonc36481c2011-08-09 23:25:42 +00002591}
2592
Owen Anderson83e3f672011-08-17 17:44:15 +00002593static DecodeStatus DecodeMSRMask(llvm::MCInst &Inst, unsigned Val,
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002594 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002595 if (!Val) return Fail;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002596 Inst.addOperand(MCOperand::CreateImm(Val));
Owen Anderson83e3f672011-08-17 17:44:15 +00002597 return Success;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00002598}
Owen Andersoncbfc0442011-08-11 21:34:58 +00002599
Owen Anderson83e3f672011-08-17 17:44:15 +00002600static DecodeStatus DecodeDoubleRegLoad(llvm::MCInst &Inst, unsigned Insn,
Jim Grosbachc4057822011-08-17 21:58:18 +00002601 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002602 DecodeStatus S = Success;
2603
Owen Anderson3f3570a2011-08-12 17:58:32 +00002604 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
2605 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2606 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
2607
Owen Anderson83e3f672011-08-17 17:44:15 +00002608 if ((Rt & 1) || Rt == 0xE || Rn == 0xF) return Fail;
Owen Anderson3f3570a2011-08-12 17:58:32 +00002609
Owen Anderson83e3f672011-08-17 17:44:15 +00002610 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
2611 CHECK(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder));
2612 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2613 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson3f3570a2011-08-12 17:58:32 +00002614
Owen Anderson83e3f672011-08-17 17:44:15 +00002615 return S;
Owen Anderson3f3570a2011-08-12 17:58:32 +00002616}
2617
2618
Owen Anderson83e3f672011-08-17 17:44:15 +00002619static DecodeStatus DecodeDoubleRegStore(llvm::MCInst &Inst, unsigned Insn,
Jim Grosbachc4057822011-08-17 21:58:18 +00002620 uint64_t Address, const void *Decoder){
Owen Anderson83e3f672011-08-17 17:44:15 +00002621 DecodeStatus S = Success;
2622
Owen Andersoncbfc0442011-08-11 21:34:58 +00002623 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2624 unsigned Rt = fieldFromInstruction32(Insn, 0, 4);
2625 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
Owen Andersonadf2b092011-08-11 22:08:38 +00002626 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
Owen Andersoncbfc0442011-08-11 21:34:58 +00002627
Owen Anderson83e3f672011-08-17 17:44:15 +00002628 CHECK(S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Andersoncbfc0442011-08-11 21:34:58 +00002629
Owen Anderson83e3f672011-08-17 17:44:15 +00002630 if ((Rt & 1) || Rt == 0xE || Rn == 0xF) return Fail;
2631 if (Rd == Rn || Rd == Rt || Rd == Rt+1) return Fail;
Owen Andersoncbfc0442011-08-11 21:34:58 +00002632
Owen Anderson83e3f672011-08-17 17:44:15 +00002633 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
2634 CHECK(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder));
2635 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2636 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Andersoncbfc0442011-08-11 21:34:58 +00002637
Owen Anderson83e3f672011-08-17 17:44:15 +00002638 return S;
Owen Andersoncbfc0442011-08-11 21:34:58 +00002639}
2640
Owen Anderson83e3f672011-08-17 17:44:15 +00002641static DecodeStatus DecodeSTRPreImm(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +00002642 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002643 DecodeStatus S = Success;
2644
Owen Anderson7cdbf082011-08-12 18:12:39 +00002645 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2646 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
2647 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
2648 imm |= fieldFromInstruction32(Insn, 16, 4) << 13;
2649 imm |= fieldFromInstruction32(Insn, 23, 1) << 12;
2650 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
Owen Andersoncbfc0442011-08-11 21:34:58 +00002651
Owen Anderson83e3f672011-08-17 17:44:15 +00002652 if (Rn == 0xF || Rn == Rt) return Unpredictable; // UNPREDICTABLE
Owen Anderson7cdbf082011-08-12 18:12:39 +00002653
Owen Anderson83e3f672011-08-17 17:44:15 +00002654 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2655 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
2656 CHECK(S, DecodeAddrModeImm12Operand(Inst, imm, Address, Decoder));
2657 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson7cdbf082011-08-12 18:12:39 +00002658
Owen Anderson83e3f672011-08-17 17:44:15 +00002659 return S;
Owen Anderson7cdbf082011-08-12 18:12:39 +00002660}
2661
Owen Anderson83e3f672011-08-17 17:44:15 +00002662static DecodeStatus DecodeSTRPreReg(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +00002663 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002664 DecodeStatus S = Success;
2665
Owen Anderson7cdbf082011-08-12 18:12:39 +00002666 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2667 unsigned Rt = fieldFromInstruction32(Insn, 12, 4);
2668 unsigned imm = fieldFromInstruction32(Insn, 0, 12);
2669 imm |= fieldFromInstruction32(Insn, 16, 4) << 13;
2670 imm |= fieldFromInstruction32(Insn, 23, 1) << 12;
2671 unsigned pred = fieldFromInstruction32(Insn, 28, 4);
2672
Owen Anderson83e3f672011-08-17 17:44:15 +00002673 if (Rn == 0xF || Rn == Rt) return Unpredictable; // UNPREDICTABLE
Owen Anderson7cdbf082011-08-12 18:12:39 +00002674
Owen Anderson83e3f672011-08-17 17:44:15 +00002675 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
2676 CHECK(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder));
2677 CHECK(S, DecodeSORegMemOperand(Inst, imm, Address, Decoder));
2678 CHECK(S, DecodePredicateOperand(Inst, pred, Address, Decoder));
Owen Anderson7cdbf082011-08-12 18:12:39 +00002679
Owen Anderson83e3f672011-08-17 17:44:15 +00002680 return S;
Owen Anderson7cdbf082011-08-12 18:12:39 +00002681}
Owen Anderson7a2e1772011-08-15 18:44:44 +00002682
Owen Anderson83e3f672011-08-17 17:44:15 +00002683static DecodeStatus DecodeVLD1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00002684 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002685 DecodeStatus S = Success;
2686
Owen Anderson7a2e1772011-08-15 18:44:44 +00002687 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2688 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2689 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2690 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2691 unsigned size = fieldFromInstruction32(Insn, 10, 2);
2692
2693 unsigned align = 0;
2694 unsigned index = 0;
2695 switch (size) {
2696 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002697 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002698 case 0:
2699 if (fieldFromInstruction32(Insn, 4, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002700 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002701 index = fieldFromInstruction32(Insn, 5, 3);
2702 break;
2703 case 1:
2704 if (fieldFromInstruction32(Insn, 5, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002705 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002706 index = fieldFromInstruction32(Insn, 6, 2);
2707 if (fieldFromInstruction32(Insn, 4, 1))
2708 align = 2;
2709 break;
2710 case 2:
2711 if (fieldFromInstruction32(Insn, 6, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002712 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002713 index = fieldFromInstruction32(Insn, 7, 1);
2714 if (fieldFromInstruction32(Insn, 4, 2) != 0)
2715 align = 4;
2716 }
2717
Owen Anderson83e3f672011-08-17 17:44:15 +00002718 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002719 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00002720 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002721 }
Owen Anderson83e3f672011-08-17 17:44:15 +00002722 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002723 Inst.addOperand(MCOperand::CreateImm(align));
2724 if (Rm != 0xF && Rm != 0xD) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002725 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002726 }
2727
Owen Anderson83e3f672011-08-17 17:44:15 +00002728 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002729 Inst.addOperand(MCOperand::CreateImm(index));
2730
Owen Anderson83e3f672011-08-17 17:44:15 +00002731 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002732}
2733
Owen Anderson83e3f672011-08-17 17:44:15 +00002734static DecodeStatus DecodeVST1LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00002735 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002736 DecodeStatus S = Success;
2737
Owen Anderson7a2e1772011-08-15 18:44:44 +00002738 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2739 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2740 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2741 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2742 unsigned size = fieldFromInstruction32(Insn, 10, 2);
2743
2744 unsigned align = 0;
2745 unsigned index = 0;
2746 switch (size) {
2747 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002748 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002749 case 0:
2750 if (fieldFromInstruction32(Insn, 4, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002751 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002752 index = fieldFromInstruction32(Insn, 5, 3);
2753 break;
2754 case 1:
2755 if (fieldFromInstruction32(Insn, 5, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002756 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002757 index = fieldFromInstruction32(Insn, 6, 2);
2758 if (fieldFromInstruction32(Insn, 4, 1))
2759 align = 2;
2760 break;
2761 case 2:
2762 if (fieldFromInstruction32(Insn, 6, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002763 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002764 index = fieldFromInstruction32(Insn, 7, 1);
2765 if (fieldFromInstruction32(Insn, 4, 2) != 0)
2766 align = 4;
2767 }
2768
2769 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00002770 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002771 }
Owen Anderson83e3f672011-08-17 17:44:15 +00002772 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002773 Inst.addOperand(MCOperand::CreateImm(align));
2774 if (Rm != 0xF && Rm != 0xD) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002775 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002776 }
2777
Owen Anderson83e3f672011-08-17 17:44:15 +00002778 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002779 Inst.addOperand(MCOperand::CreateImm(index));
2780
Owen Anderson83e3f672011-08-17 17:44:15 +00002781 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002782}
2783
2784
Owen Anderson83e3f672011-08-17 17:44:15 +00002785static DecodeStatus DecodeVLD2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00002786 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002787 DecodeStatus S = Success;
2788
Owen Anderson7a2e1772011-08-15 18:44:44 +00002789 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2790 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2791 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2792 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2793 unsigned size = fieldFromInstruction32(Insn, 10, 2);
2794
2795 unsigned align = 0;
2796 unsigned index = 0;
2797 unsigned inc = 1;
2798 switch (size) {
2799 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002800 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002801 case 0:
2802 index = fieldFromInstruction32(Insn, 5, 3);
2803 if (fieldFromInstruction32(Insn, 4, 1))
2804 align = 2;
2805 break;
2806 case 1:
2807 index = fieldFromInstruction32(Insn, 6, 2);
2808 if (fieldFromInstruction32(Insn, 4, 1))
2809 align = 4;
2810 if (fieldFromInstruction32(Insn, 5, 1))
2811 inc = 2;
2812 break;
2813 case 2:
2814 if (fieldFromInstruction32(Insn, 5, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002815 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002816 index = fieldFromInstruction32(Insn, 7, 1);
2817 if (fieldFromInstruction32(Insn, 4, 1) != 0)
2818 align = 8;
2819 if (fieldFromInstruction32(Insn, 6, 1))
2820 inc = 2;
2821 break;
2822 }
2823
Owen Anderson83e3f672011-08-17 17:44:15 +00002824 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
2825 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002826 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00002827 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002828 }
Owen Anderson83e3f672011-08-17 17:44:15 +00002829 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002830 Inst.addOperand(MCOperand::CreateImm(align));
2831 if (Rm != 0xF && Rm != 0xD) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002832 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002833 }
2834
Owen Anderson83e3f672011-08-17 17:44:15 +00002835 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
2836 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002837 Inst.addOperand(MCOperand::CreateImm(index));
2838
Owen Anderson83e3f672011-08-17 17:44:15 +00002839 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002840}
2841
Owen Anderson83e3f672011-08-17 17:44:15 +00002842static DecodeStatus DecodeVST2LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00002843 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002844 DecodeStatus S = Success;
2845
Owen Anderson7a2e1772011-08-15 18:44:44 +00002846 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2847 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2848 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2849 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2850 unsigned size = fieldFromInstruction32(Insn, 10, 2);
2851
2852 unsigned align = 0;
2853 unsigned index = 0;
2854 unsigned inc = 1;
2855 switch (size) {
2856 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002857 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002858 case 0:
2859 index = fieldFromInstruction32(Insn, 5, 3);
2860 if (fieldFromInstruction32(Insn, 4, 1))
2861 align = 2;
2862 break;
2863 case 1:
2864 index = fieldFromInstruction32(Insn, 6, 2);
2865 if (fieldFromInstruction32(Insn, 4, 1))
2866 align = 4;
2867 if (fieldFromInstruction32(Insn, 5, 1))
2868 inc = 2;
2869 break;
2870 case 2:
2871 if (fieldFromInstruction32(Insn, 5, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002872 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002873 index = fieldFromInstruction32(Insn, 7, 1);
2874 if (fieldFromInstruction32(Insn, 4, 1) != 0)
2875 align = 8;
2876 if (fieldFromInstruction32(Insn, 6, 1))
2877 inc = 2;
2878 break;
2879 }
2880
2881 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00002882 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002883 }
Owen Anderson83e3f672011-08-17 17:44:15 +00002884 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002885 Inst.addOperand(MCOperand::CreateImm(align));
2886 if (Rm != 0xF && Rm != 0xD) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002887 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002888 }
2889
Owen Anderson83e3f672011-08-17 17:44:15 +00002890 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
2891 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002892 Inst.addOperand(MCOperand::CreateImm(index));
2893
Owen Anderson83e3f672011-08-17 17:44:15 +00002894 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002895}
2896
2897
Owen Anderson83e3f672011-08-17 17:44:15 +00002898static DecodeStatus DecodeVLD3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00002899 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002900 DecodeStatus S = Success;
2901
Owen Anderson7a2e1772011-08-15 18:44:44 +00002902 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2903 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2904 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2905 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2906 unsigned size = fieldFromInstruction32(Insn, 10, 2);
2907
2908 unsigned align = 0;
2909 unsigned index = 0;
2910 unsigned inc = 1;
2911 switch (size) {
2912 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002913 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002914 case 0:
2915 if (fieldFromInstruction32(Insn, 4, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002916 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002917 index = fieldFromInstruction32(Insn, 5, 3);
2918 break;
2919 case 1:
2920 if (fieldFromInstruction32(Insn, 4, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002921 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002922 index = fieldFromInstruction32(Insn, 6, 2);
2923 if (fieldFromInstruction32(Insn, 5, 1))
2924 inc = 2;
2925 break;
2926 case 2:
2927 if (fieldFromInstruction32(Insn, 4, 2))
Owen Anderson83e3f672011-08-17 17:44:15 +00002928 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002929 index = fieldFromInstruction32(Insn, 7, 1);
2930 if (fieldFromInstruction32(Insn, 6, 1))
2931 inc = 2;
2932 break;
2933 }
2934
Owen Anderson83e3f672011-08-17 17:44:15 +00002935 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
2936 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
2937 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002938
2939 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00002940 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002941 }
Owen Anderson83e3f672011-08-17 17:44:15 +00002942 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002943 Inst.addOperand(MCOperand::CreateImm(align));
2944 if (Rm != 0xF && Rm != 0xD) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002945 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002946 }
2947
Owen Anderson83e3f672011-08-17 17:44:15 +00002948 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
2949 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
2950 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002951 Inst.addOperand(MCOperand::CreateImm(index));
2952
Owen Anderson83e3f672011-08-17 17:44:15 +00002953 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002954}
2955
Owen Anderson83e3f672011-08-17 17:44:15 +00002956static DecodeStatus DecodeVST3LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00002957 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002958 DecodeStatus S = Success;
2959
Owen Anderson7a2e1772011-08-15 18:44:44 +00002960 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
2961 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
2962 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
2963 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
2964 unsigned size = fieldFromInstruction32(Insn, 10, 2);
2965
2966 unsigned align = 0;
2967 unsigned index = 0;
2968 unsigned inc = 1;
2969 switch (size) {
2970 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00002971 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00002972 case 0:
2973 if (fieldFromInstruction32(Insn, 4, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002974 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002975 index = fieldFromInstruction32(Insn, 5, 3);
2976 break;
2977 case 1:
2978 if (fieldFromInstruction32(Insn, 4, 1))
Owen Anderson83e3f672011-08-17 17:44:15 +00002979 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002980 index = fieldFromInstruction32(Insn, 6, 2);
2981 if (fieldFromInstruction32(Insn, 5, 1))
2982 inc = 2;
2983 break;
2984 case 2:
2985 if (fieldFromInstruction32(Insn, 4, 2))
Owen Anderson83e3f672011-08-17 17:44:15 +00002986 return Fail; // UNDEFINED
Owen Anderson7a2e1772011-08-15 18:44:44 +00002987 index = fieldFromInstruction32(Insn, 7, 1);
2988 if (fieldFromInstruction32(Insn, 6, 1))
2989 inc = 2;
2990 break;
2991 }
2992
2993 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00002994 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002995 }
Owen Anderson83e3f672011-08-17 17:44:15 +00002996 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00002997 Inst.addOperand(MCOperand::CreateImm(align));
2998 if (Rm != 0xF && Rm != 0xD) {
Owen Anderson83e3f672011-08-17 17:44:15 +00002999 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003000 }
3001
Owen Anderson83e3f672011-08-17 17:44:15 +00003002 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
3003 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
3004 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003005 Inst.addOperand(MCOperand::CreateImm(index));
3006
Owen Anderson83e3f672011-08-17 17:44:15 +00003007 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003008}
3009
3010
Owen Anderson83e3f672011-08-17 17:44:15 +00003011static DecodeStatus DecodeVLD4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003012 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00003013 DecodeStatus S = Success;
3014
Owen Anderson7a2e1772011-08-15 18:44:44 +00003015 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3016 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3017 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3018 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3019 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3020
3021 unsigned align = 0;
3022 unsigned index = 0;
3023 unsigned inc = 1;
3024 switch (size) {
3025 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00003026 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003027 case 0:
3028 if (fieldFromInstruction32(Insn, 4, 1))
3029 align = 4;
3030 index = fieldFromInstruction32(Insn, 5, 3);
3031 break;
3032 case 1:
3033 if (fieldFromInstruction32(Insn, 4, 1))
3034 align = 8;
3035 index = fieldFromInstruction32(Insn, 6, 2);
3036 if (fieldFromInstruction32(Insn, 5, 1))
3037 inc = 2;
3038 break;
3039 case 2:
3040 if (fieldFromInstruction32(Insn, 4, 2))
3041 align = 4 << fieldFromInstruction32(Insn, 4, 2);
3042 index = fieldFromInstruction32(Insn, 7, 1);
3043 if (fieldFromInstruction32(Insn, 6, 1))
3044 inc = 2;
3045 break;
3046 }
3047
Owen Anderson83e3f672011-08-17 17:44:15 +00003048 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
3049 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
3050 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder));
3051 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003052
3053 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00003054 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003055 }
Owen Anderson83e3f672011-08-17 17:44:15 +00003056 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003057 Inst.addOperand(MCOperand::CreateImm(align));
3058 if (Rm != 0xF && Rm != 0xD) {
Owen Anderson83e3f672011-08-17 17:44:15 +00003059 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003060 }
3061
Owen Anderson83e3f672011-08-17 17:44:15 +00003062 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
3063 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
3064 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder));
3065 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003066 Inst.addOperand(MCOperand::CreateImm(index));
3067
Owen Anderson83e3f672011-08-17 17:44:15 +00003068 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003069}
3070
Owen Anderson83e3f672011-08-17 17:44:15 +00003071static DecodeStatus DecodeVST4LN(llvm::MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003072 uint64_t Address, const void *Decoder) {
Owen Anderson83e3f672011-08-17 17:44:15 +00003073 DecodeStatus S = Success;
3074
Owen Anderson7a2e1772011-08-15 18:44:44 +00003075 unsigned Rn = fieldFromInstruction32(Insn, 16, 4);
3076 unsigned Rm = fieldFromInstruction32(Insn, 0, 4);
3077 unsigned Rd = fieldFromInstruction32(Insn, 12, 4);
3078 Rd |= fieldFromInstruction32(Insn, 22, 1) << 4;
3079 unsigned size = fieldFromInstruction32(Insn, 10, 2);
3080
3081 unsigned align = 0;
3082 unsigned index = 0;
3083 unsigned inc = 1;
3084 switch (size) {
3085 default:
Owen Anderson83e3f672011-08-17 17:44:15 +00003086 return Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003087 case 0:
3088 if (fieldFromInstruction32(Insn, 4, 1))
3089 align = 4;
3090 index = fieldFromInstruction32(Insn, 5, 3);
3091 break;
3092 case 1:
3093 if (fieldFromInstruction32(Insn, 4, 1))
3094 align = 8;
3095 index = fieldFromInstruction32(Insn, 6, 2);
3096 if (fieldFromInstruction32(Insn, 5, 1))
3097 inc = 2;
3098 break;
3099 case 2:
3100 if (fieldFromInstruction32(Insn, 4, 2))
3101 align = 4 << fieldFromInstruction32(Insn, 4, 2);
3102 index = fieldFromInstruction32(Insn, 7, 1);
3103 if (fieldFromInstruction32(Insn, 6, 1))
3104 inc = 2;
3105 break;
3106 }
3107
3108 if (Rm != 0xF) { // Writeback
Owen Anderson83e3f672011-08-17 17:44:15 +00003109 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003110 }
Owen Anderson83e3f672011-08-17 17:44:15 +00003111 CHECK(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003112 Inst.addOperand(MCOperand::CreateImm(align));
3113 if (Rm != 0xF && Rm != 0xD) {
Owen Anderson83e3f672011-08-17 17:44:15 +00003114 CHECK(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003115 }
3116
Owen Anderson83e3f672011-08-17 17:44:15 +00003117 CHECK(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder));
3118 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder));
3119 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder));
3120 CHECK(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003121 Inst.addOperand(MCOperand::CreateImm(index));
3122
Owen Anderson83e3f672011-08-17 17:44:15 +00003123 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003124}
3125