blob: c5efde37462839da2b9ad714834f5f333807732b [file] [log] [blame]
Dan Gohman3b172f12010-04-22 20:06:42 +00001//===-- FastISel.cpp - Implementation of the FastISel class ---------------===//
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the implementation of the FastISel class.
11//
Dan Gohman5ec9efd2008-09-30 20:48:29 +000012// "Fast" instruction selection is designed to emit very poor code quickly.
13// Also, it is not designed to be able to do much lowering, so most illegal
Chris Lattner44d2a982008-10-13 01:59:13 +000014// types (e.g. i64 on 32-bit targets) and operations are not supported. It is
15// also not intended to be able to do much optimization, except in a few cases
16// where doing optimizations reduces overall compile time. For example, folding
17// constants into immediate fields is often done, because it's cheap and it
18// reduces the number of instructions later phases have to examine.
Dan Gohman5ec9efd2008-09-30 20:48:29 +000019//
20// "Fast" instruction selection is able to fail gracefully and transfer
21// control to the SelectionDAG selector for operations that it doesn't
Chris Lattner44d2a982008-10-13 01:59:13 +000022// support. In many cases, this allows us to avoid duplicating a lot of
Dan Gohman5ec9efd2008-09-30 20:48:29 +000023// the complicated lowering logic that SelectionDAG currently has.
24//
25// The intended use for "fast" instruction selection is "-O0" mode
26// compilation, where the quality of the generated code is irrelevant when
Chris Lattner44d2a982008-10-13 01:59:13 +000027// weighed against the speed at which the code can be generated. Also,
Dan Gohman5ec9efd2008-09-30 20:48:29 +000028// at -O0, the LLVM optimizers are not running, and this makes the
29// compile time of codegen a much higher portion of the overall compile
Chris Lattner44d2a982008-10-13 01:59:13 +000030// time. Despite its limitations, "fast" instruction selection is able to
Dan Gohman5ec9efd2008-09-30 20:48:29 +000031// handle enough code on its own to provide noticeable overall speedups
32// in -O0 compiles.
33//
34// Basic operations are supported in a target-independent way, by reading
35// the same instruction descriptions that the SelectionDAG selector reads,
36// and identifying simple arithmetic operations that can be directly selected
Chris Lattner44d2a982008-10-13 01:59:13 +000037// from simple operators. More complicated operations currently require
Dan Gohman5ec9efd2008-09-30 20:48:29 +000038// target-specific code.
39//
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000040//===----------------------------------------------------------------------===//
41
Chad Rosier053e69a2011-11-16 21:05:28 +000042#define DEBUG_TYPE "isel"
Dan Gohman33134c42008-09-25 17:05:24 +000043#include "llvm/Function.h"
44#include "llvm/GlobalVariable.h"
Dan Gohman6f2766d2008-08-19 22:31:46 +000045#include "llvm/Instructions.h"
Dan Gohman33134c42008-09-25 17:05:24 +000046#include "llvm/IntrinsicInst.h"
Jay Foad562b84b2011-04-11 09:35:34 +000047#include "llvm/Operator.h"
Eli Friedman2586b8f2011-05-16 20:27:46 +000048#include "llvm/CodeGen/Analysis.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000049#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000050#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000051#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman33134c42008-09-25 17:05:24 +000052#include "llvm/CodeGen/MachineModuleInfo.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000053#include "llvm/CodeGen/MachineRegisterInfo.h"
Devang Patel83489bb2009-01-13 00:35:13 +000054#include "llvm/Analysis/DebugInfo.h"
Dan Gohman7fbcc982010-07-01 03:49:38 +000055#include "llvm/Analysis/Loads.h"
Evan Cheng83785c82008-08-20 22:45:34 +000056#include "llvm/Target/TargetData.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000057#include "llvm/Target/TargetInstrInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000058#include "llvm/Target/TargetLowering.h"
Dan Gohmanbb466332008-08-20 21:05:57 +000059#include "llvm/Target/TargetMachine.h"
Dan Gohmanba5be5c2010-04-20 15:00:41 +000060#include "llvm/Support/ErrorHandling.h"
Devang Patelafeaae72010-12-06 22:39:26 +000061#include "llvm/Support/Debug.h"
Chad Rosier053e69a2011-11-16 21:05:28 +000062#include "llvm/ADT/Statistic.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000063using namespace llvm;
64
Chad Rosieraa5656c2011-11-28 19:59:09 +000065STATISTIC(NumFastIselSuccessIndependent, "Number of insts selected by "
66 "target-independent selector");
67STATISTIC(NumFastIselSuccessTarget, "Number of insts selected by "
68 "target-specific selector");
Chad Rosierae6f2cb2011-11-29 19:40:47 +000069STATISTIC(NumFastIselDead, "Number of dead insts removed on failure");
Chad Rosier053e69a2011-11-16 21:05:28 +000070
Dan Gohman84023e02010-07-10 09:00:22 +000071/// startNewBlock - Set the current block to which generated machine
72/// instructions will be appended, and clear the local CSE map.
73///
74void FastISel::startNewBlock() {
75 LocalValueMap.clear();
76
Ivan Krasin74af88a2011-08-18 22:06:10 +000077 EmitStartPt = 0;
Dan Gohman84023e02010-07-10 09:00:22 +000078
Ivan Krasin74af88a2011-08-18 22:06:10 +000079 // Advance the emit start point past any EH_LABEL instructions.
Dan Gohman84023e02010-07-10 09:00:22 +000080 MachineBasicBlock::iterator
81 I = FuncInfo.MBB->begin(), E = FuncInfo.MBB->end();
82 while (I != E && I->getOpcode() == TargetOpcode::EH_LABEL) {
Ivan Krasin74af88a2011-08-18 22:06:10 +000083 EmitStartPt = I;
Dan Gohman84023e02010-07-10 09:00:22 +000084 ++I;
85 }
Ivan Krasin74af88a2011-08-18 22:06:10 +000086 LastLocalValue = EmitStartPt;
87}
88
89void FastISel::flushLocalValueMap() {
90 LocalValueMap.clear();
91 LastLocalValue = EmitStartPt;
92 recomputeInsertPt();
Dan Gohman84023e02010-07-10 09:00:22 +000093}
94
Dan Gohmana6cb6412010-05-11 23:54:07 +000095bool FastISel::hasTrivialKill(const Value *V) const {
Dan Gohman7f0d6952010-05-14 22:53:18 +000096 // Don't consider constants or arguments to have trivial kills.
Dan Gohmana6cb6412010-05-11 23:54:07 +000097 const Instruction *I = dyn_cast<Instruction>(V);
Dan Gohman7f0d6952010-05-14 22:53:18 +000098 if (!I)
99 return false;
100
101 // No-op casts are trivially coalesced by fast-isel.
102 if (const CastInst *Cast = dyn_cast<CastInst>(I))
103 if (Cast->isNoopCast(TD.getIntPtrType(Cast->getContext())) &&
104 !hasTrivialKill(Cast->getOperand(0)))
105 return false;
106
Chad Rosier22b34cc2011-11-15 23:34:05 +0000107 // GEPs with all zero indices are trivially coalesced by fast-isel.
108 if (const GetElementPtrInst *GEP = dyn_cast<GetElementPtrInst>(I))
109 if (GEP->hasAllZeroIndices() && !hasTrivialKill(GEP->getOperand(0)))
110 return false;
111
Dan Gohman7f0d6952010-05-14 22:53:18 +0000112 // Only instructions with a single use in the same basic block are considered
113 // to have trivial kills.
114 return I->hasOneUse() &&
115 !(I->getOpcode() == Instruction::BitCast ||
116 I->getOpcode() == Instruction::PtrToInt ||
117 I->getOpcode() == Instruction::IntToPtr) &&
Gabor Greif96f1d8e2010-07-22 13:36:47 +0000118 cast<Instruction>(*I->use_begin())->getParent() == I->getParent();
Dan Gohmana6cb6412010-05-11 23:54:07 +0000119}
120
Dan Gohman46510a72010-04-15 01:51:59 +0000121unsigned FastISel::getRegForValue(const Value *V) {
Owen Andersone50ed302009-08-10 22:56:29 +0000122 EVT RealVT = TLI.getValueType(V->getType(), /*AllowUnknown=*/true);
Dan Gohman4fd55282009-04-07 20:40:11 +0000123 // Don't handle non-simple values in FastISel.
124 if (!RealVT.isSimple())
125 return 0;
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000126
127 // Ignore illegal types. We must do this before looking up the value
128 // in ValueMap because Arguments are given virtual registers regardless
129 // of whether FastISel can handle them.
Owen Anderson825b72b2009-08-11 20:47:22 +0000130 MVT VT = RealVT.getSimpleVT();
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000131 if (!TLI.isTypeLegal(VT)) {
Eli Friedman76927d732011-05-25 23:49:02 +0000132 // Handle integer promotions, though, because they're common and easy.
133 if (VT == MVT::i1 || VT == MVT::i8 || VT == MVT::i16)
Owen Anderson23b9b192009-08-12 00:36:31 +0000134 VT = TLI.getTypeToTransformTo(V->getContext(), VT).getSimpleVT();
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000135 else
136 return 0;
137 }
138
Eric Christopher4e270272012-03-20 01:07:47 +0000139 // Look up the value to see if we already have a register for it.
140 unsigned Reg = lookUpRegForValue(V);
Dan Gohman104e4ce2008-09-03 23:32:19 +0000141 if (Reg != 0)
142 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +0000143
Dan Gohman97c94b82010-05-06 00:02:14 +0000144 // In bottom-up mode, just create the virtual register which will be used
145 // to hold the value. It will be materialized later.
Dan Gohman84023e02010-07-10 09:00:22 +0000146 if (isa<Instruction>(V) &&
147 (!isa<AllocaInst>(V) ||
148 !FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(V))))
149 return FuncInfo.InitializeRegForValue(V);
Dan Gohman97c94b82010-05-06 00:02:14 +0000150
Dan Gohmana10b8492010-07-14 01:07:44 +0000151 SavePoint SaveInsertPt = enterLocalValueArea();
Dan Gohman84023e02010-07-10 09:00:22 +0000152
153 // Materialize the value in a register. Emit any instructions in the
154 // local value area.
155 Reg = materializeRegForValue(V, VT);
156
157 leaveLocalValueArea(SaveInsertPt);
158
159 return Reg;
Dan Gohman1fdc6142010-05-03 23:36:34 +0000160}
161
Eric Christopher44a2c342010-08-17 01:30:33 +0000162/// materializeRegForValue - Helper for getRegForValue. This function is
Dan Gohman1fdc6142010-05-03 23:36:34 +0000163/// called when the value isn't already available in a register and must
164/// be materialized with new instructions.
165unsigned FastISel::materializeRegForValue(const Value *V, MVT VT) {
166 unsigned Reg = 0;
167
Dan Gohman46510a72010-04-15 01:51:59 +0000168 if (const ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000169 if (CI->getValue().getActiveBits() <= 64)
170 Reg = FastEmit_i(VT, VT, ISD::Constant, CI->getZExtValue());
Dan Gohman0586d912008-09-10 20:11:02 +0000171 } else if (isa<AllocaInst>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000172 Reg = TargetMaterializeAlloca(cast<AllocaInst>(V));
Dan Gohman205d9252008-08-28 21:19:07 +0000173 } else if (isa<ConstantPointerNull>(V)) {
Dan Gohman1e9e8c32008-10-07 22:03:27 +0000174 // Translate this as an integer zero so that it can be
175 // local-CSE'd with actual integer zeros.
Owen Anderson1d0be152009-08-13 21:58:54 +0000176 Reg =
177 getRegForValue(Constant::getNullValue(TD.getIntPtrType(V->getContext())));
Dan Gohman46510a72010-04-15 01:51:59 +0000178 } else if (const ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
Eli Friedmanbd125382011-04-28 00:42:03 +0000179 if (CF->isNullValue()) {
Eli Friedman2790ba82011-04-27 22:41:55 +0000180 Reg = TargetMaterializeFloatZero(CF);
181 } else {
182 // Try to emit the constant directly.
183 Reg = FastEmit_f(VT, VT, ISD::ConstantFP, CF);
184 }
Dan Gohmanad368ac2008-08-27 18:10:19 +0000185
186 if (!Reg) {
Dan Gohman4183e312010-04-13 17:07:06 +0000187 // Try to emit the constant by using an integer constant with a cast.
Dan Gohmanad368ac2008-08-27 18:10:19 +0000188 const APFloat &Flt = CF->getValueAPF();
Owen Andersone50ed302009-08-10 22:56:29 +0000189 EVT IntVT = TLI.getPointerTy();
Dan Gohmanad368ac2008-08-27 18:10:19 +0000190
191 uint64_t x[2];
192 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen23a98552008-10-09 23:00:39 +0000193 bool isExact;
194 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
Eric Christopherc415af22012-03-20 01:07:56 +0000195 APFloat::rmTowardZero, &isExact);
Dale Johannesen23a98552008-10-09 23:00:39 +0000196 if (isExact) {
Jeffrey Yasskin3ba292d2011-07-18 21:45:40 +0000197 APInt IntVal(IntBitWidth, x);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000198
Owen Andersone922c022009-07-22 00:24:57 +0000199 unsigned IntegerReg =
Owen Andersoneed707b2009-07-24 23:12:02 +0000200 getRegForValue(ConstantInt::get(V->getContext(), IntVal));
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000201 if (IntegerReg != 0)
Dan Gohmana6cb6412010-05-11 23:54:07 +0000202 Reg = FastEmit_r(IntVT.getSimpleVT(), VT, ISD::SINT_TO_FP,
203 IntegerReg, /*Kill=*/false);
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000204 }
Dan Gohmanad368ac2008-08-27 18:10:19 +0000205 }
Dan Gohman46510a72010-04-15 01:51:59 +0000206 } else if (const Operator *Op = dyn_cast<Operator>(V)) {
Dan Gohman20d4be12010-07-01 02:58:57 +0000207 if (!SelectOperator(Op, Op->getOpcode()))
208 if (!isa<Instruction>(Op) ||
209 !TargetSelectInstruction(cast<Instruction>(Op)))
210 return 0;
Dan Gohman37db6cd2010-06-21 14:17:46 +0000211 Reg = lookUpRegForValue(Op);
Dan Gohman205d9252008-08-28 21:19:07 +0000212 } else if (isa<UndefValue>(V)) {
Dan Gohman104e4ce2008-09-03 23:32:19 +0000213 Reg = createResultReg(TLI.getRegClassFor(VT));
Dan Gohman84023e02010-07-10 09:00:22 +0000214 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
215 TII.get(TargetOpcode::IMPLICIT_DEF), Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000216 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000217
Dan Gohmandceffe62008-09-25 01:28:51 +0000218 // If target-independent code couldn't handle the value, give target-specific
219 // code a try.
Owen Anderson6e607452008-09-05 23:36:01 +0000220 if (!Reg && isa<Constant>(V))
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000221 Reg = TargetMaterializeConstant(cast<Constant>(V));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000222
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000223 // Don't cache constant materializations in the general ValueMap.
224 // To do so would require tracking what uses they dominate.
Dan Gohman84023e02010-07-10 09:00:22 +0000225 if (Reg != 0) {
Dan Gohmandceffe62008-09-25 01:28:51 +0000226 LocalValueMap[V] = Reg;
Dan Gohman84023e02010-07-10 09:00:22 +0000227 LastLocalValue = MRI.getVRegDef(Reg);
228 }
Dan Gohman104e4ce2008-09-03 23:32:19 +0000229 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +0000230}
231
Dan Gohman46510a72010-04-15 01:51:59 +0000232unsigned FastISel::lookUpRegForValue(const Value *V) {
Evan Cheng59fbc802008-09-09 01:26:59 +0000233 // Look up the value to see if we already have a register for it. We
234 // cache values defined by Instructions across blocks, and other values
235 // only locally. This is because Instructions already have the SSA
Dan Gohman1fdc6142010-05-03 23:36:34 +0000236 // def-dominates-use requirement enforced.
Dan Gohmana4160c32010-07-07 16:29:44 +0000237 DenseMap<const Value *, unsigned>::iterator I = FuncInfo.ValueMap.find(V);
238 if (I != FuncInfo.ValueMap.end())
Dan Gohman3193a682010-06-21 14:21:47 +0000239 return I->second;
Evan Cheng59fbc802008-09-09 01:26:59 +0000240 return LocalValueMap[V];
241}
242
Owen Andersoncc54e762008-08-30 00:38:46 +0000243/// UpdateValueMap - Update the value map to include the new mapping for this
244/// instruction, or insert an extra copy to get the result in a previous
245/// determined register.
246/// NOTE: This is only necessary because we might select a block that uses
247/// a value before we select the block that defines the value. It might be
248/// possible to fix this by selecting blocks in reverse postorder.
Eli Friedman482feb32011-05-16 21:06:17 +0000249void FastISel::UpdateValueMap(const Value *I, unsigned Reg, unsigned NumRegs) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000250 if (!isa<Instruction>(I)) {
251 LocalValueMap[I] = Reg;
Eli Friedman482feb32011-05-16 21:06:17 +0000252 return;
Dan Gohman40b189e2008-09-05 18:18:20 +0000253 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000254
Dan Gohmana4160c32010-07-07 16:29:44 +0000255 unsigned &AssignedReg = FuncInfo.ValueMap[I];
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000256 if (AssignedReg == 0)
Dan Gohman84023e02010-07-10 09:00:22 +0000257 // Use the new register.
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000258 AssignedReg = Reg;
Chris Lattner36e39462009-04-12 07:46:30 +0000259 else if (Reg != AssignedReg) {
Dan Gohman84023e02010-07-10 09:00:22 +0000260 // Arrange for uses of AssignedReg to be replaced by uses of Reg.
Eli Friedman482feb32011-05-16 21:06:17 +0000261 for (unsigned i = 0; i < NumRegs; i++)
262 FuncInfo.RegFixups[AssignedReg+i] = Reg+i;
Dan Gohman84023e02010-07-10 09:00:22 +0000263
264 AssignedReg = Reg;
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000265 }
Owen Andersoncc54e762008-08-30 00:38:46 +0000266}
267
Dan Gohmana6cb6412010-05-11 23:54:07 +0000268std::pair<unsigned, bool> FastISel::getRegForGEPIndex(const Value *Idx) {
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000269 unsigned IdxN = getRegForValue(Idx);
270 if (IdxN == 0)
271 // Unhandled operand. Halt "fast" selection and bail.
Dan Gohmana6cb6412010-05-11 23:54:07 +0000272 return std::pair<unsigned, bool>(0, false);
273
274 bool IdxNIsKill = hasTrivialKill(Idx);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000275
276 // If the index is smaller or larger than intptr_t, truncate or extend it.
Owen Anderson766b5ef2009-08-11 21:59:30 +0000277 MVT PtrVT = TLI.getPointerTy();
Owen Andersone50ed302009-08-10 22:56:29 +0000278 EVT IdxVT = EVT::getEVT(Idx->getType(), /*HandleUnknown=*/false);
Dan Gohmana6cb6412010-05-11 23:54:07 +0000279 if (IdxVT.bitsLT(PtrVT)) {
280 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT, ISD::SIGN_EXTEND,
281 IdxN, IdxNIsKill);
282 IdxNIsKill = true;
283 }
284 else if (IdxVT.bitsGT(PtrVT)) {
285 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT, ISD::TRUNCATE,
286 IdxN, IdxNIsKill);
287 IdxNIsKill = true;
288 }
289 return std::pair<unsigned, bool>(IdxN, IdxNIsKill);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000290}
291
Dan Gohman84023e02010-07-10 09:00:22 +0000292void FastISel::recomputeInsertPt() {
293 if (getLastLocalValue()) {
294 FuncInfo.InsertPt = getLastLocalValue();
Dan Gohmanc6e59b72010-07-19 22:48:56 +0000295 FuncInfo.MBB = FuncInfo.InsertPt->getParent();
Dan Gohman84023e02010-07-10 09:00:22 +0000296 ++FuncInfo.InsertPt;
297 } else
298 FuncInfo.InsertPt = FuncInfo.MBB->getFirstNonPHI();
299
300 // Now skip past any EH_LABELs, which must remain at the beginning.
301 while (FuncInfo.InsertPt != FuncInfo.MBB->end() &&
302 FuncInfo.InsertPt->getOpcode() == TargetOpcode::EH_LABEL)
303 ++FuncInfo.InsertPt;
304}
305
Chad Rosierae6f2cb2011-11-29 19:40:47 +0000306void FastISel::removeDeadCode(MachineBasicBlock::iterator I,
307 MachineBasicBlock::iterator E) {
308 assert (I && E && std::distance(I, E) > 0 && "Invalid iterator!");
309 while (I != E) {
310 MachineInstr *Dead = &*I;
311 ++I;
312 Dead->eraseFromParent();
313 ++NumFastIselDead;
314 }
315 recomputeInsertPt();
316}
317
Dan Gohmana10b8492010-07-14 01:07:44 +0000318FastISel::SavePoint FastISel::enterLocalValueArea() {
Dan Gohman84023e02010-07-10 09:00:22 +0000319 MachineBasicBlock::iterator OldInsertPt = FuncInfo.InsertPt;
Dan Gohman163f78e2010-07-14 22:01:31 +0000320 DebugLoc OldDL = DL;
Dan Gohman84023e02010-07-10 09:00:22 +0000321 recomputeInsertPt();
Dan Gohmana10b8492010-07-14 01:07:44 +0000322 DL = DebugLoc();
Dan Gohman163f78e2010-07-14 22:01:31 +0000323 SavePoint SP = { OldInsertPt, OldDL };
Dan Gohmana10b8492010-07-14 01:07:44 +0000324 return SP;
Dan Gohman84023e02010-07-10 09:00:22 +0000325}
326
Dan Gohmana10b8492010-07-14 01:07:44 +0000327void FastISel::leaveLocalValueArea(SavePoint OldInsertPt) {
Dan Gohman84023e02010-07-10 09:00:22 +0000328 if (FuncInfo.InsertPt != FuncInfo.MBB->begin())
329 LastLocalValue = llvm::prior(FuncInfo.InsertPt);
330
331 // Restore the previous insert position.
Dan Gohmana10b8492010-07-14 01:07:44 +0000332 FuncInfo.InsertPt = OldInsertPt.InsertPt;
333 DL = OldInsertPt.DL;
Dan Gohman84023e02010-07-10 09:00:22 +0000334}
335
Dan Gohmanbdedd442008-08-20 00:11:48 +0000336/// SelectBinaryOp - Select and emit code for a binary operator instruction,
337/// which has an opcode which directly corresponds to the given ISD opcode.
338///
Dan Gohman46510a72010-04-15 01:51:59 +0000339bool FastISel::SelectBinaryOp(const User *I, unsigned ISDOpcode) {
Owen Andersone50ed302009-08-10 22:56:29 +0000340 EVT VT = EVT::getEVT(I->getType(), /*HandleUnknown=*/true);
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 if (VT == MVT::Other || !VT.isSimple())
Dan Gohmanbdedd442008-08-20 00:11:48 +0000342 // Unhandled type. Halt "fast" selection and bail.
343 return false;
Dan Gohman638c6832008-09-05 18:44:22 +0000344
Dan Gohmanb71fea22008-08-26 20:52:40 +0000345 // We only handle legal types. For example, on x86-32 the instruction
346 // selector contains all of the 64-bit instructions from x86-64,
347 // under the assumption that i64 won't be used if the target doesn't
348 // support it.
Dan Gohman638c6832008-09-05 18:44:22 +0000349 if (!TLI.isTypeLegal(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000350 // MVT::i1 is special. Allow AND, OR, or XOR because they
Dan Gohman638c6832008-09-05 18:44:22 +0000351 // don't require additional zeroing, which makes them easy.
Owen Anderson825b72b2009-08-11 20:47:22 +0000352 if (VT == MVT::i1 &&
Dan Gohman5dd9c2e2008-09-25 17:22:52 +0000353 (ISDOpcode == ISD::AND || ISDOpcode == ISD::OR ||
354 ISDOpcode == ISD::XOR))
Owen Anderson23b9b192009-08-12 00:36:31 +0000355 VT = TLI.getTypeToTransformTo(I->getContext(), VT);
Dan Gohman638c6832008-09-05 18:44:22 +0000356 else
357 return false;
358 }
Dan Gohmanbdedd442008-08-20 00:11:48 +0000359
Chris Lattnerfff65b32011-04-17 01:16:47 +0000360 // Check if the first operand is a constant, and handle it as "ri". At -O0,
361 // we don't have anything that canonicalizes operand order.
362 if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(0)))
363 if (isa<Instruction>(I) && cast<Instruction>(I)->isCommutative()) {
364 unsigned Op1 = getRegForValue(I->getOperand(1));
365 if (Op1 == 0) return false;
366
367 bool Op1IsKill = hasTrivialKill(I->getOperand(1));
Owen Andersond74ea772011-04-22 23:38:06 +0000368
Chris Lattner602fc062011-04-17 20:23:29 +0000369 unsigned ResultReg = FastEmit_ri_(VT.getSimpleVT(), ISDOpcode, Op1,
370 Op1IsKill, CI->getZExtValue(),
371 VT.getSimpleVT());
372 if (ResultReg == 0) return false;
Owen Andersond74ea772011-04-22 23:38:06 +0000373
Chris Lattner602fc062011-04-17 20:23:29 +0000374 // We successfully emitted code for the given LLVM Instruction.
375 UpdateValueMap(I, ResultReg);
376 return true;
Chris Lattnerfff65b32011-04-17 01:16:47 +0000377 }
Owen Andersond74ea772011-04-22 23:38:06 +0000378
379
Dan Gohman3df24e62008-09-03 23:12:08 +0000380 unsigned Op0 = getRegForValue(I->getOperand(0));
Chris Lattner602fc062011-04-17 20:23:29 +0000381 if (Op0 == 0) // Unhandled operand. Halt "fast" selection and bail.
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000382 return false;
383
Dan Gohmana6cb6412010-05-11 23:54:07 +0000384 bool Op0IsKill = hasTrivialKill(I->getOperand(0));
385
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000386 // Check if the second operand is a constant and handle it appropriately.
387 if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(1))) {
Chris Lattner602fc062011-04-17 20:23:29 +0000388 uint64_t Imm = CI->getZExtValue();
Owen Andersond74ea772011-04-22 23:38:06 +0000389
Chris Lattnerf051c1a2011-04-18 07:00:40 +0000390 // Transform "sdiv exact X, 8" -> "sra X, 3".
391 if (ISDOpcode == ISD::SDIV && isa<BinaryOperator>(I) &&
392 cast<BinaryOperator>(I)->isExact() &&
393 isPowerOf2_64(Imm)) {
394 Imm = Log2_64(Imm);
395 ISDOpcode = ISD::SRA;
396 }
Owen Andersond74ea772011-04-22 23:38:06 +0000397
Chris Lattner602fc062011-04-17 20:23:29 +0000398 unsigned ResultReg = FastEmit_ri_(VT.getSimpleVT(), ISDOpcode, Op0,
399 Op0IsKill, Imm, VT.getSimpleVT());
400 if (ResultReg == 0) return false;
Owen Andersond74ea772011-04-22 23:38:06 +0000401
Chris Lattner602fc062011-04-17 20:23:29 +0000402 // We successfully emitted code for the given LLVM Instruction.
403 UpdateValueMap(I, ResultReg);
404 return true;
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000405 }
406
Dan Gohman10df0fa2008-08-27 01:09:54 +0000407 // Check if the second operand is a constant float.
408 if (ConstantFP *CF = dyn_cast<ConstantFP>(I->getOperand(1))) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000409 unsigned ResultReg = FastEmit_rf(VT.getSimpleVT(), VT.getSimpleVT(),
Dan Gohmana6cb6412010-05-11 23:54:07 +0000410 ISDOpcode, Op0, Op0IsKill, CF);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000411 if (ResultReg != 0) {
412 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000413 UpdateValueMap(I, ResultReg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000414 return true;
415 }
Dan Gohman10df0fa2008-08-27 01:09:54 +0000416 }
417
Dan Gohman3df24e62008-09-03 23:12:08 +0000418 unsigned Op1 = getRegForValue(I->getOperand(1));
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000419 if (Op1 == 0)
420 // Unhandled operand. Halt "fast" selection and bail.
421 return false;
422
Dan Gohmana6cb6412010-05-11 23:54:07 +0000423 bool Op1IsKill = hasTrivialKill(I->getOperand(1));
424
Dan Gohmanad368ac2008-08-27 18:10:19 +0000425 // Now we have both operands in registers. Emit the instruction.
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000426 unsigned ResultReg = FastEmit_rr(VT.getSimpleVT(), VT.getSimpleVT(),
Dan Gohmana6cb6412010-05-11 23:54:07 +0000427 ISDOpcode,
428 Op0, Op0IsKill,
429 Op1, Op1IsKill);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000430 if (ResultReg == 0)
431 // Target-specific code wasn't able to find a machine opcode for
432 // the given ISD opcode and type. Halt "fast" selection and bail.
433 return false;
434
Dan Gohman8014e862008-08-20 00:23:20 +0000435 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000436 UpdateValueMap(I, ResultReg);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000437 return true;
438}
439
Dan Gohman46510a72010-04-15 01:51:59 +0000440bool FastISel::SelectGetElementPtr(const User *I) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000441 unsigned N = getRegForValue(I->getOperand(0));
Evan Cheng83785c82008-08-20 22:45:34 +0000442 if (N == 0)
443 // Unhandled operand. Halt "fast" selection and bail.
444 return false;
445
Dan Gohmana6cb6412010-05-11 23:54:07 +0000446 bool NIsKill = hasTrivialKill(I->getOperand(0));
447
Chad Rosier478b06c2011-11-17 07:15:58 +0000448 // Keep a running tab of the total offset to coalesce multiple N = N + Offset
449 // into a single N = N + TotalOffset.
450 uint64_t TotalOffs = 0;
451 // FIXME: What's a good SWAG number for MaxOffs?
452 uint64_t MaxOffs = 2048;
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000453 Type *Ty = I->getOperand(0)->getType();
Owen Anderson825b72b2009-08-11 20:47:22 +0000454 MVT VT = TLI.getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +0000455 for (GetElementPtrInst::const_op_iterator OI = I->op_begin()+1,
456 E = I->op_end(); OI != E; ++OI) {
457 const Value *Idx = *OI;
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000458 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Evan Cheng83785c82008-08-20 22:45:34 +0000459 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
460 if (Field) {
461 // N = N + Offset
Chad Rosier478b06c2011-11-17 07:15:58 +0000462 TotalOffs += TD.getStructLayout(StTy)->getElementOffset(Field);
463 if (TotalOffs >= MaxOffs) {
464 N = FastEmit_ri_(VT, ISD::ADD, N, NIsKill, TotalOffs, VT);
465 if (N == 0)
466 // Unhandled operand. Halt "fast" selection and bail.
467 return false;
468 NIsKill = true;
469 TotalOffs = 0;
470 }
Evan Cheng83785c82008-08-20 22:45:34 +0000471 }
472 Ty = StTy->getElementType(Field);
473 } else {
474 Ty = cast<SequentialType>(Ty)->getElementType();
475
476 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +0000477 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +0000478 if (CI->isZero()) continue;
Chad Rosier478b06c2011-11-17 07:15:58 +0000479 // N = N + Offset
480 TotalOffs +=
Duncan Sands777d2302009-05-09 07:06:46 +0000481 TD.getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Chad Rosier478b06c2011-11-17 07:15:58 +0000482 if (TotalOffs >= MaxOffs) {
483 N = FastEmit_ri_(VT, ISD::ADD, N, NIsKill, TotalOffs, VT);
484 if (N == 0)
485 // Unhandled operand. Halt "fast" selection and bail.
486 return false;
487 NIsKill = true;
488 TotalOffs = 0;
489 }
490 continue;
491 }
492 if (TotalOffs) {
493 N = FastEmit_ri_(VT, ISD::ADD, N, NIsKill, TotalOffs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000494 if (N == 0)
495 // Unhandled operand. Halt "fast" selection and bail.
496 return false;
Dan Gohmana6cb6412010-05-11 23:54:07 +0000497 NIsKill = true;
Chad Rosier478b06c2011-11-17 07:15:58 +0000498 TotalOffs = 0;
Evan Cheng83785c82008-08-20 22:45:34 +0000499 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000500
Evan Cheng83785c82008-08-20 22:45:34 +0000501 // N = N + Idx * ElementSize;
Duncan Sands777d2302009-05-09 07:06:46 +0000502 uint64_t ElementSize = TD.getTypeAllocSize(Ty);
Dan Gohmana6cb6412010-05-11 23:54:07 +0000503 std::pair<unsigned, bool> Pair = getRegForGEPIndex(Idx);
504 unsigned IdxN = Pair.first;
505 bool IdxNIsKill = Pair.second;
Evan Cheng83785c82008-08-20 22:45:34 +0000506 if (IdxN == 0)
507 // Unhandled operand. Halt "fast" selection and bail.
508 return false;
509
Dan Gohman80bc6e22008-08-26 20:57:08 +0000510 if (ElementSize != 1) {
Dan Gohmana6cb6412010-05-11 23:54:07 +0000511 IdxN = FastEmit_ri_(VT, ISD::MUL, IdxN, IdxNIsKill, ElementSize, VT);
Dan Gohman80bc6e22008-08-26 20:57:08 +0000512 if (IdxN == 0)
513 // Unhandled operand. Halt "fast" selection and bail.
514 return false;
Dan Gohmana6cb6412010-05-11 23:54:07 +0000515 IdxNIsKill = true;
Dan Gohman80bc6e22008-08-26 20:57:08 +0000516 }
Dan Gohmana6cb6412010-05-11 23:54:07 +0000517 N = FastEmit_rr(VT, VT, ISD::ADD, N, NIsKill, IdxN, IdxNIsKill);
Evan Cheng83785c82008-08-20 22:45:34 +0000518 if (N == 0)
519 // Unhandled operand. Halt "fast" selection and bail.
520 return false;
521 }
522 }
Chad Rosier478b06c2011-11-17 07:15:58 +0000523 if (TotalOffs) {
524 N = FastEmit_ri_(VT, ISD::ADD, N, NIsKill, TotalOffs, VT);
525 if (N == 0)
526 // Unhandled operand. Halt "fast" selection and bail.
527 return false;
528 }
Evan Cheng83785c82008-08-20 22:45:34 +0000529
530 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000531 UpdateValueMap(I, N);
Evan Cheng83785c82008-08-20 22:45:34 +0000532 return true;
Dan Gohmanbdedd442008-08-20 00:11:48 +0000533}
534
Dan Gohman46510a72010-04-15 01:51:59 +0000535bool FastISel::SelectCall(const User *I) {
Dan Gohmana61e73b2011-04-26 17:18:34 +0000536 const CallInst *Call = cast<CallInst>(I);
537
538 // Handle simple inline asms.
Dan Gohman9e15d652011-10-12 15:56:56 +0000539 if (const InlineAsm *IA = dyn_cast<InlineAsm>(Call->getCalledValue())) {
Dan Gohmana61e73b2011-04-26 17:18:34 +0000540 // Don't attempt to handle constraints.
541 if (!IA->getConstraintString().empty())
542 return false;
543
544 unsigned ExtraInfo = 0;
545 if (IA->hasSideEffects())
546 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
547 if (IA->isAlignStack())
548 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
549
550 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
551 TII.get(TargetOpcode::INLINEASM))
552 .addExternalSymbol(IA->getAsmString().c_str())
553 .addImm(ExtraInfo);
554 return true;
555 }
556
Michael J. Spencerc9c137b2012-02-22 19:06:13 +0000557 MachineModuleInfo &MMI = FuncInfo.MF->getMMI();
558 ComputeUsesVAFloatArgument(*Call, &MMI);
559
Dan Gohmana61e73b2011-04-26 17:18:34 +0000560 const Function *F = Call->getCalledFunction();
Dan Gohman33134c42008-09-25 17:05:24 +0000561 if (!F) return false;
562
Dan Gohman4183e312010-04-13 17:07:06 +0000563 // Handle selected intrinsic function calls.
Chris Lattner832e4942011-04-19 05:52:03 +0000564 switch (F->getIntrinsicID()) {
Dan Gohman33134c42008-09-25 17:05:24 +0000565 default: break;
Eric Christopher9b5d6b82012-02-17 23:03:39 +0000566 // At -O0 we don't care about the lifetime intrinsics.
567 case Intrinsic::lifetime_start:
568 case Intrinsic::lifetime_end:
569 return true;
Bill Wendling92c1e122009-02-13 02:16:35 +0000570 case Intrinsic::dbg_declare: {
Dan Gohmana61e73b2011-04-26 17:18:34 +0000571 const DbgDeclareInst *DI = cast<DbgDeclareInst>(Call);
Devang Patel02f0dbd2010-05-07 22:04:20 +0000572 if (!DIVariable(DI->getVariable()).Verify() ||
Eric Christopherbb54d212012-03-15 21:33:44 +0000573 !FuncInfo.MF->getMMI().hasDebugInfo()) {
574 DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n");
Devang Patel7e1e31f2009-07-02 22:43:26 +0000575 return true;
Eric Christopherbb54d212012-03-15 21:33:44 +0000576 }
Devang Patel7e1e31f2009-07-02 22:43:26 +0000577
Dan Gohman46510a72010-04-15 01:51:59 +0000578 const Value *Address = DI->getAddress();
Eric Christopherccaea7d2012-03-15 21:33:47 +0000579 if (!Address || isa<UndefValue>(Address)) {
Eric Christopherbb54d212012-03-15 21:33:44 +0000580 DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n");
Dale Johannesendc918562010-02-06 02:26:02 +0000581 return true;
Eric Christopherbb54d212012-03-15 21:33:44 +0000582 }
Devang Patel6fe75aa2010-09-14 20:29:31 +0000583
584 unsigned Reg = 0;
585 unsigned Offset = 0;
586 if (const Argument *Arg = dyn_cast<Argument>(Address)) {
Devang Patel9aee3352011-09-08 22:59:09 +0000587 // Some arguments' frame index is recorded during argument lowering.
588 Offset = FuncInfo.getArgumentFrameIndex(Arg);
589 if (Offset)
Eric Christopherc415af22012-03-20 01:07:56 +0000590 Reg = TRI.getFrameRegister(*FuncInfo.MF);
Devang Patel4bafda92010-09-10 20:32:09 +0000591 }
Devang Patel6fe75aa2010-09-14 20:29:31 +0000592 if (!Reg)
593 Reg = getRegForValue(Address);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000594
Devang Patel6fe75aa2010-09-14 20:29:31 +0000595 if (Reg)
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000596 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
Devang Patel6fe75aa2010-09-14 20:29:31 +0000597 TII.get(TargetOpcode::DBG_VALUE))
598 .addReg(Reg, RegState::Debug).addImm(Offset)
599 .addMetadata(DI->getVariable());
Eric Christopher4476bae2012-03-20 01:07:53 +0000600 else
601 // We can't yet handle anything else here because it would require
602 // generating code, thus altering codegen because of debug info.
603 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dan Gohman33134c42008-09-25 17:05:24 +0000604 return true;
Bill Wendling92c1e122009-02-13 02:16:35 +0000605 }
Dale Johannesen45df7612010-02-26 20:01:55 +0000606 case Intrinsic::dbg_value: {
Dale Johannesen343b42e2010-04-07 01:15:14 +0000607 // This form of DBG_VALUE is target-independent.
Dan Gohmana61e73b2011-04-26 17:18:34 +0000608 const DbgValueInst *DI = cast<DbgValueInst>(Call);
Evan Chenge837dea2011-06-28 19:10:37 +0000609 const MCInstrDesc &II = TII.get(TargetOpcode::DBG_VALUE);
Dan Gohman46510a72010-04-15 01:51:59 +0000610 const Value *V = DI->getValue();
Dale Johannesen45df7612010-02-26 20:01:55 +0000611 if (!V) {
612 // Currently the optimizer can produce this; insert an undef to
613 // help debugging. Probably the optimizer should not do this.
Dan Gohman84023e02010-07-10 09:00:22 +0000614 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
615 .addReg(0U).addImm(DI->getOffset())
616 .addMetadata(DI->getVariable());
Dan Gohman46510a72010-04-15 01:51:59 +0000617 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
Devang Patel8594d422011-06-24 20:46:11 +0000618 if (CI->getBitWidth() > 64)
619 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
620 .addCImm(CI).addImm(DI->getOffset())
621 .addMetadata(DI->getVariable());
622 else
623 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
624 .addImm(CI->getZExtValue()).addImm(DI->getOffset())
625 .addMetadata(DI->getVariable());
Dan Gohman46510a72010-04-15 01:51:59 +0000626 } else if (const ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +0000627 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
628 .addFPImm(CF).addImm(DI->getOffset())
629 .addMetadata(DI->getVariable());
Dale Johannesen45df7612010-02-26 20:01:55 +0000630 } else if (unsigned Reg = lookUpRegForValue(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +0000631 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
632 .addReg(Reg, RegState::Debug).addImm(DI->getOffset())
633 .addMetadata(DI->getVariable());
Dale Johannesen45df7612010-02-26 20:01:55 +0000634 } else {
635 // We can't yet handle anything else here because it would require
636 // generating code, thus altering codegen because of debug info.
Devang Patelafeaae72010-12-06 22:39:26 +0000637 DEBUG(dbgs() << "Dropping debug info for " << DI);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000638 }
Dale Johannesen45df7612010-02-26 20:01:55 +0000639 return true;
640 }
Eli Friedmand0118a22011-05-14 00:47:51 +0000641 case Intrinsic::objectsize: {
642 ConstantInt *CI = cast<ConstantInt>(Call->getArgOperand(1));
643 unsigned long long Res = CI->isZero() ? -1ULL : 0;
644 Constant *ResCI = ConstantInt::get(Call->getType(), Res);
645 unsigned ResultReg = getRegForValue(ResCI);
646 if (ResultReg == 0)
647 return false;
648 UpdateValueMap(Call, ResultReg);
649 return true;
650 }
Dan Gohman33134c42008-09-25 17:05:24 +0000651 }
Dan Gohman4183e312010-04-13 17:07:06 +0000652
Ivan Krasin74af88a2011-08-18 22:06:10 +0000653 // Usually, it does not make sense to initialize a value,
654 // make an unrelated function call and use the value, because
655 // it tends to be spilled on the stack. So, we move the pointer
656 // to the last local value to the beginning of the block, so that
657 // all the values which have already been materialized,
658 // appear after the call. It also makes sense to skip intrinsics
659 // since they tend to be inlined.
660 if (!isa<IntrinsicInst>(F))
661 flushLocalValueMap();
662
Dan Gohman4183e312010-04-13 17:07:06 +0000663 // An arbitrary call. Bail.
Dan Gohman33134c42008-09-25 17:05:24 +0000664 return false;
665}
666
Dan Gohman46510a72010-04-15 01:51:59 +0000667bool FastISel::SelectCast(const User *I, unsigned Opcode) {
Owen Andersone50ed302009-08-10 22:56:29 +0000668 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
669 EVT DstVT = TLI.getValueType(I->getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000670
Owen Anderson825b72b2009-08-11 20:47:22 +0000671 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
672 DstVT == MVT::Other || !DstVT.isSimple())
Owen Andersond0533c92008-08-26 23:46:32 +0000673 // Unhandled type. Halt "fast" selection and bail.
674 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000675
Eli Friedman76927d732011-05-25 23:49:02 +0000676 // Check if the destination type is legal.
Dan Gohman474d3b32009-03-13 23:53:06 +0000677 if (!TLI.isTypeLegal(DstVT))
Eli Friedman76927d732011-05-25 23:49:02 +0000678 return false;
Dan Gohman474d3b32009-03-13 23:53:06 +0000679
Eli Friedman76927d732011-05-25 23:49:02 +0000680 // Check if the source operand is legal.
Dan Gohman474d3b32009-03-13 23:53:06 +0000681 if (!TLI.isTypeLegal(SrcVT))
Eli Friedman76927d732011-05-25 23:49:02 +0000682 return false;
Dan Gohman474d3b32009-03-13 23:53:06 +0000683
Dan Gohman3df24e62008-09-03 23:12:08 +0000684 unsigned InputReg = getRegForValue(I->getOperand(0));
Owen Andersond0533c92008-08-26 23:46:32 +0000685 if (!InputReg)
686 // Unhandled operand. Halt "fast" selection and bail.
687 return false;
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000688
Dan Gohmana6cb6412010-05-11 23:54:07 +0000689 bool InputRegIsKill = hasTrivialKill(I->getOperand(0));
690
Owen Andersond0533c92008-08-26 23:46:32 +0000691 unsigned ResultReg = FastEmit_r(SrcVT.getSimpleVT(),
692 DstVT.getSimpleVT(),
693 Opcode,
Dan Gohmana6cb6412010-05-11 23:54:07 +0000694 InputReg, InputRegIsKill);
Owen Andersond0533c92008-08-26 23:46:32 +0000695 if (!ResultReg)
696 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000697
Dan Gohman3df24e62008-09-03 23:12:08 +0000698 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000699 return true;
700}
701
Dan Gohman46510a72010-04-15 01:51:59 +0000702bool FastISel::SelectBitCast(const User *I) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000703 // If the bitcast doesn't change the type, just use the operand value.
704 if (I->getType() == I->getOperand(0)->getType()) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000705 unsigned Reg = getRegForValue(I->getOperand(0));
Dan Gohmana318dab2008-08-27 20:41:38 +0000706 if (Reg == 0)
707 return false;
Dan Gohman3df24e62008-09-03 23:12:08 +0000708 UpdateValueMap(I, Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000709 return true;
710 }
711
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000712 // Bitcasts of other values become reg-reg copies or BITCAST operators.
Owen Andersone50ed302009-08-10 22:56:29 +0000713 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
714 EVT DstVT = TLI.getValueType(I->getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000715
Owen Anderson825b72b2009-08-11 20:47:22 +0000716 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
717 DstVT == MVT::Other || !DstVT.isSimple() ||
Owen Andersond0533c92008-08-26 23:46:32 +0000718 !TLI.isTypeLegal(SrcVT) || !TLI.isTypeLegal(DstVT))
719 // Unhandled type. Halt "fast" selection and bail.
720 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000721
Dan Gohman3df24e62008-09-03 23:12:08 +0000722 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmanad368ac2008-08-27 18:10:19 +0000723 if (Op0 == 0)
724 // Unhandled operand. Halt "fast" selection and bail.
Owen Andersond0533c92008-08-26 23:46:32 +0000725 return false;
Dan Gohmana6cb6412010-05-11 23:54:07 +0000726
727 bool Op0IsKill = hasTrivialKill(I->getOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000728
Dan Gohmanad368ac2008-08-27 18:10:19 +0000729 // First, try to perform the bitcast by inserting a reg-reg copy.
730 unsigned ResultReg = 0;
731 if (SrcVT.getSimpleVT() == DstVT.getSimpleVT()) {
Craig Topper44d23822012-02-22 05:59:10 +0000732 const TargetRegisterClass* SrcClass = TLI.getRegClassFor(SrcVT);
733 const TargetRegisterClass* DstClass = TLI.getRegClassFor(DstVT);
Jakob Stoklund Olesene7917bb2010-07-11 05:16:54 +0000734 // Don't attempt a cross-class copy. It will likely fail.
735 if (SrcClass == DstClass) {
736 ResultReg = createResultReg(DstClass);
737 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
738 ResultReg).addReg(Op0);
739 }
Dan Gohmanad368ac2008-08-27 18:10:19 +0000740 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000741
742 // If the reg-reg copy failed, select a BITCAST opcode.
Dan Gohmanad368ac2008-08-27 18:10:19 +0000743 if (!ResultReg)
744 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(),
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000745 ISD::BITCAST, Op0, Op0IsKill);
746
Dan Gohmanad368ac2008-08-27 18:10:19 +0000747 if (!ResultReg)
Owen Andersond0533c92008-08-26 23:46:32 +0000748 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000749
Dan Gohman3df24e62008-09-03 23:12:08 +0000750 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000751 return true;
752}
753
Dan Gohman3df24e62008-09-03 23:12:08 +0000754bool
Dan Gohman46510a72010-04-15 01:51:59 +0000755FastISel::SelectInstruction(const Instruction *I) {
Dan Gohmane8c92dd2010-04-23 15:29:50 +0000756 // Just before the terminator instruction, insert instructions to
757 // feed PHI nodes in successor blocks.
758 if (isa<TerminatorInst>(I))
759 if (!HandlePHINodesInSuccessorBlocks(I->getParent()))
760 return false;
761
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000762 DL = I->getDebugLoc();
763
Chad Rosierae6f2cb2011-11-29 19:40:47 +0000764 MachineBasicBlock::iterator SavedInsertPt = FuncInfo.InsertPt;
765
Dan Gohman6e3ff372009-12-05 01:27:58 +0000766 // First, try doing target-independent selection.
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000767 if (SelectOperator(I, I->getOpcode())) {
Chad Rosier053e69a2011-11-16 21:05:28 +0000768 ++NumFastIselSuccessIndependent;
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000769 DL = DebugLoc();
Dan Gohman6e3ff372009-12-05 01:27:58 +0000770 return true;
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000771 }
Chad Rosierae6f2cb2011-11-29 19:40:47 +0000772 // Remove dead code. However, ignore call instructions since we've flushed
773 // the local value map and recomputed the insert point.
774 if (!isa<CallInst>(I)) {
775 recomputeInsertPt();
776 if (SavedInsertPt != FuncInfo.InsertPt)
777 removeDeadCode(FuncInfo.InsertPt, SavedInsertPt);
778 }
Dan Gohman6e3ff372009-12-05 01:27:58 +0000779
780 // Next, try calling the target to attempt to handle the instruction.
Chad Rosierae6f2cb2011-11-29 19:40:47 +0000781 SavedInsertPt = FuncInfo.InsertPt;
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000782 if (TargetSelectInstruction(I)) {
Chad Rosier053e69a2011-11-16 21:05:28 +0000783 ++NumFastIselSuccessTarget;
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000784 DL = DebugLoc();
Dan Gohman6e3ff372009-12-05 01:27:58 +0000785 return true;
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000786 }
Chad Rosierae6f2cb2011-11-29 19:40:47 +0000787 // Check for dead code and remove as necessary.
788 recomputeInsertPt();
789 if (SavedInsertPt != FuncInfo.InsertPt)
790 removeDeadCode(FuncInfo.InsertPt, SavedInsertPt);
Dan Gohman6e3ff372009-12-05 01:27:58 +0000791
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000792 DL = DebugLoc();
Dan Gohman6e3ff372009-12-05 01:27:58 +0000793 return false;
Dan Gohman40b189e2008-09-05 18:18:20 +0000794}
795
Dan Gohmand98d6202008-10-02 22:15:21 +0000796/// FastEmitBranch - Emit an unconditional branch to the given block,
797/// unless it is the immediate (fall-through) successor, and update
798/// the CFG.
799void
Stuart Hastings3bf91252010-06-17 22:43:56 +0000800FastISel::FastEmitBranch(MachineBasicBlock *MSucc, DebugLoc DL) {
Dan Gohman84023e02010-07-10 09:00:22 +0000801 if (FuncInfo.MBB->isLayoutSuccessor(MSucc)) {
Dan Gohmand98d6202008-10-02 22:15:21 +0000802 // The unconditional fall-through case, which needs no instructions.
803 } else {
804 // The unconditional branch case.
Dan Gohman84023e02010-07-10 09:00:22 +0000805 TII.InsertBranch(*FuncInfo.MBB, MSucc, NULL,
806 SmallVector<MachineOperand, 0>(), DL);
Dan Gohmand98d6202008-10-02 22:15:21 +0000807 }
Dan Gohman84023e02010-07-10 09:00:22 +0000808 FuncInfo.MBB->addSuccessor(MSucc);
Dan Gohmand98d6202008-10-02 22:15:21 +0000809}
810
Dan Gohman3d45a852009-09-03 22:53:57 +0000811/// SelectFNeg - Emit an FNeg operation.
812///
813bool
Dan Gohman46510a72010-04-15 01:51:59 +0000814FastISel::SelectFNeg(const User *I) {
Dan Gohman3d45a852009-09-03 22:53:57 +0000815 unsigned OpReg = getRegForValue(BinaryOperator::getFNegArgument(I));
816 if (OpReg == 0) return false;
817
Dan Gohmana6cb6412010-05-11 23:54:07 +0000818 bool OpRegIsKill = hasTrivialKill(I);
819
Dan Gohman4a215a12009-09-11 00:36:43 +0000820 // If the target has ISD::FNEG, use it.
821 EVT VT = TLI.getValueType(I->getType());
822 unsigned ResultReg = FastEmit_r(VT.getSimpleVT(), VT.getSimpleVT(),
Dan Gohmana6cb6412010-05-11 23:54:07 +0000823 ISD::FNEG, OpReg, OpRegIsKill);
Dan Gohman4a215a12009-09-11 00:36:43 +0000824 if (ResultReg != 0) {
825 UpdateValueMap(I, ResultReg);
826 return true;
827 }
828
Dan Gohman5e5abb72009-09-11 00:34:46 +0000829 // Bitcast the value to integer, twiddle the sign bit with xor,
830 // and then bitcast it back to floating-point.
Dan Gohman3d45a852009-09-03 22:53:57 +0000831 if (VT.getSizeInBits() > 64) return false;
Dan Gohman5e5abb72009-09-11 00:34:46 +0000832 EVT IntVT = EVT::getIntegerVT(I->getContext(), VT.getSizeInBits());
833 if (!TLI.isTypeLegal(IntVT))
834 return false;
835
836 unsigned IntReg = FastEmit_r(VT.getSimpleVT(), IntVT.getSimpleVT(),
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000837 ISD::BITCAST, OpReg, OpRegIsKill);
Dan Gohman5e5abb72009-09-11 00:34:46 +0000838 if (IntReg == 0)
839 return false;
840
Dan Gohmana6cb6412010-05-11 23:54:07 +0000841 unsigned IntResultReg = FastEmit_ri_(IntVT.getSimpleVT(), ISD::XOR,
842 IntReg, /*Kill=*/true,
Dan Gohman5e5abb72009-09-11 00:34:46 +0000843 UINT64_C(1) << (VT.getSizeInBits()-1),
844 IntVT.getSimpleVT());
845 if (IntResultReg == 0)
846 return false;
847
848 ResultReg = FastEmit_r(IntVT.getSimpleVT(), VT.getSimpleVT(),
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000849 ISD::BITCAST, IntResultReg, /*Kill=*/true);
Dan Gohman3d45a852009-09-03 22:53:57 +0000850 if (ResultReg == 0)
851 return false;
852
853 UpdateValueMap(I, ResultReg);
854 return true;
855}
856
Dan Gohman40b189e2008-09-05 18:18:20 +0000857bool
Eli Friedman2586b8f2011-05-16 20:27:46 +0000858FastISel::SelectExtractValue(const User *U) {
859 const ExtractValueInst *EVI = dyn_cast<ExtractValueInst>(U);
Eli Friedmana4c920d2011-05-16 20:34:53 +0000860 if (!EVI)
Eli Friedman2586b8f2011-05-16 20:27:46 +0000861 return false;
862
Eli Friedman482feb32011-05-16 21:06:17 +0000863 // Make sure we only try to handle extracts with a legal result. But also
864 // allow i1 because it's easy.
Eli Friedman2586b8f2011-05-16 20:27:46 +0000865 EVT RealVT = TLI.getValueType(EVI->getType(), /*AllowUnknown=*/true);
866 if (!RealVT.isSimple())
867 return false;
868 MVT VT = RealVT.getSimpleVT();
Eli Friedman482feb32011-05-16 21:06:17 +0000869 if (!TLI.isTypeLegal(VT) && VT != MVT::i1)
Eli Friedman2586b8f2011-05-16 20:27:46 +0000870 return false;
871
872 const Value *Op0 = EVI->getOperand(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000873 Type *AggTy = Op0->getType();
Eli Friedman2586b8f2011-05-16 20:27:46 +0000874
875 // Get the base result register.
876 unsigned ResultReg;
877 DenseMap<const Value *, unsigned>::iterator I = FuncInfo.ValueMap.find(Op0);
878 if (I != FuncInfo.ValueMap.end())
879 ResultReg = I->second;
Eli Friedman0b4d96b2011-06-06 05:46:34 +0000880 else if (isa<Instruction>(Op0))
Eli Friedman2586b8f2011-05-16 20:27:46 +0000881 ResultReg = FuncInfo.InitializeRegForValue(Op0);
Eli Friedman0b4d96b2011-06-06 05:46:34 +0000882 else
883 return false; // fast-isel can't handle aggregate constants at the moment
Eli Friedman2586b8f2011-05-16 20:27:46 +0000884
885 // Get the actual result register, which is an offset from the base register.
Jay Foadfc6d3a42011-07-13 10:26:04 +0000886 unsigned VTIndex = ComputeLinearIndex(AggTy, EVI->getIndices());
Eli Friedman2586b8f2011-05-16 20:27:46 +0000887
888 SmallVector<EVT, 4> AggValueVTs;
889 ComputeValueVTs(TLI, AggTy, AggValueVTs);
890
891 for (unsigned i = 0; i < VTIndex; i++)
892 ResultReg += TLI.getNumRegisters(FuncInfo.Fn->getContext(), AggValueVTs[i]);
893
894 UpdateValueMap(EVI, ResultReg);
895 return true;
896}
897
898bool
Dan Gohman46510a72010-04-15 01:51:59 +0000899FastISel::SelectOperator(const User *I, unsigned Opcode) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000900 switch (Opcode) {
Dan Gohmanae3a0be2009-06-04 22:49:04 +0000901 case Instruction::Add:
902 return SelectBinaryOp(I, ISD::ADD);
903 case Instruction::FAdd:
904 return SelectBinaryOp(I, ISD::FADD);
905 case Instruction::Sub:
906 return SelectBinaryOp(I, ISD::SUB);
907 case Instruction::FSub:
Dan Gohman3d45a852009-09-03 22:53:57 +0000908 // FNeg is currently represented in LLVM IR as a special case of FSub.
909 if (BinaryOperator::isFNeg(I))
910 return SelectFNeg(I);
Dan Gohmanae3a0be2009-06-04 22:49:04 +0000911 return SelectBinaryOp(I, ISD::FSUB);
912 case Instruction::Mul:
913 return SelectBinaryOp(I, ISD::MUL);
914 case Instruction::FMul:
915 return SelectBinaryOp(I, ISD::FMUL);
Dan Gohman3df24e62008-09-03 23:12:08 +0000916 case Instruction::SDiv:
917 return SelectBinaryOp(I, ISD::SDIV);
918 case Instruction::UDiv:
919 return SelectBinaryOp(I, ISD::UDIV);
920 case Instruction::FDiv:
921 return SelectBinaryOp(I, ISD::FDIV);
922 case Instruction::SRem:
923 return SelectBinaryOp(I, ISD::SREM);
924 case Instruction::URem:
925 return SelectBinaryOp(I, ISD::UREM);
926 case Instruction::FRem:
927 return SelectBinaryOp(I, ISD::FREM);
928 case Instruction::Shl:
929 return SelectBinaryOp(I, ISD::SHL);
930 case Instruction::LShr:
931 return SelectBinaryOp(I, ISD::SRL);
932 case Instruction::AShr:
933 return SelectBinaryOp(I, ISD::SRA);
934 case Instruction::And:
935 return SelectBinaryOp(I, ISD::AND);
936 case Instruction::Or:
937 return SelectBinaryOp(I, ISD::OR);
938 case Instruction::Xor:
939 return SelectBinaryOp(I, ISD::XOR);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000940
Dan Gohman3df24e62008-09-03 23:12:08 +0000941 case Instruction::GetElementPtr:
942 return SelectGetElementPtr(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000943
Dan Gohman3df24e62008-09-03 23:12:08 +0000944 case Instruction::Br: {
Dan Gohman46510a72010-04-15 01:51:59 +0000945 const BranchInst *BI = cast<BranchInst>(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000946
Dan Gohman3df24e62008-09-03 23:12:08 +0000947 if (BI->isUnconditional()) {
Dan Gohman46510a72010-04-15 01:51:59 +0000948 const BasicBlock *LLVMSucc = BI->getSuccessor(0);
Dan Gohmana4160c32010-07-07 16:29:44 +0000949 MachineBasicBlock *MSucc = FuncInfo.MBBMap[LLVMSucc];
Stuart Hastings3bf91252010-06-17 22:43:56 +0000950 FastEmitBranch(MSucc, BI->getDebugLoc());
Dan Gohman3df24e62008-09-03 23:12:08 +0000951 return true;
Owen Anderson9d5b4162008-08-27 00:31:01 +0000952 }
Dan Gohman3df24e62008-09-03 23:12:08 +0000953
954 // Conditional branches are not handed yet.
955 // Halt "fast" selection and bail.
956 return false;
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000957 }
958
Dan Gohman087c8502008-09-05 01:08:41 +0000959 case Instruction::Unreachable:
960 // Nothing to emit.
961 return true;
962
Dan Gohman0586d912008-09-10 20:11:02 +0000963 case Instruction::Alloca:
964 // FunctionLowering has the static-sized case covered.
Dan Gohmana4160c32010-07-07 16:29:44 +0000965 if (FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(I)))
Dan Gohman0586d912008-09-10 20:11:02 +0000966 return true;
967
968 // Dynamic-sized alloca is not handled yet.
969 return false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000970
Dan Gohman33134c42008-09-25 17:05:24 +0000971 case Instruction::Call:
972 return SelectCall(I);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000973
Dan Gohman3df24e62008-09-03 23:12:08 +0000974 case Instruction::BitCast:
975 return SelectBitCast(I);
976
977 case Instruction::FPToSI:
978 return SelectCast(I, ISD::FP_TO_SINT);
979 case Instruction::ZExt:
980 return SelectCast(I, ISD::ZERO_EXTEND);
981 case Instruction::SExt:
982 return SelectCast(I, ISD::SIGN_EXTEND);
983 case Instruction::Trunc:
984 return SelectCast(I, ISD::TRUNCATE);
985 case Instruction::SIToFP:
986 return SelectCast(I, ISD::SINT_TO_FP);
987
988 case Instruction::IntToPtr: // Deliberate fall-through.
989 case Instruction::PtrToInt: {
Owen Andersone50ed302009-08-10 22:56:29 +0000990 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
991 EVT DstVT = TLI.getValueType(I->getType());
Dan Gohman3df24e62008-09-03 23:12:08 +0000992 if (DstVT.bitsGT(SrcVT))
993 return SelectCast(I, ISD::ZERO_EXTEND);
994 if (DstVT.bitsLT(SrcVT))
995 return SelectCast(I, ISD::TRUNCATE);
996 unsigned Reg = getRegForValue(I->getOperand(0));
997 if (Reg == 0) return false;
998 UpdateValueMap(I, Reg);
999 return true;
1000 }
Dan Gohmand57dd5f2008-09-23 21:53:34 +00001001
Eli Friedman2586b8f2011-05-16 20:27:46 +00001002 case Instruction::ExtractValue:
1003 return SelectExtractValue(I);
1004
Dan Gohmanba5be5c2010-04-20 15:00:41 +00001005 case Instruction::PHI:
1006 llvm_unreachable("FastISel shouldn't visit PHI nodes!");
1007
Dan Gohman3df24e62008-09-03 23:12:08 +00001008 default:
1009 // Unhandled instruction. Halt "fast" selection and bail.
1010 return false;
1011 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001012}
1013
Dan Gohmana4160c32010-07-07 16:29:44 +00001014FastISel::FastISel(FunctionLoweringInfo &funcInfo)
Dan Gohman84023e02010-07-10 09:00:22 +00001015 : FuncInfo(funcInfo),
Dan Gohmana4160c32010-07-07 16:29:44 +00001016 MRI(FuncInfo.MF->getRegInfo()),
1017 MFI(*FuncInfo.MF->getFrameInfo()),
1018 MCP(*FuncInfo.MF->getConstantPool()),
1019 TM(FuncInfo.MF->getTarget()),
Dan Gohman22bb3112008-08-22 00:20:26 +00001020 TD(*TM.getTargetData()),
1021 TII(*TM.getInstrInfo()),
Dan Gohmana7a0ed72010-05-05 23:58:35 +00001022 TLI(*TM.getTargetLowering()),
Dan Gohman84023e02010-07-10 09:00:22 +00001023 TRI(*TM.getRegisterInfo()) {
Dan Gohmanbb466332008-08-20 21:05:57 +00001024}
1025
Dan Gohmane285a742008-08-14 21:51:29 +00001026FastISel::~FastISel() {}
1027
Owen Anderson825b72b2009-08-11 20:47:22 +00001028unsigned FastISel::FastEmit_(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +00001029 unsigned) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001030 return 0;
1031}
1032
Owen Anderson825b72b2009-08-11 20:47:22 +00001033unsigned FastISel::FastEmit_r(MVT, MVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001034 unsigned,
1035 unsigned /*Op0*/, bool /*Op0IsKill*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001036 return 0;
1037}
1038
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001039unsigned FastISel::FastEmit_rr(MVT, MVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001040 unsigned,
1041 unsigned /*Op0*/, bool /*Op0IsKill*/,
1042 unsigned /*Op1*/, bool /*Op1IsKill*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001043 return 0;
1044}
1045
Dan Gohman7c3ecb62010-01-05 22:26:32 +00001046unsigned FastISel::FastEmit_i(MVT, MVT, unsigned, uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +00001047 return 0;
1048}
1049
Owen Anderson825b72b2009-08-11 20:47:22 +00001050unsigned FastISel::FastEmit_f(MVT, MVT,
Dan Gohman46510a72010-04-15 01:51:59 +00001051 unsigned, const ConstantFP * /*FPImm*/) {
Dan Gohman10df0fa2008-08-27 01:09:54 +00001052 return 0;
1053}
1054
Owen Anderson825b72b2009-08-11 20:47:22 +00001055unsigned FastISel::FastEmit_ri(MVT, MVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001056 unsigned,
1057 unsigned /*Op0*/, bool /*Op0IsKill*/,
Owen Anderson0f84e4e2008-08-25 23:58:18 +00001058 uint64_t /*Imm*/) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001059 return 0;
1060}
1061
Owen Anderson825b72b2009-08-11 20:47:22 +00001062unsigned FastISel::FastEmit_rf(MVT, MVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001063 unsigned,
1064 unsigned /*Op0*/, bool /*Op0IsKill*/,
Dan Gohman46510a72010-04-15 01:51:59 +00001065 const ConstantFP * /*FPImm*/) {
Dan Gohman10df0fa2008-08-27 01:09:54 +00001066 return 0;
1067}
1068
Owen Anderson825b72b2009-08-11 20:47:22 +00001069unsigned FastISel::FastEmit_rri(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +00001070 unsigned,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001071 unsigned /*Op0*/, bool /*Op0IsKill*/,
1072 unsigned /*Op1*/, bool /*Op1IsKill*/,
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001073 uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +00001074 return 0;
1075}
1076
1077/// FastEmit_ri_ - This method is a wrapper of FastEmit_ri. It first tries
1078/// to emit an instruction with an immediate operand using FastEmit_ri.
1079/// If that fails, it materializes the immediate into a register and try
1080/// FastEmit_rr instead.
Dan Gohman7c3ecb62010-01-05 22:26:32 +00001081unsigned FastISel::FastEmit_ri_(MVT VT, unsigned Opcode,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001082 unsigned Op0, bool Op0IsKill,
1083 uint64_t Imm, MVT ImmType) {
Chris Lattner602fc062011-04-17 20:23:29 +00001084 // If this is a multiply by a power of two, emit this as a shift left.
1085 if (Opcode == ISD::MUL && isPowerOf2_64(Imm)) {
1086 Opcode = ISD::SHL;
1087 Imm = Log2_64(Imm);
Chris Lattner090ca912011-04-18 06:55:51 +00001088 } else if (Opcode == ISD::UDIV && isPowerOf2_64(Imm)) {
1089 // div x, 8 -> srl x, 3
1090 Opcode = ISD::SRL;
1091 Imm = Log2_64(Imm);
Chris Lattner602fc062011-04-17 20:23:29 +00001092 }
Owen Andersond74ea772011-04-22 23:38:06 +00001093
Chris Lattner602fc062011-04-17 20:23:29 +00001094 // Horrible hack (to be removed), check to make sure shift amounts are
1095 // in-range.
1096 if ((Opcode == ISD::SHL || Opcode == ISD::SRA || Opcode == ISD::SRL) &&
1097 Imm >= VT.getSizeInBits())
1098 return 0;
Owen Andersond74ea772011-04-22 23:38:06 +00001099
Evan Cheng83785c82008-08-20 22:45:34 +00001100 // First check if immediate type is legal. If not, we can't use the ri form.
Dan Gohmana6cb6412010-05-11 23:54:07 +00001101 unsigned ResultReg = FastEmit_ri(VT, VT, Opcode, Op0, Op0IsKill, Imm);
Evan Cheng83785c82008-08-20 22:45:34 +00001102 if (ResultReg != 0)
1103 return ResultReg;
Owen Anderson0f84e4e2008-08-25 23:58:18 +00001104 unsigned MaterialReg = FastEmit_i(ImmType, ImmType, ISD::Constant, Imm);
Eli Friedmanb2b03fc2011-04-29 23:34:52 +00001105 if (MaterialReg == 0) {
1106 // This is a bit ugly/slow, but failing here means falling out of
1107 // fast-isel, which would be very slow.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001108 IntegerType *ITy = IntegerType::get(FuncInfo.Fn->getContext(),
Eli Friedmanb2b03fc2011-04-29 23:34:52 +00001109 VT.getSizeInBits());
1110 MaterialReg = getRegForValue(ConstantInt::get(ITy, Imm));
1111 }
Dan Gohmana6cb6412010-05-11 23:54:07 +00001112 return FastEmit_rr(VT, VT, Opcode,
1113 Op0, Op0IsKill,
1114 MaterialReg, /*Kill=*/true);
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001115}
1116
1117unsigned FastISel::createResultReg(const TargetRegisterClass* RC) {
1118 return MRI.createVirtualRegister(RC);
Evan Cheng83785c82008-08-20 22:45:34 +00001119}
1120
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001121unsigned FastISel::FastEmitInst_(unsigned MachineInstOpcode,
Dan Gohman77ad7962008-08-20 18:09:38 +00001122 const TargetRegisterClass* RC) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001123 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001124 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001125
Dan Gohman84023e02010-07-10 09:00:22 +00001126 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001127 return ResultReg;
1128}
1129
1130unsigned FastISel::FastEmitInst_r(unsigned MachineInstOpcode,
1131 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001132 unsigned Op0, bool Op0IsKill) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001133 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001134 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001135
Evan Cheng5960e4e2008-09-08 08:38:20 +00001136 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001137 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
1138 .addReg(Op0, Op0IsKill * RegState::Kill);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001139 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001140 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
1141 .addReg(Op0, Op0IsKill * RegState::Kill);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001142 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1143 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001144 }
1145
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001146 return ResultReg;
1147}
1148
1149unsigned FastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
1150 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001151 unsigned Op0, bool Op0IsKill,
1152 unsigned Op1, bool Op1IsKill) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001153 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001154 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001155
Evan Cheng5960e4e2008-09-08 08:38:20 +00001156 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001157 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001158 .addReg(Op0, Op0IsKill * RegState::Kill)
1159 .addReg(Op1, Op1IsKill * RegState::Kill);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001160 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001161 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001162 .addReg(Op0, Op0IsKill * RegState::Kill)
1163 .addReg(Op1, Op1IsKill * RegState::Kill);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001164 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1165 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001166 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001167 return ResultReg;
1168}
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001169
Owen Andersond71867a2011-05-05 17:59:04 +00001170unsigned FastISel::FastEmitInst_rrr(unsigned MachineInstOpcode,
1171 const TargetRegisterClass *RC,
1172 unsigned Op0, bool Op0IsKill,
1173 unsigned Op1, bool Op1IsKill,
1174 unsigned Op2, bool Op2IsKill) {
1175 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001176 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Owen Andersond71867a2011-05-05 17:59:04 +00001177
1178 if (II.getNumDefs() >= 1)
1179 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
1180 .addReg(Op0, Op0IsKill * RegState::Kill)
1181 .addReg(Op1, Op1IsKill * RegState::Kill)
1182 .addReg(Op2, Op2IsKill * RegState::Kill);
1183 else {
1184 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
1185 .addReg(Op0, Op0IsKill * RegState::Kill)
1186 .addReg(Op1, Op1IsKill * RegState::Kill)
1187 .addReg(Op2, Op2IsKill * RegState::Kill);
1188 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1189 ResultReg).addReg(II.ImplicitDefs[0]);
1190 }
1191 return ResultReg;
1192}
1193
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001194unsigned FastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
1195 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001196 unsigned Op0, bool Op0IsKill,
1197 uint64_t Imm) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001198 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001199 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001200
Evan Cheng5960e4e2008-09-08 08:38:20 +00001201 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001202 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001203 .addReg(Op0, Op0IsKill * RegState::Kill)
1204 .addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001205 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001206 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001207 .addReg(Op0, Op0IsKill * RegState::Kill)
1208 .addImm(Imm);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001209 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1210 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001211 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001212 return ResultReg;
1213}
1214
Owen Anderson2ce5bf12011-03-11 21:33:55 +00001215unsigned FastISel::FastEmitInst_rii(unsigned MachineInstOpcode,
1216 const TargetRegisterClass *RC,
1217 unsigned Op0, bool Op0IsKill,
1218 uint64_t Imm1, uint64_t Imm2) {
1219 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001220 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Owen Anderson2ce5bf12011-03-11 21:33:55 +00001221
1222 if (II.getNumDefs() >= 1)
1223 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
1224 .addReg(Op0, Op0IsKill * RegState::Kill)
1225 .addImm(Imm1)
1226 .addImm(Imm2);
1227 else {
1228 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
1229 .addReg(Op0, Op0IsKill * RegState::Kill)
1230 .addImm(Imm1)
1231 .addImm(Imm2);
1232 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1233 ResultReg).addReg(II.ImplicitDefs[0]);
1234 }
1235 return ResultReg;
1236}
1237
Dan Gohman10df0fa2008-08-27 01:09:54 +00001238unsigned FastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
1239 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001240 unsigned Op0, bool Op0IsKill,
1241 const ConstantFP *FPImm) {
Dan Gohman10df0fa2008-08-27 01:09:54 +00001242 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001243 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohman10df0fa2008-08-27 01:09:54 +00001244
Evan Cheng5960e4e2008-09-08 08:38:20 +00001245 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001246 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001247 .addReg(Op0, Op0IsKill * RegState::Kill)
1248 .addFPImm(FPImm);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001249 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001250 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001251 .addReg(Op0, Op0IsKill * RegState::Kill)
1252 .addFPImm(FPImm);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001253 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1254 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001255 }
Dan Gohman10df0fa2008-08-27 01:09:54 +00001256 return ResultReg;
1257}
1258
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001259unsigned FastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
1260 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001261 unsigned Op0, bool Op0IsKill,
1262 unsigned Op1, bool Op1IsKill,
1263 uint64_t Imm) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001264 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001265 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001266
Evan Cheng5960e4e2008-09-08 08:38:20 +00001267 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001268 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001269 .addReg(Op0, Op0IsKill * RegState::Kill)
1270 .addReg(Op1, Op1IsKill * RegState::Kill)
1271 .addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001272 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001273 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001274 .addReg(Op0, Op0IsKill * RegState::Kill)
1275 .addReg(Op1, Op1IsKill * RegState::Kill)
1276 .addImm(Imm);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001277 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1278 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001279 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001280 return ResultReg;
1281}
Owen Anderson6d0c25e2008-08-25 20:20:32 +00001282
1283unsigned FastISel::FastEmitInst_i(unsigned MachineInstOpcode,
1284 const TargetRegisterClass *RC,
1285 uint64_t Imm) {
1286 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001287 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001288
Evan Cheng5960e4e2008-09-08 08:38:20 +00001289 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001290 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001291 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001292 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II).addImm(Imm);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001293 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1294 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001295 }
Owen Anderson6d0c25e2008-08-25 20:20:32 +00001296 return ResultReg;
Evan Chengb41aec52008-08-25 22:20:39 +00001297}
Owen Anderson8970f002008-08-27 22:30:02 +00001298
Owen Andersond74ea772011-04-22 23:38:06 +00001299unsigned FastISel::FastEmitInst_ii(unsigned MachineInstOpcode,
1300 const TargetRegisterClass *RC,
1301 uint64_t Imm1, uint64_t Imm2) {
1302 unsigned ResultReg = createResultReg(RC);
Evan Chenge837dea2011-06-28 19:10:37 +00001303 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Owen Andersond74ea772011-04-22 23:38:06 +00001304
1305 if (II.getNumDefs() >= 1)
1306 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
1307 .addImm(Imm1).addImm(Imm2);
1308 else {
1309 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II).addImm(Imm1).addImm(Imm2);
1310 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1311 ResultReg).addReg(II.ImplicitDefs[0]);
1312 }
1313 return ResultReg;
1314}
1315
Owen Anderson825b72b2009-08-11 20:47:22 +00001316unsigned FastISel::FastEmitInst_extractsubreg(MVT RetVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001317 unsigned Op0, bool Op0IsKill,
1318 uint32_t Idx) {
Evan Cheng536ab132009-01-22 09:10:11 +00001319 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001320 assert(TargetRegisterInfo::isVirtualRegister(Op0) &&
1321 "Cannot yet extract from physregs");
Dan Gohman84023e02010-07-10 09:00:22 +00001322 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
1323 DL, TII.get(TargetOpcode::COPY), ResultReg)
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001324 .addReg(Op0, getKillRegState(Op0IsKill), Idx);
Owen Anderson8970f002008-08-27 22:30:02 +00001325 return ResultReg;
1326}
Dan Gohman14ea1ec2009-03-13 20:42:20 +00001327
1328/// FastEmitZExtFromI1 - Emit MachineInstrs to compute the value of Op
1329/// with all but the least significant bit set to zero.
Dan Gohmana6cb6412010-05-11 23:54:07 +00001330unsigned FastISel::FastEmitZExtFromI1(MVT VT, unsigned Op0, bool Op0IsKill) {
1331 return FastEmit_ri(VT, VT, ISD::AND, Op0, Op0IsKill, 1);
Dan Gohman14ea1ec2009-03-13 20:42:20 +00001332}
Dan Gohmanf81eca02010-04-22 20:46:50 +00001333
1334/// HandlePHINodesInSuccessorBlocks - Handle PHI nodes in successor blocks.
1335/// Emit code to ensure constants are copied into registers when needed.
1336/// Remember the virtual registers that need to be added to the Machine PHI
1337/// nodes as input. We cannot just directly add them, because expansion
1338/// might result in multiple MBB's for one BB. As such, the start of the
1339/// BB might correspond to a different MBB than the end.
1340bool FastISel::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
1341 const TerminatorInst *TI = LLVMBB->getTerminator();
1342
1343 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
Dan Gohmana4160c32010-07-07 16:29:44 +00001344 unsigned OrigNumPHINodesToUpdate = FuncInfo.PHINodesToUpdate.size();
Dan Gohmanf81eca02010-04-22 20:46:50 +00001345
1346 // Check successor nodes' PHI nodes that expect a constant to be available
1347 // from this block.
1348 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
1349 const BasicBlock *SuccBB = TI->getSuccessor(succ);
1350 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmana4160c32010-07-07 16:29:44 +00001351 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Dan Gohmanf81eca02010-04-22 20:46:50 +00001352
1353 // If this terminator has multiple identical successors (common for
1354 // switches), only handle each succ once.
1355 if (!SuccsHandled.insert(SuccMBB)) continue;
1356
1357 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
1358
1359 // At this point we know that there is a 1-1 correspondence between LLVM PHI
1360 // nodes and Machine PHI nodes, but the incoming operands have not been
1361 // emitted yet.
1362 for (BasicBlock::const_iterator I = SuccBB->begin();
1363 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanfb95f892010-05-07 01:10:20 +00001364
Dan Gohmanf81eca02010-04-22 20:46:50 +00001365 // Ignore dead phi's.
1366 if (PN->use_empty()) continue;
1367
1368 // Only handle legal types. Two interesting things to note here. First,
1369 // by bailing out early, we may leave behind some dead instructions,
1370 // since SelectionDAG's HandlePHINodesInSuccessorBlocks will insert its
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001371 // own moves. Second, this check is necessary because FastISel doesn't
Dan Gohman89496d02010-07-02 00:10:16 +00001372 // use CreateRegs to create registers, so it always creates
Dan Gohmanf81eca02010-04-22 20:46:50 +00001373 // exactly one register for each non-void instruction.
1374 EVT VT = TLI.getValueType(PN->getType(), /*AllowUnknown=*/true);
1375 if (VT == MVT::Other || !TLI.isTypeLegal(VT)) {
Chad Rosier2f2d1d72012-02-04 00:39:19 +00001376 // Handle integer promotions, though, because they're common and easy.
1377 if (VT == MVT::i1 || VT == MVT::i8 || VT == MVT::i16)
Dan Gohmanf81eca02010-04-22 20:46:50 +00001378 VT = TLI.getTypeToTransformTo(LLVMBB->getContext(), VT);
1379 else {
Dan Gohmana4160c32010-07-07 16:29:44 +00001380 FuncInfo.PHINodesToUpdate.resize(OrigNumPHINodesToUpdate);
Dan Gohmanf81eca02010-04-22 20:46:50 +00001381 return false;
1382 }
1383 }
1384
1385 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
1386
Dan Gohmanfb95f892010-05-07 01:10:20 +00001387 // Set the DebugLoc for the copy. Prefer the location of the operand
1388 // if there is one; use the location of the PHI otherwise.
1389 DL = PN->getDebugLoc();
1390 if (const Instruction *Inst = dyn_cast<Instruction>(PHIOp))
1391 DL = Inst->getDebugLoc();
1392
Dan Gohmanf81eca02010-04-22 20:46:50 +00001393 unsigned Reg = getRegForValue(PHIOp);
1394 if (Reg == 0) {
Dan Gohmana4160c32010-07-07 16:29:44 +00001395 FuncInfo.PHINodesToUpdate.resize(OrigNumPHINodesToUpdate);
Dan Gohmanf81eca02010-04-22 20:46:50 +00001396 return false;
1397 }
Dan Gohmana4160c32010-07-07 16:29:44 +00001398 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg));
Dan Gohmanfb95f892010-05-07 01:10:20 +00001399 DL = DebugLoc();
Dan Gohmanf81eca02010-04-22 20:46:50 +00001400 }
1401 }
1402
1403 return true;
1404}