Chris Lattner | fd60382 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 1 | //===-- ARMInstPrinter.cpp - Convert ARM MCInst to assembly syntax --------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This class prints an ARM MCInst to a .s file. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | #define DEBUG_TYPE "asm-printer" |
| 15 | #include "ARMInstPrinter.h" |
Evan Cheng | be74029 | 2011-07-23 00:00:19 +0000 | [diff] [blame] | 16 | #include "MCTargetDesc/ARMBaseInfo.h" |
Evan Cheng | ee04a6d | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 17 | #include "MCTargetDesc/ARMAddressingModes.h" |
Chris Lattner | fd60382 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 18 | #include "llvm/MC/MCInst.h" |
Chris Lattner | 61d35c2 | 2009-10-19 21:21:39 +0000 | [diff] [blame] | 19 | #include "llvm/MC/MCAsmInfo.h" |
Chris Lattner | 6f99776 | 2009-10-19 21:53:00 +0000 | [diff] [blame] | 20 | #include "llvm/MC/MCExpr.h" |
| 21 | #include "llvm/Support/raw_ostream.h" |
Chris Lattner | fd60382 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 22 | using namespace llvm; |
| 23 | |
Chris Lattner | 6274ec4 | 2010-10-28 21:37:33 +0000 | [diff] [blame] | 24 | #define GET_INSTRUCTION_NAME |
Chris Lattner | fd60382 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 25 | #include "ARMGenAsmWriter.inc" |
Chris Lattner | fd60382 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 26 | |
Owen Anderson | 3dac0be | 2011-08-11 18:41:59 +0000 | [diff] [blame] | 27 | /// translateShiftImm - Convert shift immediate from 0-31 to 1-32 for printing. |
| 28 | /// |
Jim Grosbach | 01208d5 | 2011-10-12 16:36:01 +0000 | [diff] [blame] | 29 | /// getSORegOffset returns an integer from 0-31, representing '32' as 0. |
Owen Anderson | 3dac0be | 2011-08-11 18:41:59 +0000 | [diff] [blame] | 30 | static unsigned translateShiftImm(unsigned imm) { |
| 31 | if (imm == 0) |
| 32 | return 32; |
| 33 | return imm; |
| 34 | } |
| 35 | |
James Molloy | b950585 | 2011-09-07 17:24:38 +0000 | [diff] [blame] | 36 | |
| 37 | ARMInstPrinter::ARMInstPrinter(const MCAsmInfo &MAI, |
| 38 | const MCSubtargetInfo &STI) : |
| 39 | MCInstPrinter(MAI) { |
| 40 | // Initialize the set of available features. |
| 41 | setAvailableFeatures(STI.getFeatureBits()); |
| 42 | } |
| 43 | |
Chris Lattner | 6274ec4 | 2010-10-28 21:37:33 +0000 | [diff] [blame] | 44 | StringRef ARMInstPrinter::getOpcodeName(unsigned Opcode) const { |
| 45 | return getInstructionName(Opcode); |
| 46 | } |
| 47 | |
Rafael Espindola | cde4ce4 | 2011-06-02 02:34:55 +0000 | [diff] [blame] | 48 | void ARMInstPrinter::printRegName(raw_ostream &OS, unsigned RegNo) const { |
| 49 | OS << getRegisterName(RegNo); |
Anton Korobeynikov | 57caad7 | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 50 | } |
Chris Lattner | 6274ec4 | 2010-10-28 21:37:33 +0000 | [diff] [blame] | 51 | |
Owen Anderson | 98c5dda | 2011-09-15 23:38:46 +0000 | [diff] [blame] | 52 | void ARMInstPrinter::printInst(const MCInst *MI, raw_ostream &O, |
| 53 | StringRef Annot) { |
Bill Wendling | 04863d0 | 2010-11-13 10:40:19 +0000 | [diff] [blame] | 54 | unsigned Opcode = MI->getOpcode(); |
| 55 | |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 56 | // Check for MOVs and print canonical forms, instead. |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 57 | if (Opcode == ARM::MOVsr) { |
Jim Grosbach | e6be85e | 2010-09-17 22:36:38 +0000 | [diff] [blame] | 58 | // FIXME: Thumb variants? |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 59 | const MCOperand &Dst = MI->getOperand(0); |
| 60 | const MCOperand &MO1 = MI->getOperand(1); |
| 61 | const MCOperand &MO2 = MI->getOperand(2); |
| 62 | const MCOperand &MO3 = MI->getOperand(3); |
| 63 | |
| 64 | O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm())); |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 65 | printSBitModifierOperand(MI, 6, O); |
| 66 | printPredicateOperand(MI, 4, O); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 67 | |
| 68 | O << '\t' << getRegisterName(Dst.getReg()) |
| 69 | << ", " << getRegisterName(MO1.getReg()); |
| 70 | |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 71 | O << ", " << getRegisterName(MO2.getReg()); |
| 72 | assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0); |
Owen Anderson | 519020a | 2011-09-21 17:58:45 +0000 | [diff] [blame] | 73 | printAnnotation(O, Annot); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 74 | return; |
| 75 | } |
| 76 | |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 77 | if (Opcode == ARM::MOVsi) { |
| 78 | // FIXME: Thumb variants? |
| 79 | const MCOperand &Dst = MI->getOperand(0); |
| 80 | const MCOperand &MO1 = MI->getOperand(1); |
| 81 | const MCOperand &MO2 = MI->getOperand(2); |
| 82 | |
| 83 | O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO2.getImm())); |
| 84 | printSBitModifierOperand(MI, 5, O); |
| 85 | printPredicateOperand(MI, 3, O); |
| 86 | |
| 87 | O << '\t' << getRegisterName(Dst.getReg()) |
| 88 | << ", " << getRegisterName(MO1.getReg()); |
| 89 | |
Owen Anderson | ede042d | 2011-09-15 18:36:29 +0000 | [diff] [blame] | 90 | if (ARM_AM::getSORegShOp(MO2.getImm()) == ARM_AM::rrx) { |
Owen Anderson | 519020a | 2011-09-21 17:58:45 +0000 | [diff] [blame] | 91 | printAnnotation(O, Annot); |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 92 | return; |
Owen Anderson | ede042d | 2011-09-15 18:36:29 +0000 | [diff] [blame] | 93 | } |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 94 | |
Owen Anderson | 3dac0be | 2011-08-11 18:41:59 +0000 | [diff] [blame] | 95 | O << ", #" << translateShiftImm(ARM_AM::getSORegOffset(MO2.getImm())); |
Owen Anderson | 519020a | 2011-09-21 17:58:45 +0000 | [diff] [blame] | 96 | printAnnotation(O, Annot); |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 97 | return; |
| 98 | } |
| 99 | |
| 100 | |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 101 | // A8.6.123 PUSH |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 102 | if ((Opcode == ARM::STMDB_UPD || Opcode == ARM::t2STMDB_UPD) && |
Owen Anderson | 81550dc | 2011-11-02 18:03:14 +0000 | [diff] [blame] | 103 | MI->getOperand(0).getReg() == ARM::SP && |
| 104 | MI->getNumOperands() > 5) { |
| 105 | // Should only print PUSH if there are at least two registers in the list. |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 106 | O << '\t' << "push"; |
| 107 | printPredicateOperand(MI, 2, O); |
Jim Grosbach | 41ad0c4 | 2010-12-03 20:33:01 +0000 | [diff] [blame] | 108 | if (Opcode == ARM::t2STMDB_UPD) |
| 109 | O << ".w"; |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 110 | O << '\t'; |
| 111 | printRegisterList(MI, 4, O); |
Owen Anderson | 519020a | 2011-09-21 17:58:45 +0000 | [diff] [blame] | 112 | printAnnotation(O, Annot); |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 113 | return; |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 114 | } |
Jim Grosbach | f671391 | 2011-08-11 18:07:11 +0000 | [diff] [blame] | 115 | if (Opcode == ARM::STR_PRE_IMM && MI->getOperand(2).getReg() == ARM::SP && |
| 116 | MI->getOperand(3).getImm() == -4) { |
| 117 | O << '\t' << "push"; |
| 118 | printPredicateOperand(MI, 4, O); |
| 119 | O << "\t{" << getRegisterName(MI->getOperand(1).getReg()) << "}"; |
Owen Anderson | 519020a | 2011-09-21 17:58:45 +0000 | [diff] [blame] | 120 | printAnnotation(O, Annot); |
Jim Grosbach | f671391 | 2011-08-11 18:07:11 +0000 | [diff] [blame] | 121 | return; |
| 122 | } |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 123 | |
| 124 | // A8.6.122 POP |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 125 | if ((Opcode == ARM::LDMIA_UPD || Opcode == ARM::t2LDMIA_UPD) && |
Owen Anderson | 81550dc | 2011-11-02 18:03:14 +0000 | [diff] [blame] | 126 | MI->getOperand(0).getReg() == ARM::SP && |
| 127 | MI->getNumOperands() > 5) { |
| 128 | // Should only print POP if there are at least two registers in the list. |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 129 | O << '\t' << "pop"; |
| 130 | printPredicateOperand(MI, 2, O); |
Jim Grosbach | 41ad0c4 | 2010-12-03 20:33:01 +0000 | [diff] [blame] | 131 | if (Opcode == ARM::t2LDMIA_UPD) |
| 132 | O << ".w"; |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 133 | O << '\t'; |
| 134 | printRegisterList(MI, 4, O); |
Owen Anderson | 519020a | 2011-09-21 17:58:45 +0000 | [diff] [blame] | 135 | printAnnotation(O, Annot); |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 136 | return; |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 137 | } |
Jim Grosbach | f8fce71 | 2011-08-11 17:35:48 +0000 | [diff] [blame] | 138 | if (Opcode == ARM::LDR_POST_IMM && MI->getOperand(2).getReg() == ARM::SP && |
| 139 | MI->getOperand(4).getImm() == 4) { |
| 140 | O << '\t' << "pop"; |
| 141 | printPredicateOperand(MI, 5, O); |
| 142 | O << "\t{" << getRegisterName(MI->getOperand(0).getReg()) << "}"; |
Owen Anderson | 519020a | 2011-09-21 17:58:45 +0000 | [diff] [blame] | 143 | printAnnotation(O, Annot); |
Jim Grosbach | f8fce71 | 2011-08-11 17:35:48 +0000 | [diff] [blame] | 144 | return; |
| 145 | } |
| 146 | |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 147 | |
| 148 | // A8.6.355 VPUSH |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 149 | if ((Opcode == ARM::VSTMSDB_UPD || Opcode == ARM::VSTMDDB_UPD) && |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 150 | MI->getOperand(0).getReg() == ARM::SP) { |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 151 | O << '\t' << "vpush"; |
| 152 | printPredicateOperand(MI, 2, O); |
| 153 | O << '\t'; |
| 154 | printRegisterList(MI, 4, O); |
Owen Anderson | 519020a | 2011-09-21 17:58:45 +0000 | [diff] [blame] | 155 | printAnnotation(O, Annot); |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 156 | return; |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 157 | } |
| 158 | |
| 159 | // A8.6.354 VPOP |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 160 | if ((Opcode == ARM::VLDMSIA_UPD || Opcode == ARM::VLDMDIA_UPD) && |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 161 | MI->getOperand(0).getReg() == ARM::SP) { |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 162 | O << '\t' << "vpop"; |
| 163 | printPredicateOperand(MI, 2, O); |
| 164 | O << '\t'; |
| 165 | printRegisterList(MI, 4, O); |
Owen Anderson | 519020a | 2011-09-21 17:58:45 +0000 | [diff] [blame] | 166 | printAnnotation(O, Annot); |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 167 | return; |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 168 | } |
| 169 | |
Jim Grosbach | cefe4c9 | 2011-08-23 17:41:15 +0000 | [diff] [blame] | 170 | if (Opcode == ARM::tLDMIA) { |
Owen Anderson | 565a036 | 2011-07-18 23:25:34 +0000 | [diff] [blame] | 171 | bool Writeback = true; |
| 172 | unsigned BaseReg = MI->getOperand(0).getReg(); |
| 173 | for (unsigned i = 3; i < MI->getNumOperands(); ++i) { |
| 174 | if (MI->getOperand(i).getReg() == BaseReg) |
| 175 | Writeback = false; |
| 176 | } |
| 177 | |
Jim Grosbach | cefe4c9 | 2011-08-23 17:41:15 +0000 | [diff] [blame] | 178 | O << "\tldm"; |
Owen Anderson | 565a036 | 2011-07-18 23:25:34 +0000 | [diff] [blame] | 179 | |
| 180 | printPredicateOperand(MI, 1, O); |
| 181 | O << '\t' << getRegisterName(BaseReg); |
| 182 | if (Writeback) O << "!"; |
| 183 | O << ", "; |
| 184 | printRegisterList(MI, 3, O); |
Owen Anderson | 519020a | 2011-09-21 17:58:45 +0000 | [diff] [blame] | 185 | printAnnotation(O, Annot); |
Owen Anderson | 565a036 | 2011-07-18 23:25:34 +0000 | [diff] [blame] | 186 | return; |
| 187 | } |
| 188 | |
Jim Grosbach | 0780b63 | 2011-08-19 23:24:36 +0000 | [diff] [blame] | 189 | // Thumb1 NOP |
| 190 | if (Opcode == ARM::tMOVr && MI->getOperand(0).getReg() == ARM::R8 && |
| 191 | MI->getOperand(1).getReg() == ARM::R8) { |
| 192 | O << "\tnop"; |
Jim Grosbach | df9ce6b | 2011-08-24 20:06:14 +0000 | [diff] [blame] | 193 | printPredicateOperand(MI, 2, O); |
Owen Anderson | 519020a | 2011-09-21 17:58:45 +0000 | [diff] [blame] | 194 | printAnnotation(O, Annot); |
Jim Grosbach | 0780b63 | 2011-08-19 23:24:36 +0000 | [diff] [blame] | 195 | return; |
| 196 | } |
| 197 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 198 | printInstruction(MI, O); |
Owen Anderson | 519020a | 2011-09-21 17:58:45 +0000 | [diff] [blame] | 199 | printAnnotation(O, Annot); |
Bill Wendling | 04863d0 | 2010-11-13 10:40:19 +0000 | [diff] [blame] | 200 | } |
Chris Lattner | fd60382 | 2009-10-19 19:56:26 +0000 | [diff] [blame] | 201 | |
Chris Lattner | 8bc86cb | 2009-10-19 20:59:55 +0000 | [diff] [blame] | 202 | void ARMInstPrinter::printOperand(const MCInst *MI, unsigned OpNo, |
Jim Grosbach | 0a2287b | 2010-11-03 01:11:15 +0000 | [diff] [blame] | 203 | raw_ostream &O) { |
Chris Lattner | 8bc86cb | 2009-10-19 20:59:55 +0000 | [diff] [blame] | 204 | const MCOperand &Op = MI->getOperand(OpNo); |
| 205 | if (Op.isReg()) { |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 206 | unsigned Reg = Op.getReg(); |
Jim Grosbach | 3563628 | 2010-10-06 21:22:32 +0000 | [diff] [blame] | 207 | O << getRegisterName(Reg); |
Chris Lattner | 8bc86cb | 2009-10-19 20:59:55 +0000 | [diff] [blame] | 208 | } else if (Op.isImm()) { |
| 209 | O << '#' << Op.getImm(); |
| 210 | } else { |
| 211 | assert(Op.isExpr() && "unknown operand kind in printOperand"); |
Kevin Enderby | 9e5887b | 2011-10-04 22:44:48 +0000 | [diff] [blame] | 212 | // If a symbolic branch target was added as a constant expression then print |
| 213 | // that address in hex. |
| 214 | const MCConstantExpr *BranchTarget = dyn_cast<MCConstantExpr>(Op.getExpr()); |
| 215 | int64_t Address; |
| 216 | if (BranchTarget && BranchTarget->EvaluateAsAbsolute(Address)) { |
| 217 | O << "0x"; |
| 218 | O.write_hex(Address); |
| 219 | } |
| 220 | else { |
| 221 | // Otherwise, just print the expression. |
| 222 | O << *Op.getExpr(); |
| 223 | } |
Chris Lattner | 8bc86cb | 2009-10-19 20:59:55 +0000 | [diff] [blame] | 224 | } |
| 225 | } |
Chris Lattner | 61d35c2 | 2009-10-19 21:21:39 +0000 | [diff] [blame] | 226 | |
Owen Anderson | e136872 | 2011-09-21 23:44:46 +0000 | [diff] [blame] | 227 | void ARMInstPrinter::printT2LdrLabelOperand(const MCInst *MI, unsigned OpNum, |
| 228 | raw_ostream &O) { |
| 229 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 230 | if (MO1.isExpr()) |
| 231 | O << *MO1.getExpr(); |
| 232 | else if (MO1.isImm()) |
| 233 | O << "[pc, #" << MO1.getImm() << "]"; |
| 234 | else |
| 235 | llvm_unreachable("Unknown LDR label operand?"); |
| 236 | } |
| 237 | |
Chris Lattner | 017d947 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 238 | // so_reg is a 4-operand unit corresponding to register forms of the A5.1 |
| 239 | // "Addressing Mode 1 - Data-processing operands" forms. This includes: |
| 240 | // REG 0 0 - e.g. R5 |
| 241 | // REG REG 0,SH_OPC - e.g. R5, ROR R3 |
| 242 | // REG 0 IMM,SH_OPC - e.g. R5, LSL #3 |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 243 | void ARMInstPrinter::printSORegRegOperand(const MCInst *MI, unsigned OpNum, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 244 | raw_ostream &O) { |
Chris Lattner | 017d947 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 245 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 246 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 247 | const MCOperand &MO3 = MI->getOperand(OpNum+2); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 248 | |
Chris Lattner | 017d947 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 249 | O << getRegisterName(MO1.getReg()); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 250 | |
Chris Lattner | 017d947 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 251 | // Print the shift opc. |
Bob Wilson | 1d9125a | 2010-08-05 00:34:42 +0000 | [diff] [blame] | 252 | ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO3.getImm()); |
| 253 | O << ", " << ARM_AM::getShiftOpcStr(ShOpc); |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 254 | if (ShOpc == ARM_AM::rrx) |
| 255 | return; |
Jim Grosbach | 293a5f6 | 2011-10-21 16:56:40 +0000 | [diff] [blame] | 256 | |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 257 | O << ' ' << getRegisterName(MO2.getReg()); |
| 258 | assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0); |
Chris Lattner | 017d947 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 259 | } |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 260 | |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 261 | void ARMInstPrinter::printSORegImmOperand(const MCInst *MI, unsigned OpNum, |
| 262 | raw_ostream &O) { |
| 263 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 264 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 265 | |
| 266 | O << getRegisterName(MO1.getReg()); |
| 267 | |
| 268 | // Print the shift opc. |
| 269 | ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO2.getImm()); |
| 270 | O << ", " << ARM_AM::getShiftOpcStr(ShOpc); |
| 271 | if (ShOpc == ARM_AM::rrx) |
| 272 | return; |
Owen Anderson | 3dac0be | 2011-08-11 18:41:59 +0000 | [diff] [blame] | 273 | O << " #" << translateShiftImm(ARM_AM::getSORegOffset(MO2.getImm())); |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 274 | } |
| 275 | |
| 276 | |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 277 | //===--------------------------------------------------------------------===// |
| 278 | // Addressing Mode #2 |
| 279 | //===--------------------------------------------------------------------===// |
| 280 | |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 281 | void ARMInstPrinter::printAM2PreOrOffsetIndexOp(const MCInst *MI, unsigned Op, |
| 282 | raw_ostream &O) { |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 283 | const MCOperand &MO1 = MI->getOperand(Op); |
| 284 | const MCOperand &MO2 = MI->getOperand(Op+1); |
| 285 | const MCOperand &MO3 = MI->getOperand(Op+2); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 286 | |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 287 | O << "[" << getRegisterName(MO1.getReg()); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 288 | |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 289 | if (!MO2.getReg()) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 290 | if (ARM_AM::getAM2Offset(MO3.getImm())) // Don't print +0. |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 291 | O << ", #" |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 292 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm())) |
| 293 | << ARM_AM::getAM2Offset(MO3.getImm()); |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 294 | O << "]"; |
| 295 | return; |
| 296 | } |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 297 | |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 298 | O << ", " |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 299 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm())) |
| 300 | << getRegisterName(MO2.getReg()); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 301 | |
Chris Lattner | 084f87d | 2009-10-19 21:57:05 +0000 | [diff] [blame] | 302 | if (unsigned ShImm = ARM_AM::getAM2Offset(MO3.getImm())) |
| 303 | O << ", " |
| 304 | << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO3.getImm())) |
| 305 | << " #" << ShImm; |
| 306 | O << "]"; |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 307 | } |
Chris Lattner | e306d8d | 2009-10-19 22:09:23 +0000 | [diff] [blame] | 308 | |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 309 | void ARMInstPrinter::printAM2PostIndexOp(const MCInst *MI, unsigned Op, |
| 310 | raw_ostream &O) { |
| 311 | const MCOperand &MO1 = MI->getOperand(Op); |
| 312 | const MCOperand &MO2 = MI->getOperand(Op+1); |
| 313 | const MCOperand &MO3 = MI->getOperand(Op+2); |
| 314 | |
| 315 | O << "[" << getRegisterName(MO1.getReg()) << "], "; |
| 316 | |
| 317 | if (!MO2.getReg()) { |
| 318 | unsigned ImmOffs = ARM_AM::getAM2Offset(MO3.getImm()); |
| 319 | O << '#' |
| 320 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm())) |
| 321 | << ImmOffs; |
| 322 | return; |
| 323 | } |
| 324 | |
| 325 | O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm())) |
| 326 | << getRegisterName(MO2.getReg()); |
| 327 | |
| 328 | if (unsigned ShImm = ARM_AM::getAM2Offset(MO3.getImm())) |
| 329 | O << ", " |
| 330 | << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO3.getImm())) |
| 331 | << " #" << ShImm; |
| 332 | } |
| 333 | |
Jim Grosbach | 7f739be | 2011-09-19 22:21:13 +0000 | [diff] [blame] | 334 | void ARMInstPrinter::printAddrModeTBB(const MCInst *MI, unsigned Op, |
| 335 | raw_ostream &O) { |
| 336 | const MCOperand &MO1 = MI->getOperand(Op); |
| 337 | const MCOperand &MO2 = MI->getOperand(Op+1); |
| 338 | O << "[" << getRegisterName(MO1.getReg()) << ", " |
| 339 | << getRegisterName(MO2.getReg()) << "]"; |
| 340 | } |
| 341 | |
| 342 | void ARMInstPrinter::printAddrModeTBH(const MCInst *MI, unsigned Op, |
| 343 | raw_ostream &O) { |
| 344 | const MCOperand &MO1 = MI->getOperand(Op); |
| 345 | const MCOperand &MO2 = MI->getOperand(Op+1); |
| 346 | O << "[" << getRegisterName(MO1.getReg()) << ", " |
| 347 | << getRegisterName(MO2.getReg()) << ", lsl #1]"; |
| 348 | } |
| 349 | |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 350 | void ARMInstPrinter::printAddrMode2Operand(const MCInst *MI, unsigned Op, |
| 351 | raw_ostream &O) { |
| 352 | const MCOperand &MO1 = MI->getOperand(Op); |
| 353 | |
| 354 | if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right. |
| 355 | printOperand(MI, Op, O); |
| 356 | return; |
| 357 | } |
| 358 | |
| 359 | const MCOperand &MO3 = MI->getOperand(Op+2); |
| 360 | unsigned IdxMode = ARM_AM::getAM2IdxMode(MO3.getImm()); |
| 361 | |
| 362 | if (IdxMode == ARMII::IndexModePost) { |
| 363 | printAM2PostIndexOp(MI, Op, O); |
| 364 | return; |
| 365 | } |
| 366 | printAM2PreOrOffsetIndexOp(MI, Op, O); |
| 367 | } |
| 368 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 369 | void ARMInstPrinter::printAddrMode2OffsetOperand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 370 | unsigned OpNum, |
| 371 | raw_ostream &O) { |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 372 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 373 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 374 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 375 | if (!MO1.getReg()) { |
| 376 | unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm()); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 377 | O << '#' |
| 378 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm())) |
| 379 | << ImmOffs; |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 380 | return; |
| 381 | } |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 382 | |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 383 | O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm())) |
| 384 | << getRegisterName(MO1.getReg()); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 385 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 386 | if (unsigned ShImm = ARM_AM::getAM2Offset(MO2.getImm())) |
| 387 | O << ", " |
| 388 | << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO2.getImm())) |
| 389 | << " #" << ShImm; |
| 390 | } |
| 391 | |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 392 | //===--------------------------------------------------------------------===// |
| 393 | // Addressing Mode #3 |
| 394 | //===--------------------------------------------------------------------===// |
| 395 | |
| 396 | void ARMInstPrinter::printAM3PostIndexOp(const MCInst *MI, unsigned Op, |
| 397 | raw_ostream &O) { |
| 398 | const MCOperand &MO1 = MI->getOperand(Op); |
| 399 | const MCOperand &MO2 = MI->getOperand(Op+1); |
| 400 | const MCOperand &MO3 = MI->getOperand(Op+2); |
| 401 | |
| 402 | O << "[" << getRegisterName(MO1.getReg()) << "], "; |
| 403 | |
| 404 | if (MO2.getReg()) { |
| 405 | O << (char)ARM_AM::getAM3Op(MO3.getImm()) |
| 406 | << getRegisterName(MO2.getReg()); |
| 407 | return; |
| 408 | } |
| 409 | |
| 410 | unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm()); |
| 411 | O << '#' |
| 412 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm())) |
| 413 | << ImmOffs; |
| 414 | } |
| 415 | |
| 416 | void ARMInstPrinter::printAM3PreOrOffsetIndexOp(const MCInst *MI, unsigned Op, |
| 417 | raw_ostream &O) { |
| 418 | const MCOperand &MO1 = MI->getOperand(Op); |
| 419 | const MCOperand &MO2 = MI->getOperand(Op+1); |
| 420 | const MCOperand &MO3 = MI->getOperand(Op+2); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 421 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 422 | O << '[' << getRegisterName(MO1.getReg()); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 423 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 424 | if (MO2.getReg()) { |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 425 | O << ", " << getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm())) |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 426 | << getRegisterName(MO2.getReg()) << ']'; |
| 427 | return; |
| 428 | } |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 429 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 430 | if (unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm())) |
| 431 | O << ", #" |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 432 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm())) |
| 433 | << ImmOffs; |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 434 | O << ']'; |
| 435 | } |
| 436 | |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 437 | void ARMInstPrinter::printAddrMode3Operand(const MCInst *MI, unsigned Op, |
| 438 | raw_ostream &O) { |
Jim Grosbach | 2f19674 | 2011-12-19 23:06:24 +0000 | [diff] [blame] | 439 | const MCOperand &MO1 = MI->getOperand(Op); |
| 440 | if (!MO1.isReg()) { // For label symbolic references. |
| 441 | printOperand(MI, Op, O); |
| 442 | return; |
| 443 | } |
| 444 | |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 445 | const MCOperand &MO3 = MI->getOperand(Op+2); |
| 446 | unsigned IdxMode = ARM_AM::getAM3IdxMode(MO3.getImm()); |
| 447 | |
| 448 | if (IdxMode == ARMII::IndexModePost) { |
| 449 | printAM3PostIndexOp(MI, Op, O); |
| 450 | return; |
| 451 | } |
| 452 | printAM3PreOrOffsetIndexOp(MI, Op, O); |
| 453 | } |
| 454 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 455 | void ARMInstPrinter::printAddrMode3OffsetOperand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 456 | unsigned OpNum, |
| 457 | raw_ostream &O) { |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 458 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 459 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 460 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 461 | if (MO1.getReg()) { |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 462 | O << getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm())) |
| 463 | << getRegisterName(MO1.getReg()); |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 464 | return; |
| 465 | } |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 466 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 467 | unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm()); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 468 | O << '#' |
| 469 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm())) |
| 470 | << ImmOffs; |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 471 | } |
| 472 | |
Jim Grosbach | 7ce0579 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 473 | void ARMInstPrinter::printPostIdxImm8Operand(const MCInst *MI, |
| 474 | unsigned OpNum, |
| 475 | raw_ostream &O) { |
| 476 | const MCOperand &MO = MI->getOperand(OpNum); |
| 477 | unsigned Imm = MO.getImm(); |
| 478 | O << '#' << ((Imm & 256) ? "" : "-") << (Imm & 0xff); |
| 479 | } |
| 480 | |
Jim Grosbach | ca8c70b | 2011-08-05 15:48:21 +0000 | [diff] [blame] | 481 | void ARMInstPrinter::printPostIdxRegOperand(const MCInst *MI, unsigned OpNum, |
| 482 | raw_ostream &O) { |
| 483 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 484 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 485 | |
Jim Grosbach | 16578b5 | 2011-08-05 16:11:38 +0000 | [diff] [blame] | 486 | O << (MO2.getImm() ? "" : "-") << getRegisterName(MO1.getReg()); |
Jim Grosbach | ca8c70b | 2011-08-05 15:48:21 +0000 | [diff] [blame] | 487 | } |
| 488 | |
Owen Anderson | 154c41d | 2011-08-04 18:24:14 +0000 | [diff] [blame] | 489 | void ARMInstPrinter::printPostIdxImm8s4Operand(const MCInst *MI, |
| 490 | unsigned OpNum, |
| 491 | raw_ostream &O) { |
| 492 | const MCOperand &MO = MI->getOperand(OpNum); |
| 493 | unsigned Imm = MO.getImm(); |
| 494 | O << '#' << ((Imm & 256) ? "" : "-") << ((Imm & 0xff) << 2); |
| 495 | } |
| 496 | |
| 497 | |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 498 | void ARMInstPrinter::printLdStmModeOperand(const MCInst *MI, unsigned OpNum, |
Jim Grosbach | 0a2287b | 2010-11-03 01:11:15 +0000 | [diff] [blame] | 499 | raw_ostream &O) { |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 500 | ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MI->getOperand(OpNum) |
| 501 | .getImm()); |
| 502 | O << ARM_AM::getAMSubModeStr(Mode); |
Chris Lattner | e306d8d | 2009-10-19 22:09:23 +0000 | [diff] [blame] | 503 | } |
| 504 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 505 | void ARMInstPrinter::printAddrMode5Operand(const MCInst *MI, unsigned OpNum, |
Jim Grosbach | 0a2287b | 2010-11-03 01:11:15 +0000 | [diff] [blame] | 506 | raw_ostream &O) { |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 507 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 508 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 509 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 510 | if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right. |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 511 | printOperand(MI, OpNum, O); |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 512 | return; |
| 513 | } |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 514 | |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 515 | O << "[" << getRegisterName(MO1.getReg()); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 516 | |
Owen Anderson | 0da10cf | 2011-08-29 19:36:44 +0000 | [diff] [blame] | 517 | unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm()); |
| 518 | unsigned Op = ARM_AM::getAM5Op(MO2.getImm()); |
| 519 | if (ImmOffs || Op == ARM_AM::sub) { |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 520 | O << ", #" |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 521 | << ARM_AM::getAddrOpcStr(ARM_AM::getAM5Op(MO2.getImm())) |
Bill Wendling | 92b5a2e | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 522 | << ImmOffs * 4; |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 523 | } |
| 524 | O << "]"; |
| 525 | } |
| 526 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 527 | void ARMInstPrinter::printAddrMode6Operand(const MCInst *MI, unsigned OpNum, |
| 528 | raw_ostream &O) { |
Chris Lattner | 235e2f6 | 2009-10-20 06:22:33 +0000 | [diff] [blame] | 529 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 530 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 531 | |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 532 | O << "[" << getRegisterName(MO1.getReg()); |
| 533 | if (MO2.getImm()) { |
| 534 | // FIXME: Both darwin as and GNU as violate ARM docs here. |
Bob Wilson | 273ff31 | 2010-07-14 23:54:43 +0000 | [diff] [blame] | 535 | O << ", :" << (MO2.getImm() << 3); |
Chris Lattner | 235e2f6 | 2009-10-20 06:22:33 +0000 | [diff] [blame] | 536 | } |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 537 | O << "]"; |
| 538 | } |
| 539 | |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 540 | void ARMInstPrinter::printAddrMode7Operand(const MCInst *MI, unsigned OpNum, |
| 541 | raw_ostream &O) { |
| 542 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 543 | O << "[" << getRegisterName(MO1.getReg()) << "]"; |
| 544 | } |
| 545 | |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 546 | void ARMInstPrinter::printAddrMode6OffsetOperand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 547 | unsigned OpNum, |
| 548 | raw_ostream &O) { |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 549 | const MCOperand &MO = MI->getOperand(OpNum); |
| 550 | if (MO.getReg() == 0) |
| 551 | O << "!"; |
| 552 | else |
| 553 | O << ", " << getRegisterName(MO.getReg()); |
Chris Lattner | 235e2f6 | 2009-10-20 06:22:33 +0000 | [diff] [blame] | 554 | } |
| 555 | |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 556 | void ARMInstPrinter::printBitfieldInvMaskImmOperand(const MCInst *MI, |
| 557 | unsigned OpNum, |
| 558 | raw_ostream &O) { |
Chris Lattner | 235e2f6 | 2009-10-20 06:22:33 +0000 | [diff] [blame] | 559 | const MCOperand &MO = MI->getOperand(OpNum); |
| 560 | uint32_t v = ~MO.getImm(); |
| 561 | int32_t lsb = CountTrailingZeros_32(v); |
| 562 | int32_t width = (32 - CountLeadingZeros_32 (v)) - lsb; |
| 563 | assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!"); |
| 564 | O << '#' << lsb << ", #" << width; |
| 565 | } |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 566 | |
Johnny Chen | 1adc40c | 2010-08-12 20:46:17 +0000 | [diff] [blame] | 567 | void ARMInstPrinter::printMemBOption(const MCInst *MI, unsigned OpNum, |
| 568 | raw_ostream &O) { |
| 569 | unsigned val = MI->getOperand(OpNum).getImm(); |
| 570 | O << ARM_MB::MemBOptToString(val); |
| 571 | } |
| 572 | |
Bob Wilson | 22f5dc7 | 2010-08-16 18:27:34 +0000 | [diff] [blame] | 573 | void ARMInstPrinter::printShiftImmOperand(const MCInst *MI, unsigned OpNum, |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 574 | raw_ostream &O) { |
| 575 | unsigned ShiftOp = MI->getOperand(OpNum).getImm(); |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 576 | bool isASR = (ShiftOp & (1 << 5)) != 0; |
| 577 | unsigned Amt = ShiftOp & 0x1f; |
| 578 | if (isASR) |
| 579 | O << ", asr #" << (Amt == 0 ? 32 : Amt); |
| 580 | else if (Amt) |
| 581 | O << ", lsl #" << Amt; |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 582 | } |
| 583 | |
Jim Grosbach | dde038a | 2011-07-20 21:40:26 +0000 | [diff] [blame] | 584 | void ARMInstPrinter::printPKHLSLShiftImm(const MCInst *MI, unsigned OpNum, |
| 585 | raw_ostream &O) { |
| 586 | unsigned Imm = MI->getOperand(OpNum).getImm(); |
| 587 | if (Imm == 0) |
| 588 | return; |
| 589 | assert(Imm > 0 && Imm < 32 && "Invalid PKH shift immediate value!"); |
| 590 | O << ", lsl #" << Imm; |
| 591 | } |
| 592 | |
| 593 | void ARMInstPrinter::printPKHASRShiftImm(const MCInst *MI, unsigned OpNum, |
| 594 | raw_ostream &O) { |
| 595 | unsigned Imm = MI->getOperand(OpNum).getImm(); |
| 596 | // A shift amount of 32 is encoded as 0. |
| 597 | if (Imm == 0) |
| 598 | Imm = 32; |
| 599 | assert(Imm > 0 && Imm <= 32 && "Invalid PKH shift immediate value!"); |
| 600 | O << ", asr #" << Imm; |
| 601 | } |
| 602 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 603 | void ARMInstPrinter::printRegisterList(const MCInst *MI, unsigned OpNum, |
| 604 | raw_ostream &O) { |
Chris Lattner | e306d8d | 2009-10-19 22:09:23 +0000 | [diff] [blame] | 605 | O << "{"; |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 606 | for (unsigned i = OpNum, e = MI->getNumOperands(); i != e; ++i) { |
| 607 | if (i != OpNum) O << ", "; |
Chris Lattner | e306d8d | 2009-10-19 22:09:23 +0000 | [diff] [blame] | 608 | O << getRegisterName(MI->getOperand(i).getReg()); |
| 609 | } |
| 610 | O << "}"; |
| 611 | } |
Chris Lattner | 4d15222 | 2009-10-19 22:23:04 +0000 | [diff] [blame] | 612 | |
Jim Grosbach | b3af5de | 2010-10-13 21:00:04 +0000 | [diff] [blame] | 613 | void ARMInstPrinter::printSetendOperand(const MCInst *MI, unsigned OpNum, |
| 614 | raw_ostream &O) { |
| 615 | const MCOperand &Op = MI->getOperand(OpNum); |
| 616 | if (Op.getImm()) |
| 617 | O << "be"; |
| 618 | else |
| 619 | O << "le"; |
| 620 | } |
| 621 | |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 622 | void ARMInstPrinter::printCPSIMod(const MCInst *MI, unsigned OpNum, |
| 623 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 624 | const MCOperand &Op = MI->getOperand(OpNum); |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 625 | O << ARM_PROC::IModToString(Op.getImm()); |
| 626 | } |
| 627 | |
| 628 | void ARMInstPrinter::printCPSIFlag(const MCInst *MI, unsigned OpNum, |
| 629 | raw_ostream &O) { |
| 630 | const MCOperand &Op = MI->getOperand(OpNum); |
| 631 | unsigned IFlags = Op.getImm(); |
| 632 | for (int i=2; i >= 0; --i) |
| 633 | if (IFlags & (1 << i)) |
| 634 | O << ARM_PROC::IFlagsToString(1 << i); |
Owen Anderson | 2dbb46a | 2011-10-05 17:16:40 +0000 | [diff] [blame] | 635 | |
| 636 | if (IFlags == 0) |
| 637 | O << "none"; |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 638 | } |
| 639 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 640 | void ARMInstPrinter::printMSRMaskOperand(const MCInst *MI, unsigned OpNum, |
| 641 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 642 | const MCOperand &Op = MI->getOperand(OpNum); |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 643 | unsigned SpecRegRBit = Op.getImm() >> 4; |
| 644 | unsigned Mask = Op.getImm() & 0xf; |
| 645 | |
James Molloy | acad68d | 2011-09-28 14:21:38 +0000 | [diff] [blame] | 646 | if (getAvailableFeatures() & ARM::FeatureMClass) { |
| 647 | switch (Op.getImm()) { |
Craig Topper | bc21981 | 2012-02-07 02:50:20 +0000 | [diff] [blame] | 648 | default: llvm_unreachable("Unexpected mask value!"); |
James Molloy | acad68d | 2011-09-28 14:21:38 +0000 | [diff] [blame] | 649 | case 0: O << "apsr"; return; |
| 650 | case 1: O << "iapsr"; return; |
| 651 | case 2: O << "eapsr"; return; |
| 652 | case 3: O << "xpsr"; return; |
| 653 | case 5: O << "ipsr"; return; |
| 654 | case 6: O << "epsr"; return; |
| 655 | case 7: O << "iepsr"; return; |
| 656 | case 8: O << "msp"; return; |
| 657 | case 9: O << "psp"; return; |
| 658 | case 16: O << "primask"; return; |
| 659 | case 17: O << "basepri"; return; |
| 660 | case 18: O << "basepri_max"; return; |
| 661 | case 19: O << "faultmask"; return; |
| 662 | case 20: O << "control"; return; |
| 663 | } |
| 664 | } |
| 665 | |
Jim Grosbach | b29b4dd | 2011-07-19 22:45:10 +0000 | [diff] [blame] | 666 | // As special cases, CPSR_f, CPSR_s and CPSR_fs prefer printing as |
| 667 | // APSR_nzcvq, APSR_g and APSRnzcvqg, respectively. |
| 668 | if (!SpecRegRBit && (Mask == 8 || Mask == 4 || Mask == 12)) { |
| 669 | O << "APSR_"; |
| 670 | switch (Mask) { |
Craig Topper | bc21981 | 2012-02-07 02:50:20 +0000 | [diff] [blame] | 671 | default: llvm_unreachable("Unexpected mask value!"); |
Jim Grosbach | b29b4dd | 2011-07-19 22:45:10 +0000 | [diff] [blame] | 672 | case 4: O << "g"; return; |
| 673 | case 8: O << "nzcvq"; return; |
| 674 | case 12: O << "nzcvqg"; return; |
| 675 | } |
Jim Grosbach | b29b4dd | 2011-07-19 22:45:10 +0000 | [diff] [blame] | 676 | } |
| 677 | |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 678 | if (SpecRegRBit) |
Jim Grosbach | b29b4dd | 2011-07-19 22:45:10 +0000 | [diff] [blame] | 679 | O << "SPSR"; |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 680 | else |
Jim Grosbach | b29b4dd | 2011-07-19 22:45:10 +0000 | [diff] [blame] | 681 | O << "CPSR"; |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 682 | |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 683 | if (Mask) { |
| 684 | O << '_'; |
| 685 | if (Mask & 8) O << 'f'; |
| 686 | if (Mask & 4) O << 's'; |
| 687 | if (Mask & 2) O << 'x'; |
| 688 | if (Mask & 1) O << 'c'; |
| 689 | } |
| 690 | } |
| 691 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 692 | void ARMInstPrinter::printPredicateOperand(const MCInst *MI, unsigned OpNum, |
| 693 | raw_ostream &O) { |
Chris Lattner | 413ae25 | 2009-10-20 00:42:49 +0000 | [diff] [blame] | 694 | ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm(); |
Kevin Enderby | b057851 | 2012-03-01 22:13:02 +0000 | [diff] [blame] | 695 | // Handle the undefined 15 CC value here for printing so we don't abort(). |
| 696 | if ((unsigned)CC == 15) |
| 697 | O << "<und>"; |
| 698 | else if (CC != ARMCC::AL) |
Chris Lattner | 413ae25 | 2009-10-20 00:42:49 +0000 | [diff] [blame] | 699 | O << ARMCondCodeToString(CC); |
| 700 | } |
| 701 | |
Jim Grosbach | 15d7898 | 2010-09-14 22:27:15 +0000 | [diff] [blame] | 702 | void ARMInstPrinter::printMandatoryPredicateOperand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 703 | unsigned OpNum, |
| 704 | raw_ostream &O) { |
Johnny Chen | 9d3acaa | 2010-03-02 17:57:15 +0000 | [diff] [blame] | 705 | ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm(); |
| 706 | O << ARMCondCodeToString(CC); |
| 707 | } |
| 708 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 709 | void ARMInstPrinter::printSBitModifierOperand(const MCInst *MI, unsigned OpNum, |
| 710 | raw_ostream &O) { |
Daniel Dunbar | a7cc652 | 2009-10-20 22:10:05 +0000 | [diff] [blame] | 711 | if (MI->getOperand(OpNum).getReg()) { |
| 712 | assert(MI->getOperand(OpNum).getReg() == ARM::CPSR && |
| 713 | "Expect ARM CPSR register!"); |
Chris Lattner | 233917c | 2009-10-20 00:46:11 +0000 | [diff] [blame] | 714 | O << 's'; |
| 715 | } |
| 716 | } |
| 717 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 718 | void ARMInstPrinter::printNoHashImmediate(const MCInst *MI, unsigned OpNum, |
| 719 | raw_ostream &O) { |
Chris Lattner | bf16faa | 2009-10-20 06:15:28 +0000 | [diff] [blame] | 720 | O << MI->getOperand(OpNum).getImm(); |
| 721 | } |
| 722 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 723 | void ARMInstPrinter::printPImmediate(const MCInst *MI, unsigned OpNum, |
Jim Grosbach | bc9c802 | 2011-10-12 16:34:37 +0000 | [diff] [blame] | 724 | raw_ostream &O) { |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 725 | O << "p" << MI->getOperand(OpNum).getImm(); |
| 726 | } |
| 727 | |
| 728 | void ARMInstPrinter::printCImmediate(const MCInst *MI, unsigned OpNum, |
Jim Grosbach | bc9c802 | 2011-10-12 16:34:37 +0000 | [diff] [blame] | 729 | raw_ostream &O) { |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 730 | O << "c" << MI->getOperand(OpNum).getImm(); |
| 731 | } |
| 732 | |
Jim Grosbach | 9b8f2a0 | 2011-10-12 17:34:41 +0000 | [diff] [blame] | 733 | void ARMInstPrinter::printCoprocOptionImm(const MCInst *MI, unsigned OpNum, |
| 734 | raw_ostream &O) { |
| 735 | O << "{" << MI->getOperand(OpNum).getImm() << "}"; |
| 736 | } |
| 737 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 738 | void ARMInstPrinter::printPCLabel(const MCInst *MI, unsigned OpNum, |
| 739 | raw_ostream &O) { |
Jim Grosbach | d30cfde | 2010-09-18 00:04:53 +0000 | [diff] [blame] | 740 | llvm_unreachable("Unhandled PC-relative pseudo-instruction!"); |
Chris Lattner | 4d15222 | 2009-10-19 22:23:04 +0000 | [diff] [blame] | 741 | } |
Evan Cheng | 2ef9c8a | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 742 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 743 | void ARMInstPrinter::printThumbS4ImmOperand(const MCInst *MI, unsigned OpNum, |
| 744 | raw_ostream &O) { |
Jim Grosbach | 70939ee | 2011-08-17 21:51:27 +0000 | [diff] [blame] | 745 | O << "#" << MI->getOperand(OpNum).getImm() * 4; |
| 746 | } |
| 747 | |
| 748 | void ARMInstPrinter::printThumbSRImm(const MCInst *MI, unsigned OpNum, |
| 749 | raw_ostream &O) { |
| 750 | unsigned Imm = MI->getOperand(OpNum).getImm(); |
| 751 | O << "#" << (Imm == 0 ? 32 : Imm); |
Evan Cheng | 2ef9c8a | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 752 | } |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 753 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 754 | void ARMInstPrinter::printThumbITMask(const MCInst *MI, unsigned OpNum, |
| 755 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 756 | // (3 - the number of trailing zeros) is the number of then / else. |
| 757 | unsigned Mask = MI->getOperand(OpNum).getImm(); |
| 758 | unsigned CondBit0 = Mask >> 4 & 1; |
| 759 | unsigned NumTZ = CountTrailingZeros_32(Mask); |
| 760 | assert(NumTZ <= 3 && "Invalid IT mask!"); |
| 761 | for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) { |
| 762 | bool T = ((Mask >> Pos) & 1) == CondBit0; |
| 763 | if (T) |
| 764 | O << 't'; |
| 765 | else |
| 766 | O << 'e'; |
| 767 | } |
| 768 | } |
| 769 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 770 | void ARMInstPrinter::printThumbAddrModeRROperand(const MCInst *MI, unsigned Op, |
| 771 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 772 | const MCOperand &MO1 = MI->getOperand(Op); |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 773 | const MCOperand &MO2 = MI->getOperand(Op + 1); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 774 | |
| 775 | if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right. |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 776 | printOperand(MI, Op, O); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 777 | return; |
| 778 | } |
| 779 | |
| 780 | O << "[" << getRegisterName(MO1.getReg()); |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 781 | if (unsigned RegNum = MO2.getReg()) |
| 782 | O << ", " << getRegisterName(RegNum); |
| 783 | O << "]"; |
| 784 | } |
| 785 | |
| 786 | void ARMInstPrinter::printThumbAddrModeImm5SOperand(const MCInst *MI, |
| 787 | unsigned Op, |
| 788 | raw_ostream &O, |
| 789 | unsigned Scale) { |
| 790 | const MCOperand &MO1 = MI->getOperand(Op); |
| 791 | const MCOperand &MO2 = MI->getOperand(Op + 1); |
| 792 | |
| 793 | if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right. |
| 794 | printOperand(MI, Op, O); |
| 795 | return; |
| 796 | } |
| 797 | |
| 798 | O << "[" << getRegisterName(MO1.getReg()); |
| 799 | if (unsigned ImmOffs = MO2.getImm()) |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 800 | O << ", #" << ImmOffs * Scale; |
| 801 | O << "]"; |
| 802 | } |
| 803 | |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 804 | void ARMInstPrinter::printThumbAddrModeImm5S1Operand(const MCInst *MI, |
| 805 | unsigned Op, |
| 806 | raw_ostream &O) { |
| 807 | printThumbAddrModeImm5SOperand(MI, Op, O, 1); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 808 | } |
| 809 | |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 810 | void ARMInstPrinter::printThumbAddrModeImm5S2Operand(const MCInst *MI, |
| 811 | unsigned Op, |
| 812 | raw_ostream &O) { |
| 813 | printThumbAddrModeImm5SOperand(MI, Op, O, 2); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 814 | } |
| 815 | |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 816 | void ARMInstPrinter::printThumbAddrModeImm5S4Operand(const MCInst *MI, |
| 817 | unsigned Op, |
| 818 | raw_ostream &O) { |
| 819 | printThumbAddrModeImm5SOperand(MI, Op, O, 4); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 820 | } |
| 821 | |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 822 | void ARMInstPrinter::printThumbAddrModeSPOperand(const MCInst *MI, unsigned Op, |
| 823 | raw_ostream &O) { |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 824 | printThumbAddrModeImm5SOperand(MI, Op, O, 4); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 825 | } |
| 826 | |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 827 | // Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2 |
| 828 | // register with shift forms. |
| 829 | // REG 0 0 - e.g. R5 |
| 830 | // REG IMM, SH_OPC - e.g. R5, LSL #3 |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 831 | void ARMInstPrinter::printT2SOOperand(const MCInst *MI, unsigned OpNum, |
| 832 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 833 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 834 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 835 | |
| 836 | unsigned Reg = MO1.getReg(); |
| 837 | O << getRegisterName(Reg); |
| 838 | |
| 839 | // Print the shift opc. |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 840 | assert(MO2.isImm() && "Not a valid t2_so_reg value!"); |
Bob Wilson | 1d9125a | 2010-08-05 00:34:42 +0000 | [diff] [blame] | 841 | ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO2.getImm()); |
| 842 | O << ", " << ARM_AM::getShiftOpcStr(ShOpc); |
| 843 | if (ShOpc != ARM_AM::rrx) |
Owen Anderson | 3dac0be | 2011-08-11 18:41:59 +0000 | [diff] [blame] | 844 | O << " #" << translateShiftImm(ARM_AM::getSORegOffset(MO2.getImm())); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 845 | } |
| 846 | |
Jim Grosbach | 458f2dc | 2010-10-25 20:00:01 +0000 | [diff] [blame] | 847 | void ARMInstPrinter::printAddrModeImm12Operand(const MCInst *MI, unsigned OpNum, |
| 848 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 849 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 850 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 851 | |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 852 | if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right. |
| 853 | printOperand(MI, OpNum, O); |
| 854 | return; |
| 855 | } |
| 856 | |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 857 | O << "[" << getRegisterName(MO1.getReg()); |
| 858 | |
Jim Grosbach | 77aee8e | 2010-10-27 01:19:41 +0000 | [diff] [blame] | 859 | int32_t OffImm = (int32_t)MO2.getImm(); |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 860 | bool isSub = OffImm < 0; |
| 861 | // Special value for #-0. All others are normal. |
| 862 | if (OffImm == INT32_MIN) |
| 863 | OffImm = 0; |
| 864 | if (isSub) |
Jim Grosbach | 77aee8e | 2010-10-27 01:19:41 +0000 | [diff] [blame] | 865 | O << ", #-" << -OffImm; |
| 866 | else if (OffImm > 0) |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 867 | O << ", #" << OffImm; |
| 868 | O << "]"; |
| 869 | } |
| 870 | |
| 871 | void ARMInstPrinter::printT2AddrModeImm8Operand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 872 | unsigned OpNum, |
| 873 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 874 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 875 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 876 | |
| 877 | O << "[" << getRegisterName(MO1.getReg()); |
| 878 | |
| 879 | int32_t OffImm = (int32_t)MO2.getImm(); |
| 880 | // Don't print +0. |
Owen Anderson | 705b48f | 2011-09-16 21:08:33 +0000 | [diff] [blame] | 881 | if (OffImm == INT32_MIN) |
| 882 | O << ", #-0"; |
| 883 | else if (OffImm < 0) |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 884 | O << ", #-" << -OffImm; |
| 885 | else if (OffImm > 0) |
| 886 | O << ", #" << OffImm; |
| 887 | O << "]"; |
| 888 | } |
| 889 | |
| 890 | void ARMInstPrinter::printT2AddrModeImm8s4Operand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 891 | unsigned OpNum, |
| 892 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 893 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 894 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 895 | |
Jim Grosbach | 2f19674 | 2011-12-19 23:06:24 +0000 | [diff] [blame] | 896 | if (!MO1.isReg()) { // For label symbolic references. |
| 897 | printOperand(MI, OpNum, O); |
| 898 | return; |
| 899 | } |
| 900 | |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 901 | O << "[" << getRegisterName(MO1.getReg()); |
| 902 | |
| 903 | int32_t OffImm = (int32_t)MO2.getImm() / 4; |
| 904 | // Don't print +0. |
| 905 | if (OffImm < 0) |
| 906 | O << ", #-" << -OffImm * 4; |
| 907 | else if (OffImm > 0) |
| 908 | O << ", #" << OffImm * 4; |
| 909 | O << "]"; |
| 910 | } |
| 911 | |
Jim Grosbach | b6aed50 | 2011-09-09 18:37:27 +0000 | [diff] [blame] | 912 | void ARMInstPrinter::printT2AddrModeImm0_1020s4Operand(const MCInst *MI, |
| 913 | unsigned OpNum, |
| 914 | raw_ostream &O) { |
| 915 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 916 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 917 | |
| 918 | O << "[" << getRegisterName(MO1.getReg()); |
| 919 | if (MO2.getImm()) |
| 920 | O << ", #" << MO2.getImm() * 4; |
| 921 | O << "]"; |
| 922 | } |
| 923 | |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 924 | void ARMInstPrinter::printT2AddrModeImm8OffsetOperand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 925 | unsigned OpNum, |
| 926 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 927 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 928 | int32_t OffImm = (int32_t)MO1.getImm(); |
| 929 | // Don't print +0. |
| 930 | if (OffImm < 0) |
Owen Anderson | 0781c1f | 2011-09-23 21:26:40 +0000 | [diff] [blame] | 931 | O << ", #-" << -OffImm; |
| 932 | else |
| 933 | O << ", #" << OffImm; |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 934 | } |
| 935 | |
| 936 | void ARMInstPrinter::printT2AddrModeImm8s4OffsetOperand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 937 | unsigned OpNum, |
| 938 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 939 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 940 | int32_t OffImm = (int32_t)MO1.getImm() / 4; |
| 941 | // Don't print +0. |
Owen Anderson | 7782a58 | 2011-09-13 20:46:26 +0000 | [diff] [blame] | 942 | if (OffImm != 0) { |
| 943 | O << ", "; |
| 944 | if (OffImm < 0) |
| 945 | O << "#-" << -OffImm * 4; |
| 946 | else if (OffImm > 0) |
| 947 | O << "#" << OffImm * 4; |
| 948 | } |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 949 | } |
| 950 | |
| 951 | void ARMInstPrinter::printT2AddrModeSoRegOperand(const MCInst *MI, |
Chris Lattner | 35c33bd | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 952 | unsigned OpNum, |
| 953 | raw_ostream &O) { |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 954 | const MCOperand &MO1 = MI->getOperand(OpNum); |
| 955 | const MCOperand &MO2 = MI->getOperand(OpNum+1); |
| 956 | const MCOperand &MO3 = MI->getOperand(OpNum+2); |
| 957 | |
| 958 | O << "[" << getRegisterName(MO1.getReg()); |
| 959 | |
| 960 | assert(MO2.getReg() && "Invalid so_reg load / store address!"); |
| 961 | O << ", " << getRegisterName(MO2.getReg()); |
| 962 | |
| 963 | unsigned ShAmt = MO3.getImm(); |
| 964 | if (ShAmt) { |
| 965 | assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!"); |
| 966 | O << ", lsl #" << ShAmt; |
| 967 | } |
| 968 | O << "]"; |
| 969 | } |
| 970 | |
Jim Grosbach | 4ebbf7b | 2011-09-30 00:50:06 +0000 | [diff] [blame] | 971 | void ARMInstPrinter::printFPImmOperand(const MCInst *MI, unsigned OpNum, |
| 972 | raw_ostream &O) { |
Bill Wendling | 8cb415e | 2011-01-26 20:57:43 +0000 | [diff] [blame] | 973 | const MCOperand &MO = MI->getOperand(OpNum); |
Jim Grosbach | 4ebbf7b | 2011-09-30 00:50:06 +0000 | [diff] [blame] | 974 | O << '#' << ARM_AM::getFPImmFloat(MO.getImm()); |
Johnny Chen | 9e08876 | 2010-03-17 17:52:21 +0000 | [diff] [blame] | 975 | } |
| 976 | |
Bob Wilson | 1a913ed | 2010-06-11 21:34:50 +0000 | [diff] [blame] | 977 | void ARMInstPrinter::printNEONModImmOperand(const MCInst *MI, unsigned OpNum, |
| 978 | raw_ostream &O) { |
Bob Wilson | 6dce00c | 2010-07-13 04:44:34 +0000 | [diff] [blame] | 979 | unsigned EncodedImm = MI->getOperand(OpNum).getImm(); |
| 980 | unsigned EltBits; |
| 981 | uint64_t Val = ARM_AM::decodeNEONModImm(EncodedImm, EltBits); |
Benjamin Kramer | 70be28a | 2011-11-07 21:00:59 +0000 | [diff] [blame] | 982 | O << "#0x"; |
| 983 | O.write_hex(Val); |
Johnny Chen | c7b6591 | 2010-04-16 22:40:20 +0000 | [diff] [blame] | 984 | } |
Jim Grosbach | 4a5ffb3 | 2011-07-22 23:16:18 +0000 | [diff] [blame] | 985 | |
Jim Grosbach | f494335 | 2011-07-25 23:09:14 +0000 | [diff] [blame] | 986 | void ARMInstPrinter::printImmPlusOneOperand(const MCInst *MI, unsigned OpNum, |
| 987 | raw_ostream &O) { |
Jim Grosbach | 4a5ffb3 | 2011-07-22 23:16:18 +0000 | [diff] [blame] | 988 | unsigned Imm = MI->getOperand(OpNum).getImm(); |
| 989 | O << "#" << Imm + 1; |
| 990 | } |
Jim Grosbach | 85bfd3b | 2011-07-26 21:28:43 +0000 | [diff] [blame] | 991 | |
| 992 | void ARMInstPrinter::printRotImmOperand(const MCInst *MI, unsigned OpNum, |
| 993 | raw_ostream &O) { |
| 994 | unsigned Imm = MI->getOperand(OpNum).getImm(); |
| 995 | if (Imm == 0) |
| 996 | return; |
Jim Grosbach | 45f3929 | 2011-07-26 21:44:37 +0000 | [diff] [blame] | 997 | O << ", ror #"; |
Jim Grosbach | 85bfd3b | 2011-07-26 21:28:43 +0000 | [diff] [blame] | 998 | switch (Imm) { |
| 999 | default: assert (0 && "illegal ror immediate!"); |
Jim Grosbach | 2f815c0 | 2011-08-17 23:23:07 +0000 | [diff] [blame] | 1000 | case 1: O << "8"; break; |
| 1001 | case 2: O << "16"; break; |
| 1002 | case 3: O << "24"; break; |
Jim Grosbach | 85bfd3b | 2011-07-26 21:28:43 +0000 | [diff] [blame] | 1003 | } |
| 1004 | } |
Jim Grosbach | 460a905 | 2011-10-07 23:56:00 +0000 | [diff] [blame] | 1005 | |
Jim Grosbach | 4050bc4 | 2011-12-22 22:19:05 +0000 | [diff] [blame] | 1006 | void ARMInstPrinter::printFBits16(const MCInst *MI, unsigned OpNum, |
| 1007 | raw_ostream &O) { |
| 1008 | O << "#" << 16 - MI->getOperand(OpNum).getImm(); |
| 1009 | } |
| 1010 | |
| 1011 | void ARMInstPrinter::printFBits32(const MCInst *MI, unsigned OpNum, |
| 1012 | raw_ostream &O) { |
| 1013 | O << "#" << 32 - MI->getOperand(OpNum).getImm(); |
| 1014 | } |
| 1015 | |
Jim Grosbach | 460a905 | 2011-10-07 23:56:00 +0000 | [diff] [blame] | 1016 | void ARMInstPrinter::printVectorIndex(const MCInst *MI, unsigned OpNum, |
| 1017 | raw_ostream &O) { |
| 1018 | O << "[" << MI->getOperand(OpNum).getImm() << "]"; |
| 1019 | } |
Jim Grosbach | 862019c | 2011-10-18 23:02:30 +0000 | [diff] [blame] | 1020 | |
| 1021 | void ARMInstPrinter::printVectorListOne(const MCInst *MI, unsigned OpNum, |
| 1022 | raw_ostream &O) { |
| 1023 | O << "{" << getRegisterName(MI->getOperand(OpNum).getReg()) << "}"; |
| 1024 | } |
Jim Grosbach | 280dfad | 2011-10-21 18:54:25 +0000 | [diff] [blame] | 1025 | |
| 1026 | void ARMInstPrinter::printVectorListTwo(const MCInst *MI, unsigned OpNum, |
| 1027 | raw_ostream &O) { |
| 1028 | // Normally, it's not safe to use register enum values directly with |
| 1029 | // addition to get the next register, but for VFP registers, the |
| 1030 | // sort order is guaranteed because they're all of the form D<n>. |
| 1031 | O << "{" << getRegisterName(MI->getOperand(OpNum).getReg()) << ", " |
| 1032 | << getRegisterName(MI->getOperand(OpNum).getReg() + 1) << "}"; |
| 1033 | } |
Jim Grosbach | cdcfa28 | 2011-10-21 20:02:19 +0000 | [diff] [blame] | 1034 | |
| 1035 | void ARMInstPrinter::printVectorListThree(const MCInst *MI, unsigned OpNum, |
| 1036 | raw_ostream &O) { |
| 1037 | // Normally, it's not safe to use register enum values directly with |
| 1038 | // addition to get the next register, but for VFP registers, the |
| 1039 | // sort order is guaranteed because they're all of the form D<n>. |
| 1040 | O << "{" << getRegisterName(MI->getOperand(OpNum).getReg()) << ", " |
| 1041 | << getRegisterName(MI->getOperand(OpNum).getReg() + 1) << ", " |
| 1042 | << getRegisterName(MI->getOperand(OpNum).getReg() + 2) << "}"; |
| 1043 | } |
Jim Grosbach | b631031 | 2011-10-21 20:35:01 +0000 | [diff] [blame] | 1044 | |
| 1045 | void ARMInstPrinter::printVectorListFour(const MCInst *MI, unsigned OpNum, |
| 1046 | raw_ostream &O) { |
| 1047 | // Normally, it's not safe to use register enum values directly with |
| 1048 | // addition to get the next register, but for VFP registers, the |
| 1049 | // sort order is guaranteed because they're all of the form D<n>. |
| 1050 | O << "{" << getRegisterName(MI->getOperand(OpNum).getReg()) << ", " |
| 1051 | << getRegisterName(MI->getOperand(OpNum).getReg() + 1) << ", " |
| 1052 | << getRegisterName(MI->getOperand(OpNum).getReg() + 2) << ", " |
| 1053 | << getRegisterName(MI->getOperand(OpNum).getReg() + 3) << "}"; |
| 1054 | } |
Jim Grosbach | 98b05a5 | 2011-11-30 01:09:44 +0000 | [diff] [blame] | 1055 | |
| 1056 | void ARMInstPrinter::printVectorListOneAllLanes(const MCInst *MI, |
| 1057 | unsigned OpNum, |
| 1058 | raw_ostream &O) { |
| 1059 | O << "{" << getRegisterName(MI->getOperand(OpNum).getReg()) << "[]}"; |
| 1060 | } |
| 1061 | |
Jim Grosbach | 13af222 | 2011-11-30 18:21:25 +0000 | [diff] [blame] | 1062 | void ARMInstPrinter::printVectorListTwoAllLanes(const MCInst *MI, |
| 1063 | unsigned OpNum, |
| 1064 | raw_ostream &O) { |
| 1065 | // Normally, it's not safe to use register enum values directly with |
| 1066 | // addition to get the next register, but for VFP registers, the |
| 1067 | // sort order is guaranteed because they're all of the form D<n>. |
| 1068 | O << "{" << getRegisterName(MI->getOperand(OpNum).getReg()) << "[], " |
| 1069 | << getRegisterName(MI->getOperand(OpNum).getReg() + 1) << "[]}"; |
| 1070 | } |
Jim Grosbach | e90ac9b | 2011-12-14 19:35:22 +0000 | [diff] [blame] | 1071 | |
Jim Grosbach | 5e59f7e | 2012-01-24 23:47:04 +0000 | [diff] [blame] | 1072 | void ARMInstPrinter::printVectorListThreeAllLanes(const MCInst *MI, |
| 1073 | unsigned OpNum, |
| 1074 | raw_ostream &O) { |
| 1075 | // Normally, it's not safe to use register enum values directly with |
| 1076 | // addition to get the next register, but for VFP registers, the |
| 1077 | // sort order is guaranteed because they're all of the form D<n>. |
| 1078 | O << "{" << getRegisterName(MI->getOperand(OpNum).getReg()) << "[], " |
| 1079 | << getRegisterName(MI->getOperand(OpNum).getReg() + 1) << "[], " |
| 1080 | << getRegisterName(MI->getOperand(OpNum).getReg() + 2) << "[]}"; |
| 1081 | } |
| 1082 | |
Jim Grosbach | a57a36a | 2012-01-25 00:01:08 +0000 | [diff] [blame] | 1083 | void ARMInstPrinter::printVectorListFourAllLanes(const MCInst *MI, |
| 1084 | unsigned OpNum, |
| 1085 | raw_ostream &O) { |
| 1086 | // Normally, it's not safe to use register enum values directly with |
| 1087 | // addition to get the next register, but for VFP registers, the |
| 1088 | // sort order is guaranteed because they're all of the form D<n>. |
| 1089 | O << "{" << getRegisterName(MI->getOperand(OpNum).getReg()) << "[], " |
| 1090 | << getRegisterName(MI->getOperand(OpNum).getReg() + 1) << "[], " |
| 1091 | << getRegisterName(MI->getOperand(OpNum).getReg() + 2) << "[], " |
| 1092 | << getRegisterName(MI->getOperand(OpNum).getReg() + 3) << "[]}"; |
| 1093 | } |
| 1094 | |
Jim Grosbach | e90ac9b | 2011-12-14 19:35:22 +0000 | [diff] [blame] | 1095 | void ARMInstPrinter::printVectorListTwoSpaced(const MCInst *MI, unsigned OpNum, |
| 1096 | raw_ostream &O) { |
| 1097 | // Normally, it's not safe to use register enum values directly with |
| 1098 | // addition to get the next register, but for VFP registers, the |
| 1099 | // sort order is guaranteed because they're all of the form D<n>. |
| 1100 | O << "{" << getRegisterName(MI->getOperand(OpNum).getReg()) << ", " |
| 1101 | << getRegisterName(MI->getOperand(OpNum).getReg() + 2) << "}"; |
| 1102 | } |
| 1103 | |
Jim Grosbach | 3471d4f | 2011-12-21 00:38:54 +0000 | [diff] [blame] | 1104 | void ARMInstPrinter::printVectorListTwoSpacedAllLanes(const MCInst *MI, |
| 1105 | unsigned OpNum, |
| 1106 | raw_ostream &O) { |
| 1107 | // Normally, it's not safe to use register enum values directly with |
| 1108 | // addition to get the next register, but for VFP registers, the |
| 1109 | // sort order is guaranteed because they're all of the form D<n>. |
| 1110 | O << "{" << getRegisterName(MI->getOperand(OpNum).getReg()) << "[], " |
| 1111 | << getRegisterName(MI->getOperand(OpNum).getReg() + 2) << "[]}"; |
| 1112 | } |
| 1113 | |
Jim Grosbach | 5e59f7e | 2012-01-24 23:47:04 +0000 | [diff] [blame] | 1114 | void ARMInstPrinter::printVectorListThreeSpacedAllLanes(const MCInst *MI, |
| 1115 | unsigned OpNum, |
| 1116 | raw_ostream &O) { |
| 1117 | // Normally, it's not safe to use register enum values directly with |
| 1118 | // addition to get the next register, but for VFP registers, the |
| 1119 | // sort order is guaranteed because they're all of the form D<n>. |
| 1120 | O << "{" << getRegisterName(MI->getOperand(OpNum).getReg()) << "[], " |
| 1121 | << getRegisterName(MI->getOperand(OpNum).getReg() + 2) << "[], " |
Jim Grosbach | a57a36a | 2012-01-25 00:01:08 +0000 | [diff] [blame] | 1122 | << getRegisterName(MI->getOperand(OpNum).getReg() + 4) << "[]}"; |
| 1123 | } |
| 1124 | |
| 1125 | void ARMInstPrinter::printVectorListFourSpacedAllLanes(const MCInst *MI, |
| 1126 | unsigned OpNum, |
| 1127 | raw_ostream &O) { |
| 1128 | // Normally, it's not safe to use register enum values directly with |
| 1129 | // addition to get the next register, but for VFP registers, the |
| 1130 | // sort order is guaranteed because they're all of the form D<n>. |
| 1131 | O << "{" << getRegisterName(MI->getOperand(OpNum).getReg()) << "[], " |
| 1132 | << getRegisterName(MI->getOperand(OpNum).getReg() + 2) << "[], " |
| 1133 | << getRegisterName(MI->getOperand(OpNum).getReg() + 4) << "[], " |
| 1134 | << getRegisterName(MI->getOperand(OpNum).getReg() + 6) << "[]}"; |
Jim Grosbach | 5e59f7e | 2012-01-24 23:47:04 +0000 | [diff] [blame] | 1135 | } |
| 1136 | |
Jim Grosbach | c387fc6 | 2012-01-23 23:20:46 +0000 | [diff] [blame] | 1137 | void ARMInstPrinter::printVectorListThreeSpaced(const MCInst *MI, |
| 1138 | unsigned OpNum, |
| 1139 | raw_ostream &O) { |
| 1140 | // Normally, it's not safe to use register enum values directly with |
| 1141 | // addition to get the next register, but for VFP registers, the |
| 1142 | // sort order is guaranteed because they're all of the form D<n>. |
| 1143 | O << "{" << getRegisterName(MI->getOperand(OpNum).getReg()) << ", " |
| 1144 | << getRegisterName(MI->getOperand(OpNum).getReg() + 2) << ", " |
| 1145 | << getRegisterName(MI->getOperand(OpNum).getReg() + 4) << "}"; |
| 1146 | } |
Jim Grosbach | 8abe7e3 | 2012-01-24 00:43:17 +0000 | [diff] [blame] | 1147 | |
| 1148 | void ARMInstPrinter::printVectorListFourSpaced(const MCInst *MI, |
| 1149 | unsigned OpNum, |
| 1150 | raw_ostream &O) { |
| 1151 | // Normally, it's not safe to use register enum values directly with |
| 1152 | // addition to get the next register, but for VFP registers, the |
| 1153 | // sort order is guaranteed because they're all of the form D<n>. |
| 1154 | O << "{" << getRegisterName(MI->getOperand(OpNum).getReg()) << ", " |
| 1155 | << getRegisterName(MI->getOperand(OpNum).getReg() + 2) << ", " |
| 1156 | << getRegisterName(MI->getOperand(OpNum).getReg() + 4) << ", " |
| 1157 | << getRegisterName(MI->getOperand(OpNum).getReg() + 6) << "}"; |
| 1158 | } |