blob: 617f6e41fd50c5029c5c71280e244c8486118788 [file] [log] [blame]
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001///===-- FastISel.cpp - Implementation of the FastISel class --------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the implementation of the FastISel class.
11//
Dan Gohman5ec9efd2008-09-30 20:48:29 +000012// "Fast" instruction selection is designed to emit very poor code quickly.
13// Also, it is not designed to be able to do much lowering, so most illegal
Chris Lattner44d2a982008-10-13 01:59:13 +000014// types (e.g. i64 on 32-bit targets) and operations are not supported. It is
15// also not intended to be able to do much optimization, except in a few cases
16// where doing optimizations reduces overall compile time. For example, folding
17// constants into immediate fields is often done, because it's cheap and it
18// reduces the number of instructions later phases have to examine.
Dan Gohman5ec9efd2008-09-30 20:48:29 +000019//
20// "Fast" instruction selection is able to fail gracefully and transfer
21// control to the SelectionDAG selector for operations that it doesn't
Chris Lattner44d2a982008-10-13 01:59:13 +000022// support. In many cases, this allows us to avoid duplicating a lot of
Dan Gohman5ec9efd2008-09-30 20:48:29 +000023// the complicated lowering logic that SelectionDAG currently has.
24//
25// The intended use for "fast" instruction selection is "-O0" mode
26// compilation, where the quality of the generated code is irrelevant when
Chris Lattner44d2a982008-10-13 01:59:13 +000027// weighed against the speed at which the code can be generated. Also,
Dan Gohman5ec9efd2008-09-30 20:48:29 +000028// at -O0, the LLVM optimizers are not running, and this makes the
29// compile time of codegen a much higher portion of the overall compile
Chris Lattner44d2a982008-10-13 01:59:13 +000030// time. Despite its limitations, "fast" instruction selection is able to
Dan Gohman5ec9efd2008-09-30 20:48:29 +000031// handle enough code on its own to provide noticeable overall speedups
32// in -O0 compiles.
33//
34// Basic operations are supported in a target-independent way, by reading
35// the same instruction descriptions that the SelectionDAG selector reads,
36// and identifying simple arithmetic operations that can be directly selected
Chris Lattner44d2a982008-10-13 01:59:13 +000037// from simple operators. More complicated operations currently require
Dan Gohman5ec9efd2008-09-30 20:48:29 +000038// target-specific code.
39//
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000040//===----------------------------------------------------------------------===//
41
Dan Gohman33134c42008-09-25 17:05:24 +000042#include "llvm/Function.h"
43#include "llvm/GlobalVariable.h"
Dan Gohman6f2766d2008-08-19 22:31:46 +000044#include "llvm/Instructions.h"
Dan Gohman33134c42008-09-25 17:05:24 +000045#include "llvm/IntrinsicInst.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000046#include "llvm/CodeGen/FastISel.h"
47#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman33134c42008-09-25 17:05:24 +000048#include "llvm/CodeGen/MachineModuleInfo.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000049#include "llvm/CodeGen/MachineRegisterInfo.h"
Devang Patel83489bb2009-01-13 00:35:13 +000050#include "llvm/CodeGen/DwarfWriter.h"
51#include "llvm/Analysis/DebugInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000052#include "llvm/Target/TargetData.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000053#include "llvm/Target/TargetInstrInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000054#include "llvm/Target/TargetLowering.h"
Dan Gohmanbb466332008-08-20 21:05:57 +000055#include "llvm/Target/TargetMachine.h"
Dan Gohmandd5b58a2008-10-14 23:54:11 +000056#include "SelectionDAGBuild.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000057using namespace llvm;
58
Dan Gohman3df24e62008-09-03 23:12:08 +000059unsigned FastISel::getRegForValue(Value *V) {
Dan Gohman4fd55282009-04-07 20:40:11 +000060 MVT RealVT = TLI.getValueType(V->getType(), /*AllowUnknown=*/true);
61 // Don't handle non-simple values in FastISel.
62 if (!RealVT.isSimple())
63 return 0;
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +000064
65 // Ignore illegal types. We must do this before looking up the value
66 // in ValueMap because Arguments are given virtual registers regardless
67 // of whether FastISel can handle them.
Dan Gohman4fd55282009-04-07 20:40:11 +000068 MVT::SimpleValueType VT = RealVT.getSimpleVT();
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +000069 if (!TLI.isTypeLegal(VT)) {
70 // Promote MVT::i1 to a legal type though, because it's common and easy.
71 if (VT == MVT::i1)
72 VT = TLI.getTypeToTransformTo(VT).getSimpleVT();
73 else
74 return 0;
75 }
76
Dan Gohman104e4ce2008-09-03 23:32:19 +000077 // Look up the value to see if we already have a register for it. We
78 // cache values defined by Instructions across blocks, and other values
79 // only locally. This is because Instructions already have the SSA
80 // def-dominatess-use requirement enforced.
Owen Anderson99aaf102008-09-03 17:37:03 +000081 if (ValueMap.count(V))
82 return ValueMap[V];
Dan Gohman104e4ce2008-09-03 23:32:19 +000083 unsigned Reg = LocalValueMap[V];
84 if (Reg != 0)
85 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +000086
Dan Gohmanad368ac2008-08-27 18:10:19 +000087 if (ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +000088 if (CI->getValue().getActiveBits() <= 64)
89 Reg = FastEmit_i(VT, VT, ISD::Constant, CI->getZExtValue());
Dan Gohman0586d912008-09-10 20:11:02 +000090 } else if (isa<AllocaInst>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +000091 Reg = TargetMaterializeAlloca(cast<AllocaInst>(V));
Dan Gohman205d9252008-08-28 21:19:07 +000092 } else if (isa<ConstantPointerNull>(V)) {
Dan Gohman1e9e8c32008-10-07 22:03:27 +000093 // Translate this as an integer zero so that it can be
94 // local-CSE'd with actual integer zeros.
95 Reg = getRegForValue(Constant::getNullValue(TD.getIntPtrType()));
Dan Gohmanad368ac2008-08-27 18:10:19 +000096 } else if (ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
Dan Gohman104e4ce2008-09-03 23:32:19 +000097 Reg = FastEmit_f(VT, VT, ISD::ConstantFP, CF);
Dan Gohmanad368ac2008-08-27 18:10:19 +000098
99 if (!Reg) {
100 const APFloat &Flt = CF->getValueAPF();
101 MVT IntVT = TLI.getPointerTy();
102
103 uint64_t x[2];
104 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen23a98552008-10-09 23:00:39 +0000105 bool isExact;
106 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
107 APFloat::rmTowardZero, &isExact);
108 if (isExact) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000109 APInt IntVal(IntBitWidth, 2, x);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000110
Dan Gohman1e9e8c32008-10-07 22:03:27 +0000111 unsigned IntegerReg = getRegForValue(ConstantInt::get(IntVal));
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000112 if (IntegerReg != 0)
113 Reg = FastEmit_r(IntVT.getSimpleVT(), VT, ISD::SINT_TO_FP, IntegerReg);
114 }
Dan Gohmanad368ac2008-08-27 18:10:19 +0000115 }
Dan Gohman40b189e2008-09-05 18:18:20 +0000116 } else if (ConstantExpr *CE = dyn_cast<ConstantExpr>(V)) {
117 if (!SelectOperator(CE, CE->getOpcode())) return 0;
118 Reg = LocalValueMap[CE];
Dan Gohman205d9252008-08-28 21:19:07 +0000119 } else if (isa<UndefValue>(V)) {
Dan Gohman104e4ce2008-09-03 23:32:19 +0000120 Reg = createResultReg(TLI.getRegClassFor(VT));
Bill Wendling9bc96a52009-02-03 00:55:04 +0000121 BuildMI(MBB, DL, TII.get(TargetInstrInfo::IMPLICIT_DEF), Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000122 }
Owen Andersond5d81a42008-09-03 17:51:57 +0000123
Dan Gohmandceffe62008-09-25 01:28:51 +0000124 // If target-independent code couldn't handle the value, give target-specific
125 // code a try.
Owen Anderson6e607452008-09-05 23:36:01 +0000126 if (!Reg && isa<Constant>(V))
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000127 Reg = TargetMaterializeConstant(cast<Constant>(V));
Owen Anderson6e607452008-09-05 23:36:01 +0000128
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000129 // Don't cache constant materializations in the general ValueMap.
130 // To do so would require tracking what uses they dominate.
Dan Gohmandceffe62008-09-25 01:28:51 +0000131 if (Reg != 0)
132 LocalValueMap[V] = Reg;
Dan Gohman104e4ce2008-09-03 23:32:19 +0000133 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +0000134}
135
Evan Cheng59fbc802008-09-09 01:26:59 +0000136unsigned FastISel::lookUpRegForValue(Value *V) {
137 // Look up the value to see if we already have a register for it. We
138 // cache values defined by Instructions across blocks, and other values
139 // only locally. This is because Instructions already have the SSA
140 // def-dominatess-use requirement enforced.
141 if (ValueMap.count(V))
142 return ValueMap[V];
143 return LocalValueMap[V];
144}
145
Owen Andersoncc54e762008-08-30 00:38:46 +0000146/// UpdateValueMap - Update the value map to include the new mapping for this
147/// instruction, or insert an extra copy to get the result in a previous
148/// determined register.
149/// NOTE: This is only necessary because we might select a block that uses
150/// a value before we select the block that defines the value. It might be
151/// possible to fix this by selecting blocks in reverse postorder.
Owen Anderson95267a12008-09-05 00:06:23 +0000152void FastISel::UpdateValueMap(Value* I, unsigned Reg) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000153 if (!isa<Instruction>(I)) {
154 LocalValueMap[I] = Reg;
155 return;
156 }
Owen Andersoncc54e762008-08-30 00:38:46 +0000157 if (!ValueMap.count(I))
158 ValueMap[I] = Reg;
159 else
Evan Chengf0991782008-09-07 09:04:52 +0000160 TII.copyRegToReg(*MBB, MBB->end(), ValueMap[I],
161 Reg, MRI.getRegClass(Reg), MRI.getRegClass(Reg));
Owen Andersoncc54e762008-08-30 00:38:46 +0000162}
163
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000164unsigned FastISel::getRegForGEPIndex(Value *Idx) {
165 unsigned IdxN = getRegForValue(Idx);
166 if (IdxN == 0)
167 // Unhandled operand. Halt "fast" selection and bail.
168 return 0;
169
170 // If the index is smaller or larger than intptr_t, truncate or extend it.
171 MVT PtrVT = TLI.getPointerTy();
172 MVT IdxVT = MVT::getMVT(Idx->getType(), /*HandleUnknown=*/false);
173 if (IdxVT.bitsLT(PtrVT))
174 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT.getSimpleVT(),
175 ISD::SIGN_EXTEND, IdxN);
176 else if (IdxVT.bitsGT(PtrVT))
177 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT.getSimpleVT(),
178 ISD::TRUNCATE, IdxN);
179 return IdxN;
180}
181
Dan Gohmanbdedd442008-08-20 00:11:48 +0000182/// SelectBinaryOp - Select and emit code for a binary operator instruction,
183/// which has an opcode which directly corresponds to the given ISD opcode.
184///
Dan Gohman40b189e2008-09-05 18:18:20 +0000185bool FastISel::SelectBinaryOp(User *I, ISD::NodeType ISDOpcode) {
Dan Gohmanbdedd442008-08-20 00:11:48 +0000186 MVT VT = MVT::getMVT(I->getType(), /*HandleUnknown=*/true);
187 if (VT == MVT::Other || !VT.isSimple())
188 // Unhandled type. Halt "fast" selection and bail.
189 return false;
Dan Gohman638c6832008-09-05 18:44:22 +0000190
Dan Gohmanb71fea22008-08-26 20:52:40 +0000191 // We only handle legal types. For example, on x86-32 the instruction
192 // selector contains all of the 64-bit instructions from x86-64,
193 // under the assumption that i64 won't be used if the target doesn't
194 // support it.
Dan Gohman638c6832008-09-05 18:44:22 +0000195 if (!TLI.isTypeLegal(VT)) {
Dan Gohman5dd9c2e2008-09-25 17:22:52 +0000196 // MVT::i1 is special. Allow AND, OR, or XOR because they
Dan Gohman638c6832008-09-05 18:44:22 +0000197 // don't require additional zeroing, which makes them easy.
198 if (VT == MVT::i1 &&
Dan Gohman5dd9c2e2008-09-25 17:22:52 +0000199 (ISDOpcode == ISD::AND || ISDOpcode == ISD::OR ||
200 ISDOpcode == ISD::XOR))
Dan Gohman638c6832008-09-05 18:44:22 +0000201 VT = TLI.getTypeToTransformTo(VT);
202 else
203 return false;
204 }
Dan Gohmanbdedd442008-08-20 00:11:48 +0000205
Dan Gohman3df24e62008-09-03 23:12:08 +0000206 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000207 if (Op0 == 0)
208 // Unhandled operand. Halt "fast" selection and bail.
209 return false;
210
211 // Check if the second operand is a constant and handle it appropriately.
212 if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(1))) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000213 unsigned ResultReg = FastEmit_ri(VT.getSimpleVT(), VT.getSimpleVT(),
214 ISDOpcode, Op0, CI->getZExtValue());
215 if (ResultReg != 0) {
216 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000217 UpdateValueMap(I, ResultReg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000218 return true;
219 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000220 }
221
Dan Gohman10df0fa2008-08-27 01:09:54 +0000222 // Check if the second operand is a constant float.
223 if (ConstantFP *CF = dyn_cast<ConstantFP>(I->getOperand(1))) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000224 unsigned ResultReg = FastEmit_rf(VT.getSimpleVT(), VT.getSimpleVT(),
225 ISDOpcode, Op0, CF);
226 if (ResultReg != 0) {
227 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000228 UpdateValueMap(I, ResultReg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000229 return true;
230 }
Dan Gohman10df0fa2008-08-27 01:09:54 +0000231 }
232
Dan Gohman3df24e62008-09-03 23:12:08 +0000233 unsigned Op1 = getRegForValue(I->getOperand(1));
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000234 if (Op1 == 0)
235 // Unhandled operand. Halt "fast" selection and bail.
236 return false;
237
Dan Gohmanad368ac2008-08-27 18:10:19 +0000238 // Now we have both operands in registers. Emit the instruction.
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000239 unsigned ResultReg = FastEmit_rr(VT.getSimpleVT(), VT.getSimpleVT(),
240 ISDOpcode, Op0, Op1);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000241 if (ResultReg == 0)
242 // Target-specific code wasn't able to find a machine opcode for
243 // the given ISD opcode and type. Halt "fast" selection and bail.
244 return false;
245
Dan Gohman8014e862008-08-20 00:23:20 +0000246 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000247 UpdateValueMap(I, ResultReg);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000248 return true;
249}
250
Dan Gohman40b189e2008-09-05 18:18:20 +0000251bool FastISel::SelectGetElementPtr(User *I) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000252 unsigned N = getRegForValue(I->getOperand(0));
Evan Cheng83785c82008-08-20 22:45:34 +0000253 if (N == 0)
254 // Unhandled operand. Halt "fast" selection and bail.
255 return false;
256
257 const Type *Ty = I->getOperand(0)->getType();
Dan Gohman7a0e6592008-08-21 17:25:26 +0000258 MVT::SimpleValueType VT = TLI.getPointerTy().getSimpleVT();
Evan Cheng83785c82008-08-20 22:45:34 +0000259 for (GetElementPtrInst::op_iterator OI = I->op_begin()+1, E = I->op_end();
260 OI != E; ++OI) {
261 Value *Idx = *OI;
262 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
263 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
264 if (Field) {
265 // N = N + Offset
266 uint64_t Offs = TD.getStructLayout(StTy)->getElementOffset(Field);
267 // FIXME: This can be optimized by combining the add with a
268 // subsequent one.
Dan Gohman7a0e6592008-08-21 17:25:26 +0000269 N = FastEmit_ri_(VT, ISD::ADD, N, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000270 if (N == 0)
271 // Unhandled operand. Halt "fast" selection and bail.
272 return false;
273 }
274 Ty = StTy->getElementType(Field);
275 } else {
276 Ty = cast<SequentialType>(Ty)->getElementType();
277
278 // If this is a constant subscript, handle it quickly.
279 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
280 if (CI->getZExtValue() == 0) continue;
281 uint64_t Offs =
Duncan Sandsceb4d1a2009-01-12 20:38:59 +0000282 TD.getTypePaddedSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Dan Gohman7a0e6592008-08-21 17:25:26 +0000283 N = FastEmit_ri_(VT, ISD::ADD, N, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000284 if (N == 0)
285 // Unhandled operand. Halt "fast" selection and bail.
286 return false;
287 continue;
288 }
289
290 // N = N + Idx * ElementSize;
Duncan Sandsceb4d1a2009-01-12 20:38:59 +0000291 uint64_t ElementSize = TD.getTypePaddedSize(Ty);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000292 unsigned IdxN = getRegForGEPIndex(Idx);
Evan Cheng83785c82008-08-20 22:45:34 +0000293 if (IdxN == 0)
294 // Unhandled operand. Halt "fast" selection and bail.
295 return false;
296
Dan Gohman80bc6e22008-08-26 20:57:08 +0000297 if (ElementSize != 1) {
Dan Gohmanf93cf792008-08-21 17:37:05 +0000298 IdxN = FastEmit_ri_(VT, ISD::MUL, IdxN, ElementSize, VT);
Dan Gohman80bc6e22008-08-26 20:57:08 +0000299 if (IdxN == 0)
300 // Unhandled operand. Halt "fast" selection and bail.
301 return false;
302 }
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000303 N = FastEmit_rr(VT, VT, ISD::ADD, N, IdxN);
Evan Cheng83785c82008-08-20 22:45:34 +0000304 if (N == 0)
305 // Unhandled operand. Halt "fast" selection and bail.
306 return false;
307 }
308 }
309
310 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000311 UpdateValueMap(I, N);
Evan Cheng83785c82008-08-20 22:45:34 +0000312 return true;
Dan Gohmanbdedd442008-08-20 00:11:48 +0000313}
314
Dan Gohman33134c42008-09-25 17:05:24 +0000315bool FastISel::SelectCall(User *I) {
316 Function *F = cast<CallInst>(I)->getCalledFunction();
317 if (!F) return false;
318
319 unsigned IID = F->getIntrinsicID();
320 switch (IID) {
321 default: break;
322 case Intrinsic::dbg_stoppoint: {
323 DbgStopPointInst *SPI = cast<DbgStopPointInst>(I);
Devang Patelb79b5352009-01-19 23:21:49 +0000324 if (DW && DW->ValidDebugInfo(SPI->getContext())) {
Devang Patel83489bb2009-01-13 00:35:13 +0000325 DICompileUnit CU(cast<GlobalVariable>(SPI->getContext()));
Bill Wendling0582ae92009-03-13 04:39:26 +0000326 std::string Dir, FN;
327 unsigned SrcFile = DW->getOrCreateSourceID(CU.getDirectory(Dir),
328 CU.getFilename(FN));
Dan Gohman33134c42008-09-25 17:05:24 +0000329 unsigned Line = SPI->getLine();
330 unsigned Col = SPI->getColumn();
Bill Wendling92c1e122009-02-13 02:16:35 +0000331 unsigned ID = DW->RecordSourceLine(Line, Col, SrcFile);
Bill Wendling9bc96a52009-02-03 00:55:04 +0000332 unsigned Idx = MF.getOrCreateDebugLocID(SrcFile, Line, Col);
333 setCurDebugLoc(DebugLoc::get(Idx));
Bill Wendling92c1e122009-02-13 02:16:35 +0000334 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DBG_LABEL);
335 BuildMI(MBB, DL, II).addImm(ID);
Dan Gohman33134c42008-09-25 17:05:24 +0000336 }
337 return true;
338 }
339 case Intrinsic::dbg_region_start: {
340 DbgRegionStartInst *RSI = cast<DbgRegionStartInst>(I);
Bill Wendling92c1e122009-02-13 02:16:35 +0000341 if (DW && DW->ValidDebugInfo(RSI->getContext())) {
342 unsigned ID =
343 DW->RecordRegionStart(cast<GlobalVariable>(RSI->getContext()));
344 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DBG_LABEL);
345 BuildMI(MBB, DL, II).addImm(ID);
346 }
Dan Gohman33134c42008-09-25 17:05:24 +0000347 return true;
348 }
349 case Intrinsic::dbg_region_end: {
350 DbgRegionEndInst *REI = cast<DbgRegionEndInst>(I);
Bill Wendling92c1e122009-02-13 02:16:35 +0000351 if (DW && DW->ValidDebugInfo(REI->getContext())) {
352 unsigned ID =
353 DW->RecordRegionEnd(cast<GlobalVariable>(REI->getContext()));
354 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DBG_LABEL);
355 BuildMI(MBB, DL, II).addImm(ID);
356 }
Dan Gohman33134c42008-09-25 17:05:24 +0000357 return true;
358 }
359 case Intrinsic::dbg_func_start: {
Devang Patel83489bb2009-01-13 00:35:13 +0000360 if (!DW) return true;
Dan Gohman33134c42008-09-25 17:05:24 +0000361 DbgFuncStartInst *FSI = cast<DbgFuncStartInst>(I);
362 Value *SP = FSI->getSubprogram();
Bill Wendling9bc96a52009-02-03 00:55:04 +0000363
Devang Patelb79b5352009-01-19 23:21:49 +0000364 if (DW->ValidDebugInfo(SP)) {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000365 // llvm.dbg.func.start implicitly defines a dbg_stoppoint which is what
366 // (most?) gdb expects.
Devang Patel83489bb2009-01-13 00:35:13 +0000367 DISubprogram Subprogram(cast<GlobalVariable>(SP));
368 DICompileUnit CompileUnit = Subprogram.getCompileUnit();
Bill Wendling0582ae92009-03-13 04:39:26 +0000369 std::string Dir, FN;
370 unsigned SrcFile = DW->getOrCreateSourceID(CompileUnit.getDirectory(Dir),
371 CompileUnit.getFilename(FN));
Bill Wendling9bc96a52009-02-03 00:55:04 +0000372
Devang Patelb3969922009-04-09 21:42:11 +0000373 // Record the source line.
Bill Wendling9bc96a52009-02-03 00:55:04 +0000374 unsigned Line = Subprogram.getLineNumber();
Devang Patel20575322009-04-11 00:16:47 +0000375 unsigned LabelID = DW->RecordSourceLine(Line, 0, SrcFile);
Bill Wendling9bc96a52009-02-03 00:55:04 +0000376 setCurDebugLoc(DebugLoc::get(MF.getOrCreateDebugLocID(SrcFile, Line, 0)));
Bill Wendling92c1e122009-02-13 02:16:35 +0000377
Devang Patel20575322009-04-11 00:16:47 +0000378 std::string SPName;
379 Subprogram.getLinkageName(SPName);
380 if (!SPName.empty()
381 && strcmp(SPName.c_str(), MF.getFunction()->getNameStart())) {
382 // This is a beginning of inlined function.
383 DW->RecordRegionStart(cast<GlobalVariable>(FSI->getSubprogram()),
384 LabelID);
385 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DBG_LABEL);
386 BuildMI(MBB, DL, II).addImm(LabelID);
387 DW->RecordInlineInfo(Subprogram.getGV(), LabelID);
388 } else {
389 // llvm.dbg.func_start also defines beginning of function scope.
390 DW->RecordRegionStart(cast<GlobalVariable>(FSI->getSubprogram()));
391 }
Dan Gohman33134c42008-09-25 17:05:24 +0000392 }
Bill Wendling9bc96a52009-02-03 00:55:04 +0000393
Dan Gohman33134c42008-09-25 17:05:24 +0000394 return true;
395 }
Bill Wendling92c1e122009-02-13 02:16:35 +0000396 case Intrinsic::dbg_declare: {
397 DbgDeclareInst *DI = cast<DbgDeclareInst>(I);
398 Value *Variable = DI->getVariable();
399 if (DW && DW->ValidDebugInfo(Variable)) {
400 // Determine the address of the declared object.
401 Value *Address = DI->getAddress();
402 if (BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
403 Address = BCI->getOperand(0);
404 AllocaInst *AI = dyn_cast<AllocaInst>(Address);
405 // Don't handle byval struct arguments or VLAs, for example.
406 if (!AI) break;
407 DenseMap<const AllocaInst*, int>::iterator SI =
408 StaticAllocaMap.find(AI);
409 if (SI == StaticAllocaMap.end()) break; // VLAs.
410 int FI = SI->second;
411
412 // Determine the debug globalvariable.
413 GlobalValue *GV = cast<GlobalVariable>(Variable);
414
415 // Build the DECLARE instruction.
416 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DECLARE);
417 BuildMI(MBB, DL, II).addFrameIndex(FI).addGlobalAddress(GV);
418 }
Dan Gohman33134c42008-09-25 17:05:24 +0000419 return true;
Bill Wendling92c1e122009-02-13 02:16:35 +0000420 }
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000421 case Intrinsic::eh_exception: {
422 MVT VT = TLI.getValueType(I->getType());
423 switch (TLI.getOperationAction(ISD::EXCEPTIONADDR, VT)) {
424 default: break;
425 case TargetLowering::Expand: {
426 if (!MBB->isLandingPad()) {
427 // FIXME: Mark exception register as live in. Hack for PR1508.
428 unsigned Reg = TLI.getExceptionAddressRegister();
429 if (Reg) MBB->addLiveIn(Reg);
430 }
431 unsigned Reg = TLI.getExceptionAddressRegister();
432 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
433 unsigned ResultReg = createResultReg(RC);
434 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
435 Reg, RC, RC);
436 assert(InsertedCopy && "Can't copy address registers!");
Evan Cheng24ac4082008-11-24 07:09:49 +0000437 InsertedCopy = InsertedCopy;
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000438 UpdateValueMap(I, ResultReg);
439 return true;
440 }
441 }
442 break;
443 }
444 case Intrinsic::eh_selector_i32:
445 case Intrinsic::eh_selector_i64: {
446 MVT VT = TLI.getValueType(I->getType());
447 switch (TLI.getOperationAction(ISD::EHSELECTION, VT)) {
448 default: break;
449 case TargetLowering::Expand: {
450 MVT VT = (IID == Intrinsic::eh_selector_i32 ?
451 MVT::i32 : MVT::i64);
452
453 if (MMI) {
454 if (MBB->isLandingPad())
455 AddCatchInfo(*cast<CallInst>(I), MMI, MBB);
456 else {
457#ifndef NDEBUG
458 CatchInfoLost.insert(cast<CallInst>(I));
459#endif
460 // FIXME: Mark exception selector register as live in. Hack for PR1508.
461 unsigned Reg = TLI.getExceptionSelectorRegister();
462 if (Reg) MBB->addLiveIn(Reg);
463 }
464
465 unsigned Reg = TLI.getExceptionSelectorRegister();
466 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
467 unsigned ResultReg = createResultReg(RC);
468 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
469 Reg, RC, RC);
470 assert(InsertedCopy && "Can't copy address registers!");
Evan Cheng24ac4082008-11-24 07:09:49 +0000471 InsertedCopy = InsertedCopy;
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000472 UpdateValueMap(I, ResultReg);
473 } else {
474 unsigned ResultReg =
475 getRegForValue(Constant::getNullValue(I->getType()));
476 UpdateValueMap(I, ResultReg);
477 }
478 return true;
479 }
480 }
481 break;
482 }
Dan Gohman33134c42008-09-25 17:05:24 +0000483 }
484 return false;
485}
486
Dan Gohman40b189e2008-09-05 18:18:20 +0000487bool FastISel::SelectCast(User *I, ISD::NodeType Opcode) {
Owen Anderson6336b702008-08-27 18:58:30 +0000488 MVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
489 MVT DstVT = TLI.getValueType(I->getType());
Owen Andersond0533c92008-08-26 23:46:32 +0000490
491 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
Dan Gohman474d3b32009-03-13 23:53:06 +0000492 DstVT == MVT::Other || !DstVT.isSimple())
Owen Andersond0533c92008-08-26 23:46:32 +0000493 // Unhandled type. Halt "fast" selection and bail.
494 return false;
495
Dan Gohman474d3b32009-03-13 23:53:06 +0000496 // Check if the destination type is legal. Or as a special case,
497 // it may be i1 if we're doing a truncate because that's
498 // easy and somewhat common.
499 if (!TLI.isTypeLegal(DstVT))
500 if (DstVT != MVT::i1 || Opcode != ISD::TRUNCATE)
Dan Gohman91b6f972008-10-03 01:28:47 +0000501 // Unhandled type. Halt "fast" selection and bail.
502 return false;
Dan Gohman474d3b32009-03-13 23:53:06 +0000503
504 // Check if the source operand is legal. Or as a special case,
505 // it may be i1 if we're doing zero-extension because that's
506 // easy and somewhat common.
507 if (!TLI.isTypeLegal(SrcVT))
508 if (SrcVT != MVT::i1 || Opcode != ISD::ZERO_EXTEND)
509 // Unhandled type. Halt "fast" selection and bail.
510 return false;
511
Dan Gohman3df24e62008-09-03 23:12:08 +0000512 unsigned InputReg = getRegForValue(I->getOperand(0));
Owen Andersond0533c92008-08-26 23:46:32 +0000513 if (!InputReg)
514 // Unhandled operand. Halt "fast" selection and bail.
515 return false;
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000516
517 // If the operand is i1, arrange for the high bits in the register to be zero.
Dan Gohman474d3b32009-03-13 23:53:06 +0000518 if (SrcVT == MVT::i1) {
519 SrcVT = TLI.getTypeToTransformTo(SrcVT);
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000520 InputReg = FastEmitZExtFromI1(SrcVT.getSimpleVT(), InputReg);
521 if (!InputReg)
522 return false;
523 }
Dan Gohman474d3b32009-03-13 23:53:06 +0000524 // If the result is i1, truncate to the target's type for i1 first.
525 if (DstVT == MVT::i1)
526 DstVT = TLI.getTypeToTransformTo(DstVT);
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000527
Owen Andersond0533c92008-08-26 23:46:32 +0000528 unsigned ResultReg = FastEmit_r(SrcVT.getSimpleVT(),
529 DstVT.getSimpleVT(),
530 Opcode,
531 InputReg);
532 if (!ResultReg)
533 return false;
534
Dan Gohman3df24e62008-09-03 23:12:08 +0000535 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000536 return true;
537}
538
Dan Gohman40b189e2008-09-05 18:18:20 +0000539bool FastISel::SelectBitCast(User *I) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000540 // If the bitcast doesn't change the type, just use the operand value.
541 if (I->getType() == I->getOperand(0)->getType()) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000542 unsigned Reg = getRegForValue(I->getOperand(0));
Dan Gohmana318dab2008-08-27 20:41:38 +0000543 if (Reg == 0)
544 return false;
Dan Gohman3df24e62008-09-03 23:12:08 +0000545 UpdateValueMap(I, Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000546 return true;
547 }
548
549 // Bitcasts of other values become reg-reg copies or BIT_CONVERT operators.
Owen Anderson6336b702008-08-27 18:58:30 +0000550 MVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
551 MVT DstVT = TLI.getValueType(I->getType());
Owen Andersond0533c92008-08-26 23:46:32 +0000552
553 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
554 DstVT == MVT::Other || !DstVT.isSimple() ||
555 !TLI.isTypeLegal(SrcVT) || !TLI.isTypeLegal(DstVT))
556 // Unhandled type. Halt "fast" selection and bail.
557 return false;
558
Dan Gohman3df24e62008-09-03 23:12:08 +0000559 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmanad368ac2008-08-27 18:10:19 +0000560 if (Op0 == 0)
561 // Unhandled operand. Halt "fast" selection and bail.
Owen Andersond0533c92008-08-26 23:46:32 +0000562 return false;
563
Dan Gohmanad368ac2008-08-27 18:10:19 +0000564 // First, try to perform the bitcast by inserting a reg-reg copy.
565 unsigned ResultReg = 0;
566 if (SrcVT.getSimpleVT() == DstVT.getSimpleVT()) {
567 TargetRegisterClass* SrcClass = TLI.getRegClassFor(SrcVT);
568 TargetRegisterClass* DstClass = TLI.getRegClassFor(DstVT);
569 ResultReg = createResultReg(DstClass);
570
571 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
572 Op0, DstClass, SrcClass);
573 if (!InsertedCopy)
574 ResultReg = 0;
575 }
576
577 // If the reg-reg copy failed, select a BIT_CONVERT opcode.
578 if (!ResultReg)
579 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(),
580 ISD::BIT_CONVERT, Op0);
581
582 if (!ResultReg)
Owen Andersond0533c92008-08-26 23:46:32 +0000583 return false;
584
Dan Gohman3df24e62008-09-03 23:12:08 +0000585 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000586 return true;
587}
588
Dan Gohman3df24e62008-09-03 23:12:08 +0000589bool
590FastISel::SelectInstruction(Instruction *I) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000591 return SelectOperator(I, I->getOpcode());
592}
593
Dan Gohmand98d6202008-10-02 22:15:21 +0000594/// FastEmitBranch - Emit an unconditional branch to the given block,
595/// unless it is the immediate (fall-through) successor, and update
596/// the CFG.
597void
598FastISel::FastEmitBranch(MachineBasicBlock *MSucc) {
599 MachineFunction::iterator NextMBB =
600 next(MachineFunction::iterator(MBB));
601
602 if (MBB->isLayoutSuccessor(MSucc)) {
603 // The unconditional fall-through case, which needs no instructions.
604 } else {
605 // The unconditional branch case.
606 TII.InsertBranch(*MBB, MSucc, NULL, SmallVector<MachineOperand, 0>());
607 }
608 MBB->addSuccessor(MSucc);
609}
610
Dan Gohman40b189e2008-09-05 18:18:20 +0000611bool
612FastISel::SelectOperator(User *I, unsigned Opcode) {
613 switch (Opcode) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000614 case Instruction::Add: {
615 ISD::NodeType Opc = I->getType()->isFPOrFPVector() ? ISD::FADD : ISD::ADD;
616 return SelectBinaryOp(I, Opc);
617 }
618 case Instruction::Sub: {
619 ISD::NodeType Opc = I->getType()->isFPOrFPVector() ? ISD::FSUB : ISD::SUB;
620 return SelectBinaryOp(I, Opc);
621 }
622 case Instruction::Mul: {
623 ISD::NodeType Opc = I->getType()->isFPOrFPVector() ? ISD::FMUL : ISD::MUL;
624 return SelectBinaryOp(I, Opc);
625 }
626 case Instruction::SDiv:
627 return SelectBinaryOp(I, ISD::SDIV);
628 case Instruction::UDiv:
629 return SelectBinaryOp(I, ISD::UDIV);
630 case Instruction::FDiv:
631 return SelectBinaryOp(I, ISD::FDIV);
632 case Instruction::SRem:
633 return SelectBinaryOp(I, ISD::SREM);
634 case Instruction::URem:
635 return SelectBinaryOp(I, ISD::UREM);
636 case Instruction::FRem:
637 return SelectBinaryOp(I, ISD::FREM);
638 case Instruction::Shl:
639 return SelectBinaryOp(I, ISD::SHL);
640 case Instruction::LShr:
641 return SelectBinaryOp(I, ISD::SRL);
642 case Instruction::AShr:
643 return SelectBinaryOp(I, ISD::SRA);
644 case Instruction::And:
645 return SelectBinaryOp(I, ISD::AND);
646 case Instruction::Or:
647 return SelectBinaryOp(I, ISD::OR);
648 case Instruction::Xor:
649 return SelectBinaryOp(I, ISD::XOR);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000650
Dan Gohman3df24e62008-09-03 23:12:08 +0000651 case Instruction::GetElementPtr:
652 return SelectGetElementPtr(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000653
Dan Gohman3df24e62008-09-03 23:12:08 +0000654 case Instruction::Br: {
655 BranchInst *BI = cast<BranchInst>(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000656
Dan Gohman3df24e62008-09-03 23:12:08 +0000657 if (BI->isUnconditional()) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000658 BasicBlock *LLVMSucc = BI->getSuccessor(0);
659 MachineBasicBlock *MSucc = MBBMap[LLVMSucc];
Dan Gohmand98d6202008-10-02 22:15:21 +0000660 FastEmitBranch(MSucc);
Dan Gohman3df24e62008-09-03 23:12:08 +0000661 return true;
Owen Anderson9d5b4162008-08-27 00:31:01 +0000662 }
Dan Gohman3df24e62008-09-03 23:12:08 +0000663
664 // Conditional branches are not handed yet.
665 // Halt "fast" selection and bail.
666 return false;
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000667 }
668
Dan Gohman087c8502008-09-05 01:08:41 +0000669 case Instruction::Unreachable:
670 // Nothing to emit.
671 return true;
672
Dan Gohman3df24e62008-09-03 23:12:08 +0000673 case Instruction::PHI:
674 // PHI nodes are already emitted.
675 return true;
Dan Gohman0586d912008-09-10 20:11:02 +0000676
677 case Instruction::Alloca:
678 // FunctionLowering has the static-sized case covered.
679 if (StaticAllocaMap.count(cast<AllocaInst>(I)))
680 return true;
681
682 // Dynamic-sized alloca is not handled yet.
683 return false;
Dan Gohman3df24e62008-09-03 23:12:08 +0000684
Dan Gohman33134c42008-09-25 17:05:24 +0000685 case Instruction::Call:
686 return SelectCall(I);
687
Dan Gohman3df24e62008-09-03 23:12:08 +0000688 case Instruction::BitCast:
689 return SelectBitCast(I);
690
691 case Instruction::FPToSI:
692 return SelectCast(I, ISD::FP_TO_SINT);
693 case Instruction::ZExt:
694 return SelectCast(I, ISD::ZERO_EXTEND);
695 case Instruction::SExt:
696 return SelectCast(I, ISD::SIGN_EXTEND);
697 case Instruction::Trunc:
698 return SelectCast(I, ISD::TRUNCATE);
699 case Instruction::SIToFP:
700 return SelectCast(I, ISD::SINT_TO_FP);
701
702 case Instruction::IntToPtr: // Deliberate fall-through.
703 case Instruction::PtrToInt: {
704 MVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
705 MVT DstVT = TLI.getValueType(I->getType());
706 if (DstVT.bitsGT(SrcVT))
707 return SelectCast(I, ISD::ZERO_EXTEND);
708 if (DstVT.bitsLT(SrcVT))
709 return SelectCast(I, ISD::TRUNCATE);
710 unsigned Reg = getRegForValue(I->getOperand(0));
711 if (Reg == 0) return false;
712 UpdateValueMap(I, Reg);
713 return true;
714 }
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000715
Dan Gohman3df24e62008-09-03 23:12:08 +0000716 default:
717 // Unhandled instruction. Halt "fast" selection and bail.
718 return false;
719 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000720}
721
Dan Gohman3df24e62008-09-03 23:12:08 +0000722FastISel::FastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000723 MachineModuleInfo *mmi,
Devang Patel83489bb2009-01-13 00:35:13 +0000724 DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +0000725 DenseMap<const Value *, unsigned> &vm,
Dan Gohman0586d912008-09-10 20:11:02 +0000726 DenseMap<const BasicBlock *, MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000727 DenseMap<const AllocaInst *, int> &am
728#ifndef NDEBUG
729 , SmallSet<Instruction*, 8> &cil
730#endif
731 )
Dan Gohman3df24e62008-09-03 23:12:08 +0000732 : MBB(0),
733 ValueMap(vm),
734 MBBMap(bm),
Dan Gohman0586d912008-09-10 20:11:02 +0000735 StaticAllocaMap(am),
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000736#ifndef NDEBUG
737 CatchInfoLost(cil),
738#endif
Dan Gohman3df24e62008-09-03 23:12:08 +0000739 MF(mf),
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000740 MMI(mmi),
Devang Patel83489bb2009-01-13 00:35:13 +0000741 DW(dw),
Dan Gohman3df24e62008-09-03 23:12:08 +0000742 MRI(MF.getRegInfo()),
Dan Gohman0586d912008-09-10 20:11:02 +0000743 MFI(*MF.getFrameInfo()),
744 MCP(*MF.getConstantPool()),
Dan Gohman3df24e62008-09-03 23:12:08 +0000745 TM(MF.getTarget()),
Dan Gohman22bb3112008-08-22 00:20:26 +0000746 TD(*TM.getTargetData()),
747 TII(*TM.getInstrInfo()),
748 TLI(*TM.getTargetLowering()) {
Dan Gohmanbb466332008-08-20 21:05:57 +0000749}
750
Dan Gohmane285a742008-08-14 21:51:29 +0000751FastISel::~FastISel() {}
752
Evan Cheng36fd9412008-09-02 21:59:13 +0000753unsigned FastISel::FastEmit_(MVT::SimpleValueType, MVT::SimpleValueType,
754 ISD::NodeType) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000755 return 0;
756}
757
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000758unsigned FastISel::FastEmit_r(MVT::SimpleValueType, MVT::SimpleValueType,
759 ISD::NodeType, unsigned /*Op0*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000760 return 0;
761}
762
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000763unsigned FastISel::FastEmit_rr(MVT::SimpleValueType, MVT::SimpleValueType,
764 ISD::NodeType, unsigned /*Op0*/,
765 unsigned /*Op0*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000766 return 0;
767}
768
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000769unsigned FastISel::FastEmit_i(MVT::SimpleValueType, MVT::SimpleValueType,
770 ISD::NodeType, uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +0000771 return 0;
772}
773
Dan Gohman10df0fa2008-08-27 01:09:54 +0000774unsigned FastISel::FastEmit_f(MVT::SimpleValueType, MVT::SimpleValueType,
775 ISD::NodeType, ConstantFP * /*FPImm*/) {
776 return 0;
777}
778
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000779unsigned FastISel::FastEmit_ri(MVT::SimpleValueType, MVT::SimpleValueType,
780 ISD::NodeType, unsigned /*Op0*/,
781 uint64_t /*Imm*/) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000782 return 0;
783}
784
Dan Gohman10df0fa2008-08-27 01:09:54 +0000785unsigned FastISel::FastEmit_rf(MVT::SimpleValueType, MVT::SimpleValueType,
786 ISD::NodeType, unsigned /*Op0*/,
787 ConstantFP * /*FPImm*/) {
788 return 0;
789}
790
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000791unsigned FastISel::FastEmit_rri(MVT::SimpleValueType, MVT::SimpleValueType,
792 ISD::NodeType,
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000793 unsigned /*Op0*/, unsigned /*Op1*/,
794 uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +0000795 return 0;
796}
797
798/// FastEmit_ri_ - This method is a wrapper of FastEmit_ri. It first tries
799/// to emit an instruction with an immediate operand using FastEmit_ri.
800/// If that fails, it materializes the immediate into a register and try
801/// FastEmit_rr instead.
802unsigned FastISel::FastEmit_ri_(MVT::SimpleValueType VT, ISD::NodeType Opcode,
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000803 unsigned Op0, uint64_t Imm,
804 MVT::SimpleValueType ImmType) {
Evan Cheng83785c82008-08-20 22:45:34 +0000805 // First check if immediate type is legal. If not, we can't use the ri form.
Dan Gohman151ed612008-08-27 18:15:05 +0000806 unsigned ResultReg = FastEmit_ri(VT, VT, Opcode, Op0, Imm);
Evan Cheng83785c82008-08-20 22:45:34 +0000807 if (ResultReg != 0)
808 return ResultReg;
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000809 unsigned MaterialReg = FastEmit_i(ImmType, ImmType, ISD::Constant, Imm);
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000810 if (MaterialReg == 0)
811 return 0;
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000812 return FastEmit_rr(VT, VT, Opcode, Op0, MaterialReg);
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000813}
814
Dan Gohman10df0fa2008-08-27 01:09:54 +0000815/// FastEmit_rf_ - This method is a wrapper of FastEmit_ri. It first tries
816/// to emit an instruction with a floating-point immediate operand using
817/// FastEmit_rf. If that fails, it materializes the immediate into a register
818/// and try FastEmit_rr instead.
819unsigned FastISel::FastEmit_rf_(MVT::SimpleValueType VT, ISD::NodeType Opcode,
820 unsigned Op0, ConstantFP *FPImm,
821 MVT::SimpleValueType ImmType) {
Dan Gohman10df0fa2008-08-27 01:09:54 +0000822 // First check if immediate type is legal. If not, we can't use the rf form.
Dan Gohman151ed612008-08-27 18:15:05 +0000823 unsigned ResultReg = FastEmit_rf(VT, VT, Opcode, Op0, FPImm);
Dan Gohman10df0fa2008-08-27 01:09:54 +0000824 if (ResultReg != 0)
825 return ResultReg;
826
827 // Materialize the constant in a register.
828 unsigned MaterialReg = FastEmit_f(ImmType, ImmType, ISD::ConstantFP, FPImm);
829 if (MaterialReg == 0) {
Dan Gohman96a99992008-08-27 18:01:42 +0000830 // If the target doesn't have a way to directly enter a floating-point
831 // value into a register, use an alternate approach.
832 // TODO: The current approach only supports floating-point constants
833 // that can be constructed by conversion from integer values. This should
834 // be replaced by code that creates a load from a constant-pool entry,
835 // which will require some target-specific work.
Dan Gohman10df0fa2008-08-27 01:09:54 +0000836 const APFloat &Flt = FPImm->getValueAPF();
837 MVT IntVT = TLI.getPointerTy();
838
839 uint64_t x[2];
840 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen23a98552008-10-09 23:00:39 +0000841 bool isExact;
842 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
843 APFloat::rmTowardZero, &isExact);
844 if (!isExact)
Dan Gohman10df0fa2008-08-27 01:09:54 +0000845 return 0;
846 APInt IntVal(IntBitWidth, 2, x);
847
848 unsigned IntegerReg = FastEmit_i(IntVT.getSimpleVT(), IntVT.getSimpleVT(),
849 ISD::Constant, IntVal.getZExtValue());
850 if (IntegerReg == 0)
851 return 0;
852 MaterialReg = FastEmit_r(IntVT.getSimpleVT(), VT,
853 ISD::SINT_TO_FP, IntegerReg);
854 if (MaterialReg == 0)
855 return 0;
856 }
857 return FastEmit_rr(VT, VT, Opcode, Op0, MaterialReg);
858}
859
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000860unsigned FastISel::createResultReg(const TargetRegisterClass* RC) {
861 return MRI.createVirtualRegister(RC);
Evan Cheng83785c82008-08-20 22:45:34 +0000862}
863
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000864unsigned FastISel::FastEmitInst_(unsigned MachineInstOpcode,
Dan Gohman77ad7962008-08-20 18:09:38 +0000865 const TargetRegisterClass* RC) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000866 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000867 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000868
Bill Wendling9bc96a52009-02-03 00:55:04 +0000869 BuildMI(MBB, DL, II, ResultReg);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000870 return ResultReg;
871}
872
873unsigned FastISel::FastEmitInst_r(unsigned MachineInstOpcode,
874 const TargetRegisterClass *RC,
875 unsigned Op0) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000876 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000877 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000878
Evan Cheng5960e4e2008-09-08 08:38:20 +0000879 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000880 BuildMI(MBB, DL, II, ResultReg).addReg(Op0);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000881 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000882 BuildMI(MBB, DL, II).addReg(Op0);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000883 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
884 II.ImplicitDefs[0], RC, RC);
885 if (!InsertedCopy)
886 ResultReg = 0;
887 }
888
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000889 return ResultReg;
890}
891
892unsigned FastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
893 const TargetRegisterClass *RC,
894 unsigned Op0, unsigned Op1) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000895 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000896 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000897
Evan Cheng5960e4e2008-09-08 08:38:20 +0000898 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000899 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addReg(Op1);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000900 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000901 BuildMI(MBB, DL, II).addReg(Op0).addReg(Op1);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000902 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
903 II.ImplicitDefs[0], RC, RC);
904 if (!InsertedCopy)
905 ResultReg = 0;
906 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000907 return ResultReg;
908}
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000909
910unsigned FastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
911 const TargetRegisterClass *RC,
912 unsigned Op0, uint64_t Imm) {
913 unsigned ResultReg = createResultReg(RC);
914 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
915
Evan Cheng5960e4e2008-09-08 08:38:20 +0000916 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000917 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000918 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000919 BuildMI(MBB, DL, II).addReg(Op0).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000920 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
921 II.ImplicitDefs[0], RC, RC);
922 if (!InsertedCopy)
923 ResultReg = 0;
924 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000925 return ResultReg;
926}
927
Dan Gohman10df0fa2008-08-27 01:09:54 +0000928unsigned FastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
929 const TargetRegisterClass *RC,
930 unsigned Op0, ConstantFP *FPImm) {
931 unsigned ResultReg = createResultReg(RC);
932 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
933
Evan Cheng5960e4e2008-09-08 08:38:20 +0000934 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000935 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addFPImm(FPImm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000936 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000937 BuildMI(MBB, DL, II).addReg(Op0).addFPImm(FPImm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000938 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
939 II.ImplicitDefs[0], RC, RC);
940 if (!InsertedCopy)
941 ResultReg = 0;
942 }
Dan Gohman10df0fa2008-08-27 01:09:54 +0000943 return ResultReg;
944}
945
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000946unsigned FastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
947 const TargetRegisterClass *RC,
948 unsigned Op0, unsigned Op1, uint64_t Imm) {
949 unsigned ResultReg = createResultReg(RC);
950 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
951
Evan Cheng5960e4e2008-09-08 08:38:20 +0000952 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000953 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addReg(Op1).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000954 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000955 BuildMI(MBB, DL, II).addReg(Op0).addReg(Op1).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000956 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
957 II.ImplicitDefs[0], RC, RC);
958 if (!InsertedCopy)
959 ResultReg = 0;
960 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000961 return ResultReg;
962}
Owen Anderson6d0c25e2008-08-25 20:20:32 +0000963
964unsigned FastISel::FastEmitInst_i(unsigned MachineInstOpcode,
965 const TargetRegisterClass *RC,
966 uint64_t Imm) {
967 unsigned ResultReg = createResultReg(RC);
968 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
969
Evan Cheng5960e4e2008-09-08 08:38:20 +0000970 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000971 BuildMI(MBB, DL, II, ResultReg).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000972 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000973 BuildMI(MBB, DL, II).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000974 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
975 II.ImplicitDefs[0], RC, RC);
976 if (!InsertedCopy)
977 ResultReg = 0;
978 }
Owen Anderson6d0c25e2008-08-25 20:20:32 +0000979 return ResultReg;
Evan Chengb41aec52008-08-25 22:20:39 +0000980}
Owen Anderson8970f002008-08-27 22:30:02 +0000981
Evan Cheng536ab132009-01-22 09:10:11 +0000982unsigned FastISel::FastEmitInst_extractsubreg(MVT::SimpleValueType RetVT,
983 unsigned Op0, uint32_t Idx) {
Owen Anderson40a468f2008-08-28 17:47:37 +0000984 const TargetRegisterClass* RC = MRI.getRegClass(Op0);
Owen Anderson8970f002008-08-27 22:30:02 +0000985
Evan Cheng536ab132009-01-22 09:10:11 +0000986 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
Owen Anderson8970f002008-08-27 22:30:02 +0000987 const TargetInstrDesc &II = TII.get(TargetInstrInfo::EXTRACT_SUBREG);
988
Evan Cheng5960e4e2008-09-08 08:38:20 +0000989 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000990 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addImm(Idx);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000991 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000992 BuildMI(MBB, DL, II).addReg(Op0).addImm(Idx);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000993 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
994 II.ImplicitDefs[0], RC, RC);
995 if (!InsertedCopy)
996 ResultReg = 0;
997 }
Owen Anderson8970f002008-08-27 22:30:02 +0000998 return ResultReg;
999}
Dan Gohman14ea1ec2009-03-13 20:42:20 +00001000
1001/// FastEmitZExtFromI1 - Emit MachineInstrs to compute the value of Op
1002/// with all but the least significant bit set to zero.
1003unsigned FastISel::FastEmitZExtFromI1(MVT::SimpleValueType VT, unsigned Op) {
1004 return FastEmit_ri(VT, VT, ISD::AND, Op, 1);
1005}