blob: dc5db6ff59e3a912d1cc7705b9573a52e689300a [file] [log] [blame]
Chris Lattnerf3799972005-10-14 23:40:39 +00001//===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman5dfe3a92004-06-21 16:55:25 +00007//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf3799972005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Chris Lattnere6115b32005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner51269842006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000023def SDT_PPCCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
24def SDT_PPCCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>,
25 SDTCisVT<1, i32> ]>;
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000026def SDT_PPCvperm : SDTypeProfile<1, 3, [
27 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
28]>;
29
Chris Lattnera17b1552006-03-31 05:13:27 +000030def SDT_PPCvcmp : SDTypeProfile<1, 3, [
Chris Lattner6d92cad2006-03-26 10:06:40 +000031 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>
32]>;
33
Chris Lattner90564f22006-04-18 17:59:36 +000034def SDT_PPCcondbr : SDTypeProfile<0, 3, [
Chris Lattner18258c62006-11-17 22:37:34 +000035 SDTCisVT<0, i32>, SDTCisVT<2, OtherVT>
Chris Lattner90564f22006-04-18 17:59:36 +000036]>;
37
Dan Gohmanc76909a2009-09-25 20:36:54 +000038def SDT_PPClbrx : SDTypeProfile<1, 2, [
39 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnerd9989382006-07-10 20:56:58 +000040]>;
Dan Gohmanc76909a2009-09-25 20:36:54 +000041def SDT_PPCstbrx : SDTypeProfile<0, 3, [
42 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnerd9989382006-07-10 20:56:58 +000043]>;
44
Evan Cheng53301922008-07-12 02:23:19 +000045def SDT_PPClarx : SDTypeProfile<1, 1, [
46 SDTCisInt<0>, SDTCisPtrTy<1>
Evan Cheng54fc97d2008-04-19 01:30:48 +000047]>;
Evan Cheng53301922008-07-12 02:23:19 +000048def SDT_PPCstcx : SDTypeProfile<0, 2, [
49 SDTCisInt<0>, SDTCisPtrTy<1>
Evan Cheng54fc97d2008-04-19 01:30:48 +000050]>;
51
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000052def SDT_PPCTC_ret : SDTypeProfile<0, 2, [
53 SDTCisPtrTy<0>, SDTCisVT<1, i32>
54]>;
55
Tilmann Scheller6b16eff2009-08-15 11:54:46 +000056def SDT_PPCnop : SDTypeProfile<0, 0, []>;
57
Chris Lattner51269842006-03-01 05:50:56 +000058//===----------------------------------------------------------------------===//
Chris Lattnere6115b32005-10-25 20:41:46 +000059// PowerPC specific DAG Nodes.
60//
61
62def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>;
63def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
64def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Chris Lattnerc8478d82008-01-06 06:44:58 +000065def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx,
66 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnere6115b32005-10-25 20:41:46 +000067
Dale Johannesen6eaeff22007-10-10 01:01:31 +000068// This sequence is used for long double->int conversions. It changes the
69// bits in the FPSCR which is not modelled.
70def PPCmffs : SDNode<"PPCISD::MFFS", SDTypeProfile<1, 0, [SDTCisVT<0, f64>]>,
71 [SDNPOutFlag]>;
72def PPCmtfsb0 : SDNode<"PPCISD::MTFSB0", SDTypeProfile<0, 1, [SDTCisInt<0>]>,
73 [SDNPInFlag, SDNPOutFlag]>;
74def PPCmtfsb1 : SDNode<"PPCISD::MTFSB1", SDTypeProfile<0, 1, [SDTCisInt<0>]>,
75 [SDNPInFlag, SDNPOutFlag]>;
76def PPCfaddrtz: SDNode<"PPCISD::FADDRTZ", SDTFPBinOp,
77 [SDNPInFlag, SDNPOutFlag]>;
78def PPCmtfsf : SDNode<"PPCISD::MTFSF", SDTypeProfile<1, 3,
79 [SDTCisVT<0, f64>, SDTCisInt<1>, SDTCisVT<2, f64>,
80 SDTCisVT<3, f64>]>,
81 [SDNPInFlag]>;
82
Chris Lattner9c73f092005-10-25 20:55:47 +000083def PPCfsel : SDNode<"PPCISD::FSEL",
84 // Type constraint for fsel.
85 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
86 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +000087
Nate Begeman993aeb22005-12-13 22:55:22 +000088def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
89def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +000090def PPCtoc_entry: SDNode<"PPCISD::TOC_ENTRY", SDTIntBinOp, [SDNPMayLoad]>;
Nate Begeman993aeb22005-12-13 22:55:22 +000091def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
92def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner860e8862005-11-17 07:30:41 +000093
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000094def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
Chris Lattnerb2177b92006-03-19 06:55:52 +000095
Chris Lattner4172b102005-12-06 02:10:38 +000096// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
97// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattneraf8ee842008-03-07 20:18:24 +000098def PPCsrl : SDNode<"PPCISD::SRL" , SDTIntShiftOp>;
99def PPCsra : SDNode<"PPCISD::SRA" , SDTIntShiftOp>;
100def PPCshl : SDNode<"PPCISD::SHL" , SDTIntShiftOp>;
Chris Lattner4172b102005-12-06 02:10:38 +0000101
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000102def PPCextsw_32 : SDNode<"PPCISD::EXTSW_32" , SDTIntUnaryOp>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000103def PPCstd_32 : SDNode<"PPCISD::STD_32" , SDTStore,
104 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000105
Chris Lattner937a79d2005-12-04 19:01:59 +0000106// These are target-independent nodes, but have target-specific formats.
Bill Wendlingc69107c2007-11-13 09:19:02 +0000107def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeqStart,
Evan Chengbb7b8442006-08-11 09:03:33 +0000108 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +0000109def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeqEnd,
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000110 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattner937a79d2005-12-04 19:01:59 +0000111
Chris Lattner2e6b77d2006-06-27 18:36:44 +0000112def SDT_PPCCall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000113def PPCcall_Darwin : SDNode<"PPCISD::CALL_Darwin", SDT_PPCCall,
114 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
115def PPCcall_SVR4 : SDNode<"PPCISD::CALL_SVR4", SDT_PPCCall,
Chris Lattner9a2a4972006-05-17 06:01:33 +0000116 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000117def PPCnop : SDNode<"PPCISD::NOP", SDT_PPCnop, [SDNPInFlag, SDNPOutFlag]>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000118def PPCmtctr : SDNode<"PPCISD::MTCTR", SDT_PPCCall,
119 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000120def PPCbctrl_Darwin : SDNode<"PPCISD::BCTRL_Darwin", SDTNone,
121 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattner9f0bc652007-02-25 05:34:32 +0000122
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000123def PPCbctrl_SVR4 : SDNode<"PPCISD::BCTRL_SVR4", SDTNone,
124 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattner9a2a4972006-05-17 06:01:33 +0000125
Chris Lattner48be23c2008-01-15 22:02:54 +0000126def retflag : SDNode<"PPCISD::RET_FLAG", SDTNone,
Bill Wendling6ef781f2008-02-27 06:33:05 +0000127 [SDNPHasChain, SDNPOptInFlag]>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +0000128
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000129def PPCtc_return : SDNode<"PPCISD::TC_RETURN", SDT_PPCTC_ret,
130 [SDNPHasChain, SDNPOptInFlag]>;
131
Chris Lattnera17b1552006-03-31 05:13:27 +0000132def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>;
133def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutFlag]>;
Chris Lattner6d92cad2006-03-26 10:06:40 +0000134
Chris Lattner90564f22006-04-18 17:59:36 +0000135def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr,
136 [SDNPHasChain, SDNPOptInFlag]>;
137
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000138def PPClbrx : SDNode<"PPCISD::LBRX", SDT_PPClbrx,
139 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000140def PPCstbrx : SDNode<"PPCISD::STBRX", SDT_PPCstbrx,
141 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnerd9989382006-07-10 20:56:58 +0000142
Evan Cheng53301922008-07-12 02:23:19 +0000143// Instructions to support atomic operations
Evan Cheng8608f2e2008-04-19 02:30:38 +0000144def PPClarx : SDNode<"PPCISD::LARX", SDT_PPClarx,
145 [SDNPHasChain, SDNPMayLoad]>;
146def PPCstcx : SDNode<"PPCISD::STCX", SDT_PPCstcx,
147 [SDNPHasChain, SDNPMayStore]>;
Evan Cheng54fc97d2008-04-19 01:30:48 +0000148
Jim Laskey2f616bf2006-11-16 22:43:37 +0000149// Instructions to support dynamic alloca.
150def SDTDynOp : SDTypeProfile<1, 2, []>;
151def PPCdynalloc : SDNode<"PPCISD::DYNALLOC", SDTDynOp, [SDNPHasChain]>;
152
Chris Lattner47f01f12005-09-08 19:50:41 +0000153//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +0000154// PowerPC specific transformation functions and pattern fragments.
155//
Nate Begeman8d948322005-10-19 01:12:32 +0000156
Nate Begeman2d5aff72005-10-19 18:42:01 +0000157def SHL32 : SDNodeXForm<imm, [{
158 // Transformation function: 31 - imm
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000159 return getI32Imm(31 - N->getZExtValue());
Nate Begeman2d5aff72005-10-19 18:42:01 +0000160}]>;
161
Nate Begeman2d5aff72005-10-19 18:42:01 +0000162def SRL32 : SDNodeXForm<imm, [{
163 // Transformation function: 32 - imm
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000164 return N->getZExtValue() ? getI32Imm(32 - N->getZExtValue()) : getI32Imm(0);
Nate Begeman2d5aff72005-10-19 18:42:01 +0000165}]>;
166
Chris Lattner2eb25172005-09-09 00:39:56 +0000167def LO16 : SDNodeXForm<imm, [{
168 // Transformation function: get the low 16 bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000169 return getI32Imm((unsigned short)N->getZExtValue());
Chris Lattner2eb25172005-09-09 00:39:56 +0000170}]>;
171
172def HI16 : SDNodeXForm<imm, [{
173 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000174 return getI32Imm((unsigned)N->getZExtValue() >> 16);
Chris Lattner2eb25172005-09-09 00:39:56 +0000175}]>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000176
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000177def HA16 : SDNodeXForm<imm, [{
178 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000179 signed int Val = N->getZExtValue();
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000180 return getI32Imm((Val - (signed short)Val) >> 16);
181}]>;
Nate Begemanf42f1332006-09-22 05:01:56 +0000182def MB : SDNodeXForm<imm, [{
183 // Transformation function: get the start bit of a mask
Duncan Sandse79f5ef2008-10-16 13:02:33 +0000184 unsigned mb = 0, me;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000185 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemanf42f1332006-09-22 05:01:56 +0000186 return getI32Imm(mb);
187}]>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000188
Nate Begemanf42f1332006-09-22 05:01:56 +0000189def ME : SDNodeXForm<imm, [{
190 // Transformation function: get the end bit of a mask
Duncan Sandse79f5ef2008-10-16 13:02:33 +0000191 unsigned mb, me = 0;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000192 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemanf42f1332006-09-22 05:01:56 +0000193 return getI32Imm(me);
194}]>;
195def maskimm32 : PatLeaf<(imm), [{
196 // maskImm predicate - True if immediate is a run of ones.
197 unsigned mb, me;
Owen Anderson825b72b2009-08-11 20:47:22 +0000198 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000199 return isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemanf42f1332006-09-22 05:01:56 +0000200 else
201 return false;
202}]>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000203
Chris Lattner3e63ead2005-09-08 17:33:10 +0000204def immSExt16 : PatLeaf<(imm), [{
205 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
206 // field. Used by instructions like 'addi'.
Owen Anderson825b72b2009-08-11 20:47:22 +0000207 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000208 return (int32_t)N->getZExtValue() == (short)N->getZExtValue();
Chris Lattner7f7b346e2006-06-20 23:21:20 +0000209 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000210 return (int64_t)N->getZExtValue() == (short)N->getZExtValue();
Chris Lattner3e63ead2005-09-08 17:33:10 +0000211}]>;
Chris Lattnerbfde0802005-09-08 17:40:49 +0000212def immZExt16 : PatLeaf<(imm), [{
213 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
214 // field. Used by instructions like 'ori'.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000215 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000216}], LO16>;
217
Chris Lattner0ea70b22006-06-20 22:34:10 +0000218// imm16Shifted* - These match immediates where the low 16-bits are zero. There
219// are two forms: imm16ShiftedSExt and imm16ShiftedZExt. These two forms are
220// identical in 32-bit mode, but in 64-bit mode, they return true if the
221// immediate fits into a sign/zero extended 32-bit immediate (with the low bits
222// clear).
223def imm16ShiftedZExt : PatLeaf<(imm), [{
224 // imm16ShiftedZExt predicate - True if only bits in the top 16-bits of the
225 // immediate are set. Used by instructions like 'xoris'.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000226 return (N->getZExtValue() & ~uint64_t(0xFFFF0000)) == 0;
Chris Lattner0ea70b22006-06-20 22:34:10 +0000227}], HI16>;
228
229def imm16ShiftedSExt : PatLeaf<(imm), [{
230 // imm16ShiftedSExt predicate - True if only bits in the top 16-bits of the
231 // immediate are set. Used by instructions like 'addis'. Identical to
232 // imm16ShiftedZExt in 32-bit mode.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000233 if (N->getZExtValue() & 0xFFFF) return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000234 if (N->getValueType(0) == MVT::i32)
Chris Lattnerdd583432006-06-20 21:39:30 +0000235 return true;
236 // For 64-bit, make sure it is sext right.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000237 return N->getZExtValue() == (uint64_t)(int)N->getZExtValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000238}], HI16>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000239
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000240
Chris Lattner47f01f12005-09-08 19:50:41 +0000241//===----------------------------------------------------------------------===//
242// PowerPC Flag Definitions.
243
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000244class isPPC64 { bit PPC64 = 1; }
Chris Lattner883059f2005-04-19 05:15:18 +0000245class isDOT {
246 list<Register> Defs = [CR0];
247 bit RC = 1;
248}
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000249
Chris Lattner302bf9c2006-11-08 02:13:12 +0000250class RegConstraint<string C> {
251 string Constraints = C;
252}
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000253class NoEncode<string E> {
254 string DisableEncoding = E;
255}
Chris Lattner47f01f12005-09-08 19:50:41 +0000256
257
258//===----------------------------------------------------------------------===//
259// PowerPC Operand Definitions.
Chris Lattner7bb424f2004-08-14 23:27:29 +0000260
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000261def s5imm : Operand<i32> {
262 let PrintMethod = "printS5ImmOperand";
263}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000264def u5imm : Operand<i32> {
Nate Begemanc3306122004-08-21 05:56:39 +0000265 let PrintMethod = "printU5ImmOperand";
266}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000267def u6imm : Operand<i32> {
Nate Begeman07aada82004-08-30 02:28:06 +0000268 let PrintMethod = "printU6ImmOperand";
269}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000270def s16imm : Operand<i32> {
Nate Begemaned428532004-09-04 05:00:00 +0000271 let PrintMethod = "printS16ImmOperand";
272}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000273def u16imm : Operand<i32> {
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000274 let PrintMethod = "printU16ImmOperand";
275}
Chris Lattner841d12d2005-10-18 16:51:22 +0000276def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing.
277 let PrintMethod = "printS16X4ImmOperand";
278}
Chris Lattner1e484782005-12-04 18:42:54 +0000279def target : Operand<OtherVT> {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000280 let PrintMethod = "printBranchOperand";
281}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000282def calltarget : Operand<iPTR> {
Chris Lattner3e7f86a2005-11-17 19:16:08 +0000283 let PrintMethod = "printCallOperand";
284}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000285def aaddr : Operand<iPTR> {
Nate Begeman422b0ce2005-11-16 00:48:01 +0000286 let PrintMethod = "printAbsAddrOperand";
287}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000288def piclabel: Operand<iPTR> {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000289 let PrintMethod = "printPICLabel";
290}
Nate Begemaned428532004-09-04 05:00:00 +0000291def symbolHi: Operand<i32> {
292 let PrintMethod = "printSymbolHi";
293}
294def symbolLo: Operand<i32> {
295 let PrintMethod = "printSymbolLo";
296}
Nate Begemanadeb43d2005-07-20 22:42:00 +0000297def crbitm: Operand<i8> {
298 let PrintMethod = "printcrbitm";
299}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000300// Address operands
Chris Lattner059ca0f2006-06-16 21:01:35 +0000301def memri : Operand<iPTR> {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000302 let PrintMethod = "printMemRegImm";
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000303 let MIOperandInfo = (ops i32imm:$imm, ptr_rc:$reg);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000304}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000305def memrr : Operand<iPTR> {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000306 let PrintMethod = "printMemRegReg";
Chris Lattner66d7ebb2006-06-16 21:29:03 +0000307 let MIOperandInfo = (ops ptr_rc, ptr_rc);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000308}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000309def memrix : Operand<iPTR> { // memri where the imm is shifted 2 bits.
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000310 let PrintMethod = "printMemRegImmShifted";
Chris Lattner0851b4f2006-11-15 19:55:13 +0000311 let MIOperandInfo = (ops i32imm:$imm, ptr_rc:$reg);
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000312}
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000313def tocentry : Operand<iPTR> {
314 let PrintMethod = "printTOCEntryLabel";
315 let MIOperandInfo = (ops i32imm:$imm);
316}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000317
Chris Lattner6fc40072006-11-04 05:42:48 +0000318// PowerPC Predicate operand. 20 = (0<<5)|20 = always, CR0 is a dummy reg
Chris Lattneraf53a872006-11-04 05:27:39 +0000319// that doesn't matter.
Evan Cheng06aae672007-07-06 23:22:46 +0000320def pred : PredicateOperand<OtherVT, (ops imm, CRRC),
Nate Begemanba8d51c2008-02-13 02:58:33 +0000321 (ops (i32 20), (i32 zero_reg))> {
Chris Lattneraf53a872006-11-04 05:27:39 +0000322 let PrintMethod = "printPredicateOperand";
323}
Chris Lattner0638b262006-11-03 23:53:25 +0000324
Chris Lattnera613d262006-01-12 02:05:36 +0000325// Define PowerPC specific addressing mode.
Evan Chengaf9db752006-10-11 21:03:53 +0000326def iaddr : ComplexPattern<iPTR, 2, "SelectAddrImm", [], []>;
327def xaddr : ComplexPattern<iPTR, 2, "SelectAddrIdx", [], []>;
328def xoaddr : ComplexPattern<iPTR, 2, "SelectAddrIdxOnly",[], []>;
329def ixaddr : ComplexPattern<iPTR, 2, "SelectAddrImmShift", [], []>; // "std"
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000330
Chris Lattner74531e42006-11-16 00:41:37 +0000331/// This is just the offset part of iaddr, used for preinc.
332def iaddroff : ComplexPattern<iPTR, 1, "SelectAddrImmOffs", [], []>;
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000333
Evan Cheng8c75ef92005-12-14 22:07:12 +0000334//===----------------------------------------------------------------------===//
335// PowerPC Instruction Predicate Definitions.
Evan Cheng6a3bfd92005-12-20 20:08:53 +0000336def FPContractions : Predicate<"!NoExcessFPPrecision">;
Evan Cheng152b7e12007-10-23 06:42:42 +0000337def In32BitMode : Predicate<"!PPCSubTarget.isPPC64()">;
338def In64BitMode : Predicate<"PPCSubTarget.isPPC64()">;
Chris Lattner47f01f12005-09-08 19:50:41 +0000339
Chris Lattner6a5339b2006-11-14 18:44:47 +0000340
Chris Lattner47f01f12005-09-08 19:50:41 +0000341//===----------------------------------------------------------------------===//
342// PowerPC Instruction Definitions.
343
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000344// Pseudo-instructions:
Chris Lattner47f01f12005-09-08 19:50:41 +0000345
Chris Lattner88d211f2006-03-12 09:13:49 +0000346let hasCtrlDep = 1 in {
Evan Cheng071a2792007-09-11 19:55:27 +0000347let Defs = [R1], Uses = [R1] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000348def ADJCALLSTACKDOWN : Pseudo<(outs), (ins u16imm:$amt),
Chris Lattner54689662006-09-27 02:55:21 +0000349 "${:comment} ADJCALLSTACKDOWN",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000350 [(callseq_start timm:$amt)]>;
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000351def ADJCALLSTACKUP : Pseudo<(outs), (ins u16imm:$amt1, u16imm:$amt2),
Chris Lattner54689662006-09-27 02:55:21 +0000352 "${:comment} ADJCALLSTACKUP",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000353 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000354}
Chris Lattner1877ec92006-03-13 21:52:10 +0000355
Evan Cheng64d80e32007-07-19 01:14:50 +0000356def UPDATE_VRSAVE : Pseudo<(outs GPRC:$rD), (ins GPRC:$rS),
Chris Lattner1877ec92006-03-13 21:52:10 +0000357 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000358}
Jim Laskey2f616bf2006-11-16 22:43:37 +0000359
Evan Cheng071a2792007-09-11 19:55:27 +0000360let Defs = [R1], Uses = [R1] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000361def DYNALLOC : Pseudo<(outs GPRC:$result), (ins GPRC:$negsize, memri:$fpsi),
Jim Laskey2f616bf2006-11-16 22:43:37 +0000362 "${:comment} DYNALLOC $result, $negsize, $fpsi",
363 [(set GPRC:$result,
Evan Cheng071a2792007-09-11 19:55:27 +0000364 (PPCdynalloc GPRC:$negsize, iaddr:$fpsi))]>;
Jim Laskey2f616bf2006-11-16 22:43:37 +0000365
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000366// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
367// scheduler into a branch sequence.
Chris Lattner88d211f2006-03-12 09:13:49 +0000368let usesCustomDAGSchedInserter = 1, // Expanded by the scheduler.
369 PPC970_Single = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000370 def SELECT_CC_I4 : Pseudo<(outs GPRC:$dst), (ins CRRC:$cond, GPRC:$T, GPRC:$F,
Chris Lattner54689662006-09-27 02:55:21 +0000371 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
372 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000373 def SELECT_CC_I8 : Pseudo<(outs G8RC:$dst), (ins CRRC:$cond, G8RC:$T, G8RC:$F,
Chris Lattner54689662006-09-27 02:55:21 +0000374 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
375 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000376 def SELECT_CC_F4 : Pseudo<(outs F4RC:$dst), (ins CRRC:$cond, F4RC:$T, F4RC:$F,
Chris Lattner54689662006-09-27 02:55:21 +0000377 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
378 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000379 def SELECT_CC_F8 : Pseudo<(outs F8RC:$dst), (ins CRRC:$cond, F8RC:$T, F8RC:$F,
Chris Lattner54689662006-09-27 02:55:21 +0000380 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
381 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000382 def SELECT_CC_VRRC: Pseudo<(outs VRRC:$dst), (ins CRRC:$cond, VRRC:$T, VRRC:$F,
Chris Lattner54689662006-09-27 02:55:21 +0000383 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
384 []>;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000385}
386
Bill Wendling7194aaf2008-03-03 22:19:16 +0000387// SPILL_CR - Indicate that we're dumping the CR register, so we'll need to
388// scavenge a register for it.
389def SPILL_CR : Pseudo<(outs), (ins GPRC:$cond, memri:$F),
390 "${:comment} SPILL_CR $cond $F", []>;
391
Evan Chengffbacca2007-07-21 00:34:19 +0000392let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7 in {
Dale Johannesenb384ab92008-10-29 18:26:45 +0000393 let isReturn = 1, Uses = [LR, RM] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000394 def BLR : XLForm_2_br<19, 16, 0, (outs), (ins pred:$p),
Chris Lattner6fc40072006-11-04 05:42:48 +0000395 "b${p:cc}lr ${p:reg}", BrB,
396 [(retflag)]>;
Dale Johannesen639076f2008-10-23 20:41:28 +0000397 let isBranch = 1, isIndirectBranch = 1, Uses = [CTR] in
Owen Anderson20ab2902007-11-12 07:39:39 +0000398 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +0000399}
400
Chris Lattner7a823bd2005-02-15 20:26:49 +0000401let Defs = [LR] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000402 def MovePCtoLR : Pseudo<(outs), (ins piclabel:$label), "bl $label", []>,
Chris Lattner88d211f2006-03-12 09:13:49 +0000403 PPC970_Unit_BRU;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000404
Evan Chengffbacca2007-07-21 00:34:19 +0000405let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in {
Chris Lattner594f4c62006-10-13 19:10:34 +0000406 let isBarrier = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000407 def B : IForm<18, 0, 0, (outs), (ins target:$dst),
Chris Lattner1e484782005-12-04 18:42:54 +0000408 "b $dst", BrB,
409 [(br bb:$dst)]>;
Chris Lattner594f4c62006-10-13 19:10:34 +0000410 }
Chris Lattnerdd998852004-11-22 23:07:01 +0000411
Chris Lattner18258c62006-11-17 22:37:34 +0000412 // BCC represents an arbitrary conditional branch on a predicate.
413 // FIXME: should be able to write a pattern for PPCcondbranch, but can't use
414 // a two-value operand where a dag node expects two operands. :(
Evan Cheng64d80e32007-07-19 01:14:50 +0000415 def BCC : BForm<16, 0, 0, (outs), (ins pred:$cond, target:$dst),
Chris Lattner54e853b2006-11-18 00:32:03 +0000416 "b${cond:cc} ${cond:reg}, $dst"
417 /*[(PPCcondbranch CRRC:$crS, imm:$opc, bb:$dst)]*/>;
Misha Brukmanb2edb442004-06-28 18:23:35 +0000418}
419
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000420// Darwin ABI Calls.
Evan Chengffbacca2007-07-21 00:34:19 +0000421let isCall = 1, PPC970_Unit = 7,
Misha Brukman5fa2b022004-06-29 23:37:36 +0000422 // All calls clobber the non-callee saved registers...
Misha Brukmanc661c302004-06-30 22:00:45 +0000423 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
424 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattnerbe80fc82006-03-16 22:35:59 +0000425 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
Chris Lattner1f24df62005-08-22 22:32:13 +0000426 LR,CTR,
Nicolas Geoffray0404cd92008-03-10 14:12:10 +0000427 CR0,CR1,CR5,CR6,CR7,
428 CR0LT,CR0GT,CR0EQ,CR0UN,CR1LT,CR1GT,CR1EQ,CR1UN,CR5LT,CR5GT,CR5EQ,
Dale Johannesen8dffc812009-09-18 20:15:22 +0000429 CR5UN,CR6LT,CR6GT,CR6EQ,CR6UN,CR7LT,CR7GT,CR7EQ,CR7UN,CARRY] in {
Misha Brukmanc661c302004-06-30 22:00:45 +0000430 // Convenient aliases for call instructions
Dale Johannesenb384ab92008-10-29 18:26:45 +0000431 let Uses = [RM] in {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000432 def BL_Darwin : IForm<18, 0, 1,
433 (outs), (ins calltarget:$func, variable_ops),
434 "bl $func", BrB, []>; // See Pat patterns below.
435 def BLA_Darwin : IForm<18, 1, 1,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000436 (outs), (ins aaddr:$func, variable_ops),
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000437 "bla $func", BrB, [(PPCcall_Darwin (i32 imm:$func))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +0000438 }
439 let Uses = [CTR, RM] in {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000440 def BCTRL_Darwin : XLForm_2_ext<19, 528, 20, 0, 1,
441 (outs), (ins variable_ops),
442 "bctrl", BrB,
443 [(PPCbctrl_Darwin)]>, Requires<[In32BitMode]>;
Dale Johannesen639076f2008-10-23 20:41:28 +0000444 }
Chris Lattner9f0bc652007-02-25 05:34:32 +0000445}
446
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000447// SVR4 ABI Calls.
Evan Chengffbacca2007-07-21 00:34:19 +0000448let isCall = 1, PPC970_Unit = 7,
Chris Lattner9f0bc652007-02-25 05:34:32 +0000449 // All calls clobber the non-callee saved registers...
Tilmann Schellerffd02002009-07-03 06:45:56 +0000450 Defs = [R0,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
451 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattner9f0bc652007-02-25 05:34:32 +0000452 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
453 LR,CTR,
Nicolas Geoffray0404cd92008-03-10 14:12:10 +0000454 CR0,CR1,CR5,CR6,CR7,
455 CR0LT,CR0GT,CR0EQ,CR0UN,CR1LT,CR1GT,CR1EQ,CR1UN,CR5LT,CR5GT,CR5EQ,
Dale Johannesen8dffc812009-09-18 20:15:22 +0000456 CR5UN,CR6LT,CR6GT,CR6EQ,CR6UN,CR7LT,CR7GT,CR7EQ,CR7UN,CARRY] in {
Chris Lattner9f0bc652007-02-25 05:34:32 +0000457 // Convenient aliases for call instructions
Dale Johannesenb384ab92008-10-29 18:26:45 +0000458 let Uses = [RM] in {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000459 def BL_SVR4 : IForm<18, 0, 1,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000460 (outs), (ins calltarget:$func, variable_ops),
461 "bl $func", BrB, []>; // See Pat patterns below.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000462 def BLA_SVR4 : IForm<18, 1, 1,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000463 (outs), (ins aaddr:$func, variable_ops),
464 "bla $func", BrB,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000465 [(PPCcall_SVR4 (i32 imm:$func))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +0000466 }
467 let Uses = [CTR, RM] in {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000468 def BCTRL_SVR4 : XLForm_2_ext<19, 528, 20, 0, 1,
469 (outs), (ins variable_ops),
470 "bctrl", BrB,
471 [(PPCbctrl_SVR4)]>, Requires<[In32BitMode]>;
Dale Johannesen639076f2008-10-23 20:41:28 +0000472 }
Misha Brukman5fa2b022004-06-29 23:37:36 +0000473}
474
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000475
Dale Johannesenb384ab92008-10-29 18:26:45 +0000476let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000477def TCRETURNdi :Pseudo< (outs),
478 (ins calltarget:$dst, i32imm:$offset, variable_ops),
479 "#TC_RETURNd $dst $offset",
480 []>;
481
482
Dale Johannesenb384ab92008-10-29 18:26:45 +0000483let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000484def TCRETURNai :Pseudo<(outs), (ins aaddr:$func, i32imm:$offset, variable_ops),
485 "#TC_RETURNa $func $offset",
486 [(PPCtc_return (i32 imm:$func), imm:$offset)]>;
487
Dale Johannesenb384ab92008-10-29 18:26:45 +0000488let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000489def TCRETURNri : Pseudo<(outs), (ins CTRRC:$dst, i32imm:$offset, variable_ops),
490 "#TC_RETURNr $dst $offset",
491 []>;
492
493
494let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7, isBranch = 1,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000495 isIndirectBranch = 1, isCall = 1, isReturn = 1, Uses = [CTR, RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000496def TAILBCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>,
497 Requires<[In32BitMode]>;
498
499
500
501let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000502 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000503def TAILB : IForm<18, 0, 0, (outs), (ins calltarget:$dst),
504 "b $dst", BrB,
505 []>;
506
507
508let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesenb384ab92008-10-29 18:26:45 +0000509 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000510def TAILBA : IForm<18, 0, 0, (outs), (ins aaddr:$dst),
511 "ba $dst", BrB,
512 []>;
513
514
Chris Lattner001db452006-06-06 21:29:23 +0000515// DCB* instructions.
Evan Cheng64d80e32007-07-19 01:14:50 +0000516def DCBA : DCB_Form<758, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000517 "dcba $dst", LdStDCBF, [(int_ppc_dcba xoaddr:$dst)]>,
518 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000519def DCBF : DCB_Form<86, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000520 "dcbf $dst", LdStDCBF, [(int_ppc_dcbf xoaddr:$dst)]>,
521 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000522def DCBI : DCB_Form<470, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000523 "dcbi $dst", LdStDCBF, [(int_ppc_dcbi xoaddr:$dst)]>,
524 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000525def DCBST : DCB_Form<54, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000526 "dcbst $dst", LdStDCBF, [(int_ppc_dcbst xoaddr:$dst)]>,
527 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000528def DCBT : DCB_Form<278, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000529 "dcbt $dst", LdStDCBF, [(int_ppc_dcbt xoaddr:$dst)]>,
530 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000531def DCBTST : DCB_Form<246, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000532 "dcbtst $dst", LdStDCBF, [(int_ppc_dcbtst xoaddr:$dst)]>,
533 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000534def DCBZ : DCB_Form<1014, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000535 "dcbz $dst", LdStDCBF, [(int_ppc_dcbz xoaddr:$dst)]>,
536 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000537def DCBZL : DCB_Form<1014, 1, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000538 "dcbzl $dst", LdStDCBF, [(int_ppc_dcbzl xoaddr:$dst)]>,
539 PPC970_DGroup_Single;
Chris Lattner26e552b2006-11-14 19:19:53 +0000540
Evan Cheng53301922008-07-12 02:23:19 +0000541// Atomic operations
542let usesCustomDAGSchedInserter = 1 in {
543 let Uses = [CR0] in {
Dale Johannesen97efa362008-08-28 17:53:09 +0000544 def ATOMIC_LOAD_ADD_I8 : Pseudo<
545 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
546 "${:comment} ATOMIC_LOAD_ADD_I8 PSEUDO!",
547 [(set GPRC:$dst, (atomic_load_add_8 xoaddr:$ptr, GPRC:$incr))]>;
548 def ATOMIC_LOAD_SUB_I8 : Pseudo<
549 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
550 "${:comment} ATOMIC_LOAD_SUB_I8 PSEUDO!",
551 [(set GPRC:$dst, (atomic_load_sub_8 xoaddr:$ptr, GPRC:$incr))]>;
552 def ATOMIC_LOAD_AND_I8 : Pseudo<
553 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
554 "${:comment} ATOMIC_LOAD_AND_I8 PSEUDO!",
555 [(set GPRC:$dst, (atomic_load_and_8 xoaddr:$ptr, GPRC:$incr))]>;
556 def ATOMIC_LOAD_OR_I8 : Pseudo<
557 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
558 "${:comment} ATOMIC_LOAD_OR_I8 PSEUDO!",
559 [(set GPRC:$dst, (atomic_load_or_8 xoaddr:$ptr, GPRC:$incr))]>;
560 def ATOMIC_LOAD_XOR_I8 : Pseudo<
561 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
562 "${:comment} ATOMIC_LOAD_XOR_I8 PSEUDO!",
563 [(set GPRC:$dst, (atomic_load_xor_8 xoaddr:$ptr, GPRC:$incr))]>;
564 def ATOMIC_LOAD_NAND_I8 : Pseudo<
565 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
566 "${:comment} ATOMIC_LOAD_NAND_I8 PSEUDO!",
567 [(set GPRC:$dst, (atomic_load_nand_8 xoaddr:$ptr, GPRC:$incr))]>;
568 def ATOMIC_LOAD_ADD_I16 : Pseudo<
569 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
570 "${:comment} ATOMIC_LOAD_ADD_I16 PSEUDO!",
571 [(set GPRC:$dst, (atomic_load_add_16 xoaddr:$ptr, GPRC:$incr))]>;
572 def ATOMIC_LOAD_SUB_I16 : Pseudo<
573 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
574 "${:comment} ATOMIC_LOAD_SUB_I16 PSEUDO!",
575 [(set GPRC:$dst, (atomic_load_sub_16 xoaddr:$ptr, GPRC:$incr))]>;
576 def ATOMIC_LOAD_AND_I16 : Pseudo<
577 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
578 "${:comment} ATOMIC_LOAD_AND_I16 PSEUDO!",
579 [(set GPRC:$dst, (atomic_load_and_16 xoaddr:$ptr, GPRC:$incr))]>;
580 def ATOMIC_LOAD_OR_I16 : Pseudo<
581 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
582 "${:comment} ATOMIC_LOAD_OR_I16 PSEUDO!",
583 [(set GPRC:$dst, (atomic_load_or_16 xoaddr:$ptr, GPRC:$incr))]>;
584 def ATOMIC_LOAD_XOR_I16 : Pseudo<
585 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
586 "${:comment} ATOMIC_LOAD_XOR_I16 PSEUDO!",
587 [(set GPRC:$dst, (atomic_load_xor_16 xoaddr:$ptr, GPRC:$incr))]>;
588 def ATOMIC_LOAD_NAND_I16 : Pseudo<
589 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
590 "${:comment} ATOMIC_LOAD_NAND_I16 PSEUDO!",
591 [(set GPRC:$dst, (atomic_load_nand_16 xoaddr:$ptr, GPRC:$incr))]>;
Evan Cheng53301922008-07-12 02:23:19 +0000592 def ATOMIC_LOAD_ADD_I32 : Pseudo<
593 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
594 "${:comment} ATOMIC_LOAD_ADD_I32 PSEUDO!",
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000595 [(set GPRC:$dst, (atomic_load_add_32 xoaddr:$ptr, GPRC:$incr))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000596 def ATOMIC_LOAD_SUB_I32 : Pseudo<
597 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
598 "${:comment} ATOMIC_LOAD_SUB_I32 PSEUDO!",
599 [(set GPRC:$dst, (atomic_load_sub_32 xoaddr:$ptr, GPRC:$incr))]>;
600 def ATOMIC_LOAD_AND_I32 : Pseudo<
601 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
602 "${:comment} ATOMIC_LOAD_AND_I32 PSEUDO!",
603 [(set GPRC:$dst, (atomic_load_and_32 xoaddr:$ptr, GPRC:$incr))]>;
604 def ATOMIC_LOAD_OR_I32 : Pseudo<
605 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
606 "${:comment} ATOMIC_LOAD_OR_I32 PSEUDO!",
607 [(set GPRC:$dst, (atomic_load_or_32 xoaddr:$ptr, GPRC:$incr))]>;
608 def ATOMIC_LOAD_XOR_I32 : Pseudo<
609 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
610 "${:comment} ATOMIC_LOAD_XOR_I32 PSEUDO!",
611 [(set GPRC:$dst, (atomic_load_xor_32 xoaddr:$ptr, GPRC:$incr))]>;
612 def ATOMIC_LOAD_NAND_I32 : Pseudo<
613 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
614 "${:comment} ATOMIC_LOAD_NAND_I32 PSEUDO!",
615 [(set GPRC:$dst, (atomic_load_nand_32 xoaddr:$ptr, GPRC:$incr))]>;
616
Dale Johannesen97efa362008-08-28 17:53:09 +0000617 def ATOMIC_CMP_SWAP_I8 : Pseudo<
618 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new),
619 "${:comment} ATOMIC_CMP_SWAP_I8 PSEUDO!",
620 [(set GPRC:$dst,
621 (atomic_cmp_swap_8 xoaddr:$ptr, GPRC:$old, GPRC:$new))]>;
622 def ATOMIC_CMP_SWAP_I16 : Pseudo<
623 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new),
624 "${:comment} ATOMIC_CMP_SWAP_I16 PSEUDO!",
625 [(set GPRC:$dst,
626 (atomic_cmp_swap_16 xoaddr:$ptr, GPRC:$old, GPRC:$new))]>;
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000627 def ATOMIC_CMP_SWAP_I32 : Pseudo<
628 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new),
629 "${:comment} ATOMIC_CMP_SWAP_I32 PSEUDO!",
630 [(set GPRC:$dst,
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000631 (atomic_cmp_swap_32 xoaddr:$ptr, GPRC:$old, GPRC:$new))]>;
Dale Johannesenbdab93a2008-08-25 22:34:37 +0000632
Dale Johannesen97efa362008-08-28 17:53:09 +0000633 def ATOMIC_SWAP_I8 : Pseudo<
634 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new),
635 "${:comment} ATOMIC_SWAP_I8 PSEUDO!",
636 [(set GPRC:$dst, (atomic_swap_8 xoaddr:$ptr, GPRC:$new))]>;
637 def ATOMIC_SWAP_I16 : Pseudo<
638 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new),
639 "${:comment} ATOMIC_SWAP_I16 PSEUDO!",
640 [(set GPRC:$dst, (atomic_swap_16 xoaddr:$ptr, GPRC:$new))]>;
Dale Johannesen140a8bb2008-08-25 21:09:52 +0000641 def ATOMIC_SWAP_I32 : Pseudo<
642 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new),
643 "${:comment} ATOMIC_SWAP_I32 PSEUDO!",
644 [(set GPRC:$dst, (atomic_swap_32 xoaddr:$ptr, GPRC:$new))]>;
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000645 }
Evan Cheng54fc97d2008-04-19 01:30:48 +0000646}
647
Evan Cheng53301922008-07-12 02:23:19 +0000648// Instructions to support atomic operations
649def LWARX : XForm_1<31, 20, (outs GPRC:$rD), (ins memrr:$src),
650 "lwarx $rD, $src", LdStLWARX,
651 [(set GPRC:$rD, (PPClarx xoaddr:$src))]>;
652
653let Defs = [CR0] in
654def STWCX : XForm_1<31, 150, (outs), (ins GPRC:$rS, memrr:$dst),
655 "stwcx. $rS, $dst", LdStSTWCX,
656 [(PPCstcx GPRC:$rS, xoaddr:$dst)]>,
657 isDOT;
658
Nate Begeman1db3c922008-08-11 17:36:31 +0000659let isBarrier = 1, hasCtrlDep = 1 in
660def TRAP : XForm_24<31, 4, (outs), (ins), "trap", LdStGeneral, [(trap)]>;
661
Chris Lattner26e552b2006-11-14 19:19:53 +0000662//===----------------------------------------------------------------------===//
663// PPC32 Load Instructions.
Nate Begeman07aada82004-08-30 02:28:06 +0000664//
Chris Lattner26e552b2006-11-14 19:19:53 +0000665
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000666// Unindexed (r+i) Loads.
Dan Gohman15511cf2008-12-03 18:15:48 +0000667let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000668def LBZ : DForm_1<34, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000669 "lbz $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000670 [(set GPRC:$rD, (zextloadi8 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000671def LHA : DForm_1<42, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000672 "lha $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000673 [(set GPRC:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000674 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000675def LHZ : DForm_1<40, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000676 "lhz $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000677 [(set GPRC:$rD, (zextloadi16 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000678def LWZ : DForm_1<32, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000679 "lwz $rD, $src", LdStGeneral,
680 [(set GPRC:$rD, (load iaddr:$src))]>;
Chris Lattner302bf9c2006-11-08 02:13:12 +0000681
Evan Cheng64d80e32007-07-19 01:14:50 +0000682def LFS : DForm_1<48, (outs F4RC:$rD), (ins memri:$src),
Chris Lattner4eab7142006-11-10 02:08:47 +0000683 "lfs $rD, $src", LdStLFDU,
684 [(set F4RC:$rD, (load iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000685def LFD : DForm_1<50, (outs F8RC:$rD), (ins memri:$src),
Chris Lattner4eab7142006-11-10 02:08:47 +0000686 "lfd $rD, $src", LdStLFD,
687 [(set F8RC:$rD, (load iaddr:$src))]>;
688
Chris Lattner4eab7142006-11-10 02:08:47 +0000689
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000690// Unindexed (r+i) Loads with Update (preinc).
Dan Gohman41474ba2008-12-03 02:30:17 +0000691let mayLoad = 1 in {
Evan Chengcaf778a2007-08-01 23:07:38 +0000692def LBZU : DForm_1<35, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000693 "lbzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000694 []>, RegConstraint<"$addr.reg = $ea_result">,
695 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000696
Evan Chengcaf778a2007-08-01 23:07:38 +0000697def LHAU : DForm_1<43, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000698 "lhau $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000699 []>, RegConstraint<"$addr.reg = $ea_result">,
700 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000701
Evan Chengcaf778a2007-08-01 23:07:38 +0000702def LHZU : DForm_1<41, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000703 "lhzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000704 []>, RegConstraint<"$addr.reg = $ea_result">,
705 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000706
Evan Chengcaf778a2007-08-01 23:07:38 +0000707def LWZU : DForm_1<33, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000708 "lwzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000709 []>, RegConstraint<"$addr.reg = $ea_result">,
710 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000711
Evan Chengcaf778a2007-08-01 23:07:38 +0000712def LFSU : DForm_1<49, (outs F4RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000713 "lfs $rD, $addr", LdStLFDU,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000714 []>, RegConstraint<"$addr.reg = $ea_result">,
715 NoEncode<"$ea_result">;
716
Evan Chengcaf778a2007-08-01 23:07:38 +0000717def LFDU : DForm_1<51, (outs F8RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000718 "lfd $rD, $addr", LdStLFD,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000719 []>, RegConstraint<"$addr.reg = $ea_result">,
720 NoEncode<"$ea_result">;
Nate Begemanb816f022004-10-07 22:30:03 +0000721}
Dan Gohman41474ba2008-12-03 02:30:17 +0000722}
Chris Lattner302bf9c2006-11-08 02:13:12 +0000723
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000724// Indexed (r+r) Loads.
Chris Lattner26e552b2006-11-14 19:19:53 +0000725//
Dan Gohman15511cf2008-12-03 18:15:48 +0000726let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000727def LBZX : XForm_1<31, 87, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000728 "lbzx $rD, $src", LdStGeneral,
729 [(set GPRC:$rD, (zextloadi8 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000730def LHAX : XForm_1<31, 343, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000731 "lhax $rD, $src", LdStLHA,
732 [(set GPRC:$rD, (sextloadi16 xaddr:$src))]>,
733 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000734def LHZX : XForm_1<31, 279, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000735 "lhzx $rD, $src", LdStGeneral,
736 [(set GPRC:$rD, (zextloadi16 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000737def LWZX : XForm_1<31, 23, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000738 "lwzx $rD, $src", LdStGeneral,
739 [(set GPRC:$rD, (load xaddr:$src))]>;
740
741
Evan Cheng64d80e32007-07-19 01:14:50 +0000742def LHBRX : XForm_1<31, 790, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000743 "lhbrx $rD, $src", LdStGeneral,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000744 [(set GPRC:$rD, (PPClbrx xoaddr:$src, i16))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000745def LWBRX : XForm_1<31, 534, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000746 "lwbrx $rD, $src", LdStGeneral,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000747 [(set GPRC:$rD, (PPClbrx xoaddr:$src, i32))]>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000748
Evan Cheng64d80e32007-07-19 01:14:50 +0000749def LFSX : XForm_25<31, 535, (outs F4RC:$frD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000750 "lfsx $frD, $src", LdStLFDU,
751 [(set F4RC:$frD, (load xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000752def LFDX : XForm_25<31, 599, (outs F8RC:$frD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000753 "lfdx $frD, $src", LdStLFDU,
754 [(set F8RC:$frD, (load xaddr:$src))]>;
755}
756
757//===----------------------------------------------------------------------===//
758// PPC32 Store Instructions.
759//
760
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000761// Unindexed (r+i) Stores.
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000762let PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000763def STB : DForm_1<38, (outs), (ins GPRC:$rS, memri:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000764 "stb $rS, $src", LdStGeneral,
765 [(truncstorei8 GPRC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000766def STH : DForm_1<44, (outs), (ins GPRC:$rS, memri:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000767 "sth $rS, $src", LdStGeneral,
768 [(truncstorei16 GPRC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000769def STW : DForm_1<36, (outs), (ins GPRC:$rS, memri:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000770 "stw $rS, $src", LdStGeneral,
771 [(store GPRC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000772def STFS : DForm_1<52, (outs), (ins F4RC:$rS, memri:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000773 "stfs $rS, $dst", LdStUX,
774 [(store F4RC:$rS, iaddr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000775def STFD : DForm_1<54, (outs), (ins F8RC:$rS, memri:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000776 "stfd $rS, $dst", LdStUX,
777 [(store F8RC:$rS, iaddr:$dst)]>;
778}
779
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000780// Unindexed (r+i) Stores with Update (preinc).
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000781let PPC970_Unit = 2 in {
Evan Chengd5f181a2007-07-20 00:20:46 +0000782def STBU : DForm_1<39, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000783 symbolLo:$ptroff, ptr_rc:$ptrreg),
784 "stbu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000785 [(set ptr_rc:$ea_res,
786 (pre_truncsti8 GPRC:$rS, ptr_rc:$ptrreg,
787 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000788 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Chengd5f181a2007-07-20 00:20:46 +0000789def STHU : DForm_1<45, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000790 symbolLo:$ptroff, ptr_rc:$ptrreg),
791 "sthu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000792 [(set ptr_rc:$ea_res,
793 (pre_truncsti16 GPRC:$rS, ptr_rc:$ptrreg,
794 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000795 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Chengd5f181a2007-07-20 00:20:46 +0000796def STWU : DForm_1<37, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000797 symbolLo:$ptroff, ptr_rc:$ptrreg),
798 "stwu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000799 [(set ptr_rc:$ea_res, (pre_store GPRC:$rS, ptr_rc:$ptrreg,
800 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000801 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Chengd5f181a2007-07-20 00:20:46 +0000802def STFSU : DForm_1<37, (outs ptr_rc:$ea_res), (ins F4RC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000803 symbolLo:$ptroff, ptr_rc:$ptrreg),
804 "stfsu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000805 [(set ptr_rc:$ea_res, (pre_store F4RC:$rS, ptr_rc:$ptrreg,
806 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000807 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Chengd5f181a2007-07-20 00:20:46 +0000808def STFDU : DForm_1<37, (outs ptr_rc:$ea_res), (ins F8RC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000809 symbolLo:$ptroff, ptr_rc:$ptrreg),
810 "stfdu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000811 [(set ptr_rc:$ea_res, (pre_store F8RC:$rS, ptr_rc:$ptrreg,
812 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000813 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000814}
815
816
Chris Lattner26e552b2006-11-14 19:19:53 +0000817// Indexed (r+r) Stores.
818//
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000819let PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000820def STBX : XForm_8<31, 215, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000821 "stbx $rS, $dst", LdStGeneral,
822 [(truncstorei8 GPRC:$rS, xaddr:$dst)]>,
823 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000824def STHX : XForm_8<31, 407, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000825 "sthx $rS, $dst", LdStGeneral,
826 [(truncstorei16 GPRC:$rS, xaddr:$dst)]>,
827 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000828def STWX : XForm_8<31, 151, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000829 "stwx $rS, $dst", LdStGeneral,
830 [(store GPRC:$rS, xaddr:$dst)]>,
831 PPC970_DGroup_Cracked;
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000832
Chris Lattner2e48a702008-01-06 08:36:04 +0000833let mayStore = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000834def STWUX : XForm_8<31, 183, (outs), (ins GPRC:$rS, GPRC:$rA, GPRC:$rB),
Chris Lattner26e552b2006-11-14 19:19:53 +0000835 "stwux $rS, $rA, $rB", LdStGeneral,
836 []>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000837}
Evan Cheng64d80e32007-07-19 01:14:50 +0000838def STHBRX: XForm_8<31, 918, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000839 "sthbrx $rS, $dst", LdStGeneral,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000840 [(PPCstbrx GPRC:$rS, xoaddr:$dst, i16)]>,
Chris Lattner26e552b2006-11-14 19:19:53 +0000841 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000842def STWBRX: XForm_8<31, 662, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000843 "stwbrx $rS, $dst", LdStGeneral,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000844 [(PPCstbrx GPRC:$rS, xoaddr:$dst, i32)]>,
Chris Lattner26e552b2006-11-14 19:19:53 +0000845 PPC970_DGroup_Cracked;
846
Evan Cheng64d80e32007-07-19 01:14:50 +0000847def STFIWX: XForm_28<31, 983, (outs), (ins F8RC:$frS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000848 "stfiwx $frS, $dst", LdStUX,
849 [(PPCstfiwx F8RC:$frS, xoaddr:$dst)]>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000850
Evan Cheng64d80e32007-07-19 01:14:50 +0000851def STFSX : XForm_28<31, 663, (outs), (ins F4RC:$frS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000852 "stfsx $frS, $dst", LdStUX,
853 [(store F4RC:$frS, xaddr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000854def STFDX : XForm_28<31, 727, (outs), (ins F8RC:$frS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000855 "stfdx $frS, $dst", LdStUX,
856 [(store F8RC:$frS, xaddr:$dst)]>;
857}
858
Dale Johannesenf87d6c02008-08-22 17:20:54 +0000859let isBarrier = 1 in
860def SYNC : XForm_24_sync<31, 598, (outs), (ins),
861 "sync", LdStSync,
862 [(int_ppc_sync)]>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000863
864//===----------------------------------------------------------------------===//
865// PPC32 Arithmetic Instructions.
866//
Chris Lattner302bf9c2006-11-08 02:13:12 +0000867
Chris Lattner88d211f2006-03-12 09:13:49 +0000868let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000869def ADDI : DForm_2<14, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000870 "addi $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000871 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000872let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000873def ADDIC : DForm_2<12, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000874 "addic $rD, $rA, $imm", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000875 [(set GPRC:$rD, (addc GPRC:$rA, immSExt16:$imm))]>,
876 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000877def ADDICo : DForm_2<13, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000878 "addic. $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000879 []>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000880}
Evan Cheng64d80e32007-07-19 01:14:50 +0000881def ADDIS : DForm_2<15, (outs GPRC:$rD), (ins GPRC:$rA, symbolHi:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000882 "addis $rD, $rA, $imm", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000883 [(set GPRC:$rD, (add GPRC:$rA, imm16ShiftedSExt:$imm))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000884def LA : DForm_2<14, (outs GPRC:$rD), (ins GPRC:$rA, symbolLo:$sym),
Jim Laskey53842142005-10-19 19:51:16 +0000885 "la $rD, $sym($rA)", IntGeneral,
Chris Lattner490ad082005-11-17 17:52:01 +0000886 [(set GPRC:$rD, (add GPRC:$rA,
887 (PPClo tglobaladdr:$sym, 0)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000888def MULLI : DForm_2< 7, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000889 "mulli $rD, $rA, $imm", IntMulLI,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000890 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000891let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000892def SUBFIC : DForm_2< 8, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000893 "subfic $rD, $rA, $imm", IntGeneral,
Nate Begeman79691bc2006-03-17 22:41:37 +0000894 [(set GPRC:$rD, (subc immSExt16:$imm, GPRC:$rA))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000895}
Bill Wendling0f940c92007-12-07 21:42:31 +0000896
Chris Lattnerdd415272008-01-10 05:45:39 +0000897let isReMaterializable = 1 in {
Bill Wendling0f940c92007-12-07 21:42:31 +0000898 def LI : DForm_2_r0<14, (outs GPRC:$rD), (ins symbolLo:$imm),
899 "li $rD, $imm", IntGeneral,
900 [(set GPRC:$rD, immSExt16:$imm)]>;
901 def LIS : DForm_2_r0<15, (outs GPRC:$rD), (ins symbolHi:$imm),
902 "lis $rD, $imm", IntGeneral,
903 [(set GPRC:$rD, imm16ShiftedSExt:$imm)]>;
904}
Chris Lattner88d211f2006-03-12 09:13:49 +0000905}
Chris Lattner26e552b2006-11-14 19:19:53 +0000906
Chris Lattner88d211f2006-03-12 09:13:49 +0000907let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000908def ANDIo : DForm_4<28, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000909 "andi. $dst, $src1, $src2", IntGeneral,
Nate Begeman789fd422006-02-12 09:09:52 +0000910 [(set GPRC:$dst, (and GPRC:$src1, immZExt16:$src2))]>,
911 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +0000912def ANDISo : DForm_4<29, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000913 "andis. $dst, $src1, $src2", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000914 [(set GPRC:$dst, (and GPRC:$src1,imm16ShiftedZExt:$src2))]>,
Nate Begeman789fd422006-02-12 09:09:52 +0000915 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +0000916def ORI : DForm_4<24, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000917 "ori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000918 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000919def ORIS : DForm_4<25, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000920 "oris $dst, $src1, $src2", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000921 [(set GPRC:$dst, (or GPRC:$src1, imm16ShiftedZExt:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000922def XORI : DForm_4<26, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000923 "xori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000924 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000925def XORIS : DForm_4<27, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000926 "xoris $dst, $src1, $src2", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000927 [(set GPRC:$dst, (xor GPRC:$src1,imm16ShiftedZExt:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000928def NOP : DForm_4_zero<24, (outs), (ins), "nop", IntGeneral,
Nate Begeman09761222005-12-09 23:54:18 +0000929 []>;
Evan Chengcaf778a2007-08-01 23:07:38 +0000930def CMPWI : DForm_5_ext<11, (outs CRRC:$crD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000931 "cmpwi $crD, $rA, $imm", IntCompare>;
Evan Chengcaf778a2007-08-01 23:07:38 +0000932def CMPLWI : DForm_6_ext<10, (outs CRRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000933 "cmplwi $dst, $src1, $src2", IntCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000934}
Nate Begemaned428532004-09-04 05:00:00 +0000935
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000936
Chris Lattner88d211f2006-03-12 09:13:49 +0000937let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000938def NAND : XForm_6<31, 476, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000939 "nand $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000940 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000941def AND : XForm_6<31, 28, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000942 "and $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000943 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000944def ANDC : XForm_6<31, 60, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000945 "andc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000946 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000947def OR : XForm_6<31, 444, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000948 "or $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000949 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000950def NOR : XForm_6<31, 124, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000951 "nor $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000952 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000953def ORC : XForm_6<31, 412, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000954 "orc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000955 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000956def EQV : XForm_6<31, 284, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000957 "eqv $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000958 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000959def XOR : XForm_6<31, 316, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000960 "xor $rA, $rS, $rB", IntGeneral,
Chris Lattner4e85e642006-06-20 00:39:56 +0000961 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000962def SLW : XForm_6<31, 24, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000963 "slw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000964 [(set GPRC:$rA, (PPCshl GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000965def SRW : XForm_6<31, 536, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000966 "srw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000967 [(set GPRC:$rA, (PPCsrl GPRC:$rS, GPRC:$rB))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000968let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000969def SRAW : XForm_6<31, 792, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000970 "sraw $rA, $rS, $rB", IntShift,
Chris Lattner4172b102005-12-06 02:10:38 +0000971 [(set GPRC:$rA, (PPCsra GPRC:$rS, GPRC:$rB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000972}
Dale Johannesen8dffc812009-09-18 20:15:22 +0000973}
Chris Lattner26e552b2006-11-14 19:19:53 +0000974
Chris Lattner88d211f2006-03-12 09:13:49 +0000975let PPC970_Unit = 1 in { // FXU Operations.
Dale Johannesen8dffc812009-09-18 20:15:22 +0000976let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000977def SRAWI : XForm_10<31, 824, (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +0000978 "srawi $rA, $rS, $SH", IntShift,
Chris Lattnerbd059822005-12-05 02:34:05 +0000979 [(set GPRC:$rA, (sra GPRC:$rS, (i32 imm:$SH)))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +0000980}
Evan Cheng64d80e32007-07-19 01:14:50 +0000981def CNTLZW : XForm_11<31, 26, (outs GPRC:$rA), (ins GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000982 "cntlzw $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000983 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000984def EXTSB : XForm_11<31, 954, (outs GPRC:$rA), (ins GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000985 "extsb $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000986 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000987def EXTSH : XForm_11<31, 922, (outs GPRC:$rA), (ins GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000988 "extsh $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000989 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000990
Evan Cheng64d80e32007-07-19 01:14:50 +0000991def CMPW : XForm_16_ext<31, 0, (outs CRRC:$crD), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000992 "cmpw $crD, $rA, $rB", IntCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000993def CMPLW : XForm_16_ext<31, 32, (outs CRRC:$crD), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000994 "cmplw $crD, $rA, $rB", IntCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000995}
996let PPC970_Unit = 3 in { // FPU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000997//def FCMPO : XForm_17<63, 32, (outs CRRC:$crD), (ins FPRC:$fA, FPRC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000998// "fcmpo $crD, $fA, $fB", FPCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000999def FCMPUS : XForm_17<63, 0, (outs CRRC:$crD), (ins F4RC:$fA, F4RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +00001000 "fcmpu $crD, $fA, $fB", FPCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001001def FCMPUD : XForm_17<63, 0, (outs CRRC:$crD), (ins F8RC:$fA, F8RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +00001002 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner26e552b2006-11-14 19:19:53 +00001003
Dale Johannesenb384ab92008-10-29 18:26:45 +00001004let Uses = [RM] in {
1005 def FCTIWZ : XForm_26<63, 15, (outs F8RC:$frD), (ins F8RC:$frB),
1006 "fctiwz $frD, $frB", FPGeneral,
1007 [(set F8RC:$frD, (PPCfctiwz F8RC:$frB))]>;
1008 def FRSP : XForm_26<63, 12, (outs F4RC:$frD), (ins F8RC:$frB),
1009 "frsp $frD, $frB", FPGeneral,
1010 [(set F4RC:$frD, (fround F8RC:$frB))]>;
1011 def FSQRT : XForm_26<63, 22, (outs F8RC:$frD), (ins F8RC:$frB),
1012 "fsqrt $frD, $frB", FPSqrt,
1013 [(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
1014 def FSQRTS : XForm_26<59, 22, (outs F4RC:$frD), (ins F4RC:$frB),
1015 "fsqrts $frD, $frB", FPSqrt,
1016 [(set F4RC:$frD, (fsqrt F4RC:$frB))]>;
1017 }
Chris Lattner88d211f2006-03-12 09:13:49 +00001018}
Chris Lattner919c0322005-10-01 01:35:02 +00001019
1020/// FMR is split into 3 versions, one for 4/8 byte FP, and one for extending.
Chris Lattner88d211f2006-03-12 09:13:49 +00001021///
1022/// Note that these are defined as pseudo-ops on the PPC970 because they are
Chris Lattner9d5da1d2006-03-24 07:12:19 +00001023/// often coalesced away and we don't want the dispatch group builder to think
Chris Lattner88d211f2006-03-12 09:13:49 +00001024/// that they will fill slots (which could cause the load of a LSU reject to
1025/// sneak into a d-group with a store).
Evan Cheng64d80e32007-07-19 01:14:50 +00001026def FMRS : XForm_26<63, 72, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001027 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +00001028 []>, // (set F4RC:$frD, F4RC:$frB)
1029 PPC970_Unit_Pseudo;
Evan Cheng64d80e32007-07-19 01:14:50 +00001030def FMRD : XForm_26<63, 72, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001031 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +00001032 []>, // (set F8RC:$frD, F8RC:$frB)
1033 PPC970_Unit_Pseudo;
Evan Cheng64d80e32007-07-19 01:14:50 +00001034def FMRSD : XForm_26<63, 72, (outs F8RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001035 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +00001036 [(set F8RC:$frD, (fextend F4RC:$frB))]>,
1037 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +00001038
Chris Lattner88d211f2006-03-12 09:13:49 +00001039let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +00001040// These are artificially split into two different forms, for 4/8 byte FP.
Evan Cheng64d80e32007-07-19 01:14:50 +00001041def FABSS : XForm_26<63, 264, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001042 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001043 [(set F4RC:$frD, (fabs F4RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001044def FABSD : XForm_26<63, 264, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001045 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001046 [(set F8RC:$frD, (fabs F8RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001047def FNABSS : XForm_26<63, 136, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001048 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001049 [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001050def FNABSD : XForm_26<63, 136, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001051 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001052 [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001053def FNEGS : XForm_26<63, 40, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001054 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001055 [(set F4RC:$frD, (fneg F4RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001056def FNEGD : XForm_26<63, 40, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +00001057 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001058 [(set F8RC:$frD, (fneg F8RC:$frB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001059}
Chris Lattner919c0322005-10-01 01:35:02 +00001060
Nate Begeman6b3dc552004-08-29 22:45:13 +00001061
Nate Begeman07aada82004-08-30 02:28:06 +00001062// XL-Form instructions. condition register logical ops.
1063//
Evan Cheng64d80e32007-07-19 01:14:50 +00001064def MCRF : XLForm_3<19, 0, (outs CRRC:$BF), (ins CRRC:$BFA),
Chris Lattner88d211f2006-03-12 09:13:49 +00001065 "mcrf $BF, $BFA", BrMCR>,
1066 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +00001067
Nicolas Geoffray0404cd92008-03-10 14:12:10 +00001068def CREQV : XLForm_1<19, 289, (outs CRBITRC:$CRD),
1069 (ins CRBITRC:$CRA, CRBITRC:$CRB),
Chris Lattner9f0bc652007-02-25 05:34:32 +00001070 "creqv $CRD, $CRA, $CRB", BrCR,
1071 []>;
1072
Nicolas Geoffray0404cd92008-03-10 14:12:10 +00001073def CROR : XLForm_1<19, 449, (outs CRBITRC:$CRD),
1074 (ins CRBITRC:$CRA, CRBITRC:$CRB),
1075 "cror $CRD, $CRA, $CRB", BrCR,
1076 []>;
1077
1078def CRSET : XLForm_1_ext<19, 289, (outs CRBITRC:$dst), (ins),
Chris Lattner9f0bc652007-02-25 05:34:32 +00001079 "creqv $dst, $dst, $dst", BrCR,
1080 []>;
1081
Chris Lattner88d211f2006-03-12 09:13:49 +00001082// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman07aada82004-08-30 02:28:06 +00001083//
Dale Johannesen639076f2008-10-23 20:41:28 +00001084let Uses = [CTR] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001085def MFCTR : XFXForm_1_ext<31, 339, 9, (outs GPRC:$rT), (ins),
1086 "mfctr $rT", SprMFSPR>,
Chris Lattner88d211f2006-03-12 09:13:49 +00001087 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +00001088}
1089let Defs = [CTR], Pattern = [(PPCmtctr GPRC:$rS)] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001090def MTCTR : XFXForm_7_ext<31, 467, 9, (outs), (ins GPRC:$rS),
1091 "mtctr $rS", SprMTSPR>,
Chris Lattner1877ec92006-03-13 21:52:10 +00001092 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001093}
Chris Lattner1877ec92006-03-13 21:52:10 +00001094
Dale Johannesen639076f2008-10-23 20:41:28 +00001095let Defs = [LR] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001096def MTLR : XFXForm_7_ext<31, 467, 8, (outs), (ins GPRC:$rS),
1097 "mtlr $rS", SprMTSPR>,
Chris Lattner1877ec92006-03-13 21:52:10 +00001098 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +00001099}
1100let Uses = [LR] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001101def MFLR : XFXForm_1_ext<31, 339, 8, (outs GPRC:$rT), (ins),
1102 "mflr $rT", SprMFSPR>,
Chris Lattner88d211f2006-03-12 09:13:49 +00001103 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesen639076f2008-10-23 20:41:28 +00001104}
Chris Lattner1877ec92006-03-13 21:52:10 +00001105
1106// Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed like
1107// a GPR on the PPC970. As such, copies in and out have the same performance
1108// characteristics as an OR instruction.
Evan Cheng64d80e32007-07-19 01:14:50 +00001109def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (outs), (ins GPRC:$rS),
Chris Lattner1877ec92006-03-13 21:52:10 +00001110 "mtspr 256, $rS", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +00001111 PPC970_DGroup_Single, PPC970_Unit_FXU;
Evan Cheng64d80e32007-07-19 01:14:50 +00001112def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (outs GPRC:$rT), (ins),
Chris Lattner1877ec92006-03-13 21:52:10 +00001113 "mfspr $rT, 256", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +00001114 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +00001115
Evan Cheng64d80e32007-07-19 01:14:50 +00001116def MTCRF : XFXForm_5<31, 144, (outs), (ins crbitm:$FXM, GPRC:$rS),
Chris Lattner88d211f2006-03-12 09:13:49 +00001117 "mtcrf $FXM, $rS", BrMCRX>,
1118 PPC970_MicroCode, PPC970_Unit_CRU;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001119// FIXME: this Uses all the CR registers. Marking it as such is
1120// necessary for DeadMachineInstructionElim to do the right thing.
1121// However, marking it also exposes PR 2964, and causes crashes in
1122// the Local RA because it doesn't like this sequence:
1123// vreg = MCRF CR0
1124// MFCR <kill of whatever preg got assigned to vreg>
1125// For now DeadMachineInstructionElim is turned off, so don't do the marking.
Evan Cheng64d80e32007-07-19 01:14:50 +00001126def MFCR : XFXForm_3<31, 19, (outs GPRC:$rT), (ins), "mfcr $rT", SprMFCR>,
Chris Lattner6d92cad2006-03-26 10:06:40 +00001127 PPC970_MicroCode, PPC970_Unit_CRU;
Evan Cheng64d80e32007-07-19 01:14:50 +00001128def MFOCRF: XFXForm_5a<31, 19, (outs GPRC:$rT), (ins crbitm:$FXM),
Chris Lattner88d211f2006-03-12 09:13:49 +00001129 "mfcr $rT, $FXM", SprMFCR>,
1130 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +00001131
Dale Johannesen6eaeff22007-10-10 01:01:31 +00001132// Instructions to manipulate FPSCR. Only long double handling uses these.
1133// FPSCR is not modelled; we use the SDNode Flag to keep things in order.
1134
Dale Johannesenb384ab92008-10-29 18:26:45 +00001135let Uses = [RM], Defs = [RM] in {
1136 def MTFSB0 : XForm_43<63, 70, (outs), (ins u5imm:$FM),
1137 "mtfsb0 $FM", IntMTFSB0,
1138 [(PPCmtfsb0 (i32 imm:$FM))]>,
1139 PPC970_DGroup_Single, PPC970_Unit_FPU;
1140 def MTFSB1 : XForm_43<63, 38, (outs), (ins u5imm:$FM),
1141 "mtfsb1 $FM", IntMTFSB0,
1142 [(PPCmtfsb1 (i32 imm:$FM))]>,
1143 PPC970_DGroup_Single, PPC970_Unit_FPU;
1144 // MTFSF does not actually produce an FP result. We pretend it copies
1145 // input reg B to the output. If we didn't do this it would look like the
1146 // instruction had no outputs (because we aren't modelling the FPSCR) and
1147 // it would be deleted.
1148 def MTFSF : XFLForm<63, 711, (outs F8RC:$FRA),
1149 (ins i32imm:$FM, F8RC:$rT, F8RC:$FRB),
1150 "mtfsf $FM, $rT", "$FRB = $FRA", IntMTFSB0,
1151 [(set F8RC:$FRA, (PPCmtfsf (i32 imm:$FM),
1152 F8RC:$rT, F8RC:$FRB))]>,
1153 PPC970_DGroup_Single, PPC970_Unit_FPU;
1154}
1155let Uses = [RM] in {
1156 def MFFS : XForm_42<63, 583, (outs F8RC:$rT), (ins),
1157 "mffs $rT", IntMFFS,
1158 [(set F8RC:$rT, (PPCmffs))]>,
1159 PPC970_DGroup_Single, PPC970_Unit_FPU;
1160 def FADDrtz: AForm_2<63, 21,
1161 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
1162 "fadd $FRT, $FRA, $FRB", FPGeneral,
1163 [(set F8RC:$FRT, (PPCfaddrtz F8RC:$FRA, F8RC:$FRB))]>,
1164 PPC970_DGroup_Single, PPC970_Unit_FPU;
1165}
1166
Dale Johannesen6eaeff22007-10-10 01:01:31 +00001167
Chris Lattner88d211f2006-03-12 09:13:49 +00001168let PPC970_Unit = 1 in { // FXU Operations.
Nate Begeman07aada82004-08-30 02:28:06 +00001169
1170// XO-Form instructions. Arithmetic instructions that can set overflow bit
1171//
Evan Cheng64d80e32007-07-19 01:14:50 +00001172def ADD4 : XOForm_1<31, 266, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001173 "add $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +00001174 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001175let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001176def ADDC : XOForm_1<31, 10, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001177 "addc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +00001178 [(set GPRC:$rT, (addc GPRC:$rA, GPRC:$rB))]>,
1179 PPC970_DGroup_Cracked;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001180}
Evan Cheng64d80e32007-07-19 01:14:50 +00001181def DIVW : XOForm_1<31, 491, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001182 "divw $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +00001183 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +00001184 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +00001185def DIVWU : XOForm_1<31, 459, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001186 "divwu $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +00001187 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +00001188 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +00001189def MULHW : XOForm_1<31, 75, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001190 "mulhw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +00001191 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001192def MULHWU : XOForm_1<31, 11, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001193 "mulhwu $rT, $rA, $rB", IntMulHWU,
Chris Lattner218a15d2005-09-02 21:18:00 +00001194 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001195def MULLW : XOForm_1<31, 235, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001196 "mullw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +00001197 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001198def SUBF : XOForm_1<31, 40, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001199 "subf $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +00001200 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001201let Defs = [CARRY] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001202def SUBFC : XOForm_1<31, 8, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001203 "subfc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +00001204 [(set GPRC:$rT, (subc GPRC:$rB, GPRC:$rA))]>,
1205 PPC970_DGroup_Cracked;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001206}
1207def NEG : XOForm_3<31, 104, 0, (outs GPRC:$rT), (ins GPRC:$rA),
1208 "neg $rT, $rA", IntGeneral,
1209 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
1210let Uses = [CARRY], Defs = [CARRY] in {
1211def ADDE : XOForm_1<31, 138, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
1212 "adde $rT, $rA, $rB", IntGeneral,
1213 [(set GPRC:$rT, (adde GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001214def ADDME : XOForm_3<31, 234, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +00001215 "addme $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +00001216 [(set GPRC:$rT, (adde GPRC:$rA, immAllOnes))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001217def ADDZE : XOForm_3<31, 202, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +00001218 "addze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +00001219 [(set GPRC:$rT, (adde GPRC:$rA, 0))]>;
Dale Johannesen8dffc812009-09-18 20:15:22 +00001220def SUBFE : XOForm_1<31, 136, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
1221 "subfe $rT, $rA, $rB", IntGeneral,
1222 [(set GPRC:$rT, (sube GPRC:$rB, GPRC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001223def SUBFME : XOForm_3<31, 232, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Nate Begeman551bf3f2006-02-17 05:43:56 +00001224 "subfme $rT, $rA", IntGeneral,
1225 [(set GPRC:$rT, (sube immAllOnes, GPRC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001226def SUBFZE : XOForm_3<31, 200, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +00001227 "subfze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +00001228 [(set GPRC:$rT, (sube 0, GPRC:$rA))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001229}
Dale Johannesen8dffc812009-09-18 20:15:22 +00001230}
Nate Begeman07aada82004-08-30 02:28:06 +00001231
1232// A-Form instructions. Most of the instructions executed in the FPU are of
1233// this type.
1234//
Chris Lattner88d211f2006-03-12 09:13:49 +00001235let PPC970_Unit = 3 in { // FPU Operations.
Dale Johannesenb384ab92008-10-29 18:26:45 +00001236let Uses = [RM] in {
1237 def FMADD : AForm_1<63, 29,
1238 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1239 "fmadd $FRT, $FRA, $FRC, $FRB", FPFused,
1240 [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC),
1241 F8RC:$FRB))]>,
1242 Requires<[FPContractions]>;
1243 def FMADDS : AForm_1<59, 29,
1244 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1245 "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
1246 [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC),
1247 F4RC:$FRB))]>,
1248 Requires<[FPContractions]>;
1249 def FMSUB : AForm_1<63, 28,
1250 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1251 "fmsub $FRT, $FRA, $FRC, $FRB", FPFused,
1252 [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC),
1253 F8RC:$FRB))]>,
1254 Requires<[FPContractions]>;
1255 def FMSUBS : AForm_1<59, 28,
1256 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1257 "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
1258 [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC),
1259 F4RC:$FRB))]>,
1260 Requires<[FPContractions]>;
1261 def FNMADD : AForm_1<63, 31,
1262 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1263 "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused,
1264 [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC),
1265 F8RC:$FRB)))]>,
1266 Requires<[FPContractions]>;
1267 def FNMADDS : AForm_1<59, 31,
1268 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1269 "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
1270 [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC),
1271 F4RC:$FRB)))]>,
1272 Requires<[FPContractions]>;
1273 def FNMSUB : AForm_1<63, 30,
1274 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
1275 "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused,
1276 [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC),
1277 F8RC:$FRB)))]>,
1278 Requires<[FPContractions]>;
1279 def FNMSUBS : AForm_1<59, 30,
1280 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
1281 "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
1282 [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC),
1283 F4RC:$FRB)))]>,
1284 Requires<[FPContractions]>;
1285}
Chris Lattner43f07a42005-10-02 07:07:49 +00001286// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
1287// having 4 of these, force the comparison to always be an 8-byte double (code
1288// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner867940d2005-10-02 06:58:23 +00001289// and 4/8 byte forms for the result and operand type..
Chris Lattner43f07a42005-10-02 07:07:49 +00001290def FSELD : AForm_1<63, 23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001291 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001292 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +00001293 [(set F8RC:$FRT, (PPCfsel F8RC:$FRA,F8RC:$FRC,F8RC:$FRB))]>;
Chris Lattner43f07a42005-10-02 07:07:49 +00001294def FSELS : AForm_1<63, 23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001295 (outs F4RC:$FRT), (ins F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001296 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +00001297 [(set F4RC:$FRT, (PPCfsel F8RC:$FRA,F4RC:$FRC,F4RC:$FRB))]>;
Dale Johannesenb384ab92008-10-29 18:26:45 +00001298let Uses = [RM] in {
1299 def FADD : AForm_2<63, 21,
1300 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
1301 "fadd $FRT, $FRA, $FRB", FPGeneral,
1302 [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
1303 def FADDS : AForm_2<59, 21,
1304 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1305 "fadds $FRT, $FRA, $FRB", FPGeneral,
1306 [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>;
1307 def FDIV : AForm_2<63, 18,
1308 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
1309 "fdiv $FRT, $FRA, $FRB", FPDivD,
1310 [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
1311 def FDIVS : AForm_2<59, 18,
1312 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1313 "fdivs $FRT, $FRA, $FRB", FPDivS,
1314 [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>;
1315 def FMUL : AForm_3<63, 25,
1316 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
1317 "fmul $FRT, $FRA, $FRB", FPFused,
1318 [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>;
1319 def FMULS : AForm_3<59, 25,
1320 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1321 "fmuls $FRT, $FRA, $FRB", FPGeneral,
1322 [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>;
1323 def FSUB : AForm_2<63, 20,
1324 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
1325 "fsub $FRT, $FRA, $FRB", FPGeneral,
1326 [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
1327 def FSUBS : AForm_2<59, 20,
1328 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
1329 "fsubs $FRT, $FRA, $FRB", FPGeneral,
1330 [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>;
1331 }
Chris Lattner88d211f2006-03-12 09:13:49 +00001332}
Nate Begeman07aada82004-08-30 02:28:06 +00001333
Chris Lattner88d211f2006-03-12 09:13:49 +00001334let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemancc8bd9c2004-08-31 02:28:08 +00001335// M-Form instructions. rotate and mask instructions.
1336//
Chris Lattner8e28b5c2006-11-15 23:24:18 +00001337let isCommutable = 1 in {
Chris Lattner043870d2005-09-09 18:17:41 +00001338// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattner14522e32005-04-19 05:21:30 +00001339def RLWIMI : MForm_2<20,
Evan Cheng64d80e32007-07-19 01:14:50 +00001340 (outs GPRC:$rA), (ins GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
Jim Laskey53842142005-10-19 19:51:16 +00001341 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate,
Chris Lattner8e28b5c2006-11-15 23:24:18 +00001342 []>, PPC970_DGroup_Cracked, RegConstraint<"$rSi = $rA">,
1343 NoEncode<"$rSi">;
Nate Begeman2d4c98d2004-10-16 20:43:38 +00001344}
Chris Lattner14522e32005-04-19 05:21:30 +00001345def RLWINM : MForm_2<21,
Evan Cheng64d80e32007-07-19 01:14:50 +00001346 (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001347 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +00001348 []>;
Chris Lattner14522e32005-04-19 05:21:30 +00001349def RLWINMo : MForm_2<21,
Evan Cheng64d80e32007-07-19 01:14:50 +00001350 (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001351 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +00001352 []>, isDOT, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +00001353def RLWNM : MForm_2<23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001354 (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001355 "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +00001356 []>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001357}
Nate Begemancc8bd9c2004-08-31 02:28:08 +00001358
Chris Lattner3c0f9cc2006-03-20 06:15:45 +00001359
Chris Lattner2eb25172005-09-09 00:39:56 +00001360//===----------------------------------------------------------------------===//
Jim Laskeyf5395ce2005-12-16 22:45:29 +00001361// DWARF Pseudo Instructions
1362//
1363
Evan Cheng64d80e32007-07-19 01:14:50 +00001364def DWARF_LOC : Pseudo<(outs), (ins i32imm:$line, i32imm:$col, i32imm:$file),
Chris Lattner54689662006-09-27 02:55:21 +00001365 "${:comment} .loc $file, $line, $col",
Jim Laskeyf5395ce2005-12-16 22:45:29 +00001366 [(dwarf_loc (i32 imm:$line), (i32 imm:$col),
Jim Laskeyabf6d172006-01-05 01:25:28 +00001367 (i32 imm:$file))]>;
1368
Jim Laskeyf5395ce2005-12-16 22:45:29 +00001369//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +00001370// PowerPC Instruction Patterns
1371//
1372
Chris Lattner30e21a42005-09-26 22:20:16 +00001373// Arbitrary immediate support. Implement in terms of LIS/ORI.
1374def : Pat<(i32 imm:$imm),
1375 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner91da8622005-09-28 17:13:15 +00001376
1377// Implement the 'not' operation with the NOR instruction.
1378def NOT : Pat<(not GPRC:$in),
1379 (NOR GPRC:$in, GPRC:$in)>;
1380
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001381// ADD an arbitrary immediate.
1382def : Pat<(add GPRC:$in, imm:$imm),
1383 (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
1384// OR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +00001385def : Pat<(or GPRC:$in, imm:$imm),
1386 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001387// XOR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +00001388def : Pat<(xor GPRC:$in, imm:$imm),
1389 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman551bf3f2006-02-17 05:43:56 +00001390// SUBFIC
Nate Begeman79691bc2006-03-17 22:41:37 +00001391def : Pat<(sub immSExt16:$imm, GPRC:$in),
Nate Begeman551bf3f2006-02-17 05:43:56 +00001392 (SUBFIC GPRC:$in, imm:$imm)>;
Chris Lattner8be1fa52005-10-19 01:38:02 +00001393
Chris Lattner956f43c2006-06-16 20:22:01 +00001394// SHL/SRL
Chris Lattnerbd059822005-12-05 02:34:05 +00001395def : Pat<(shl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001396 (RLWINM GPRC:$in, imm:$imm, 0, (SHL32 imm:$imm))>;
Chris Lattnerbd059822005-12-05 02:34:05 +00001397def : Pat<(srl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001398 (RLWINM GPRC:$in, (SRL32 imm:$imm), imm:$imm, 31)>;
Nate Begeman2d5aff72005-10-19 18:42:01 +00001399
Nate Begeman35ef9132006-01-11 21:21:00 +00001400// ROTL
1401def : Pat<(rotl GPRC:$in, GPRC:$sh),
1402 (RLWNM GPRC:$in, GPRC:$sh, 0, 31)>;
1403def : Pat<(rotl GPRC:$in, (i32 imm:$imm)),
1404 (RLWINM GPRC:$in, imm:$imm, 0, 31)>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001405
Nate Begemanf42f1332006-09-22 05:01:56 +00001406// RLWNM
1407def : Pat<(and (rotl GPRC:$in, GPRC:$sh), maskimm32:$imm),
1408 (RLWNM GPRC:$in, GPRC:$sh, (MB maskimm32:$imm), (ME maskimm32:$imm))>;
1409
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001410// Calls
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001411def : Pat<(PPCcall_Darwin (i32 tglobaladdr:$dst)),
1412 (BL_Darwin tglobaladdr:$dst)>;
1413def : Pat<(PPCcall_Darwin (i32 texternalsym:$dst)),
1414 (BL_Darwin texternalsym:$dst)>;
1415def : Pat<(PPCcall_SVR4 (i32 tglobaladdr:$dst)),
1416 (BL_SVR4 tglobaladdr:$dst)>;
1417def : Pat<(PPCcall_SVR4 (i32 texternalsym:$dst)),
1418 (BL_SVR4 texternalsym:$dst)>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001419
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001420
1421def : Pat<(PPCtc_return (i32 tglobaladdr:$dst), imm:$imm),
1422 (TCRETURNdi tglobaladdr:$dst, imm:$imm)>;
1423
1424def : Pat<(PPCtc_return (i32 texternalsym:$dst), imm:$imm),
1425 (TCRETURNdi texternalsym:$dst, imm:$imm)>;
1426
1427def : Pat<(PPCtc_return CTRRC:$dst, imm:$imm),
1428 (TCRETURNri CTRRC:$dst, imm:$imm)>;
1429
1430
1431
Chris Lattner860e8862005-11-17 07:30:41 +00001432// Hi and Lo for Darwin Global Addresses.
Chris Lattnerd717b192005-12-11 07:45:47 +00001433def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
1434def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
1435def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
1436def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Nate Begeman37efe672006-04-22 18:53:45 +00001437def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>;
1438def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>;
Chris Lattner490ad082005-11-17 17:52:01 +00001439def : Pat<(add GPRC:$in, (PPChi tglobaladdr:$g, 0)),
1440 (ADDIS GPRC:$in, tglobaladdr:$g)>;
Nate Begeman28a6b022005-12-10 02:36:00 +00001441def : Pat<(add GPRC:$in, (PPChi tconstpool:$g, 0)),
1442 (ADDIS GPRC:$in, tconstpool:$g)>;
Nate Begeman37efe672006-04-22 18:53:45 +00001443def : Pat<(add GPRC:$in, (PPChi tjumptable:$g, 0)),
1444 (ADDIS GPRC:$in, tjumptable:$g)>;
Chris Lattner860e8862005-11-17 07:30:41 +00001445
Nate Begemana07da922005-12-14 22:54:33 +00001446// Fused negative multiply subtract, alternate pattern
1447def : Pat<(fsub F8RC:$B, (fmul F8RC:$A, F8RC:$C)),
1448 (FNMSUB F8RC:$A, F8RC:$C, F8RC:$B)>,
1449 Requires<[FPContractions]>;
1450def : Pat<(fsub F4RC:$B, (fmul F4RC:$A, F4RC:$C)),
1451 (FNMSUBS F4RC:$A, F4RC:$C, F4RC:$B)>,
1452 Requires<[FPContractions]>;
1453
Chris Lattner4172b102005-12-06 02:10:38 +00001454// Standard shifts. These are represented separately from the real shifts above
1455// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
1456// amounts.
1457def : Pat<(sra GPRC:$rS, GPRC:$rB),
1458 (SRAW GPRC:$rS, GPRC:$rB)>;
1459def : Pat<(srl GPRC:$rS, GPRC:$rB),
1460 (SRW GPRC:$rS, GPRC:$rB)>;
1461def : Pat<(shl GPRC:$rS, GPRC:$rB),
1462 (SLW GPRC:$rS, GPRC:$rB)>;
1463
Evan Cheng466685d2006-10-09 20:57:25 +00001464def : Pat<(zextloadi1 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001465 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001466def : Pat<(zextloadi1 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001467 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001468def : Pat<(extloadi1 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001469 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001470def : Pat<(extloadi1 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001471 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001472def : Pat<(extloadi8 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001473 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001474def : Pat<(extloadi8 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001475 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001476def : Pat<(extloadi16 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001477 (LHZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001478def : Pat<(extloadi16 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001479 (LHZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001480def : Pat<(extloadf32 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001481 (FMRSD (LFS iaddr:$src))>;
Evan Cheng466685d2006-10-09 20:57:25 +00001482def : Pat<(extloadf32 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001483 (FMRSD (LFSX xaddr:$src))>;
1484
Dale Johannesenf87d6c02008-08-22 17:20:54 +00001485// Memory barriers
1486def : Pat<(membarrier (i32 imm:$ll),
1487 (i32 imm:$ls),
1488 (i32 imm:$sl),
1489 (i32 imm:$ss),
1490 (i32 imm:$device)),
1491 (SYNC)>;
1492
Chris Lattnerb22a04d2006-03-25 07:51:43 +00001493include "PPCInstrAltivec.td"
Chris Lattner956f43c2006-06-16 20:22:01 +00001494include "PPCInstr64Bit.td"