blob: b0b3c17f25be7a2755c5e99ab0d2494706398993 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000016#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Evan Cheng94b95502011-07-26 00:24:13 +000018#include "MCTargetDesc/PPCPredicates.h"
Craig Topper79aa3412012-03-17 18:46:09 +000019#include "llvm/CallingConv.h"
20#include "llvm/Constants.h"
21#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
23#include "llvm/Intrinsics.h"
Owen Anderson718cb662007-09-07 04:06:50 +000024#include "llvm/ADT/STLExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000025#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000026#include "llvm/CodeGen/MachineFrameInfo.h"
27#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000028#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000030#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000031#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000032#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Craig Topper79aa3412012-03-17 18:46:09 +000034#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Craig Topper79aa3412012-03-17 18:46:09 +000036#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000037using namespace llvm;
38
Duncan Sands1e96bab2010-11-04 10:49:57 +000039static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000040 CCValAssign::LocInfo &LocInfo,
41 ISD::ArgFlagsTy &ArgFlags,
42 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000043static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000044 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000045 CCValAssign::LocInfo &LocInfo,
46 ISD::ArgFlagsTy &ArgFlags,
47 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000048static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000049 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000050 CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags,
52 CCState &State);
53
Scott Michelfdc40a02009-02-17 22:15:04 +000054static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
Chris Lattner3ee77402007-06-19 05:46:06 +000055cl::desc("enable preincrement load/store generation on PPC (experimental)"),
56 cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000057
Chris Lattnerf0144122009-07-28 03:13:23 +000058static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
59 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000060 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000061
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000062 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000063}
64
Chris Lattner331d1bc2006-11-02 01:44:04 +000065PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000066 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Scott Michelfdc40a02009-02-17 22:15:04 +000067
Nate Begeman405e3ec2005-10-21 00:02:42 +000068 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000069
Chris Lattnerd145a612005-09-27 22:18:25 +000070 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000071 setUseUnderscoreSetJmp(true);
72 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000073
Chris Lattner749dc722010-10-10 18:34:00 +000074 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
75 // arguments are at least 4/8 bytes aligned.
76 setMinStackArgumentAlignment(TM.getSubtarget<PPCSubtarget>().isPPC64() ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000077
Chris Lattner7c5a3d32005-08-16 17:14:42 +000078 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +000079 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
80 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
81 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000082
Evan Chengc5484282006-10-04 00:56:09 +000083 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000084 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
85 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000086
Owen Anderson825b72b2009-08-11 20:47:22 +000087 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000088
Chris Lattner94e509c2006-11-10 23:58:45 +000089 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000090 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
91 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
92 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
93 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
94 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
95 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
96 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
97 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
98 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
99 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000100
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000101 // This is used in the ppcf128->int sequence. Note it has different semantics
102 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000103 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000104
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000105 // We do not currently implment this libm ops for PowerPC.
106 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
107 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
108 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
109 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
110 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
111
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000112 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000113 setOperationAction(ISD::SREM, MVT::i32, Expand);
114 setOperationAction(ISD::UREM, MVT::i32, Expand);
115 setOperationAction(ISD::SREM, MVT::i64, Expand);
116 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000117
118 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000119 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
120 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
121 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
122 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
123 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
124 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
125 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
126 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000127
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000128 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setOperationAction(ISD::FSIN , MVT::f64, Expand);
130 setOperationAction(ISD::FCOS , MVT::f64, Expand);
131 setOperationAction(ISD::FREM , MVT::f64, Expand);
132 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000133 setOperationAction(ISD::FMA , MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000134 setOperationAction(ISD::FSIN , MVT::f32, Expand);
135 setOperationAction(ISD::FCOS , MVT::f32, Expand);
136 setOperationAction(ISD::FREM , MVT::f32, Expand);
137 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000138 setOperationAction(ISD::FMA , MVT::f32, Expand);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000139
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000141
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000142 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000143 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000144 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
145 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000146 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000147
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
149 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000150
Nate Begemand88fc032006-01-14 03:14:10 +0000151 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
153 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
154 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000155 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
156 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000157 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
158 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
159 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000160 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
161 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000162
Nate Begeman35ef9132006-01-11 21:21:00 +0000163 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000164 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
165 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000166
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000167 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 setOperationAction(ISD::SELECT, MVT::i32, Expand);
169 setOperationAction(ISD::SELECT, MVT::i64, Expand);
170 setOperationAction(ISD::SELECT, MVT::f32, Expand);
171 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000172
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000173 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000174 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
175 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000176
Nate Begeman750ac1b2006-02-01 07:19:44 +0000177 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000179
Nate Begeman81e80972006-03-17 01:40:33 +0000180 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000181 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000182
Owen Anderson825b72b2009-08-11 20:47:22 +0000183 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000184
Chris Lattnerf7605322005-08-31 21:09:52 +0000185 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000186 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000187
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000188 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
190 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000191
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000192 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
193 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
194 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
195 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000196
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000197 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000198 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000199
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
201 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
202 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
203 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000204
205
206 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000207 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000208 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
209 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000210 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
212 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
213 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
214 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000215 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000216 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
217 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000218
Nate Begeman1db3c922008-08-11 17:36:31 +0000219 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000221
222 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000223 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
224 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000225
Nate Begemanacc398c2006-01-25 18:21:52 +0000226 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000228
Hal Finkel179a4dd2012-03-24 03:53:55 +0000229 if (TM.getSubtarget<PPCSubtarget>().isSVR4ABI()) {
230 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
231 // VAARG always uses double-word chunks, so promote anything smaller.
232 setOperationAction(ISD::VAARG, MVT::i1, Promote);
233 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
234 setOperationAction(ISD::VAARG, MVT::i8, Promote);
235 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
236 setOperationAction(ISD::VAARG, MVT::i16, Promote);
237 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
238 setOperationAction(ISD::VAARG, MVT::i32, Promote);
239 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
240 setOperationAction(ISD::VAARG, MVT::Other, Expand);
241 } else {
242 // VAARG is custom lowered with the 32-bit SVR4 ABI.
243 setOperationAction(ISD::VAARG, MVT::Other, Custom);
244 setOperationAction(ISD::VAARG, MVT::i64, Custom);
245 }
Roman Divackybdb226e2011-06-28 15:30:42 +0000246 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000247 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000248
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000249 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000250 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
251 setOperationAction(ISD::VAEND , MVT::Other, Expand);
252 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
253 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
254 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
255 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000256
Chris Lattner6d92cad2006-03-26 10:06:40 +0000257 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000259
Dale Johannesen53e4e442008-11-07 22:54:33 +0000260 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000261 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
262 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
263 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
264 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
265 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
266 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
267 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
268 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
269 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
270 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
271 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
272 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000273
Chris Lattnera7a58542006-06-16 17:34:12 +0000274 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000275 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
277 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
278 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
279 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000280 // This is just the low 32 bits of a (signed) fp->i64 conversion.
281 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000283
Chris Lattner7fbcef72006-03-24 07:53:47 +0000284 // FIXME: disable this lowered code. This generates 64-bit register values,
285 // and we don't model the fact that the top part is clobbered by calls. We
286 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000287 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000288 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000289 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000290 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000291 }
292
Chris Lattnera7a58542006-06-16 17:34:12 +0000293 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000294 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperc9099502012-04-20 06:31:50 +0000295 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000296 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000298 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
300 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
301 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000302 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000303 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
305 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
306 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000307 }
Evan Chengd30bf012006-03-01 01:11:20 +0000308
Nate Begeman425a9692005-11-29 08:17:20 +0000309 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000310 // First set operation action for all vector types to expand. Then we
311 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
313 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
314 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000315
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000316 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000317 setOperationAction(ISD::ADD , VT, Legal);
318 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000319
Chris Lattner7ff7e672006-04-04 17:25:31 +0000320 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000321 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000323
324 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000325 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000327 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000328 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000329 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000331 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000333 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000335 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000337
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000338 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000339 setOperationAction(ISD::MUL , VT, Expand);
340 setOperationAction(ISD::SDIV, VT, Expand);
341 setOperationAction(ISD::SREM, VT, Expand);
342 setOperationAction(ISD::UDIV, VT, Expand);
343 setOperationAction(ISD::UREM, VT, Expand);
344 setOperationAction(ISD::FDIV, VT, Expand);
345 setOperationAction(ISD::FNEG, VT, Expand);
346 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
347 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
348 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
349 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
350 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
351 setOperationAction(ISD::UDIVREM, VT, Expand);
352 setOperationAction(ISD::SDIVREM, VT, Expand);
353 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
354 setOperationAction(ISD::FPOW, VT, Expand);
355 setOperationAction(ISD::CTPOP, VT, Expand);
356 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000357 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000358 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000359 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000360 }
361
Chris Lattner7ff7e672006-04-04 17:25:31 +0000362 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
363 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000365
Owen Anderson825b72b2009-08-11 20:47:22 +0000366 setOperationAction(ISD::AND , MVT::v4i32, Legal);
367 setOperationAction(ISD::OR , MVT::v4i32, Legal);
368 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
369 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
370 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
371 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000372
Craig Topperc9099502012-04-20 06:31:50 +0000373 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
374 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
375 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
376 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000377
Owen Anderson825b72b2009-08-11 20:47:22 +0000378 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
379 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
380 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
381 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000382
Owen Anderson825b72b2009-08-11 20:47:22 +0000383 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
384 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000385
Owen Anderson825b72b2009-08-11 20:47:22 +0000386 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
387 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
388 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
389 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000390 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000391
Hal Finkel19aa2b52012-04-01 20:08:17 +0000392 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport())
393 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
394
Eli Friedman4db5aca2011-08-29 18:23:02 +0000395 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
396 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
397
Duncan Sands03228082008-11-23 15:47:28 +0000398 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000399 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Scott Michelfdc40a02009-02-17 22:15:04 +0000400
Jim Laskey2ad9f172007-02-22 14:56:36 +0000401 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000402 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000403 setExceptionPointerRegister(PPC::X3);
404 setExceptionSelectorRegister(PPC::X4);
405 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000406 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000407 setExceptionPointerRegister(PPC::R3);
408 setExceptionSelectorRegister(PPC::R4);
409 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000410
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000411 // We have target-specific dag combine patterns for the following nodes:
412 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000413 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000414 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000415 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000416
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000417 // Darwin long double math library functions have $LDBL128 appended.
418 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000419 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000420 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
421 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000422 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
423 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000424 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
425 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
426 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
427 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
428 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000429 }
430
Hal Finkelc6129162011-10-17 18:53:03 +0000431 setMinFunctionAlignment(2);
432 if (PPCSubTarget.isDarwin())
433 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000434
Eli Friedman26689ac2011-08-03 21:06:02 +0000435 setInsertFencesForAtomic(true);
436
Hal Finkel768c65f2011-11-22 16:21:04 +0000437 setSchedulingPreference(Sched::Hybrid);
438
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000439 computeRegisterProperties();
440}
441
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000442/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
443/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000444unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000445 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000446 // Darwin passes everything on 4 byte boundary.
447 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
448 return 4;
Roman Divacky466958c2012-04-02 15:49:30 +0000449
450 // 16byte and wider vectors are passed on 16byte boundary.
451 if (VectorType *VTy = dyn_cast<VectorType>(Ty))
452 if (VTy->getBitWidth() >= 128)
453 return 16;
454
455 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
456 if (PPCSubTarget.isPPC64())
457 return 8;
458
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000459 return 4;
460}
461
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000462const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
463 switch (Opcode) {
464 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000465 case PPCISD::FSEL: return "PPCISD::FSEL";
466 case PPCISD::FCFID: return "PPCISD::FCFID";
467 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
468 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
469 case PPCISD::STFIWX: return "PPCISD::STFIWX";
470 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
471 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
472 case PPCISD::VPERM: return "PPCISD::VPERM";
473 case PPCISD::Hi: return "PPCISD::Hi";
474 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000475 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000476 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
477 case PPCISD::LOAD: return "PPCISD::LOAD";
478 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000479 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
480 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
481 case PPCISD::SRL: return "PPCISD::SRL";
482 case PPCISD::SRA: return "PPCISD::SRA";
483 case PPCISD::SHL: return "PPCISD::SHL";
484 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
485 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000486 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
Hal Finkel5b00cea2012-03-31 14:45:15 +0000487 case PPCISD::CALL_NOP_SVR4: return "PPCISD::CALL_NOP_SVR4";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000488 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000489 case PPCISD::NOP: return "PPCISD::NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000490 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000491 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
492 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000493 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
494 case PPCISD::MFCR: return "PPCISD::MFCR";
495 case PPCISD::VCMP: return "PPCISD::VCMP";
496 case PPCISD::VCMPo: return "PPCISD::VCMPo";
497 case PPCISD::LBRX: return "PPCISD::LBRX";
498 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000499 case PPCISD::LARX: return "PPCISD::LARX";
500 case PPCISD::STCX: return "PPCISD::STCX";
501 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
502 case PPCISD::MFFS: return "PPCISD::MFFS";
503 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
504 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
505 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
506 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000507 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000508 }
509}
510
Duncan Sands28b77e92011-09-06 19:07:46 +0000511EVT PPCTargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000512 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000513}
514
Chris Lattner1a635d62006-04-14 06:01:58 +0000515//===----------------------------------------------------------------------===//
516// Node matching predicates, for use by the tblgen matching code.
517//===----------------------------------------------------------------------===//
518
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000519/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000520static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000521 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000522 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000523 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000524 // Maybe this has already been legalized into the constant pool?
525 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000526 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000527 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000528 }
529 return false;
530}
531
Chris Lattnerddb739e2006-04-06 17:23:16 +0000532/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
533/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000534static bool isConstantOrUndef(int Op, int Val) {
535 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000536}
537
538/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
539/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000540bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000541 if (!isUnary) {
542 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000543 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000544 return false;
545 } else {
546 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000547 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
548 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000549 return false;
550 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000551 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000552}
553
554/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
555/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000556bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000557 if (!isUnary) {
558 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000559 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
560 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000561 return false;
562 } else {
563 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000564 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
565 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
566 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
567 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000568 return false;
569 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000570 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000571}
572
Chris Lattnercaad1632006-04-06 22:02:42 +0000573/// isVMerge - Common function, used to match vmrg* shuffles.
574///
Nate Begeman9008ca62009-04-27 18:41:29 +0000575static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000576 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000577 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000578 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000579 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
580 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000581
Chris Lattner116cc482006-04-06 21:11:54 +0000582 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
583 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000584 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000585 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000586 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000587 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000588 return false;
589 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000590 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000591}
592
593/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
594/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000595bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000596 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000597 if (!isUnary)
598 return isVMerge(N, UnitSize, 8, 24);
599 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000600}
601
602/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
603/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000604bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000605 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000606 if (!isUnary)
607 return isVMerge(N, UnitSize, 0, 16);
608 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000609}
610
611
Chris Lattnerd0608e12006-04-06 18:26:28 +0000612/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
613/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000614int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000615 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000616 "PPC only supports shuffles by bytes!");
617
618 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000619
Chris Lattnerd0608e12006-04-06 18:26:28 +0000620 // Find the first non-undef value in the shuffle mask.
621 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000622 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000623 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000624
Chris Lattnerd0608e12006-04-06 18:26:28 +0000625 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000626
Nate Begeman9008ca62009-04-27 18:41:29 +0000627 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000628 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000629 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000630 if (ShiftAmt < i) return -1;
631 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000632
Chris Lattnerf24380e2006-04-06 22:28:36 +0000633 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000634 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000635 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000636 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000637 return -1;
638 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000639 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000640 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000641 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000642 return -1;
643 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000644 return ShiftAmt;
645}
Chris Lattneref819f82006-03-20 06:33:01 +0000646
647/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
648/// specifies a splat of a single element that is suitable for input to
649/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000650bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000651 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000652 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000653
Chris Lattner88a99ef2006-03-20 06:37:44 +0000654 // This is a splat operation if each element of the permute is the same, and
655 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000656 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000657
Nate Begeman9008ca62009-04-27 18:41:29 +0000658 // FIXME: Handle UNDEF elements too!
659 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000660 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000661
Nate Begeman9008ca62009-04-27 18:41:29 +0000662 // Check that the indices are consecutive, in the case of a multi-byte element
663 // splatted with a v16i8 mask.
664 for (unsigned i = 1; i != EltSize; ++i)
665 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000666 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000667
Chris Lattner7ff7e672006-04-04 17:25:31 +0000668 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000669 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000670 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000671 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000672 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000673 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000674 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000675}
676
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000677/// isAllNegativeZeroVector - Returns true if all elements of build_vector
678/// are -0.0.
679bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000680 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
681
682 APInt APVal, APUndef;
683 unsigned BitSize;
684 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000685
Dale Johannesen1e608812009-11-13 01:45:18 +0000686 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000687 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000688 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000689
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000690 return false;
691}
692
Chris Lattneref819f82006-03-20 06:33:01 +0000693/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
694/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000695unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000696 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
697 assert(isSplatShuffleMask(SVOp, EltSize));
698 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000699}
700
Chris Lattnere87192a2006-04-12 17:37:20 +0000701/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000702/// by using a vspltis[bhw] instruction of the specified element size, return
703/// the constant being splatted. The ByteSize field indicates the number of
704/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000705SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
706 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000707
708 // If ByteSize of the splat is bigger than the element size of the
709 // build_vector, then we have a case where we are checking for a splat where
710 // multiple elements of the buildvector are folded together into a single
711 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
712 unsigned EltSize = 16/N->getNumOperands();
713 if (EltSize < ByteSize) {
714 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000715 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000716 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000717
Chris Lattner79d9a882006-04-08 07:14:26 +0000718 // See if all of the elements in the buildvector agree across.
719 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
720 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
721 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000722 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000723
Scott Michelfdc40a02009-02-17 22:15:04 +0000724
Gabor Greifba36cb52008-08-28 21:40:38 +0000725 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000726 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
727 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000728 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000729 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000730
Chris Lattner79d9a882006-04-08 07:14:26 +0000731 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
732 // either constant or undef values that are identical for each chunk. See
733 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000734
Chris Lattner79d9a882006-04-08 07:14:26 +0000735 // Check to see if all of the leading entries are either 0 or -1. If
736 // neither, then this won't fit into the immediate field.
737 bool LeadingZero = true;
738 bool LeadingOnes = true;
739 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000740 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000741
Chris Lattner79d9a882006-04-08 07:14:26 +0000742 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
743 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
744 }
745 // Finally, check the least significant entry.
746 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000747 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000748 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000749 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000750 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000751 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000752 }
753 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000754 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000755 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000756 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000757 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000758 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000759 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000760
Dan Gohman475871a2008-07-27 21:46:04 +0000761 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000762 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000763
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000764 // Check to see if this buildvec has a single non-undef value in its elements.
765 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
766 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000767 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000768 OpVal = N->getOperand(i);
769 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000770 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000771 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000772
Gabor Greifba36cb52008-08-28 21:40:38 +0000773 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000774
Eli Friedman1a8229b2009-05-24 02:03:36 +0000775 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000776 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000777 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000778 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000779 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000780 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000781 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000782 }
783
784 // If the splat value is larger than the element value, then we can never do
785 // this splat. The only case that we could fit the replicated bits into our
786 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000787 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000788
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000789 // If the element value is larger than the splat value, cut it in half and
790 // check to see if the two halves are equal. Continue doing this until we
791 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
792 while (ValSizeInBytes > ByteSize) {
793 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000794
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000795 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000796 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
797 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000798 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000799 }
800
801 // Properly sign extend the value.
802 int ShAmt = (4-ByteSize)*8;
803 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
Scott Michelfdc40a02009-02-17 22:15:04 +0000804
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000805 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000806 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000807
Chris Lattner140a58f2006-04-08 06:46:53 +0000808 // Finally, if this value fits in a 5 bit sext field, return it
809 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000811 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000812}
813
Chris Lattner1a635d62006-04-14 06:01:58 +0000814//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000815// Addressing Mode Selection
816//===----------------------------------------------------------------------===//
817
818/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
819/// or 64-bit immediate, and if the value can be accurately represented as a
820/// sign extension from a 16-bit value. If so, this returns true and the
821/// immediate.
822static bool isIntS16Immediate(SDNode *N, short &Imm) {
823 if (N->getOpcode() != ISD::Constant)
824 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000825
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000826 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000827 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000828 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000829 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000830 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000831}
Dan Gohman475871a2008-07-27 21:46:04 +0000832static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000833 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000834}
835
836
837/// SelectAddressRegReg - Given the specified addressed, check to see if it
838/// can be represented as an indexed [r+r] operation. Returns false if it
839/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000840bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
841 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000842 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000843 short imm = 0;
844 if (N.getOpcode() == ISD::ADD) {
845 if (isIntS16Immediate(N.getOperand(1), imm))
846 return false; // r+i
847 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
848 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000849
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000850 Base = N.getOperand(0);
851 Index = N.getOperand(1);
852 return true;
853 } else if (N.getOpcode() == ISD::OR) {
854 if (isIntS16Immediate(N.getOperand(1), imm))
855 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000856
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000857 // If this is an or of disjoint bitfields, we can codegen this as an add
858 // (for better address arithmetic) if the LHS and RHS of the OR are provably
859 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000860 APInt LHSKnownZero, LHSKnownOne;
861 APInt RHSKnownZero, RHSKnownOne;
862 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000863 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000864
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000865 if (LHSKnownZero.getBoolValue()) {
866 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000867 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000868 // If all of the bits are known zero on the LHS or RHS, the add won't
869 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000870 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000871 Base = N.getOperand(0);
872 Index = N.getOperand(1);
873 return true;
874 }
875 }
876 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000877
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000878 return false;
879}
880
881/// Returns true if the address N can be represented by a base register plus
882/// a signed 16-bit displacement [r+imm], and if it is not better
883/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000884bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000885 SDValue &Base,
886 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000887 // FIXME dl should come from parent load or store, not from address
888 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000889 // If this can be more profitably realized as r+r, fail.
890 if (SelectAddressRegReg(N, Disp, Base, DAG))
891 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000892
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000893 if (N.getOpcode() == ISD::ADD) {
894 short imm = 0;
895 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000896 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000897 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
898 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
899 } else {
900 Base = N.getOperand(0);
901 }
902 return true; // [r+i]
903 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
904 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000905 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000906 && "Cannot handle constant offsets yet!");
907 Disp = N.getOperand(1).getOperand(0); // The global address.
908 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
909 Disp.getOpcode() == ISD::TargetConstantPool ||
910 Disp.getOpcode() == ISD::TargetJumpTable);
911 Base = N.getOperand(0);
912 return true; // [&g+r]
913 }
914 } else if (N.getOpcode() == ISD::OR) {
915 short imm = 0;
916 if (isIntS16Immediate(N.getOperand(1), imm)) {
917 // If this is an or of disjoint bitfields, we can codegen this as an add
918 // (for better address arithmetic) if the LHS and RHS of the OR are
919 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000920 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +0000921 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000922
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000923 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000924 // If all of the bits are known zero on the LHS or RHS, the add won't
925 // carry.
926 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000927 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000928 return true;
929 }
930 }
931 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
932 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +0000933
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000934 // If this address fits entirely in a 16-bit sext immediate field, codegen
935 // this as "d, 0"
936 short Imm;
937 if (isIntS16Immediate(CN, Imm)) {
938 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000939 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
940 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000941 return true;
942 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000943
944 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +0000945 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000946 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
947 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000948
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000949 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000950 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000951
Owen Anderson825b72b2009-08-11 20:47:22 +0000952 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
953 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +0000954 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000955 return true;
956 }
957 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000958
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000959 Disp = DAG.getTargetConstant(0, getPointerTy());
960 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
961 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
962 else
963 Base = N;
964 return true; // [r+0]
965}
966
967/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
968/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000969bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
970 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000971 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000972 // Check to see if we can easily represent this as an [r+r] address. This
973 // will fail if it thinks that the address is more profitably represented as
974 // reg+imm, e.g. where imm = 0.
975 if (SelectAddressRegReg(N, Base, Index, DAG))
976 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +0000977
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000978 // If the operand is an addition, always emit this as [r+r], since this is
979 // better (for code size, and execution, as the memop does the add for free)
980 // than emitting an explicit add.
981 if (N.getOpcode() == ISD::ADD) {
982 Base = N.getOperand(0);
983 Index = N.getOperand(1);
984 return true;
985 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000986
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000987 // Otherwise, do it the hard way, using R0 as the base register.
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000988 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
989 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000990 Index = N;
991 return true;
992}
993
994/// SelectAddressRegImmShift - Returns true if the address N can be
995/// represented by a base register plus a signed 14-bit displacement
996/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +0000997bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
998 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +0000999 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001000 // FIXME dl should come from the parent load or store, not the address
1001 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001002 // If this can be more profitably realized as r+r, fail.
1003 if (SelectAddressRegReg(N, Disp, Base, DAG))
1004 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001005
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001006 if (N.getOpcode() == ISD::ADD) {
1007 short imm = 0;
1008 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001009 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001010 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1011 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1012 } else {
1013 Base = N.getOperand(0);
1014 }
1015 return true; // [r+i]
1016 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1017 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001018 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001019 && "Cannot handle constant offsets yet!");
1020 Disp = N.getOperand(1).getOperand(0); // The global address.
1021 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
1022 Disp.getOpcode() == ISD::TargetConstantPool ||
1023 Disp.getOpcode() == ISD::TargetJumpTable);
1024 Base = N.getOperand(0);
1025 return true; // [&g+r]
1026 }
1027 } else if (N.getOpcode() == ISD::OR) {
1028 short imm = 0;
1029 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
1030 // If this is an or of disjoint bitfields, we can codegen this as an add
1031 // (for better address arithmetic) if the LHS and RHS of the OR are
1032 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001033 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001034 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001035 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001036 // If all of the bits are known zero on the LHS or RHS, the add won't
1037 // carry.
1038 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001039 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001040 return true;
1041 }
1042 }
1043 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001044 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001045 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001046 // If this address fits entirely in a 14-bit sext immediate field, codegen
1047 // this as "d, 0"
1048 short Imm;
1049 if (isIntS16Immediate(CN, Imm)) {
1050 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Cameron Zwarichd76773a2011-05-19 03:11:06 +00001051 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1052 CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001053 return true;
1054 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001055
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001056 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001057 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001058 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1059 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001060
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001061 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001062 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1063 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1064 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001065 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001066 return true;
1067 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001068 }
1069 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001070
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001071 Disp = DAG.getTargetConstant(0, getPointerTy());
1072 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1073 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1074 else
1075 Base = N;
1076 return true; // [r+0]
1077}
1078
1079
1080/// getPreIndexedAddressParts - returns true by value, base pointer and
1081/// offset pointer and addressing mode by reference if the node's address
1082/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001083bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1084 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001085 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001086 SelectionDAG &DAG) const {
Chris Lattner4eab7142006-11-10 02:08:47 +00001087 // Disabled by default for now.
1088 if (!EnablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001089
Dan Gohman475871a2008-07-27 21:46:04 +00001090 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001091 EVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001092 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1093 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001094 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001095
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001096 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001097 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001098 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001099 } else
1100 return false;
1101
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001102 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001103 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001104 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001105
Chris Lattner0851b4f2006-11-15 19:55:13 +00001106 // TODO: Check reg+reg first.
Scott Michelfdc40a02009-02-17 22:15:04 +00001107
Chris Lattner0851b4f2006-11-15 19:55:13 +00001108 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001109 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001110 // reg + imm
1111 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1112 return false;
1113 } else {
1114 // reg + imm * 4.
1115 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1116 return false;
1117 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001118
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001119 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001120 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1121 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001122 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001123 LD->getExtensionType() == ISD::SEXTLOAD &&
1124 isa<ConstantSDNode>(Offset))
1125 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001126 }
1127
Chris Lattner4eab7142006-11-10 02:08:47 +00001128 AM = ISD::PRE_INC;
1129 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001130}
1131
1132//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001133// LowerOperation implementation
1134//===----------------------------------------------------------------------===//
1135
Chris Lattner1e61e692010-11-15 02:46:57 +00001136/// GetLabelAccessInfo - Return true if we should reference labels using a
1137/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1138static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001139 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1140 HiOpFlags = PPCII::MO_HA16;
1141 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001142
Chris Lattner1e61e692010-11-15 02:46:57 +00001143 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1144 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001145 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001146 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001147 if (isPIC) {
1148 HiOpFlags |= PPCII::MO_PIC_FLAG;
1149 LoOpFlags |= PPCII::MO_PIC_FLAG;
1150 }
1151
1152 // If this is a reference to a global value that requires a non-lazy-ptr, make
1153 // sure that instruction lowering adds it.
1154 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1155 HiOpFlags |= PPCII::MO_NLP_FLAG;
1156 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001157
Chris Lattner6d2ff122010-11-15 03:13:19 +00001158 if (GV->hasHiddenVisibility()) {
1159 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1160 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1161 }
1162 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001163
Chris Lattner1e61e692010-11-15 02:46:57 +00001164 return isPIC;
1165}
1166
1167static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1168 SelectionDAG &DAG) {
1169 EVT PtrVT = HiPart.getValueType();
1170 SDValue Zero = DAG.getConstant(0, PtrVT);
1171 DebugLoc DL = HiPart.getDebugLoc();
1172
1173 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1174 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001175
Chris Lattner1e61e692010-11-15 02:46:57 +00001176 // With PIC, the first instruction is actually "GR+hi(&G)".
1177 if (isPIC)
1178 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1179 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001180
Chris Lattner1e61e692010-11-15 02:46:57 +00001181 // Generate non-pic code that has direct accesses to the constant pool.
1182 // The address of the global is just (hi(&g)+lo(&g)).
1183 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1184}
1185
Scott Michelfdc40a02009-02-17 22:15:04 +00001186SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001187 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001188 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001189 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001190 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001191
Chris Lattner1e61e692010-11-15 02:46:57 +00001192 unsigned MOHiFlag, MOLoFlag;
1193 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1194 SDValue CPIHi =
1195 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1196 SDValue CPILo =
1197 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1198 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001199}
1200
Dan Gohmand858e902010-04-17 15:26:15 +00001201SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001202 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001203 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001204
Chris Lattner1e61e692010-11-15 02:46:57 +00001205 unsigned MOHiFlag, MOLoFlag;
1206 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1207 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1208 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1209 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001210}
1211
Dan Gohmand858e902010-04-17 15:26:15 +00001212SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1213 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001214 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001215
Dan Gohman46510a72010-04-15 01:51:59 +00001216 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001217
Chris Lattner1e61e692010-11-15 02:46:57 +00001218 unsigned MOHiFlag, MOLoFlag;
1219 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1220 SDValue TgtBAHi = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOHiFlag);
1221 SDValue TgtBALo = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOLoFlag);
1222 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1223}
1224
1225SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1226 SelectionDAG &DAG) const {
1227 EVT PtrVT = Op.getValueType();
1228 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1229 DebugLoc DL = GSDN->getDebugLoc();
1230 const GlobalValue *GV = GSDN->getGlobal();
1231
Chris Lattner1e61e692010-11-15 02:46:57 +00001232 // 64-bit SVR4 ABI code is always position-independent.
1233 // The actual address of the GlobalValue is stored in the TOC.
1234 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1235 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1236 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1237 DAG.getRegister(PPC::X2, MVT::i64));
1238 }
1239
Chris Lattner6d2ff122010-11-15 03:13:19 +00001240 unsigned MOHiFlag, MOLoFlag;
1241 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001242
Chris Lattner6d2ff122010-11-15 03:13:19 +00001243 SDValue GAHi =
1244 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1245 SDValue GALo =
1246 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001247
Chris Lattner6d2ff122010-11-15 03:13:19 +00001248 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001249
Chris Lattner6d2ff122010-11-15 03:13:19 +00001250 // If the global reference is actually to a non-lazy-pointer, we have to do an
1251 // extra load to get the address of the global.
1252 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1253 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001254 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001255 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001256}
1257
Dan Gohmand858e902010-04-17 15:26:15 +00001258SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001259 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001260 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001261
Chris Lattner1a635d62006-04-14 06:01:58 +00001262 // If we're comparing for equality to zero, expose the fact that this is
1263 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1264 // fold the new nodes.
1265 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1266 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001267 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001268 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001269 if (VT.bitsLT(MVT::i32)) {
1270 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001271 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001272 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001273 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001274 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1275 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001276 DAG.getConstant(Log2b, MVT::i32));
1277 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001278 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001279 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001280 // optimized. FIXME: revisit this when we can custom lower all setcc
1281 // optimizations.
1282 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001283 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001284 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001285
Chris Lattner1a635d62006-04-14 06:01:58 +00001286 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001287 // by xor'ing the rhs with the lhs, which is faster than setting a
1288 // condition register, reading it back out, and masking the correct bit. The
1289 // normal approach here uses sub to do this instead of xor. Using xor exposes
1290 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001291 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001292 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001293 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001294 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001295 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001296 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001297 }
Dan Gohman475871a2008-07-27 21:46:04 +00001298 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001299}
1300
Dan Gohman475871a2008-07-27 21:46:04 +00001301SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001302 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001303 SDNode *Node = Op.getNode();
1304 EVT VT = Node->getValueType(0);
1305 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1306 SDValue InChain = Node->getOperand(0);
1307 SDValue VAListPtr = Node->getOperand(1);
1308 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1309 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001310
Roman Divackybdb226e2011-06-28 15:30:42 +00001311 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1312
1313 // gpr_index
1314 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1315 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1316 false, false, 0);
1317 InChain = GprIndex.getValue(1);
1318
1319 if (VT == MVT::i64) {
1320 // Check if GprIndex is even
1321 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1322 DAG.getConstant(1, MVT::i32));
1323 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1324 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1325 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1326 DAG.getConstant(1, MVT::i32));
1327 // Align GprIndex to be even if it isn't
1328 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1329 GprIndex);
1330 }
1331
1332 // fpr index is 1 byte after gpr
1333 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1334 DAG.getConstant(1, MVT::i32));
1335
1336 // fpr
1337 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1338 FprPtr, MachinePointerInfo(SV), MVT::i8,
1339 false, false, 0);
1340 InChain = FprIndex.getValue(1);
1341
1342 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1343 DAG.getConstant(8, MVT::i32));
1344
1345 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1346 DAG.getConstant(4, MVT::i32));
1347
1348 // areas
1349 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001350 MachinePointerInfo(), false, false,
1351 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001352 InChain = OverflowArea.getValue(1);
1353
1354 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001355 MachinePointerInfo(), false, false,
1356 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001357 InChain = RegSaveArea.getValue(1);
1358
1359 // select overflow_area if index > 8
1360 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1361 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1362
Roman Divackybdb226e2011-06-28 15:30:42 +00001363 // adjustment constant gpr_index * 4/8
1364 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1365 VT.isInteger() ? GprIndex : FprIndex,
1366 DAG.getConstant(VT.isInteger() ? 4 : 8,
1367 MVT::i32));
1368
1369 // OurReg = RegSaveArea + RegConstant
1370 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1371 RegConstant);
1372
1373 // Floating types are 32 bytes into RegSaveArea
1374 if (VT.isFloatingPoint())
1375 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1376 DAG.getConstant(32, MVT::i32));
1377
1378 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1379 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1380 VT.isInteger() ? GprIndex : FprIndex,
1381 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1382 MVT::i32));
1383
1384 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1385 VT.isInteger() ? VAListPtr : FprPtr,
1386 MachinePointerInfo(SV),
1387 MVT::i8, false, false, 0);
1388
1389 // determine if we should load from reg_save_area or overflow_area
1390 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1391
1392 // increase overflow_area by 4/8 if gpr/fpr > 8
1393 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1394 DAG.getConstant(VT.isInteger() ? 4 : 8,
1395 MVT::i32));
1396
1397 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1398 OverflowAreaPlusN);
1399
1400 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1401 OverflowAreaPtr,
1402 MachinePointerInfo(),
1403 MVT::i32, false, false, 0);
1404
Pete Cooperd752e0f2011-11-08 18:42:53 +00001405 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
1406 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001407}
1408
Duncan Sands4a544a72011-09-06 13:37:06 +00001409SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1410 SelectionDAG &DAG) const {
1411 return Op.getOperand(0);
1412}
1413
1414SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1415 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001416 SDValue Chain = Op.getOperand(0);
1417 SDValue Trmp = Op.getOperand(1); // trampoline
1418 SDValue FPtr = Op.getOperand(2); // nested function
1419 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001420 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001421
Owen Andersone50ed302009-08-10 22:56:29 +00001422 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001423 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001424 Type *IntPtrTy =
Owen Anderson1d0be152009-08-13 21:58:54 +00001425 DAG.getTargetLoweringInfo().getTargetData()->getIntPtrType(
1426 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001427
Scott Michelfdc40a02009-02-17 22:15:04 +00001428 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001429 TargetLowering::ArgListEntry Entry;
1430
1431 Entry.Ty = IntPtrTy;
1432 Entry.Node = Trmp; Args.push_back(Entry);
1433
1434 // TrampSize == (isPPC64 ? 48 : 40);
1435 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001436 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001437 Args.push_back(Entry);
1438
1439 Entry.Node = FPtr; Args.push_back(Entry);
1440 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001441
Bill Wendling77959322008-09-17 00:30:57 +00001442 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
1443 std::pair<SDValue, SDValue> CallResult =
Duncan Sands4a544a72011-09-06 13:37:06 +00001444 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001445 false, false, false, false, 0, CallingConv::C,
1446 /*isTailCall=*/false,
1447 /*doesNotRet=*/false, /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001448 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001449 Args, DAG, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001450
Duncan Sands4a544a72011-09-06 13:37:06 +00001451 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001452}
1453
Dan Gohman475871a2008-07-27 21:46:04 +00001454SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001455 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001456 MachineFunction &MF = DAG.getMachineFunction();
1457 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1458
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001459 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001460
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001461 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001462 // vastart just stores the address of the VarArgsFrameIndex slot into the
1463 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001464 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001465 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001466 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001467 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1468 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001469 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001470 }
1471
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001472 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001473 // We suppose the given va_list is already allocated.
1474 //
1475 // typedef struct {
1476 // char gpr; /* index into the array of 8 GPRs
1477 // * stored in the register save area
1478 // * gpr=0 corresponds to r3,
1479 // * gpr=1 to r4, etc.
1480 // */
1481 // char fpr; /* index into the array of 8 FPRs
1482 // * stored in the register save area
1483 // * fpr=0 corresponds to f1,
1484 // * fpr=1 to f2, etc.
1485 // */
1486 // char *overflow_arg_area;
1487 // /* location on stack that holds
1488 // * the next overflow argument
1489 // */
1490 // char *reg_save_area;
1491 // /* where r3:r10 and f1:f8 (if saved)
1492 // * are stored
1493 // */
1494 // } va_list[1];
1495
1496
Dan Gohman1e93df62010-04-17 14:41:14 +00001497 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1498 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001499
Nicolas Geoffray01119992007-04-03 13:59:52 +00001500
Owen Andersone50ed302009-08-10 22:56:29 +00001501 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001502
Dan Gohman1e93df62010-04-17 14:41:14 +00001503 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1504 PtrVT);
1505 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1506 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001507
Duncan Sands83ec4b62008-06-06 12:08:01 +00001508 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001509 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001510
Duncan Sands83ec4b62008-06-06 12:08:01 +00001511 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001512 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001513
1514 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001515 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001516
Dan Gohman69de1932008-02-06 22:27:42 +00001517 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001518
Nicolas Geoffray01119992007-04-03 13:59:52 +00001519 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001520 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001521 Op.getOperand(1),
1522 MachinePointerInfo(SV),
1523 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001524 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001525 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001526 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001527
Nicolas Geoffray01119992007-04-03 13:59:52 +00001528 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001529 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001530 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1531 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001532 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001533 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001534 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001535
Nicolas Geoffray01119992007-04-03 13:59:52 +00001536 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001537 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001538 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1539 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001540 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001541 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001542 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001543
1544 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001545 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1546 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001547 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001548
Chris Lattner1a635d62006-04-14 06:01:58 +00001549}
1550
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001551#include "PPCGenCallingConv.inc"
1552
Duncan Sands1e96bab2010-11-04 10:49:57 +00001553static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001554 CCValAssign::LocInfo &LocInfo,
1555 ISD::ArgFlagsTy &ArgFlags,
1556 CCState &State) {
1557 return true;
1558}
1559
Duncan Sands1e96bab2010-11-04 10:49:57 +00001560static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001561 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001562 CCValAssign::LocInfo &LocInfo,
1563 ISD::ArgFlagsTy &ArgFlags,
1564 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001565 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001566 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1567 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1568 };
1569 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001570
Tilmann Schellerffd02002009-07-03 06:45:56 +00001571 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1572
1573 // Skip one register if the first unallocated register has an even register
1574 // number and there are still argument registers available which have not been
1575 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1576 // need to skip a register if RegNum is odd.
1577 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1578 State.AllocateReg(ArgRegs[RegNum]);
1579 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001580
Tilmann Schellerffd02002009-07-03 06:45:56 +00001581 // Always return false here, as this function only makes sure that the first
1582 // unallocated register has an odd register number and does not actually
1583 // allocate a register for the current argument.
1584 return false;
1585}
1586
Duncan Sands1e96bab2010-11-04 10:49:57 +00001587static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001588 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001589 CCValAssign::LocInfo &LocInfo,
1590 ISD::ArgFlagsTy &ArgFlags,
1591 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001592 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001593 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1594 PPC::F8
1595 };
1596
1597 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001598
Tilmann Schellerffd02002009-07-03 06:45:56 +00001599 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1600
1601 // If there is only one Floating-point register left we need to put both f64
1602 // values of a split ppc_fp128 value on the stack.
1603 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1604 State.AllocateReg(ArgRegs[RegNum]);
1605 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001606
Tilmann Schellerffd02002009-07-03 06:45:56 +00001607 // Always return false here, as this function only makes sure that the two f64
1608 // values a ppc_fp128 value is split into are both passed in registers or both
1609 // passed on the stack and does not actually allocate a register for the
1610 // current argument.
1611 return false;
1612}
1613
Chris Lattner9f0bc652007-02-25 05:34:32 +00001614/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001615/// on Darwin.
Craig Topperb78ca422012-03-11 07:16:55 +00001616static const uint16_t *GetFPR() {
1617 static const uint16_t FPR[] = {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001618 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001619 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001620 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001621
Chris Lattner9f0bc652007-02-25 05:34:32 +00001622 return FPR;
1623}
1624
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001625/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1626/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001627static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001628 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001629 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001630 if (Flags.isByVal())
1631 ArgSize = Flags.getByValSize();
1632 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1633
1634 return ArgSize;
1635}
1636
Dan Gohman475871a2008-07-27 21:46:04 +00001637SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001638PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001639 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001640 const SmallVectorImpl<ISD::InputArg>
1641 &Ins,
1642 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001643 SmallVectorImpl<SDValue> &InVals)
1644 const {
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001645 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001646 return LowerFormalArguments_SVR4(Chain, CallConv, isVarArg, Ins,
1647 dl, DAG, InVals);
1648 } else {
1649 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1650 dl, DAG, InVals);
1651 }
1652}
1653
1654SDValue
1655PPCTargetLowering::LowerFormalArguments_SVR4(
1656 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001657 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001658 const SmallVectorImpl<ISD::InputArg>
1659 &Ins,
1660 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001661 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001662
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001663 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001664 // +-----------------------------------+
1665 // +--> | Back chain |
1666 // | +-----------------------------------+
1667 // | | Floating-point register save area |
1668 // | +-----------------------------------+
1669 // | | General register save area |
1670 // | +-----------------------------------+
1671 // | | CR save word |
1672 // | +-----------------------------------+
1673 // | | VRSAVE save word |
1674 // | +-----------------------------------+
1675 // | | Alignment padding |
1676 // | +-----------------------------------+
1677 // | | Vector register save area |
1678 // | +-----------------------------------+
1679 // | | Local variable space |
1680 // | +-----------------------------------+
1681 // | | Parameter list area |
1682 // | +-----------------------------------+
1683 // | | LR save word |
1684 // | +-----------------------------------+
1685 // SP--> +--- | Back chain |
1686 // +-----------------------------------+
1687 //
1688 // Specifications:
1689 // System V Application Binary Interface PowerPC Processor Supplement
1690 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001691
Tilmann Schellerffd02002009-07-03 06:45:56 +00001692 MachineFunction &MF = DAG.getMachineFunction();
1693 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001694 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001695
Owen Andersone50ed302009-08-10 22:56:29 +00001696 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001697 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001698 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1699 (CallConv == CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001700 unsigned PtrByteSize = 4;
1701
1702 // Assign locations to all of the incoming arguments.
1703 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001704 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001705 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001706
1707 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001708 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001709
Dan Gohman98ca4f22009-08-05 01:29:28 +00001710 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001711
Tilmann Schellerffd02002009-07-03 06:45:56 +00001712 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1713 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001714
Tilmann Schellerffd02002009-07-03 06:45:56 +00001715 // Arguments stored in registers.
1716 if (VA.isRegLoc()) {
Craig Topper44d23822012-02-22 05:59:10 +00001717 const TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001718 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001719
Owen Anderson825b72b2009-08-11 20:47:22 +00001720 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001721 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001722 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001723 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +00001724 RC = &PPC::GPRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001725 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001726 case MVT::f32:
Craig Topperc9099502012-04-20 06:31:50 +00001727 RC = &PPC::F4RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001728 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001729 case MVT::f64:
Craig Topperc9099502012-04-20 06:31:50 +00001730 RC = &PPC::F8RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001731 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001732 case MVT::v16i8:
1733 case MVT::v8i16:
1734 case MVT::v4i32:
1735 case MVT::v4f32:
Craig Topperc9099502012-04-20 06:31:50 +00001736 RC = &PPC::VRRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001737 break;
1738 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001739
Tilmann Schellerffd02002009-07-03 06:45:56 +00001740 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00001741 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001742 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001743
Dan Gohman98ca4f22009-08-05 01:29:28 +00001744 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001745 } else {
1746 // Argument stored in memory.
1747 assert(VA.isMemLoc());
1748
1749 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1750 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001751 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001752
1753 // Create load nodes to retrieve arguments from the stack.
1754 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001755 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1756 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001757 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001758 }
1759 }
1760
1761 // Assign locations to all of the incoming aggregate by value arguments.
1762 // Aggregates passed by value are stored in the local variable space of the
1763 // caller's stack frame, right above the parameter list area.
1764 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001765 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001766 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001767
1768 // Reserve stack space for the allocations in CCInfo.
1769 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1770
Dan Gohman98ca4f22009-08-05 01:29:28 +00001771 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001772
1773 // Area that is at least reserved in the caller of this function.
1774 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001775
Tilmann Schellerffd02002009-07-03 06:45:56 +00001776 // Set the size that is at least reserved in caller of this function. Tail
1777 // call optimized function's reserved stack space needs to be aligned so that
1778 // taking the difference between two stack areas will result in an aligned
1779 // stack.
1780 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1781
1782 MinReservedArea =
1783 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001784 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001785
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001786 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00001787 getStackAlignment();
1788 unsigned AlignMask = TargetAlign-1;
1789 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001790
Tilmann Schellerffd02002009-07-03 06:45:56 +00001791 FI->setMinReservedArea(MinReservedArea);
1792
1793 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001794
Tilmann Schellerffd02002009-07-03 06:45:56 +00001795 // If the function takes variable number of arguments, make a frame index for
1796 // the start of the first vararg value... for expansion of llvm.va_start.
1797 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001798 static const uint16_t GPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001799 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1800 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1801 };
1802 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
1803
Craig Topperc5eaae42012-03-11 07:57:25 +00001804 static const uint16_t FPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001805 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1806 PPC::F8
1807 };
1808 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
1809
Dan Gohman1e93df62010-04-17 14:41:14 +00001810 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
1811 NumGPArgRegs));
1812 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
1813 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001814
1815 // Make room for NumGPArgRegs and NumFPArgRegs.
1816 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00001817 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001818
Dan Gohman1e93df62010-04-17 14:41:14 +00001819 FuncInfo->setVarArgsStackOffset(
1820 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001821 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001822
Dan Gohman1e93df62010-04-17 14:41:14 +00001823 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
1824 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001825
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001826 // The fixed integer arguments of a variadic function are stored to the
1827 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
1828 // the result of va_next.
1829 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
1830 // Get an existing live-in vreg, or add a new one.
1831 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
1832 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001833 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001834
Dan Gohman98ca4f22009-08-05 01:29:28 +00001835 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001836 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1837 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001838 MemOps.push_back(Store);
1839 // Increment the address by four for the next argument to store
1840 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1841 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1842 }
1843
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001844 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
1845 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00001846 // The double arguments are stored to the VarArgsFrameIndex
1847 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001848 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
1849 // Get an existing live-in vreg, or add a new one.
1850 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
1851 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001852 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001853
Owen Anderson825b72b2009-08-11 20:47:22 +00001854 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001855 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1856 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001857 MemOps.push_back(Store);
1858 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00001859 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001860 PtrVT);
1861 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1862 }
1863 }
1864
1865 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00001866 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001867 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001868
Dan Gohman98ca4f22009-08-05 01:29:28 +00001869 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001870}
1871
1872SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001873PPCTargetLowering::LowerFormalArguments_Darwin(
1874 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001875 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001876 const SmallVectorImpl<ISD::InputArg>
1877 &Ins,
1878 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001879 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001880 // TODO: add description of PPC stack frame format, or at least some docs.
1881 //
1882 MachineFunction &MF = DAG.getMachineFunction();
1883 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001884 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001885
Owen Andersone50ed302009-08-10 22:56:29 +00001886 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001887 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001888 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001889 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1890 (CallConv == CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001891 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001892
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001893 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001894 // Area that is at least reserved in caller of this function.
1895 unsigned MinReservedArea = ArgOffset;
1896
Craig Topperb78ca422012-03-11 07:16:55 +00001897 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001898 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1899 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1900 };
Craig Topperb78ca422012-03-11 07:16:55 +00001901 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00001902 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1903 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1904 };
Scott Michelfdc40a02009-02-17 22:15:04 +00001905
Craig Topperb78ca422012-03-11 07:16:55 +00001906 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00001907
Craig Topperb78ca422012-03-11 07:16:55 +00001908 static const uint16_t VR[] = {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001909 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1910 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1911 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001912
Owen Anderson718cb662007-09-07 04:06:50 +00001913 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001914 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00001915 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001916
1917 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00001918
Craig Topperb78ca422012-03-11 07:16:55 +00001919 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00001920
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001921 // In 32-bit non-varargs functions, the stack space for vectors is after the
1922 // stack space for non-vectors. We do not use this space unless we have
1923 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00001924 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001925 // that out...for the pathological case, compute VecArgOffset as the
1926 // start of the vector parameter area. Computing VecArgOffset is the
1927 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001928 unsigned VecArgOffset = ArgOffset;
1929 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001930 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001931 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001932 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001933 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001934
Duncan Sands276dcbd2008-03-21 09:14:45 +00001935 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001936 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer263109d2012-01-20 14:42:32 +00001937 unsigned ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00001938 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001939 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1940 VecArgOffset += ArgSize;
1941 continue;
1942 }
1943
Owen Anderson825b72b2009-08-11 20:47:22 +00001944 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001945 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001946 case MVT::i32:
1947 case MVT::f32:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001948 VecArgOffset += isPPC64 ? 8 : 4;
1949 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001950 case MVT::i64: // PPC64
1951 case MVT::f64:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001952 VecArgOffset += 8;
1953 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001954 case MVT::v4f32:
1955 case MVT::v4i32:
1956 case MVT::v8i16:
1957 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001958 // Nothing to do, we're only looking at Nonvector args here.
1959 break;
1960 }
1961 }
1962 }
1963 // We've found where the vector parameter area in memory is. Skip the
1964 // first 12 parameters; these don't use that memory.
1965 VecArgOffset = ((VecArgOffset+15)/16)*16;
1966 VecArgOffset += 12*16;
1967
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001968 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001969 // entry to a function on PPC, the arguments start after the linkage area,
1970 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001971
Dan Gohman475871a2008-07-27 21:46:04 +00001972 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001973 unsigned nAltivecParamsAtEnd = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001974 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001975 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001976 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00001977 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001978 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001979 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001980 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001981
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001982 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001983
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001984 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00001985 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
1986 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001987 if (isVarArg || isPPC64) {
1988 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001989 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00001990 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001991 PtrByteSize);
1992 } else nAltivecParamsAtEnd++;
1993 } else
1994 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001995 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00001996 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001997 PtrByteSize);
1998
Dale Johannesen8419dd62008-03-07 20:27:40 +00001999 // FIXME the codegen can be much improved in some cases.
2000 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002001 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00002002 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002003 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002004 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002005 // Objects of size 1 and 2 are right justified, everything else is
2006 // left justified. This means the memory address is adjusted forwards.
2007 if (ObjSize==1 || ObjSize==2) {
2008 CurArgOffset = CurArgOffset + (4 - ObjSize);
2009 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002010 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00002011 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002012 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002013 InVals.push_back(FIN);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002014 if (ObjSize==1 || ObjSize==2) {
2015 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002016 unsigned VReg;
2017 if (isPPC64)
2018 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2019 else
2020 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002021 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002022 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00002023 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002024 ObjSize==1 ? MVT::i8 : MVT::i16,
2025 false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002026 MemOps.push_back(Store);
2027 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002028 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002029
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002030 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002031
Dale Johannesen7f96f392008-03-08 01:41:42 +00002032 continue;
2033 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002034 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2035 // Store whatever pieces of the object are in registers
2036 // to memory. ArgVal will be address of the beginning of
2037 // the object.
2038 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002039 unsigned VReg;
2040 if (isPPC64)
2041 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2042 else
2043 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002044 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002045 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002046 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002047 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2048 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002049 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002050 MemOps.push_back(Store);
2051 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002052 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002053 } else {
2054 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2055 break;
2056 }
2057 }
2058 continue;
2059 }
2060
Owen Anderson825b72b2009-08-11 20:47:22 +00002061 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002062 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002063 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002064 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002065 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002066 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002067 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002068 ++GPR_idx;
2069 } else {
2070 needsLoad = true;
2071 ArgSize = PtrByteSize;
2072 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002073 // All int arguments reserve stack space in the Darwin ABI.
2074 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002075 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002076 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002077 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002078 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002079 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002080 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002081 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002082
Owen Anderson825b72b2009-08-11 20:47:22 +00002083 if (ObjectVT == MVT::i32) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002084 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002085 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002086 if (Flags.isSExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00002087 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002088 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00002089 else if (Flags.isZExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00002090 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002091 DAG.getValueType(ObjectVT));
2092
Owen Anderson825b72b2009-08-11 20:47:22 +00002093 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002094 }
2095
Chris Lattnerc91a4752006-06-26 22:48:35 +00002096 ++GPR_idx;
2097 } else {
2098 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002099 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002100 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002101 // All int arguments reserve stack space in the Darwin ABI.
2102 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002103 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002104
Owen Anderson825b72b2009-08-11 20:47:22 +00002105 case MVT::f32:
2106 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002107 // Every 4 bytes of argument space consumes one of the GPRs available for
2108 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002109 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002110 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002111 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002112 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002113 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002114 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002115 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002116
Owen Anderson825b72b2009-08-11 20:47:22 +00002117 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002118 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002119 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002120 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002121
Dan Gohman98ca4f22009-08-05 01:29:28 +00002122 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002123 ++FPR_idx;
2124 } else {
2125 needsLoad = true;
2126 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002127
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002128 // All FP arguments reserve stack space in the Darwin ABI.
2129 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002130 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002131 case MVT::v4f32:
2132 case MVT::v4i32:
2133 case MVT::v8i16:
2134 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002135 // Note that vector arguments in registers don't reserve stack space,
2136 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002137 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002138 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002139 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002140 if (isVarArg) {
2141 while ((ArgOffset % 16) != 0) {
2142 ArgOffset += PtrByteSize;
2143 if (GPR_idx != Num_GPR_Regs)
2144 GPR_idx++;
2145 }
2146 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002147 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002148 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002149 ++VR_idx;
2150 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002151 if (!isVarArg && !isPPC64) {
2152 // Vectors go after all the nonvectors.
2153 CurArgOffset = VecArgOffset;
2154 VecArgOffset += 16;
2155 } else {
2156 // Vectors are aligned.
2157 ArgOffset = ((ArgOffset+15)/16)*16;
2158 CurArgOffset = ArgOffset;
2159 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002160 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002161 needsLoad = true;
2162 }
2163 break;
2164 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002165
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002166 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002167 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002168 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002169 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002170 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002171 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002172 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002173 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002174 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002175 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002176
Dan Gohman98ca4f22009-08-05 01:29:28 +00002177 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002178 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002179
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002180 // Set the size that is at least reserved in caller of this function. Tail
2181 // call optimized function's reserved stack space needs to be aligned so that
2182 // taking the difference between two stack areas will result in an aligned
2183 // stack.
2184 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2185 // Add the Altivec parameters at the end, if needed.
2186 if (nAltivecParamsAtEnd) {
2187 MinReservedArea = ((MinReservedArea+15)/16)*16;
2188 MinReservedArea += 16*nAltivecParamsAtEnd;
2189 }
2190 MinReservedArea =
2191 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002192 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2193 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002194 getStackAlignment();
2195 unsigned AlignMask = TargetAlign-1;
2196 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2197 FI->setMinReservedArea(MinReservedArea);
2198
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002199 // If the function takes variable number of arguments, make a frame index for
2200 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002201 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002202 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002203
Dan Gohman1e93df62010-04-17 14:41:14 +00002204 FuncInfo->setVarArgsFrameIndex(
2205 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002206 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002207 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002208
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002209 // If this function is vararg, store any remaining integer argument regs
2210 // to their spots on the stack so that they may be loaded by deferencing the
2211 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002212 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002213 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002214
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002215 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002216 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002217 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002218 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002219
Dan Gohman98ca4f22009-08-05 01:29:28 +00002220 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002221 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2222 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002223 MemOps.push_back(Store);
2224 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002225 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002226 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002227 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002228 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002229
Dale Johannesen8419dd62008-03-07 20:27:40 +00002230 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002231 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002232 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002233
Dan Gohman98ca4f22009-08-05 01:29:28 +00002234 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002235}
2236
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002237/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002238/// linkage area for the Darwin ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002239static unsigned
2240CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2241 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002242 bool isVarArg,
2243 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002244 const SmallVectorImpl<ISD::OutputArg>
2245 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002246 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002247 unsigned &nAltivecParamsAtEnd) {
2248 // Count how many bytes are to be pushed on the stack, including the linkage
2249 // area, and parameter passing area. We start with 24/48 bytes, which is
2250 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002251 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002252 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002253 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2254
2255 // Add up all the space actually used.
2256 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2257 // they all go in registers, but we must reserve stack space for them for
2258 // possible use by the caller. In varargs or 64-bit calls, parameters are
2259 // assigned stack space in order, with padding so Altivec parameters are
2260 // 16-byte aligned.
2261 nAltivecParamsAtEnd = 0;
2262 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002263 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002264 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002265 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002266 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2267 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002268 if (!isVarArg && !isPPC64) {
2269 // Non-varargs Altivec parameters go after all the non-Altivec
2270 // parameters; handle those later so we know how much padding we need.
2271 nAltivecParamsAtEnd++;
2272 continue;
2273 }
2274 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2275 NumBytes = ((NumBytes+15)/16)*16;
2276 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002277 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002278 }
2279
2280 // Allow for Altivec parameters at the end, if needed.
2281 if (nAltivecParamsAtEnd) {
2282 NumBytes = ((NumBytes+15)/16)*16;
2283 NumBytes += 16*nAltivecParamsAtEnd;
2284 }
2285
2286 // The prolog code of the callee may store up to 8 GPR argument registers to
2287 // the stack, allowing va_start to index over them in memory if its varargs.
2288 // Because we cannot tell if this is needed on the caller side, we have to
2289 // conservatively assume that it is needed. As such, make sure we have at
2290 // least enough stack space for the caller to store the 8 GPRs.
2291 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002292 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002293
2294 // Tail call needs the stack to be aligned.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002295 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
2296 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
2297 getFrameLowering()->getStackAlignment();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002298 unsigned AlignMask = TargetAlign-1;
2299 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2300 }
2301
2302 return NumBytes;
2303}
2304
2305/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002306/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002307static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002308 unsigned ParamSize) {
2309
Dale Johannesenb60d5192009-11-24 01:09:07 +00002310 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002311
2312 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2313 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2314 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2315 // Remember only if the new adjustement is bigger.
2316 if (SPDiff < FI->getTailCallSPDelta())
2317 FI->setTailCallSPDelta(SPDiff);
2318
2319 return SPDiff;
2320}
2321
Dan Gohman98ca4f22009-08-05 01:29:28 +00002322/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2323/// for tail call optimization. Targets which want to do tail call
2324/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002325bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002326PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002327 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002328 bool isVarArg,
2329 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002330 SelectionDAG& DAG) const {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002331 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002332 return false;
2333
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002334 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002335 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002336 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002337
Dan Gohman98ca4f22009-08-05 01:29:28 +00002338 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002339 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002340 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2341 // Functions containing by val parameters are not supported.
2342 for (unsigned i = 0; i != Ins.size(); i++) {
2343 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2344 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002345 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002346
2347 // Non PIC/GOT tail calls are supported.
2348 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2349 return true;
2350
2351 // At the moment we can only do local tail calls (in same module, hidden
2352 // or protected) if we are generating PIC.
2353 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2354 return G->getGlobal()->hasHiddenVisibility()
2355 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002356 }
2357
2358 return false;
2359}
2360
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002361/// isCallCompatibleAddress - Return the immediate to use if the specified
2362/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002363static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002364 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2365 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002366
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002367 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002368 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
2369 (Addr << 6 >> 6) != Addr)
2370 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002371
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002372 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002373 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002374}
2375
Dan Gohman844731a2008-05-13 00:00:25 +00002376namespace {
2377
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002378struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002379 SDValue Arg;
2380 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002381 int FrameIdx;
2382
2383 TailCallArgumentInfo() : FrameIdx(0) {}
2384};
2385
Dan Gohman844731a2008-05-13 00:00:25 +00002386}
2387
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002388/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2389static void
2390StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002391 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002392 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002393 SmallVector<SDValue, 8> &MemOpChains,
2394 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002395 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002396 SDValue Arg = TailCallArgs[i].Arg;
2397 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002398 int FI = TailCallArgs[i].FrameIdx;
2399 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002400 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002401 MachinePointerInfo::getFixedStack(FI),
2402 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002403 }
2404}
2405
2406/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2407/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002408static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002409 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002410 SDValue Chain,
2411 SDValue OldRetAddr,
2412 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002413 int SPDiff,
2414 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002415 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002416 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002417 if (SPDiff) {
2418 // Calculate the new stack slot for the return address.
2419 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002420 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002421 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002422 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002423 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002424 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002425 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002426 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002427 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002428 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002429
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002430 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2431 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002432 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002433 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002434 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002435 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002436 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002437 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2438 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002439 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002440 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002441 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002442 }
2443 return Chain;
2444}
2445
2446/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2447/// the position of the argument.
2448static void
2449CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002450 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002451 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2452 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002453 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002454 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002455 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002456 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002457 TailCallArgumentInfo Info;
2458 Info.Arg = Arg;
2459 Info.FrameIdxOp = FIN;
2460 Info.FrameIdx = FI;
2461 TailCallArguments.push_back(Info);
2462}
2463
2464/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2465/// stack slot. Returns the chain as result and the loaded frame pointers in
2466/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002467SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002468 int SPDiff,
2469 SDValue Chain,
2470 SDValue &LROpOut,
2471 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002472 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00002473 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002474 if (SPDiff) {
2475 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00002476 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002477 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002478 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002479 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002480 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002481
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002482 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
2483 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002484 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002485 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002486 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002487 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002488 Chain = SDValue(FPOpOut.getNode(), 1);
2489 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002490 }
2491 return Chain;
2492}
2493
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002494/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002495/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002496/// specified by the specific parameter attribute. The copy will be passed as
2497/// a byval function parameter.
2498/// Sometimes what we are copying is the end of a larger object, the part that
2499/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002500static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002501CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002502 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002503 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002504 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002505 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00002506 false, false, MachinePointerInfo(0),
2507 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002508}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002509
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002510/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2511/// tail calls.
2512static void
Dan Gohman475871a2008-07-27 21:46:04 +00002513LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2514 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002515 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002516 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00002517 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002518 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00002519 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002520 if (!isTailCall) {
2521 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002522 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002523 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002524 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002525 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002526 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002527 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002528 DAG.getConstant(ArgOffset, PtrVT));
2529 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00002530 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
2531 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002532 // Calculate and remember argument location.
2533 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2534 TailCallArguments);
2535}
2536
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002537static
2538void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
2539 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
2540 SDValue LROp, SDValue FPOp, bool isDarwinABI,
2541 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
2542 MachineFunction &MF = DAG.getMachineFunction();
2543
2544 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2545 // might overwrite each other in case of tail call optimization.
2546 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002547 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002548 InFlag = SDValue();
2549 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2550 MemOpChains2, dl);
2551 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002552 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002553 &MemOpChains2[0], MemOpChains2.size());
2554
2555 // Store the return address to the appropriate stack slot.
2556 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2557 isPPC64, isDarwinABI, dl);
2558
2559 // Emit callseq_end just before tailcall node.
2560 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2561 DAG.getIntPtrConstant(0, true), InFlag);
2562 InFlag = Chain.getValue(1);
2563}
2564
2565static
2566unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
2567 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
2568 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00002569 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002570 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002571
Chris Lattnerb9082582010-11-14 23:42:06 +00002572 bool isPPC64 = PPCSubTarget.isPPC64();
2573 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
2574
Owen Andersone50ed302009-08-10 22:56:29 +00002575 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002576 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002577 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002578
2579 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
2580
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002581 bool needIndirectCall = true;
2582 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002583 // If this is an absolute destination address, use the munged value.
2584 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002585 needIndirectCall = false;
2586 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002587
Chris Lattnerb9082582010-11-14 23:42:06 +00002588 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2589 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
2590 // Use indirect calls for ALL functions calls in JIT mode, since the
2591 // far-call stubs may be outside relocation limits for a BL instruction.
2592 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
2593 unsigned OpFlags = 0;
2594 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00002595 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002596 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00002597 (G->getGlobal()->isDeclaration() ||
2598 G->getGlobal()->isWeakForLinker())) {
2599 // PC-relative references to external symbols should go through $stub,
2600 // unless we're building with the leopard linker or later, which
2601 // automatically synthesizes these stubs.
2602 OpFlags = PPCII::MO_DARWIN_STUB;
2603 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002604
Chris Lattnerb9082582010-11-14 23:42:06 +00002605 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
2606 // every direct call is) turn it into a TargetGlobalAddress /
2607 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002608 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00002609 Callee.getValueType(),
2610 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002611 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002612 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002613 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002614
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002615 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002616 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002617
Chris Lattnerb9082582010-11-14 23:42:06 +00002618 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00002619 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002620 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002621 // PC-relative references to external symbols should go through $stub,
2622 // unless we're building with the leopard linker or later, which
2623 // automatically synthesizes these stubs.
2624 OpFlags = PPCII::MO_DARWIN_STUB;
2625 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002626
Chris Lattnerb9082582010-11-14 23:42:06 +00002627 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
2628 OpFlags);
2629 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002630 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002631
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002632 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002633 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2634 // to do the call, we can't use PPCISD::CALL.
2635 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002636
2637 if (isSVR4ABI && isPPC64) {
2638 // Function pointers in the 64-bit SVR4 ABI do not point to the function
2639 // entry point, but to the function descriptor (the function entry point
2640 // address is part of the function descriptor though).
2641 // The function descriptor is a three doubleword structure with the
2642 // following fields: function entry point, TOC base address and
2643 // environment pointer.
2644 // Thus for a call through a function pointer, the following actions need
2645 // to be performed:
2646 // 1. Save the TOC of the caller in the TOC save area of its stack
2647 // frame (this is done in LowerCall_Darwin()).
2648 // 2. Load the address of the function entry point from the function
2649 // descriptor.
2650 // 3. Load the TOC of the callee from the function descriptor into r2.
2651 // 4. Load the environment pointer from the function descriptor into
2652 // r11.
2653 // 5. Branch to the function entry point address.
2654 // 6. On return of the callee, the TOC of the caller needs to be
2655 // restored (this is done in FinishCall()).
2656 //
2657 // All those operations are flagged together to ensure that no other
2658 // operations can be scheduled in between. E.g. without flagging the
2659 // operations together, a TOC access in the caller could be scheduled
2660 // between the load of the callee TOC and the branch to the callee, which
2661 // results in the TOC access going through the TOC of the callee instead
2662 // of going through the TOC of the caller, which leads to incorrect code.
2663
2664 // Load the address of the function entry point from the function
2665 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002666 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002667 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
2668 InFlag.getNode() ? 3 : 2);
2669 Chain = LoadFuncPtr.getValue(1);
2670 InFlag = LoadFuncPtr.getValue(2);
2671
2672 // Load environment pointer into r11.
2673 // Offset of the environment pointer within the function descriptor.
2674 SDValue PtrOff = DAG.getIntPtrConstant(16);
2675
2676 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
2677 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
2678 InFlag);
2679 Chain = LoadEnvPtr.getValue(1);
2680 InFlag = LoadEnvPtr.getValue(2);
2681
2682 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
2683 InFlag);
2684 Chain = EnvVal.getValue(0);
2685 InFlag = EnvVal.getValue(1);
2686
2687 // Load TOC of the callee into r2. We are using a target-specific load
2688 // with r2 hard coded, because the result of a target-independent load
2689 // would never go directly into r2, since r2 is a reserved register (which
2690 // prevents the register allocator from allocating it), resulting in an
2691 // additional register being allocated and an unnecessary move instruction
2692 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002693 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002694 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
2695 Callee, InFlag);
2696 Chain = LoadTOCPtr.getValue(0);
2697 InFlag = LoadTOCPtr.getValue(1);
2698
2699 MTCTROps[0] = Chain;
2700 MTCTROps[1] = LoadFuncPtr;
2701 MTCTROps[2] = InFlag;
2702 }
2703
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002704 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
2705 2 + (InFlag.getNode() != 0));
2706 InFlag = Chain.getValue(1);
2707
2708 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00002709 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002710 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002711 Ops.push_back(Chain);
2712 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
2713 Callee.setNode(0);
2714 // Add CTR register as callee so a bctr can be emitted later.
2715 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00002716 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002717 }
2718
2719 // If this is a direct call, pass the chain and the callee.
2720 if (Callee.getNode()) {
2721 Ops.push_back(Chain);
2722 Ops.push_back(Callee);
2723 }
2724 // If this is a tail call add stack pointer delta.
2725 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002726 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002727
2728 // Add argument registers to the end of the list so that they are known live
2729 // into the call.
2730 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2731 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2732 RegsToPass[i].second.getValueType()));
2733
2734 return CallOpc;
2735}
2736
Dan Gohman98ca4f22009-08-05 01:29:28 +00002737SDValue
2738PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002739 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002740 const SmallVectorImpl<ISD::InputArg> &Ins,
2741 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002742 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002743
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002744 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002745 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00002746 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002747 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002748
2749 // Copy all of the result registers out of their specified physreg.
2750 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2751 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002752 EVT VT = VA.getValVT();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002753 assert(VA.isRegLoc() && "Can only return in registers!");
2754 Chain = DAG.getCopyFromReg(Chain, dl,
2755 VA.getLocReg(), VT, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002756 InVals.push_back(Chain.getValue(0));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002757 InFlag = Chain.getValue(2);
2758 }
2759
Dan Gohman98ca4f22009-08-05 01:29:28 +00002760 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002761}
2762
Dan Gohman98ca4f22009-08-05 01:29:28 +00002763SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002764PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
2765 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002766 SelectionDAG &DAG,
2767 SmallVector<std::pair<unsigned, SDValue>, 8>
2768 &RegsToPass,
2769 SDValue InFlag, SDValue Chain,
2770 SDValue &Callee,
2771 int SPDiff, unsigned NumBytes,
2772 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00002773 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002774 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002775 SmallVector<SDValue, 8> Ops;
2776 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
2777 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002778 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002779
2780 // When performing tail call optimization the callee pops its arguments off
2781 // the stack. Account for this here so these bytes can be pushed back on in
2782 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2783 int BytesCalleePops =
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002784 (CallConv == CallingConv::Fast &&
2785 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002786
Roman Divackye46137f2012-03-06 16:41:49 +00002787 // Add a register mask operand representing the call-preserved registers.
2788 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2789 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2790 assert(Mask && "Missing call preserved mask for calling convention");
2791 Ops.push_back(DAG.getRegisterMask(Mask));
2792
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002793 if (InFlag.getNode())
2794 Ops.push_back(InFlag);
2795
2796 // Emit tail call.
2797 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002798 // If this is the first return lowered for this function, add the regs
2799 // to the liveout set for the function.
2800 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
2801 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002802 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00002803 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002804 CCInfo.AnalyzeCallResult(Ins, RetCC_PPC);
2805 for (unsigned i = 0; i != RVLocs.size(); ++i)
2806 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2807 }
2808
2809 assert(((Callee.getOpcode() == ISD::Register &&
2810 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
2811 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2812 Callee.getOpcode() == ISD::TargetGlobalAddress ||
2813 isa<ConstantSDNode>(Callee)) &&
2814 "Expecting an global address, external symbol, absolute value or register");
2815
Owen Anderson825b72b2009-08-11 20:47:22 +00002816 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002817 }
2818
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002819 // Add a NOP immediately after the branch instruction when using the 64-bit
2820 // SVR4 ABI. At link time, if caller and callee are in a different module and
2821 // thus have a different TOC, the call will be replaced with a call to a stub
2822 // function which saves the current TOC, loads the TOC of the callee and
2823 // branches to the callee. The NOP will be replaced with a load instruction
2824 // which restores the TOC of the caller from the TOC save slot of the current
2825 // stack frame. If caller and callee belong to the same module (and have the
2826 // same TOC), the NOP will remain unchanged.
Hal Finkel5b00cea2012-03-31 14:45:15 +00002827
2828 bool needsTOCRestore = false;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002829 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002830 if (CallOpc == PPCISD::BCTRL_SVR4) {
2831 // This is a call through a function pointer.
2832 // Restore the caller TOC from the save area into R2.
2833 // See PrepareCall() for more information about calls through function
2834 // pointers in the 64-bit SVR4 ABI.
2835 // We are using a target-specific load with r2 hard coded, because the
2836 // result of a target-independent load would never go directly into r2,
2837 // since r2 is a reserved register (which prevents the register allocator
2838 // from allocating it), resulting in an additional register being
2839 // allocated and an unnecessary move instruction being generated.
Hal Finkel5b00cea2012-03-31 14:45:15 +00002840 needsTOCRestore = true;
2841 } else if (CallOpc == PPCISD::CALL_SVR4) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002842 // Otherwise insert NOP.
Hal Finkel5b00cea2012-03-31 14:45:15 +00002843 CallOpc = PPCISD::CALL_NOP_SVR4;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002844 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002845 }
2846
Hal Finkel5b00cea2012-03-31 14:45:15 +00002847 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
2848 InFlag = Chain.getValue(1);
2849
2850 if (needsTOCRestore) {
2851 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
2852 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
2853 InFlag = Chain.getValue(1);
2854 }
2855
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002856 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2857 DAG.getIntPtrConstant(BytesCalleePops, true),
2858 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002859 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002860 InFlag = Chain.getValue(1);
2861
Dan Gohman98ca4f22009-08-05 01:29:28 +00002862 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2863 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002864}
2865
Dan Gohman98ca4f22009-08-05 01:29:28 +00002866SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002867PPCTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002868 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00002869 bool doesNotRet, bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002870 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002871 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002872 const SmallVectorImpl<ISD::InputArg> &Ins,
2873 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002874 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002875 if (isTailCall)
2876 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
2877 Ins, DAG);
2878
Chris Lattnerb9082582010-11-14 23:42:06 +00002879 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002880 return LowerCall_SVR4(Chain, Callee, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00002881 isTailCall, Outs, OutVals, Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002882 dl, DAG, InVals);
Chris Lattnerb9082582010-11-14 23:42:06 +00002883
2884 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
2885 isTailCall, Outs, OutVals, Ins,
2886 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002887}
2888
2889SDValue
2890PPCTargetLowering::LowerCall_SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002891 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002892 bool isTailCall,
2893 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002894 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002895 const SmallVectorImpl<ISD::InputArg> &Ins,
2896 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002897 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002898 // See PPCTargetLowering::LowerFormalArguments_SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002899 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002900
Dan Gohman98ca4f22009-08-05 01:29:28 +00002901 assert((CallConv == CallingConv::C ||
2902 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00002903
Tilmann Schellerffd02002009-07-03 06:45:56 +00002904 unsigned PtrByteSize = 4;
2905
2906 MachineFunction &MF = DAG.getMachineFunction();
2907
2908 // Mark this function as potentially containing a function that contains a
2909 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2910 // and restoring the callers stack pointer in this functions epilog. This is
2911 // done because by tail calling the called function might overwrite the value
2912 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002913 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2914 CallConv == CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00002915 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002916
Tilmann Schellerffd02002009-07-03 06:45:56 +00002917 // Count how many bytes are to be pushed on the stack, including the linkage
2918 // area, parameter list area and the part of the local variable space which
2919 // contains copies of aggregates which are passed by value.
2920
2921 // Assign locations to all of the outgoing arguments.
2922 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002923 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00002924 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002925
2926 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002927 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002928
2929 if (isVarArg) {
2930 // Handle fixed and variable vector arguments differently.
2931 // Fixed vector arguments go into registers as long as registers are
2932 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002933 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002934
Tilmann Schellerffd02002009-07-03 06:45:56 +00002935 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00002936 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002937 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002938 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002939
Dan Gohman98ca4f22009-08-05 01:29:28 +00002940 if (Outs[i].IsFixed) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002941 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
2942 CCInfo);
2943 } else {
2944 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
2945 ArgFlags, CCInfo);
2946 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002947
Tilmann Schellerffd02002009-07-03 06:45:56 +00002948 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00002949#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00002950 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00002951 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00002952#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002953 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002954 }
2955 }
2956 } else {
2957 // All arguments are treated the same.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002958 CCInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002959 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002960
Tilmann Schellerffd02002009-07-03 06:45:56 +00002961 // Assign locations to all of the outgoing aggregate by value arguments.
2962 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002963 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00002964 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002965
2966 // Reserve stack space for the allocations in CCInfo.
2967 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2968
Dan Gohman98ca4f22009-08-05 01:29:28 +00002969 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002970
2971 // Size of the linkage area, parameter list area and the part of the local
2972 // space variable where copies of aggregates which are passed by value are
2973 // stored.
2974 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002975
Tilmann Schellerffd02002009-07-03 06:45:56 +00002976 // Calculate by how many bytes the stack has to be adjusted in case of tail
2977 // call optimization.
2978 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
2979
2980 // Adjust the stack pointer for the new arguments...
2981 // These operations are automatically eliminated by the prolog/epilog pass
2982 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
2983 SDValue CallSeqStart = Chain;
2984
2985 // Load the return address and frame pointer so it can be moved somewhere else
2986 // later.
2987 SDValue LROp, FPOp;
2988 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
2989 dl);
2990
2991 // Set up a copy of the stack pointer for use loading and storing any
2992 // arguments that may not fit in the registers available for argument
2993 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00002994 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002995
Tilmann Schellerffd02002009-07-03 06:45:56 +00002996 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2997 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
2998 SmallVector<SDValue, 8> MemOpChains;
2999
Roman Divacky0aaa9192011-08-30 17:04:16 +00003000 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003001 // Walk the register/memloc assignments, inserting copies/loads.
3002 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3003 i != e;
3004 ++i) {
3005 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00003006 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003007 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003008
Tilmann Schellerffd02002009-07-03 06:45:56 +00003009 if (Flags.isByVal()) {
3010 // Argument is an aggregate which is passed by value, thus we need to
3011 // create a copy of it in the local variable space of the current stack
3012 // frame (which is the stack frame of the caller) and pass the address of
3013 // this copy to the callee.
3014 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3015 CCValAssign &ByValVA = ByValArgLocs[j++];
3016 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003017
Tilmann Schellerffd02002009-07-03 06:45:56 +00003018 // Memory reserved in the local variable space of the callers stack frame.
3019 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003020
Tilmann Schellerffd02002009-07-03 06:45:56 +00003021 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3022 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003023
Tilmann Schellerffd02002009-07-03 06:45:56 +00003024 // Create a copy of the argument in the local area of the current
3025 // stack frame.
3026 SDValue MemcpyCall =
3027 CreateCopyOfByValArgument(Arg, PtrOff,
3028 CallSeqStart.getNode()->getOperand(0),
3029 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003030
Tilmann Schellerffd02002009-07-03 06:45:56 +00003031 // This must go outside the CALLSEQ_START..END.
3032 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3033 CallSeqStart.getNode()->getOperand(1));
3034 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3035 NewCallSeqStart.getNode());
3036 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003037
Tilmann Schellerffd02002009-07-03 06:45:56 +00003038 // Pass the address of the aggregate copy on the stack either in a
3039 // physical register or in the parameter list area of the current stack
3040 // frame to the callee.
3041 Arg = PtrOff;
3042 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003043
Tilmann Schellerffd02002009-07-03 06:45:56 +00003044 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003045 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003046 // Put argument in a physical register.
3047 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3048 } else {
3049 // Put argument in the parameter list area of the current stack frame.
3050 assert(VA.isMemLoc());
3051 unsigned LocMemOffset = VA.getLocMemOffset();
3052
3053 if (!isTailCall) {
3054 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3055 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3056
3057 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003058 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003059 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003060 } else {
3061 // Calculate and remember argument location.
3062 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3063 TailCallArguments);
3064 }
3065 }
3066 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003067
Tilmann Schellerffd02002009-07-03 06:45:56 +00003068 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003069 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003070 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003071
Roman Divacky0aaa9192011-08-30 17:04:16 +00003072 // Set CR6 to true if this is a vararg call with floating args passed in
3073 // registers.
Eli Friedman4e3adfd2011-06-14 22:16:20 +00003074 if (isVarArg) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003075 SDValue SetCR(DAG.getMachineNode(seenFloatArg ? PPC::CRSET : PPC::CRUNSET,
3076 dl, MVT::i32), 0);
Eli Friedman4e3adfd2011-06-14 22:16:20 +00003077 RegsToPass.push_back(std::make_pair(unsigned(PPC::CR1EQ), SetCR));
3078 }
3079
Tilmann Schellerffd02002009-07-03 06:45:56 +00003080 // Build a sequence of copy-to-reg nodes chained together with token chain
3081 // and flag operands which copy the outgoing args into the appropriate regs.
3082 SDValue InFlag;
3083 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3084 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3085 RegsToPass[i].second, InFlag);
3086 InFlag = Chain.getValue(1);
3087 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003088
Chris Lattnerb9082582010-11-14 23:42:06 +00003089 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003090 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3091 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003092
Dan Gohman98ca4f22009-08-05 01:29:28 +00003093 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3094 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3095 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003096}
3097
Dan Gohman98ca4f22009-08-05 01:29:28 +00003098SDValue
3099PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003100 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003101 bool isTailCall,
3102 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003103 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003104 const SmallVectorImpl<ISD::InputArg> &Ins,
3105 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003106 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003107
3108 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00003109
Owen Andersone50ed302009-08-10 22:56:29 +00003110 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003111 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003112 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00003113
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003114 MachineFunction &MF = DAG.getMachineFunction();
3115
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003116 // Mark this function as potentially containing a function that contains a
3117 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3118 // and restoring the callers stack pointer in this functions epilog. This is
3119 // done because by tail calling the called function might overwrite the value
3120 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003121 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3122 CallConv == CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003123 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3124
3125 unsigned nAltivecParamsAtEnd = 0;
3126
Chris Lattnerabde4602006-05-16 22:56:08 +00003127 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00003128 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003129 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003130 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00003131 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00003132 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003133 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00003134
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003135 // Calculate by how many bytes the stack has to be adjusted in case of tail
3136 // call optimization.
3137 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00003138
Dan Gohman98ca4f22009-08-05 01:29:28 +00003139 // To protect arguments on the stack from being clobbered in a tail call,
3140 // force all the loads to happen before doing any other lowering.
3141 if (isTailCall)
3142 Chain = DAG.getStackArgumentTokenFactor(Chain);
3143
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003144 // Adjust the stack pointer for the new arguments...
3145 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00003146 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00003147 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00003148
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003149 // Load the return address and frame pointer so it can be move somewhere else
3150 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00003151 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003152 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3153 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003154
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003155 // Set up a copy of the stack pointer for use loading and storing any
3156 // arguments that may not fit in the registers available for argument
3157 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00003158 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003159 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003160 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003161 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003162 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00003163
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003164 // Figure out which arguments are going to go in registers, and which in
3165 // memory. Also, if this is a vararg function, floating point operations
3166 // must be stored to our stack, and loaded into integer regs as well, if
3167 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003168 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003169 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00003170
Craig Topperb78ca422012-03-11 07:16:55 +00003171 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00003172 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
3173 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
3174 };
Craig Topperb78ca422012-03-11 07:16:55 +00003175 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00003176 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3177 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3178 };
Craig Topperb78ca422012-03-11 07:16:55 +00003179 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00003180
Craig Topperb78ca422012-03-11 07:16:55 +00003181 static const uint16_t VR[] = {
Chris Lattner9a2a4972006-05-17 06:01:33 +00003182 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3183 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3184 };
Owen Anderson718cb662007-09-07 04:06:50 +00003185 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003186 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003187 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00003188
Craig Topperb78ca422012-03-11 07:16:55 +00003189 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003190
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003191 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003192 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3193
Dan Gohman475871a2008-07-27 21:46:04 +00003194 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00003195 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003196 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003197 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003198
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003199 // PtrOff will be used to store the current argument to the stack if a
3200 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00003201 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00003202
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003203 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003204
Dale Johannesen39355f92009-02-04 02:34:38 +00003205 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003206
3207 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00003208 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00003209 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3210 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00003211 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003212 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003213
Dale Johannesen8419dd62008-03-07 20:27:40 +00003214 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sands276dcbd2008-03-21 09:14:45 +00003215 if (Flags.isByVal()) {
3216 unsigned Size = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00003217 if (Size==1 || Size==2) {
3218 // Very small objects are passed right-justified.
3219 // Everything else is passed left-justified.
Owen Anderson825b72b2009-08-11 20:47:22 +00003220 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003221 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00003222 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00003223 MachinePointerInfo(), VT,
3224 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003225 MemOpChains.push_back(Load.getValue(1));
3226 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003227
3228 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003229 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00003230 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003231 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Dan Gohman475871a2008-07-27 21:46:04 +00003232 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Scott Michelfdc40a02009-02-17 22:15:04 +00003233 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003234 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003235 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003236 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003237 CallSeqStart.getNode()->getOperand(1));
Gabor Greif93c53e52008-08-31 15:37:04 +00003238 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3239 NewCallSeqStart.getNode());
Dale Johannesen8419dd62008-03-07 20:27:40 +00003240 Chain = CallSeqStart = NewCallSeqStart;
3241 ArgOffset += PtrByteSize;
3242 }
3243 continue;
3244 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003245 // Copy entire object into memory. There are cases where gcc-generated
3246 // code assumes it is there, even if it could be put entirely into
3247 // registers. (This is not what the doc says.)
Dan Gohman475871a2008-07-27 21:46:04 +00003248 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00003249 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003250 Flags, DAG, dl);
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003251 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003252 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003253 CallSeqStart.getNode()->getOperand(1));
3254 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), NewCallSeqStart.getNode());
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003255 Chain = CallSeqStart = NewCallSeqStart;
3256 // And copy the pieces of it that fit into registers.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003257 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00003258 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003259 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003260 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003261 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3262 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003263 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00003264 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003265 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003266 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003267 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003268 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003269 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003270 }
3271 }
3272 continue;
3273 }
3274
Owen Anderson825b72b2009-08-11 20:47:22 +00003275 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003276 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003277 case MVT::i32:
3278 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003279 if (GPR_idx != NumGPRs) {
3280 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003281 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003282 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3283 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003284 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003285 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003286 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003287 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003288 case MVT::f32:
3289 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003290 if (FPR_idx != NumFPRs) {
3291 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3292
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003293 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00003294 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3295 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003296 MemOpChains.push_back(Store);
3297
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003298 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00003299 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003300 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00003301 MachinePointerInfo(), false, false,
3302 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003303 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003304 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003305 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003306 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00003307 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003308 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003309 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3310 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003311 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003312 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003313 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00003314 }
3315 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003316 // If we have any FPRs remaining, we may also have GPRs remaining.
3317 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
3318 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003319 if (GPR_idx != NumGPRs)
3320 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00003321 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003322 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
3323 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00003324 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003325 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003326 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3327 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003328 TailCallArguments, dl);
Chris Lattnerabde4602006-05-16 22:56:08 +00003329 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003330 if (isPPC64)
3331 ArgOffset += 8;
3332 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003333 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003334 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003335 case MVT::v4f32:
3336 case MVT::v4i32:
3337 case MVT::v8i16:
3338 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00003339 if (isVarArg) {
3340 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00003341 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00003342 // V registers; in fact gcc does this only for arguments that are
3343 // prototyped, not for those that match the ... We do it for all
3344 // arguments, seems to work.
3345 while (ArgOffset % 16 !=0) {
3346 ArgOffset += PtrByteSize;
3347 if (GPR_idx != NumGPRs)
3348 GPR_idx++;
3349 }
3350 // We could elide this store in the case where the object fits
3351 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00003352 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00003353 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00003354 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3355 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003356 MemOpChains.push_back(Store);
3357 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003358 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003359 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003360 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003361 MemOpChains.push_back(Load.getValue(1));
3362 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3363 }
3364 ArgOffset += 16;
3365 for (unsigned i=0; i<16; i+=PtrByteSize) {
3366 if (GPR_idx == NumGPRs)
3367 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00003368 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00003369 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003370 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003371 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003372 MemOpChains.push_back(Load.getValue(1));
3373 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3374 }
3375 break;
3376 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003377
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003378 // Non-varargs Altivec params generally go in registers, but have
3379 // stack space allocated at the end.
3380 if (VR_idx != NumVRs) {
3381 // Doesn't have GPR space allocated.
3382 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3383 } else if (nAltivecParamsAtEnd==0) {
3384 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003385 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3386 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003387 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00003388 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00003389 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003390 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00003391 }
Chris Lattnerabde4602006-05-16 22:56:08 +00003392 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003393 // If all Altivec parameters fit in registers, as they usually do,
3394 // they get stack space following the non-Altivec parameters. We
3395 // don't track this here because nobody below needs it.
3396 // If there are more Altivec parameters than fit in registers emit
3397 // the stores here.
3398 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
3399 unsigned j = 0;
3400 // Offset is aligned; skip 1st 12 params which go in V registers.
3401 ArgOffset = ((ArgOffset+15)/16)*16;
3402 ArgOffset += 12*16;
3403 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003404 SDValue Arg = OutVals[i];
3405 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00003406 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
3407 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003408 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00003409 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003410 // We are emitting Altivec params in order.
3411 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3412 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003413 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003414 ArgOffset += 16;
3415 }
3416 }
3417 }
3418 }
3419
Chris Lattner9a2a4972006-05-17 06:01:33 +00003420 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003421 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00003422 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00003423
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003424 // Check if this is an indirect call (MTCTR/BCTRL).
3425 // See PrepareCall() for more information about calls through function
3426 // pointers in the 64-bit SVR4 ABI.
3427 if (!isTailCall && isPPC64 && PPCSubTarget.isSVR4ABI() &&
3428 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3429 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3430 !isBLACompatibleAddress(Callee, DAG)) {
3431 // Load r2 into a virtual register and store it to the TOC save area.
3432 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
3433 // TOC save area offset.
3434 SDValue PtrOff = DAG.getIntPtrConstant(40);
3435 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattner6229d0a2010-09-21 18:41:36 +00003436 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003437 false, false, 0);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003438 }
3439
Dale Johannesenf7b73042010-03-09 20:15:42 +00003440 // On Darwin, R12 must contain the address of an indirect callee. This does
3441 // not mean the MTCTR instruction must use R12; it's easier to model this as
3442 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003443 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00003444 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3445 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3446 !isBLACompatibleAddress(Callee, DAG))
3447 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
3448 PPC::R12), Callee));
3449
Chris Lattner9a2a4972006-05-17 06:01:33 +00003450 // Build a sequence of copy-to-reg nodes chained together with token chain
3451 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00003452 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00003453 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003454 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00003455 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003456 InFlag = Chain.getValue(1);
3457 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003458
Chris Lattnerb9082582010-11-14 23:42:06 +00003459 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003460 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
3461 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003462
Dan Gohman98ca4f22009-08-05 01:29:28 +00003463 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3464 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3465 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00003466}
3467
Hal Finkeld712f932011-10-14 19:51:36 +00003468bool
3469PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
3470 MachineFunction &MF, bool isVarArg,
3471 const SmallVectorImpl<ISD::OutputArg> &Outs,
3472 LLVMContext &Context) const {
3473 SmallVector<CCValAssign, 16> RVLocs;
3474 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
3475 RVLocs, Context);
3476 return CCInfo.CheckReturn(Outs, RetCC_PPC);
3477}
3478
Dan Gohman98ca4f22009-08-05 01:29:28 +00003479SDValue
3480PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003481 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003482 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003483 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00003484 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003485
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003486 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003487 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003488 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003489 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00003490
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003491 // If this is the first return lowered for this function, add the regs to the
3492 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00003493 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003494 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00003495 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003496 }
3497
Dan Gohman475871a2008-07-27 21:46:04 +00003498 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00003499
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003500 // Copy the result values into the output registers.
3501 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3502 CCValAssign &VA = RVLocs[i];
3503 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003504 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00003505 OutVals[i], Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003506 Flag = Chain.getValue(1);
3507 }
3508
Gabor Greifba36cb52008-08-28 21:40:38 +00003509 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003510 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003511 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003512 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00003513}
3514
Dan Gohman475871a2008-07-27 21:46:04 +00003515SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003516 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00003517 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003518 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003519
Jim Laskeyefc7e522006-12-04 22:04:42 +00003520 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003521 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00003522
3523 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003524 bool isPPC64 = Subtarget.isPPC64();
3525 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00003526 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003527
3528 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00003529 SDValue Chain = Op.getOperand(0);
3530 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003531
Jim Laskeyefc7e522006-12-04 22:04:42 +00003532 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003533 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
3534 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003535 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003536
Jim Laskeyefc7e522006-12-04 22:04:42 +00003537 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003538 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00003539
Jim Laskeyefc7e522006-12-04 22:04:42 +00003540 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003541 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003542 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003543}
3544
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003545
3546
Dan Gohman475871a2008-07-27 21:46:04 +00003547SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003548PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003549 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003550 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003551 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003552 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003553
3554 // Get current frame pointer save index. The users of this index will be
3555 // primarily DYNALLOC instructions.
3556 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3557 int RASI = FI->getReturnAddrSaveIndex();
3558
3559 // If the frame pointer save index hasn't been defined yet.
3560 if (!RASI) {
3561 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003562 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003563 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003564 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003565 // Save the result.
3566 FI->setReturnAddrSaveIndex(RASI);
3567 }
3568 return DAG.getFrameIndex(RASI, PtrVT);
3569}
3570
Dan Gohman475871a2008-07-27 21:46:04 +00003571SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003572PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
3573 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003574 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003575 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003576 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003577
3578 // Get current frame pointer save index. The users of this index will be
3579 // primarily DYNALLOC instructions.
3580 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3581 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003582
Jim Laskey2f616bf2006-11-16 22:43:37 +00003583 // If the frame pointer save index hasn't been defined yet.
3584 if (!FPSI) {
3585 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003586 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003587 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00003588
Jim Laskey2f616bf2006-11-16 22:43:37 +00003589 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003590 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003591 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00003592 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003593 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003594 return DAG.getFrameIndex(FPSI, PtrVT);
3595}
Jim Laskey2f616bf2006-11-16 22:43:37 +00003596
Dan Gohman475871a2008-07-27 21:46:04 +00003597SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003598 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003599 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003600 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00003601 SDValue Chain = Op.getOperand(0);
3602 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003603 DebugLoc dl = Op.getDebugLoc();
3604
Jim Laskey2f616bf2006-11-16 22:43:37 +00003605 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003606 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003607 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00003608 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00003609 DAG.getConstant(0, PtrVT), Size);
3610 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00003611 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003612 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00003613 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00003614 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00003615 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003616}
3617
Chris Lattner1a635d62006-04-14 06:01:58 +00003618/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
3619/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00003620SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00003621 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003622 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
3623 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00003624 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003625
Chris Lattner1a635d62006-04-14 06:01:58 +00003626 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00003627
Chris Lattner1a635d62006-04-14 06:01:58 +00003628 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00003629 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003630
Owen Andersone50ed302009-08-10 22:56:29 +00003631 EVT ResVT = Op.getValueType();
3632 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003633 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3634 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00003635 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003636
Chris Lattner1a635d62006-04-14 06:01:58 +00003637 // If the RHS of the comparison is a 0.0, we don't need to do the
3638 // subtraction at all.
3639 if (isFloatingPointZero(RHS))
3640 switch (CC) {
3641 default: break; // SETUO etc aren't handled by fsel.
3642 case ISD::SETULT:
3643 case ISD::SETLT:
3644 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003645 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003646 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003647 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3648 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003649 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003650 case ISD::SETUGT:
3651 case ISD::SETGT:
3652 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003653 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003654 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003655 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3656 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003657 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003658 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003659 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003660
Dan Gohman475871a2008-07-27 21:46:04 +00003661 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00003662 switch (CC) {
3663 default: break; // SETUO etc aren't handled by fsel.
3664 case ISD::SETULT:
3665 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00003666 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003667 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3668 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003669 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003670 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003671 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00003672 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003673 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3674 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003675 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003676 case ISD::SETUGT:
3677 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00003678 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003679 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3680 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003681 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003682 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003683 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00003684 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003685 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3686 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003687 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003688 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00003689 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00003690}
3691
Chris Lattner1f873002007-11-28 18:44:47 +00003692// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003693SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003694 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003695 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00003696 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00003697 if (Src.getValueType() == MVT::f32)
3698 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003699
Dan Gohman475871a2008-07-27 21:46:04 +00003700 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00003701 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003702 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003703 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003704 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003705 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00003706 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003707 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003708 case MVT::i64:
3709 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003710 break;
3711 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00003712
Chris Lattner1a635d62006-04-14 06:01:58 +00003713 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00003714 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003715
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003716 // Emit a store to the stack slot.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003717 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
3718 MachinePointerInfo(), false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003719
3720 // Result is a load from the stack slot. If loading 4 bytes, make sure to
3721 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00003722 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00003723 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003724 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003725 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003726 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003727}
3728
Dan Gohmand858e902010-04-17 15:26:15 +00003729SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
3730 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003731 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00003732 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00003733 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00003734 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00003735
Owen Anderson825b72b2009-08-11 20:47:22 +00003736 if (Op.getOperand(0).getValueType() == MVT::i64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003737 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003738 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
3739 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00003740 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003741 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003742 return FP;
3743 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003744
Owen Anderson825b72b2009-08-11 20:47:22 +00003745 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00003746 "Unhandled SINT_TO_FP type in custom expander!");
3747 // Since we only generate this in 64-bit mode, we can take advantage of
3748 // 64-bit registers. In particular, sign extend the input value into the
3749 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
3750 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003751 MachineFunction &MF = DAG.getMachineFunction();
3752 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00003753 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00003754 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00003755 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00003756
Owen Anderson825b72b2009-08-11 20:47:22 +00003757 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00003758 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00003759
Chris Lattner1a635d62006-04-14 06:01:58 +00003760 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003761 MachineMemOperand *MMO =
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003762 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +00003763 MachineMemOperand::MOStore, 8, 8);
Dan Gohmanc76909a2009-09-25 20:36:54 +00003764 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
3765 SDValue Store =
3766 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
3767 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00003768 // Load the value as a double.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003769 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003770 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003771
Chris Lattner1a635d62006-04-14 06:01:58 +00003772 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00003773 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
3774 if (Op.getValueType() == MVT::f32)
3775 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003776 return FP;
3777}
3778
Dan Gohmand858e902010-04-17 15:26:15 +00003779SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
3780 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003781 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003782 /*
3783 The rounding mode is in bits 30:31 of FPSR, and has the following
3784 settings:
3785 00 Round to nearest
3786 01 Round to 0
3787 10 Round to +inf
3788 11 Round to -inf
3789
3790 FLT_ROUNDS, on the other hand, expects the following:
3791 -1 Undefined
3792 0 Round to 0
3793 1 Round to nearest
3794 2 Round to +inf
3795 3 Round to -inf
3796
3797 To perform the conversion, we do:
3798 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
3799 */
3800
3801 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00003802 EVT VT = Op.getValueType();
3803 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3804 std::vector<EVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00003805 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003806
3807 // Save FP Control Word to register
Owen Anderson825b72b2009-08-11 20:47:22 +00003808 NodeTys.push_back(MVT::f64); // return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003809 NodeTys.push_back(MVT::Glue); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00003810 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003811
3812 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00003813 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00003814 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003815 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003816 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003817
3818 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00003819 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003820 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003821 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003822 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003823
3824 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00003825 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003826 DAG.getNode(ISD::AND, dl, MVT::i32,
3827 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00003828 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003829 DAG.getNode(ISD::SRL, dl, MVT::i32,
3830 DAG.getNode(ISD::AND, dl, MVT::i32,
3831 DAG.getNode(ISD::XOR, dl, MVT::i32,
3832 CWD, DAG.getConstant(3, MVT::i32)),
3833 DAG.getConstant(3, MVT::i32)),
3834 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003835
Dan Gohman475871a2008-07-27 21:46:04 +00003836 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00003837 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003838
Duncan Sands83ec4b62008-06-06 12:08:01 +00003839 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00003840 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003841}
3842
Dan Gohmand858e902010-04-17 15:26:15 +00003843SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003844 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003845 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003846 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003847 assert(Op.getNumOperands() == 3 &&
3848 VT == Op.getOperand(1).getValueType() &&
3849 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003850
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003851 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003852 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003853 SDValue Lo = Op.getOperand(0);
3854 SDValue Hi = Op.getOperand(1);
3855 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003856 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003857
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003858 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003859 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003860 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
3861 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
3862 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
3863 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003864 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003865 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
3866 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3867 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003868 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003869 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003870}
3871
Dan Gohmand858e902010-04-17 15:26:15 +00003872SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003873 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003874 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003875 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003876 assert(Op.getNumOperands() == 3 &&
3877 VT == Op.getOperand(1).getValueType() &&
3878 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003879
Dan Gohman9ed06db2008-03-07 20:36:53 +00003880 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003881 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003882 SDValue Lo = Op.getOperand(0);
3883 SDValue Hi = Op.getOperand(1);
3884 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003885 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003886
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003887 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003888 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003889 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3890 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3891 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3892 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003893 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003894 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
3895 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3896 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003897 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003898 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003899}
3900
Dan Gohmand858e902010-04-17 15:26:15 +00003901SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003902 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003903 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003904 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003905 assert(Op.getNumOperands() == 3 &&
3906 VT == Op.getOperand(1).getValueType() &&
3907 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003908
Dan Gohman9ed06db2008-03-07 20:36:53 +00003909 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00003910 SDValue Lo = Op.getOperand(0);
3911 SDValue Hi = Op.getOperand(1);
3912 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003913 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003914
Dale Johannesenf5d97892009-02-04 01:48:28 +00003915 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003916 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00003917 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3918 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3919 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3920 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003921 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00003922 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
3923 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
3924 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003925 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00003926 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003927 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003928}
3929
3930//===----------------------------------------------------------------------===//
3931// Vector related lowering.
3932//
3933
Chris Lattner4a998b92006-04-17 06:00:21 +00003934/// BuildSplatI - Build a canonical splati of Val with an element size of
3935/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00003936static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00003937 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00003938 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00003939
Owen Andersone50ed302009-08-10 22:56:29 +00003940 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00003941 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00003942 };
Chris Lattner70fa4932006-12-01 01:45:39 +00003943
Owen Anderson825b72b2009-08-11 20:47:22 +00003944 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003945
Chris Lattner70fa4932006-12-01 01:45:39 +00003946 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
3947 if (Val == -1)
3948 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00003949
Owen Andersone50ed302009-08-10 22:56:29 +00003950 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003951
Chris Lattner4a998b92006-04-17 06:00:21 +00003952 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00003953 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003954 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003955 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00003956 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
3957 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003958 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003959}
3960
Chris Lattnere7c768e2006-04-18 03:24:30 +00003961/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00003962/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003963static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00003964 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003965 EVT DestVT = MVT::Other) {
3966 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003967 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003968 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00003969}
3970
Chris Lattnere7c768e2006-04-18 03:24:30 +00003971/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
3972/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003973static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00003974 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00003975 DebugLoc dl, EVT DestVT = MVT::Other) {
3976 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003977 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003978 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00003979}
3980
3981
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003982/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
3983/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00003984static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00003985 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003986 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003987 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
3988 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00003989
Nate Begeman9008ca62009-04-27 18:41:29 +00003990 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003991 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003992 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00003993 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003994 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003995}
3996
Chris Lattnerf1b47082006-04-14 05:19:18 +00003997// If this is a case we can't handle, return null and let the default
3998// expansion code take care of it. If we CAN select this case, and if it
3999// selects to a single instruction, return Op. Otherwise, if we can codegen
4000// this case more efficiently than a constant pool load, lower it to the
4001// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00004002SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
4003 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004004 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004005 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4006 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00004007
Bob Wilson24e338e2009-03-02 23:24:16 +00004008 // Check if this is a splat of a constant value.
4009 APInt APSplatBits, APSplatUndef;
4010 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004011 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00004012 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00004013 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00004014 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00004015
Bob Wilsonf2950b02009-03-03 19:26:27 +00004016 unsigned SplatBits = APSplatBits.getZExtValue();
4017 unsigned SplatUndef = APSplatUndef.getZExtValue();
4018 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004019
Bob Wilsonf2950b02009-03-03 19:26:27 +00004020 // First, handle single instruction cases.
4021
4022 // All zeros?
4023 if (SplatBits == 0) {
4024 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00004025 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
4026 SDValue Z = DAG.getConstant(0, MVT::i32);
4027 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004028 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004029 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004030 return Op;
4031 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00004032
Bob Wilsonf2950b02009-03-03 19:26:27 +00004033 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
4034 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
4035 (32-SplatBitSize));
4036 if (SextVal >= -16 && SextVal <= 15)
4037 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004038
4039
Bob Wilsonf2950b02009-03-03 19:26:27 +00004040 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00004041
Bob Wilsonf2950b02009-03-03 19:26:27 +00004042 // If this value is in the range [-32,30] and is even, use:
4043 // tmp = VSPLTI[bhw], result = add tmp, tmp
4044 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004045 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004046 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004047 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004048 }
4049
4050 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
4051 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
4052 // for fneg/fabs.
4053 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
4054 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00004055 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004056
4057 // Make the VSLW intrinsic, computing 0x8000_0000.
4058 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
4059 OnesV, DAG, dl);
4060
4061 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004062 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004063 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004064 }
4065
4066 // Check to see if this is a wide variety of vsplti*, binop self cases.
4067 static const signed char SplatCsts[] = {
4068 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
4069 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
4070 };
4071
4072 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
4073 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
4074 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
4075 int i = SplatCsts[idx];
4076
4077 // Figure out what shift amount will be used by altivec if shifted by i in
4078 // this splat size.
4079 unsigned TypeShiftAmt = i & (SplatBitSize-1);
4080
4081 // vsplti + shl self.
4082 if (SextVal == (i << (int)TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004083 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004084 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4085 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
4086 Intrinsic::ppc_altivec_vslw
4087 };
4088 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004089 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004090 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004091
Bob Wilsonf2950b02009-03-03 19:26:27 +00004092 // vsplti + srl self.
4093 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004094 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004095 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4096 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
4097 Intrinsic::ppc_altivec_vsrw
4098 };
4099 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004100 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004101 }
4102
Bob Wilsonf2950b02009-03-03 19:26:27 +00004103 // vsplti + sra self.
4104 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004105 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004106 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4107 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
4108 Intrinsic::ppc_altivec_vsraw
4109 };
4110 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004111 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004112 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004113
Bob Wilsonf2950b02009-03-03 19:26:27 +00004114 // vsplti + rol self.
4115 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
4116 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004117 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004118 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4119 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
4120 Intrinsic::ppc_altivec_vrlw
4121 };
4122 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004123 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004124 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004125
Bob Wilsonf2950b02009-03-03 19:26:27 +00004126 // t = vsplti c, result = vsldoi t, t, 1
Eli Friedmane3837012010-08-02 00:18:19 +00004127 if (SextVal == ((i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004128 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004129 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00004130 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004131 // t = vsplti c, result = vsldoi t, t, 2
Eli Friedmane3837012010-08-02 00:18:19 +00004132 if (SextVal == ((i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004133 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004134 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004135 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004136 // t = vsplti c, result = vsldoi t, t, 3
Eli Friedmane3837012010-08-02 00:18:19 +00004137 if (SextVal == ((i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004138 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004139 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
4140 }
4141 }
4142
4143 // Three instruction sequences.
4144
4145 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
4146 if (SextVal >= 0 && SextVal <= 31) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004147 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
4148 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004149 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004150 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004151 }
4152 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
4153 if (SextVal >= -31 && SextVal <= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004154 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
4155 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004156 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004157 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004158 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004159
Dan Gohman475871a2008-07-27 21:46:04 +00004160 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00004161}
4162
Chris Lattner59138102006-04-17 05:28:54 +00004163/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
4164/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00004165static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00004166 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00004167 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00004168 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00004169 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00004170 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004171
Chris Lattner59138102006-04-17 05:28:54 +00004172 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00004173 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00004174 OP_VMRGHW,
4175 OP_VMRGLW,
4176 OP_VSPLTISW0,
4177 OP_VSPLTISW1,
4178 OP_VSPLTISW2,
4179 OP_VSPLTISW3,
4180 OP_VSLDOI4,
4181 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00004182 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00004183 };
Scott Michelfdc40a02009-02-17 22:15:04 +00004184
Chris Lattner59138102006-04-17 05:28:54 +00004185 if (OpNum == OP_COPY) {
4186 if (LHSID == (1*9+2)*9+3) return LHS;
4187 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
4188 return RHS;
4189 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004190
Dan Gohman475871a2008-07-27 21:46:04 +00004191 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00004192 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
4193 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004194
Nate Begeman9008ca62009-04-27 18:41:29 +00004195 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00004196 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004197 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00004198 case OP_VMRGHW:
4199 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
4200 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
4201 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
4202 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
4203 break;
4204 case OP_VMRGLW:
4205 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
4206 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
4207 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
4208 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
4209 break;
4210 case OP_VSPLTISW0:
4211 for (unsigned i = 0; i != 16; ++i)
4212 ShufIdxs[i] = (i&3)+0;
4213 break;
4214 case OP_VSPLTISW1:
4215 for (unsigned i = 0; i != 16; ++i)
4216 ShufIdxs[i] = (i&3)+4;
4217 break;
4218 case OP_VSPLTISW2:
4219 for (unsigned i = 0; i != 16; ++i)
4220 ShufIdxs[i] = (i&3)+8;
4221 break;
4222 case OP_VSPLTISW3:
4223 for (unsigned i = 0; i != 16; ++i)
4224 ShufIdxs[i] = (i&3)+12;
4225 break;
4226 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00004227 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004228 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00004229 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004230 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00004231 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004232 }
Owen Andersone50ed302009-08-10 22:56:29 +00004233 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004234 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
4235 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004236 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004237 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00004238}
4239
Chris Lattnerf1b47082006-04-14 05:19:18 +00004240/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
4241/// is a shuffle we can handle in a single instruction, return it. Otherwise,
4242/// return the code it can be lowered into. Worst case, it can always be
4243/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00004244SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004245 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004246 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004247 SDValue V1 = Op.getOperand(0);
4248 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004249 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00004250 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004251
Chris Lattnerf1b47082006-04-14 05:19:18 +00004252 // Cases that are handled by instructions that take permute immediates
4253 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
4254 // selected by the instruction selector.
4255 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004256 if (PPC::isSplatShuffleMask(SVOp, 1) ||
4257 PPC::isSplatShuffleMask(SVOp, 2) ||
4258 PPC::isSplatShuffleMask(SVOp, 4) ||
4259 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
4260 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
4261 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
4262 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
4263 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
4264 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
4265 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
4266 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
4267 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00004268 return Op;
4269 }
4270 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004271
Chris Lattnerf1b47082006-04-14 05:19:18 +00004272 // Altivec has a variety of "shuffle immediates" that take two vector inputs
4273 // and produce a fixed permutation. If any of these match, do not lower to
4274 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00004275 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
4276 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
4277 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
4278 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
4279 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
4280 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
4281 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
4282 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
4283 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00004284 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004285
Chris Lattner59138102006-04-17 05:28:54 +00004286 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
4287 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004288 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004289
Chris Lattner59138102006-04-17 05:28:54 +00004290 unsigned PFIndexes[4];
4291 bool isFourElementShuffle = true;
4292 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
4293 unsigned EltNo = 8; // Start out undef.
4294 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00004295 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00004296 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00004297
Nate Begeman9008ca62009-04-27 18:41:29 +00004298 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00004299 if ((ByteSource & 3) != j) {
4300 isFourElementShuffle = false;
4301 break;
4302 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004303
Chris Lattner59138102006-04-17 05:28:54 +00004304 if (EltNo == 8) {
4305 EltNo = ByteSource/4;
4306 } else if (EltNo != ByteSource/4) {
4307 isFourElementShuffle = false;
4308 break;
4309 }
4310 }
4311 PFIndexes[i] = EltNo;
4312 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004313
4314 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00004315 // perfect shuffle vector to determine if it is cost effective to do this as
4316 // discrete instructions, or whether we should use a vperm.
4317 if (isFourElementShuffle) {
4318 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00004319 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00004320 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00004321
Chris Lattner59138102006-04-17 05:28:54 +00004322 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4323 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00004324
Chris Lattner59138102006-04-17 05:28:54 +00004325 // Determining when to avoid vperm is tricky. Many things affect the cost
4326 // of vperm, particularly how many times the perm mask needs to be computed.
4327 // For example, if the perm mask can be hoisted out of a loop or is already
4328 // used (perhaps because there are multiple permutes with the same shuffle
4329 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
4330 // the loop requires an extra register.
4331 //
4332 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00004333 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00004334 // available, if this block is within a loop, we should avoid using vperm
4335 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00004336 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00004337 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004338 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004339
Chris Lattnerf1b47082006-04-14 05:19:18 +00004340 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
4341 // vector that will get spilled to the constant pool.
4342 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004343
Chris Lattnerf1b47082006-04-14 05:19:18 +00004344 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
4345 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00004346 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004347 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004348
Dan Gohman475871a2008-07-27 21:46:04 +00004349 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00004350 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
4351 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00004352
Chris Lattnerf1b47082006-04-14 05:19:18 +00004353 for (unsigned j = 0; j != BytesPerElement; ++j)
4354 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00004355 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00004356 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004357
Owen Anderson825b72b2009-08-11 20:47:22 +00004358 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00004359 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00004360 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004361}
4362
Chris Lattner90564f22006-04-18 17:59:36 +00004363/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
4364/// altivec comparison. If it is, return true and fill in Opc/isDot with
4365/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00004366static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00004367 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004368 unsigned IntrinsicID =
4369 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00004370 CompareOpc = -1;
4371 isDot = false;
4372 switch (IntrinsicID) {
4373 default: return false;
4374 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00004375 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
4376 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
4377 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
4378 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
4379 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
4380 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
4381 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
4382 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
4383 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
4384 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
4385 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
4386 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
4387 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004388
Chris Lattner1a635d62006-04-14 06:01:58 +00004389 // Normal Comparisons.
4390 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
4391 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
4392 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
4393 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
4394 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
4395 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
4396 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
4397 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
4398 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
4399 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
4400 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
4401 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
4402 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
4403 }
Chris Lattner90564f22006-04-18 17:59:36 +00004404 return true;
4405}
4406
4407/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
4408/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00004409SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004410 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00004411 // If this is a lowered altivec predicate compare, CompareOpc is set to the
4412 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00004413 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00004414 int CompareOpc;
4415 bool isDot;
4416 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00004417 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00004418
Chris Lattner90564f22006-04-18 17:59:36 +00004419 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00004420 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004421 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00004422 Op.getOperand(1), Op.getOperand(2),
4423 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004424 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00004425 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004426
Chris Lattner1a635d62006-04-14 06:01:58 +00004427 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00004428 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00004429 Op.getOperand(2), // LHS
4430 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00004431 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00004432 };
Owen Andersone50ed302009-08-10 22:56:29 +00004433 std::vector<EVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00004434 VTs.push_back(Op.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004435 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00004436 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00004437
Chris Lattner1a635d62006-04-14 06:01:58 +00004438 // Now that we have the comparison, emit a copy from the CR to a GPR.
4439 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00004440 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
4441 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00004442 CompNode.getValue(1));
4443
Chris Lattner1a635d62006-04-14 06:01:58 +00004444 // Unpack the result based on how the target uses it.
4445 unsigned BitNo; // Bit # of CR6.
4446 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004447 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00004448 default: // Can't happen, don't crash on invalid number though.
4449 case 0: // Return the value of the EQ bit of CR6.
4450 BitNo = 0; InvertBit = false;
4451 break;
4452 case 1: // Return the inverted value of the EQ bit of CR6.
4453 BitNo = 0; InvertBit = true;
4454 break;
4455 case 2: // Return the value of the LT bit of CR6.
4456 BitNo = 2; InvertBit = false;
4457 break;
4458 case 3: // Return the inverted value of the LT bit of CR6.
4459 BitNo = 2; InvertBit = true;
4460 break;
4461 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004462
Chris Lattner1a635d62006-04-14 06:01:58 +00004463 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00004464 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
4465 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004466 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00004467 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
4468 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00004469
Chris Lattner1a635d62006-04-14 06:01:58 +00004470 // If we are supposed to, toggle the bit.
4471 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00004472 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
4473 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004474 return Flags;
4475}
4476
Scott Michelfdc40a02009-02-17 22:15:04 +00004477SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004478 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004479 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00004480 // Create a stack slot that is 16-byte aligned.
4481 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004482 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00004483 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004484 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004485
Chris Lattner1a635d62006-04-14 06:01:58 +00004486 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004487 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004488 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004489 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004490 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004491 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004492 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004493}
4494
Dan Gohmand858e902010-04-17 15:26:15 +00004495SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004496 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004497 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00004498 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004499
Owen Anderson825b72b2009-08-11 20:47:22 +00004500 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
4501 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00004502
Dan Gohman475871a2008-07-27 21:46:04 +00004503 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00004504 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004505
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004506 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004507 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
4508 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
4509 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00004510
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004511 // Low parts multiplied together, generating 32-bit results (we ignore the
4512 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00004513 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00004514 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004515
Dan Gohman475871a2008-07-27 21:46:04 +00004516 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00004517 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004518 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00004519 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00004520 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004521 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
4522 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004523 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004524
Owen Anderson825b72b2009-08-11 20:47:22 +00004525 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004526
Chris Lattnercea2aa72006-04-18 04:28:57 +00004527 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00004528 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004529 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004530 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004531
Chris Lattner19a81522006-04-18 03:57:35 +00004532 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004533 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004534 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004535 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004536
Chris Lattner19a81522006-04-18 03:57:35 +00004537 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004538 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004539 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004540 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004541
Chris Lattner19a81522006-04-18 03:57:35 +00004542 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00004543 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00004544 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004545 Ops[i*2 ] = 2*i+1;
4546 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00004547 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004548 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004549 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004550 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004551 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00004552}
4553
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004554/// LowerOperation - Provide custom lowering hooks for some operations.
4555///
Dan Gohmand858e902010-04-17 15:26:15 +00004556SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004557 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004558 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00004559 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00004560 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004561 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Chris Lattner1e61e692010-11-15 02:46:57 +00004562 case ISD::GlobalTLSAddress: llvm_unreachable("TLS not implemented for PPC");
Nate Begeman37efe672006-04-22 18:53:45 +00004563 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004564 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00004565 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
4566 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004567 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00004568 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00004569
4570 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00004571 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00004572
Jim Laskeyefc7e522006-12-04 22:04:42 +00004573 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00004574 case ISD::DYNAMIC_STACKALLOC:
4575 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00004576
Chris Lattner1a635d62006-04-14 06:01:58 +00004577 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004578 case ISD::FP_TO_UINT:
4579 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00004580 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00004581 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00004582 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004583
Chris Lattner1a635d62006-04-14 06:01:58 +00004584 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004585 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
4586 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
4587 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004588
Chris Lattner1a635d62006-04-14 06:01:58 +00004589 // Vector-related lowering.
4590 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4591 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4592 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
4593 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004594 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004595
Chris Lattner3fc027d2007-12-08 06:59:59 +00004596 // Frame & Return address.
4597 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004598 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00004599 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004600}
4601
Duncan Sands1607f052008-12-01 11:39:25 +00004602void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
4603 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00004604 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00004605 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00004606 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00004607 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00004608 default:
Craig Topperbc219812012-02-07 02:50:20 +00004609 llvm_unreachable("Do not know how to custom type legalize this operation!");
Roman Divackybdb226e2011-06-28 15:30:42 +00004610 case ISD::VAARG: {
4611 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
4612 || TM.getSubtarget<PPCSubtarget>().isPPC64())
4613 return;
4614
4615 EVT VT = N->getValueType(0);
4616
4617 if (VT == MVT::i64) {
4618 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
4619
4620 Results.push_back(NewNode);
4621 Results.push_back(NewNode.getValue(1));
4622 }
4623 return;
4624 }
Duncan Sands1607f052008-12-01 11:39:25 +00004625 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00004626 assert(N->getValueType(0) == MVT::ppcf128);
4627 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00004628 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004629 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004630 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00004631 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004632 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004633 DAG.getIntPtrConstant(1));
4634
4635 // This sequence changes FPSCR to do round-to-zero, adds the two halves
4636 // of the long double, and puts FPSCR back the way it was. We do not
4637 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00004638 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00004639 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
4640
Owen Anderson825b72b2009-08-11 20:47:22 +00004641 NodeTys.push_back(MVT::f64); // Return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004642 NodeTys.push_back(MVT::Glue); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00004643 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00004644 MFFSreg = Result.getValue(0);
4645 InFlag = Result.getValue(1);
4646
4647 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004648 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004649 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004650 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004651 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004652 InFlag = Result.getValue(0);
4653
4654 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004655 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004656 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004657 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004658 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004659 InFlag = Result.getValue(0);
4660
4661 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004662 NodeTys.push_back(MVT::f64); // result of add
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004663 NodeTys.push_back(MVT::Glue); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00004664 Ops[0] = Lo;
4665 Ops[1] = Hi;
4666 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004667 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00004668 FPreg = Result.getValue(0);
4669 InFlag = Result.getValue(1);
4670
4671 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004672 NodeTys.push_back(MVT::f64);
4673 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004674 Ops[1] = MFFSreg;
4675 Ops[2] = FPreg;
4676 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004677 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00004678 FPreg = Result.getValue(0);
4679
4680 // We know the low half is about to be thrown away, so just use something
4681 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00004682 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00004683 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00004684 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00004685 }
Duncan Sands1607f052008-12-01 11:39:25 +00004686 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004687 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00004688 return;
Chris Lattner1f873002007-11-28 18:44:47 +00004689 }
4690}
4691
4692
Chris Lattner1a635d62006-04-14 06:01:58 +00004693//===----------------------------------------------------------------------===//
4694// Other Lowering Code
4695//===----------------------------------------------------------------------===//
4696
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004697MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004698PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004699 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004700 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004701 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4702
4703 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4704 MachineFunction *F = BB->getParent();
4705 MachineFunction::iterator It = BB;
4706 ++It;
4707
4708 unsigned dest = MI->getOperand(0).getReg();
4709 unsigned ptrA = MI->getOperand(1).getReg();
4710 unsigned ptrB = MI->getOperand(2).getReg();
4711 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004712 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004713
4714 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4715 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4716 F->insert(It, loopMBB);
4717 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004718 exitMBB->splice(exitMBB->begin(), BB,
4719 llvm::next(MachineBasicBlock::iterator(MI)),
4720 BB->end());
4721 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004722
4723 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00004724 unsigned TmpReg = (!BinOpcode) ? incr :
4725 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00004726 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4727 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004728
4729 // thisMBB:
4730 // ...
4731 // fallthrough --> loopMBB
4732 BB->addSuccessor(loopMBB);
4733
4734 // loopMBB:
4735 // l[wd]arx dest, ptr
4736 // add r0, dest, incr
4737 // st[wd]cx. r0, ptr
4738 // bne- loopMBB
4739 // fallthrough --> exitMBB
4740 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004741 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004742 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004743 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004744 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
4745 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004746 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004747 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004748 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004749 BB->addSuccessor(loopMBB);
4750 BB->addSuccessor(exitMBB);
4751
4752 // exitMBB:
4753 // ...
4754 BB = exitMBB;
4755 return BB;
4756}
4757
4758MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00004759PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00004760 MachineBasicBlock *BB,
4761 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004762 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004763 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00004764 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4765 // In 64 bit mode we have to use 64 bits for addresses, even though the
4766 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
4767 // registers without caring whether they're 32 or 64, but here we're
4768 // doing actual arithmetic on the addresses.
4769 bool is64bit = PPCSubTarget.isPPC64();
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004770 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesen97efa362008-08-28 17:53:09 +00004771
4772 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4773 MachineFunction *F = BB->getParent();
4774 MachineFunction::iterator It = BB;
4775 ++It;
4776
4777 unsigned dest = MI->getOperand(0).getReg();
4778 unsigned ptrA = MI->getOperand(1).getReg();
4779 unsigned ptrB = MI->getOperand(2).getReg();
4780 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004781 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00004782
4783 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4784 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4785 F->insert(It, loopMBB);
4786 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004787 exitMBB->splice(exitMBB->begin(), BB,
4788 llvm::next(MachineBasicBlock::iterator(MI)),
4789 BB->end());
4790 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004791
4792 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004793 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004794 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4795 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00004796 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4797 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4798 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4799 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
4800 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4801 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4802 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4803 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4804 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
4805 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004806 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004807 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00004808 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004809
4810 // thisMBB:
4811 // ...
4812 // fallthrough --> loopMBB
4813 BB->addSuccessor(loopMBB);
4814
4815 // The 4-byte load must be aligned, while a char or short may be
4816 // anywhere in the word. Hence all this nasty bookkeeping code.
4817 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4818 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004819 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00004820 // rlwinm ptr, ptr1, 0, 0, 29
4821 // slw incr2, incr, shift
4822 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4823 // slw mask, mask2, shift
4824 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004825 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00004826 // add tmp, tmpDest, incr2
4827 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00004828 // and tmp3, tmp, mask
4829 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004830 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00004831 // bne- loopMBB
4832 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00004833 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004834 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00004835 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004836 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004837 .addReg(ptrA).addReg(ptrB);
4838 } else {
4839 Ptr1Reg = ptrB;
4840 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004841 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004842 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004843 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004844 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4845 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004846 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004847 .addReg(Ptr1Reg).addImm(0).addImm(61);
4848 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004849 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004850 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004851 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004852 .addReg(incr).addReg(ShiftReg);
4853 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004854 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00004855 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004856 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4857 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00004858 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004859 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004860 .addReg(Mask2Reg).addReg(ShiftReg);
4861
4862 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004863 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004864 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004865 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004866 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004867 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004868 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004869 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004870 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004871 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004872 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004873 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Roman Divacky951cd022011-06-17 15:21:10 +00004874 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004875 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004876 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004877 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004878 BB->addSuccessor(loopMBB);
4879 BB->addSuccessor(exitMBB);
4880
4881 // exitMBB:
4882 // ...
4883 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00004884 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
4885 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004886 return BB;
4887}
4888
4889MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004890PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00004891 MachineBasicBlock *BB) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00004892 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00004893
4894 // To "insert" these instructions we actually have to insert their
4895 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004896 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004897 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004898 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00004899
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004900 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00004901
4902 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4903 MI->getOpcode() == PPC::SELECT_CC_I8 ||
4904 MI->getOpcode() == PPC::SELECT_CC_F4 ||
4905 MI->getOpcode() == PPC::SELECT_CC_F8 ||
4906 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
4907
4908 // The incoming instruction knows the destination vreg to set, the
4909 // condition code register to branch on, the true/false values to
4910 // select between, and a branch opcode to use.
4911
4912 // thisMBB:
4913 // ...
4914 // TrueVal = ...
4915 // cmpTY ccX, r1, r2
4916 // bCC copy1MBB
4917 // fallthrough --> copy0MBB
4918 MachineBasicBlock *thisMBB = BB;
4919 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4920 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
4921 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004922 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00004923 F->insert(It, copy0MBB);
4924 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004925
4926 // Transfer the remainder of BB and its successor edges to sinkMBB.
4927 sinkMBB->splice(sinkMBB->begin(), BB,
4928 llvm::next(MachineBasicBlock::iterator(MI)),
4929 BB->end());
4930 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
4931
Evan Cheng53301922008-07-12 02:23:19 +00004932 // Next, add the true and fallthrough blocks as its successors.
4933 BB->addSuccessor(copy0MBB);
4934 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004935
Dan Gohman14152b42010-07-06 20:24:04 +00004936 BuildMI(BB, dl, TII->get(PPC::BCC))
4937 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
4938
Evan Cheng53301922008-07-12 02:23:19 +00004939 // copy0MBB:
4940 // %FalseValue = ...
4941 // # fallthrough to sinkMBB
4942 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00004943
Evan Cheng53301922008-07-12 02:23:19 +00004944 // Update machine-CFG edges
4945 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004946
Evan Cheng53301922008-07-12 02:23:19 +00004947 // sinkMBB:
4948 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4949 // ...
4950 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00004951 BuildMI(*BB, BB->begin(), dl,
4952 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00004953 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
4954 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4955 }
Dale Johannesen97efa362008-08-28 17:53:09 +00004956 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
4957 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
4958 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
4959 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004960 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
4961 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
4962 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
4963 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004964
4965 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
4966 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
4967 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
4968 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004969 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
4970 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
4971 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
4972 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004973
4974 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
4975 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
4976 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
4977 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004978 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
4979 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
4980 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
4981 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004982
4983 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
4984 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
4985 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
4986 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004987 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
4988 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
4989 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
4990 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004991
4992 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00004993 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004994 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00004995 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004996 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00004997 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004998 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00004999 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005000
5001 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
5002 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
5003 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
5004 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005005 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
5006 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
5007 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
5008 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005009
Dale Johannesen0e55f062008-08-29 18:29:46 +00005010 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
5011 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
5012 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
5013 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
5014 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
5015 BB = EmitAtomicBinary(MI, BB, false, 0);
5016 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
5017 BB = EmitAtomicBinary(MI, BB, true, 0);
5018
Evan Cheng53301922008-07-12 02:23:19 +00005019 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
5020 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
5021 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
5022
5023 unsigned dest = MI->getOperand(0).getReg();
5024 unsigned ptrA = MI->getOperand(1).getReg();
5025 unsigned ptrB = MI->getOperand(2).getReg();
5026 unsigned oldval = MI->getOperand(3).getReg();
5027 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005028 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00005029
Dale Johannesen65e39732008-08-25 18:53:26 +00005030 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5031 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5032 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00005033 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005034 F->insert(It, loop1MBB);
5035 F->insert(It, loop2MBB);
5036 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00005037 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005038 exitMBB->splice(exitMBB->begin(), BB,
5039 llvm::next(MachineBasicBlock::iterator(MI)),
5040 BB->end());
5041 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00005042
5043 // thisMBB:
5044 // ...
5045 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005046 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005047
Dale Johannesen65e39732008-08-25 18:53:26 +00005048 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005049 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00005050 // cmp[wd] dest, oldval
5051 // bne- midMBB
5052 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005053 // st[wd]cx. newval, ptr
5054 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005055 // b exitBB
5056 // midMBB:
5057 // st[wd]cx. dest, ptr
5058 // exitBB:
5059 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005060 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00005061 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005062 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00005063 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005064 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005065 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5066 BB->addSuccessor(loop2MBB);
5067 BB->addSuccessor(midMBB);
5068
5069 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005070 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00005071 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005072 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005073 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005074 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005075 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005076 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005077
Dale Johannesen65e39732008-08-25 18:53:26 +00005078 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005079 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00005080 .addReg(dest).addReg(ptrA).addReg(ptrB);
5081 BB->addSuccessor(exitMBB);
5082
Evan Cheng53301922008-07-12 02:23:19 +00005083 // exitMBB:
5084 // ...
5085 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005086 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
5087 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
5088 // We must use 64-bit registers for addresses when targeting 64-bit,
5089 // since we're actually doing arithmetic on them. Other registers
5090 // can be 32-bit.
5091 bool is64bit = PPCSubTarget.isPPC64();
5092 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
5093
5094 unsigned dest = MI->getOperand(0).getReg();
5095 unsigned ptrA = MI->getOperand(1).getReg();
5096 unsigned ptrB = MI->getOperand(2).getReg();
5097 unsigned oldval = MI->getOperand(3).getReg();
5098 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005099 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005100
5101 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5102 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5103 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
5104 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5105 F->insert(It, loop1MBB);
5106 F->insert(It, loop2MBB);
5107 F->insert(It, midMBB);
5108 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005109 exitMBB->splice(exitMBB->begin(), BB,
5110 llvm::next(MachineBasicBlock::iterator(MI)),
5111 BB->end());
5112 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005113
5114 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005115 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005116 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5117 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005118 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5119 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5120 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5121 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
5122 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
5123 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
5124 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
5125 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5126 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5127 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5128 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5129 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
5130 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
5131 unsigned Ptr1Reg;
5132 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005133 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005134 // thisMBB:
5135 // ...
5136 // fallthrough --> loopMBB
5137 BB->addSuccessor(loop1MBB);
5138
5139 // The 4-byte load must be aligned, while a char or short may be
5140 // anywhere in the word. Hence all this nasty bookkeeping code.
5141 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5142 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005143 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005144 // rlwinm ptr, ptr1, 0, 0, 29
5145 // slw newval2, newval, shift
5146 // slw oldval2, oldval,shift
5147 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5148 // slw mask, mask2, shift
5149 // and newval3, newval2, mask
5150 // and oldval3, oldval2, mask
5151 // loop1MBB:
5152 // lwarx tmpDest, ptr
5153 // and tmp, tmpDest, mask
5154 // cmpw tmp, oldval3
5155 // bne- midMBB
5156 // loop2MBB:
5157 // andc tmp2, tmpDest, mask
5158 // or tmp4, tmp2, newval3
5159 // stwcx. tmp4, ptr
5160 // bne- loop1MBB
5161 // b exitBB
5162 // midMBB:
5163 // stwcx. tmpDest, ptr
5164 // exitBB:
5165 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005166 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005167 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005168 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005169 .addReg(ptrA).addReg(ptrB);
5170 } else {
5171 Ptr1Reg = ptrB;
5172 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005173 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005174 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005175 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005176 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5177 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005178 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005179 .addReg(Ptr1Reg).addImm(0).addImm(61);
5180 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005181 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005182 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005183 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005184 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005185 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005186 .addReg(oldval).addReg(ShiftReg);
5187 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005188 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005189 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005190 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5191 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
5192 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005193 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005194 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005195 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005196 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005197 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005198 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005199 .addReg(OldVal2Reg).addReg(MaskReg);
5200
5201 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005202 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005203 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005204 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
5205 .addReg(TmpDestReg).addReg(MaskReg);
5206 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005207 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005208 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005209 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5210 BB->addSuccessor(loop2MBB);
5211 BB->addSuccessor(midMBB);
5212
5213 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005214 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
5215 .addReg(TmpDestReg).addReg(MaskReg);
5216 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
5217 .addReg(Tmp2Reg).addReg(NewVal3Reg);
5218 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005219 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005220 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005221 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005222 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005223 BB->addSuccessor(loop1MBB);
5224 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005225
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005226 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005227 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005228 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005229 BB->addSuccessor(exitMBB);
5230
5231 // exitMBB:
5232 // ...
5233 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005234 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
5235 .addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005236 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005237 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00005238 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005239
Dan Gohman14152b42010-07-06 20:24:04 +00005240 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005241 return BB;
5242}
5243
Chris Lattner1a635d62006-04-14 06:01:58 +00005244//===----------------------------------------------------------------------===//
5245// Target Optimization Hooks
5246//===----------------------------------------------------------------------===//
5247
Duncan Sands25cf2272008-11-24 14:53:14 +00005248SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
5249 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00005250 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005251 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00005252 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005253 switch (N->getOpcode()) {
5254 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005255 case PPCISD::SHL:
5256 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005257 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005258 return N->getOperand(0);
5259 }
5260 break;
5261 case PPCISD::SRL:
5262 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005263 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005264 return N->getOperand(0);
5265 }
5266 break;
5267 case PPCISD::SRA:
5268 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005269 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005270 C->isAllOnesValue()) // -1 >>s V -> -1.
5271 return N->getOperand(0);
5272 }
5273 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005274
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005275 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00005276 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005277 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
5278 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
5279 // We allow the src/dst to be either f32/f64, but the intermediate
5280 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00005281 if (N->getOperand(0).getValueType() == MVT::i64 &&
5282 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005283 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005284 if (Val.getValueType() == MVT::f32) {
5285 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005286 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005287 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005288
Owen Anderson825b72b2009-08-11 20:47:22 +00005289 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005290 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005291 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005292 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005293 if (N->getValueType(0) == MVT::f32) {
5294 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00005295 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00005296 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005297 }
5298 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00005299 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005300 // If the intermediate type is i32, we can avoid the load/store here
5301 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005302 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005303 }
5304 }
5305 break;
Chris Lattner51269842006-03-01 05:50:56 +00005306 case ISD::STORE:
5307 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
5308 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00005309 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00005310 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005311 N->getOperand(1).getValueType() == MVT::i32 &&
5312 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005313 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005314 if (Val.getValueType() == MVT::f32) {
5315 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005316 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005317 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005318 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005319 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005320
Owen Anderson825b72b2009-08-11 20:47:22 +00005321 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00005322 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00005323 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005324 return Val;
5325 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005326
Chris Lattnerd9989382006-07-10 20:56:58 +00005327 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00005328 if (cast<StoreSDNode>(N)->isUnindexed() &&
5329 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00005330 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005331 (N->getOperand(1).getValueType() == MVT::i32 ||
5332 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005333 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005334 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00005335 if (BSwapOp.getValueType() == MVT::i16)
5336 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00005337
Dan Gohmanc76909a2009-09-25 20:36:54 +00005338 SDValue Ops[] = {
5339 N->getOperand(0), BSwapOp, N->getOperand(2),
5340 DAG.getValueType(N->getOperand(1).getValueType())
5341 };
5342 return
5343 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
5344 Ops, array_lengthof(Ops),
5345 cast<StoreSDNode>(N)->getMemoryVT(),
5346 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005347 }
5348 break;
5349 case ISD::BSWAP:
5350 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00005351 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00005352 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005353 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005354 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00005355 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00005356 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00005357 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00005358 LD->getChain(), // Chain
5359 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00005360 DAG.getValueType(N->getValueType(0)) // VT
5361 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00005362 SDValue BSLoad =
5363 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
5364 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
5365 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005366
Scott Michelfdc40a02009-02-17 22:15:04 +00005367 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00005368 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00005369 if (N->getValueType(0) == MVT::i16)
5370 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00005371
Chris Lattnerd9989382006-07-10 20:56:58 +00005372 // First, combine the bswap away. This makes the value produced by the
5373 // load dead.
5374 DCI.CombineTo(N, ResVal);
5375
5376 // Next, combine the load away, we give it a bogus result value but a real
5377 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00005378 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00005379
Chris Lattnerd9989382006-07-10 20:56:58 +00005380 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00005381 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005382 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005383
Chris Lattner51269842006-03-01 05:50:56 +00005384 break;
Chris Lattner4468c222006-03-31 06:02:07 +00005385 case PPCISD::VCMP: {
5386 // If a VCMPo node already exists with exactly the same operands as this
5387 // node, use its result instead of this node (VCMPo computes both a CR6 and
5388 // a normal output).
5389 //
5390 if (!N->getOperand(0).hasOneUse() &&
5391 !N->getOperand(1).hasOneUse() &&
5392 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005393
Chris Lattner4468c222006-03-31 06:02:07 +00005394 // Scan all of the users of the LHS, looking for VCMPo's that match.
5395 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005396
Gabor Greifba36cb52008-08-28 21:40:38 +00005397 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00005398 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
5399 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00005400 if (UI->getOpcode() == PPCISD::VCMPo &&
5401 UI->getOperand(1) == N->getOperand(1) &&
5402 UI->getOperand(2) == N->getOperand(2) &&
5403 UI->getOperand(0) == N->getOperand(0)) {
5404 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00005405 break;
5406 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005407
Chris Lattner00901202006-04-18 18:28:22 +00005408 // If there is no VCMPo node, or if the flag value has a single use, don't
5409 // transform this.
5410 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
5411 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005412
5413 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00005414 // chain, this transformation is more complex. Note that multiple things
5415 // could use the value result, which we should ignore.
5416 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005417 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00005418 FlagUser == 0; ++UI) {
5419 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00005420 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00005421 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005422 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00005423 FlagUser = User;
5424 break;
5425 }
5426 }
5427 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005428
Chris Lattner00901202006-04-18 18:28:22 +00005429 // If the user is a MFCR instruction, we know this is safe. Otherwise we
5430 // give up for right now.
5431 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00005432 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00005433 }
5434 break;
5435 }
Chris Lattner90564f22006-04-18 17:59:36 +00005436 case ISD::BR_CC: {
5437 // If this is a branch on an altivec predicate comparison, lower this so
5438 // that we don't have to do a MFCR: instead, branch directly on CR6. This
5439 // lowering is done pre-legalize, because the legalizer lowers the predicate
5440 // compare down to code that is difficult to reassemble.
5441 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00005442 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00005443 int CompareOpc;
5444 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00005445
Chris Lattner90564f22006-04-18 17:59:36 +00005446 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
5447 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
5448 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
5449 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005450
Chris Lattner90564f22006-04-18 17:59:36 +00005451 // If this is a comparison against something other than 0/1, then we know
5452 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005453 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005454 if (Val != 0 && Val != 1) {
5455 if (CC == ISD::SETEQ) // Cond never true, remove branch.
5456 return N->getOperand(0);
5457 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00005458 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00005459 N->getOperand(0), N->getOperand(4));
5460 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005461
Chris Lattner90564f22006-04-18 17:59:36 +00005462 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005463
Chris Lattner90564f22006-04-18 17:59:36 +00005464 // Create the PPCISD altivec 'dot' comparison node.
Owen Andersone50ed302009-08-10 22:56:29 +00005465 std::vector<EVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00005466 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005467 LHS.getOperand(2), // LHS of compare
5468 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00005469 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005470 };
Chris Lattner90564f22006-04-18 17:59:36 +00005471 VTs.push_back(LHS.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005472 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00005473 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005474
Chris Lattner90564f22006-04-18 17:59:36 +00005475 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005476 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005477 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00005478 default: // Can't happen, don't crash on invalid number though.
5479 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005480 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00005481 break;
5482 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005483 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00005484 break;
5485 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005486 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00005487 break;
5488 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005489 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00005490 break;
5491 }
5492
Owen Anderson825b72b2009-08-11 20:47:22 +00005493 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
5494 DAG.getConstant(CompOpc, MVT::i32),
5495 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00005496 N->getOperand(4), CompNode.getValue(1));
5497 }
5498 break;
5499 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005500 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005501
Dan Gohman475871a2008-07-27 21:46:04 +00005502 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005503}
5504
Chris Lattner1a635d62006-04-14 06:01:58 +00005505//===----------------------------------------------------------------------===//
5506// Inline Assembly Support
5507//===----------------------------------------------------------------------===//
5508
Dan Gohman475871a2008-07-27 21:46:04 +00005509void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Scott Michelfdc40a02009-02-17 22:15:04 +00005510 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005511 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005512 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005513 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00005514 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005515 switch (Op.getOpcode()) {
5516 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00005517 case PPCISD::LBRX: {
5518 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00005519 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00005520 KnownZero = 0xFFFF0000;
5521 break;
5522 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005523 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005524 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005525 default: break;
5526 case Intrinsic::ppc_altivec_vcmpbfp_p:
5527 case Intrinsic::ppc_altivec_vcmpeqfp_p:
5528 case Intrinsic::ppc_altivec_vcmpequb_p:
5529 case Intrinsic::ppc_altivec_vcmpequh_p:
5530 case Intrinsic::ppc_altivec_vcmpequw_p:
5531 case Intrinsic::ppc_altivec_vcmpgefp_p:
5532 case Intrinsic::ppc_altivec_vcmpgtfp_p:
5533 case Intrinsic::ppc_altivec_vcmpgtsb_p:
5534 case Intrinsic::ppc_altivec_vcmpgtsh_p:
5535 case Intrinsic::ppc_altivec_vcmpgtsw_p:
5536 case Intrinsic::ppc_altivec_vcmpgtub_p:
5537 case Intrinsic::ppc_altivec_vcmpgtuh_p:
5538 case Intrinsic::ppc_altivec_vcmpgtuw_p:
5539 KnownZero = ~1U; // All bits but the low one are known to be zero.
5540 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005541 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005542 }
5543 }
5544}
5545
5546
Chris Lattner4234f572007-03-25 02:14:49 +00005547/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005548/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00005549PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005550PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
5551 if (Constraint.size() == 1) {
5552 switch (Constraint[0]) {
5553 default: break;
5554 case 'b':
5555 case 'r':
5556 case 'f':
5557 case 'v':
5558 case 'y':
5559 return C_RegisterClass;
5560 }
5561 }
5562 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005563}
5564
John Thompson44ab89e2010-10-29 17:29:13 +00005565/// Examine constraint type and operand type and determine a weight value.
5566/// This object must already have been set up with the operand type
5567/// and the current alternative constraint selected.
5568TargetLowering::ConstraintWeight
5569PPCTargetLowering::getSingleConstraintMatchWeight(
5570 AsmOperandInfo &info, const char *constraint) const {
5571 ConstraintWeight weight = CW_Invalid;
5572 Value *CallOperandVal = info.CallOperandVal;
5573 // If we don't have a value, we can't do a match,
5574 // but allow it at the lowest weight.
5575 if (CallOperandVal == NULL)
5576 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005577 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00005578 // Look at the constraint type.
5579 switch (*constraint) {
5580 default:
5581 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
5582 break;
5583 case 'b':
5584 if (type->isIntegerTy())
5585 weight = CW_Register;
5586 break;
5587 case 'f':
5588 if (type->isFloatTy())
5589 weight = CW_Register;
5590 break;
5591 case 'd':
5592 if (type->isDoubleTy())
5593 weight = CW_Register;
5594 break;
5595 case 'v':
5596 if (type->isVectorTy())
5597 weight = CW_Register;
5598 break;
5599 case 'y':
5600 weight = CW_Register;
5601 break;
5602 }
5603 return weight;
5604}
5605
Scott Michelfdc40a02009-02-17 22:15:04 +00005606std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00005607PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005608 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00005609 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00005610 // GCC RS6000 Constraint Letters
5611 switch (Constraint[0]) {
5612 case 'b': // R1-R31
5613 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00005614 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Craig Topperc9099502012-04-20 06:31:50 +00005615 return std::make_pair(0U, &PPC::G8RCRegClass);
5616 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00005617 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00005618 if (VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +00005619 return std::make_pair(0U, &PPC::F4RCRegClass);
5620 if (VT == MVT::f64)
5621 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00005622 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005623 case 'v':
Craig Topperc9099502012-04-20 06:31:50 +00005624 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00005625 case 'y': // crrc
Craig Topperc9099502012-04-20 06:31:50 +00005626 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005627 }
5628 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005629
Chris Lattner331d1bc2006-11-02 01:44:04 +00005630 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005631}
Chris Lattner763317d2006-02-07 00:47:13 +00005632
Chris Lattner331d1bc2006-11-02 01:44:04 +00005633
Chris Lattner48884cd2007-08-25 00:47:38 +00005634/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00005635/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00005636void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00005637 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00005638 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00005639 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00005640 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00005641
Eric Christopher100c8332011-06-02 23:16:42 +00005642 // Only support length 1 constraints.
5643 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00005644
Eric Christopher100c8332011-06-02 23:16:42 +00005645 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00005646 switch (Letter) {
5647 default: break;
5648 case 'I':
5649 case 'J':
5650 case 'K':
5651 case 'L':
5652 case 'M':
5653 case 'N':
5654 case 'O':
5655 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00005656 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00005657 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005658 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00005659 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005660 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00005661 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005662 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005663 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005664 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005665 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
5666 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005667 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005668 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005669 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005670 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005671 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005672 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005673 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005674 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005675 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00005676 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005677 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005678 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005679 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00005680 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005681 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005682 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005683 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005684 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005685 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005686 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005687 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005688 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005689 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005690 }
5691 break;
5692 }
5693 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005694
Gabor Greifba36cb52008-08-28 21:40:38 +00005695 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00005696 Ops.push_back(Result);
5697 return;
5698 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005699
Chris Lattner763317d2006-02-07 00:47:13 +00005700 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00005701 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00005702}
Evan Chengc4c62572006-03-13 23:20:37 +00005703
Chris Lattnerc9addb72007-03-30 23:15:24 +00005704// isLegalAddressingMode - Return true if the addressing mode represented
5705// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00005706bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005707 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00005708 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00005709
Chris Lattnerc9addb72007-03-30 23:15:24 +00005710 // PPC allows a sign-extended 16-bit immediate field.
5711 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
5712 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005713
Chris Lattnerc9addb72007-03-30 23:15:24 +00005714 // No global is ever allowed as a base.
5715 if (AM.BaseGV)
5716 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005717
5718 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00005719 switch (AM.Scale) {
5720 case 0: // "r+i" or just "i", depending on HasBaseReg.
5721 break;
5722 case 1:
5723 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
5724 return false;
5725 // Otherwise we have r+r or r+i.
5726 break;
5727 case 2:
5728 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
5729 return false;
5730 // Allow 2*r as r+r.
5731 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00005732 default:
5733 // No other scales are supported.
5734 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00005735 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005736
Chris Lattnerc9addb72007-03-30 23:15:24 +00005737 return true;
5738}
5739
Evan Chengc4c62572006-03-13 23:20:37 +00005740/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00005741/// as the offset of the target addressing mode for load / store of the
5742/// given type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005743bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00005744 // PPC allows a sign-extended 16-bit immediate field.
5745 return (V > -(1 << 16) && V < (1 << 16)-1);
5746}
Reid Spencer3a9ec242006-08-28 01:02:49 +00005747
Craig Topperc89c7442012-03-27 07:21:54 +00005748bool PPCTargetLowering::isLegalAddressImmediate(GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00005749 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00005750}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005751
Dan Gohmand858e902010-04-17 15:26:15 +00005752SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
5753 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00005754 MachineFunction &MF = DAG.getMachineFunction();
5755 MachineFrameInfo *MFI = MF.getFrameInfo();
5756 MFI->setReturnAddressIsTaken(true);
5757
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005758 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005759 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00005760
Dale Johannesen08673d22010-05-03 22:59:34 +00005761 // Make sure the function does not optimize away the store of the RA to
5762 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00005763 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00005764 FuncInfo->setLRStoreRequired();
5765 bool isPPC64 = PPCSubTarget.isPPC64();
5766 bool isDarwinABI = PPCSubTarget.isDarwinABI();
5767
5768 if (Depth > 0) {
5769 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
5770 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005771
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00005772 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00005773 isPPC64? MVT::i64 : MVT::i32);
5774 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
5775 DAG.getNode(ISD::ADD, dl, getPointerTy(),
5776 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005777 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005778 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00005779
Chris Lattner3fc027d2007-12-08 06:59:59 +00005780 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00005781 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00005782 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005783 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00005784}
5785
Dan Gohmand858e902010-04-17 15:26:15 +00005786SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
5787 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00005788 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005789 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005790
Owen Andersone50ed302009-08-10 22:56:29 +00005791 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00005792 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00005793
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005794 MachineFunction &MF = DAG.getMachineFunction();
5795 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00005796 MFI->setFrameAddressIsTaken(true);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00005797 bool is31 = (getTargetMachine().Options.DisableFramePointerElim(MF) ||
5798 MFI->hasVarSizedObjects()) &&
Dale Johannesen08673d22010-05-03 22:59:34 +00005799 MFI->getStackSize() &&
5800 !MF.getFunction()->hasFnAttr(Attribute::Naked);
5801 unsigned FrameReg = isPPC64 ? (is31 ? PPC::X31 : PPC::X1) :
5802 (is31 ? PPC::R31 : PPC::R1);
5803 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
5804 PtrVT);
5805 while (Depth--)
5806 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005807 FrameAddr, MachinePointerInfo(), false, false,
5808 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005809 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005810}
Dan Gohman54aeea32008-10-21 03:41:46 +00005811
5812bool
5813PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5814 // The PowerPC target isn't yet aware of offsets.
5815 return false;
5816}
Tilmann Schellerffd02002009-07-03 06:45:56 +00005817
Evan Cheng42642d02010-04-01 20:10:42 +00005818/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00005819/// and store operations as a result of memset, memcpy, and memmove
5820/// lowering. If DstAlign is zero that means it's safe to destination
5821/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
5822/// means there isn't a need to check it against alignment requirement,
5823/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00005824/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengf28f8bc2010-04-02 19:36:14 +00005825/// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengc3b0c342010-04-08 07:37:57 +00005826/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
5827/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00005828/// It returns EVT::Other if the type should be determined using generic
5829/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00005830EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
5831 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00005832 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00005833 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00005834 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00005835 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005836 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005837 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00005838 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005839 }
5840}
Hal Finkel3f31d492012-04-01 19:23:08 +00005841
5842Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
5843 unsigned Directive = PPCSubTarget.getDarwinDirective();
5844 if (Directive == PPC::DIR_440 || Directive == PPC::DIR_A2)
5845 return Sched::ILP;
5846
5847 return TargetLowering::getSchedulingPreference(N);
5848}
5849