blob: 274e14db9c0727b6e7e8e678b6edaba323d9e68d [file] [log] [blame]
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00001//===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Evan Cheng94b95502011-07-26 00:24:13 +000010#include "MCTargetDesc/ARMBaseInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000011#include "MCTargetDesc/ARMAddressingModes.h"
12#include "MCTargetDesc/ARMMCExpr.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000013#include "llvm/MC/MCParser/MCAsmLexer.h"
14#include "llvm/MC/MCParser/MCAsmParser.h"
15#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Rafael Espindola64695402011-05-16 16:17:21 +000016#include "llvm/MC/MCAsmInfo.h"
Jim Grosbach642fc9c2010-11-05 22:33:53 +000017#include "llvm/MC/MCContext.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000018#include "llvm/MC/MCStreamer.h"
19#include "llvm/MC/MCExpr.h"
20#include "llvm/MC/MCInst.h"
Evan Cheng78011362011-08-23 20:15:21 +000021#include "llvm/MC/MCInstrDesc.h"
Evan Cheng94b95502011-07-26 00:24:13 +000022#include "llvm/MC/MCRegisterInfo.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000023#include "llvm/MC/MCSubtargetInfo.h"
Evan Cheng94b95502011-07-26 00:24:13 +000024#include "llvm/MC/MCTargetAsmParser.h"
Jim Grosbach89df9962011-08-26 21:43:41 +000025#include "llvm/Support/MathExtras.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000026#include "llvm/Support/SourceMgr.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000027#include "llvm/Support/TargetRegistry.h"
Daniel Dunbarfa315de2010-08-11 06:37:12 +000028#include "llvm/Support/raw_ostream.h"
Jim Grosbach11e03e72011-08-22 18:50:36 +000029#include "llvm/ADT/BitVector.h"
Benjamin Kramer75ca4b92011-07-08 21:06:23 +000030#include "llvm/ADT/OwningPtr.h"
Evan Cheng94b95502011-07-26 00:24:13 +000031#include "llvm/ADT/STLExtras.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000032#include "llvm/ADT/SmallVector.h"
Owen Anderson0c9f2502011-01-13 22:50:36 +000033#include "llvm/ADT/StringExtras.h"
Daniel Dunbar345a9a62010-08-11 06:37:20 +000034#include "llvm/ADT/StringSwitch.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000035#include "llvm/ADT/Twine.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000036
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000037using namespace llvm;
38
Chris Lattner3a697562010-10-28 17:20:03 +000039namespace {
Bill Wendling146018f2010-11-06 21:42:12 +000040
41class ARMOperand;
Jim Grosbach16c74252010-10-29 14:46:02 +000042
Evan Cheng94b95502011-07-26 00:24:13 +000043class ARMAsmParser : public MCTargetAsmParser {
Evan Chengffc0e732011-07-09 05:47:46 +000044 MCSubtargetInfo &STI;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000045 MCAsmParser &Parser;
46
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +000047 struct {
48 ARMCC::CondCodes Cond; // Condition for IT block.
49 unsigned Mask:4; // Condition mask for instructions.
50 // Starting at first 1 (from lsb).
51 // '1' condition as indicated in IT.
52 // '0' inverse of condition (else).
53 // Count of instructions in IT block is
54 // 4 - trailingzeroes(mask)
55
56 bool FirstCond; // Explicit flag for when we're parsing the
57 // First instruction in the IT block. It's
58 // implied in the mask, so needs special
59 // handling.
60
61 unsigned CurPosition; // Current position in parsing of IT
62 // block. In range [0,3]. Initialized
63 // according to count of instructions in block.
64 // ~0U if no active IT block.
65 } ITState;
66 bool inITBlock() { return ITState.CurPosition != ~0U;}
67
68
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000069 MCAsmParser &getParser() const { return Parser; }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000070 MCAsmLexer &getLexer() const { return Parser.getLexer(); }
71
72 void Warning(SMLoc L, const Twine &Msg) { Parser.Warning(L, Msg); }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000073 bool Error(SMLoc L, const Twine &Msg) { return Parser.Error(L, Msg); }
74
Jim Grosbach1355cf12011-07-26 17:10:22 +000075 int tryParseRegister();
76 bool tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach0d87ec22011-07-26 20:41:24 +000077 int tryParseShiftRegister(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000078 bool parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7ce05792011-08-03 23:50:40 +000079 bool parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000080 bool parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &, StringRef Mnemonic);
81 bool parsePrefix(ARMMCExpr::VariantKind &RefKind);
82 const MCExpr *applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +000083 MCSymbolRefExpr::VariantKind Variant);
84
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000085
Jim Grosbach7ce05792011-08-03 23:50:40 +000086 bool parseMemRegOffsetShift(ARM_AM::ShiftOpc &ShiftType,
87 unsigned &ShiftAmount);
Jim Grosbach1355cf12011-07-26 17:10:22 +000088 bool parseDirectiveWord(unsigned Size, SMLoc L);
89 bool parseDirectiveThumb(SMLoc L);
90 bool parseDirectiveThumbFunc(SMLoc L);
91 bool parseDirectiveCode(SMLoc L);
92 bool parseDirectiveSyntax(SMLoc L);
Kevin Enderby515d5092009-10-15 20:48:48 +000093
Jim Grosbach1355cf12011-07-26 17:10:22 +000094 StringRef splitMnemonic(StringRef Mnemonic, unsigned &PredicationCode,
Jim Grosbach89df9962011-08-26 21:43:41 +000095 bool &CarrySetting, unsigned &ProcessorIMod,
96 StringRef &ITMask);
Jim Grosbach1355cf12011-07-26 17:10:22 +000097 void getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +000098 bool &CanAcceptPredicationCode);
Jim Grosbach16c74252010-10-29 14:46:02 +000099
Evan Chengebdeeab2011-07-08 01:53:10 +0000100 bool isThumb() const {
101 // FIXME: Can tablegen auto-generate this?
Evan Chengffc0e732011-07-09 05:47:46 +0000102 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
Evan Chengebdeeab2011-07-08 01:53:10 +0000103 }
Evan Chengebdeeab2011-07-08 01:53:10 +0000104 bool isThumbOne() const {
Evan Chengffc0e732011-07-09 05:47:46 +0000105 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) == 0;
Evan Chengebdeeab2011-07-08 01:53:10 +0000106 }
Jim Grosbach47a0d522011-08-16 20:45:50 +0000107 bool isThumbTwo() const {
108 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2);
109 }
Jim Grosbach194bd892011-08-16 22:20:01 +0000110 bool hasV6Ops() const {
111 return STI.getFeatureBits() & ARM::HasV6Ops;
112 }
Evan Cheng32869202011-07-08 22:36:29 +0000113 void SwitchMode() {
Evan Chengffc0e732011-07-09 05:47:46 +0000114 unsigned FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb));
115 setAvailableFeatures(FB);
Evan Cheng32869202011-07-08 22:36:29 +0000116 }
Evan Chengebdeeab2011-07-08 01:53:10 +0000117
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000118 /// @name Auto-generated Match Functions
119 /// {
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000120
Chris Lattner0692ee62010-09-06 19:11:01 +0000121#define GET_ASSEMBLER_HEADER
122#include "ARMGenAsmMatcher.inc"
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000123
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000124 /// }
125
Jim Grosbach89df9962011-08-26 21:43:41 +0000126 OperandMatchResultTy parseITCondCode(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000127 OperandMatchResultTy parseCoprocNumOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +0000128 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000129 OperandMatchResultTy parseCoprocRegOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +0000130 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000131 OperandMatchResultTy parseMemBarrierOptOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000132 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000133 OperandMatchResultTy parseProcIFlagsOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000134 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000135 OperandMatchResultTy parseMSRMaskOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000136 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbachf6c05252011-07-21 17:23:04 +0000137 OperandMatchResultTy parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &O,
138 StringRef Op, int Low, int High);
139 OperandMatchResultTy parsePKHLSLImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
140 return parsePKHImm(O, "lsl", 0, 31);
141 }
142 OperandMatchResultTy parsePKHASRImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
143 return parsePKHImm(O, "asr", 1, 32);
144 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000145 OperandMatchResultTy parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach580f4a92011-07-25 22:20:28 +0000146 OperandMatchResultTy parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000147 OperandMatchResultTy parseRotImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000148 OperandMatchResultTy parseBitfield(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000149 OperandMatchResultTy parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach251bf252011-08-10 21:56:18 +0000150 OperandMatchResultTy parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*>&);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000151
152 // Asm Match Converter Methods
Jim Grosbach1355cf12011-07-26 17:10:22 +0000153 bool cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000154 const SmallVectorImpl<MCParsedAsmOperand*> &);
Owen Anderson9ab0f252011-08-26 20:43:14 +0000155 bool cvtLdWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
156 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach548340c2011-08-11 19:22:40 +0000157 bool cvtStWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
158 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000159 bool cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000160 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7b8f46c2011-08-11 21:17:22 +0000161 bool cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
162 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000163 bool cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
164 const SmallVectorImpl<MCParsedAsmOperand*> &);
165 bool cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
166 const SmallVectorImpl<MCParsedAsmOperand*> &);
167 bool cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
168 const SmallVectorImpl<MCParsedAsmOperand*> &);
169 bool cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
170 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000171 bool cvtLdrdPre(MCInst &Inst, unsigned Opcode,
172 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach14605d12011-08-11 20:28:23 +0000173 bool cvtStrdPre(MCInst &Inst, unsigned Opcode,
174 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach623a4542011-08-10 22:42:16 +0000175 bool cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
176 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach88ae2bc2011-08-19 22:07:46 +0000177 bool cvtThumbMultiply(MCInst &Inst, unsigned Opcode,
178 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach189610f2011-07-26 18:25:39 +0000179
180 bool validateInstruction(MCInst &Inst,
181 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbachf8fce712011-08-11 17:35:48 +0000182 void processInstruction(MCInst &Inst,
183 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbachd54b4e62011-08-16 21:12:37 +0000184 bool shouldOmitCCOutOperand(StringRef Mnemonic,
185 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbach189610f2011-07-26 18:25:39 +0000186
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000187public:
Jim Grosbach47a0d522011-08-16 20:45:50 +0000188 enum ARMMatchResultTy {
Jim Grosbach194bd892011-08-16 22:20:01 +0000189 Match_RequiresITBlock = FIRST_TARGET_MATCH_RESULT_TY,
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +0000190 Match_RequiresNotITBlock,
Jim Grosbach194bd892011-08-16 22:20:01 +0000191 Match_RequiresV6,
192 Match_RequiresThumb2
Jim Grosbach47a0d522011-08-16 20:45:50 +0000193 };
194
Evan Chengffc0e732011-07-09 05:47:46 +0000195 ARMAsmParser(MCSubtargetInfo &_STI, MCAsmParser &_Parser)
Evan Cheng94b95502011-07-26 00:24:13 +0000196 : MCTargetAsmParser(), STI(_STI), Parser(_Parser) {
Evan Chengebdeeab2011-07-08 01:53:10 +0000197 MCAsmParserExtension::Initialize(_Parser);
Evan Cheng32869202011-07-08 22:36:29 +0000198
Evan Chengebdeeab2011-07-08 01:53:10 +0000199 // Initialize the set of available features.
Evan Chengffc0e732011-07-09 05:47:46 +0000200 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +0000201
202 // Not in an ITBlock to start with.
203 ITState.CurPosition = ~0U;
Evan Chengebdeeab2011-07-08 01:53:10 +0000204 }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000205
Jim Grosbach1355cf12011-07-26 17:10:22 +0000206 // Implementation of the MCTargetAsmParser interface:
207 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc);
208 bool ParseInstruction(StringRef Name, SMLoc NameLoc,
Jim Grosbach189610f2011-07-26 18:25:39 +0000209 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000210 bool ParseDirective(AsmToken DirectiveID);
211
Jim Grosbach47a0d522011-08-16 20:45:50 +0000212 unsigned checkTargetMatchPredicate(MCInst &Inst);
213
Jim Grosbach1355cf12011-07-26 17:10:22 +0000214 bool MatchAndEmitInstruction(SMLoc IDLoc,
215 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
216 MCStreamer &Out);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000217};
Jim Grosbach16c74252010-10-29 14:46:02 +0000218} // end anonymous namespace
219
Chris Lattner3a697562010-10-28 17:20:03 +0000220namespace {
221
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000222/// ARMOperand - Instances of this class represent a parsed ARM machine
223/// instruction.
Bill Wendling146018f2010-11-06 21:42:12 +0000224class ARMOperand : public MCParsedAsmOperand {
Sean Callanan76264762010-04-02 22:27:05 +0000225 enum KindTy {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000226 CondCode,
Jim Grosbachd67641b2010-12-06 18:21:12 +0000227 CCOut,
Jim Grosbach89df9962011-08-26 21:43:41 +0000228 ITCondMask,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000229 CoprocNum,
230 CoprocReg,
Kevin Enderbycfe07242009-10-13 22:19:02 +0000231 Immediate,
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000232 MemBarrierOpt,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000233 Memory,
Jim Grosbach7ce05792011-08-03 23:50:40 +0000234 PostIndexRegister,
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000235 MSRMask,
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000236 ProcIFlags,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000237 Register,
Bill Wendling8d5acb72010-11-06 19:56:04 +0000238 RegisterList,
Bill Wendling0f630752010-11-17 04:32:08 +0000239 DPRRegisterList,
240 SPRRegisterList,
Jim Grosbache8606dc2011-07-13 17:50:29 +0000241 ShiftedRegister,
Owen Anderson92a20222011-07-21 18:54:16 +0000242 ShiftedImmediate,
Jim Grosbach580f4a92011-07-25 22:20:28 +0000243 ShifterImmediate,
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000244 RotateImmediate,
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000245 BitfieldDescriptor,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000246 Token
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000247 } Kind;
248
Sean Callanan76264762010-04-02 22:27:05 +0000249 SMLoc StartLoc, EndLoc;
Bill Wendling24d22d22010-11-18 21:50:54 +0000250 SmallVector<unsigned, 8> Registers;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000251
252 union {
253 struct {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000254 ARMCC::CondCodes Val;
255 } CC;
256
257 struct {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000258 unsigned Val;
259 } Cop;
260
261 struct {
Jim Grosbach89df9962011-08-26 21:43:41 +0000262 unsigned Mask:4;
263 } ITMask;
264
265 struct {
266 ARM_MB::MemBOpt Val;
267 } MBOpt;
268
269 struct {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000270 ARM_PROC::IFlags Val;
271 } IFlags;
272
273 struct {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000274 unsigned Val;
275 } MMask;
276
277 struct {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000278 const char *Data;
279 unsigned Length;
280 } Tok;
281
282 struct {
283 unsigned RegNum;
284 } Reg;
285
Bill Wendling8155e5b2010-11-06 22:19:43 +0000286 struct {
Kevin Enderbycfe07242009-10-13 22:19:02 +0000287 const MCExpr *Val;
288 } Imm;
Jim Grosbach16c74252010-10-29 14:46:02 +0000289
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +0000290 /// Combined record for all forms of ARM address expressions.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000291 struct {
292 unsigned BaseRegNum;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000293 // Offset is in OffsetReg or OffsetImm. If both are zero, no offset
294 // was specified.
295 const MCConstantExpr *OffsetImm; // Offset immediate value
296 unsigned OffsetRegNum; // Offset register num, when OffsetImm == NULL
297 ARM_AM::ShiftOpc ShiftType; // Shift type for OffsetReg
Jim Grosbach0d6fac32011-08-05 22:03:36 +0000298 unsigned ShiftImm; // shift for OffsetReg.
Jim Grosbach7ce05792011-08-03 23:50:40 +0000299 unsigned isNegative : 1; // Negated OffsetReg? (~'U' bit)
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000300 } Mem;
Owen Anderson00828302011-03-18 22:50:18 +0000301
302 struct {
Jim Grosbach7ce05792011-08-03 23:50:40 +0000303 unsigned RegNum;
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000304 bool isAdd;
305 ARM_AM::ShiftOpc ShiftTy;
306 unsigned ShiftImm;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000307 } PostIdxReg;
308
309 struct {
Jim Grosbach580f4a92011-07-25 22:20:28 +0000310 bool isASR;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000311 unsigned Imm;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000312 } ShifterImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000313 struct {
314 ARM_AM::ShiftOpc ShiftTy;
315 unsigned SrcReg;
316 unsigned ShiftReg;
317 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000318 } RegShiftedReg;
Owen Anderson92a20222011-07-21 18:54:16 +0000319 struct {
320 ARM_AM::ShiftOpc ShiftTy;
321 unsigned SrcReg;
322 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000323 } RegShiftedImm;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000324 struct {
325 unsigned Imm;
326 } RotImm;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000327 struct {
328 unsigned LSB;
329 unsigned Width;
330 } Bitfield;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000331 };
Jim Grosbach16c74252010-10-29 14:46:02 +0000332
Bill Wendling146018f2010-11-06 21:42:12 +0000333 ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
334public:
Sean Callanan76264762010-04-02 22:27:05 +0000335 ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() {
336 Kind = o.Kind;
337 StartLoc = o.StartLoc;
338 EndLoc = o.EndLoc;
339 switch (Kind) {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000340 case CondCode:
341 CC = o.CC;
342 break;
Jim Grosbach89df9962011-08-26 21:43:41 +0000343 case ITCondMask:
344 ITMask = o.ITMask;
345 break;
Sean Callanan76264762010-04-02 22:27:05 +0000346 case Token:
Daniel Dunbar8462b302010-08-11 06:36:53 +0000347 Tok = o.Tok;
Sean Callanan76264762010-04-02 22:27:05 +0000348 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +0000349 case CCOut:
Sean Callanan76264762010-04-02 22:27:05 +0000350 case Register:
351 Reg = o.Reg;
352 break;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000353 case RegisterList:
Bill Wendling0f630752010-11-17 04:32:08 +0000354 case DPRRegisterList:
355 case SPRRegisterList:
Bill Wendling24d22d22010-11-18 21:50:54 +0000356 Registers = o.Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000357 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000358 case CoprocNum:
359 case CoprocReg:
360 Cop = o.Cop;
361 break;
Sean Callanan76264762010-04-02 22:27:05 +0000362 case Immediate:
363 Imm = o.Imm;
364 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000365 case MemBarrierOpt:
366 MBOpt = o.MBOpt;
367 break;
Sean Callanan76264762010-04-02 22:27:05 +0000368 case Memory:
369 Mem = o.Mem;
370 break;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000371 case PostIndexRegister:
372 PostIdxReg = o.PostIdxReg;
373 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000374 case MSRMask:
375 MMask = o.MMask;
376 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000377 case ProcIFlags:
378 IFlags = o.IFlags;
Owen Anderson00828302011-03-18 22:50:18 +0000379 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000380 case ShifterImmediate:
381 ShifterImm = o.ShifterImm;
Owen Anderson00828302011-03-18 22:50:18 +0000382 break;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000383 case ShiftedRegister:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000384 RegShiftedReg = o.RegShiftedReg;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000385 break;
Owen Anderson92a20222011-07-21 18:54:16 +0000386 case ShiftedImmediate:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000387 RegShiftedImm = o.RegShiftedImm;
Owen Anderson92a20222011-07-21 18:54:16 +0000388 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000389 case RotateImmediate:
390 RotImm = o.RotImm;
391 break;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000392 case BitfieldDescriptor:
393 Bitfield = o.Bitfield;
394 break;
Sean Callanan76264762010-04-02 22:27:05 +0000395 }
396 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000397
Sean Callanan76264762010-04-02 22:27:05 +0000398 /// getStartLoc - Get the location of the first token of this operand.
399 SMLoc getStartLoc() const { return StartLoc; }
400 /// getEndLoc - Get the location of the last token of this operand.
401 SMLoc getEndLoc() const { return EndLoc; }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000402
Daniel Dunbar8462b302010-08-11 06:36:53 +0000403 ARMCC::CondCodes getCondCode() const {
404 assert(Kind == CondCode && "Invalid access!");
405 return CC.Val;
406 }
407
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000408 unsigned getCoproc() const {
409 assert((Kind == CoprocNum || Kind == CoprocReg) && "Invalid access!");
410 return Cop.Val;
411 }
412
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000413 StringRef getToken() const {
414 assert(Kind == Token && "Invalid access!");
415 return StringRef(Tok.Data, Tok.Length);
416 }
417
418 unsigned getReg() const {
Benjamin Kramer6aa49432010-12-07 15:50:35 +0000419 assert((Kind == Register || Kind == CCOut) && "Invalid access!");
Bill Wendling7729e062010-11-09 22:44:22 +0000420 return Reg.RegNum;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000421 }
422
Bill Wendling5fa22a12010-11-09 23:28:44 +0000423 const SmallVectorImpl<unsigned> &getRegList() const {
Bill Wendling0f630752010-11-17 04:32:08 +0000424 assert((Kind == RegisterList || Kind == DPRRegisterList ||
425 Kind == SPRRegisterList) && "Invalid access!");
Bill Wendling24d22d22010-11-18 21:50:54 +0000426 return Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000427 }
428
Kevin Enderbycfe07242009-10-13 22:19:02 +0000429 const MCExpr *getImm() const {
430 assert(Kind == Immediate && "Invalid access!");
431 return Imm.Val;
432 }
433
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000434 ARM_MB::MemBOpt getMemBarrierOpt() const {
435 assert(Kind == MemBarrierOpt && "Invalid access!");
436 return MBOpt.Val;
437 }
438
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000439 ARM_PROC::IFlags getProcIFlags() const {
440 assert(Kind == ProcIFlags && "Invalid access!");
441 return IFlags.Val;
442 }
443
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000444 unsigned getMSRMask() const {
445 assert(Kind == MSRMask && "Invalid access!");
446 return MMask.Val;
447 }
448
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000449 bool isCoprocNum() const { return Kind == CoprocNum; }
450 bool isCoprocReg() const { return Kind == CoprocReg; }
Daniel Dunbar8462b302010-08-11 06:36:53 +0000451 bool isCondCode() const { return Kind == CondCode; }
Jim Grosbachd67641b2010-12-06 18:21:12 +0000452 bool isCCOut() const { return Kind == CCOut; }
Jim Grosbach89df9962011-08-26 21:43:41 +0000453 bool isITMask() const { return Kind == ITCondMask; }
454 bool isITCondCode() const { return Kind == CondCode; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000455 bool isImm() const { return Kind == Immediate; }
Jim Grosbach72f39f82011-08-24 21:22:15 +0000456 bool isImm0_1020s4() const {
457 if (Kind != Immediate)
458 return false;
459 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
460 if (!CE) return false;
461 int64_t Value = CE->getValue();
462 return ((Value & 3) == 0) && Value >= 0 && Value <= 1020;
463 }
464 bool isImm0_508s4() const {
465 if (Kind != Immediate)
466 return false;
467 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
468 if (!CE) return false;
469 int64_t Value = CE->getValue();
470 return ((Value & 3) == 0) && Value >= 0 && Value <= 508;
471 }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000472 bool isImm0_255() const {
473 if (Kind != Immediate)
474 return false;
475 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
476 if (!CE) return false;
477 int64_t Value = CE->getValue();
478 return Value >= 0 && Value < 256;
479 }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000480 bool isImm0_7() const {
481 if (Kind != Immediate)
482 return false;
483 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
484 if (!CE) return false;
485 int64_t Value = CE->getValue();
486 return Value >= 0 && Value < 8;
487 }
488 bool isImm0_15() const {
489 if (Kind != Immediate)
490 return false;
491 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
492 if (!CE) return false;
493 int64_t Value = CE->getValue();
494 return Value >= 0 && Value < 16;
495 }
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000496 bool isImm0_31() const {
497 if (Kind != Immediate)
498 return false;
499 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
500 if (!CE) return false;
501 int64_t Value = CE->getValue();
502 return Value >= 0 && Value < 32;
503 }
Jim Grosbachf4943352011-07-25 23:09:14 +0000504 bool isImm1_16() const {
505 if (Kind != Immediate)
506 return false;
507 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
508 if (!CE) return false;
509 int64_t Value = CE->getValue();
510 return Value > 0 && Value < 17;
511 }
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000512 bool isImm1_32() const {
513 if (Kind != Immediate)
514 return false;
515 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
516 if (!CE) return false;
517 int64_t Value = CE->getValue();
518 return Value > 0 && Value < 33;
519 }
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000520 bool isImm0_65535() const {
521 if (Kind != Immediate)
522 return false;
523 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
524 if (!CE) return false;
525 int64_t Value = CE->getValue();
526 return Value >= 0 && Value < 65536;
527 }
Jim Grosbachffa32252011-07-19 19:13:28 +0000528 bool isImm0_65535Expr() const {
529 if (Kind != Immediate)
530 return false;
531 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
532 // If it's not a constant expression, it'll generate a fixup and be
533 // handled later.
534 if (!CE) return true;
535 int64_t Value = CE->getValue();
536 return Value >= 0 && Value < 65536;
537 }
Jim Grosbached838482011-07-26 16:24:27 +0000538 bool isImm24bit() const {
539 if (Kind != Immediate)
540 return false;
541 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
542 if (!CE) return false;
543 int64_t Value = CE->getValue();
544 return Value >= 0 && Value <= 0xffffff;
545 }
Jim Grosbach70939ee2011-08-17 21:51:27 +0000546 bool isImmThumbSR() const {
547 if (Kind != Immediate)
548 return false;
549 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
550 if (!CE) return false;
551 int64_t Value = CE->getValue();
552 return Value > 0 && Value < 33;
553 }
Jim Grosbachf6c05252011-07-21 17:23:04 +0000554 bool isPKHLSLImm() const {
555 if (Kind != Immediate)
556 return false;
557 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
558 if (!CE) return false;
559 int64_t Value = CE->getValue();
560 return Value >= 0 && Value < 32;
561 }
562 bool isPKHASRImm() const {
563 if (Kind != Immediate)
564 return false;
565 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
566 if (!CE) return false;
567 int64_t Value = CE->getValue();
568 return Value > 0 && Value <= 32;
569 }
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000570 bool isARMSOImm() const {
571 if (Kind != Immediate)
572 return false;
573 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
574 if (!CE) return false;
575 int64_t Value = CE->getValue();
576 return ARM_AM::getSOImmVal(Value) != -1;
577 }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000578 bool isT2SOImm() const {
579 if (Kind != Immediate)
580 return false;
581 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
582 if (!CE) return false;
583 int64_t Value = CE->getValue();
584 return ARM_AM::getT2SOImmVal(Value) != -1;
585 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000586 bool isSetEndImm() const {
587 if (Kind != Immediate)
588 return false;
589 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
590 if (!CE) return false;
591 int64_t Value = CE->getValue();
592 return Value == 1 || Value == 0;
593 }
Bill Wendlingb32e7842010-11-08 00:32:40 +0000594 bool isReg() const { return Kind == Register; }
Bill Wendling8d5acb72010-11-06 19:56:04 +0000595 bool isRegList() const { return Kind == RegisterList; }
Bill Wendling0f630752010-11-17 04:32:08 +0000596 bool isDPRRegList() const { return Kind == DPRRegisterList; }
597 bool isSPRRegList() const { return Kind == SPRRegisterList; }
Chris Lattner14b93852010-10-29 00:27:31 +0000598 bool isToken() const { return Kind == Token; }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000599 bool isMemBarrierOpt() const { return Kind == MemBarrierOpt; }
Chris Lattner14b93852010-10-29 00:27:31 +0000600 bool isMemory() const { return Kind == Memory; }
Jim Grosbach580f4a92011-07-25 22:20:28 +0000601 bool isShifterImm() const { return Kind == ShifterImmediate; }
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000602 bool isRegShiftedReg() const { return Kind == ShiftedRegister; }
603 bool isRegShiftedImm() const { return Kind == ShiftedImmediate; }
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000604 bool isRotImm() const { return Kind == RotateImmediate; }
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000605 bool isBitfield() const { return Kind == BitfieldDescriptor; }
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000606 bool isPostIdxRegShifted() const { return Kind == PostIndexRegister; }
607 bool isPostIdxReg() const {
608 return Kind == PostIndexRegister && PostIdxReg.ShiftTy == ARM_AM::no_shift;
609 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000610 bool isMemNoOffset() const {
611 if (Kind != Memory)
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000612 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000613 // No offset of any kind.
614 return Mem.OffsetRegNum == 0 && Mem.OffsetImm == 0;
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000615 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000616 bool isAddrMode2() const {
617 if (Kind != Memory)
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000618 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000619 // Check for register offset.
620 if (Mem.OffsetRegNum) return true;
621 // Immediate offset in range [-4095, 4095].
622 if (!Mem.OffsetImm) return true;
623 int64_t Val = Mem.OffsetImm->getValue();
624 return Val > -4096 && Val < 4096;
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000625 }
Jim Grosbach039c2e12011-08-04 23:01:30 +0000626 bool isAM2OffsetImm() const {
627 if (Kind != Immediate)
628 return false;
629 // Immediate offset in range [-4095, 4095].
630 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
631 if (!CE) return false;
632 int64_t Val = CE->getValue();
633 return Val > -4096 && Val < 4096;
634 }
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000635 bool isAddrMode3() const {
636 if (Kind != Memory)
637 return false;
638 // No shifts are legal for AM3.
639 if (Mem.ShiftType != ARM_AM::no_shift) return false;
640 // Check for register offset.
641 if (Mem.OffsetRegNum) return true;
642 // Immediate offset in range [-255, 255].
643 if (!Mem.OffsetImm) return true;
644 int64_t Val = Mem.OffsetImm->getValue();
645 return Val > -256 && Val < 256;
646 }
647 bool isAM3Offset() const {
648 if (Kind != Immediate && Kind != PostIndexRegister)
649 return false;
650 if (Kind == PostIndexRegister)
651 return PostIdxReg.ShiftTy == ARM_AM::no_shift;
652 // Immediate offset in range [-255, 255].
653 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
654 if (!CE) return false;
655 int64_t Val = CE->getValue();
Jim Grosbach251bf252011-08-10 21:56:18 +0000656 // Special case, #-0 is INT32_MIN.
657 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000658 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000659 bool isAddrMode5() const {
660 if (Kind != Memory)
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000661 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000662 // Check for register offset.
663 if (Mem.OffsetRegNum) return false;
664 // Immediate offset in range [-1020, 1020] and a multiple of 4.
665 if (!Mem.OffsetImm) return true;
666 int64_t Val = Mem.OffsetImm->getValue();
Owen Anderson0da10cf2011-08-29 19:36:44 +0000667 return (Val >= -1020 && Val <= 1020 && ((Val & 3) == 0)) ||
668 Val == INT32_MIN;
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000669 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000670 bool isMemRegOffset() const {
671 if (Kind != Memory || !Mem.OffsetRegNum)
Bill Wendlingf4caf692010-12-14 03:36:38 +0000672 return false;
Daniel Dunbard3df5f32011-01-18 05:34:11 +0000673 return true;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000674 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000675 bool isMemThumbRR() const {
676 // Thumb reg+reg addressing is simple. Just two registers, a base and
677 // an offset. No shifts, negations or any other complicating factors.
678 if (Kind != Memory || !Mem.OffsetRegNum || Mem.isNegative ||
679 Mem.ShiftType != ARM_AM::no_shift)
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000680 return false;
Jim Grosbach60f91a32011-08-19 17:55:24 +0000681 return isARMLowRegister(Mem.BaseRegNum) &&
682 (!Mem.OffsetRegNum || isARMLowRegister(Mem.OffsetRegNum));
683 }
684 bool isMemThumbRIs4() const {
685 if (Kind != Memory || Mem.OffsetRegNum != 0 ||
686 !isARMLowRegister(Mem.BaseRegNum))
687 return false;
688 // Immediate offset, multiple of 4 in range [0, 124].
689 if (!Mem.OffsetImm) return true;
690 int64_t Val = Mem.OffsetImm->getValue();
Jim Grosbachecd85892011-08-19 18:13:48 +0000691 return Val >= 0 && Val <= 124 && (Val % 4) == 0;
692 }
Jim Grosbach38466302011-08-19 18:55:51 +0000693 bool isMemThumbRIs2() const {
694 if (Kind != Memory || Mem.OffsetRegNum != 0 ||
695 !isARMLowRegister(Mem.BaseRegNum))
696 return false;
697 // Immediate offset, multiple of 4 in range [0, 62].
698 if (!Mem.OffsetImm) return true;
699 int64_t Val = Mem.OffsetImm->getValue();
700 return Val >= 0 && Val <= 62 && (Val % 2) == 0;
701 }
Jim Grosbach48ff5ff2011-08-19 18:49:59 +0000702 bool isMemThumbRIs1() const {
703 if (Kind != Memory || Mem.OffsetRegNum != 0 ||
704 !isARMLowRegister(Mem.BaseRegNum))
705 return false;
706 // Immediate offset in range [0, 31].
707 if (!Mem.OffsetImm) return true;
708 int64_t Val = Mem.OffsetImm->getValue();
709 return Val >= 0 && Val <= 31;
710 }
Jim Grosbachecd85892011-08-19 18:13:48 +0000711 bool isMemThumbSPI() const {
712 if (Kind != Memory || Mem.OffsetRegNum != 0 || Mem.BaseRegNum != ARM::SP)
713 return false;
714 // Immediate offset, multiple of 4 in range [0, 1020].
715 if (!Mem.OffsetImm) return true;
716 int64_t Val = Mem.OffsetImm->getValue();
717 return Val >= 0 && Val <= 1020 && (Val % 4) == 0;
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000718 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000719 bool isMemImm8Offset() const {
720 if (Kind != Memory || Mem.OffsetRegNum != 0)
721 return false;
722 // Immediate offset in range [-255, 255].
723 if (!Mem.OffsetImm) return true;
724 int64_t Val = Mem.OffsetImm->getValue();
725 return Val > -256 && Val < 256;
726 }
727 bool isMemImm12Offset() const {
Jim Grosbach09176e12011-08-08 20:59:31 +0000728 // If we have an immediate that's not a constant, treat it as a label
729 // reference needing a fixup. If it is a constant, it's something else
730 // and we reject it.
731 if (Kind == Immediate && !isa<MCConstantExpr>(getImm()))
732 return true;
733
Jim Grosbach7ce05792011-08-03 23:50:40 +0000734 if (Kind != Memory || Mem.OffsetRegNum != 0)
735 return false;
736 // Immediate offset in range [-4095, 4095].
737 if (!Mem.OffsetImm) return true;
738 int64_t Val = Mem.OffsetImm->getValue();
Owen Anderson0da10cf2011-08-29 19:36:44 +0000739 return (Val > -4096 && Val < 4096) || (Val == INT32_MIN);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000740 }
741 bool isPostIdxImm8() const {
742 if (Kind != Immediate)
743 return false;
744 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
745 if (!CE) return false;
746 int64_t Val = CE->getValue();
Owen Anderson63553c72011-08-29 17:17:09 +0000747 return (Val > -256 && Val < 256) || (Val == INT32_MIN);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000748 }
749
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000750 bool isMSRMask() const { return Kind == MSRMask; }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000751 bool isProcIFlags() const { return Kind == ProcIFlags; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000752
753 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
Chris Lattner14b93852010-10-29 00:27:31 +0000754 // Add as immediates when possible. Null MCExpr = 0.
755 if (Expr == 0)
756 Inst.addOperand(MCOperand::CreateImm(0));
757 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000758 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
759 else
760 Inst.addOperand(MCOperand::CreateExpr(Expr));
761 }
762
Daniel Dunbar8462b302010-08-11 06:36:53 +0000763 void addCondCodeOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000764 assert(N == 2 && "Invalid number of operands!");
Daniel Dunbar8462b302010-08-11 06:36:53 +0000765 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
Jim Grosbach04f74942010-12-06 18:30:57 +0000766 unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR;
767 Inst.addOperand(MCOperand::CreateReg(RegNum));
Daniel Dunbar8462b302010-08-11 06:36:53 +0000768 }
769
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000770 void addCoprocNumOperands(MCInst &Inst, unsigned N) const {
771 assert(N == 1 && "Invalid number of operands!");
772 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
773 }
774
Jim Grosbach89df9962011-08-26 21:43:41 +0000775 void addITMaskOperands(MCInst &Inst, unsigned N) const {
776 assert(N == 1 && "Invalid number of operands!");
777 Inst.addOperand(MCOperand::CreateImm(ITMask.Mask));
778 }
779
780 void addITCondCodeOperands(MCInst &Inst, unsigned N) const {
781 assert(N == 1 && "Invalid number of operands!");
782 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
783 }
784
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000785 void addCoprocRegOperands(MCInst &Inst, unsigned N) const {
786 assert(N == 1 && "Invalid number of operands!");
787 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
788 }
789
Jim Grosbachd67641b2010-12-06 18:21:12 +0000790 void addCCOutOperands(MCInst &Inst, unsigned N) const {
791 assert(N == 1 && "Invalid number of operands!");
792 Inst.addOperand(MCOperand::CreateReg(getReg()));
793 }
794
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000795 void addRegOperands(MCInst &Inst, unsigned N) const {
796 assert(N == 1 && "Invalid number of operands!");
797 Inst.addOperand(MCOperand::CreateReg(getReg()));
798 }
799
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000800 void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const {
Jim Grosbache8606dc2011-07-13 17:50:29 +0000801 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000802 assert(isRegShiftedReg() && "addRegShiftedRegOperands() on non RegShiftedReg!");
803 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.SrcReg));
804 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.ShiftReg));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000805 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000806 ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm)));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000807 }
808
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000809 void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson152d4a42011-07-21 23:38:37 +0000810 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000811 assert(isRegShiftedImm() && "addRegShiftedImmOperands() on non RegShiftedImm!");
812 Inst.addOperand(MCOperand::CreateReg(RegShiftedImm.SrcReg));
Owen Anderson92a20222011-07-21 18:54:16 +0000813 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000814 ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, RegShiftedImm.ShiftImm)));
Owen Anderson92a20222011-07-21 18:54:16 +0000815 }
816
817
Jim Grosbach580f4a92011-07-25 22:20:28 +0000818 void addShifterImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson00828302011-03-18 22:50:18 +0000819 assert(N == 1 && "Invalid number of operands!");
Jim Grosbach580f4a92011-07-25 22:20:28 +0000820 Inst.addOperand(MCOperand::CreateImm((ShifterImm.isASR << 5) |
821 ShifterImm.Imm));
Owen Anderson00828302011-03-18 22:50:18 +0000822 }
823
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000824 void addRegListOperands(MCInst &Inst, unsigned N) const {
Bill Wendling7729e062010-11-09 22:44:22 +0000825 assert(N == 1 && "Invalid number of operands!");
Bill Wendling5fa22a12010-11-09 23:28:44 +0000826 const SmallVectorImpl<unsigned> &RegList = getRegList();
827 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +0000828 I = RegList.begin(), E = RegList.end(); I != E; ++I)
829 Inst.addOperand(MCOperand::CreateReg(*I));
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000830 }
831
Bill Wendling0f630752010-11-17 04:32:08 +0000832 void addDPRRegListOperands(MCInst &Inst, unsigned N) const {
833 addRegListOperands(Inst, N);
834 }
835
836 void addSPRRegListOperands(MCInst &Inst, unsigned N) const {
837 addRegListOperands(Inst, N);
838 }
839
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000840 void addRotImmOperands(MCInst &Inst, unsigned N) const {
841 assert(N == 1 && "Invalid number of operands!");
842 // Encoded as val>>3. The printer handles display as 8, 16, 24.
843 Inst.addOperand(MCOperand::CreateImm(RotImm.Imm >> 3));
844 }
845
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000846 void addBitfieldOperands(MCInst &Inst, unsigned N) const {
847 assert(N == 1 && "Invalid number of operands!");
848 // Munge the lsb/width into a bitfield mask.
849 unsigned lsb = Bitfield.LSB;
850 unsigned width = Bitfield.Width;
851 // Make a 32-bit mask w/ the referenced bits clear and all other bits set.
852 uint32_t Mask = ~(((uint32_t)0xffffffff >> lsb) << (32 - width) >>
853 (32 - (lsb + width)));
854 Inst.addOperand(MCOperand::CreateImm(Mask));
855 }
856
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000857 void addImmOperands(MCInst &Inst, unsigned N) const {
858 assert(N == 1 && "Invalid number of operands!");
859 addExpr(Inst, getImm());
860 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000861
Jim Grosbach72f39f82011-08-24 21:22:15 +0000862 void addImm0_1020s4Operands(MCInst &Inst, unsigned N) const {
863 assert(N == 1 && "Invalid number of operands!");
864 // The immediate is scaled by four in the encoding and is stored
865 // in the MCInst as such. Lop off the low two bits here.
866 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
867 Inst.addOperand(MCOperand::CreateImm(CE->getValue() / 4));
868 }
869
870 void addImm0_508s4Operands(MCInst &Inst, unsigned N) const {
871 assert(N == 1 && "Invalid number of operands!");
872 // The immediate is scaled by four in the encoding and is stored
873 // in the MCInst as such. Lop off the low two bits here.
874 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
875 Inst.addOperand(MCOperand::CreateImm(CE->getValue() / 4));
876 }
877
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000878 void addImm0_255Operands(MCInst &Inst, unsigned N) const {
879 assert(N == 1 && "Invalid number of operands!");
880 addExpr(Inst, getImm());
881 }
882
Jim Grosbach83ab0702011-07-13 22:01:08 +0000883 void addImm0_7Operands(MCInst &Inst, unsigned N) const {
884 assert(N == 1 && "Invalid number of operands!");
885 addExpr(Inst, getImm());
886 }
887
888 void addImm0_15Operands(MCInst &Inst, unsigned N) const {
889 assert(N == 1 && "Invalid number of operands!");
890 addExpr(Inst, getImm());
891 }
892
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000893 void addImm0_31Operands(MCInst &Inst, unsigned N) const {
894 assert(N == 1 && "Invalid number of operands!");
895 addExpr(Inst, getImm());
896 }
897
Jim Grosbachf4943352011-07-25 23:09:14 +0000898 void addImm1_16Operands(MCInst &Inst, unsigned N) const {
899 assert(N == 1 && "Invalid number of operands!");
900 // The constant encodes as the immediate-1, and we store in the instruction
901 // the bits as encoded, so subtract off one here.
902 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
903 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
904 }
905
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000906 void addImm1_32Operands(MCInst &Inst, unsigned N) const {
907 assert(N == 1 && "Invalid number of operands!");
908 // The constant encodes as the immediate-1, and we store in the instruction
909 // the bits as encoded, so subtract off one here.
910 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
911 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
912 }
913
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000914 void addImm0_65535Operands(MCInst &Inst, unsigned N) const {
915 assert(N == 1 && "Invalid number of operands!");
916 addExpr(Inst, getImm());
917 }
918
Jim Grosbachffa32252011-07-19 19:13:28 +0000919 void addImm0_65535ExprOperands(MCInst &Inst, unsigned N) const {
920 assert(N == 1 && "Invalid number of operands!");
921 addExpr(Inst, getImm());
922 }
923
Jim Grosbached838482011-07-26 16:24:27 +0000924 void addImm24bitOperands(MCInst &Inst, unsigned N) const {
925 assert(N == 1 && "Invalid number of operands!");
926 addExpr(Inst, getImm());
927 }
928
Jim Grosbach70939ee2011-08-17 21:51:27 +0000929 void addImmThumbSROperands(MCInst &Inst, unsigned N) const {
930 assert(N == 1 && "Invalid number of operands!");
931 // The constant encodes as the immediate, except for 32, which encodes as
932 // zero.
933 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
934 unsigned Imm = CE->getValue();
935 Inst.addOperand(MCOperand::CreateImm((Imm == 32 ? 0 : Imm)));
936 }
937
Jim Grosbachf6c05252011-07-21 17:23:04 +0000938 void addPKHLSLImmOperands(MCInst &Inst, unsigned N) const {
939 assert(N == 1 && "Invalid number of operands!");
940 addExpr(Inst, getImm());
941 }
942
943 void addPKHASRImmOperands(MCInst &Inst, unsigned N) const {
944 assert(N == 1 && "Invalid number of operands!");
945 // An ASR value of 32 encodes as 0, so that's how we want to add it to
946 // the instruction as well.
947 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
948 int Val = CE->getValue();
949 Inst.addOperand(MCOperand::CreateImm(Val == 32 ? 0 : Val));
950 }
951
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000952 void addARMSOImmOperands(MCInst &Inst, unsigned N) const {
953 assert(N == 1 && "Invalid number of operands!");
954 addExpr(Inst, getImm());
955 }
956
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000957 void addT2SOImmOperands(MCInst &Inst, unsigned N) const {
958 assert(N == 1 && "Invalid number of operands!");
959 addExpr(Inst, getImm());
960 }
961
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000962 void addSetEndImmOperands(MCInst &Inst, unsigned N) const {
963 assert(N == 1 && "Invalid number of operands!");
964 addExpr(Inst, getImm());
965 }
966
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000967 void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const {
968 assert(N == 1 && "Invalid number of operands!");
969 Inst.addOperand(MCOperand::CreateImm(unsigned(getMemBarrierOpt())));
970 }
971
Jim Grosbach7ce05792011-08-03 23:50:40 +0000972 void addMemNoOffsetOperands(MCInst &Inst, unsigned N) const {
973 assert(N == 1 && "Invalid number of operands!");
974 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000975 }
976
Jim Grosbach7ce05792011-08-03 23:50:40 +0000977 void addAddrMode2Operands(MCInst &Inst, unsigned N) const {
978 assert(N == 3 && "Invalid number of operands!");
979 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
980 if (!Mem.OffsetRegNum) {
981 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
982 // Special case for #-0
983 if (Val == INT32_MIN) Val = 0;
984 if (Val < 0) Val = -Val;
985 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
986 } else {
987 // For register offset, we encode the shift type and negation flag
988 // here.
989 Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add,
Jim Grosbachdd32ba32011-08-11 22:05:09 +0000990 Mem.ShiftImm, Mem.ShiftType);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000991 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000992 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
993 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
994 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000995 }
996
Jim Grosbach039c2e12011-08-04 23:01:30 +0000997 void addAM2OffsetImmOperands(MCInst &Inst, unsigned N) const {
998 assert(N == 2 && "Invalid number of operands!");
999 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1000 assert(CE && "non-constant AM2OffsetImm operand!");
1001 int32_t Val = CE->getValue();
1002 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1003 // Special case for #-0
1004 if (Val == INT32_MIN) Val = 0;
1005 if (Val < 0) Val = -Val;
1006 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
1007 Inst.addOperand(MCOperand::CreateReg(0));
1008 Inst.addOperand(MCOperand::CreateImm(Val));
1009 }
1010
Jim Grosbach2fd2b872011-08-10 20:29:19 +00001011 void addAddrMode3Operands(MCInst &Inst, unsigned N) const {
1012 assert(N == 3 && "Invalid number of operands!");
1013 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
1014 if (!Mem.OffsetRegNum) {
1015 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1016 // Special case for #-0
1017 if (Val == INT32_MIN) Val = 0;
1018 if (Val < 0) Val = -Val;
1019 Val = ARM_AM::getAM3Opc(AddSub, Val);
1020 } else {
1021 // For register offset, we encode the shift type and negation flag
1022 // here.
1023 Val = ARM_AM::getAM3Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add, 0);
1024 }
1025 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1026 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
1027 Inst.addOperand(MCOperand::CreateImm(Val));
1028 }
1029
1030 void addAM3OffsetOperands(MCInst &Inst, unsigned N) const {
1031 assert(N == 2 && "Invalid number of operands!");
1032 if (Kind == PostIndexRegister) {
1033 int32_t Val =
1034 ARM_AM::getAM3Opc(PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub, 0);
1035 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
1036 Inst.addOperand(MCOperand::CreateImm(Val));
Jim Grosbach251bf252011-08-10 21:56:18 +00001037 return;
Jim Grosbach2fd2b872011-08-10 20:29:19 +00001038 }
1039
1040 // Constant offset.
1041 const MCConstantExpr *CE = static_cast<const MCConstantExpr*>(getImm());
1042 int32_t Val = CE->getValue();
1043 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1044 // Special case for #-0
1045 if (Val == INT32_MIN) Val = 0;
1046 if (Val < 0) Val = -Val;
Jim Grosbach251bf252011-08-10 21:56:18 +00001047 Val = ARM_AM::getAM3Opc(AddSub, Val);
Jim Grosbach2fd2b872011-08-10 20:29:19 +00001048 Inst.addOperand(MCOperand::CreateReg(0));
1049 Inst.addOperand(MCOperand::CreateImm(Val));
1050 }
1051
Jim Grosbach7ce05792011-08-03 23:50:40 +00001052 void addAddrMode5Operands(MCInst &Inst, unsigned N) const {
1053 assert(N == 2 && "Invalid number of operands!");
1054 // The lower two bits are always zero and as such are not encoded.
1055 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() / 4 : 0;
1056 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1057 // Special case for #-0
1058 if (Val == INT32_MIN) Val = 0;
1059 if (Val < 0) Val = -Val;
1060 Val = ARM_AM::getAM5Opc(AddSub, Val);
1061 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1062 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001063 }
1064
Jim Grosbach7ce05792011-08-03 23:50:40 +00001065 void addMemImm8OffsetOperands(MCInst &Inst, unsigned N) const {
1066 assert(N == 2 && "Invalid number of operands!");
1067 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
1068 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1069 Inst.addOperand(MCOperand::CreateImm(Val));
Chris Lattner14b93852010-10-29 00:27:31 +00001070 }
Daniel Dunbar3483aca2010-08-11 05:24:50 +00001071
Jim Grosbach7ce05792011-08-03 23:50:40 +00001072 void addMemImm12OffsetOperands(MCInst &Inst, unsigned N) const {
1073 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach09176e12011-08-08 20:59:31 +00001074 // If this is an immediate, it's a label reference.
1075 if (Kind == Immediate) {
1076 addExpr(Inst, getImm());
1077 Inst.addOperand(MCOperand::CreateImm(0));
1078 return;
1079 }
1080
1081 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach7ce05792011-08-03 23:50:40 +00001082 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
1083 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1084 Inst.addOperand(MCOperand::CreateImm(Val));
Bill Wendlingf4caf692010-12-14 03:36:38 +00001085 }
Bill Wendlingef4a68b2010-11-30 07:44:32 +00001086
Jim Grosbach7ce05792011-08-03 23:50:40 +00001087 void addMemRegOffsetOperands(MCInst &Inst, unsigned N) const {
1088 assert(N == 3 && "Invalid number of operands!");
1089 unsigned Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001090 Mem.ShiftImm, Mem.ShiftType);
Jim Grosbach7ce05792011-08-03 23:50:40 +00001091 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1092 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
1093 Inst.addOperand(MCOperand::CreateImm(Val));
1094 }
1095
1096 void addMemThumbRROperands(MCInst &Inst, unsigned N) const {
1097 assert(N == 2 && "Invalid number of operands!");
1098 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1099 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
1100 }
1101
Jim Grosbach60f91a32011-08-19 17:55:24 +00001102 void addMemThumbRIs4Operands(MCInst &Inst, unsigned N) const {
1103 assert(N == 2 && "Invalid number of operands!");
1104 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue() / 4) : 0;
1105 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1106 Inst.addOperand(MCOperand::CreateImm(Val));
1107 }
1108
Jim Grosbach38466302011-08-19 18:55:51 +00001109 void addMemThumbRIs2Operands(MCInst &Inst, unsigned N) const {
1110 assert(N == 2 && "Invalid number of operands!");
1111 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue() / 2) : 0;
1112 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1113 Inst.addOperand(MCOperand::CreateImm(Val));
1114 }
1115
Jim Grosbach48ff5ff2011-08-19 18:49:59 +00001116 void addMemThumbRIs1Operands(MCInst &Inst, unsigned N) const {
1117 assert(N == 2 && "Invalid number of operands!");
1118 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue()) : 0;
1119 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1120 Inst.addOperand(MCOperand::CreateImm(Val));
1121 }
1122
Jim Grosbachecd85892011-08-19 18:13:48 +00001123 void addMemThumbSPIOperands(MCInst &Inst, unsigned N) const {
1124 assert(N == 2 && "Invalid number of operands!");
1125 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue() / 4) : 0;
1126 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1127 Inst.addOperand(MCOperand::CreateImm(Val));
1128 }
1129
Jim Grosbach7ce05792011-08-03 23:50:40 +00001130 void addPostIdxImm8Operands(MCInst &Inst, unsigned N) const {
1131 assert(N == 1 && "Invalid number of operands!");
1132 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1133 assert(CE && "non-constant post-idx-imm8 operand!");
1134 int Imm = CE->getValue();
1135 bool isAdd = Imm >= 0;
Owen Anderson63553c72011-08-29 17:17:09 +00001136 if (Imm == INT32_MIN) Imm = 0;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001137 Imm = (Imm < 0 ? -Imm : Imm) | (int)isAdd << 8;
1138 Inst.addOperand(MCOperand::CreateImm(Imm));
1139 }
1140
1141 void addPostIdxRegOperands(MCInst &Inst, unsigned N) const {
1142 assert(N == 2 && "Invalid number of operands!");
1143 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001144 Inst.addOperand(MCOperand::CreateImm(PostIdxReg.isAdd));
1145 }
1146
1147 void addPostIdxRegShiftedOperands(MCInst &Inst, unsigned N) const {
1148 assert(N == 2 && "Invalid number of operands!");
1149 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
1150 // The sign, shift type, and shift amount are encoded in a single operand
1151 // using the AM2 encoding helpers.
1152 ARM_AM::AddrOpc opc = PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub;
1153 unsigned Imm = ARM_AM::getAM2Opc(opc, PostIdxReg.ShiftImm,
1154 PostIdxReg.ShiftTy);
1155 Inst.addOperand(MCOperand::CreateImm(Imm));
Bill Wendlingef4a68b2010-11-30 07:44:32 +00001156 }
1157
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001158 void addMSRMaskOperands(MCInst &Inst, unsigned N) const {
1159 assert(N == 1 && "Invalid number of operands!");
1160 Inst.addOperand(MCOperand::CreateImm(unsigned(getMSRMask())));
1161 }
1162
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001163 void addProcIFlagsOperands(MCInst &Inst, unsigned N) const {
1164 assert(N == 1 && "Invalid number of operands!");
1165 Inst.addOperand(MCOperand::CreateImm(unsigned(getProcIFlags())));
1166 }
1167
Jim Grosbachb7f689b2011-07-13 15:34:57 +00001168 virtual void print(raw_ostream &OS) const;
Daniel Dunbarb3cb6962010-08-11 06:37:04 +00001169
Jim Grosbach89df9962011-08-26 21:43:41 +00001170 static ARMOperand *CreateITMask(unsigned Mask, SMLoc S) {
1171 ARMOperand *Op = new ARMOperand(ITCondMask);
1172 Op->ITMask.Mask = Mask;
1173 Op->StartLoc = S;
1174 Op->EndLoc = S;
1175 return Op;
1176 }
1177
Chris Lattner3a697562010-10-28 17:20:03 +00001178 static ARMOperand *CreateCondCode(ARMCC::CondCodes CC, SMLoc S) {
1179 ARMOperand *Op = new ARMOperand(CondCode);
Daniel Dunbar345a9a62010-08-11 06:37:20 +00001180 Op->CC.Val = CC;
1181 Op->StartLoc = S;
1182 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +00001183 return Op;
Daniel Dunbar345a9a62010-08-11 06:37:20 +00001184 }
1185
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001186 static ARMOperand *CreateCoprocNum(unsigned CopVal, SMLoc S) {
1187 ARMOperand *Op = new ARMOperand(CoprocNum);
1188 Op->Cop.Val = CopVal;
1189 Op->StartLoc = S;
1190 Op->EndLoc = S;
1191 return Op;
1192 }
1193
1194 static ARMOperand *CreateCoprocReg(unsigned CopVal, SMLoc S) {
1195 ARMOperand *Op = new ARMOperand(CoprocReg);
1196 Op->Cop.Val = CopVal;
1197 Op->StartLoc = S;
1198 Op->EndLoc = S;
1199 return Op;
1200 }
1201
Jim Grosbachd67641b2010-12-06 18:21:12 +00001202 static ARMOperand *CreateCCOut(unsigned RegNum, SMLoc S) {
1203 ARMOperand *Op = new ARMOperand(CCOut);
1204 Op->Reg.RegNum = RegNum;
1205 Op->StartLoc = S;
1206 Op->EndLoc = S;
1207 return Op;
1208 }
1209
Chris Lattner3a697562010-10-28 17:20:03 +00001210 static ARMOperand *CreateToken(StringRef Str, SMLoc S) {
1211 ARMOperand *Op = new ARMOperand(Token);
Sean Callanan76264762010-04-02 22:27:05 +00001212 Op->Tok.Data = Str.data();
1213 Op->Tok.Length = Str.size();
1214 Op->StartLoc = S;
1215 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +00001216 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001217 }
1218
Bill Wendling50d0f582010-11-18 23:43:05 +00001219 static ARMOperand *CreateReg(unsigned RegNum, SMLoc S, SMLoc E) {
Chris Lattner3a697562010-10-28 17:20:03 +00001220 ARMOperand *Op = new ARMOperand(Register);
Sean Callanan76264762010-04-02 22:27:05 +00001221 Op->Reg.RegNum = RegNum;
Sean Callanan76264762010-04-02 22:27:05 +00001222 Op->StartLoc = S;
1223 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001224 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001225 }
1226
Jim Grosbache8606dc2011-07-13 17:50:29 +00001227 static ARMOperand *CreateShiftedRegister(ARM_AM::ShiftOpc ShTy,
1228 unsigned SrcReg,
1229 unsigned ShiftReg,
1230 unsigned ShiftImm,
1231 SMLoc S, SMLoc E) {
1232 ARMOperand *Op = new ARMOperand(ShiftedRegister);
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001233 Op->RegShiftedReg.ShiftTy = ShTy;
1234 Op->RegShiftedReg.SrcReg = SrcReg;
1235 Op->RegShiftedReg.ShiftReg = ShiftReg;
1236 Op->RegShiftedReg.ShiftImm = ShiftImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001237 Op->StartLoc = S;
1238 Op->EndLoc = E;
1239 return Op;
1240 }
1241
Owen Anderson92a20222011-07-21 18:54:16 +00001242 static ARMOperand *CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy,
1243 unsigned SrcReg,
1244 unsigned ShiftImm,
1245 SMLoc S, SMLoc E) {
1246 ARMOperand *Op = new ARMOperand(ShiftedImmediate);
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001247 Op->RegShiftedImm.ShiftTy = ShTy;
1248 Op->RegShiftedImm.SrcReg = SrcReg;
1249 Op->RegShiftedImm.ShiftImm = ShiftImm;
Owen Anderson92a20222011-07-21 18:54:16 +00001250 Op->StartLoc = S;
1251 Op->EndLoc = E;
1252 return Op;
1253 }
1254
Jim Grosbach580f4a92011-07-25 22:20:28 +00001255 static ARMOperand *CreateShifterImm(bool isASR, unsigned Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001256 SMLoc S, SMLoc E) {
Jim Grosbach580f4a92011-07-25 22:20:28 +00001257 ARMOperand *Op = new ARMOperand(ShifterImmediate);
1258 Op->ShifterImm.isASR = isASR;
1259 Op->ShifterImm.Imm = Imm;
Owen Anderson00828302011-03-18 22:50:18 +00001260 Op->StartLoc = S;
1261 Op->EndLoc = E;
1262 return Op;
1263 }
1264
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001265 static ARMOperand *CreateRotImm(unsigned Imm, SMLoc S, SMLoc E) {
1266 ARMOperand *Op = new ARMOperand(RotateImmediate);
1267 Op->RotImm.Imm = Imm;
1268 Op->StartLoc = S;
1269 Op->EndLoc = E;
1270 return Op;
1271 }
1272
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001273 static ARMOperand *CreateBitfield(unsigned LSB, unsigned Width,
1274 SMLoc S, SMLoc E) {
1275 ARMOperand *Op = new ARMOperand(BitfieldDescriptor);
1276 Op->Bitfield.LSB = LSB;
1277 Op->Bitfield.Width = Width;
1278 Op->StartLoc = S;
1279 Op->EndLoc = E;
1280 return Op;
1281 }
1282
Bill Wendling7729e062010-11-09 22:44:22 +00001283 static ARMOperand *
Bill Wendling5fa22a12010-11-09 23:28:44 +00001284 CreateRegList(const SmallVectorImpl<std::pair<unsigned, SMLoc> > &Regs,
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001285 SMLoc StartLoc, SMLoc EndLoc) {
Bill Wendling0f630752010-11-17 04:32:08 +00001286 KindTy Kind = RegisterList;
1287
Evan Cheng275944a2011-07-25 21:32:49 +00001288 if (llvm::ARMMCRegisterClasses[ARM::DPRRegClassID].
1289 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001290 Kind = DPRRegisterList;
Evan Cheng275944a2011-07-25 21:32:49 +00001291 else if (llvm::ARMMCRegisterClasses[ARM::SPRRegClassID].
1292 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001293 Kind = SPRRegisterList;
1294
1295 ARMOperand *Op = new ARMOperand(Kind);
Bill Wendling5fa22a12010-11-09 23:28:44 +00001296 for (SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001297 I = Regs.begin(), E = Regs.end(); I != E; ++I)
Bill Wendling24d22d22010-11-18 21:50:54 +00001298 Op->Registers.push_back(I->first);
Bill Wendlingcb21d1c2010-11-19 00:38:19 +00001299 array_pod_sort(Op->Registers.begin(), Op->Registers.end());
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001300 Op->StartLoc = StartLoc;
1301 Op->EndLoc = EndLoc;
Bill Wendling8d5acb72010-11-06 19:56:04 +00001302 return Op;
1303 }
1304
Chris Lattner3a697562010-10-28 17:20:03 +00001305 static ARMOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) {
1306 ARMOperand *Op = new ARMOperand(Immediate);
Sean Callanan76264762010-04-02 22:27:05 +00001307 Op->Imm.Val = Val;
Sean Callanan76264762010-04-02 22:27:05 +00001308 Op->StartLoc = S;
1309 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001310 return Op;
Kevin Enderbycfe07242009-10-13 22:19:02 +00001311 }
1312
Jim Grosbach7ce05792011-08-03 23:50:40 +00001313 static ARMOperand *CreateMem(unsigned BaseRegNum,
1314 const MCConstantExpr *OffsetImm,
1315 unsigned OffsetRegNum,
1316 ARM_AM::ShiftOpc ShiftType,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001317 unsigned ShiftImm,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001318 bool isNegative,
Chris Lattner3a697562010-10-28 17:20:03 +00001319 SMLoc S, SMLoc E) {
1320 ARMOperand *Op = new ARMOperand(Memory);
Sean Callanan76264762010-04-02 22:27:05 +00001321 Op->Mem.BaseRegNum = BaseRegNum;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001322 Op->Mem.OffsetImm = OffsetImm;
1323 Op->Mem.OffsetRegNum = OffsetRegNum;
Sean Callanan76264762010-04-02 22:27:05 +00001324 Op->Mem.ShiftType = ShiftType;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001325 Op->Mem.ShiftImm = ShiftImm;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001326 Op->Mem.isNegative = isNegative;
1327 Op->StartLoc = S;
1328 Op->EndLoc = E;
1329 return Op;
1330 }
Jim Grosbach16c74252010-10-29 14:46:02 +00001331
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001332 static ARMOperand *CreatePostIdxReg(unsigned RegNum, bool isAdd,
1333 ARM_AM::ShiftOpc ShiftTy,
1334 unsigned ShiftImm,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001335 SMLoc S, SMLoc E) {
1336 ARMOperand *Op = new ARMOperand(PostIndexRegister);
1337 Op->PostIdxReg.RegNum = RegNum;
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001338 Op->PostIdxReg.isAdd = isAdd;
1339 Op->PostIdxReg.ShiftTy = ShiftTy;
1340 Op->PostIdxReg.ShiftImm = ShiftImm;
Sean Callanan76264762010-04-02 22:27:05 +00001341 Op->StartLoc = S;
1342 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001343 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001344 }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001345
1346 static ARMOperand *CreateMemBarrierOpt(ARM_MB::MemBOpt Opt, SMLoc S) {
1347 ARMOperand *Op = new ARMOperand(MemBarrierOpt);
1348 Op->MBOpt.Val = Opt;
1349 Op->StartLoc = S;
1350 Op->EndLoc = S;
1351 return Op;
1352 }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001353
1354 static ARMOperand *CreateProcIFlags(ARM_PROC::IFlags IFlags, SMLoc S) {
1355 ARMOperand *Op = new ARMOperand(ProcIFlags);
1356 Op->IFlags.Val = IFlags;
1357 Op->StartLoc = S;
1358 Op->EndLoc = S;
1359 return Op;
1360 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001361
1362 static ARMOperand *CreateMSRMask(unsigned MMask, SMLoc S) {
1363 ARMOperand *Op = new ARMOperand(MSRMask);
1364 Op->MMask.Val = MMask;
1365 Op->StartLoc = S;
1366 Op->EndLoc = S;
1367 return Op;
1368 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001369};
1370
1371} // end anonymous namespace.
1372
Jim Grosbachb7f689b2011-07-13 15:34:57 +00001373void ARMOperand::print(raw_ostream &OS) const {
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001374 switch (Kind) {
1375 case CondCode:
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +00001376 OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001377 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +00001378 case CCOut:
1379 OS << "<ccout " << getReg() << ">";
1380 break;
Jim Grosbach89df9962011-08-26 21:43:41 +00001381 case ITCondMask: {
1382 static char MaskStr[][6] = { "()", "(t)", "(e)", "(tt)", "(et)", "(te)",
1383 "(ee)", "(ttt)", "(ett)", "(tet)", "(eet)", "(tte)", "(ete)",
1384 "(tee)", "(eee)" };
1385 assert((ITMask.Mask & 0xf) == ITMask.Mask);
1386 OS << "<it-mask " << MaskStr[ITMask.Mask] << ">";
1387 break;
1388 }
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001389 case CoprocNum:
1390 OS << "<coprocessor number: " << getCoproc() << ">";
1391 break;
1392 case CoprocReg:
1393 OS << "<coprocessor register: " << getCoproc() << ">";
1394 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001395 case MSRMask:
1396 OS << "<mask: " << getMSRMask() << ">";
1397 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001398 case Immediate:
1399 getImm()->print(OS);
1400 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001401 case MemBarrierOpt:
1402 OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt()) << ">";
1403 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001404 case Memory:
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001405 OS << "<memory "
Jim Grosbach7ce05792011-08-03 23:50:40 +00001406 << " base:" << Mem.BaseRegNum;
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001407 OS << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001408 break;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001409 case PostIndexRegister:
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001410 OS << "post-idx register " << (PostIdxReg.isAdd ? "" : "-")
1411 << PostIdxReg.RegNum;
1412 if (PostIdxReg.ShiftTy != ARM_AM::no_shift)
1413 OS << ARM_AM::getShiftOpcStr(PostIdxReg.ShiftTy) << " "
1414 << PostIdxReg.ShiftImm;
1415 OS << ">";
Jim Grosbach7ce05792011-08-03 23:50:40 +00001416 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001417 case ProcIFlags: {
1418 OS << "<ARM_PROC::";
1419 unsigned IFlags = getProcIFlags();
1420 for (int i=2; i >= 0; --i)
1421 if (IFlags & (1 << i))
1422 OS << ARM_PROC::IFlagsToString(1 << i);
1423 OS << ">";
1424 break;
1425 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001426 case Register:
Bill Wendling50d0f582010-11-18 23:43:05 +00001427 OS << "<register " << getReg() << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001428 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +00001429 case ShifterImmediate:
1430 OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl")
1431 << " #" << ShifterImm.Imm << ">";
Jim Grosbache8606dc2011-07-13 17:50:29 +00001432 break;
1433 case ShiftedRegister:
Owen Anderson92a20222011-07-21 18:54:16 +00001434 OS << "<so_reg_reg "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001435 << RegShiftedReg.SrcReg
1436 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedReg.ShiftImm))
1437 << ", " << RegShiftedReg.ShiftReg << ", "
1438 << ARM_AM::getSORegOffset(RegShiftedReg.ShiftImm)
Jim Grosbache8606dc2011-07-13 17:50:29 +00001439 << ">";
Owen Anderson00828302011-03-18 22:50:18 +00001440 break;
Owen Anderson92a20222011-07-21 18:54:16 +00001441 case ShiftedImmediate:
1442 OS << "<so_reg_imm "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001443 << RegShiftedImm.SrcReg
1444 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedImm.ShiftImm))
1445 << ", " << ARM_AM::getSORegOffset(RegShiftedImm.ShiftImm)
Owen Anderson92a20222011-07-21 18:54:16 +00001446 << ">";
1447 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001448 case RotateImmediate:
1449 OS << "<ror " << " #" << (RotImm.Imm * 8) << ">";
1450 break;
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001451 case BitfieldDescriptor:
1452 OS << "<bitfield " << "lsb: " << Bitfield.LSB
1453 << ", width: " << Bitfield.Width << ">";
1454 break;
Bill Wendling0f630752010-11-17 04:32:08 +00001455 case RegisterList:
1456 case DPRRegisterList:
1457 case SPRRegisterList: {
Bill Wendling8d5acb72010-11-06 19:56:04 +00001458 OS << "<register_list ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001459
Bill Wendling5fa22a12010-11-09 23:28:44 +00001460 const SmallVectorImpl<unsigned> &RegList = getRegList();
1461 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001462 I = RegList.begin(), E = RegList.end(); I != E; ) {
1463 OS << *I;
1464 if (++I < E) OS << ", ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001465 }
1466
1467 OS << ">";
1468 break;
1469 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001470 case Token:
1471 OS << "'" << getToken() << "'";
1472 break;
1473 }
1474}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00001475
1476/// @name Auto-generated Match Functions
1477/// {
1478
1479static unsigned MatchRegisterName(StringRef Name);
1480
1481/// }
1482
Bob Wilson69df7232011-02-03 21:46:10 +00001483bool ARMAsmParser::ParseRegister(unsigned &RegNo,
1484 SMLoc &StartLoc, SMLoc &EndLoc) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001485 RegNo = tryParseRegister();
Roman Divackybf755322011-01-27 17:14:22 +00001486
1487 return (RegNo == (unsigned)-1);
1488}
1489
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001490/// Try to parse a register name. The token must be an Identifier when called,
Chris Lattnere5658fa2010-10-30 04:09:10 +00001491/// and if it is a register name the token is eaten and the register number is
1492/// returned. Otherwise return -1.
1493///
Jim Grosbach1355cf12011-07-26 17:10:22 +00001494int ARMAsmParser::tryParseRegister() {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001495 const AsmToken &Tok = Parser.getTok();
Jim Grosbach7ce05792011-08-03 23:50:40 +00001496 if (Tok.isNot(AsmToken::Identifier)) return -1;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001497
Chris Lattnere5658fa2010-10-30 04:09:10 +00001498 // FIXME: Validate register for the current architecture; we have to do
1499 // validation later, so maybe there is no need for this here.
Owen Anderson0c9f2502011-01-13 22:50:36 +00001500 std::string upperCase = Tok.getString().str();
1501 std::string lowerCase = LowercaseString(upperCase);
1502 unsigned RegNum = MatchRegisterName(lowerCase);
1503 if (!RegNum) {
1504 RegNum = StringSwitch<unsigned>(lowerCase)
1505 .Case("r13", ARM::SP)
1506 .Case("r14", ARM::LR)
1507 .Case("r15", ARM::PC)
1508 .Case("ip", ARM::R12)
1509 .Default(0);
1510 }
1511 if (!RegNum) return -1;
Bob Wilson69df7232011-02-03 21:46:10 +00001512
Chris Lattnere5658fa2010-10-30 04:09:10 +00001513 Parser.Lex(); // Eat identifier token.
1514 return RegNum;
1515}
Jim Grosbachd4462a52010-11-01 16:44:21 +00001516
Jim Grosbach19906722011-07-13 18:49:30 +00001517// Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0.
1518// If a recoverable error occurs, return 1. If an irrecoverable error
1519// occurs, return -1. An irrecoverable error is one where tokens have been
1520// consumed in the process of trying to parse the shifter (i.e., when it is
1521// indeed a shifter operand, but malformed).
Jim Grosbach0d87ec22011-07-26 20:41:24 +00001522int ARMAsmParser::tryParseShiftRegister(
Owen Anderson00828302011-03-18 22:50:18 +00001523 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1524 SMLoc S = Parser.getTok().getLoc();
1525 const AsmToken &Tok = Parser.getTok();
1526 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1527
1528 std::string upperCase = Tok.getString().str();
1529 std::string lowerCase = LowercaseString(upperCase);
1530 ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase)
1531 .Case("lsl", ARM_AM::lsl)
1532 .Case("lsr", ARM_AM::lsr)
1533 .Case("asr", ARM_AM::asr)
1534 .Case("ror", ARM_AM::ror)
1535 .Case("rrx", ARM_AM::rrx)
1536 .Default(ARM_AM::no_shift);
1537
1538 if (ShiftTy == ARM_AM::no_shift)
Jim Grosbach19906722011-07-13 18:49:30 +00001539 return 1;
Owen Anderson00828302011-03-18 22:50:18 +00001540
Jim Grosbache8606dc2011-07-13 17:50:29 +00001541 Parser.Lex(); // Eat the operator.
Owen Anderson00828302011-03-18 22:50:18 +00001542
Jim Grosbache8606dc2011-07-13 17:50:29 +00001543 // The source register for the shift has already been added to the
1544 // operand list, so we need to pop it off and combine it into the shifted
1545 // register operand instead.
Benjamin Kramereac07962011-07-14 18:41:22 +00001546 OwningPtr<ARMOperand> PrevOp((ARMOperand*)Operands.pop_back_val());
Jim Grosbache8606dc2011-07-13 17:50:29 +00001547 if (!PrevOp->isReg())
1548 return Error(PrevOp->getStartLoc(), "shift must be of a register");
1549 int SrcReg = PrevOp->getReg();
1550 int64_t Imm = 0;
1551 int ShiftReg = 0;
1552 if (ShiftTy == ARM_AM::rrx) {
1553 // RRX Doesn't have an explicit shift amount. The encoder expects
1554 // the shift register to be the same as the source register. Seems odd,
1555 // but OK.
1556 ShiftReg = SrcReg;
1557 } else {
1558 // Figure out if this is shifted by a constant or a register (for non-RRX).
1559 if (Parser.getTok().is(AsmToken::Hash)) {
1560 Parser.Lex(); // Eat hash.
1561 SMLoc ImmLoc = Parser.getTok().getLoc();
1562 const MCExpr *ShiftExpr = 0;
Jim Grosbach19906722011-07-13 18:49:30 +00001563 if (getParser().ParseExpression(ShiftExpr)) {
1564 Error(ImmLoc, "invalid immediate shift value");
1565 return -1;
1566 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001567 // The expression must be evaluatable as an immediate.
1568 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr);
Jim Grosbach19906722011-07-13 18:49:30 +00001569 if (!CE) {
1570 Error(ImmLoc, "invalid immediate shift value");
1571 return -1;
1572 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001573 // Range check the immediate.
1574 // lsl, ror: 0 <= imm <= 31
1575 // lsr, asr: 0 <= imm <= 32
1576 Imm = CE->getValue();
1577 if (Imm < 0 ||
1578 ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) ||
1579 ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) {
Jim Grosbach19906722011-07-13 18:49:30 +00001580 Error(ImmLoc, "immediate shift value out of range");
1581 return -1;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001582 }
1583 } else if (Parser.getTok().is(AsmToken::Identifier)) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001584 ShiftReg = tryParseRegister();
Jim Grosbache8606dc2011-07-13 17:50:29 +00001585 SMLoc L = Parser.getTok().getLoc();
Jim Grosbach19906722011-07-13 18:49:30 +00001586 if (ShiftReg == -1) {
1587 Error (L, "expected immediate or register in shift operand");
1588 return -1;
1589 }
1590 } else {
1591 Error (Parser.getTok().getLoc(),
Jim Grosbache8606dc2011-07-13 17:50:29 +00001592 "expected immediate or register in shift operand");
Jim Grosbach19906722011-07-13 18:49:30 +00001593 return -1;
1594 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001595 }
1596
Owen Anderson92a20222011-07-21 18:54:16 +00001597 if (ShiftReg && ShiftTy != ARM_AM::rrx)
1598 Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg,
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001599 ShiftReg, Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001600 S, Parser.getTok().getLoc()));
Owen Anderson92a20222011-07-21 18:54:16 +00001601 else
1602 Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm,
1603 S, Parser.getTok().getLoc()));
Owen Anderson00828302011-03-18 22:50:18 +00001604
Jim Grosbach19906722011-07-13 18:49:30 +00001605 return 0;
Owen Anderson00828302011-03-18 22:50:18 +00001606}
1607
1608
Bill Wendling50d0f582010-11-18 23:43:05 +00001609/// Try to parse a register name. The token must be an Identifier when called.
1610/// If it's a register, an AsmOperand is created. Another AsmOperand is created
1611/// if there is a "writeback". 'true' if it's not a register.
Chris Lattner3a697562010-10-28 17:20:03 +00001612///
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001613/// TODO this is likely to change to allow different register types and or to
1614/// parse for a specific register type.
Bill Wendling50d0f582010-11-18 23:43:05 +00001615bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001616tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001617 SMLoc S = Parser.getTok().getLoc();
Jim Grosbach1355cf12011-07-26 17:10:22 +00001618 int RegNo = tryParseRegister();
Bill Wendlinge7176102010-11-06 22:36:58 +00001619 if (RegNo == -1)
Bill Wendling50d0f582010-11-18 23:43:05 +00001620 return true;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001621
Bill Wendling50d0f582010-11-18 23:43:05 +00001622 Operands.push_back(ARMOperand::CreateReg(RegNo, S, Parser.getTok().getLoc()));
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001623
Chris Lattnere5658fa2010-10-30 04:09:10 +00001624 const AsmToken &ExclaimTok = Parser.getTok();
1625 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bill Wendling50d0f582010-11-18 23:43:05 +00001626 Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(),
1627 ExclaimTok.getLoc()));
Chris Lattnere5658fa2010-10-30 04:09:10 +00001628 Parser.Lex(); // Eat exclaim token
Kevin Enderby99e6d4e2009-10-07 18:01:35 +00001629 }
1630
Bill Wendling50d0f582010-11-18 23:43:05 +00001631 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001632}
1633
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001634/// MatchCoprocessorOperandName - Try to parse an coprocessor related
1635/// instruction with a symbolic operand name. Example: "p1", "p7", "c3",
1636/// "c5", ...
1637static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001638 // Use the same layout as the tablegen'erated register name matcher. Ugly,
1639 // but efficient.
1640 switch (Name.size()) {
1641 default: break;
1642 case 2:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001643 if (Name[0] != CoprocOp)
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001644 return -1;
1645 switch (Name[1]) {
1646 default: return -1;
1647 case '0': return 0;
1648 case '1': return 1;
1649 case '2': return 2;
1650 case '3': return 3;
1651 case '4': return 4;
1652 case '5': return 5;
1653 case '6': return 6;
1654 case '7': return 7;
1655 case '8': return 8;
1656 case '9': return 9;
1657 }
1658 break;
1659 case 3:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001660 if (Name[0] != CoprocOp || Name[1] != '1')
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001661 return -1;
1662 switch (Name[2]) {
1663 default: return -1;
1664 case '0': return 10;
1665 case '1': return 11;
1666 case '2': return 12;
1667 case '3': return 13;
1668 case '4': return 14;
1669 case '5': return 15;
1670 }
1671 break;
1672 }
1673
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001674 return -1;
1675}
1676
Jim Grosbach89df9962011-08-26 21:43:41 +00001677/// parseITCondCode - Try to parse a condition code for an IT instruction.
1678ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1679parseITCondCode(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1680 SMLoc S = Parser.getTok().getLoc();
1681 const AsmToken &Tok = Parser.getTok();
1682 if (!Tok.is(AsmToken::Identifier))
1683 return MatchOperand_NoMatch;
1684 unsigned CC = StringSwitch<unsigned>(Tok.getString())
1685 .Case("eq", ARMCC::EQ)
1686 .Case("ne", ARMCC::NE)
1687 .Case("hs", ARMCC::HS)
1688 .Case("cs", ARMCC::HS)
1689 .Case("lo", ARMCC::LO)
1690 .Case("cc", ARMCC::LO)
1691 .Case("mi", ARMCC::MI)
1692 .Case("pl", ARMCC::PL)
1693 .Case("vs", ARMCC::VS)
1694 .Case("vc", ARMCC::VC)
1695 .Case("hi", ARMCC::HI)
1696 .Case("ls", ARMCC::LS)
1697 .Case("ge", ARMCC::GE)
1698 .Case("lt", ARMCC::LT)
1699 .Case("gt", ARMCC::GT)
1700 .Case("le", ARMCC::LE)
1701 .Case("al", ARMCC::AL)
1702 .Default(~0U);
1703 if (CC == ~0U)
1704 return MatchOperand_NoMatch;
1705 Parser.Lex(); // Eat the token.
1706
1707 Operands.push_back(ARMOperand::CreateCondCode(ARMCC::CondCodes(CC), S));
1708
1709 return MatchOperand_Success;
1710}
1711
Jim Grosbach43904292011-07-25 20:14:50 +00001712/// parseCoprocNumOperand - Try to parse an coprocessor number operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001713/// token must be an Identifier when called, and if it is a coprocessor
1714/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001715ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001716parseCoprocNumOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001717 SMLoc S = Parser.getTok().getLoc();
1718 const AsmToken &Tok = Parser.getTok();
1719 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1720
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001721 int Num = MatchCoprocessorOperandName(Tok.getString(), 'p');
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001722 if (Num == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001723 return MatchOperand_NoMatch;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001724
1725 Parser.Lex(); // Eat identifier token.
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001726 Operands.push_back(ARMOperand::CreateCoprocNum(Num, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001727 return MatchOperand_Success;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001728}
1729
Jim Grosbach43904292011-07-25 20:14:50 +00001730/// parseCoprocRegOperand - Try to parse an coprocessor register operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001731/// token must be an Identifier when called, and if it is a coprocessor
1732/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001733ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001734parseCoprocRegOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001735 SMLoc S = Parser.getTok().getLoc();
1736 const AsmToken &Tok = Parser.getTok();
1737 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1738
1739 int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c');
1740 if (Reg == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001741 return MatchOperand_NoMatch;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001742
1743 Parser.Lex(); // Eat identifier token.
1744 Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001745 return MatchOperand_Success;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001746}
1747
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001748/// Parse a register list, return it if successful else return null. The first
1749/// token must be a '{' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00001750bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001751parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan18b83232010-01-19 21:44:56 +00001752 assert(Parser.getTok().is(AsmToken::LCurly) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00001753 "Token is not a Left Curly Brace");
Bill Wendlinge7176102010-11-06 22:36:58 +00001754 SMLoc S = Parser.getTok().getLoc();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001755
Bill Wendling7729e062010-11-09 22:44:22 +00001756 // Read the rest of the registers in the list.
1757 unsigned PrevRegNum = 0;
Bill Wendling5fa22a12010-11-09 23:28:44 +00001758 SmallVector<std::pair<unsigned, SMLoc>, 32> Registers;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001759
Bill Wendling7729e062010-11-09 22:44:22 +00001760 do {
Bill Wendlinge7176102010-11-06 22:36:58 +00001761 bool IsRange = Parser.getTok().is(AsmToken::Minus);
Bill Wendling7729e062010-11-09 22:44:22 +00001762 Parser.Lex(); // Eat non-identifier token.
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001763
Sean Callanan18b83232010-01-19 21:44:56 +00001764 const AsmToken &RegTok = Parser.getTok();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001765 SMLoc RegLoc = RegTok.getLoc();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001766 if (RegTok.isNot(AsmToken::Identifier)) {
1767 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001768 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001769 }
Bill Wendlinge7176102010-11-06 22:36:58 +00001770
Jim Grosbach1355cf12011-07-26 17:10:22 +00001771 int RegNum = tryParseRegister();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001772 if (RegNum == -1) {
1773 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001774 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001775 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001776
Bill Wendlinge7176102010-11-06 22:36:58 +00001777 if (IsRange) {
1778 int Reg = PrevRegNum;
1779 do {
1780 ++Reg;
1781 Registers.push_back(std::make_pair(Reg, RegLoc));
1782 } while (Reg != RegNum);
1783 } else {
1784 Registers.push_back(std::make_pair(RegNum, RegLoc));
1785 }
1786
1787 PrevRegNum = RegNum;
Bill Wendling7729e062010-11-09 22:44:22 +00001788 } while (Parser.getTok().is(AsmToken::Comma) ||
1789 Parser.getTok().is(AsmToken::Minus));
Bill Wendlinge7176102010-11-06 22:36:58 +00001790
1791 // Process the right curly brace of the list.
Sean Callanan18b83232010-01-19 21:44:56 +00001792 const AsmToken &RCurlyTok = Parser.getTok();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001793 if (RCurlyTok.isNot(AsmToken::RCurly)) {
1794 Error(RCurlyTok.getLoc(), "'}' expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001795 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001796 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001797
Bill Wendlinge7176102010-11-06 22:36:58 +00001798 SMLoc E = RCurlyTok.getLoc();
1799 Parser.Lex(); // Eat right curly brace token.
Jim Grosbach03f44a02010-11-29 23:18:01 +00001800
Bill Wendlinge7176102010-11-06 22:36:58 +00001801 // Verify the register list.
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001802 bool EmittedWarning = false;
Jim Grosbach11e03e72011-08-22 18:50:36 +00001803 unsigned HighRegNum = 0;
1804 BitVector RegMap(32);
1805 for (unsigned i = 0, e = Registers.size(); i != e; ++i) {
1806 const std::pair<unsigned, SMLoc> &RegInfo = Registers[i];
Bill Wendling7caebff2011-01-12 21:20:59 +00001807 unsigned Reg = getARMRegisterNumbering(RegInfo.first);
Bill Wendlinge7176102010-11-06 22:36:58 +00001808
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001809 if (RegMap[Reg]) {
Bill Wendlinge7176102010-11-06 22:36:58 +00001810 Error(RegInfo.second, "register duplicated in register list");
Bill Wendling50d0f582010-11-18 23:43:05 +00001811 return true;
Bill Wendlinge7176102010-11-06 22:36:58 +00001812 }
1813
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001814 if (!EmittedWarning && Reg < HighRegNum)
Bill Wendlinge7176102010-11-06 22:36:58 +00001815 Warning(RegInfo.second,
1816 "register not in ascending order in register list");
1817
Jim Grosbach11e03e72011-08-22 18:50:36 +00001818 RegMap.set(Reg);
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001819 HighRegNum = std::max(Reg, HighRegNum);
Bill Wendlinge7176102010-11-06 22:36:58 +00001820 }
1821
Bill Wendling50d0f582010-11-18 23:43:05 +00001822 Operands.push_back(ARMOperand::CreateRegList(Registers, S, E));
1823 return false;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001824}
1825
Jim Grosbach43904292011-07-25 20:14:50 +00001826/// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options.
Jim Grosbachf922c472011-02-12 01:34:40 +00001827ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001828parseMemBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001829 SMLoc S = Parser.getTok().getLoc();
1830 const AsmToken &Tok = Parser.getTok();
1831 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1832 StringRef OptStr = Tok.getString();
1833
1834 unsigned Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size()))
1835 .Case("sy", ARM_MB::SY)
1836 .Case("st", ARM_MB::ST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001837 .Case("sh", ARM_MB::ISH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001838 .Case("ish", ARM_MB::ISH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001839 .Case("shst", ARM_MB::ISHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001840 .Case("ishst", ARM_MB::ISHST)
1841 .Case("nsh", ARM_MB::NSH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001842 .Case("un", ARM_MB::NSH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001843 .Case("nshst", ARM_MB::NSHST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001844 .Case("unst", ARM_MB::NSHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001845 .Case("osh", ARM_MB::OSH)
1846 .Case("oshst", ARM_MB::OSHST)
1847 .Default(~0U);
1848
1849 if (Opt == ~0U)
Jim Grosbachf922c472011-02-12 01:34:40 +00001850 return MatchOperand_NoMatch;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001851
1852 Parser.Lex(); // Eat identifier token.
1853 Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001854 return MatchOperand_Success;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001855}
1856
Jim Grosbach43904292011-07-25 20:14:50 +00001857/// parseProcIFlagsOperand - Try to parse iflags from CPS instruction.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001858ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001859parseProcIFlagsOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001860 SMLoc S = Parser.getTok().getLoc();
1861 const AsmToken &Tok = Parser.getTok();
1862 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1863 StringRef IFlagsStr = Tok.getString();
1864
1865 unsigned IFlags = 0;
1866 for (int i = 0, e = IFlagsStr.size(); i != e; ++i) {
1867 unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1))
1868 .Case("a", ARM_PROC::A)
1869 .Case("i", ARM_PROC::I)
1870 .Case("f", ARM_PROC::F)
1871 .Default(~0U);
1872
1873 // If some specific iflag is already set, it means that some letter is
1874 // present more than once, this is not acceptable.
1875 if (Flag == ~0U || (IFlags & Flag))
1876 return MatchOperand_NoMatch;
1877
1878 IFlags |= Flag;
1879 }
1880
1881 Parser.Lex(); // Eat identifier token.
1882 Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S));
1883 return MatchOperand_Success;
1884}
1885
Jim Grosbach43904292011-07-25 20:14:50 +00001886/// parseMSRMaskOperand - Try to parse mask flags from MSR instruction.
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001887ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001888parseMSRMaskOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001889 SMLoc S = Parser.getTok().getLoc();
1890 const AsmToken &Tok = Parser.getTok();
1891 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1892 StringRef Mask = Tok.getString();
1893
1894 // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf"
1895 size_t Start = 0, Next = Mask.find('_');
1896 StringRef Flags = "";
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001897 std::string SpecReg = LowercaseString(Mask.slice(Start, Next));
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001898 if (Next != StringRef::npos)
1899 Flags = Mask.slice(Next+1, Mask.size());
1900
1901 // FlagsVal contains the complete mask:
1902 // 3-0: Mask
1903 // 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1904 unsigned FlagsVal = 0;
1905
1906 if (SpecReg == "apsr") {
1907 FlagsVal = StringSwitch<unsigned>(Flags)
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001908 .Case("nzcvq", 0x8) // same as CPSR_f
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001909 .Case("g", 0x4) // same as CPSR_s
1910 .Case("nzcvqg", 0xc) // same as CPSR_fs
1911 .Default(~0U);
1912
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001913 if (FlagsVal == ~0U) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001914 if (!Flags.empty())
1915 return MatchOperand_NoMatch;
1916 else
1917 FlagsVal = 0; // No flag
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001918 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001919 } else if (SpecReg == "cpsr" || SpecReg == "spsr") {
Bruno Cardoso Lopes56926a32011-05-25 00:35:03 +00001920 if (Flags == "all") // cpsr_all is an alias for cpsr_fc
1921 Flags = "fc";
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001922 for (int i = 0, e = Flags.size(); i != e; ++i) {
1923 unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1))
1924 .Case("c", 1)
1925 .Case("x", 2)
1926 .Case("s", 4)
1927 .Case("f", 8)
1928 .Default(~0U);
1929
1930 // If some specific flag is already set, it means that some letter is
1931 // present more than once, this is not acceptable.
1932 if (FlagsVal == ~0U || (FlagsVal & Flag))
1933 return MatchOperand_NoMatch;
1934 FlagsVal |= Flag;
1935 }
1936 } else // No match for special register.
1937 return MatchOperand_NoMatch;
1938
1939 // Special register without flags are equivalent to "fc" flags.
1940 if (!FlagsVal)
1941 FlagsVal = 0x9;
1942
1943 // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1944 if (SpecReg == "spsr")
1945 FlagsVal |= 16;
1946
1947 Parser.Lex(); // Eat identifier token.
1948 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
1949 return MatchOperand_Success;
1950}
1951
Jim Grosbachf6c05252011-07-21 17:23:04 +00001952ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1953parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands, StringRef Op,
1954 int Low, int High) {
1955 const AsmToken &Tok = Parser.getTok();
1956 if (Tok.isNot(AsmToken::Identifier)) {
1957 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1958 return MatchOperand_ParseFail;
1959 }
1960 StringRef ShiftName = Tok.getString();
1961 std::string LowerOp = LowercaseString(Op);
1962 std::string UpperOp = UppercaseString(Op);
1963 if (ShiftName != LowerOp && ShiftName != UpperOp) {
1964 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1965 return MatchOperand_ParseFail;
1966 }
1967 Parser.Lex(); // Eat shift type token.
1968
1969 // There must be a '#' and a shift amount.
1970 if (Parser.getTok().isNot(AsmToken::Hash)) {
1971 Error(Parser.getTok().getLoc(), "'#' expected");
1972 return MatchOperand_ParseFail;
1973 }
1974 Parser.Lex(); // Eat hash token.
1975
1976 const MCExpr *ShiftAmount;
1977 SMLoc Loc = Parser.getTok().getLoc();
1978 if (getParser().ParseExpression(ShiftAmount)) {
1979 Error(Loc, "illegal expression");
1980 return MatchOperand_ParseFail;
1981 }
1982 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1983 if (!CE) {
1984 Error(Loc, "constant expression expected");
1985 return MatchOperand_ParseFail;
1986 }
1987 int Val = CE->getValue();
1988 if (Val < Low || Val > High) {
1989 Error(Loc, "immediate value out of range");
1990 return MatchOperand_ParseFail;
1991 }
1992
1993 Operands.push_back(ARMOperand::CreateImm(CE, Loc, Parser.getTok().getLoc()));
1994
1995 return MatchOperand_Success;
1996}
1997
Jim Grosbachc27d4f92011-07-22 17:44:50 +00001998ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1999parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2000 const AsmToken &Tok = Parser.getTok();
2001 SMLoc S = Tok.getLoc();
2002 if (Tok.isNot(AsmToken::Identifier)) {
2003 Error(Tok.getLoc(), "'be' or 'le' operand expected");
2004 return MatchOperand_ParseFail;
2005 }
2006 int Val = StringSwitch<int>(Tok.getString())
2007 .Case("be", 1)
2008 .Case("le", 0)
2009 .Default(-1);
2010 Parser.Lex(); // Eat the token.
2011
2012 if (Val == -1) {
2013 Error(Tok.getLoc(), "'be' or 'le' operand expected");
2014 return MatchOperand_ParseFail;
2015 }
2016 Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::Create(Val,
2017 getContext()),
2018 S, Parser.getTok().getLoc()));
2019 return MatchOperand_Success;
2020}
2021
Jim Grosbach580f4a92011-07-25 22:20:28 +00002022/// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT
2023/// instructions. Legal values are:
2024/// lsl #n 'n' in [0,31]
2025/// asr #n 'n' in [1,32]
2026/// n == 32 encoded as n == 0.
2027ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2028parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2029 const AsmToken &Tok = Parser.getTok();
2030 SMLoc S = Tok.getLoc();
2031 if (Tok.isNot(AsmToken::Identifier)) {
2032 Error(S, "shift operator 'asr' or 'lsl' expected");
2033 return MatchOperand_ParseFail;
2034 }
2035 StringRef ShiftName = Tok.getString();
2036 bool isASR;
2037 if (ShiftName == "lsl" || ShiftName == "LSL")
2038 isASR = false;
2039 else if (ShiftName == "asr" || ShiftName == "ASR")
2040 isASR = true;
2041 else {
2042 Error(S, "shift operator 'asr' or 'lsl' expected");
2043 return MatchOperand_ParseFail;
2044 }
2045 Parser.Lex(); // Eat the operator.
2046
2047 // A '#' and a shift amount.
2048 if (Parser.getTok().isNot(AsmToken::Hash)) {
2049 Error(Parser.getTok().getLoc(), "'#' expected");
2050 return MatchOperand_ParseFail;
2051 }
2052 Parser.Lex(); // Eat hash token.
2053
2054 const MCExpr *ShiftAmount;
2055 SMLoc E = Parser.getTok().getLoc();
2056 if (getParser().ParseExpression(ShiftAmount)) {
2057 Error(E, "malformed shift expression");
2058 return MatchOperand_ParseFail;
2059 }
2060 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
2061 if (!CE) {
2062 Error(E, "shift amount must be an immediate");
2063 return MatchOperand_ParseFail;
2064 }
2065
2066 int64_t Val = CE->getValue();
2067 if (isASR) {
2068 // Shift amount must be in [1,32]
2069 if (Val < 1 || Val > 32) {
2070 Error(E, "'asr' shift amount must be in range [1,32]");
2071 return MatchOperand_ParseFail;
2072 }
2073 // asr #32 encoded as asr #0.
2074 if (Val == 32) Val = 0;
2075 } else {
2076 // Shift amount must be in [1,32]
2077 if (Val < 0 || Val > 31) {
2078 Error(E, "'lsr' shift amount must be in range [0,31]");
2079 return MatchOperand_ParseFail;
2080 }
2081 }
2082
2083 E = Parser.getTok().getLoc();
2084 Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, E));
2085
2086 return MatchOperand_Success;
2087}
2088
Jim Grosbach7e1547e2011-07-27 20:15:40 +00002089/// parseRotImm - Parse the shifter immediate operand for SXTB/UXTB family
2090/// of instructions. Legal values are:
2091/// ror #n 'n' in {0, 8, 16, 24}
2092ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2093parseRotImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2094 const AsmToken &Tok = Parser.getTok();
2095 SMLoc S = Tok.getLoc();
2096 if (Tok.isNot(AsmToken::Identifier)) {
2097 Error(S, "rotate operator 'ror' expected");
2098 return MatchOperand_ParseFail;
2099 }
2100 StringRef ShiftName = Tok.getString();
2101 if (ShiftName != "ror" && ShiftName != "ROR") {
2102 Error(S, "rotate operator 'ror' expected");
2103 return MatchOperand_ParseFail;
2104 }
2105 Parser.Lex(); // Eat the operator.
2106
2107 // A '#' and a rotate amount.
2108 if (Parser.getTok().isNot(AsmToken::Hash)) {
2109 Error(Parser.getTok().getLoc(), "'#' expected");
2110 return MatchOperand_ParseFail;
2111 }
2112 Parser.Lex(); // Eat hash token.
2113
2114 const MCExpr *ShiftAmount;
2115 SMLoc E = Parser.getTok().getLoc();
2116 if (getParser().ParseExpression(ShiftAmount)) {
2117 Error(E, "malformed rotate expression");
2118 return MatchOperand_ParseFail;
2119 }
2120 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
2121 if (!CE) {
2122 Error(E, "rotate amount must be an immediate");
2123 return MatchOperand_ParseFail;
2124 }
2125
2126 int64_t Val = CE->getValue();
2127 // Shift amount must be in {0, 8, 16, 24} (0 is undocumented extension)
2128 // normally, zero is represented in asm by omitting the rotate operand
2129 // entirely.
2130 if (Val != 8 && Val != 16 && Val != 24 && Val != 0) {
2131 Error(E, "'ror' rotate amount must be 8, 16, or 24");
2132 return MatchOperand_ParseFail;
2133 }
2134
2135 E = Parser.getTok().getLoc();
2136 Operands.push_back(ARMOperand::CreateRotImm(Val, S, E));
2137
2138 return MatchOperand_Success;
2139}
2140
Jim Grosbach293a2ee2011-07-28 21:34:26 +00002141ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2142parseBitfield(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2143 SMLoc S = Parser.getTok().getLoc();
2144 // The bitfield descriptor is really two operands, the LSB and the width.
2145 if (Parser.getTok().isNot(AsmToken::Hash)) {
2146 Error(Parser.getTok().getLoc(), "'#' expected");
2147 return MatchOperand_ParseFail;
2148 }
2149 Parser.Lex(); // Eat hash token.
2150
2151 const MCExpr *LSBExpr;
2152 SMLoc E = Parser.getTok().getLoc();
2153 if (getParser().ParseExpression(LSBExpr)) {
2154 Error(E, "malformed immediate expression");
2155 return MatchOperand_ParseFail;
2156 }
2157 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LSBExpr);
2158 if (!CE) {
2159 Error(E, "'lsb' operand must be an immediate");
2160 return MatchOperand_ParseFail;
2161 }
2162
2163 int64_t LSB = CE->getValue();
2164 // The LSB must be in the range [0,31]
2165 if (LSB < 0 || LSB > 31) {
2166 Error(E, "'lsb' operand must be in the range [0,31]");
2167 return MatchOperand_ParseFail;
2168 }
2169 E = Parser.getTok().getLoc();
2170
2171 // Expect another immediate operand.
2172 if (Parser.getTok().isNot(AsmToken::Comma)) {
2173 Error(Parser.getTok().getLoc(), "too few operands");
2174 return MatchOperand_ParseFail;
2175 }
2176 Parser.Lex(); // Eat hash token.
2177 if (Parser.getTok().isNot(AsmToken::Hash)) {
2178 Error(Parser.getTok().getLoc(), "'#' expected");
2179 return MatchOperand_ParseFail;
2180 }
2181 Parser.Lex(); // Eat hash token.
2182
2183 const MCExpr *WidthExpr;
2184 if (getParser().ParseExpression(WidthExpr)) {
2185 Error(E, "malformed immediate expression");
2186 return MatchOperand_ParseFail;
2187 }
2188 CE = dyn_cast<MCConstantExpr>(WidthExpr);
2189 if (!CE) {
2190 Error(E, "'width' operand must be an immediate");
2191 return MatchOperand_ParseFail;
2192 }
2193
2194 int64_t Width = CE->getValue();
2195 // The LSB must be in the range [1,32-lsb]
2196 if (Width < 1 || Width > 32 - LSB) {
2197 Error(E, "'width' operand must be in the range [1,32-lsb]");
2198 return MatchOperand_ParseFail;
2199 }
2200 E = Parser.getTok().getLoc();
2201
2202 Operands.push_back(ARMOperand::CreateBitfield(LSB, Width, S, E));
2203
2204 return MatchOperand_Success;
2205}
2206
Jim Grosbach7ce05792011-08-03 23:50:40 +00002207ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2208parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2209 // Check for a post-index addressing register operand. Specifically:
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002210 // postidx_reg := '+' register {, shift}
2211 // | '-' register {, shift}
2212 // | register {, shift}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002213
2214 // This method must return MatchOperand_NoMatch without consuming any tokens
2215 // in the case where there is no match, as other alternatives take other
2216 // parse methods.
2217 AsmToken Tok = Parser.getTok();
2218 SMLoc S = Tok.getLoc();
2219 bool haveEaten = false;
Jim Grosbach16578b52011-08-05 16:11:38 +00002220 bool isAdd = true;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002221 int Reg = -1;
2222 if (Tok.is(AsmToken::Plus)) {
2223 Parser.Lex(); // Eat the '+' token.
2224 haveEaten = true;
2225 } else if (Tok.is(AsmToken::Minus)) {
2226 Parser.Lex(); // Eat the '-' token.
Jim Grosbach16578b52011-08-05 16:11:38 +00002227 isAdd = false;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002228 haveEaten = true;
2229 }
2230 if (Parser.getTok().is(AsmToken::Identifier))
2231 Reg = tryParseRegister();
2232 if (Reg == -1) {
2233 if (!haveEaten)
2234 return MatchOperand_NoMatch;
2235 Error(Parser.getTok().getLoc(), "register expected");
2236 return MatchOperand_ParseFail;
2237 }
2238 SMLoc E = Parser.getTok().getLoc();
2239
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002240 ARM_AM::ShiftOpc ShiftTy = ARM_AM::no_shift;
2241 unsigned ShiftImm = 0;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002242 if (Parser.getTok().is(AsmToken::Comma)) {
2243 Parser.Lex(); // Eat the ','.
2244 if (parseMemRegOffsetShift(ShiftTy, ShiftImm))
2245 return MatchOperand_ParseFail;
2246 }
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002247
2248 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ShiftTy,
2249 ShiftImm, S, E));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002250
2251 return MatchOperand_Success;
2252}
2253
Jim Grosbach251bf252011-08-10 21:56:18 +00002254ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2255parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2256 // Check for a post-index addressing register operand. Specifically:
2257 // am3offset := '+' register
2258 // | '-' register
2259 // | register
2260 // | # imm
2261 // | # + imm
2262 // | # - imm
2263
2264 // This method must return MatchOperand_NoMatch without consuming any tokens
2265 // in the case where there is no match, as other alternatives take other
2266 // parse methods.
2267 AsmToken Tok = Parser.getTok();
2268 SMLoc S = Tok.getLoc();
2269
2270 // Do immediates first, as we always parse those if we have a '#'.
2271 if (Parser.getTok().is(AsmToken::Hash)) {
2272 Parser.Lex(); // Eat the '#'.
2273 // Explicitly look for a '-', as we need to encode negative zero
2274 // differently.
2275 bool isNegative = Parser.getTok().is(AsmToken::Minus);
2276 const MCExpr *Offset;
2277 if (getParser().ParseExpression(Offset))
2278 return MatchOperand_ParseFail;
2279 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
2280 if (!CE) {
2281 Error(S, "constant expression expected");
2282 return MatchOperand_ParseFail;
2283 }
2284 SMLoc E = Tok.getLoc();
2285 // Negative zero is encoded as the flag value INT32_MIN.
2286 int32_t Val = CE->getValue();
2287 if (isNegative && Val == 0)
2288 Val = INT32_MIN;
2289
2290 Operands.push_back(
2291 ARMOperand::CreateImm(MCConstantExpr::Create(Val, getContext()), S, E));
2292
2293 return MatchOperand_Success;
2294 }
2295
2296
2297 bool haveEaten = false;
2298 bool isAdd = true;
2299 int Reg = -1;
2300 if (Tok.is(AsmToken::Plus)) {
2301 Parser.Lex(); // Eat the '+' token.
2302 haveEaten = true;
2303 } else if (Tok.is(AsmToken::Minus)) {
2304 Parser.Lex(); // Eat the '-' token.
2305 isAdd = false;
2306 haveEaten = true;
2307 }
2308 if (Parser.getTok().is(AsmToken::Identifier))
2309 Reg = tryParseRegister();
2310 if (Reg == -1) {
2311 if (!haveEaten)
2312 return MatchOperand_NoMatch;
2313 Error(Parser.getTok().getLoc(), "register expected");
2314 return MatchOperand_ParseFail;
2315 }
2316 SMLoc E = Parser.getTok().getLoc();
2317
2318 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ARM_AM::no_shift,
2319 0, S, E));
2320
2321 return MatchOperand_Success;
2322}
2323
Jim Grosbach1355cf12011-07-26 17:10:22 +00002324/// cvtLdWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002325/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2326/// when they refer multiple MIOperands inside a single one.
2327bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002328cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002329 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2330 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2331
2332 // Create a writeback register dummy placeholder.
2333 Inst.addOperand(MCOperand::CreateImm(0));
2334
Jim Grosbach7ce05792011-08-03 23:50:40 +00002335 ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002336 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2337 return true;
2338}
2339
Owen Anderson9ab0f252011-08-26 20:43:14 +00002340/// cvtLdWriteBackRegAddrModeImm12 - Convert parsed operands to MCInst.
2341/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2342/// when they refer multiple MIOperands inside a single one.
2343bool ARMAsmParser::
2344cvtLdWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
2345 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2346 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2347
2348 // Create a writeback register dummy placeholder.
2349 Inst.addOperand(MCOperand::CreateImm(0));
2350
2351 ((ARMOperand*)Operands[3])->addMemImm12OffsetOperands(Inst, 2);
2352 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2353 return true;
2354}
2355
2356
Jim Grosbach548340c2011-08-11 19:22:40 +00002357/// cvtStWriteBackRegAddrModeImm12 - Convert parsed operands to MCInst.
2358/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2359/// when they refer multiple MIOperands inside a single one.
2360bool ARMAsmParser::
2361cvtStWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
2362 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2363 // Create a writeback register dummy placeholder.
2364 Inst.addOperand(MCOperand::CreateImm(0));
2365 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2366 ((ARMOperand*)Operands[3])->addMemImm12OffsetOperands(Inst, 2);
2367 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2368 return true;
2369}
2370
Jim Grosbach1355cf12011-07-26 17:10:22 +00002371/// cvtStWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002372/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2373/// when they refer multiple MIOperands inside a single one.
2374bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002375cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002376 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2377 // Create a writeback register dummy placeholder.
2378 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach548340c2011-08-11 19:22:40 +00002379 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2380 ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3);
2381 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002382 return true;
2383}
2384
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002385/// cvtStWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
2386/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2387/// when they refer multiple MIOperands inside a single one.
2388bool ARMAsmParser::
2389cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
2390 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2391 // Create a writeback register dummy placeholder.
2392 Inst.addOperand(MCOperand::CreateImm(0));
2393 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2394 ((ARMOperand*)Operands[3])->addAddrMode3Operands(Inst, 3);
2395 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2396 return true;
2397}
2398
Jim Grosbach7ce05792011-08-03 23:50:40 +00002399/// cvtLdExtTWriteBackImm - Convert parsed operands to MCInst.
2400/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2401/// when they refer multiple MIOperands inside a single one.
2402bool ARMAsmParser::
2403cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
2404 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2405 // Rt
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002406 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002407 // Create a writeback register dummy placeholder.
2408 Inst.addOperand(MCOperand::CreateImm(0));
2409 // addr
2410 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2411 // offset
2412 ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1);
2413 // pred
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002414 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2415 return true;
2416}
2417
Jim Grosbach7ce05792011-08-03 23:50:40 +00002418/// cvtLdExtTWriteBackReg - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002419/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2420/// when they refer multiple MIOperands inside a single one.
2421bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002422cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
2423 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2424 // Rt
Owen Andersonaa3402e2011-07-28 17:18:57 +00002425 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002426 // Create a writeback register dummy placeholder.
2427 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002428 // addr
2429 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2430 // offset
2431 ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2);
2432 // pred
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002433 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2434 return true;
2435}
2436
Jim Grosbach7ce05792011-08-03 23:50:40 +00002437/// cvtStExtTWriteBackImm - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002438/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2439/// when they refer multiple MIOperands inside a single one.
2440bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002441cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
2442 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002443 // Create a writeback register dummy placeholder.
2444 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002445 // Rt
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002446 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002447 // addr
2448 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2449 // offset
2450 ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1);
2451 // pred
2452 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2453 return true;
2454}
2455
2456/// cvtStExtTWriteBackReg - Convert parsed operands to MCInst.
2457/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2458/// when they refer multiple MIOperands inside a single one.
2459bool ARMAsmParser::
2460cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
2461 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2462 // Create a writeback register dummy placeholder.
2463 Inst.addOperand(MCOperand::CreateImm(0));
2464 // Rt
2465 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2466 // addr
2467 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2468 // offset
2469 ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2);
2470 // pred
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002471 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2472 return true;
2473}
2474
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002475/// cvtLdrdPre - Convert parsed operands to MCInst.
2476/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2477/// when they refer multiple MIOperands inside a single one.
2478bool ARMAsmParser::
2479cvtLdrdPre(MCInst &Inst, unsigned Opcode,
2480 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2481 // Rt, Rt2
2482 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2483 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2484 // Create a writeback register dummy placeholder.
2485 Inst.addOperand(MCOperand::CreateImm(0));
2486 // addr
2487 ((ARMOperand*)Operands[4])->addAddrMode3Operands(Inst, 3);
2488 // pred
2489 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2490 return true;
2491}
2492
Jim Grosbach14605d12011-08-11 20:28:23 +00002493/// cvtStrdPre - Convert parsed operands to MCInst.
2494/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2495/// when they refer multiple MIOperands inside a single one.
2496bool ARMAsmParser::
2497cvtStrdPre(MCInst &Inst, unsigned Opcode,
2498 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2499 // Create a writeback register dummy placeholder.
2500 Inst.addOperand(MCOperand::CreateImm(0));
2501 // Rt, Rt2
2502 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2503 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2504 // addr
2505 ((ARMOperand*)Operands[4])->addAddrMode3Operands(Inst, 3);
2506 // pred
2507 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2508 return true;
2509}
2510
Jim Grosbach623a4542011-08-10 22:42:16 +00002511/// cvtLdWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
2512/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2513/// when they refer multiple MIOperands inside a single one.
2514bool ARMAsmParser::
2515cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
2516 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2517 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2518 // Create a writeback register dummy placeholder.
2519 Inst.addOperand(MCOperand::CreateImm(0));
2520 ((ARMOperand*)Operands[3])->addAddrMode3Operands(Inst, 3);
2521 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2522 return true;
2523}
2524
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00002525/// cvtThumbMultiple- Convert parsed operands to MCInst.
2526/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2527/// when they refer multiple MIOperands inside a single one.
2528bool ARMAsmParser::
2529cvtThumbMultiply(MCInst &Inst, unsigned Opcode,
2530 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2531 // The second source operand must be the same register as the destination
2532 // operand.
2533 if (Operands.size() == 6 &&
Jim Grosbach7a010692011-08-19 22:30:46 +00002534 (((ARMOperand*)Operands[3])->getReg() !=
2535 ((ARMOperand*)Operands[5])->getReg()) &&
2536 (((ARMOperand*)Operands[3])->getReg() !=
2537 ((ARMOperand*)Operands[4])->getReg())) {
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00002538 Error(Operands[3]->getStartLoc(),
Jim Grosbach7a010692011-08-19 22:30:46 +00002539 "destination register must match source register");
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00002540 return false;
2541 }
2542 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2543 ((ARMOperand*)Operands[1])->addCCOutOperands(Inst, 1);
2544 ((ARMOperand*)Operands[4])->addRegOperands(Inst, 1);
Jim Grosbach7a010692011-08-19 22:30:46 +00002545 // If we have a three-operand form, use that, else the second source operand
2546 // is just the destination operand again.
2547 if (Operands.size() == 6)
2548 ((ARMOperand*)Operands[5])->addRegOperands(Inst, 1);
2549 else
2550 Inst.addOperand(Inst.getOperand(0));
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00002551 ((ARMOperand*)Operands[2])->addCondCodeOperands(Inst, 2);
2552
2553 return true;
2554}
Jim Grosbach623a4542011-08-10 22:42:16 +00002555
Bill Wendlinge7176102010-11-06 22:36:58 +00002556/// Parse an ARM memory expression, return false if successful else return true
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002557/// or an error. The first token must be a '[' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00002558bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002559parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan76264762010-04-02 22:27:05 +00002560 SMLoc S, E;
Sean Callanan18b83232010-01-19 21:44:56 +00002561 assert(Parser.getTok().is(AsmToken::LBrac) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00002562 "Token is not a Left Bracket");
Sean Callanan76264762010-04-02 22:27:05 +00002563 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002564 Parser.Lex(); // Eat left bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002565
Sean Callanan18b83232010-01-19 21:44:56 +00002566 const AsmToken &BaseRegTok = Parser.getTok();
Jim Grosbach1355cf12011-07-26 17:10:22 +00002567 int BaseRegNum = tryParseRegister();
Jim Grosbach7ce05792011-08-03 23:50:40 +00002568 if (BaseRegNum == -1)
2569 return Error(BaseRegTok.getLoc(), "register expected");
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002570
Daniel Dunbar05710932011-01-18 05:34:17 +00002571 // The next token must either be a comma or a closing bracket.
2572 const AsmToken &Tok = Parser.getTok();
2573 if (!Tok.is(AsmToken::Comma) && !Tok.is(AsmToken::RBrac))
Jim Grosbach7ce05792011-08-03 23:50:40 +00002574 return Error(Tok.getLoc(), "malformed memory operand");
Daniel Dunbar05710932011-01-18 05:34:17 +00002575
Jim Grosbach7ce05792011-08-03 23:50:40 +00002576 if (Tok.is(AsmToken::RBrac)) {
Sean Callanan76264762010-04-02 22:27:05 +00002577 E = Tok.getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002578 Parser.Lex(); // Eat right bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002579
Jim Grosbach7ce05792011-08-03 23:50:40 +00002580 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, 0, ARM_AM::no_shift,
2581 0, false, S, E));
Jim Grosbach03f44a02010-11-29 23:18:01 +00002582
Jim Grosbach7ce05792011-08-03 23:50:40 +00002583 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002584 }
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002585
Jim Grosbach7ce05792011-08-03 23:50:40 +00002586 assert(Tok.is(AsmToken::Comma) && "Lost comma in memory operand?!");
2587 Parser.Lex(); // Eat the comma.
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002588
Jim Grosbach7ce05792011-08-03 23:50:40 +00002589 // If we have a '#' it's an immediate offset, else assume it's a register
2590 // offset.
2591 if (Parser.getTok().is(AsmToken::Hash)) {
2592 Parser.Lex(); // Eat the '#'.
2593 E = Parser.getTok().getLoc();
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002594
Owen Anderson0da10cf2011-08-29 19:36:44 +00002595 bool isNegative = getParser().getTok().is(AsmToken::Minus);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002596 const MCExpr *Offset;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002597 if (getParser().ParseExpression(Offset))
2598 return true;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002599
2600 // The expression has to be a constant. Memory references with relocations
2601 // don't come through here, as they use the <label> forms of the relevant
2602 // instructions.
2603 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
2604 if (!CE)
2605 return Error (E, "constant expression expected");
2606
Owen Anderson0da10cf2011-08-29 19:36:44 +00002607 // If the constant was #-0, represent it as INT32_MIN.
2608 int32_t Val = CE->getValue();
2609 if (isNegative && Val == 0)
2610 CE = MCConstantExpr::Create(INT32_MIN, getContext());
2611
Jim Grosbach7ce05792011-08-03 23:50:40 +00002612 // Now we should have the closing ']'
2613 E = Parser.getTok().getLoc();
2614 if (Parser.getTok().isNot(AsmToken::RBrac))
2615 return Error(E, "']' expected");
2616 Parser.Lex(); // Eat right bracket token.
2617
2618 // Don't worry about range checking the value here. That's handled by
2619 // the is*() predicates.
2620 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, CE, 0,
2621 ARM_AM::no_shift, 0, false, S,E));
2622
2623 // If there's a pre-indexing writeback marker, '!', just add it as a token
2624 // operand.
2625 if (Parser.getTok().is(AsmToken::Exclaim)) {
2626 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
2627 Parser.Lex(); // Eat the '!'.
2628 }
2629
2630 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002631 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00002632
2633 // The register offset is optionally preceded by a '+' or '-'
2634 bool isNegative = false;
2635 if (Parser.getTok().is(AsmToken::Minus)) {
2636 isNegative = true;
2637 Parser.Lex(); // Eat the '-'.
2638 } else if (Parser.getTok().is(AsmToken::Plus)) {
2639 // Nothing to do.
2640 Parser.Lex(); // Eat the '+'.
2641 }
2642
2643 E = Parser.getTok().getLoc();
2644 int OffsetRegNum = tryParseRegister();
2645 if (OffsetRegNum == -1)
2646 return Error(E, "register expected");
2647
2648 // If there's a shift operator, handle it.
2649 ARM_AM::ShiftOpc ShiftType = ARM_AM::no_shift;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002650 unsigned ShiftImm = 0;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002651 if (Parser.getTok().is(AsmToken::Comma)) {
2652 Parser.Lex(); // Eat the ','.
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002653 if (parseMemRegOffsetShift(ShiftType, ShiftImm))
Jim Grosbach7ce05792011-08-03 23:50:40 +00002654 return true;
2655 }
2656
2657 // Now we should have the closing ']'
2658 E = Parser.getTok().getLoc();
2659 if (Parser.getTok().isNot(AsmToken::RBrac))
2660 return Error(E, "']' expected");
2661 Parser.Lex(); // Eat right bracket token.
2662
2663 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, OffsetRegNum,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002664 ShiftType, ShiftImm, isNegative,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002665 S, E));
2666
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002667 // If there's a pre-indexing writeback marker, '!', just add it as a token
2668 // operand.
2669 if (Parser.getTok().is(AsmToken::Exclaim)) {
2670 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
2671 Parser.Lex(); // Eat the '!'.
2672 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00002673
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002674 return false;
2675}
2676
Jim Grosbach7ce05792011-08-03 23:50:40 +00002677/// parseMemRegOffsetShift - one of these two:
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002678/// ( lsl | lsr | asr | ror ) , # shift_amount
2679/// rrx
Jim Grosbach7ce05792011-08-03 23:50:40 +00002680/// return true if it parses a shift otherwise it returns false.
2681bool ARMAsmParser::parseMemRegOffsetShift(ARM_AM::ShiftOpc &St,
2682 unsigned &Amount) {
2683 SMLoc Loc = Parser.getTok().getLoc();
Sean Callanan18b83232010-01-19 21:44:56 +00002684 const AsmToken &Tok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002685 if (Tok.isNot(AsmToken::Identifier))
2686 return true;
Benjamin Kramer38e59892010-07-14 22:38:02 +00002687 StringRef ShiftName = Tok.getString();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002688 if (ShiftName == "lsl" || ShiftName == "LSL")
Owen Anderson00828302011-03-18 22:50:18 +00002689 St = ARM_AM::lsl;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002690 else if (ShiftName == "lsr" || ShiftName == "LSR")
Owen Anderson00828302011-03-18 22:50:18 +00002691 St = ARM_AM::lsr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002692 else if (ShiftName == "asr" || ShiftName == "ASR")
Owen Anderson00828302011-03-18 22:50:18 +00002693 St = ARM_AM::asr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002694 else if (ShiftName == "ror" || ShiftName == "ROR")
Owen Anderson00828302011-03-18 22:50:18 +00002695 St = ARM_AM::ror;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002696 else if (ShiftName == "rrx" || ShiftName == "RRX")
Owen Anderson00828302011-03-18 22:50:18 +00002697 St = ARM_AM::rrx;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002698 else
Jim Grosbach7ce05792011-08-03 23:50:40 +00002699 return Error(Loc, "illegal shift operator");
Sean Callananb9a25b72010-01-19 20:27:46 +00002700 Parser.Lex(); // Eat shift type token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002701
Jim Grosbach7ce05792011-08-03 23:50:40 +00002702 // rrx stands alone.
2703 Amount = 0;
2704 if (St != ARM_AM::rrx) {
2705 Loc = Parser.getTok().getLoc();
2706 // A '#' and a shift amount.
2707 const AsmToken &HashTok = Parser.getTok();
2708 if (HashTok.isNot(AsmToken::Hash))
2709 return Error(HashTok.getLoc(), "'#' expected");
2710 Parser.Lex(); // Eat hash token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002711
Jim Grosbach7ce05792011-08-03 23:50:40 +00002712 const MCExpr *Expr;
2713 if (getParser().ParseExpression(Expr))
2714 return true;
2715 // Range check the immediate.
2716 // lsl, ror: 0 <= imm <= 31
2717 // lsr, asr: 0 <= imm <= 32
2718 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
2719 if (!CE)
2720 return Error(Loc, "shift amount must be an immediate");
2721 int64_t Imm = CE->getValue();
2722 if (Imm < 0 ||
2723 ((St == ARM_AM::lsl || St == ARM_AM::ror) && Imm > 31) ||
2724 ((St == ARM_AM::lsr || St == ARM_AM::asr) && Imm > 32))
2725 return Error(Loc, "immediate shift value out of range");
2726 Amount = Imm;
2727 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002728
2729 return false;
2730}
2731
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002732/// Parse a arm instruction operand. For now this parses the operand regardless
2733/// of the mnemonic.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002734bool ARMAsmParser::parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002735 StringRef Mnemonic) {
Sean Callanan76264762010-04-02 22:27:05 +00002736 SMLoc S, E;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002737
2738 // Check if the current operand has a custom associated parser, if so, try to
2739 // custom parse the operand, or fallback to the general approach.
Jim Grosbachf922c472011-02-12 01:34:40 +00002740 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
2741 if (ResTy == MatchOperand_Success)
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002742 return false;
Jim Grosbachf922c472011-02-12 01:34:40 +00002743 // If there wasn't a custom match, try the generic matcher below. Otherwise,
2744 // there was a match, but an error occurred, in which case, just return that
2745 // the operand parsing failed.
2746 if (ResTy == MatchOperand_ParseFail)
2747 return true;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002748
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002749 switch (getLexer().getKind()) {
Bill Wendling146018f2010-11-06 21:42:12 +00002750 default:
2751 Error(Parser.getTok().getLoc(), "unexpected token in operand");
Bill Wendling50d0f582010-11-18 23:43:05 +00002752 return true;
Jim Grosbach19906722011-07-13 18:49:30 +00002753 case AsmToken::Identifier: {
Jim Grosbach1355cf12011-07-26 17:10:22 +00002754 if (!tryParseRegisterWithWriteBack(Operands))
Bill Wendling50d0f582010-11-18 23:43:05 +00002755 return false;
Jim Grosbach0d87ec22011-07-26 20:41:24 +00002756 int Res = tryParseShiftRegister(Operands);
Jim Grosbach19906722011-07-13 18:49:30 +00002757 if (Res == 0) // success
Owen Anderson00828302011-03-18 22:50:18 +00002758 return false;
Jim Grosbach19906722011-07-13 18:49:30 +00002759 else if (Res == -1) // irrecoverable error
2760 return true;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00002761
2762 // Fall though for the Identifier case that is not a register or a
2763 // special name.
Jim Grosbach19906722011-07-13 18:49:30 +00002764 }
Kevin Enderby67b212e2011-01-13 20:32:36 +00002765 case AsmToken::Integer: // things like 1f and 2b as a branch targets
2766 case AsmToken::Dot: { // . as a branch target
Kevin Enderby515d5092009-10-15 20:48:48 +00002767 // This was not a register so parse other operands that start with an
2768 // identifier (like labels) as expressions and create them as immediates.
2769 const MCExpr *IdVal;
Sean Callanan76264762010-04-02 22:27:05 +00002770 S = Parser.getTok().getLoc();
Kevin Enderby515d5092009-10-15 20:48:48 +00002771 if (getParser().ParseExpression(IdVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002772 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002773 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002774 Operands.push_back(ARMOperand::CreateImm(IdVal, S, E));
2775 return false;
2776 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002777 case AsmToken::LBrac:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002778 return parseMemory(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002779 case AsmToken::LCurly:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002780 return parseRegisterList(Operands);
Owen Anderson63553c72011-08-29 17:17:09 +00002781 case AsmToken::Hash: {
Kevin Enderby079469f2009-10-13 23:33:38 +00002782 // #42 -> immediate.
2783 // TODO: ":lower16:" and ":upper16:" modifiers after # before immediate
Sean Callanan76264762010-04-02 22:27:05 +00002784 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002785 Parser.Lex();
Owen Anderson63553c72011-08-29 17:17:09 +00002786 bool isNegative = Parser.getTok().is(AsmToken::Minus);
Kevin Enderby515d5092009-10-15 20:48:48 +00002787 const MCExpr *ImmVal;
2788 if (getParser().ParseExpression(ImmVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002789 return true;
Owen Anderson63553c72011-08-29 17:17:09 +00002790 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ImmVal);
2791 if (!CE) {
2792 Error(S, "constant expression expected");
2793 return MatchOperand_ParseFail;
2794 }
2795 int32_t Val = CE->getValue();
2796 if (isNegative && Val == 0)
2797 ImmVal = MCConstantExpr::Create(INT32_MIN, getContext());
Sean Callanan76264762010-04-02 22:27:05 +00002798 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002799 Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E));
2800 return false;
Owen Anderson63553c72011-08-29 17:17:09 +00002801 }
Jason W Kim9081b4b2011-01-11 23:53:41 +00002802 case AsmToken::Colon: {
2803 // ":lower16:" and ":upper16:" expression prefixes
Evan Cheng75972122011-01-13 07:58:56 +00002804 // FIXME: Check it's an expression prefix,
2805 // e.g. (FOO - :lower16:BAR) isn't legal.
2806 ARMMCExpr::VariantKind RefKind;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002807 if (parsePrefix(RefKind))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002808 return true;
2809
Evan Cheng75972122011-01-13 07:58:56 +00002810 const MCExpr *SubExprVal;
2811 if (getParser().ParseExpression(SubExprVal))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002812 return true;
2813
Evan Cheng75972122011-01-13 07:58:56 +00002814 const MCExpr *ExprVal = ARMMCExpr::Create(RefKind, SubExprVal,
2815 getContext());
Jason W Kim9081b4b2011-01-11 23:53:41 +00002816 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Evan Cheng75972122011-01-13 07:58:56 +00002817 Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E));
Jason W Kim9081b4b2011-01-11 23:53:41 +00002818 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002819 }
Jason W Kim9081b4b2011-01-11 23:53:41 +00002820 }
2821}
2822
Jim Grosbach1355cf12011-07-26 17:10:22 +00002823// parsePrefix - Parse ARM 16-bit relocations expression prefix, i.e.
Evan Cheng75972122011-01-13 07:58:56 +00002824// :lower16: and :upper16:.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002825bool ARMAsmParser::parsePrefix(ARMMCExpr::VariantKind &RefKind) {
Evan Cheng75972122011-01-13 07:58:56 +00002826 RefKind = ARMMCExpr::VK_ARM_None;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002827
2828 // :lower16: and :upper16: modifiers
Jason W Kim8a8696d2011-01-13 00:27:00 +00002829 assert(getLexer().is(AsmToken::Colon) && "expected a :");
Jason W Kim9081b4b2011-01-11 23:53:41 +00002830 Parser.Lex(); // Eat ':'
2831
2832 if (getLexer().isNot(AsmToken::Identifier)) {
2833 Error(Parser.getTok().getLoc(), "expected prefix identifier in operand");
2834 return true;
2835 }
2836
2837 StringRef IDVal = Parser.getTok().getIdentifier();
2838 if (IDVal == "lower16") {
Evan Cheng75972122011-01-13 07:58:56 +00002839 RefKind = ARMMCExpr::VK_ARM_LO16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002840 } else if (IDVal == "upper16") {
Evan Cheng75972122011-01-13 07:58:56 +00002841 RefKind = ARMMCExpr::VK_ARM_HI16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002842 } else {
2843 Error(Parser.getTok().getLoc(), "unexpected prefix in operand");
2844 return true;
2845 }
2846 Parser.Lex();
2847
2848 if (getLexer().isNot(AsmToken::Colon)) {
2849 Error(Parser.getTok().getLoc(), "unexpected token after prefix");
2850 return true;
2851 }
2852 Parser.Lex(); // Eat the last ':'
2853 return false;
2854}
2855
2856const MCExpr *
Jim Grosbach1355cf12011-07-26 17:10:22 +00002857ARMAsmParser::applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +00002858 MCSymbolRefExpr::VariantKind Variant) {
2859 // Recurse over the given expression, rebuilding it to apply the given variant
2860 // to the leftmost symbol.
2861 if (Variant == MCSymbolRefExpr::VK_None)
2862 return E;
2863
2864 switch (E->getKind()) {
2865 case MCExpr::Target:
2866 llvm_unreachable("Can't handle target expr yet");
2867 case MCExpr::Constant:
2868 llvm_unreachable("Can't handle lower16/upper16 of constant yet");
2869
2870 case MCExpr::SymbolRef: {
2871 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
2872
2873 if (SRE->getKind() != MCSymbolRefExpr::VK_None)
2874 return 0;
2875
2876 return MCSymbolRefExpr::Create(&SRE->getSymbol(), Variant, getContext());
2877 }
2878
2879 case MCExpr::Unary:
2880 llvm_unreachable("Can't handle unary expressions yet");
2881
2882 case MCExpr::Binary: {
2883 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
Jim Grosbach1355cf12011-07-26 17:10:22 +00002884 const MCExpr *LHS = applyPrefixToExpr(BE->getLHS(), Variant);
Jason W Kim9081b4b2011-01-11 23:53:41 +00002885 const MCExpr *RHS = BE->getRHS();
2886 if (!LHS)
2887 return 0;
2888
2889 return MCBinaryExpr::Create(BE->getOpcode(), LHS, RHS, getContext());
2890 }
2891 }
2892
2893 assert(0 && "Invalid expression kind!");
2894 return 0;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002895}
2896
Daniel Dunbar352e1482011-01-11 15:59:50 +00002897/// \brief Given a mnemonic, split out possible predication code and carry
2898/// setting letters to form a canonical mnemonic and flags.
2899//
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002900// FIXME: Would be nice to autogen this.
Jim Grosbach89df9962011-08-26 21:43:41 +00002901// FIXME: This is a bit of a maze of special cases.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002902StringRef ARMAsmParser::splitMnemonic(StringRef Mnemonic,
Jim Grosbach5f160572011-07-19 20:10:31 +00002903 unsigned &PredicationCode,
2904 bool &CarrySetting,
Jim Grosbach89df9962011-08-26 21:43:41 +00002905 unsigned &ProcessorIMod,
2906 StringRef &ITMask) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002907 PredicationCode = ARMCC::AL;
2908 CarrySetting = false;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002909 ProcessorIMod = 0;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002910
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002911 // Ignore some mnemonics we know aren't predicated forms.
Daniel Dunbar352e1482011-01-11 15:59:50 +00002912 //
2913 // FIXME: Would be nice to autogen this.
Jim Grosbach5f160572011-07-19 20:10:31 +00002914 if ((Mnemonic == "movs" && isThumb()) ||
2915 Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" ||
2916 Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" ||
2917 Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" ||
2918 Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" ||
2919 Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" ||
2920 Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" ||
2921 Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal")
Daniel Dunbar352e1482011-01-11 15:59:50 +00002922 return Mnemonic;
Daniel Dunbar5747b132010-08-11 06:37:16 +00002923
Jim Grosbach3f00e312011-07-11 17:09:57 +00002924 // First, split out any predication code. Ignore mnemonics we know aren't
2925 // predicated but do have a carry-set and so weren't caught above.
Jim Grosbachab40f4b2011-07-20 18:20:31 +00002926 if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" &&
Jim Grosbach71725a02011-07-27 21:58:11 +00002927 Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls" &&
Jim Grosbach04d55f12011-08-22 23:55:58 +00002928 Mnemonic != "umlals" && Mnemonic != "umulls" && Mnemonic != "lsls" &&
2929 Mnemonic != "sbcs") {
Jim Grosbach3f00e312011-07-11 17:09:57 +00002930 unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2))
2931 .Case("eq", ARMCC::EQ)
2932 .Case("ne", ARMCC::NE)
2933 .Case("hs", ARMCC::HS)
2934 .Case("cs", ARMCC::HS)
2935 .Case("lo", ARMCC::LO)
2936 .Case("cc", ARMCC::LO)
2937 .Case("mi", ARMCC::MI)
2938 .Case("pl", ARMCC::PL)
2939 .Case("vs", ARMCC::VS)
2940 .Case("vc", ARMCC::VC)
2941 .Case("hi", ARMCC::HI)
2942 .Case("ls", ARMCC::LS)
2943 .Case("ge", ARMCC::GE)
2944 .Case("lt", ARMCC::LT)
2945 .Case("gt", ARMCC::GT)
2946 .Case("le", ARMCC::LE)
2947 .Case("al", ARMCC::AL)
2948 .Default(~0U);
2949 if (CC != ~0U) {
2950 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2);
2951 PredicationCode = CC;
2952 }
Bill Wendling52925b62010-10-29 23:50:21 +00002953 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002954
Daniel Dunbar352e1482011-01-11 15:59:50 +00002955 // Next, determine if we have a carry setting bit. We explicitly ignore all
2956 // the instructions we know end in 's'.
2957 if (Mnemonic.endswith("s") &&
Jim Grosbach00f5d982011-08-17 22:49:09 +00002958 !(Mnemonic == "cps" || Mnemonic == "mls" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002959 Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" ||
2960 Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" ||
2961 Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" ||
Jim Grosbache1cf5902011-07-29 20:26:09 +00002962 Mnemonic == "vrsqrts" || Mnemonic == "srs" ||
2963 (Mnemonic == "movs" && isThumb()))) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002964 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1);
2965 CarrySetting = true;
2966 }
2967
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002968 // The "cps" instruction can have a interrupt mode operand which is glued into
2969 // the mnemonic. Check if this is the case, split it and parse the imod op
2970 if (Mnemonic.startswith("cps")) {
2971 // Split out any imod code.
2972 unsigned IMod =
2973 StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2))
2974 .Case("ie", ARM_PROC::IE)
2975 .Case("id", ARM_PROC::ID)
2976 .Default(~0U);
2977 if (IMod != ~0U) {
2978 Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2);
2979 ProcessorIMod = IMod;
2980 }
2981 }
2982
Jim Grosbach89df9962011-08-26 21:43:41 +00002983 // The "it" instruction has the condition mask on the end of the mnemonic.
2984 if (Mnemonic.startswith("it")) {
2985 ITMask = Mnemonic.slice(2, Mnemonic.size());
2986 Mnemonic = Mnemonic.slice(0, 2);
2987 }
2988
Daniel Dunbar352e1482011-01-11 15:59:50 +00002989 return Mnemonic;
2990}
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002991
2992/// \brief Given a canonical mnemonic, determine if the instruction ever allows
2993/// inclusion of carry set or predication code operands.
2994//
2995// FIXME: It would be nice to autogen this.
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00002996void ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002997getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00002998 bool &CanAcceptPredicationCode) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002999 if (Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
3000 Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" ||
3001 Mnemonic == "smull" || Mnemonic == "add" || Mnemonic == "adc" ||
3002 Mnemonic == "mul" || Mnemonic == "bic" || Mnemonic == "asr" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00003003 Mnemonic == "umlal" || Mnemonic == "orr" || Mnemonic == "mvn" ||
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00003004 Mnemonic == "rsb" || Mnemonic == "rsc" || Mnemonic == "orn" ||
3005 Mnemonic == "sbc" || Mnemonic == "mla" || Mnemonic == "umull" ||
Jim Grosbach2c3f70e2011-08-19 22:51:03 +00003006 Mnemonic == "eor" || Mnemonic == "smlal" || Mnemonic == "neg" ||
Jim Grosbach194bd892011-08-16 22:20:01 +00003007 // FIXME: We need a better way. This really confused Thumb2
3008 // parsing for 'mov'.
Evan Chengebdeeab2011-07-08 01:53:10 +00003009 (Mnemonic == "mov" && !isThumbOne())) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00003010 CanAcceptCarrySet = true;
3011 } else {
3012 CanAcceptCarrySet = false;
3013 }
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003014
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00003015 if (Mnemonic == "cbnz" || Mnemonic == "setend" || Mnemonic == "dmb" ||
3016 Mnemonic == "cps" || Mnemonic == "mcr2" || Mnemonic == "it" ||
3017 Mnemonic == "mcrr2" || Mnemonic == "cbz" || Mnemonic == "cdp2" ||
3018 Mnemonic == "trap" || Mnemonic == "mrc2" || Mnemonic == "mrrc2" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00003019 Mnemonic == "dsb" || Mnemonic == "isb" || Mnemonic == "clrex" ||
Jim Grosbachc27d4f92011-07-22 17:44:50 +00003020 Mnemonic == "setend" ||
Jim Grosbach0780b632011-08-19 23:24:36 +00003021 (Mnemonic == "nop" && isThumbOne()) ||
Jim Grosbach4af54a42011-08-26 22:21:51 +00003022 ((Mnemonic == "pld" || Mnemonic == "pli" || Mnemonic == "pldw") &&
3023 !isThumb()) ||
3024 ((Mnemonic.startswith("rfe") || Mnemonic.startswith("srs")) &&
3025 !isThumb()) ||
Jim Grosbach5f160572011-07-19 20:10:31 +00003026 Mnemonic.startswith("cps") || (Mnemonic == "movs" && isThumb())) {
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003027 CanAcceptPredicationCode = false;
3028 } else {
3029 CanAcceptPredicationCode = true;
3030 }
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00003031
Evan Chengebdeeab2011-07-08 01:53:10 +00003032 if (isThumb())
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00003033 if (Mnemonic == "bkpt" || Mnemonic == "mcr" || Mnemonic == "mcrr" ||
Jim Grosbach63b46fa2011-06-30 22:10:46 +00003034 Mnemonic == "mrc" || Mnemonic == "mrrc" || Mnemonic == "cdp")
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00003035 CanAcceptPredicationCode = false;
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003036}
3037
Jim Grosbachd54b4e62011-08-16 21:12:37 +00003038bool ARMAsmParser::shouldOmitCCOutOperand(StringRef Mnemonic,
3039 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3040
3041 // The 'mov' mnemonic is special. One variant has a cc_out operand, while
3042 // another does not. Specifically, the MOVW instruction does not. So we
3043 // special case it here and remove the defaulted (non-setting) cc_out
3044 // operand if that's the instruction we're trying to match.
3045 //
3046 // We do this as post-processing of the explicit operands rather than just
3047 // conditionally adding the cc_out in the first place because we need
3048 // to check the type of the parsed immediate operand.
3049 if (Mnemonic == "mov" && Operands.size() > 4 &&
3050 !static_cast<ARMOperand*>(Operands[4])->isARMSOImm() &&
3051 static_cast<ARMOperand*>(Operands[4])->isImm0_65535Expr() &&
3052 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
3053 return true;
Jim Grosbach3912b732011-08-16 21:34:08 +00003054
3055 // Register-register 'add' for thumb does not have a cc_out operand
3056 // when there are only two register operands.
3057 if (isThumb() && Mnemonic == "add" && Operands.size() == 5 &&
3058 static_cast<ARMOperand*>(Operands[3])->isReg() &&
3059 static_cast<ARMOperand*>(Operands[4])->isReg() &&
3060 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
3061 return true;
Jim Grosbach72f39f82011-08-24 21:22:15 +00003062 // Register-register 'add' for thumb does not have a cc_out operand
3063 // when it's an ADD Rdm, SP, {Rdm|#imm} instruction.
3064 if (isThumb() && Mnemonic == "add" && Operands.size() == 6 &&
3065 static_cast<ARMOperand*>(Operands[3])->isReg() &&
3066 static_cast<ARMOperand*>(Operands[4])->isReg() &&
3067 static_cast<ARMOperand*>(Operands[4])->getReg() == ARM::SP &&
3068 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
3069 return true;
Jim Grosbachf69c8042011-08-24 21:42:27 +00003070 // Register-register 'add/sub' for thumb does not have a cc_out operand
3071 // when it's an ADD/SUB SP, #imm. Be lenient on count since there's also
3072 // the "add/sub SP, SP, #imm" version. If the follow-up operands aren't
3073 // right, this will result in better diagnostics (which operand is off)
3074 // anyway.
3075 if (isThumb() && (Mnemonic == "add" || Mnemonic == "sub") &&
3076 (Operands.size() == 5 || Operands.size() == 6) &&
Jim Grosbach72f39f82011-08-24 21:22:15 +00003077 static_cast<ARMOperand*>(Operands[3])->isReg() &&
3078 static_cast<ARMOperand*>(Operands[3])->getReg() == ARM::SP &&
3079 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
3080 return true;
Jim Grosbach3912b732011-08-16 21:34:08 +00003081
Jim Grosbachd54b4e62011-08-16 21:12:37 +00003082 return false;
3083}
3084
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003085/// Parse an arm instruction mnemonic followed by its operands.
3086bool ARMAsmParser::ParseInstruction(StringRef Name, SMLoc NameLoc,
3087 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3088 // Create the leading tokens for the mnemonic, split by '.' characters.
3089 size_t Start = 0, Next = Name.find('.');
Jim Grosbachffa32252011-07-19 19:13:28 +00003090 StringRef Mnemonic = Name.slice(Start, Next);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003091
Daniel Dunbar352e1482011-01-11 15:59:50 +00003092 // Split out the predication code and carry setting flag from the mnemonic.
3093 unsigned PredicationCode;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003094 unsigned ProcessorIMod;
Daniel Dunbar352e1482011-01-11 15:59:50 +00003095 bool CarrySetting;
Jim Grosbach89df9962011-08-26 21:43:41 +00003096 StringRef ITMask;
Jim Grosbach1355cf12011-07-26 17:10:22 +00003097 Mnemonic = splitMnemonic(Mnemonic, PredicationCode, CarrySetting,
Jim Grosbach89df9962011-08-26 21:43:41 +00003098 ProcessorIMod, ITMask);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003099
Jim Grosbach0c49ac02011-08-25 17:23:55 +00003100 // In Thumb1, only the branch (B) instruction can be predicated.
3101 if (isThumbOne() && PredicationCode != ARMCC::AL && Mnemonic != "b") {
3102 Parser.EatToEndOfStatement();
3103 return Error(NameLoc, "conditional execution not supported in Thumb1");
3104 }
3105
Jim Grosbachffa32252011-07-19 19:13:28 +00003106 Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc));
3107
Jim Grosbach89df9962011-08-26 21:43:41 +00003108 // Handle the IT instruction ITMask. Convert it to a bitmask. This
3109 // is the mask as it will be for the IT encoding if the conditional
3110 // encoding has a '1' as it's bit0 (i.e. 't' ==> '1'). In the case
3111 // where the conditional bit0 is zero, the instruction post-processing
3112 // will adjust the mask accordingly.
3113 if (Mnemonic == "it") {
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003114 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + 2);
3115 if (ITMask.size() > 3) {
3116 Parser.EatToEndOfStatement();
3117 return Error(Loc, "too many conditions on IT instruction");
3118 }
Jim Grosbach89df9962011-08-26 21:43:41 +00003119 unsigned Mask = 8;
3120 for (unsigned i = ITMask.size(); i != 0; --i) {
3121 char pos = ITMask[i - 1];
3122 if (pos != 't' && pos != 'e') {
3123 Parser.EatToEndOfStatement();
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003124 return Error(Loc, "illegal IT block condition mask '" + ITMask + "'");
Jim Grosbach89df9962011-08-26 21:43:41 +00003125 }
3126 Mask >>= 1;
3127 if (ITMask[i - 1] == 't')
3128 Mask |= 8;
3129 }
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003130 Operands.push_back(ARMOperand::CreateITMask(Mask, Loc));
Jim Grosbach89df9962011-08-26 21:43:41 +00003131 }
3132
Jim Grosbachffa32252011-07-19 19:13:28 +00003133 // FIXME: This is all a pretty gross hack. We should automatically handle
3134 // optional operands like this via tblgen.
Bill Wendling9717fa92010-11-21 10:56:05 +00003135
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003136 // Next, add the CCOut and ConditionCode operands, if needed.
3137 //
3138 // For mnemonics which can ever incorporate a carry setting bit or predication
3139 // code, our matching model involves us always generating CCOut and
3140 // ConditionCode operands to match the mnemonic "as written" and then we let
3141 // the matcher deal with finding the right instruction or generating an
3142 // appropriate error.
3143 bool CanAcceptCarrySet, CanAcceptPredicationCode;
Jim Grosbach1355cf12011-07-26 17:10:22 +00003144 getMnemonicAcceptInfo(Mnemonic, CanAcceptCarrySet, CanAcceptPredicationCode);
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003145
Jim Grosbach33c16a22011-07-14 22:04:21 +00003146 // If we had a carry-set on an instruction that can't do that, issue an
3147 // error.
3148 if (!CanAcceptCarrySet && CarrySetting) {
3149 Parser.EatToEndOfStatement();
Jim Grosbachffa32252011-07-19 19:13:28 +00003150 return Error(NameLoc, "instruction '" + Mnemonic +
Jim Grosbach33c16a22011-07-14 22:04:21 +00003151 "' can not set flags, but 's' suffix specified");
3152 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +00003153 // If we had a predication code on an instruction that can't do that, issue an
3154 // error.
3155 if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) {
3156 Parser.EatToEndOfStatement();
3157 return Error(NameLoc, "instruction '" + Mnemonic +
3158 "' is not predicable, but condition code specified");
3159 }
Jim Grosbach33c16a22011-07-14 22:04:21 +00003160
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003161 // Add the carry setting operand, if necessary.
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003162 if (CanAcceptCarrySet) {
3163 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Mnemonic.size());
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003164 Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0,
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003165 Loc));
3166 }
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003167
3168 // Add the predication code operand, if necessary.
3169 if (CanAcceptPredicationCode) {
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003170 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Mnemonic.size() +
3171 CarrySetting);
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003172 Operands.push_back(ARMOperand::CreateCondCode(
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003173 ARMCC::CondCodes(PredicationCode), Loc));
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003174 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00003175
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003176 // Add the processor imod operand, if necessary.
3177 if (ProcessorIMod) {
3178 Operands.push_back(ARMOperand::CreateImm(
3179 MCConstantExpr::Create(ProcessorIMod, getContext()),
3180 NameLoc, NameLoc));
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003181 }
3182
Daniel Dunbar345a9a62010-08-11 06:37:20 +00003183 // Add the remaining tokens in the mnemonic.
Daniel Dunbar5747b132010-08-11 06:37:16 +00003184 while (Next != StringRef::npos) {
3185 Start = Next;
3186 Next = Name.find('.', Start + 1);
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003187 StringRef ExtraToken = Name.slice(Start, Next);
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003188
Jim Grosbach4d23e992011-08-24 22:19:48 +00003189 // For now, we're only parsing Thumb1 (for the most part), so
3190 // just ignore ".n" qualifiers. We'll use them to restrict
3191 // matching when we do Thumb2.
3192 if (ExtraToken != ".n")
3193 Operands.push_back(ARMOperand::CreateToken(ExtraToken, NameLoc));
Daniel Dunbar5747b132010-08-11 06:37:16 +00003194 }
3195
3196 // Read the remaining operands.
3197 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003198 // Read the first operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00003199 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00003200 Parser.EatToEndOfStatement();
3201 return true;
3202 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003203
3204 while (getLexer().is(AsmToken::Comma)) {
Sean Callananb9a25b72010-01-19 20:27:46 +00003205 Parser.Lex(); // Eat the comma.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003206
3207 // Parse and remember the operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00003208 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00003209 Parser.EatToEndOfStatement();
3210 return true;
3211 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003212 }
3213 }
Jim Grosbach16c74252010-10-29 14:46:02 +00003214
Chris Lattnercbf8a982010-09-11 16:18:25 +00003215 if (getLexer().isNot(AsmToken::EndOfStatement)) {
3216 Parser.EatToEndOfStatement();
Chris Lattner34e53142010-09-08 05:10:46 +00003217 return TokError("unexpected token in argument list");
Chris Lattnercbf8a982010-09-11 16:18:25 +00003218 }
Bill Wendling146018f2010-11-06 21:42:12 +00003219
Chris Lattner34e53142010-09-08 05:10:46 +00003220 Parser.Lex(); // Consume the EndOfStatement
Jim Grosbachffa32252011-07-19 19:13:28 +00003221
Jim Grosbachd54b4e62011-08-16 21:12:37 +00003222 // Some instructions, mostly Thumb, have forms for the same mnemonic that
3223 // do and don't have a cc_out optional-def operand. With some spot-checks
3224 // of the operand list, we can figure out which variant we're trying to
3225 // parse and adjust accordingly before actually matching. Reason number
3226 // #317 the table driven matcher doesn't fit well with the ARM instruction
3227 // set.
3228 if (shouldOmitCCOutOperand(Mnemonic, Operands)) {
Jim Grosbachffa32252011-07-19 19:13:28 +00003229 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
3230 Operands.erase(Operands.begin() + 1);
3231 delete Op;
3232 }
3233
Jim Grosbachcf121c32011-07-28 21:57:55 +00003234 // ARM mode 'blx' need special handling, as the register operand version
3235 // is predicable, but the label operand version is not. So, we can't rely
3236 // on the Mnemonic based checking to correctly figure out when to put
3237 // a CondCode operand in the list. If we're trying to match the label
3238 // version, remove the CondCode operand here.
3239 if (!isThumb() && Mnemonic == "blx" && Operands.size() == 3 &&
3240 static_cast<ARMOperand*>(Operands[2])->isImm()) {
3241 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
3242 Operands.erase(Operands.begin() + 1);
3243 delete Op;
3244 }
Jim Grosbach857e1a72011-08-11 23:51:13 +00003245
3246 // The vector-compare-to-zero instructions have a literal token "#0" at
3247 // the end that comes to here as an immediate operand. Convert it to a
3248 // token to play nicely with the matcher.
3249 if ((Mnemonic == "vceq" || Mnemonic == "vcge" || Mnemonic == "vcgt" ||
3250 Mnemonic == "vcle" || Mnemonic == "vclt") && Operands.size() == 6 &&
3251 static_cast<ARMOperand*>(Operands[5])->isImm()) {
3252 ARMOperand *Op = static_cast<ARMOperand*>(Operands[5]);
3253 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op->getImm());
3254 if (CE && CE->getValue() == 0) {
3255 Operands.erase(Operands.begin() + 5);
3256 Operands.push_back(ARMOperand::CreateToken("#0", Op->getStartLoc()));
3257 delete Op;
3258 }
3259 }
Jim Grosbach934755a2011-08-22 23:47:13 +00003260 // Similarly, the Thumb1 "RSB" instruction has a literal "#0" on the
3261 // end. Convert it to a token here.
3262 if (Mnemonic == "rsb" && isThumb() && Operands.size() == 6 &&
3263 static_cast<ARMOperand*>(Operands[5])->isImm()) {
3264 ARMOperand *Op = static_cast<ARMOperand*>(Operands[5]);
3265 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op->getImm());
3266 if (CE && CE->getValue() == 0) {
3267 Operands.erase(Operands.begin() + 5);
3268 Operands.push_back(ARMOperand::CreateToken("#0", Op->getStartLoc()));
3269 delete Op;
3270 }
3271 }
3272
Chris Lattner98986712010-01-14 22:21:20 +00003273 return false;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003274}
3275
Jim Grosbach189610f2011-07-26 18:25:39 +00003276// Validate context-sensitive operand constraints.
Jim Grosbachaa875f82011-08-23 18:13:04 +00003277
3278// return 'true' if register list contains non-low GPR registers,
3279// 'false' otherwise. If Reg is in the register list or is HiReg, set
3280// 'containsReg' to true.
3281static bool checkLowRegisterList(MCInst Inst, unsigned OpNo, unsigned Reg,
3282 unsigned HiReg, bool &containsReg) {
3283 containsReg = false;
3284 for (unsigned i = OpNo; i < Inst.getNumOperands(); ++i) {
3285 unsigned OpReg = Inst.getOperand(i).getReg();
3286 if (OpReg == Reg)
3287 containsReg = true;
3288 // Anything other than a low register isn't legal here.
3289 if (!isARMLowRegister(OpReg) && (!HiReg || OpReg != HiReg))
3290 return true;
3291 }
3292 return false;
3293}
3294
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003295// FIXME: We would really prefer to have MCInstrInfo (the wrapper around
3296// the ARMInsts array) instead. Getting that here requires awkward
3297// API changes, though. Better way?
3298namespace llvm {
3299extern MCInstrDesc ARMInsts[];
3300}
3301static MCInstrDesc &getInstDesc(unsigned Opcode) {
3302 return ARMInsts[Opcode];
3303}
3304
Jim Grosbach189610f2011-07-26 18:25:39 +00003305// FIXME: We would really like to be able to tablegen'erate this.
3306bool ARMAsmParser::
3307validateInstruction(MCInst &Inst,
3308 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003309 MCInstrDesc &MCID = getInstDesc(Inst.getOpcode());
3310 SMLoc Loc = Operands[0]->getStartLoc();
3311 // Check the IT block state first.
3312 if (inITBlock()) {
3313 unsigned bit = 1;
3314 if (ITState.FirstCond)
3315 ITState.FirstCond = false;
3316 else
3317 bit = (ITState.Mask >> (4 - ITState.CurPosition)) & 1;
3318 // Increment our position in the IT block first thing, as we want to
3319 // move forward even if we find an error in the IT block.
3320 unsigned TZ = CountTrailingZeros_32(ITState.Mask);
3321 if (++ITState.CurPosition == 4 - TZ)
3322 ITState.CurPosition = ~0U; // Done with the IT block after this.
3323 // The instruction must be predicable.
3324 if (!MCID.isPredicable())
3325 return Error(Loc, "instructions in IT block must be predicable");
3326 unsigned Cond = Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm();
3327 unsigned ITCond = bit ? ITState.Cond :
3328 ARMCC::getOppositeCondition(ITState.Cond);
3329 if (Cond != ITCond) {
3330 // Find the condition code Operand to get its SMLoc information.
3331 SMLoc CondLoc;
3332 for (unsigned i = 1; i < Operands.size(); ++i)
3333 if (static_cast<ARMOperand*>(Operands[i])->isCondCode())
3334 CondLoc = Operands[i]->getStartLoc();
3335 return Error(CondLoc, "incorrect condition in IT block; got '" +
3336 StringRef(ARMCondCodeToString(ARMCC::CondCodes(Cond))) +
3337 "', but expected '" +
3338 ARMCondCodeToString(ARMCC::CondCodes(ITCond)) + "'");
3339 }
Jim Grosbachc9a9b442011-08-31 18:29:05 +00003340 // Check for non-'al' condition codes outside of the IT block.
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003341 } else if (isThumbTwo() && MCID.isPredicable() &&
3342 Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm() !=
Jim Grosbachc9a9b442011-08-31 18:29:05 +00003343 ARMCC::AL && Inst.getOpcode() != ARM::tBcc)
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003344 return Error(Loc, "predicated instructions must be in IT block");
3345
Jim Grosbach189610f2011-07-26 18:25:39 +00003346 switch (Inst.getOpcode()) {
Jim Grosbach2fd2b872011-08-10 20:29:19 +00003347 case ARM::LDRD:
3348 case ARM::LDRD_PRE:
3349 case ARM::LDRD_POST:
Jim Grosbach189610f2011-07-26 18:25:39 +00003350 case ARM::LDREXD: {
3351 // Rt2 must be Rt + 1.
3352 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg());
3353 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg());
3354 if (Rt2 != Rt + 1)
3355 return Error(Operands[3]->getStartLoc(),
3356 "destination operands must be sequential");
3357 return false;
3358 }
Jim Grosbach14605d12011-08-11 20:28:23 +00003359 case ARM::STRD: {
3360 // Rt2 must be Rt + 1.
3361 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg());
3362 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg());
3363 if (Rt2 != Rt + 1)
3364 return Error(Operands[3]->getStartLoc(),
3365 "source operands must be sequential");
3366 return false;
3367 }
Jim Grosbach53642c52011-08-10 20:49:18 +00003368 case ARM::STRD_PRE:
3369 case ARM::STRD_POST:
Jim Grosbach189610f2011-07-26 18:25:39 +00003370 case ARM::STREXD: {
3371 // Rt2 must be Rt + 1.
3372 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(1).getReg());
3373 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(2).getReg());
3374 if (Rt2 != Rt + 1)
Jim Grosbach14605d12011-08-11 20:28:23 +00003375 return Error(Operands[3]->getStartLoc(),
Jim Grosbach189610f2011-07-26 18:25:39 +00003376 "source operands must be sequential");
3377 return false;
3378 }
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003379 case ARM::SBFX:
3380 case ARM::UBFX: {
3381 // width must be in range [1, 32-lsb]
3382 unsigned lsb = Inst.getOperand(2).getImm();
3383 unsigned widthm1 = Inst.getOperand(3).getImm();
3384 if (widthm1 >= 32 - lsb)
3385 return Error(Operands[5]->getStartLoc(),
3386 "bitfield width must be in range [1,32-lsb]");
Jim Grosbach00c9a512011-08-16 21:42:31 +00003387 return false;
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003388 }
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003389 case ARM::tLDMIA: {
3390 // Thumb LDM instructions are writeback iff the base register is not
3391 // in the register list.
3392 unsigned Rn = Inst.getOperand(0).getReg();
Jim Grosbach7260c6a2011-08-22 23:01:07 +00003393 bool hasWritebackToken =
3394 (static_cast<ARMOperand*>(Operands[3])->isToken() &&
3395 static_cast<ARMOperand*>(Operands[3])->getToken() == "!");
Jim Grosbachaa875f82011-08-23 18:13:04 +00003396 bool listContainsBase;
3397 if (checkLowRegisterList(Inst, 3, Rn, 0, listContainsBase))
3398 return Error(Operands[3 + hasWritebackToken]->getStartLoc(),
3399 "registers must be in range r0-r7");
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003400 // If we should have writeback, then there should be a '!' token.
Jim Grosbachaa875f82011-08-23 18:13:04 +00003401 if (!listContainsBase && !hasWritebackToken)
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003402 return Error(Operands[2]->getStartLoc(),
3403 "writeback operator '!' expected");
Jim Grosbach7260c6a2011-08-22 23:01:07 +00003404 // Likewise, if we should not have writeback, there must not be a '!'
Jim Grosbachaa875f82011-08-23 18:13:04 +00003405 if (listContainsBase && hasWritebackToken)
Jim Grosbach7260c6a2011-08-22 23:01:07 +00003406 return Error(Operands[3]->getStartLoc(),
3407 "writeback operator '!' not allowed when base register "
3408 "in register list");
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003409
3410 break;
3411 }
Jim Grosbach6dcafc02011-08-22 23:17:34 +00003412 case ARM::tPOP: {
Jim Grosbachaa875f82011-08-23 18:13:04 +00003413 bool listContainsBase;
3414 if (checkLowRegisterList(Inst, 3, 0, ARM::PC, listContainsBase))
3415 return Error(Operands[2]->getStartLoc(),
3416 "registers must be in range r0-r7 or pc");
Jim Grosbach6dcafc02011-08-22 23:17:34 +00003417 break;
3418 }
3419 case ARM::tPUSH: {
Jim Grosbachaa875f82011-08-23 18:13:04 +00003420 bool listContainsBase;
3421 if (checkLowRegisterList(Inst, 3, 0, ARM::LR, listContainsBase))
3422 return Error(Operands[2]->getStartLoc(),
3423 "registers must be in range r0-r7 or lr");
Jim Grosbach6dcafc02011-08-22 23:17:34 +00003424 break;
3425 }
Jim Grosbach1e84f192011-08-23 18:15:37 +00003426 case ARM::tSTMIA_UPD: {
3427 bool listContainsBase;
Jim Grosbachf95aaf92011-08-24 18:19:42 +00003428 if (checkLowRegisterList(Inst, 4, 0, 0, listContainsBase))
Jim Grosbach1e84f192011-08-23 18:15:37 +00003429 return Error(Operands[4]->getStartLoc(),
3430 "registers must be in range r0-r7");
3431 break;
3432 }
Jim Grosbach189610f2011-07-26 18:25:39 +00003433 }
3434
3435 return false;
3436}
3437
Jim Grosbachf8fce712011-08-11 17:35:48 +00003438void ARMAsmParser::
3439processInstruction(MCInst &Inst,
3440 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3441 switch (Inst.getOpcode()) {
3442 case ARM::LDMIA_UPD:
3443 // If this is a load of a single register via a 'pop', then we should use
3444 // a post-indexed LDR instruction instead, per the ARM ARM.
3445 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "pop" &&
3446 Inst.getNumOperands() == 5) {
3447 MCInst TmpInst;
3448 TmpInst.setOpcode(ARM::LDR_POST_IMM);
3449 TmpInst.addOperand(Inst.getOperand(4)); // Rt
3450 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
3451 TmpInst.addOperand(Inst.getOperand(1)); // Rn
3452 TmpInst.addOperand(MCOperand::CreateReg(0)); // am2offset
3453 TmpInst.addOperand(MCOperand::CreateImm(4));
3454 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
3455 TmpInst.addOperand(Inst.getOperand(3));
3456 Inst = TmpInst;
3457 }
3458 break;
Jim Grosbachf6713912011-08-11 18:07:11 +00003459 case ARM::STMDB_UPD:
3460 // If this is a store of a single register via a 'push', then we should use
3461 // a pre-indexed STR instruction instead, per the ARM ARM.
3462 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "push" &&
3463 Inst.getNumOperands() == 5) {
3464 MCInst TmpInst;
3465 TmpInst.setOpcode(ARM::STR_PRE_IMM);
3466 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
3467 TmpInst.addOperand(Inst.getOperand(4)); // Rt
3468 TmpInst.addOperand(Inst.getOperand(1)); // addrmode_imm12
3469 TmpInst.addOperand(MCOperand::CreateImm(-4));
3470 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
3471 TmpInst.addOperand(Inst.getOperand(3));
3472 Inst = TmpInst;
3473 }
3474 break;
Jim Grosbach89e2aa62011-08-16 23:57:34 +00003475 case ARM::tADDi8:
Jim Grosbach0f3abd82011-08-31 17:07:33 +00003476 // If the immediate is in the range 0-7, we want tADDi3 iff Rd was
3477 // explicitly specified. From the ARM ARM: "Encoding T1 is preferred
3478 // to encoding T2 if <Rd> is specified and encoding T2 is preferred
3479 // to encoding T1 if <Rd> is omitted."
3480 if (Inst.getOperand(3).getImm() < 8 && Operands.size() == 6)
Jim Grosbach89e2aa62011-08-16 23:57:34 +00003481 Inst.setOpcode(ARM::tADDi3);
3482 break;
Jim Grosbach395b4532011-08-17 22:57:40 +00003483 case ARM::tBcc:
3484 // If the conditional is AL, we really want tB.
3485 if (Inst.getOperand(1).getImm() == ARMCC::AL)
3486 Inst.setOpcode(ARM::tB);
Jim Grosbach3ce23d32011-08-18 16:08:39 +00003487 break;
Jim Grosbach89df9962011-08-26 21:43:41 +00003488 case ARM::t2IT: {
3489 // The mask bits for all but the first condition are represented as
3490 // the low bit of the condition code value implies 't'. We currently
3491 // always have 1 implies 't', so XOR toggle the bits if the low bit
3492 // of the condition code is zero. The encoding also expects the low
3493 // bit of the condition to be encoded as bit 4 of the mask operand,
3494 // so mask that in if needed
3495 MCOperand &MO = Inst.getOperand(1);
3496 unsigned Mask = MO.getImm();
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003497 unsigned OrigMask = Mask;
3498 unsigned TZ = CountTrailingZeros_32(Mask);
Jim Grosbach89df9962011-08-26 21:43:41 +00003499 if ((Inst.getOperand(0).getImm() & 1) == 0) {
Jim Grosbach89df9962011-08-26 21:43:41 +00003500 assert(Mask && TZ <= 3 && "illegal IT mask value!");
3501 for (unsigned i = 3; i != TZ; --i)
3502 Mask ^= 1 << i;
3503 } else
3504 Mask |= 0x10;
3505 MO.setImm(Mask);
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003506
3507 // Set up the IT block state according to the IT instruction we just
3508 // matched.
3509 assert(!inITBlock() && "nested IT blocks?!");
3510 ITState.Cond = ARMCC::CondCodes(Inst.getOperand(0).getImm());
3511 ITState.Mask = OrigMask; // Use the original mask, not the updated one.
3512 ITState.CurPosition = 0;
3513 ITState.FirstCond = true;
Jim Grosbach89df9962011-08-26 21:43:41 +00003514 break;
3515 }
Jim Grosbachf8fce712011-08-11 17:35:48 +00003516 }
3517}
3518
Jim Grosbach47a0d522011-08-16 20:45:50 +00003519unsigned ARMAsmParser::checkTargetMatchPredicate(MCInst &Inst) {
3520 // 16-bit thumb arithmetic instructions either require or preclude the 'S'
3521 // suffix depending on whether they're in an IT block or not.
Jim Grosbach194bd892011-08-16 22:20:01 +00003522 unsigned Opc = Inst.getOpcode();
3523 MCInstrDesc &MCID = getInstDesc(Opc);
Jim Grosbach47a0d522011-08-16 20:45:50 +00003524 if (MCID.TSFlags & ARMII::ThumbArithFlagSetting) {
3525 assert(MCID.hasOptionalDef() &&
3526 "optionally flag setting instruction missing optional def operand");
3527 assert(MCID.NumOperands == Inst.getNumOperands() &&
3528 "operand count mismatch!");
3529 // Find the optional-def operand (cc_out).
3530 unsigned OpNo;
3531 for (OpNo = 0;
3532 !MCID.OpInfo[OpNo].isOptionalDef() && OpNo < MCID.NumOperands;
3533 ++OpNo)
3534 ;
3535 // If we're parsing Thumb1, reject it completely.
3536 if (isThumbOne() && Inst.getOperand(OpNo).getReg() != ARM::CPSR)
3537 return Match_MnemonicFail;
3538 // If we're parsing Thumb2, which form is legal depends on whether we're
3539 // in an IT block.
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003540 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() != ARM::CPSR &&
3541 !inITBlock())
Jim Grosbach47a0d522011-08-16 20:45:50 +00003542 return Match_RequiresITBlock;
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003543 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() == ARM::CPSR &&
3544 inITBlock())
3545 return Match_RequiresNotITBlock;
Jim Grosbach47a0d522011-08-16 20:45:50 +00003546 }
Jim Grosbach194bd892011-08-16 22:20:01 +00003547 // Some high-register supporting Thumb1 encodings only allow both registers
3548 // to be from r0-r7 when in Thumb2.
3549 else if (Opc == ARM::tADDhirr && isThumbOne() &&
3550 isARMLowRegister(Inst.getOperand(1).getReg()) &&
3551 isARMLowRegister(Inst.getOperand(2).getReg()))
3552 return Match_RequiresThumb2;
3553 // Others only require ARMv6 or later.
Jim Grosbach4ec6e882011-08-19 20:46:54 +00003554 else if (Opc == ARM::tMOVr && isThumbOne() && !hasV6Ops() &&
Jim Grosbach194bd892011-08-16 22:20:01 +00003555 isARMLowRegister(Inst.getOperand(0).getReg()) &&
3556 isARMLowRegister(Inst.getOperand(1).getReg()))
3557 return Match_RequiresV6;
Jim Grosbach47a0d522011-08-16 20:45:50 +00003558 return Match_Success;
3559}
3560
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003561bool ARMAsmParser::
3562MatchAndEmitInstruction(SMLoc IDLoc,
3563 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
3564 MCStreamer &Out) {
3565 MCInst Inst;
3566 unsigned ErrorInfo;
Jim Grosbach19cb7f42011-08-15 23:03:29 +00003567 unsigned MatchResult;
Kevin Enderby193c3ac2010-12-09 19:19:43 +00003568 MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo);
Kevin Enderby193c3ac2010-12-09 19:19:43 +00003569 switch (MatchResult) {
Jim Grosbach19cb7f42011-08-15 23:03:29 +00003570 default: break;
Chris Lattnere73d4f82010-10-28 21:41:58 +00003571 case Match_Success:
Jim Grosbach189610f2011-07-26 18:25:39 +00003572 // Context sensitive operand constraints aren't handled by the matcher,
3573 // so check them here.
3574 if (validateInstruction(Inst, Operands))
3575 return true;
3576
Jim Grosbachf8fce712011-08-11 17:35:48 +00003577 // Some instructions need post-processing to, for example, tweak which
3578 // encoding is selected.
3579 processInstruction(Inst, Operands);
3580
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003581 Out.EmitInstruction(Inst);
3582 return false;
Chris Lattnere73d4f82010-10-28 21:41:58 +00003583 case Match_MissingFeature:
3584 Error(IDLoc, "instruction requires a CPU feature not currently enabled");
3585 return true;
3586 case Match_InvalidOperand: {
3587 SMLoc ErrorLoc = IDLoc;
3588 if (ErrorInfo != ~0U) {
3589 if (ErrorInfo >= Operands.size())
3590 return Error(IDLoc, "too few operands for instruction");
Jim Grosbach16c74252010-10-29 14:46:02 +00003591
Chris Lattnere73d4f82010-10-28 21:41:58 +00003592 ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
3593 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
3594 }
Jim Grosbach16c74252010-10-29 14:46:02 +00003595
Chris Lattnere73d4f82010-10-28 21:41:58 +00003596 return Error(ErrorLoc, "invalid operand for instruction");
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003597 }
Chris Lattnere73d4f82010-10-28 21:41:58 +00003598 case Match_MnemonicFail:
Jim Grosbach47a0d522011-08-16 20:45:50 +00003599 return Error(IDLoc, "invalid instruction");
Daniel Dunbarb4129152011-02-04 17:12:23 +00003600 case Match_ConversionFail:
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00003601 // The converter function will have already emited a diagnostic.
3602 return true;
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003603 case Match_RequiresNotITBlock:
3604 return Error(IDLoc, "flag setting instruction only valid outside IT block");
Jim Grosbach47a0d522011-08-16 20:45:50 +00003605 case Match_RequiresITBlock:
3606 return Error(IDLoc, "instruction only valid inside IT block");
Jim Grosbach194bd892011-08-16 22:20:01 +00003607 case Match_RequiresV6:
3608 return Error(IDLoc, "instruction variant requires ARMv6 or later");
3609 case Match_RequiresThumb2:
3610 return Error(IDLoc, "instruction variant requires Thumb2");
Chris Lattnere73d4f82010-10-28 21:41:58 +00003611 }
Jim Grosbach16c74252010-10-29 14:46:02 +00003612
Eric Christopherc223e2b2010-10-29 09:26:59 +00003613 llvm_unreachable("Implement any new match types added!");
Bill Wendling146018f2010-11-06 21:42:12 +00003614 return true;
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003615}
3616
Jim Grosbach1355cf12011-07-26 17:10:22 +00003617/// parseDirective parses the arm specific directives
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003618bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) {
3619 StringRef IDVal = DirectiveID.getIdentifier();
3620 if (IDVal == ".word")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003621 return parseDirectiveWord(4, DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003622 else if (IDVal == ".thumb")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003623 return parseDirectiveThumb(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003624 else if (IDVal == ".thumb_func")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003625 return parseDirectiveThumbFunc(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003626 else if (IDVal == ".code")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003627 return parseDirectiveCode(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003628 else if (IDVal == ".syntax")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003629 return parseDirectiveSyntax(DirectiveID.getLoc());
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003630 return true;
3631}
3632
Jim Grosbach1355cf12011-07-26 17:10:22 +00003633/// parseDirectiveWord
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003634/// ::= .word [ expression (, expression)* ]
Jim Grosbach1355cf12011-07-26 17:10:22 +00003635bool ARMAsmParser::parseDirectiveWord(unsigned Size, SMLoc L) {
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003636 if (getLexer().isNot(AsmToken::EndOfStatement)) {
3637 for (;;) {
3638 const MCExpr *Value;
3639 if (getParser().ParseExpression(Value))
3640 return true;
3641
Chris Lattneraaec2052010-01-19 19:46:13 +00003642 getParser().getStreamer().EmitValue(Value, Size, 0/*addrspace*/);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003643
3644 if (getLexer().is(AsmToken::EndOfStatement))
3645 break;
Jim Grosbach16c74252010-10-29 14:46:02 +00003646
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003647 // FIXME: Improve diagnostic.
3648 if (getLexer().isNot(AsmToken::Comma))
3649 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003650 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003651 }
3652 }
3653
Sean Callananb9a25b72010-01-19 20:27:46 +00003654 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003655 return false;
3656}
3657
Jim Grosbach1355cf12011-07-26 17:10:22 +00003658/// parseDirectiveThumb
Kevin Enderby515d5092009-10-15 20:48:48 +00003659/// ::= .thumb
Jim Grosbach1355cf12011-07-26 17:10:22 +00003660bool ARMAsmParser::parseDirectiveThumb(SMLoc L) {
Kevin Enderby515d5092009-10-15 20:48:48 +00003661 if (getLexer().isNot(AsmToken::EndOfStatement))
3662 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003663 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003664
3665 // TODO: set thumb mode
3666 // TODO: tell the MC streamer the mode
3667 // getParser().getStreamer().Emit???();
3668 return false;
3669}
3670
Jim Grosbach1355cf12011-07-26 17:10:22 +00003671/// parseDirectiveThumbFunc
Kevin Enderby515d5092009-10-15 20:48:48 +00003672/// ::= .thumbfunc symbol_name
Jim Grosbach1355cf12011-07-26 17:10:22 +00003673bool ARMAsmParser::parseDirectiveThumbFunc(SMLoc L) {
Rafael Espindola64695402011-05-16 16:17:21 +00003674 const MCAsmInfo &MAI = getParser().getStreamer().getContext().getAsmInfo();
3675 bool isMachO = MAI.hasSubsectionsViaSymbols();
3676 StringRef Name;
3677
3678 // Darwin asm has function name after .thumb_func direction
3679 // ELF doesn't
3680 if (isMachO) {
3681 const AsmToken &Tok = Parser.getTok();
3682 if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String))
3683 return Error(L, "unexpected token in .thumb_func directive");
3684 Name = Tok.getString();
3685 Parser.Lex(); // Consume the identifier token.
3686 }
3687
Kevin Enderby515d5092009-10-15 20:48:48 +00003688 if (getLexer().isNot(AsmToken::EndOfStatement))
3689 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003690 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003691
Rafael Espindola64695402011-05-16 16:17:21 +00003692 // FIXME: assuming function name will be the line following .thumb_func
3693 if (!isMachO) {
3694 Name = Parser.getTok().getString();
3695 }
3696
Jim Grosbach642fc9c2010-11-05 22:33:53 +00003697 // Mark symbol as a thumb symbol.
3698 MCSymbol *Func = getParser().getContext().GetOrCreateSymbol(Name);
3699 getParser().getStreamer().EmitThumbFunc(Func);
Kevin Enderby515d5092009-10-15 20:48:48 +00003700 return false;
3701}
3702
Jim Grosbach1355cf12011-07-26 17:10:22 +00003703/// parseDirectiveSyntax
Kevin Enderby515d5092009-10-15 20:48:48 +00003704/// ::= .syntax unified | divided
Jim Grosbach1355cf12011-07-26 17:10:22 +00003705bool ARMAsmParser::parseDirectiveSyntax(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00003706 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00003707 if (Tok.isNot(AsmToken::Identifier))
3708 return Error(L, "unexpected token in .syntax directive");
Benjamin Kramer38e59892010-07-14 22:38:02 +00003709 StringRef Mode = Tok.getString();
Duncan Sands58c86912010-06-29 13:04:35 +00003710 if (Mode == "unified" || Mode == "UNIFIED")
Sean Callananb9a25b72010-01-19 20:27:46 +00003711 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00003712 else if (Mode == "divided" || Mode == "DIVIDED")
Kevin Enderby9e56fb12011-01-27 23:22:36 +00003713 return Error(L, "'.syntax divided' arm asssembly not supported");
Kevin Enderby515d5092009-10-15 20:48:48 +00003714 else
3715 return Error(L, "unrecognized syntax mode in .syntax directive");
3716
3717 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00003718 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003719 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003720
3721 // TODO tell the MC streamer the mode
3722 // getParser().getStreamer().Emit???();
3723 return false;
3724}
3725
Jim Grosbach1355cf12011-07-26 17:10:22 +00003726/// parseDirectiveCode
Kevin Enderby515d5092009-10-15 20:48:48 +00003727/// ::= .code 16 | 32
Jim Grosbach1355cf12011-07-26 17:10:22 +00003728bool ARMAsmParser::parseDirectiveCode(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00003729 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00003730 if (Tok.isNot(AsmToken::Integer))
3731 return Error(L, "unexpected token in .code directive");
Sean Callanan18b83232010-01-19 21:44:56 +00003732 int64_t Val = Parser.getTok().getIntVal();
Duncan Sands58c86912010-06-29 13:04:35 +00003733 if (Val == 16)
Sean Callananb9a25b72010-01-19 20:27:46 +00003734 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00003735 else if (Val == 32)
Sean Callananb9a25b72010-01-19 20:27:46 +00003736 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003737 else
3738 return Error(L, "invalid operand to .code directive");
3739
3740 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00003741 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003742 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003743
Evan Cheng32869202011-07-08 22:36:29 +00003744 if (Val == 16) {
Evan Chengbd27f5a2011-07-27 00:38:12 +00003745 if (!isThumb()) {
Evan Chengffc0e732011-07-09 05:47:46 +00003746 SwitchMode();
Evan Chengbd27f5a2011-07-27 00:38:12 +00003747 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
3748 }
Evan Cheng32869202011-07-08 22:36:29 +00003749 } else {
Evan Chengbd27f5a2011-07-27 00:38:12 +00003750 if (isThumb()) {
Evan Chengffc0e732011-07-09 05:47:46 +00003751 SwitchMode();
Evan Chengbd27f5a2011-07-27 00:38:12 +00003752 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
3753 }
Evan Chengeb0caa12011-07-08 22:49:55 +00003754 }
Jim Grosbach2a301702010-11-05 22:40:53 +00003755
Kevin Enderby515d5092009-10-15 20:48:48 +00003756 return false;
3757}
3758
Sean Callanan90b70972010-04-07 20:29:34 +00003759extern "C" void LLVMInitializeARMAsmLexer();
3760
Kevin Enderby9c41fa82009-10-30 22:55:57 +00003761/// Force static initialization.
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003762extern "C" void LLVMInitializeARMAsmParser() {
Evan Cheng94b95502011-07-26 00:24:13 +00003763 RegisterMCAsmParser<ARMAsmParser> X(TheARMTarget);
3764 RegisterMCAsmParser<ARMAsmParser> Y(TheThumbTarget);
Sean Callanan90b70972010-04-07 20:29:34 +00003765 LLVMInitializeARMAsmLexer();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003766}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00003767
Chris Lattner0692ee62010-09-06 19:11:01 +00003768#define GET_REGISTER_MATCHER
3769#define GET_MATCHER_IMPLEMENTATION
Daniel Dunbar3483aca2010-08-11 05:24:50 +00003770#include "ARMGenAsmMatcher.inc"