blob: df4384d5a1dc511c641d76f3346183906279fb6b [file] [log] [blame]
Chris Lattner97f06932009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner95b2c7d2006-12-19 22:59:26 +000015#define DEBUG_TYPE "asm-printer"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000016#include "ARM.h"
Anton Korobeynikov88ce6672009-05-23 19:51:20 +000017#include "ARMBuildAttrs.h"
Evan Chenga8e29892007-01-19 07:51:42 +000018#include "ARMAddressingModes.h"
19#include "ARMConstantPoolValue.h"
Chris Lattnerf447a5f2010-07-19 23:44:46 +000020#include "AsmPrinter/ARMInstPrinter.h"
Chris Lattner97f06932009-10-19 20:20:46 +000021#include "ARMMachineFunctionInfo.h"
22#include "ARMMCInstLower.h"
23#include "ARMTargetMachine.h"
Dale Johannesen3f282aa2010-04-26 20:07:31 +000024#include "llvm/Analysis/DebugInfo.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000025#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000026#include "llvm/Module.h"
Benjamin Kramere55b15f2009-12-28 12:27:56 +000027#include "llvm/Type.h"
Dan Gohmancf20ac42009-08-13 01:36:44 +000028#include "llvm/Assembly/Writer.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000029#include "llvm/CodeGen/AsmPrinter.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000030#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000031#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Chenga8e29892007-01-19 07:51:42 +000032#include "llvm/CodeGen/MachineJumpTableInfo.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000033#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000034#include "llvm/MC/MCAsmInfo.h"
35#include "llvm/MC/MCContext.h"
Bill Wendlingbecd83e2010-03-09 00:40:17 +000036#include "llvm/MC/MCExpr.h"
Chris Lattner97f06932009-10-19 20:20:46 +000037#include "llvm/MC/MCInst.h"
Chris Lattnerf9bdedd2009-08-10 18:15:01 +000038#include "llvm/MC/MCSectionMachO.h"
Chris Lattner6c2f9e12009-08-19 05:49:37 +000039#include "llvm/MC/MCStreamer.h"
Chris Lattner325d3dc2009-09-13 17:14:04 +000040#include "llvm/MC/MCSymbol.h"
Chris Lattnerd62f1b42010-03-12 21:19:23 +000041#include "llvm/Target/Mangler.h"
Rafael Espindolab01c4bb2006-07-27 11:38:51 +000042#include "llvm/Target/TargetData.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000043#include "llvm/Target/TargetMachine.h"
Evan Cheng5be54b02007-01-19 19:25:36 +000044#include "llvm/Target/TargetOptions.h"
Daniel Dunbar51b198a2009-07-15 20:24:03 +000045#include "llvm/Target/TargetRegistry.h"
Evan Chengc324ecb2009-07-24 18:19:46 +000046#include "llvm/ADT/SmallPtrSet.h"
Jim Grosbachc40d9f92009-09-01 18:49:12 +000047#include "llvm/ADT/SmallString.h"
Bob Wilson54c78ef2009-11-06 23:33:28 +000048#include "llvm/ADT/StringExtras.h"
Chris Lattner97f06932009-10-19 20:20:46 +000049#include "llvm/Support/CommandLine.h"
Devang Patel59135f42010-08-04 22:39:39 +000050#include "llvm/Support/Debug.h"
Torok Edwin30464702009-07-08 20:55:50 +000051#include "llvm/Support/ErrorHandling.h"
Chris Lattnerb23569a2010-04-04 08:18:47 +000052#include "llvm/Support/raw_ostream.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000053#include <cctype>
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000054using namespace llvm;
55
Chris Lattner97f06932009-10-19 20:20:46 +000056static cl::opt<bool>
57EnableMCInst("enable-arm-mcinst-printer", cl::Hidden,
58 cl::desc("enable experimental asmprinter gunk in the arm backend"));
59
Jim Grosbach91729002010-07-21 23:03:52 +000060namespace llvm {
61 namespace ARM {
62 enum DW_ISA {
63 DW_ISA_ARM_thumb = 1,
64 DW_ISA_ARM_arm = 2
65 };
66 }
67}
68
Chris Lattner95b2c7d2006-12-19 22:59:26 +000069namespace {
Chris Lattner4a071d62009-10-19 17:59:19 +000070 class ARMAsmPrinter : public AsmPrinter {
Evan Chenga8e29892007-01-19 07:51:42 +000071
72 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
73 /// make the right decision when printing asm code for different targets.
74 const ARMSubtarget *Subtarget;
75
76 /// AFI - Keep a pointer to ARMFunctionInfo for the current
Evan Cheng6d63a722008-09-18 07:27:23 +000077 /// MachineFunction.
Evan Chenga8e29892007-01-19 07:51:42 +000078 ARMFunctionInfo *AFI;
79
Evan Cheng6d63a722008-09-18 07:27:23 +000080 /// MCP - Keep a pointer to constantpool entries of the current
81 /// MachineFunction.
82 const MachineConstantPool *MCP;
83
Bill Wendling57f0db82009-02-24 08:30:20 +000084 public:
Chris Lattnerb23569a2010-04-04 08:18:47 +000085 explicit ARMAsmPrinter(TargetMachine &TM, MCStreamer &Streamer)
86 : AsmPrinter(TM, Streamer), AFI(NULL), MCP(NULL) {
Bill Wendling57f0db82009-02-24 08:30:20 +000087 Subtarget = &TM.getSubtarget<ARMSubtarget>();
88 }
89
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000090 virtual const char *getPassName() const {
91 return "ARM Assembly Printer";
92 }
Chris Lattner6a71afa2009-10-19 19:59:05 +000093
Chris Lattner97f06932009-10-19 20:20:46 +000094 void printInstructionThroughMCStreamer(const MachineInstr *MI);
95
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000096
Chris Lattner35c33bd2010-04-04 04:47:45 +000097 void printOperand(const MachineInstr *MI, int OpNum, raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +000098 const char *Modifier = 0);
Chris Lattner35c33bd2010-04-04 04:47:45 +000099 void printSOImmOperand(const MachineInstr *MI, int OpNum, raw_ostream &O);
100 void printSOImm2PartOperand(const MachineInstr *MI, int OpNum,
101 raw_ostream &O);
102 void printSORegOperand(const MachineInstr *MI, int OpNum,
103 raw_ostream &O);
104 void printAddrMode2Operand(const MachineInstr *MI, int OpNum,
105 raw_ostream &O);
106 void printAddrMode2OffsetOperand(const MachineInstr *MI, int OpNum,
107 raw_ostream &O);
108 void printAddrMode3Operand(const MachineInstr *MI, int OpNum,
109 raw_ostream &O);
110 void printAddrMode3OffsetOperand(const MachineInstr *MI, int OpNum,
111 raw_ostream &O);
112 void printAddrMode4Operand(const MachineInstr *MI, int OpNum,raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000113 const char *Modifier = 0);
Chris Lattner35c33bd2010-04-04 04:47:45 +0000114 void printAddrMode5Operand(const MachineInstr *MI, int OpNum,raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000115 const char *Modifier = 0);
Chris Lattner35c33bd2010-04-04 04:47:45 +0000116 void printAddrMode6Operand(const MachineInstr *MI, int OpNum,
117 raw_ostream &O);
118 void printAddrMode6OffsetOperand(const MachineInstr *MI, int OpNum,
119 raw_ostream &O);
Evan Cheng055b0312009-06-29 07:51:04 +0000120 void printAddrModePCOperand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000121 raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000122 const char *Modifier = 0);
Chris Lattner35c33bd2010-04-04 04:47:45 +0000123 void printBitfieldInvMaskImmOperand (const MachineInstr *MI, int OpNum,
124 raw_ostream &O);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000125
Chris Lattner35c33bd2010-04-04 04:47:45 +0000126 void printThumbS4ImmOperand(const MachineInstr *MI, int OpNum,
127 raw_ostream &O);
128 void printThumbITMask(const MachineInstr *MI, int OpNum, raw_ostream &O);
129 void printThumbAddrModeRROperand(const MachineInstr *MI, int OpNum,
130 raw_ostream &O);
Evan Cheng055b0312009-06-29 07:51:04 +0000131 void printThumbAddrModeRI5Operand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000132 raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000133 unsigned Scale);
Chris Lattner35c33bd2010-04-04 04:47:45 +0000134 void printThumbAddrModeS1Operand(const MachineInstr *MI, int OpNum,
135 raw_ostream &O);
136 void printThumbAddrModeS2Operand(const MachineInstr *MI, int OpNum,
137 raw_ostream &O);
138 void printThumbAddrModeS4Operand(const MachineInstr *MI, int OpNum,
139 raw_ostream &O);
140 void printThumbAddrModeSPOperand(const MachineInstr *MI, int OpNum,
141 raw_ostream &O);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000142
Chris Lattner35c33bd2010-04-04 04:47:45 +0000143 void printT2SOOperand(const MachineInstr *MI, int OpNum, raw_ostream &O);
144 void printT2AddrModeImm12Operand(const MachineInstr *MI, int OpNum,
145 raw_ostream &O);
146 void printT2AddrModeImm8Operand(const MachineInstr *MI, int OpNum,
147 raw_ostream &O);
148 void printT2AddrModeImm8s4Operand(const MachineInstr *MI, int OpNum,
149 raw_ostream &O);
150 void printT2AddrModeImm8OffsetOperand(const MachineInstr *MI, int OpNum,
151 raw_ostream &O);
152 void printT2AddrModeImm8s4OffsetOperand(const MachineInstr *MI, int OpNum,
153 raw_ostream &O) {}
154 void printT2AddrModeSoRegOperand(const MachineInstr *MI, int OpNum,
155 raw_ostream &O);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000156
Chris Lattner35c33bd2010-04-04 04:47:45 +0000157 void printCPSOptionOperand(const MachineInstr *MI, int OpNum,
158 raw_ostream &O) {}
159 void printMSRMaskOperand(const MachineInstr *MI, int OpNum,
160 raw_ostream &O) {}
161 void printNegZeroOperand(const MachineInstr *MI, int OpNum,
162 raw_ostream &O) {}
163 void printPredicateOperand(const MachineInstr *MI, int OpNum,
164 raw_ostream &O);
165 void printMandatoryPredicateOperand(const MachineInstr *MI, int OpNum,
166 raw_ostream &O);
167 void printSBitModifierOperand(const MachineInstr *MI, int OpNum,
168 raw_ostream &O);
169 void printPCLabel(const MachineInstr *MI, int OpNum,
170 raw_ostream &O);
171 void printRegisterList(const MachineInstr *MI, int OpNum,
172 raw_ostream &O);
Evan Cheng055b0312009-06-29 07:51:04 +0000173 void printCPInstOperand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000174 raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000175 const char *Modifier);
Chris Lattner35c33bd2010-04-04 04:47:45 +0000176 void printJTBlockOperand(const MachineInstr *MI, int OpNum,
177 raw_ostream &O);
178 void printJT2BlockOperand(const MachineInstr *MI, int OpNum,
179 raw_ostream &O);
180 void printTBAddrMode(const MachineInstr *MI, int OpNum,
181 raw_ostream &O);
182 void printNoHashImmediate(const MachineInstr *MI, int OpNum,
183 raw_ostream &O);
184 void printVFPf32ImmOperand(const MachineInstr *MI, int OpNum,
185 raw_ostream &O);
186 void printVFPf64ImmOperand(const MachineInstr *MI, int OpNum,
187 raw_ostream &O);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000188 void printNEONModImmOperand(const MachineInstr *MI, int OpNum,
189 raw_ostream &O);
Bob Wilson54c78ef2009-11-06 23:33:28 +0000190
Evan Cheng055b0312009-06-29 07:51:04 +0000191 virtual bool PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000192 unsigned AsmVariant, const char *ExtraCode,
193 raw_ostream &O);
Evan Cheng055b0312009-06-29 07:51:04 +0000194 virtual bool PrintAsmMemoryOperand(const MachineInstr *MI, unsigned OpNum,
Bob Wilson224c2442009-05-19 05:53:42 +0000195 unsigned AsmVariant,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000196 const char *ExtraCode, raw_ostream &O);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000197
Chris Lattner35c33bd2010-04-04 04:47:45 +0000198 void printInstruction(const MachineInstr *MI, raw_ostream &O); // autogen
Chris Lattnerd95148f2009-09-13 20:19:22 +0000199 static const char *getRegisterName(unsigned RegNo);
Chris Lattner05af2612009-09-13 20:08:00 +0000200
Chris Lattnera786cea2010-01-28 01:10:34 +0000201 virtual void EmitInstruction(const MachineInstr *MI);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000202 bool runOnMachineFunction(MachineFunction &F);
Chris Lattnera2406192010-01-28 00:19:24 +0000203
204 virtual void EmitConstantPool() {} // we emit constant pools customly!
Chris Lattner953ebb72010-01-27 23:58:11 +0000205 virtual void EmitFunctionEntryLabel();
Bob Wilson812209a2009-09-30 22:06:26 +0000206 void EmitStartOfAsmFile(Module &M);
Chris Lattner4a071d62009-10-19 17:59:19 +0000207 void EmitEndOfAsmFile(Module &M);
Evan Chenga8e29892007-01-19 07:51:42 +0000208
Devang Patel59135f42010-08-04 22:39:39 +0000209 MachineLocation getDebugValueLocation(const MachineInstr *MI) const {
210 MachineLocation Location;
211 assert (MI->getNumOperands() == 4 && "Invalid no. of machine operands!");
212 // Frame address. Currently handles register +- offset only.
213 if (MI->getOperand(0).isReg() && MI->getOperand(1).isImm())
214 Location.set(MI->getOperand(0).getReg(), MI->getOperand(1).getImm());
215 else {
216 DEBUG(dbgs() << "DBG_VALUE instruction ignored! " << *MI << "\n");
217 }
218 return Location;
219 }
220
Jim Grosbach91729002010-07-21 23:03:52 +0000221 virtual unsigned getISAEncoding() {
222 // ARM/Darwin adds ISA to the DWARF info for each function.
223 if (!Subtarget->isTargetDarwin())
224 return 0;
225 return Subtarget->isThumb() ?
226 llvm::ARM::DW_ISA_ARM_thumb : llvm::ARM::DW_ISA_ARM_arm;
227 }
228
Chris Lattner0890cf12010-01-25 19:51:38 +0000229 MCSymbol *GetARMSetPICJumpTableLabel2(unsigned uid, unsigned uid2,
230 const MachineBasicBlock *MBB) const;
231 MCSymbol *GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const;
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000232
Evan Cheng711b6dc2008-08-08 06:56:16 +0000233 /// EmitMachineConstantPoolValue - Print a machine constantpool value to
234 /// the .s file.
Evan Chenga8e29892007-01-19 07:51:42 +0000235 virtual void EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
Chris Lattner9d7efd32010-04-04 07:05:53 +0000236 SmallString<128> Str;
237 raw_svector_ostream OS(Str);
238 EmitMachineConstantPoolValue(MCPV, OS);
239 OutStreamer.EmitRawText(OS.str());
240 }
241
242 void EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV,
243 raw_ostream &O) {
Chris Lattnerea3cb402010-01-20 07:33:29 +0000244 switch (TM.getTargetData()->getTypeAllocSize(MCPV->getType())) {
245 case 1: O << MAI->getData8bitsDirective(0); break;
246 case 2: O << MAI->getData16bitsDirective(0); break;
247 case 4: O << MAI->getData32bitsDirective(0); break;
248 default: assert(0 && "Unknown CPV size");
249 }
Evan Chenga8e29892007-01-19 07:51:42 +0000250
Evan Cheng711b6dc2008-08-08 06:56:16 +0000251 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +0000252
253 if (ACPV->isLSDA()) {
Chris Lattner9d7efd32010-04-04 07:05:53 +0000254 O << MAI->getPrivateGlobalPrefix() << "_LSDA_" << getFunctionNumber();
Bob Wilson28989a82009-11-02 16:59:06 +0000255 } else if (ACPV->isBlockAddress()) {
Chris Lattner0752cda2010-04-05 16:32:14 +0000256 O << *GetBlockAddressSymbol(ACPV->getBlockAddress());
Bob Wilson28989a82009-11-02 16:59:06 +0000257 } else if (ACPV->isGlobalValue()) {
Dan Gohman46510a72010-04-15 01:51:59 +0000258 const GlobalValue *GV = ACPV->getGV();
Evan Chenge4e4ed32009-08-28 23:18:09 +0000259 bool isIndirect = Subtarget->isTargetDarwin() &&
Evan Cheng63476a82009-09-03 07:04:02 +0000260 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
Evan Chenge4e4ed32009-08-28 23:18:09 +0000261 if (!isIndirect)
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000262 O << *Mang->getSymbol(GV);
Evan Chenge4e4ed32009-08-28 23:18:09 +0000263 else {
264 // FIXME: Remove this when Darwin transition to @GOT like syntax.
Chris Lattner7a2ba942010-01-16 18:37:32 +0000265 MCSymbol *Sym = GetSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
Chris Lattner10b318b2010-01-17 21:43:43 +0000266 O << *Sym;
Chris Lattnerb8f64a72009-10-19 18:49:14 +0000267
268 MachineModuleInfoMachO &MMIMachO =
269 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Bill Wendlingcebae362010-03-10 22:34:10 +0000270 MachineModuleInfoImpl::StubValueTy &StubSym =
Chris Lattnerb8f64a72009-10-19 18:49:14 +0000271 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(Sym) :
272 MMIMachO.getGVStubEntry(Sym);
Bill Wendlingcebae362010-03-10 22:34:10 +0000273 if (StubSym.getPointer() == 0)
274 StubSym = MachineModuleInfoImpl::
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000275 StubValueTy(Mang->getSymbol(GV), !GV->hasInternalLinkage());
Evan Chenge4e4ed32009-08-28 23:18:09 +0000276 }
Bob Wilson28989a82009-11-02 16:59:06 +0000277 } else {
278 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Chris Lattner10b318b2010-01-17 21:43:43 +0000279 O << *GetExternalSymbolSymbol(ACPV->getSymbol());
Bob Wilson28989a82009-11-02 16:59:06 +0000280 }
Jim Grosbache9952212009-09-04 01:38:51 +0000281
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000282 if (ACPV->hasModifier()) O << "(" << ACPV->getModifier() << ")";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000283 if (ACPV->getPCAdjustment() != 0) {
Chris Lattner33adcfb2009-08-22 21:43:10 +0000284 O << "-(" << MAI->getPrivateGlobalPrefix() << "PC"
Evan Chenge7e0d622009-11-06 22:24:13 +0000285 << getFunctionNumber() << "_" << ACPV->getLabelId()
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000286 << "+" << (unsigned)ACPV->getPCAdjustment();
287 if (ACPV->mustAddCurrentAddress())
288 O << "-.";
Chris Lattner8b378752010-01-15 23:26:49 +0000289 O << ')';
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000290 }
Evan Chenga8e29892007-01-19 07:51:42 +0000291 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000292 };
293} // end of anonymous namespace
294
295#include "ARMGenAsmWriter.inc"
296
Chris Lattner953ebb72010-01-27 23:58:11 +0000297void ARMAsmPrinter::EmitFunctionEntryLabel() {
298 if (AFI->isThumbFunction()) {
Chris Lattner9d7efd32010-04-04 07:05:53 +0000299 OutStreamer.EmitRawText(StringRef("\t.code\t16"));
Chris Lattner0752cda2010-04-05 16:32:14 +0000300 if (!Subtarget->isTargetDarwin())
Chris Lattner9d7efd32010-04-04 07:05:53 +0000301 OutStreamer.EmitRawText(StringRef("\t.thumb_func"));
Chris Lattner0752cda2010-04-05 16:32:14 +0000302 else {
303 // This needs to emit to a temporary string to get properly quoted
304 // MCSymbols when they have spaces in them.
305 SmallString<128> Tmp;
306 raw_svector_ostream OS(Tmp);
307 OS << "\t.thumb_func\t" << *CurrentFnSym;
308 OutStreamer.EmitRawText(OS.str());
309 }
Chris Lattner953ebb72010-01-27 23:58:11 +0000310 }
311
312 OutStreamer.EmitLabel(CurrentFnSym);
313}
314
Evan Chenga8e29892007-01-19 07:51:42 +0000315/// runOnMachineFunction - This uses the printInstruction()
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000316/// method to print assembly for each instruction.
317///
318bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Chenga8e29892007-01-19 07:51:42 +0000319 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng6d63a722008-09-18 07:27:23 +0000320 MCP = MF.getConstantPool();
Rafael Espindola4b442b52006-05-23 02:48:20 +0000321
Chris Lattnerd49fe1b2010-01-28 01:28:58 +0000322 return AsmPrinter::runOnMachineFunction(MF);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000323}
324
Evan Cheng055b0312009-06-29 07:51:04 +0000325void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000326 raw_ostream &O, const char *Modifier) {
Evan Cheng055b0312009-06-29 07:51:04 +0000327 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000328 unsigned TF = MO.getTargetFlags();
329
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000330 switch (MO.getType()) {
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000331 default:
332 assert(0 && "<unknown operand type>");
Bob Wilson5bafff32009-06-22 23:27:02 +0000333 case MachineOperand::MO_Register: {
334 unsigned Reg = MO.getReg();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000335 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
336 if (Modifier && strcmp(Modifier, "dregpair") == 0) {
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +0000337 unsigned DRegLo = TM.getRegisterInfo()->getSubReg(Reg, ARM::dsub_0);
338 unsigned DRegHi = TM.getRegisterInfo()->getSubReg(Reg, ARM::dsub_1);
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000339 O << '{'
Bob Wilsona0148c32010-07-09 00:47:20 +0000340 << getRegisterName(DRegLo) << ", " << getRegisterName(DRegHi)
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000341 << '}';
342 } else if (Modifier && strcmp(Modifier, "lane") == 0) {
343 unsigned RegNum = ARMRegisterInfo::getRegisterNumbering(Reg);
Chris Lattner9d1c1ad2010-04-04 18:06:11 +0000344 unsigned DReg =
Jakob Stoklund Olesene00fa642010-05-25 00:15:15 +0000345 TM.getRegisterInfo()->getMatchingSuperReg(Reg,
346 RegNum & 1 ? ARM::ssub_1 : ARM::ssub_0, &ARM::DPR_VFP2RegClass);
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000347 O << getRegisterName(DReg) << '[' << (RegNum & 1) << ']';
348 } else {
Anton Korobeynikove8ea0112009-11-07 15:20:32 +0000349 assert(!MO.getSubReg() && "Subregs should be eliminated!");
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000350 O << getRegisterName(Reg);
351 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000352 break;
Bob Wilson5bafff32009-06-22 23:27:02 +0000353 }
Evan Chenga8e29892007-01-19 07:51:42 +0000354 case MachineOperand::MO_Immediate: {
Evan Cheng5adb66a2009-09-28 09:14:39 +0000355 int64_t Imm = MO.getImm();
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000356 O << '#';
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000357 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
358 (TF & ARMII::MO_LO16))
359 O << ":lower16:";
360 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
361 (TF & ARMII::MO_HI16))
362 O << ":upper16:";
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000363 O << Imm;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000364 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000365 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000366 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000367 O << *MO.getMBB()->getSymbol();
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000368 return;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000369 case MachineOperand::MO_GlobalAddress: {
Evan Chenga8e29892007-01-19 07:51:42 +0000370 bool isCallOp = Modifier && !strcmp(Modifier, "call");
Dan Gohman46510a72010-04-15 01:51:59 +0000371 const GlobalValue *GV = MO.getGlobal();
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000372
373 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
374 (TF & ARMII::MO_LO16))
375 O << ":lower16:";
376 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
377 (TF & ARMII::MO_HI16))
378 O << ":upper16:";
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000379 O << *Mang->getSymbol(GV);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000380
Chris Lattner0c08d092010-04-03 22:28:33 +0000381 printOffset(MO.getOffset(), O);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000382
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000383 if (isCallOp && Subtarget->isTargetELF() &&
384 TM.getRelocationModel() == Reloc::PIC_)
385 O << "(PLT)";
Evan Chenga8e29892007-01-19 07:51:42 +0000386 break;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000387 }
Evan Chenga8e29892007-01-19 07:51:42 +0000388 case MachineOperand::MO_ExternalSymbol: {
389 bool isCallOp = Modifier && !strcmp(Modifier, "call");
Chris Lattner10b318b2010-01-17 21:43:43 +0000390 O << *GetExternalSymbolSymbol(MO.getSymbolName());
Chris Lattner09533a42010-01-13 08:08:33 +0000391
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000392 if (isCallOp && Subtarget->isTargetELF() &&
393 TM.getRelocationModel() == Reloc::PIC_)
394 O << "(PLT)";
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000395 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000396 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000397 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000398 O << *GetCPISymbol(MO.getIndex());
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000399 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000400 case MachineOperand::MO_JumpTableIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000401 O << *GetJTISymbol(MO.getIndex());
Evan Chenga8e29892007-01-19 07:51:42 +0000402 break;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000403 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000404}
405
Chris Lattner35c33bd2010-04-04 04:47:45 +0000406static void printSOImm(raw_ostream &O, int64_t V, bool VerboseAsm,
Chris Lattner33adcfb2009-08-22 21:43:10 +0000407 const MCAsmInfo *MAI) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000408 // Break it up into two parts that make up a shifter immediate.
409 V = ARM_AM::getSOImmVal(V);
410 assert(V != -1 && "Not a valid so_imm value!");
411
Evan Chengc70d1842007-03-20 08:11:30 +0000412 unsigned Imm = ARM_AM::getSOImmValImm(V);
413 unsigned Rot = ARM_AM::getSOImmValRot(V);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000414
Evan Chenga8e29892007-01-19 07:51:42 +0000415 // Print low-level immediate formation info, per
416 // A5.1.3: "Data-processing operands - Immediate".
417 if (Rot) {
418 O << "#" << Imm << ", " << Rot;
419 // Pretty printed version.
Evan Cheng39382422009-10-28 01:44:26 +0000420 if (VerboseAsm) {
Chris Lattner35c33bd2010-04-04 04:47:45 +0000421 O << "\t" << MAI->getCommentString() << ' ';
Evan Cheng39382422009-10-28 01:44:26 +0000422 O << (int)ARM_AM::rotr32(Imm, Rot);
423 }
Evan Chenga8e29892007-01-19 07:51:42 +0000424 } else {
425 O << "#" << Imm;
426 }
427}
428
Evan Chengc70d1842007-03-20 08:11:30 +0000429/// printSOImmOperand - SOImm is 4-bit rotate amount in bits 8-11 with 8-bit
430/// immediate in bits 0-7.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000431void ARMAsmPrinter::printSOImmOperand(const MachineInstr *MI, int OpNum,
432 raw_ostream &O) {
Evan Chengc70d1842007-03-20 08:11:30 +0000433 const MachineOperand &MO = MI->getOperand(OpNum);
Dan Gohmand735b802008-10-03 15:45:36 +0000434 assert(MO.isImm() && "Not a valid so_imm value!");
Chris Lattner3f53c832010-04-04 18:52:31 +0000435 printSOImm(O, MO.getImm(), isVerbose(), MAI);
Evan Chengc70d1842007-03-20 08:11:30 +0000436}
437
Evan Cheng90922132008-11-06 02:25:39 +0000438/// printSOImm2PartOperand - SOImm is broken into two pieces using a 'mov'
439/// followed by an 'orr' to materialize.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000440void ARMAsmPrinter::printSOImm2PartOperand(const MachineInstr *MI, int OpNum,
441 raw_ostream &O) {
Evan Chengc70d1842007-03-20 08:11:30 +0000442 const MachineOperand &MO = MI->getOperand(OpNum);
Dan Gohmand735b802008-10-03 15:45:36 +0000443 assert(MO.isImm() && "Not a valid so_imm value!");
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000444 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO.getImm());
445 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO.getImm());
Chris Lattner3f53c832010-04-04 18:52:31 +0000446 printSOImm(O, V1, isVerbose(), MAI);
Evan Cheng5e148a32007-06-05 18:55:18 +0000447 O << "\n\torr";
Chris Lattner35c33bd2010-04-04 04:47:45 +0000448 printPredicateOperand(MI, 2, O);
Evan Cheng162e3092009-10-26 23:45:59 +0000449 O << "\t";
Chris Lattner35c33bd2010-04-04 04:47:45 +0000450 printOperand(MI, 0, O);
Evan Chengc70d1842007-03-20 08:11:30 +0000451 O << ", ";
Chris Lattner35c33bd2010-04-04 04:47:45 +0000452 printOperand(MI, 0, O);
Evan Chengc70d1842007-03-20 08:11:30 +0000453 O << ", ";
Chris Lattner3f53c832010-04-04 18:52:31 +0000454 printSOImm(O, V2, isVerbose(), MAI);
Evan Chengc70d1842007-03-20 08:11:30 +0000455}
456
Evan Chenga8e29892007-01-19 07:51:42 +0000457// so_reg is a 4-operand unit corresponding to register forms of the A5.1
458// "Addressing Mode 1 - Data-processing operands" forms. This includes:
Evan Cheng9cb9e672009-06-27 02:26:13 +0000459// REG 0 0 - e.g. R5
460// REG REG 0,SH_OPC - e.g. R5, ROR R3
Evan Chenga8e29892007-01-19 07:51:42 +0000461// REG 0 IMM,SH_OPC - e.g. R5, LSL #3
Chris Lattner35c33bd2010-04-04 04:47:45 +0000462void ARMAsmPrinter::printSORegOperand(const MachineInstr *MI, int Op,
463 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000464 const MachineOperand &MO1 = MI->getOperand(Op);
465 const MachineOperand &MO2 = MI->getOperand(Op+1);
466 const MachineOperand &MO3 = MI->getOperand(Op+2);
467
Chris Lattner762ccea2009-09-13 20:31:40 +0000468 O << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000469
470 // Print the shift opc.
471 O << ", "
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000472 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000473 << " ";
474
475 if (MO2.getReg()) {
Chris Lattner762ccea2009-09-13 20:31:40 +0000476 O << getRegisterName(MO2.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000477 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
478 } else {
479 O << "#" << ARM_AM::getSORegOffset(MO3.getImm());
480 }
481}
482
Chris Lattner35c33bd2010-04-04 04:47:45 +0000483void ARMAsmPrinter::printAddrMode2Operand(const MachineInstr *MI, int Op,
484 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000485 const MachineOperand &MO1 = MI->getOperand(Op);
486 const MachineOperand &MO2 = MI->getOperand(Op+1);
487 const MachineOperand &MO3 = MI->getOperand(Op+2);
488
Dan Gohmand735b802008-10-03 15:45:36 +0000489 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000490 printOperand(MI, Op, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000491 return;
492 }
493
Chris Lattner762ccea2009-09-13 20:31:40 +0000494 O << "[" << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000495
496 if (!MO2.getReg()) {
Johnny Chen9e088762010-03-17 17:52:21 +0000497 if (ARM_AM::getAM2Offset(MO3.getImm())) // Don't print +0.
Evan Chenga8e29892007-01-19 07:51:42 +0000498 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000499 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000500 << ARM_AM::getAM2Offset(MO3.getImm());
501 O << "]";
502 return;
503 }
504
505 O << ", "
Johnny Chen9e088762010-03-17 17:52:21 +0000506 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
Chris Lattner762ccea2009-09-13 20:31:40 +0000507 << getRegisterName(MO2.getReg());
Jim Grosbache9952212009-09-04 01:38:51 +0000508
Evan Chenga8e29892007-01-19 07:51:42 +0000509 if (unsigned ShImm = ARM_AM::getAM2Offset(MO3.getImm()))
510 O << ", "
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000511 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO3.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000512 << " #" << ShImm;
513 O << "]";
514}
515
Chris Lattner35c33bd2010-04-04 04:47:45 +0000516void ARMAsmPrinter::printAddrMode2OffsetOperand(const MachineInstr *MI, int Op,
517 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000518 const MachineOperand &MO1 = MI->getOperand(Op);
519 const MachineOperand &MO2 = MI->getOperand(Op+1);
520
521 if (!MO1.getReg()) {
Evan Chengbdc98692007-05-03 23:30:36 +0000522 unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm());
Evan Chengbdc98692007-05-03 23:30:36 +0000523 O << "#"
Johnny Chen9e088762010-03-17 17:52:21 +0000524 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
Evan Chengbdc98692007-05-03 23:30:36 +0000525 << ImmOffs;
Evan Chenga8e29892007-01-19 07:51:42 +0000526 return;
527 }
528
Johnny Chen9e088762010-03-17 17:52:21 +0000529 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
Chris Lattner762ccea2009-09-13 20:31:40 +0000530 << getRegisterName(MO1.getReg());
Jim Grosbache9952212009-09-04 01:38:51 +0000531
Evan Chenga8e29892007-01-19 07:51:42 +0000532 if (unsigned ShImm = ARM_AM::getAM2Offset(MO2.getImm()))
533 O << ", "
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000534 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO2.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000535 << " #" << ShImm;
536}
537
Chris Lattner35c33bd2010-04-04 04:47:45 +0000538void ARMAsmPrinter::printAddrMode3Operand(const MachineInstr *MI, int Op,
539 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000540 const MachineOperand &MO1 = MI->getOperand(Op);
541 const MachineOperand &MO2 = MI->getOperand(Op+1);
542 const MachineOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbache9952212009-09-04 01:38:51 +0000543
Dan Gohman6f0d0242008-02-10 18:45:23 +0000544 assert(TargetRegisterInfo::isPhysicalRegister(MO1.getReg()));
Chris Lattner762ccea2009-09-13 20:31:40 +0000545 O << "[" << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000546
547 if (MO2.getReg()) {
548 O << ", "
549 << (char)ARM_AM::getAM3Op(MO3.getImm())
Chris Lattner762ccea2009-09-13 20:31:40 +0000550 << getRegisterName(MO2.getReg())
Evan Chenga8e29892007-01-19 07:51:42 +0000551 << "]";
552 return;
553 }
Jim Grosbache9952212009-09-04 01:38:51 +0000554
Evan Chenga8e29892007-01-19 07:51:42 +0000555 if (unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm()))
556 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000557 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000558 << ImmOffs;
559 O << "]";
560}
561
Chris Lattner35c33bd2010-04-04 04:47:45 +0000562void ARMAsmPrinter::printAddrMode3OffsetOperand(const MachineInstr *MI, int Op,
563 raw_ostream &O){
Evan Chenga8e29892007-01-19 07:51:42 +0000564 const MachineOperand &MO1 = MI->getOperand(Op);
565 const MachineOperand &MO2 = MI->getOperand(Op+1);
566
567 if (MO1.getReg()) {
568 O << (char)ARM_AM::getAM3Op(MO2.getImm())
Chris Lattner762ccea2009-09-13 20:31:40 +0000569 << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000570 return;
571 }
572
573 unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm());
574 O << "#"
Johnny Chen9e088762010-03-17 17:52:21 +0000575 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000576 << ImmOffs;
577}
Jim Grosbache9952212009-09-04 01:38:51 +0000578
Evan Chenga8e29892007-01-19 07:51:42 +0000579void ARMAsmPrinter::printAddrMode4Operand(const MachineInstr *MI, int Op,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000580 raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000581 const char *Modifier) {
Evan Chenga8e29892007-01-19 07:51:42 +0000582 const MachineOperand &MO2 = MI->getOperand(Op+1);
583 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm());
584 if (Modifier && strcmp(Modifier, "submode") == 0) {
Bob Wilsonea7f22c2010-03-16 16:19:07 +0000585 O << ARM_AM::getAMSubModeStr(Mode);
Evan Chengd77c7ab2009-08-07 21:19:10 +0000586 } else if (Modifier && strcmp(Modifier, "wide") == 0) {
587 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm());
588 if (Mode == ARM_AM::ia)
589 O << ".w";
Evan Chenga8e29892007-01-19 07:51:42 +0000590 } else {
Chris Lattner35c33bd2010-04-04 04:47:45 +0000591 printOperand(MI, Op, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000592 }
593}
594
595void ARMAsmPrinter::printAddrMode5Operand(const MachineInstr *MI, int Op,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000596 raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000597 const char *Modifier) {
598 const MachineOperand &MO1 = MI->getOperand(Op);
599 const MachineOperand &MO2 = MI->getOperand(Op+1);
600
Dan Gohmand735b802008-10-03 15:45:36 +0000601 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000602 printOperand(MI, Op, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000603 return;
604 }
Jim Grosbache9952212009-09-04 01:38:51 +0000605
Dan Gohman6f0d0242008-02-10 18:45:23 +0000606 assert(TargetRegisterInfo::isPhysicalRegister(MO1.getReg()));
Evan Chenga8e29892007-01-19 07:51:42 +0000607
608 if (Modifier && strcmp(Modifier, "submode") == 0) {
609 ARM_AM::AMSubMode Mode = ARM_AM::getAM5SubMode(MO2.getImm());
Jim Grosbache5165492009-11-09 00:11:35 +0000610 O << ARM_AM::getAMSubModeStr(Mode);
Evan Chenga8e29892007-01-19 07:51:42 +0000611 return;
612 } else if (Modifier && strcmp(Modifier, "base") == 0) {
613 // Used for FSTM{D|S} and LSTM{D|S} operations.
Chris Lattner762ccea2009-09-13 20:31:40 +0000614 O << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000615 return;
616 }
Jim Grosbache9952212009-09-04 01:38:51 +0000617
Chris Lattner762ccea2009-09-13 20:31:40 +0000618 O << "[" << getRegisterName(MO1.getReg());
Jim Grosbache9952212009-09-04 01:38:51 +0000619
Evan Chenga8e29892007-01-19 07:51:42 +0000620 if (unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm())) {
621 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000622 << ARM_AM::getAddrOpcStr(ARM_AM::getAM5Op(MO2.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000623 << ImmOffs*4;
624 }
625 O << "]";
626}
627
Chris Lattner35c33bd2010-04-04 04:47:45 +0000628void ARMAsmPrinter::printAddrMode6Operand(const MachineInstr *MI, int Op,
629 raw_ostream &O) {
Bob Wilson8b024a52009-07-01 23:16:05 +0000630 const MachineOperand &MO1 = MI->getOperand(Op);
631 const MachineOperand &MO2 = MI->getOperand(Op+1);
Bob Wilson8b024a52009-07-01 23:16:05 +0000632
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000633 O << "[" << getRegisterName(MO1.getReg());
Bob Wilson226036e2010-03-20 22:13:40 +0000634 if (MO2.getImm()) {
Anton Korobeynikovbce3dbd2009-11-17 20:04:59 +0000635 // FIXME: Both darwin as and GNU as violate ARM docs here.
Bob Wilson273ff312010-07-14 23:54:43 +0000636 O << ", :" << (MO2.getImm() << 3);
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000637 }
638 O << "]";
Bob Wilson226036e2010-03-20 22:13:40 +0000639}
Bob Wilsona43e6bf2010-03-16 23:01:13 +0000640
Chris Lattner35c33bd2010-04-04 04:47:45 +0000641void ARMAsmPrinter::printAddrMode6OffsetOperand(const MachineInstr *MI, int Op,
642 raw_ostream &O){
Bob Wilson226036e2010-03-20 22:13:40 +0000643 const MachineOperand &MO = MI->getOperand(Op);
644 if (MO.getReg() == 0)
645 O << "!";
646 else
647 O << ", " << getRegisterName(MO.getReg());
Bob Wilson8b024a52009-07-01 23:16:05 +0000648}
649
Evan Chenga8e29892007-01-19 07:51:42 +0000650void ARMAsmPrinter::printAddrModePCOperand(const MachineInstr *MI, int Op,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000651 raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000652 const char *Modifier) {
653 if (Modifier && strcmp(Modifier, "label") == 0) {
Chris Lattner35c33bd2010-04-04 04:47:45 +0000654 printPCLabel(MI, Op+1, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000655 return;
656 }
657
658 const MachineOperand &MO1 = MI->getOperand(Op);
Dan Gohman6f0d0242008-02-10 18:45:23 +0000659 assert(TargetRegisterInfo::isPhysicalRegister(MO1.getReg()));
Johnny Chen9e088762010-03-17 17:52:21 +0000660 O << "[pc, " << getRegisterName(MO1.getReg()) << "]";
Evan Chenga8e29892007-01-19 07:51:42 +0000661}
662
663void
Chris Lattner35c33bd2010-04-04 04:47:45 +0000664ARMAsmPrinter::printBitfieldInvMaskImmOperand(const MachineInstr *MI, int Op,
665 raw_ostream &O) {
Evan Chengf49810c2009-06-23 17:48:47 +0000666 const MachineOperand &MO = MI->getOperand(Op);
667 uint32_t v = ~MO.getImm();
Evan Cheng9e03cbe2009-06-25 22:04:44 +0000668 int32_t lsb = CountTrailingZeros_32(v);
Nick Lewyckyb825aaa2009-06-24 01:08:42 +0000669 int32_t width = (32 - CountLeadingZeros_32 (v)) - lsb;
Evan Chengf49810c2009-06-23 17:48:47 +0000670 assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!");
671 O << "#" << lsb << ", #" << width;
672}
673
Evan Cheng055b0312009-06-29 07:51:04 +0000674//===--------------------------------------------------------------------===//
675
Chris Lattner35c33bd2010-04-04 04:47:45 +0000676void ARMAsmPrinter::printThumbS4ImmOperand(const MachineInstr *MI, int Op,
677 raw_ostream &O) {
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000678 O << "#" << MI->getOperand(Op).getImm() * 4;
679}
680
Evan Chengf49810c2009-06-23 17:48:47 +0000681void
Chris Lattner35c33bd2010-04-04 04:47:45 +0000682ARMAsmPrinter::printThumbITMask(const MachineInstr *MI, int Op,
683 raw_ostream &O) {
Evan Chenge5564742009-07-09 23:43:36 +0000684 // (3 - the number of trailing zeros) is the number of then / else.
685 unsigned Mask = MI->getOperand(Op).getImm();
Johnny Chen9e088762010-03-17 17:52:21 +0000686 unsigned CondBit0 = Mask >> 4 & 1;
Evan Chenge5564742009-07-09 23:43:36 +0000687 unsigned NumTZ = CountTrailingZeros_32(Mask);
688 assert(NumTZ <= 3 && "Invalid IT mask!");
Evan Cheng06e16582009-07-10 01:54:42 +0000689 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
Johnny Chen9e088762010-03-17 17:52:21 +0000690 bool T = ((Mask >> Pos) & 1) == CondBit0;
Evan Chenge5564742009-07-09 23:43:36 +0000691 if (T)
692 O << 't';
693 else
694 O << 'e';
695 }
696}
697
698void
Chris Lattner35c33bd2010-04-04 04:47:45 +0000699ARMAsmPrinter::printThumbAddrModeRROperand(const MachineInstr *MI, int Op,
700 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000701 const MachineOperand &MO1 = MI->getOperand(Op);
702 const MachineOperand &MO2 = MI->getOperand(Op+1);
Chris Lattner762ccea2009-09-13 20:31:40 +0000703 O << "[" << getRegisterName(MO1.getReg());
704 O << ", " << getRegisterName(MO2.getReg()) << "]";
Evan Chenga8e29892007-01-19 07:51:42 +0000705}
706
707void
708ARMAsmPrinter::printThumbAddrModeRI5Operand(const MachineInstr *MI, int Op,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000709 raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000710 unsigned Scale) {
711 const MachineOperand &MO1 = MI->getOperand(Op);
Evan Chengcea117d2007-01-30 02:35:32 +0000712 const MachineOperand &MO2 = MI->getOperand(Op+1);
713 const MachineOperand &MO3 = MI->getOperand(Op+2);
Evan Chenga8e29892007-01-19 07:51:42 +0000714
Dan Gohmand735b802008-10-03 15:45:36 +0000715 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000716 printOperand(MI, Op, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000717 return;
718 }
719
Chris Lattner762ccea2009-09-13 20:31:40 +0000720 O << "[" << getRegisterName(MO1.getReg());
Evan Chengcea117d2007-01-30 02:35:32 +0000721 if (MO3.getReg())
Chris Lattner762ccea2009-09-13 20:31:40 +0000722 O << ", " << getRegisterName(MO3.getReg());
Evan Cheng4b6bbe12009-11-10 19:48:13 +0000723 else if (unsigned ImmOffs = MO2.getImm())
Johnny Chen9e088762010-03-17 17:52:21 +0000724 O << ", #" << ImmOffs * Scale;
Evan Chenga8e29892007-01-19 07:51:42 +0000725 O << "]";
726}
727
728void
Chris Lattner35c33bd2010-04-04 04:47:45 +0000729ARMAsmPrinter::printThumbAddrModeS1Operand(const MachineInstr *MI, int Op,
730 raw_ostream &O) {
731 printThumbAddrModeRI5Operand(MI, Op, O, 1);
Evan Chenga8e29892007-01-19 07:51:42 +0000732}
733void
Chris Lattner35c33bd2010-04-04 04:47:45 +0000734ARMAsmPrinter::printThumbAddrModeS2Operand(const MachineInstr *MI, int Op,
735 raw_ostream &O) {
736 printThumbAddrModeRI5Operand(MI, Op, O, 2);
Evan Chenga8e29892007-01-19 07:51:42 +0000737}
738void
Chris Lattner35c33bd2010-04-04 04:47:45 +0000739ARMAsmPrinter::printThumbAddrModeS4Operand(const MachineInstr *MI, int Op,
740 raw_ostream &O) {
741 printThumbAddrModeRI5Operand(MI, Op, O, 4);
Evan Chenga8e29892007-01-19 07:51:42 +0000742}
743
Chris Lattner35c33bd2010-04-04 04:47:45 +0000744void ARMAsmPrinter::printThumbAddrModeSPOperand(const MachineInstr *MI,int Op,
745 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000746 const MachineOperand &MO1 = MI->getOperand(Op);
747 const MachineOperand &MO2 = MI->getOperand(Op+1);
Chris Lattner762ccea2009-09-13 20:31:40 +0000748 O << "[" << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000749 if (unsigned ImmOffs = MO2.getImm())
Johnny Chen9e088762010-03-17 17:52:21 +0000750 O << ", #" << ImmOffs*4;
Evan Chenga8e29892007-01-19 07:51:42 +0000751 O << "]";
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000752}
753
Evan Cheng055b0312009-06-29 07:51:04 +0000754//===--------------------------------------------------------------------===//
755
Evan Cheng9cb9e672009-06-27 02:26:13 +0000756// Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
757// register with shift forms.
758// REG 0 0 - e.g. R5
759// REG IMM, SH_OPC - e.g. R5, LSL #3
Chris Lattner35c33bd2010-04-04 04:47:45 +0000760void ARMAsmPrinter::printT2SOOperand(const MachineInstr *MI, int OpNum,
761 raw_ostream &O) {
Evan Cheng9cb9e672009-06-27 02:26:13 +0000762 const MachineOperand &MO1 = MI->getOperand(OpNum);
763 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
764
765 unsigned Reg = MO1.getReg();
766 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Chris Lattner762ccea2009-09-13 20:31:40 +0000767 O << getRegisterName(Reg);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000768
769 // Print the shift opc.
770 O << ", "
771 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO2.getImm()))
772 << " ";
773
774 assert(MO2.isImm() && "Not a valid t2_so_reg value!");
775 O << "#" << ARM_AM::getSORegOffset(MO2.getImm());
776}
777
Evan Cheng055b0312009-06-29 07:51:04 +0000778void ARMAsmPrinter::printT2AddrModeImm12Operand(const MachineInstr *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000779 int OpNum,
780 raw_ostream &O) {
Evan Cheng055b0312009-06-29 07:51:04 +0000781 const MachineOperand &MO1 = MI->getOperand(OpNum);
782 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000783
Chris Lattner762ccea2009-09-13 20:31:40 +0000784 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng055b0312009-06-29 07:51:04 +0000785
786 unsigned OffImm = MO2.getImm();
787 if (OffImm) // Don't print +0.
Johnny Chen9e088762010-03-17 17:52:21 +0000788 O << ", #" << OffImm;
Evan Cheng055b0312009-06-29 07:51:04 +0000789 O << "]";
790}
791
792void ARMAsmPrinter::printT2AddrModeImm8Operand(const MachineInstr *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000793 int OpNum,
794 raw_ostream &O) {
Evan Cheng055b0312009-06-29 07:51:04 +0000795 const MachineOperand &MO1 = MI->getOperand(OpNum);
796 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
797
Chris Lattner762ccea2009-09-13 20:31:40 +0000798 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng055b0312009-06-29 07:51:04 +0000799
800 int32_t OffImm = (int32_t)MO2.getImm();
801 // Don't print +0.
802 if (OffImm < 0)
803 O << ", #-" << -OffImm;
804 else if (OffImm > 0)
Johnny Chen9e088762010-03-17 17:52:21 +0000805 O << ", #" << OffImm;
Evan Cheng055b0312009-06-29 07:51:04 +0000806 O << "]";
807}
808
Evan Cheng5c874172009-07-09 22:21:59 +0000809void ARMAsmPrinter::printT2AddrModeImm8s4Operand(const MachineInstr *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000810 int OpNum,
811 raw_ostream &O) {
Evan Cheng5c874172009-07-09 22:21:59 +0000812 const MachineOperand &MO1 = MI->getOperand(OpNum);
813 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
814
Chris Lattner762ccea2009-09-13 20:31:40 +0000815 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng5c874172009-07-09 22:21:59 +0000816
817 int32_t OffImm = (int32_t)MO2.getImm() / 4;
818 // Don't print +0.
819 if (OffImm < 0)
Evan Chenga64ce452009-11-19 06:31:26 +0000820 O << ", #-" << -OffImm * 4;
Evan Cheng5c874172009-07-09 22:21:59 +0000821 else if (OffImm > 0)
Johnny Chen9e088762010-03-17 17:52:21 +0000822 O << ", #" << OffImm * 4;
Evan Cheng5c874172009-07-09 22:21:59 +0000823 O << "]";
824}
825
Evan Chenge88d5ce2009-07-02 07:28:31 +0000826void ARMAsmPrinter::printT2AddrModeImm8OffsetOperand(const MachineInstr *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000827 int OpNum,
828 raw_ostream &O) {
Evan Chenge88d5ce2009-07-02 07:28:31 +0000829 const MachineOperand &MO1 = MI->getOperand(OpNum);
830 int32_t OffImm = (int32_t)MO1.getImm();
831 // Don't print +0.
832 if (OffImm < 0)
833 O << "#-" << -OffImm;
834 else if (OffImm > 0)
Johnny Chen9e088762010-03-17 17:52:21 +0000835 O << "#" << OffImm;
836}
837
Evan Cheng055b0312009-06-29 07:51:04 +0000838void ARMAsmPrinter::printT2AddrModeSoRegOperand(const MachineInstr *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000839 int OpNum,
840 raw_ostream &O) {
Evan Cheng055b0312009-06-29 07:51:04 +0000841 const MachineOperand &MO1 = MI->getOperand(OpNum);
842 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
843 const MachineOperand &MO3 = MI->getOperand(OpNum+2);
844
Chris Lattner762ccea2009-09-13 20:31:40 +0000845 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng055b0312009-06-29 07:51:04 +0000846
Evan Cheng3a214252009-08-11 08:52:18 +0000847 assert(MO2.getReg() && "Invalid so_reg load / store address!");
Chris Lattner762ccea2009-09-13 20:31:40 +0000848 O << ", " << getRegisterName(MO2.getReg());
Evan Cheng055b0312009-06-29 07:51:04 +0000849
Evan Cheng3a214252009-08-11 08:52:18 +0000850 unsigned ShAmt = MO3.getImm();
851 if (ShAmt) {
852 assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!");
853 O << ", lsl #" << ShAmt;
Evan Cheng055b0312009-06-29 07:51:04 +0000854 }
855 O << "]";
856}
857
858
859//===--------------------------------------------------------------------===//
860
Chris Lattner35c33bd2010-04-04 04:47:45 +0000861void ARMAsmPrinter::printPredicateOperand(const MachineInstr *MI, int OpNum,
862 raw_ostream &O) {
Evan Cheng055b0312009-06-29 07:51:04 +0000863 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
Evan Cheng44bec522007-05-15 01:29:07 +0000864 if (CC != ARMCC::AL)
865 O << ARMCondCodeToString(CC);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000866}
867
Johnny Chen9d3acaa2010-03-02 17:57:15 +0000868void ARMAsmPrinter::printMandatoryPredicateOperand(const MachineInstr *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000869 int OpNum,
870 raw_ostream &O) {
Johnny Chen9d3acaa2010-03-02 17:57:15 +0000871 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
872 O << ARMCondCodeToString(CC);
873}
874
Chris Lattner35c33bd2010-04-04 04:47:45 +0000875void ARMAsmPrinter::printSBitModifierOperand(const MachineInstr *MI, int OpNum,
876 raw_ostream &O){
Evan Cheng055b0312009-06-29 07:51:04 +0000877 unsigned Reg = MI->getOperand(OpNum).getReg();
Evan Chengdfb2eba2007-07-06 01:01:34 +0000878 if (Reg) {
879 assert(Reg == ARM::CPSR && "Expect ARM CPSR register!");
880 O << 's';
881 }
882}
883
Chris Lattner35c33bd2010-04-04 04:47:45 +0000884void ARMAsmPrinter::printPCLabel(const MachineInstr *MI, int OpNum,
885 raw_ostream &O) {
Evan Cheng055b0312009-06-29 07:51:04 +0000886 int Id = (int)MI->getOperand(OpNum).getImm();
Evan Chenge7e0d622009-11-06 22:24:13 +0000887 O << MAI->getPrivateGlobalPrefix()
888 << "PC" << getFunctionNumber() << "_" << Id;
Evan Chenga8e29892007-01-19 07:51:42 +0000889}
890
Chris Lattner35c33bd2010-04-04 04:47:45 +0000891void ARMAsmPrinter::printRegisterList(const MachineInstr *MI, int OpNum,
892 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000893 O << "{";
Bob Wilson815baeb2010-03-13 01:08:20 +0000894 for (unsigned i = OpNum, e = MI->getNumOperands(); i != e; ++i) {
Evan Cheng4b322e52009-08-11 21:11:32 +0000895 if (MI->getOperand(i).isImplicit())
896 continue;
Bob Wilson815baeb2010-03-13 01:08:20 +0000897 if ((int)i != OpNum) O << ", ";
Chris Lattner35c33bd2010-04-04 04:47:45 +0000898 printOperand(MI, i, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000899 }
900 O << "}";
901}
902
Evan Cheng055b0312009-06-29 07:51:04 +0000903void ARMAsmPrinter::printCPInstOperand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000904 raw_ostream &O, const char *Modifier) {
Evan Chenga8e29892007-01-19 07:51:42 +0000905 assert(Modifier && "This operand only works with a modifier!");
906 // There are two aspects to a CONSTANTPOOL_ENTRY operand, the label and the
907 // data itself.
908 if (!strcmp(Modifier, "label")) {
Evan Cheng055b0312009-06-29 07:51:04 +0000909 unsigned ID = MI->getOperand(OpNum).getImm();
Chris Lattner8e089a92010-02-10 00:36:00 +0000910 OutStreamer.EmitLabel(GetCPISymbol(ID));
Evan Chenga8e29892007-01-19 07:51:42 +0000911 } else {
912 assert(!strcmp(Modifier, "cpentry") && "Unknown modifier for CPE");
Evan Cheng055b0312009-06-29 07:51:04 +0000913 unsigned CPI = MI->getOperand(OpNum).getIndex();
Evan Chenga8e29892007-01-19 07:51:42 +0000914
Evan Cheng6d63a722008-09-18 07:27:23 +0000915 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPI];
Jim Grosbache9952212009-09-04 01:38:51 +0000916
Evan Cheng711b6dc2008-08-08 06:56:16 +0000917 if (MCPE.isMachineConstantPoolEntry()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000918 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
Evan Cheng711b6dc2008-08-08 06:56:16 +0000919 } else {
Evan Chenga8e29892007-01-19 07:51:42 +0000920 EmitGlobalConstant(MCPE.Val.ConstVal);
Lauro Ramos Venancio305b8a52007-04-25 14:50:40 +0000921 }
Evan Chenga8e29892007-01-19 07:51:42 +0000922 }
923}
924
Chris Lattner0890cf12010-01-25 19:51:38 +0000925MCSymbol *ARMAsmPrinter::
926GetARMSetPICJumpTableLabel2(unsigned uid, unsigned uid2,
927 const MachineBasicBlock *MBB) const {
928 SmallString<60> Name;
929 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix()
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000930 << getFunctionNumber() << '_' << uid << '_' << uid2
Chris Lattner0890cf12010-01-25 19:51:38 +0000931 << "_set_" << MBB->getNumber();
Chris Lattner9b97a732010-03-30 18:10:53 +0000932 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattner0890cf12010-01-25 19:51:38 +0000933}
934
935MCSymbol *ARMAsmPrinter::
936GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const {
937 SmallString<60> Name;
938 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "JTI"
Chris Lattner281e7762010-01-25 23:28:03 +0000939 << getFunctionNumber() << '_' << uid << '_' << uid2;
Chris Lattner9b97a732010-03-30 18:10:53 +0000940 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000941}
942
Chris Lattner35c33bd2010-04-04 04:47:45 +0000943void ARMAsmPrinter::printJTBlockOperand(const MachineInstr *MI, int OpNum,
944 raw_ostream &O) {
Evan Cheng66ac5312009-07-25 00:33:29 +0000945 assert(!Subtarget->isThumb2() && "Thumb2 should use double-jump jumptables!");
946
Evan Cheng055b0312009-06-29 07:51:04 +0000947 const MachineOperand &MO1 = MI->getOperand(OpNum);
948 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
Chris Lattner1b46f432010-01-23 07:00:21 +0000949
Chris Lattner8aa797a2007-12-30 23:10:15 +0000950 unsigned JTI = MO1.getIndex();
Chris Lattner0890cf12010-01-25 19:51:38 +0000951 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
Chris Lattner03335352010-04-05 17:52:31 +0000952 // Can't use EmitLabel until instprinter happens, label comes out in the wrong
953 // order.
Bob Wilsond4d188e2010-07-31 06:28:10 +0000954 O << "\n" << *JTISymbol << ":\n";
Evan Chenga8e29892007-01-19 07:51:42 +0000955
Chris Lattner33adcfb2009-08-22 21:43:10 +0000956 const char *JTEntryDirective = MAI->getData32bitsDirective();
Evan Chenga8e29892007-01-19 07:51:42 +0000957
Dan Gohman45426112008-07-07 20:06:06 +0000958 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
Evan Chenga8e29892007-01-19 07:51:42 +0000959 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
960 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Chris Lattnercee63322010-01-26 20:40:54 +0000961 bool UseSet= MAI->hasSetDirective() && TM.getRelocationModel() == Reloc::PIC_;
Evan Chengc324ecb2009-07-24 18:19:46 +0000962 SmallPtrSet<MachineBasicBlock*, 8> JTSets;
Evan Chenga8e29892007-01-19 07:51:42 +0000963 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
964 MachineBasicBlock *MBB = JTBBs[i];
Evan Cheng66ac5312009-07-25 00:33:29 +0000965 bool isNew = JTSets.insert(MBB);
966
Chris Lattner0890cf12010-01-25 19:51:38 +0000967 if (UseSet && isNew) {
Chris Lattnercee63322010-01-26 20:40:54 +0000968 O << "\t.set\t"
Jim Grosbach1f9b48a2010-01-25 23:50:13 +0000969 << *GetARMSetPICJumpTableLabel2(JTI, MO2.getImm(), MBB) << ','
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000970 << *MBB->getSymbol() << '-' << *JTISymbol << '\n';
Chris Lattner0890cf12010-01-25 19:51:38 +0000971 }
Evan Chenga8e29892007-01-19 07:51:42 +0000972
973 O << JTEntryDirective << ' ';
974 if (UseSet)
Chris Lattner0890cf12010-01-25 19:51:38 +0000975 O << *GetARMSetPICJumpTableLabel2(JTI, MO2.getImm(), MBB);
976 else if (TM.getRelocationModel() == Reloc::PIC_)
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000977 O << *MBB->getSymbol() << '-' << *JTISymbol;
Chris Lattner0890cf12010-01-25 19:51:38 +0000978 else
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000979 O << *MBB->getSymbol();
Chris Lattner0890cf12010-01-25 19:51:38 +0000980
Evan Chengd85ac4d2007-01-27 02:29:45 +0000981 if (i != e-1)
982 O << '\n';
Evan Chenga8e29892007-01-19 07:51:42 +0000983 }
984}
985
Chris Lattner35c33bd2010-04-04 04:47:45 +0000986void ARMAsmPrinter::printJT2BlockOperand(const MachineInstr *MI, int OpNum,
987 raw_ostream &O) {
Evan Cheng66ac5312009-07-25 00:33:29 +0000988 const MachineOperand &MO1 = MI->getOperand(OpNum);
989 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
990 unsigned JTI = MO1.getIndex();
Chris Lattner0890cf12010-01-25 19:51:38 +0000991
992 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
Chris Lattner03335352010-04-05 17:52:31 +0000993
994 // Can't use EmitLabel until instprinter happens, label comes out in the wrong
995 // order.
Bob Wilsond4d188e2010-07-31 06:28:10 +0000996 O << "\n" << *JTISymbol << ":\n";
Evan Cheng66ac5312009-07-25 00:33:29 +0000997
Evan Cheng66ac5312009-07-25 00:33:29 +0000998 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
999 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
1000 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Evan Cheng5657c012009-07-29 02:18:14 +00001001 bool ByteOffset = false, HalfWordOffset = false;
1002 if (MI->getOpcode() == ARM::t2TBB)
1003 ByteOffset = true;
1004 else if (MI->getOpcode() == ARM::t2TBH)
1005 HalfWordOffset = true;
1006
Evan Cheng66ac5312009-07-25 00:33:29 +00001007 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
1008 MachineBasicBlock *MBB = JTBBs[i];
Evan Cheng5657c012009-07-29 02:18:14 +00001009 if (ByteOffset)
Chris Lattner33adcfb2009-08-22 21:43:10 +00001010 O << MAI->getData8bitsDirective();
Evan Cheng5657c012009-07-29 02:18:14 +00001011 else if (HalfWordOffset)
Chris Lattner33adcfb2009-08-22 21:43:10 +00001012 O << MAI->getData16bitsDirective();
Chris Lattner0890cf12010-01-25 19:51:38 +00001013
1014 if (ByteOffset || HalfWordOffset)
Chris Lattner1b2eb0e2010-03-13 21:04:28 +00001015 O << '(' << *MBB->getSymbol() << "-" << *JTISymbol << ")/2";
Chris Lattner0890cf12010-01-25 19:51:38 +00001016 else
Chris Lattner1b2eb0e2010-03-13 21:04:28 +00001017 O << "\tb.w " << *MBB->getSymbol();
Chris Lattner0890cf12010-01-25 19:51:38 +00001018
Evan Cheng66ac5312009-07-25 00:33:29 +00001019 if (i != e-1)
1020 O << '\n';
1021 }
1022}
1023
Chris Lattner35c33bd2010-04-04 04:47:45 +00001024void ARMAsmPrinter::printTBAddrMode(const MachineInstr *MI, int OpNum,
1025 raw_ostream &O) {
Chris Lattner762ccea2009-09-13 20:31:40 +00001026 O << "[pc, " << getRegisterName(MI->getOperand(OpNum).getReg());
Evan Cheng5657c012009-07-29 02:18:14 +00001027 if (MI->getOpcode() == ARM::t2TBH)
1028 O << ", lsl #1";
1029 O << ']';
1030}
1031
Chris Lattner35c33bd2010-04-04 04:47:45 +00001032void ARMAsmPrinter::printNoHashImmediate(const MachineInstr *MI, int OpNum,
1033 raw_ostream &O) {
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +00001034 O << MI->getOperand(OpNum).getImm();
1035}
Evan Chenga8e29892007-01-19 07:51:42 +00001036
Chris Lattner35c33bd2010-04-04 04:47:45 +00001037void ARMAsmPrinter::printVFPf32ImmOperand(const MachineInstr *MI, int OpNum,
1038 raw_ostream &O) {
Evan Cheng39382422009-10-28 01:44:26 +00001039 const ConstantFP *FP = MI->getOperand(OpNum).getFPImm();
Jim Grosbach77b02be2009-11-23 21:08:25 +00001040 O << '#' << FP->getValueAPF().convertToFloat();
Chris Lattner3f53c832010-04-04 18:52:31 +00001041 if (isVerbose()) {
Chris Lattner35c33bd2010-04-04 04:47:45 +00001042 O << "\t\t" << MAI->getCommentString() << ' ';
Evan Cheng39382422009-10-28 01:44:26 +00001043 WriteAsOperand(O, FP, /*PrintType=*/false);
1044 }
1045}
1046
Chris Lattner35c33bd2010-04-04 04:47:45 +00001047void ARMAsmPrinter::printVFPf64ImmOperand(const MachineInstr *MI, int OpNum,
1048 raw_ostream &O) {
Evan Cheng39382422009-10-28 01:44:26 +00001049 const ConstantFP *FP = MI->getOperand(OpNum).getFPImm();
Jim Grosbach77b02be2009-11-23 21:08:25 +00001050 O << '#' << FP->getValueAPF().convertToDouble();
Chris Lattner3f53c832010-04-04 18:52:31 +00001051 if (isVerbose()) {
Chris Lattner35c33bd2010-04-04 04:47:45 +00001052 O << "\t\t" << MAI->getCommentString() << ' ';
Evan Cheng39382422009-10-28 01:44:26 +00001053 WriteAsOperand(O, FP, /*PrintType=*/false);
1054 }
1055}
1056
Bob Wilson1a913ed2010-06-11 21:34:50 +00001057void ARMAsmPrinter::printNEONModImmOperand(const MachineInstr *MI, int OpNum,
1058 raw_ostream &O) {
Bob Wilson6dce00c2010-07-13 04:44:34 +00001059 unsigned EncodedImm = MI->getOperand(OpNum).getImm();
1060 unsigned EltBits;
1061 uint64_t Val = ARM_AM::decodeNEONModImm(EncodedImm, EltBits);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001062 O << "#0x" << utohexstr(Val);
1063}
1064
Evan Cheng055b0312009-06-29 07:51:04 +00001065bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattnerc75c0282010-04-04 05:29:35 +00001066 unsigned AsmVariant, const char *ExtraCode,
1067 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +00001068 // Does this asm operand have a single letter operand modifier?
1069 if (ExtraCode && ExtraCode[0]) {
1070 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +00001071
Evan Chenga8e29892007-01-19 07:51:42 +00001072 switch (ExtraCode[0]) {
1073 default: return true; // Unknown modifier.
Bob Wilson9b4b00a2009-07-09 23:54:51 +00001074 case 'a': // Print as a memory address.
1075 if (MI->getOperand(OpNum).isReg()) {
Chris Lattner762ccea2009-09-13 20:31:40 +00001076 O << "[" << getRegisterName(MI->getOperand(OpNum).getReg()) << "]";
Bob Wilson9b4b00a2009-07-09 23:54:51 +00001077 return false;
1078 }
1079 // Fallthrough
1080 case 'c': // Don't print "#" before an immediate operand.
Bob Wilson4f38b382009-08-21 21:58:55 +00001081 if (!MI->getOperand(OpNum).isImm())
1082 return true;
Chris Lattner35c33bd2010-04-04 04:47:45 +00001083 printNoHashImmediate(MI, OpNum, O);
Bob Wilson8f343462009-04-06 21:46:51 +00001084 return false;
Evan Chenge21e3962007-04-04 00:13:29 +00001085 case 'P': // Print a VFP double precision register.
Evan Chengd831cda2009-12-08 23:06:22 +00001086 case 'q': // Print a NEON quad precision register.
Chris Lattner35c33bd2010-04-04 04:47:45 +00001087 printOperand(MI, OpNum, O);
Evan Cheng23a95702007-03-08 22:42:46 +00001088 return false;
Evan Chenga8e29892007-01-19 07:51:42 +00001089 case 'Q':
Bob Wilsond984eb62010-05-27 20:23:42 +00001090 case 'R':
Bob Wilsond984eb62010-05-27 20:23:42 +00001091 case 'H':
Evan Cheng12616722010-05-27 23:45:31 +00001092 report_fatal_error("llvm does not support 'Q', 'R', and 'H' modifiers!");
Bob Wilsond984eb62010-05-27 20:23:42 +00001093 return true;
Evan Cheng84f60b72010-05-27 22:08:38 +00001094 }
Evan Chenga8e29892007-01-19 07:51:42 +00001095 }
Jim Grosbache9952212009-09-04 01:38:51 +00001096
Chris Lattner35c33bd2010-04-04 04:47:45 +00001097 printOperand(MI, OpNum, O);
Evan Chenga8e29892007-01-19 07:51:42 +00001098 return false;
1099}
1100
Bob Wilson224c2442009-05-19 05:53:42 +00001101bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Cheng055b0312009-06-29 07:51:04 +00001102 unsigned OpNum, unsigned AsmVariant,
Chris Lattnerc75c0282010-04-04 05:29:35 +00001103 const char *ExtraCode,
1104 raw_ostream &O) {
Bob Wilson224c2442009-05-19 05:53:42 +00001105 if (ExtraCode && ExtraCode[0])
1106 return true; // Unknown modifier.
Bob Wilson765cc0b2009-10-13 20:50:28 +00001107
1108 const MachineOperand &MO = MI->getOperand(OpNum);
1109 assert(MO.isReg() && "unexpected inline asm memory operand");
1110 O << "[" << getRegisterName(MO.getReg()) << "]";
Bob Wilson224c2442009-05-19 05:53:42 +00001111 return false;
1112}
1113
Chris Lattnera786cea2010-01-28 01:10:34 +00001114void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Chris Lattner97f06932009-10-19 20:20:46 +00001115 if (EnableMCInst) {
1116 printInstructionThroughMCStreamer(MI);
Chris Lattner7ad07c42010-04-04 06:12:20 +00001117 return;
Chris Lattner97f06932009-10-19 20:20:46 +00001118 }
Chris Lattner7ad07c42010-04-04 06:12:20 +00001119
1120 if (MI->getOpcode() == ARM::CONSTPOOL_ENTRY)
1121 EmitAlignment(2);
1122
1123 SmallString<128> Str;
1124 raw_svector_ostream OS(Str);
Dale Johannesen3f282aa2010-04-26 20:07:31 +00001125 if (MI->getOpcode() == ARM::DBG_VALUE) {
1126 unsigned NOps = MI->getNumOperands();
1127 assert(NOps==4);
1128 OS << '\t' << MAI->getCommentString() << "DEBUG_VALUE: ";
1129 // cast away const; DIetc do not take const operands for some reason.
1130 DIVariable V(const_cast<MDNode *>(MI->getOperand(NOps-1).getMetadata()));
1131 OS << V.getName();
1132 OS << " <- ";
1133 // Frame address. Currently handles register +- offset only.
1134 assert(MI->getOperand(0).isReg() && MI->getOperand(1).isImm());
1135 OS << '['; printOperand(MI, 0, OS); OS << '+'; printOperand(MI, 1, OS);
1136 OS << ']';
1137 OS << "+";
1138 printOperand(MI, NOps-2, OS);
1139 OutStreamer.EmitRawText(OS.str());
1140 return;
1141 }
1142
Chris Lattner7ad07c42010-04-04 06:12:20 +00001143 printInstruction(MI, OS);
1144 OutStreamer.EmitRawText(OS.str());
1145
1146 // Make sure the instruction that follows TBB is 2-byte aligned.
1147 // FIXME: Constant island pass should insert an "ALIGN" instruction instead.
1148 if (MI->getOpcode() == ARM::t2TBB)
1149 EmitAlignment(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001150}
1151
Bob Wilson812209a2009-09-30 22:06:26 +00001152void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Bob Wilson0fb34682009-09-30 00:23:42 +00001153 if (Subtarget->isTargetDarwin()) {
1154 Reloc::Model RelocM = TM.getRelocationModel();
1155 if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) {
1156 // Declare all the text sections up front (before the DWARF sections
1157 // emitted by AsmPrinter::doInitialization) so the assembler will keep
1158 // them together at the beginning of the object file. This helps
1159 // avoid out-of-range branches that are due a fundamental limitation of
1160 // the way symbol offsets are encoded with the current Darwin ARM
1161 // relocations.
Dan Gohman0d805c32010-04-17 16:44:48 +00001162 const TargetLoweringObjectFileMachO &TLOFMacho =
1163 static_cast<const TargetLoweringObjectFileMachO &>(
1164 getObjFileLowering());
Bob Wilson29e06692009-09-30 22:25:37 +00001165 OutStreamer.SwitchSection(TLOFMacho.getTextSection());
1166 OutStreamer.SwitchSection(TLOFMacho.getTextCoalSection());
1167 OutStreamer.SwitchSection(TLOFMacho.getConstTextCoalSection());
1168 if (RelocM == Reloc::DynamicNoPIC) {
1169 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +00001170 OutContext.getMachOSection("__TEXT", "__symbol_stub4",
1171 MCSectionMachO::S_SYMBOL_STUBS,
1172 12, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +00001173 OutStreamer.SwitchSection(sect);
1174 } else {
1175 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +00001176 OutContext.getMachOSection("__TEXT", "__picsymbolstub4",
1177 MCSectionMachO::S_SYMBOL_STUBS,
1178 16, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +00001179 OutStreamer.SwitchSection(sect);
1180 }
Bob Wilson63db5942010-07-30 19:55:47 +00001181 const MCSection *StaticInitSect =
1182 OutContext.getMachOSection("__TEXT", "__StaticInit",
1183 MCSectionMachO::S_REGULAR |
1184 MCSectionMachO::S_ATTR_PURE_INSTRUCTIONS,
1185 SectionKind::getText());
1186 OutStreamer.SwitchSection(StaticInitSect);
Bob Wilson0fb34682009-09-30 00:23:42 +00001187 }
1188 }
1189
Jim Grosbache5165492009-11-09 00:11:35 +00001190 // Use unified assembler syntax.
Chris Lattner9d7efd32010-04-04 07:05:53 +00001191 OutStreamer.EmitRawText(StringRef("\t.syntax unified"));
Anton Korobeynikovd61eca52009-06-17 23:43:18 +00001192
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001193 // Emit ARM Build Attributes
1194 if (Subtarget->isTargetELF()) {
1195 // CPU Type
Anton Korobeynikovd260c242009-06-01 19:03:17 +00001196 std::string CPUString = Subtarget->getCPUString();
1197 if (CPUString != "generic")
Chris Lattner9d7efd32010-04-04 07:05:53 +00001198 OutStreamer.EmitRawText("\t.cpu " + Twine(CPUString));
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001199
1200 // FIXME: Emit FPU type
1201 if (Subtarget->hasVFP2())
Chris Lattner9d7efd32010-04-04 07:05:53 +00001202 OutStreamer.EmitRawText("\t.eabi_attribute " +
1203 Twine(ARMBuildAttrs::VFP_arch) + ", 2");
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001204
1205 // Signal various FP modes.
Chris Lattner9d7efd32010-04-04 07:05:53 +00001206 if (!UnsafeFPMath) {
1207 OutStreamer.EmitRawText("\t.eabi_attribute " +
1208 Twine(ARMBuildAttrs::ABI_FP_denormal) + ", 1");
1209 OutStreamer.EmitRawText("\t.eabi_attribute " +
1210 Twine(ARMBuildAttrs::ABI_FP_exceptions) + ", 1");
1211 }
1212
Evan Cheng60108e92010-07-15 22:07:12 +00001213 if (NoInfsFPMath && NoNaNsFPMath)
Chris Lattner9d7efd32010-04-04 07:05:53 +00001214 OutStreamer.EmitRawText("\t.eabi_attribute " +
1215 Twine(ARMBuildAttrs::ABI_FP_number_model)+ ", 1");
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001216 else
Chris Lattner9d7efd32010-04-04 07:05:53 +00001217 OutStreamer.EmitRawText("\t.eabi_attribute " +
1218 Twine(ARMBuildAttrs::ABI_FP_number_model)+ ", 3");
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001219
1220 // 8-bytes alignment stuff.
Chris Lattner9d7efd32010-04-04 07:05:53 +00001221 OutStreamer.EmitRawText("\t.eabi_attribute " +
1222 Twine(ARMBuildAttrs::ABI_align8_needed) + ", 1");
1223 OutStreamer.EmitRawText("\t.eabi_attribute " +
1224 Twine(ARMBuildAttrs::ABI_align8_preserved) + ", 1");
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001225
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001226 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
Chris Lattner9d7efd32010-04-04 07:05:53 +00001227 if (Subtarget->isAAPCS_ABI() && FloatABIType == FloatABI::Hard) {
1228 OutStreamer.EmitRawText("\t.eabi_attribute " +
1229 Twine(ARMBuildAttrs::ABI_HardFP_use) + ", 3");
1230 OutStreamer.EmitRawText("\t.eabi_attribute " +
1231 Twine(ARMBuildAttrs::ABI_VFP_args) + ", 1");
1232 }
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001233 // FIXME: Should we signal R9 usage?
1234 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001235}
1236
Anton Korobeynikov0f3cc652008-08-07 09:54:23 +00001237
Chris Lattner4a071d62009-10-19 17:59:19 +00001238void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Evan Cheng5be54b02007-01-19 19:25:36 +00001239 if (Subtarget->isTargetDarwin()) {
Chris Lattnerf61159b2009-08-03 22:18:15 +00001240 // All darwin targets use mach-o.
Dan Gohman0d805c32010-04-17 16:44:48 +00001241 const TargetLoweringObjectFileMachO &TLOFMacho =
1242 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattnerb0f294c2009-10-19 18:38:33 +00001243 MachineModuleInfoMachO &MMIMacho =
1244 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbache9952212009-09-04 01:38:51 +00001245
Evan Chenga8e29892007-01-19 07:51:42 +00001246 // Output non-lazy-pointers for external and common global variables.
Chris Lattnerb0f294c2009-10-19 18:38:33 +00001247 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlingcebae362010-03-10 22:34:10 +00001248
Chris Lattnerb0f294c2009-10-19 18:38:33 +00001249 if (!Stubs.empty()) {
Chris Lattnerff4bc462009-08-10 01:39:42 +00001250 // Switch with ".non_lazy_symbol_pointer" directive.
Chris Lattner6c2f9e12009-08-19 05:49:37 +00001251 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattnerc076a972009-08-10 18:01:34 +00001252 EmitAlignment(2);
Chris Lattnerb0f294c2009-10-19 18:38:33 +00001253 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
Bill Wendlingbecd83e2010-03-09 00:40:17 +00001254 // L_foo$stub:
1255 OutStreamer.EmitLabel(Stubs[i].first);
1256 // .indirect_symbol _foo
Bill Wendling52a50e52010-03-11 01:18:13 +00001257 MachineModuleInfoImpl::StubValueTy &MCSym = Stubs[i].second;
1258 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(),MCSA_IndirectSymbol);
Bill Wendlingcf6f28d2010-03-09 00:43:34 +00001259
Bill Wendling52a50e52010-03-11 01:18:13 +00001260 if (MCSym.getInt())
Bill Wendlingcf6f28d2010-03-09 00:43:34 +00001261 // External to current translation unit.
1262 OutStreamer.EmitIntValue(0, 4/*size*/, 0/*addrspace*/);
1263 else
1264 // Internal to current translation unit.
Bill Wendling5e1b55d2010-03-31 18:47:10 +00001265 //
1266 // When we place the LSDA into the TEXT section, the type info pointers
1267 // need to be indirect and pc-rel. We accomplish this by using NLPs.
1268 // However, sometimes the types are local to the file. So we need to
1269 // fill in the value for the NLP in those cases.
Bill Wendling52a50e52010-03-11 01:18:13 +00001270 OutStreamer.EmitValue(MCSymbolRefExpr::Create(MCSym.getPointer(),
1271 OutContext),
Bill Wendlingcf6f28d2010-03-09 00:43:34 +00001272 4/*size*/, 0/*addrspace*/);
Evan Chengae94e592008-12-05 01:06:39 +00001273 }
Bill Wendlingbecd83e2010-03-09 00:40:17 +00001274
1275 Stubs.clear();
1276 OutStreamer.AddBlankLine();
Evan Chenga8e29892007-01-19 07:51:42 +00001277 }
1278
Chris Lattnere4d9ea82009-10-19 18:44:38 +00001279 Stubs = MMIMacho.GetHiddenGVStubList();
1280 if (!Stubs.empty()) {
Chris Lattner6c2f9e12009-08-19 05:49:37 +00001281 OutStreamer.SwitchSection(getObjFileLowering().getDataSection());
Chris Lattnerf3231de2009-08-10 18:02:16 +00001282 EmitAlignment(2);
Bill Wendlingbecd83e2010-03-09 00:40:17 +00001283 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
1284 // L_foo$stub:
1285 OutStreamer.EmitLabel(Stubs[i].first);
1286 // .long _foo
Bill Wendlingcebae362010-03-10 22:34:10 +00001287 OutStreamer.EmitValue(MCSymbolRefExpr::
1288 Create(Stubs[i].second.getPointer(),
1289 OutContext),
Bill Wendlingbecd83e2010-03-09 00:40:17 +00001290 4/*size*/, 0/*addrspace*/);
1291 }
Bill Wendlingcf6f28d2010-03-09 00:43:34 +00001292
1293 Stubs.clear();
1294 OutStreamer.AddBlankLine();
Evan Chengae94e592008-12-05 01:06:39 +00001295 }
1296
Evan Chenga8e29892007-01-19 07:51:42 +00001297 // Funny Darwin hack: This flag tells the linker that no global symbols
1298 // contain code that falls through to other global symbols (e.g. the obvious
1299 // implementation of multiple entry points). If this doesn't occur, the
1300 // linker can safely perform dead code stripping. Since LLVM never
1301 // generates code that does this, it is always safe to set.
Chris Lattnera5ad93a2010-01-23 06:39:22 +00001302 OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindolab01c4bb2006-07-27 11:38:51 +00001303 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001304}
Anton Korobeynikov0bd89712008-08-17 13:55:10 +00001305
Chris Lattner97f06932009-10-19 20:20:46 +00001306//===----------------------------------------------------------------------===//
1307
1308void ARMAsmPrinter::printInstructionThroughMCStreamer(const MachineInstr *MI) {
Chris Lattner96bc2172009-10-20 00:52:47 +00001309 ARMMCInstLower MCInstLowering(OutContext, *Mang, *this);
Chris Lattner97f06932009-10-19 20:20:46 +00001310 switch (MI->getOpcode()) {
Chris Lattnerc6b8a992009-10-20 05:58:02 +00001311 case ARM::t2MOVi32imm:
1312 assert(0 && "Should be lowered by thumb2it pass");
Chris Lattner4d152222009-10-19 22:23:04 +00001313 default: break;
Chris Lattner4d152222009-10-19 22:23:04 +00001314 case ARM::PICADD: { // FIXME: Remove asm string from td file.
1315 // This is a pseudo op for a label + instruction sequence, which looks like:
1316 // LPC0:
1317 // add r0, pc, r0
1318 // This adds the address of LPC0 to r0.
1319
1320 // Emit the label.
1321 // FIXME: MOVE TO SHARED PLACE.
Chris Lattnera70e6442009-10-19 22:33:05 +00001322 unsigned Id = (unsigned)MI->getOperand(2).getImm();
Chris Lattner7c5b0212009-10-19 22:49:00 +00001323 const char *Prefix = MAI->getPrivateGlobalPrefix();
Chris Lattner9b97a732010-03-30 18:10:53 +00001324 MCSymbol *Label =OutContext.GetOrCreateSymbol(Twine(Prefix)
Evan Chenge7e0d622009-11-06 22:24:13 +00001325 + "PC" + Twine(getFunctionNumber()) + "_" + Twine(Id));
Chris Lattner7c5b0212009-10-19 22:49:00 +00001326 OutStreamer.EmitLabel(Label);
Chris Lattner4d152222009-10-19 22:23:04 +00001327
1328
1329 // Form and emit tha dd.
1330 MCInst AddInst;
1331 AddInst.setOpcode(ARM::ADDrr);
1332 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1333 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1334 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
Chris Lattner850d2e22010-02-03 01:16:28 +00001335 OutStreamer.EmitInstruction(AddInst);
Chris Lattner4d152222009-10-19 22:23:04 +00001336 return;
1337 }
Chris Lattnera70e6442009-10-19 22:33:05 +00001338 case ARM::CONSTPOOL_ENTRY: { // FIXME: Remove asm string from td file.
1339 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1340 /// in the function. The first operand is the ID# for this instruction, the
1341 /// second is the index into the MachineConstantPool that this is, the third
1342 /// is the size in bytes of this constant pool entry.
1343 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1344 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1345
1346 EmitAlignment(2);
Chris Lattner1b46f432010-01-23 07:00:21 +00001347 OutStreamer.EmitLabel(GetCPISymbol(LabelId));
Chris Lattnera70e6442009-10-19 22:33:05 +00001348
1349 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1350 if (MCPE.isMachineConstantPoolEntry())
1351 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1352 else
1353 EmitGlobalConstant(MCPE.Val.ConstVal);
1354
1355 return;
1356 }
Chris Lattner017d9472009-10-20 00:40:56 +00001357 case ARM::MOVi2pieces: { // FIXME: Remove asmstring from td file.
1358 // This is a hack that lowers as a two instruction sequence.
1359 unsigned DstReg = MI->getOperand(0).getReg();
1360 unsigned ImmVal = (unsigned)MI->getOperand(1).getImm();
1361
1362 unsigned SOImmValV1 = ARM_AM::getSOImmTwoPartFirst(ImmVal);
1363 unsigned SOImmValV2 = ARM_AM::getSOImmTwoPartSecond(ImmVal);
1364
1365 {
1366 MCInst TmpInst;
1367 TmpInst.setOpcode(ARM::MOVi);
1368 TmpInst.addOperand(MCOperand::CreateReg(DstReg));
1369 TmpInst.addOperand(MCOperand::CreateImm(SOImmValV1));
1370
1371 // Predicate.
1372 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1373 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
Chris Lattner233917c2009-10-20 00:46:11 +00001374
1375 TmpInst.addOperand(MCOperand::CreateReg(0)); // cc_out
Chris Lattner850d2e22010-02-03 01:16:28 +00001376 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner017d9472009-10-20 00:40:56 +00001377 }
1378
1379 {
1380 MCInst TmpInst;
1381 TmpInst.setOpcode(ARM::ORRri);
1382 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // dstreg
1383 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // inreg
1384 TmpInst.addOperand(MCOperand::CreateImm(SOImmValV2)); // so_imm
1385 // Predicate.
1386 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1387 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
1388
1389 TmpInst.addOperand(MCOperand::CreateReg(0)); // cc_out
Chris Lattner850d2e22010-02-03 01:16:28 +00001390 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner017d9472009-10-20 00:40:56 +00001391 }
1392 return;
1393 }
Chris Lattner161dcbf2009-10-20 01:11:37 +00001394 case ARM::MOVi32imm: { // FIXME: Remove asmstring from td file.
1395 // This is a hack that lowers as a two instruction sequence.
1396 unsigned DstReg = MI->getOperand(0).getReg();
Rafael Espindola18c10212010-05-12 05:16:34 +00001397 const MachineOperand &MO = MI->getOperand(1);
1398 MCOperand V1, V2;
1399 if (MO.isImm()) {
1400 unsigned ImmVal = (unsigned)MI->getOperand(1).getImm();
1401 V1 = MCOperand::CreateImm(ImmVal & 65535);
1402 V2 = MCOperand::CreateImm(ImmVal >> 16);
1403 } else if (MO.isGlobal()) {
1404 MCSymbol *Symbol = MCInstLowering.GetGlobalAddressSymbol(MO);
1405 const MCSymbolRefExpr *SymRef1 =
Duncan Sands34727662010-07-12 08:16:59 +00001406 MCSymbolRefExpr::Create(Symbol,
1407 MCSymbolRefExpr::VK_ARM_LO16, OutContext);
Rafael Espindola18c10212010-05-12 05:16:34 +00001408 const MCSymbolRefExpr *SymRef2 =
Duncan Sands34727662010-07-12 08:16:59 +00001409 MCSymbolRefExpr::Create(Symbol,
1410 MCSymbolRefExpr::VK_ARM_HI16, OutContext);
Rafael Espindola18c10212010-05-12 05:16:34 +00001411 V1 = MCOperand::CreateExpr(SymRef1);
1412 V2 = MCOperand::CreateExpr(SymRef2);
1413 } else {
1414 MI->dump();
1415 llvm_unreachable("cannot handle this operand");
1416 }
1417
Chris Lattner161dcbf2009-10-20 01:11:37 +00001418 {
1419 MCInst TmpInst;
1420 TmpInst.setOpcode(ARM::MOVi16);
1421 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // dstreg
Rafael Espindola18c10212010-05-12 05:16:34 +00001422 TmpInst.addOperand(V1); // lower16(imm)
Chris Lattner017d9472009-10-20 00:40:56 +00001423
Chris Lattner161dcbf2009-10-20 01:11:37 +00001424 // Predicate.
1425 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1426 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
1427
Chris Lattner850d2e22010-02-03 01:16:28 +00001428 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner161dcbf2009-10-20 01:11:37 +00001429 }
1430
1431 {
1432 MCInst TmpInst;
1433 TmpInst.setOpcode(ARM::MOVTi16);
1434 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // dstreg
1435 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // srcreg
Rafael Espindola18c10212010-05-12 05:16:34 +00001436 TmpInst.addOperand(V2); // upper16(imm)
Chris Lattner161dcbf2009-10-20 01:11:37 +00001437
1438 // Predicate.
1439 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1440 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
1441
Chris Lattner850d2e22010-02-03 01:16:28 +00001442 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner161dcbf2009-10-20 01:11:37 +00001443 }
1444
1445 return;
1446 }
Chris Lattner97f06932009-10-19 20:20:46 +00001447 }
1448
1449 MCInst TmpInst;
1450 MCInstLowering.Lower(MI, TmpInst);
Chris Lattner850d2e22010-02-03 01:16:28 +00001451 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner97f06932009-10-19 20:20:46 +00001452}
Daniel Dunbar2685a292009-10-20 05:15:36 +00001453
1454//===----------------------------------------------------------------------===//
1455// Target Registry Stuff
1456//===----------------------------------------------------------------------===//
1457
1458static MCInstPrinter *createARMMCInstPrinter(const Target &T,
1459 unsigned SyntaxVariant,
Chris Lattnerd3740872010-04-04 05:04:31 +00001460 const MCAsmInfo &MAI) {
Daniel Dunbar2685a292009-10-20 05:15:36 +00001461 if (SyntaxVariant == 0)
Chris Lattnerd3740872010-04-04 05:04:31 +00001462 return new ARMInstPrinter(MAI, false);
Daniel Dunbar2685a292009-10-20 05:15:36 +00001463 return 0;
1464}
1465
1466// Force static initialization.
1467extern "C" void LLVMInitializeARMAsmPrinter() {
1468 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMTarget);
1469 RegisterAsmPrinter<ARMAsmPrinter> Y(TheThumbTarget);
1470
1471 TargetRegistry::RegisterMCInstPrinter(TheARMTarget, createARMMCInstPrinter);
1472 TargetRegistry::RegisterMCInstPrinter(TheThumbTarget, createARMMCInstPrinter);
1473}
1474