Evan Cheng | 7b0249b | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 1 | //===- ARMInstrFormats.td - ARM Instruction Formats --*- tablegen -*---------=// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | |
| 10 | //===----------------------------------------------------------------------===// |
| 11 | // |
| 12 | // ARM Instruction Format Definitions. |
| 13 | // |
| 14 | |
| 15 | // Format specifies the encoding used by the instruction. This is part of the |
| 16 | // ad-hoc solution used to emit machine instruction encodings by our machine |
| 17 | // code emitter. |
| 18 | class Format<bits<5> val> { |
| 19 | bits<5> Value = val; |
| 20 | } |
| 21 | |
Evan Cheng | 9d2c923 | 2008-11-13 23:36:57 +0000 | [diff] [blame] | 22 | def Pseudo : Format<0>; |
| 23 | def MulFrm : Format<1>; |
| 24 | def BrFrm : Format<2>; |
| 25 | def BrMiscFrm : Format<3>; |
Evan Cheng | 7b0249b | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 26 | |
Evan Cheng | 9d2c923 | 2008-11-13 23:36:57 +0000 | [diff] [blame] | 27 | def DPFrm : Format<4>; |
| 28 | def DPSoRegFrm : Format<5>; |
Evan Cheng | 7b0249b | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 29 | |
Evan Cheng | 9d2c923 | 2008-11-13 23:36:57 +0000 | [diff] [blame] | 30 | def LdFrm : Format<6>; |
| 31 | def StFrm : Format<7>; |
| 32 | def LdMiscFrm : Format<8>; |
| 33 | def StMiscFrm : Format<9>; |
| 34 | def LdStMulFrm : Format<10>; |
Evan Cheng | 7b0249b | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 35 | |
Evan Cheng | 9d2c923 | 2008-11-13 23:36:57 +0000 | [diff] [blame] | 36 | def ArithMiscFrm : Format<11>; |
| 37 | def ExtFrm : Format<12>; |
Evan Cheng | bb786b3 | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 38 | |
Evan Cheng | 9d2c923 | 2008-11-13 23:36:57 +0000 | [diff] [blame] | 39 | def VFPUnaryFrm : Format<13>; |
| 40 | def VFPBinaryFrm : Format<14>; |
| 41 | def VFPConv1Frm : Format<15>; |
| 42 | def VFPConv2Frm : Format<16>; |
| 43 | def VFPConv3Frm : Format<17>; |
| 44 | def VFPConv4Frm : Format<18>; |
| 45 | def VFPConv5Frm : Format<19>; |
| 46 | def VFPLdStFrm : Format<20>; |
| 47 | def VFPLdStMulFrm : Format<21>; |
| 48 | def VFPMiscFrm : Format<22>; |
Evan Cheng | bb786b3 | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 49 | |
Evan Cheng | 9d2c923 | 2008-11-13 23:36:57 +0000 | [diff] [blame] | 50 | def ThumbFrm : Format<23>; |
Evan Cheng | 7b0249b | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 51 | |
Bob Wilson | e60fee0 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 52 | def NEONFrm : Format<24>; |
| 53 | def NEONGetLnFrm : Format<25>; |
| 54 | def NEONSetLnFrm : Format<26>; |
| 55 | def NEONDupFrm : Format<27>; |
| 56 | |
Evan Cheng | 9aa4cd3 | 2009-07-08 01:46:35 +0000 | [diff] [blame] | 57 | // Misc flags. |
| 58 | |
Evan Cheng | 86a926a | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 59 | // the instruction has a Rn register operand. |
Evan Cheng | 9aa4cd3 | 2009-07-08 01:46:35 +0000 | [diff] [blame] | 60 | // UnaryDP - Indicates this is a unary data processing instruction, i.e. |
| 61 | // it doesn't have a Rn operand. |
| 62 | class UnaryDP { bit isUnaryDataProc = 1; } |
| 63 | |
| 64 | // Xform16Bit - Indicates this Thumb2 instruction may be transformed into |
| 65 | // a 16-bit Thumb instruction if certain conditions are met. |
| 66 | class Xform16Bit { bit canXformTo16Bit = 1; } |
Evan Cheng | 7b0249b | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 67 | |
Evan Cheng | 7b0249b | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 68 | //===----------------------------------------------------------------------===// |
Evan Cheng | 532cdc5 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 69 | // ARM Instruction flags. These need to match ARMInstrInfo.h. |
| 70 | // |
| 71 | |
| 72 | // Addressing mode. |
| 73 | class AddrMode<bits<4> val> { |
| 74 | bits<4> Value = val; |
| 75 | } |
| 76 | def AddrModeNone : AddrMode<0>; |
| 77 | def AddrMode1 : AddrMode<1>; |
| 78 | def AddrMode2 : AddrMode<2>; |
| 79 | def AddrMode3 : AddrMode<3>; |
| 80 | def AddrMode4 : AddrMode<4>; |
| 81 | def AddrMode5 : AddrMode<5>; |
Bob Wilson | 970a10d | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 82 | def AddrMode6 : AddrMode<6>; |
| 83 | def AddrModeT1_1 : AddrMode<7>; |
| 84 | def AddrModeT1_2 : AddrMode<8>; |
| 85 | def AddrModeT1_4 : AddrMode<9>; |
| 86 | def AddrModeT1_s : AddrMode<10>; |
David Goodwin | d114726 | 2009-07-22 22:24:31 +0000 | [diff] [blame] | 87 | def AddrModeT2_i12: AddrMode<11>; |
Bob Wilson | 970a10d | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 88 | def AddrModeT2_i8 : AddrMode<12>; |
| 89 | def AddrModeT2_so : AddrMode<13>; |
| 90 | def AddrModeT2_pc : AddrMode<14>; |
| 91 | def AddrModeT2_i8s4 : AddrMode<15>; |
Evan Cheng | 532cdc5 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 92 | |
| 93 | // Instruction size. |
| 94 | class SizeFlagVal<bits<3> val> { |
| 95 | bits<3> Value = val; |
| 96 | } |
| 97 | def SizeInvalid : SizeFlagVal<0>; // Unset. |
| 98 | def SizeSpecial : SizeFlagVal<1>; // Pseudo or special. |
| 99 | def Size8Bytes : SizeFlagVal<2>; |
| 100 | def Size4Bytes : SizeFlagVal<3>; |
| 101 | def Size2Bytes : SizeFlagVal<4>; |
| 102 | |
| 103 | // Load / store index mode. |
| 104 | class IndexMode<bits<2> val> { |
| 105 | bits<2> Value = val; |
| 106 | } |
| 107 | def IndexModeNone : IndexMode<0>; |
| 108 | def IndexModePre : IndexMode<1>; |
| 109 | def IndexModePost : IndexMode<2>; |
| 110 | |
| 111 | //===----------------------------------------------------------------------===// |
Evan Cheng | 7b0249b | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 112 | |
Evan Cheng | 7bd2ad1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 113 | // ARM special operands. |
| 114 | // |
| 115 | |
| 116 | // ARM Predicate operand. Default to 14 = always (AL). Second part is CC |
| 117 | // register whose default is 0 (no register). |
| 118 | def pred : PredicateOperand<OtherVT, (ops i32imm, CCR), |
| 119 | (ops (i32 14), (i32 zero_reg))> { |
| 120 | let PrintMethod = "printPredicateOperand"; |
| 121 | } |
| 122 | |
| 123 | // Conditional code result for instructions whose 's' bit is set, e.g. subs. |
| 124 | def cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 zero_reg))> { |
| 125 | let PrintMethod = "printSBitModifierOperand"; |
| 126 | } |
| 127 | |
| 128 | // Same as cc_out except it defaults to setting CPSR. |
| 129 | def s_cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 CPSR))> { |
| 130 | let PrintMethod = "printSBitModifierOperand"; |
| 131 | } |
| 132 | |
| 133 | //===----------------------------------------------------------------------===// |
| 134 | |
Evan Cheng | 7b0249b | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 135 | // ARM Instruction templates. |
| 136 | // |
| 137 | |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 138 | class InstARM<AddrMode am, SizeFlagVal sz, IndexMode im, |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 139 | Format f, string cstr, InstrItinClass itin> |
Evan Cheng | 7b0249b | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 140 | : Instruction { |
Evan Cheng | d075035 | 2008-08-29 07:40:52 +0000 | [diff] [blame] | 141 | field bits<32> Inst; |
| 142 | |
Evan Cheng | 7b0249b | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 143 | let Namespace = "ARM"; |
| 144 | |
Evan Cheng | 86a926a | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 145 | // TSFlagsFields |
Evan Cheng | 7b0249b | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 146 | AddrMode AM = am; |
| 147 | bits<4> AddrModeBits = AM.Value; |
| 148 | |
| 149 | SizeFlagVal SZ = sz; |
| 150 | bits<3> SizeFlag = SZ.Value; |
| 151 | |
| 152 | IndexMode IM = im; |
| 153 | bits<2> IndexModeBits = IM.Value; |
| 154 | |
| 155 | Format F = f; |
| 156 | bits<5> Form = F.Value; |
Evan Cheng | 86a926a | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 157 | |
| 158 | // |
| 159 | // Attributes specific to ARM instructions... |
| 160 | // |
| 161 | bit isUnaryDataProc = 0; |
Evan Cheng | 9aa4cd3 | 2009-07-08 01:46:35 +0000 | [diff] [blame] | 162 | bit canXformTo16Bit = 0; |
Evan Cheng | 7b0249b | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 163 | |
| 164 | let Constraints = cstr; |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 165 | let Itinerary = itin; |
Evan Cheng | 7b0249b | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 166 | } |
| 167 | |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 168 | class PseudoInst<dag oops, dag iops, InstrItinClass itin, |
| 169 | string asm, list<dag> pattern> |
| 170 | : InstARM<AddrModeNone, SizeSpecial, IndexModeNone, Pseudo, "", itin> { |
Evan Cheng | 7b0249b | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 171 | let OutOperandList = oops; |
| 172 | let InOperandList = iops; |
| 173 | let AsmString = asm; |
| 174 | let Pattern = pattern; |
| 175 | } |
| 176 | |
| 177 | // Almost all ARM instructions are predicable. |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 178 | class I<dag oops, dag iops, AddrMode am, SizeFlagVal sz, |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 179 | IndexMode im, Format f, InstrItinClass itin, |
| 180 | string opc, string asm, string cstr, |
Evan Cheng | 7b0249b | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 181 | list<dag> pattern> |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 182 | : InstARM<am, sz, im, f, cstr, itin> { |
Evan Cheng | 7b0249b | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 183 | let OutOperandList = oops; |
| 184 | let InOperandList = !con(iops, (ops pred:$p)); |
| 185 | let AsmString = !strconcat(opc, !strconcat("${p}", asm)); |
| 186 | let Pattern = pattern; |
| 187 | list<Predicate> Predicates = [IsARM]; |
| 188 | } |
| 189 | |
| 190 | // Same as I except it can optionally modify CPSR. Note it's modeled as |
| 191 | // an input operand since by default it's a zero register. It will |
| 192 | // become an implicit def once it's "flipped". |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 193 | class sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz, |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 194 | IndexMode im, Format f, InstrItinClass itin, |
| 195 | string opc, string asm, string cstr, |
Evan Cheng | 7b0249b | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 196 | list<dag> pattern> |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 197 | : InstARM<am, sz, im, f, cstr, itin> { |
Evan Cheng | 7b0249b | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 198 | let OutOperandList = oops; |
| 199 | let InOperandList = !con(iops, (ops pred:$p, cc_out:$s)); |
| 200 | let AsmString = !strconcat(opc, !strconcat("${p}${s}", asm)); |
| 201 | let Pattern = pattern; |
| 202 | list<Predicate> Predicates = [IsARM]; |
| 203 | } |
| 204 | |
Evan Cheng | c5409a8 | 2008-09-01 07:19:00 +0000 | [diff] [blame] | 205 | // Special cases |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 206 | class XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz, |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 207 | IndexMode im, Format f, InstrItinClass itin, |
| 208 | string asm, string cstr, list<dag> pattern> |
| 209 | : InstARM<am, sz, im, f, cstr, itin> { |
Evan Cheng | c5409a8 | 2008-09-01 07:19:00 +0000 | [diff] [blame] | 210 | let OutOperandList = oops; |
| 211 | let InOperandList = iops; |
| 212 | let AsmString = asm; |
| 213 | let Pattern = pattern; |
| 214 | list<Predicate> Predicates = [IsARM]; |
| 215 | } |
| 216 | |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 217 | class AI<dag oops, dag iops, Format f, InstrItinClass itin, |
| 218 | string opc, string asm, list<dag> pattern> |
| 219 | : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin, |
| 220 | opc, asm, "", pattern>; |
| 221 | class AsI<dag oops, dag iops, Format f, InstrItinClass itin, |
| 222 | string opc, string asm, list<dag> pattern> |
| 223 | : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin, |
| 224 | opc, asm, "", pattern>; |
| 225 | class AXI<dag oops, dag iops, Format f, InstrItinClass itin, |
Evan Cheng | 7b0249b | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 226 | string asm, list<dag> pattern> |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 227 | : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin, |
Evan Cheng | 37afa43 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 228 | asm, "", pattern>; |
Evan Cheng | 10a9eb8 | 2008-09-01 08:25:56 +0000 | [diff] [blame] | 229 | |
| 230 | // Ctrl flow instructions |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 231 | class ABI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin, |
| 232 | string opc, string asm, list<dag> pattern> |
| 233 | : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin, |
| 234 | opc, asm, "", pattern> { |
Jim Grosbach | 88c246f | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 235 | let Inst{27-24} = opcod; |
Evan Cheng | 10a9eb8 | 2008-09-01 08:25:56 +0000 | [diff] [blame] | 236 | } |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 237 | class ABXI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin, |
| 238 | string asm, list<dag> pattern> |
| 239 | : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin, |
| 240 | asm, "", pattern> { |
Jim Grosbach | 88c246f | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 241 | let Inst{27-24} = opcod; |
Evan Cheng | 10a9eb8 | 2008-09-01 08:25:56 +0000 | [diff] [blame] | 242 | } |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 243 | class ABXIx2<dag oops, dag iops, InstrItinClass itin, |
| 244 | string asm, list<dag> pattern> |
| 245 | : XI<oops, iops, AddrModeNone, Size8Bytes, IndexModeNone, BrMiscFrm, itin, |
| 246 | asm, "", pattern>; |
Evan Cheng | 10a9eb8 | 2008-09-01 08:25:56 +0000 | [diff] [blame] | 247 | |
| 248 | // BR_JT instructions |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 249 | class JTI<dag oops, dag iops, InstrItinClass itin, |
| 250 | string asm, list<dag> pattern> |
| 251 | : XI<oops, iops, AddrModeNone, SizeSpecial, IndexModeNone, BrMiscFrm, itin, |
Evan Cheng | 0f63ae1 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 252 | asm, "", pattern>; |
Evan Cheng | 2e62b66 | 2008-09-01 01:51:14 +0000 | [diff] [blame] | 253 | |
| 254 | // addrmode1 instructions |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 255 | class AI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin, |
| 256 | string opc, string asm, list<dag> pattern> |
| 257 | : I<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin, |
| 258 | opc, asm, "", pattern> { |
Jim Grosbach | 88c246f | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 259 | let Inst{24-21} = opcod; |
| 260 | let Inst{27-26} = {0,0}; |
Evan Cheng | d075035 | 2008-08-29 07:40:52 +0000 | [diff] [blame] | 261 | } |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 262 | class AsI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin, |
| 263 | string opc, string asm, list<dag> pattern> |
| 264 | : sI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin, |
| 265 | opc, asm, "", pattern> { |
| 266 | let Inst{24-21} = opcod; |
| 267 | let Inst{27-26} = {0,0}; |
| 268 | } |
| 269 | class AXI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin, |
Evan Cheng | 7b0249b | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 270 | string asm, list<dag> pattern> |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 271 | : XI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin, |
Evan Cheng | d075035 | 2008-08-29 07:40:52 +0000 | [diff] [blame] | 272 | asm, "", pattern> { |
Jim Grosbach | 88c246f | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 273 | let Inst{24-21} = opcod; |
| 274 | let Inst{27-26} = {0,0}; |
Evan Cheng | d075035 | 2008-08-29 07:40:52 +0000 | [diff] [blame] | 275 | } |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 276 | class AI1x2<dag oops, dag iops, Format f, InstrItinClass itin, |
| 277 | string opc, string asm, list<dag> pattern> |
| 278 | : I<oops, iops, AddrMode1, Size8Bytes, IndexModeNone, f, itin, |
| 279 | opc, asm, "", pattern>; |
Evan Cheng | da02002 | 2008-08-31 19:02:21 +0000 | [diff] [blame] | 280 | |
Evan Cheng | 2e62b66 | 2008-09-01 01:51:14 +0000 | [diff] [blame] | 281 | |
| 282 | // addrmode2 loads and stores |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 283 | class AI2<dag oops, dag iops, Format f, InstrItinClass itin, |
| 284 | string opc, string asm, list<dag> pattern> |
| 285 | : I<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin, |
| 286 | opc, asm, "", pattern> { |
Jim Grosbach | 88c246f | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 287 | let Inst{27-26} = {0,1}; |
Evan Cheng | da02002 | 2008-08-31 19:02:21 +0000 | [diff] [blame] | 288 | } |
Evan Cheng | 1a7c1cc | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 289 | |
| 290 | // loads |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 291 | class AI2ldw<dag oops, dag iops, Format f, InstrItinClass itin, |
| 292 | string opc, string asm, list<dag> pattern> |
| 293 | : I<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin, |
| 294 | opc, asm, "", pattern> { |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 295 | let Inst{20} = 1; // L bit |
Evan Cheng | da02002 | 2008-08-31 19:02:21 +0000 | [diff] [blame] | 296 | let Inst{21} = 0; // W bit |
| 297 | let Inst{22} = 0; // B bit |
| 298 | let Inst{24} = 1; // P bit |
Evan Cheng | c41fb315 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 299 | let Inst{27-26} = {0,1}; |
Evan Cheng | da02002 | 2008-08-31 19:02:21 +0000 | [diff] [blame] | 300 | } |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 301 | class AXI2ldw<dag oops, dag iops, Format f, InstrItinClass itin, |
| 302 | string asm, list<dag> pattern> |
| 303 | : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin, |
Evan Cheng | c41fb315 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 304 | asm, "", pattern> { |
Evan Cheng | ae7b1d7 | 2008-09-01 07:34:13 +0000 | [diff] [blame] | 305 | let Inst{20} = 1; // L bit |
| 306 | let Inst{21} = 0; // W bit |
| 307 | let Inst{22} = 0; // B bit |
| 308 | let Inst{24} = 1; // P bit |
Evan Cheng | c41fb315 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 309 | let Inst{27-26} = {0,1}; |
Evan Cheng | ae7b1d7 | 2008-09-01 07:34:13 +0000 | [diff] [blame] | 310 | } |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 311 | class AI2ldb<dag oops, dag iops, Format f, InstrItinClass itin, |
| 312 | string opc, string asm, list<dag> pattern> |
| 313 | : I<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin, |
| 314 | opc, asm, "", pattern> { |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 315 | let Inst{20} = 1; // L bit |
Evan Cheng | da02002 | 2008-08-31 19:02:21 +0000 | [diff] [blame] | 316 | let Inst{21} = 0; // W bit |
| 317 | let Inst{22} = 1; // B bit |
| 318 | let Inst{24} = 1; // P bit |
Evan Cheng | c41fb315 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 319 | let Inst{27-26} = {0,1}; |
Evan Cheng | da02002 | 2008-08-31 19:02:21 +0000 | [diff] [blame] | 320 | } |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 321 | class AXI2ldb<dag oops, dag iops, Format f, InstrItinClass itin, |
| 322 | string asm, list<dag> pattern> |
| 323 | : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin, |
Evan Cheng | c41fb315 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 324 | asm, "", pattern> { |
Evan Cheng | ae7b1d7 | 2008-09-01 07:34:13 +0000 | [diff] [blame] | 325 | let Inst{20} = 1; // L bit |
| 326 | let Inst{21} = 0; // W bit |
| 327 | let Inst{22} = 1; // B bit |
| 328 | let Inst{24} = 1; // P bit |
Evan Cheng | c41fb315 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 329 | let Inst{27-26} = {0,1}; |
Evan Cheng | ae7b1d7 | 2008-09-01 07:34:13 +0000 | [diff] [blame] | 330 | } |
Evan Cheng | da02002 | 2008-08-31 19:02:21 +0000 | [diff] [blame] | 331 | |
Evan Cheng | 1a7c1cc | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 332 | // stores |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 333 | class AI2stw<dag oops, dag iops, Format f, InstrItinClass itin, |
| 334 | string opc, string asm, list<dag> pattern> |
| 335 | : I<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin, |
| 336 | opc, asm, "", pattern> { |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 337 | let Inst{20} = 0; // L bit |
Evan Cheng | 1a7c1cc | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 338 | let Inst{21} = 0; // W bit |
| 339 | let Inst{22} = 0; // B bit |
| 340 | let Inst{24} = 1; // P bit |
Evan Cheng | c41fb315 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 341 | let Inst{27-26} = {0,1}; |
Evan Cheng | 1a7c1cc | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 342 | } |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 343 | class AXI2stw<dag oops, dag iops, Format f, InstrItinClass itin, |
| 344 | string asm, list<dag> pattern> |
| 345 | : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin, |
Evan Cheng | c41fb315 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 346 | asm, "", pattern> { |
Evan Cheng | ae7b1d7 | 2008-09-01 07:34:13 +0000 | [diff] [blame] | 347 | let Inst{20} = 0; // L bit |
| 348 | let Inst{21} = 0; // W bit |
| 349 | let Inst{22} = 0; // B bit |
| 350 | let Inst{24} = 1; // P bit |
Evan Cheng | c41fb315 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 351 | let Inst{27-26} = {0,1}; |
Evan Cheng | ae7b1d7 | 2008-09-01 07:34:13 +0000 | [diff] [blame] | 352 | } |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 353 | class AI2stb<dag oops, dag iops, Format f, InstrItinClass itin, |
| 354 | string opc, string asm, list<dag> pattern> |
| 355 | : I<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin, |
| 356 | opc, asm, "", pattern> { |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 357 | let Inst{20} = 0; // L bit |
Evan Cheng | 1a7c1cc | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 358 | let Inst{21} = 0; // W bit |
| 359 | let Inst{22} = 1; // B bit |
| 360 | let Inst{24} = 1; // P bit |
Evan Cheng | c41fb315 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 361 | let Inst{27-26} = {0,1}; |
Evan Cheng | 1a7c1cc | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 362 | } |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 363 | class AXI2stb<dag oops, dag iops, Format f, InstrItinClass itin, |
| 364 | string asm, list<dag> pattern> |
| 365 | : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, itin, |
Evan Cheng | c41fb315 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 366 | asm, "", pattern> { |
Evan Cheng | ae7b1d7 | 2008-09-01 07:34:13 +0000 | [diff] [blame] | 367 | let Inst{20} = 0; // L bit |
| 368 | let Inst{21} = 0; // W bit |
| 369 | let Inst{22} = 1; // B bit |
| 370 | let Inst{24} = 1; // P bit |
Evan Cheng | c41fb315 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 371 | let Inst{27-26} = {0,1}; |
Evan Cheng | ae7b1d7 | 2008-09-01 07:34:13 +0000 | [diff] [blame] | 372 | } |
Evan Cheng | 1a7c1cc | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 373 | |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 374 | // Pre-indexed loads |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 375 | class AI2ldwpr<dag oops, dag iops, Format f, InstrItinClass itin, |
| 376 | string opc, string asm, string cstr, list<dag> pattern> |
| 377 | : I<oops, iops, AddrMode2, Size4Bytes, IndexModePre, f, itin, |
| 378 | opc, asm, cstr, pattern> { |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 379 | let Inst{20} = 1; // L bit |
Evan Cheng | 1a7c1cc | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 380 | let Inst{21} = 1; // W bit |
| 381 | let Inst{22} = 0; // B bit |
| 382 | let Inst{24} = 1; // P bit |
Evan Cheng | c41fb315 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 383 | let Inst{27-26} = {0,1}; |
Evan Cheng | 1a7c1cc | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 384 | } |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 385 | class AI2ldbpr<dag oops, dag iops, Format f, InstrItinClass itin, |
| 386 | string opc, string asm, string cstr, list<dag> pattern> |
| 387 | : I<oops, iops, AddrMode2, Size4Bytes, IndexModePre, f, itin, |
| 388 | opc, asm, cstr, pattern> { |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 389 | let Inst{20} = 1; // L bit |
Evan Cheng | 1a7c1cc | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 390 | let Inst{21} = 1; // W bit |
| 391 | let Inst{22} = 1; // B bit |
| 392 | let Inst{24} = 1; // P bit |
Evan Cheng | c41fb315 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 393 | let Inst{27-26} = {0,1}; |
Evan Cheng | 1a7c1cc | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 394 | } |
| 395 | |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 396 | // Pre-indexed stores |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 397 | class AI2stwpr<dag oops, dag iops, Format f, InstrItinClass itin, |
| 398 | string opc, string asm, string cstr, list<dag> pattern> |
| 399 | : I<oops, iops, AddrMode2, Size4Bytes, IndexModePre, f, itin, |
| 400 | opc, asm, cstr, pattern> { |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 401 | let Inst{20} = 0; // L bit |
Evan Cheng | 1a7c1cc | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 402 | let Inst{21} = 1; // W bit |
| 403 | let Inst{22} = 0; // B bit |
| 404 | let Inst{24} = 1; // P bit |
Evan Cheng | c41fb315 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 405 | let Inst{27-26} = {0,1}; |
Evan Cheng | 1a7c1cc | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 406 | } |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 407 | class AI2stbpr<dag oops, dag iops, Format f, InstrItinClass itin, |
| 408 | string opc, string asm, string cstr, list<dag> pattern> |
| 409 | : I<oops, iops, AddrMode2, Size4Bytes, IndexModePre, f, itin, |
| 410 | opc, asm, cstr, pattern> { |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 411 | let Inst{20} = 0; // L bit |
Evan Cheng | 1a7c1cc | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 412 | let Inst{21} = 1; // W bit |
| 413 | let Inst{22} = 1; // B bit |
| 414 | let Inst{24} = 1; // P bit |
Evan Cheng | c41fb315 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 415 | let Inst{27-26} = {0,1}; |
Evan Cheng | 1a7c1cc | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 416 | } |
| 417 | |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 418 | // Post-indexed loads |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 419 | class AI2ldwpo<dag oops, dag iops, Format f, InstrItinClass itin, |
| 420 | string opc, string asm, string cstr, list<dag> pattern> |
| 421 | : I<oops, iops, AddrMode2, Size4Bytes, IndexModePost, f, itin, |
| 422 | opc, asm, cstr,pattern> { |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 423 | let Inst{20} = 1; // L bit |
Evan Cheng | 1a7c1cc | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 424 | let Inst{21} = 0; // W bit |
| 425 | let Inst{22} = 0; // B bit |
| 426 | let Inst{24} = 0; // P bit |
Evan Cheng | c41fb315 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 427 | let Inst{27-26} = {0,1}; |
Evan Cheng | 1a7c1cc | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 428 | } |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 429 | class AI2ldbpo<dag oops, dag iops, Format f, InstrItinClass itin, |
| 430 | string opc, string asm, string cstr, list<dag> pattern> |
| 431 | : I<oops, iops, AddrMode2, Size4Bytes, IndexModePost, f, itin, |
| 432 | opc, asm, cstr,pattern> { |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 433 | let Inst{20} = 1; // L bit |
Evan Cheng | 1a7c1cc | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 434 | let Inst{21} = 0; // W bit |
| 435 | let Inst{22} = 1; // B bit |
| 436 | let Inst{24} = 0; // P bit |
Evan Cheng | c41fb315 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 437 | let Inst{27-26} = {0,1}; |
Evan Cheng | 1a7c1cc | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 438 | } |
| 439 | |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 440 | // Post-indexed stores |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 441 | class AI2stwpo<dag oops, dag iops, Format f, InstrItinClass itin, |
| 442 | string opc, string asm, string cstr, list<dag> pattern> |
| 443 | : I<oops, iops, AddrMode2, Size4Bytes, IndexModePost, f, itin, |
| 444 | opc, asm, cstr,pattern> { |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 445 | let Inst{20} = 0; // L bit |
Evan Cheng | 1a7c1cc | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 446 | let Inst{21} = 0; // W bit |
| 447 | let Inst{22} = 0; // B bit |
| 448 | let Inst{24} = 0; // P bit |
Evan Cheng | c41fb315 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 449 | let Inst{27-26} = {0,1}; |
Evan Cheng | 1a7c1cc | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 450 | } |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 451 | class AI2stbpo<dag oops, dag iops, Format f, InstrItinClass itin, |
| 452 | string opc, string asm, string cstr, list<dag> pattern> |
| 453 | : I<oops, iops, AddrMode2, Size4Bytes, IndexModePost, f, itin, |
| 454 | opc, asm, cstr,pattern> { |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 455 | let Inst{20} = 0; // L bit |
Evan Cheng | 1a7c1cc | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 456 | let Inst{21} = 0; // W bit |
| 457 | let Inst{22} = 1; // B bit |
| 458 | let Inst{24} = 0; // P bit |
Evan Cheng | c41fb315 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 459 | let Inst{27-26} = {0,1}; |
Evan Cheng | 1a7c1cc | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 460 | } |
| 461 | |
Evan Cheng | 2e62b66 | 2008-09-01 01:51:14 +0000 | [diff] [blame] | 462 | // addrmode3 instructions |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 463 | class AI3<dag oops, dag iops, Format f, InstrItinClass itin, |
| 464 | string opc, string asm, list<dag> pattern> |
| 465 | : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin, |
| 466 | opc, asm, "", pattern>; |
| 467 | class AXI3<dag oops, dag iops, Format f, InstrItinClass itin, |
| 468 | string asm, list<dag> pattern> |
| 469 | : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin, |
| 470 | asm, "", pattern>; |
Evan Cheng | 2e62b66 | 2008-09-01 01:51:14 +0000 | [diff] [blame] | 471 | |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 472 | // loads |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 473 | class AI3ldh<dag oops, dag iops, Format f, InstrItinClass itin, |
| 474 | string opc, string asm, list<dag> pattern> |
| 475 | : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin, |
| 476 | opc, asm, "", pattern> { |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 477 | let Inst{4} = 1; |
| 478 | let Inst{5} = 1; // H bit |
| 479 | let Inst{6} = 0; // S bit |
| 480 | let Inst{7} = 1; |
| 481 | let Inst{20} = 1; // L bit |
| 482 | let Inst{21} = 0; // W bit |
| 483 | let Inst{24} = 1; // P bit |
Evan Cheng | dabc6c0 | 2009-07-08 22:51:32 +0000 | [diff] [blame] | 484 | let Inst{27-25} = 0b000; |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 485 | } |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 486 | class AXI3ldh<dag oops, dag iops, Format f, InstrItinClass itin, |
| 487 | string asm, list<dag> pattern> |
| 488 | : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin, |
Evan Cheng | c41fb315 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 489 | asm, "", pattern> { |
Evan Cheng | ae7b1d7 | 2008-09-01 07:34:13 +0000 | [diff] [blame] | 490 | let Inst{4} = 1; |
| 491 | let Inst{5} = 1; // H bit |
| 492 | let Inst{6} = 0; // S bit |
| 493 | let Inst{7} = 1; |
| 494 | let Inst{20} = 1; // L bit |
| 495 | let Inst{21} = 0; // W bit |
| 496 | let Inst{24} = 1; // P bit |
| 497 | } |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 498 | class AI3ldsh<dag oops, dag iops, Format f, InstrItinClass itin, |
| 499 | string opc, string asm, list<dag> pattern> |
| 500 | : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin, |
| 501 | opc, asm, "", pattern> { |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 502 | let Inst{4} = 1; |
| 503 | let Inst{5} = 1; // H bit |
| 504 | let Inst{6} = 1; // S bit |
| 505 | let Inst{7} = 1; |
| 506 | let Inst{20} = 1; // L bit |
| 507 | let Inst{21} = 0; // W bit |
| 508 | let Inst{24} = 1; // P bit |
Evan Cheng | dabc6c0 | 2009-07-08 22:51:32 +0000 | [diff] [blame] | 509 | let Inst{27-25} = 0b000; |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 510 | } |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 511 | class AXI3ldsh<dag oops, dag iops, Format f, InstrItinClass itin, |
| 512 | string asm, list<dag> pattern> |
| 513 | : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin, |
Evan Cheng | c41fb315 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 514 | asm, "", pattern> { |
Evan Cheng | ae7b1d7 | 2008-09-01 07:34:13 +0000 | [diff] [blame] | 515 | let Inst{4} = 1; |
| 516 | let Inst{5} = 1; // H bit |
| 517 | let Inst{6} = 1; // S bit |
| 518 | let Inst{7} = 1; |
| 519 | let Inst{20} = 1; // L bit |
| 520 | let Inst{21} = 0; // W bit |
| 521 | let Inst{24} = 1; // P bit |
| 522 | } |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 523 | class AI3ldsb<dag oops, dag iops, Format f, InstrItinClass itin, |
| 524 | string opc, string asm, list<dag> pattern> |
| 525 | : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin, |
| 526 | opc, asm, "", pattern> { |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 527 | let Inst{4} = 1; |
| 528 | let Inst{5} = 0; // H bit |
| 529 | let Inst{6} = 1; // S bit |
| 530 | let Inst{7} = 1; |
| 531 | let Inst{20} = 1; // L bit |
| 532 | let Inst{21} = 0; // W bit |
| 533 | let Inst{24} = 1; // P bit |
Evan Cheng | dabc6c0 | 2009-07-08 22:51:32 +0000 | [diff] [blame] | 534 | let Inst{27-25} = 0b000; |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 535 | } |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 536 | class AXI3ldsb<dag oops, dag iops, Format f, InstrItinClass itin, |
| 537 | string asm, list<dag> pattern> |
| 538 | : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin, |
Evan Cheng | c41fb315 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 539 | asm, "", pattern> { |
Evan Cheng | ae7b1d7 | 2008-09-01 07:34:13 +0000 | [diff] [blame] | 540 | let Inst{4} = 1; |
| 541 | let Inst{5} = 0; // H bit |
| 542 | let Inst{6} = 1; // S bit |
| 543 | let Inst{7} = 1; |
| 544 | let Inst{20} = 1; // L bit |
| 545 | let Inst{21} = 0; // W bit |
| 546 | let Inst{24} = 1; // P bit |
| 547 | } |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 548 | class AI3ldd<dag oops, dag iops, Format f, InstrItinClass itin, |
| 549 | string opc, string asm, list<dag> pattern> |
| 550 | : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin, |
| 551 | opc, asm, "", pattern> { |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 552 | let Inst{4} = 1; |
| 553 | let Inst{5} = 0; // H bit |
| 554 | let Inst{6} = 1; // S bit |
| 555 | let Inst{7} = 1; |
| 556 | let Inst{20} = 0; // L bit |
| 557 | let Inst{21} = 0; // W bit |
| 558 | let Inst{24} = 1; // P bit |
Evan Cheng | dabc6c0 | 2009-07-08 22:51:32 +0000 | [diff] [blame] | 559 | let Inst{27-25} = 0b000; |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 560 | } |
| 561 | |
| 562 | // stores |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 563 | class AI3sth<dag oops, dag iops, Format f, InstrItinClass itin, |
| 564 | string opc, string asm, list<dag> pattern> |
| 565 | : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin, |
| 566 | opc, asm, "", pattern> { |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 567 | let Inst{4} = 1; |
| 568 | let Inst{5} = 1; // H bit |
| 569 | let Inst{6} = 0; // S bit |
| 570 | let Inst{7} = 1; |
| 571 | let Inst{20} = 0; // L bit |
| 572 | let Inst{21} = 0; // W bit |
| 573 | let Inst{24} = 1; // P bit |
Evan Cheng | dabc6c0 | 2009-07-08 22:51:32 +0000 | [diff] [blame] | 574 | let Inst{27-25} = 0b000; |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 575 | } |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 576 | class AXI3sth<dag oops, dag iops, Format f, InstrItinClass itin, |
| 577 | string asm, list<dag> pattern> |
| 578 | : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin, |
Evan Cheng | c41fb315 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 579 | asm, "", pattern> { |
Evan Cheng | ae7b1d7 | 2008-09-01 07:34:13 +0000 | [diff] [blame] | 580 | let Inst{4} = 1; |
| 581 | let Inst{5} = 1; // H bit |
| 582 | let Inst{6} = 0; // S bit |
| 583 | let Inst{7} = 1; |
| 584 | let Inst{20} = 0; // L bit |
| 585 | let Inst{21} = 0; // W bit |
| 586 | let Inst{24} = 1; // P bit |
| 587 | } |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 588 | class AI3std<dag oops, dag iops, Format f, InstrItinClass itin, |
| 589 | string opc, string asm, list<dag> pattern> |
| 590 | : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin, |
| 591 | opc, asm, "", pattern> { |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 592 | let Inst{4} = 1; |
| 593 | let Inst{5} = 1; // H bit |
| 594 | let Inst{6} = 1; // S bit |
| 595 | let Inst{7} = 1; |
| 596 | let Inst{20} = 0; // L bit |
| 597 | let Inst{21} = 0; // W bit |
| 598 | let Inst{24} = 1; // P bit |
Evan Cheng | dabc6c0 | 2009-07-08 22:51:32 +0000 | [diff] [blame] | 599 | let Inst{27-25} = 0b000; |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 600 | } |
| 601 | |
| 602 | // Pre-indexed loads |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 603 | class AI3ldhpr<dag oops, dag iops, Format f, InstrItinClass itin, |
| 604 | string opc, string asm, string cstr, list<dag> pattern> |
| 605 | : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin, |
| 606 | opc, asm, cstr, pattern> { |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 607 | let Inst{4} = 1; |
| 608 | let Inst{5} = 1; // H bit |
| 609 | let Inst{6} = 0; // S bit |
| 610 | let Inst{7} = 1; |
| 611 | let Inst{20} = 1; // L bit |
| 612 | let Inst{21} = 1; // W bit |
| 613 | let Inst{24} = 1; // P bit |
Evan Cheng | dabc6c0 | 2009-07-08 22:51:32 +0000 | [diff] [blame] | 614 | let Inst{27-25} = 0b000; |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 615 | } |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 616 | class AI3ldshpr<dag oops, dag iops, Format f, InstrItinClass itin, |
| 617 | string opc, string asm, string cstr, list<dag> pattern> |
| 618 | : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin, |
| 619 | opc, asm, cstr, pattern> { |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 620 | let Inst{4} = 1; |
| 621 | let Inst{5} = 1; // H bit |
| 622 | let Inst{6} = 1; // S bit |
| 623 | let Inst{7} = 1; |
| 624 | let Inst{20} = 1; // L bit |
| 625 | let Inst{21} = 1; // W bit |
| 626 | let Inst{24} = 1; // P bit |
Evan Cheng | dabc6c0 | 2009-07-08 22:51:32 +0000 | [diff] [blame] | 627 | let Inst{27-25} = 0b000; |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 628 | } |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 629 | class AI3ldsbpr<dag oops, dag iops, Format f, InstrItinClass itin, |
| 630 | string opc, string asm, string cstr, list<dag> pattern> |
| 631 | : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin, |
| 632 | opc, asm, cstr, pattern> { |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 633 | let Inst{4} = 1; |
| 634 | let Inst{5} = 0; // H bit |
| 635 | let Inst{6} = 1; // S bit |
| 636 | let Inst{7} = 1; |
| 637 | let Inst{20} = 1; // L bit |
| 638 | let Inst{21} = 1; // W bit |
| 639 | let Inst{24} = 1; // P bit |
Evan Cheng | dabc6c0 | 2009-07-08 22:51:32 +0000 | [diff] [blame] | 640 | let Inst{27-25} = 0b000; |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 641 | } |
| 642 | |
| 643 | // Pre-indexed stores |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 644 | class AI3sthpr<dag oops, dag iops, Format f, InstrItinClass itin, |
| 645 | string opc, string asm, string cstr, list<dag> pattern> |
| 646 | : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin, |
| 647 | opc, asm, cstr, pattern> { |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 648 | let Inst{4} = 1; |
| 649 | let Inst{5} = 1; // H bit |
| 650 | let Inst{6} = 0; // S bit |
| 651 | let Inst{7} = 1; |
| 652 | let Inst{20} = 0; // L bit |
| 653 | let Inst{21} = 1; // W bit |
| 654 | let Inst{24} = 1; // P bit |
Evan Cheng | dabc6c0 | 2009-07-08 22:51:32 +0000 | [diff] [blame] | 655 | let Inst{27-25} = 0b000; |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 656 | } |
| 657 | |
| 658 | // Post-indexed loads |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 659 | class AI3ldhpo<dag oops, dag iops, Format f, InstrItinClass itin, |
| 660 | string opc, string asm, string cstr, list<dag> pattern> |
| 661 | : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin, |
| 662 | opc, asm, cstr,pattern> { |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 663 | let Inst{4} = 1; |
| 664 | let Inst{5} = 1; // H bit |
| 665 | let Inst{6} = 0; // S bit |
| 666 | let Inst{7} = 1; |
| 667 | let Inst{20} = 1; // L bit |
| 668 | let Inst{21} = 1; // W bit |
| 669 | let Inst{24} = 0; // P bit |
Evan Cheng | dabc6c0 | 2009-07-08 22:51:32 +0000 | [diff] [blame] | 670 | let Inst{27-25} = 0b000; |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 671 | } |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 672 | class AI3ldshpo<dag oops, dag iops, Format f, InstrItinClass itin, |
| 673 | string opc, string asm, string cstr, list<dag> pattern> |
| 674 | : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin, |
| 675 | opc, asm, cstr,pattern> { |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 676 | let Inst{4} = 1; |
| 677 | let Inst{5} = 1; // H bit |
| 678 | let Inst{6} = 1; // S bit |
| 679 | let Inst{7} = 1; |
| 680 | let Inst{20} = 1; // L bit |
| 681 | let Inst{21} = 1; // W bit |
| 682 | let Inst{24} = 0; // P bit |
Evan Cheng | dabc6c0 | 2009-07-08 22:51:32 +0000 | [diff] [blame] | 683 | let Inst{27-25} = 0b000; |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 684 | } |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 685 | class AI3ldsbpo<dag oops, dag iops, Format f, InstrItinClass itin, |
| 686 | string opc, string asm, string cstr, list<dag> pattern> |
| 687 | : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin, |
| 688 | opc, asm, cstr,pattern> { |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 689 | let Inst{4} = 1; |
| 690 | let Inst{5} = 0; // H bit |
| 691 | let Inst{6} = 1; // S bit |
| 692 | let Inst{7} = 1; |
| 693 | let Inst{20} = 1; // L bit |
| 694 | let Inst{21} = 1; // W bit |
| 695 | let Inst{24} = 0; // P bit |
Evan Cheng | dabc6c0 | 2009-07-08 22:51:32 +0000 | [diff] [blame] | 696 | let Inst{27-25} = 0b000; |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 697 | } |
| 698 | |
| 699 | // Post-indexed stores |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 700 | class AI3sthpo<dag oops, dag iops, Format f, InstrItinClass itin, |
| 701 | string opc, string asm, string cstr, list<dag> pattern> |
| 702 | : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin, |
| 703 | opc, asm, cstr,pattern> { |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 704 | let Inst{4} = 1; |
| 705 | let Inst{5} = 1; // H bit |
| 706 | let Inst{6} = 0; // S bit |
| 707 | let Inst{7} = 1; |
| 708 | let Inst{20} = 0; // L bit |
| 709 | let Inst{21} = 1; // W bit |
| 710 | let Inst{24} = 0; // P bit |
Evan Cheng | dabc6c0 | 2009-07-08 22:51:32 +0000 | [diff] [blame] | 711 | let Inst{27-25} = 0b000; |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 712 | } |
| 713 | |
| 714 | |
Evan Cheng | 2e62b66 | 2008-09-01 01:51:14 +0000 | [diff] [blame] | 715 | // addrmode4 instructions |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 716 | class AXI4ld<dag oops, dag iops, Format f, InstrItinClass itin, |
| 717 | string asm, list<dag> pattern> |
| 718 | : XI<oops, iops, AddrMode4, Size4Bytes, IndexModeNone, f, itin, |
| 719 | asm, "", pattern> { |
Evan Cheng | d36b01c | 2008-09-01 07:48:18 +0000 | [diff] [blame] | 720 | let Inst{20} = 1; // L bit |
| 721 | let Inst{22} = 0; // S bit |
Jim Grosbach | 88c246f | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 722 | let Inst{27-25} = 0b100; |
Evan Cheng | d36b01c | 2008-09-01 07:48:18 +0000 | [diff] [blame] | 723 | } |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 724 | class AXI4st<dag oops, dag iops, Format f, InstrItinClass itin, |
| 725 | string asm, list<dag> pattern> |
| 726 | : XI<oops, iops, AddrMode4, Size4Bytes, IndexModeNone, f, itin, |
| 727 | asm, "", pattern> { |
Evan Cheng | d36b01c | 2008-09-01 07:48:18 +0000 | [diff] [blame] | 728 | let Inst{20} = 0; // L bit |
| 729 | let Inst{22} = 0; // S bit |
Jim Grosbach | 88c246f | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 730 | let Inst{27-25} = 0b100; |
Evan Cheng | d36b01c | 2008-09-01 07:48:18 +0000 | [diff] [blame] | 731 | } |
Evan Cheng | 7b0249b | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 732 | |
Jim Grosbach | 1feed04 | 2008-11-03 18:38:31 +0000 | [diff] [blame] | 733 | // Unsigned multiply, multiply-accumulate instructions. |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 734 | class AMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin, |
| 735 | string opc, string asm, list<dag> pattern> |
| 736 | : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin, |
| 737 | opc, asm, "", pattern> { |
Jim Grosbach | 1feed04 | 2008-11-03 18:38:31 +0000 | [diff] [blame] | 738 | let Inst{7-4} = 0b1001; |
Evan Cheng | ee80fb7 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 739 | let Inst{20} = 0; // S bit |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 740 | let Inst{27-21} = opcod; |
Jim Grosbach | 1feed04 | 2008-11-03 18:38:31 +0000 | [diff] [blame] | 741 | } |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 742 | class AsMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin, |
| 743 | string opc, string asm, list<dag> pattern> |
| 744 | : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin, |
| 745 | opc, asm, "", pattern> { |
Jim Grosbach | 1feed04 | 2008-11-03 18:38:31 +0000 | [diff] [blame] | 746 | let Inst{7-4} = 0b1001; |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 747 | let Inst{27-21} = opcod; |
Evan Cheng | ee80fb7 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 748 | } |
| 749 | |
| 750 | // Most significant word multiply |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 751 | class AMul2I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin, |
| 752 | string opc, string asm, list<dag> pattern> |
| 753 | : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin, |
| 754 | opc, asm, "", pattern> { |
Evan Cheng | ee80fb7 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 755 | let Inst{7-4} = 0b1001; |
| 756 | let Inst{20} = 1; |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 757 | let Inst{27-21} = opcod; |
Jim Grosbach | 1feed04 | 2008-11-03 18:38:31 +0000 | [diff] [blame] | 758 | } |
Evan Cheng | 7b0249b | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 759 | |
Evan Cheng | 38396be | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 760 | // SMUL<x><y> / SMULW<y> / SMLA<x><y> / SMLAW<x><y> |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 761 | class AMulxyI<bits<7> opcod, dag oops, dag iops, InstrItinClass itin, |
| 762 | string opc, string asm, list<dag> pattern> |
| 763 | : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin, |
| 764 | opc, asm, "", pattern> { |
Evan Cheng | 38396be | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 765 | let Inst{4} = 0; |
| 766 | let Inst{7} = 1; |
| 767 | let Inst{20} = 0; |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 768 | let Inst{27-21} = opcod; |
Evan Cheng | 38396be | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 769 | } |
| 770 | |
Evan Cheng | 37afa43 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 771 | // Extend instructions. |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 772 | class AExtI<bits<8> opcod, dag oops, dag iops, InstrItinClass itin, |
| 773 | string opc, string asm, list<dag> pattern> |
| 774 | : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ExtFrm, itin, |
| 775 | opc, asm, "", pattern> { |
Evan Cheng | 37afa43 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 776 | let Inst{7-4} = 0b0111; |
| 777 | let Inst{27-20} = opcod; |
| 778 | } |
| 779 | |
Evan Cheng | c2121a2 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 780 | // Misc Arithmetic instructions. |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 781 | class AMiscA1I<bits<8> opcod, dag oops, dag iops, InstrItinClass itin, |
| 782 | string opc, string asm, list<dag> pattern> |
| 783 | : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin, |
| 784 | opc, asm, "", pattern> { |
Evan Cheng | c2121a2 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 785 | let Inst{27-20} = opcod; |
| 786 | } |
| 787 | |
Evan Cheng | 7b0249b | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 788 | //===----------------------------------------------------------------------===// |
| 789 | |
| 790 | // ARMPat - Same as Pat<>, but requires that the compiler be in ARM mode. |
| 791 | class ARMPat<dag pattern, dag result> : Pat<pattern, result> { |
| 792 | list<Predicate> Predicates = [IsARM]; |
| 793 | } |
| 794 | class ARMV5TEPat<dag pattern, dag result> : Pat<pattern, result> { |
| 795 | list<Predicate> Predicates = [IsARM, HasV5TE]; |
| 796 | } |
| 797 | class ARMV6Pat<dag pattern, dag result> : Pat<pattern, result> { |
| 798 | list<Predicate> Predicates = [IsARM, HasV6]; |
| 799 | } |
Evan Cheng | 34a46e1 | 2008-08-29 06:41:12 +0000 | [diff] [blame] | 800 | |
| 801 | //===----------------------------------------------------------------------===// |
| 802 | // |
| 803 | // Thumb Instruction Format Definitions. |
| 804 | // |
| 805 | |
Evan Cheng | 34a46e1 | 2008-08-29 06:41:12 +0000 | [diff] [blame] | 806 | // TI - Thumb instruction. |
| 807 | |
Evan Cheng | 7bd2ad1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 808 | class ThumbI<dag oops, dag iops, AddrMode am, SizeFlagVal sz, |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 809 | InstrItinClass itin, string asm, string cstr, list<dag> pattern> |
| 810 | : InstARM<am, sz, IndexModeNone, ThumbFrm, cstr, itin> { |
Evan Cheng | 7bd2ad1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 811 | let OutOperandList = oops; |
| 812 | let InOperandList = iops; |
Evan Cheng | 34a46e1 | 2008-08-29 06:41:12 +0000 | [diff] [blame] | 813 | let AsmString = asm; |
| 814 | let Pattern = pattern; |
| 815 | list<Predicate> Predicates = [IsThumb]; |
| 816 | } |
| 817 | |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 818 | class TI<dag oops, dag iops, InstrItinClass itin, string asm, list<dag> pattern> |
| 819 | : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>; |
Evan Cheng | 34a46e1 | 2008-08-29 06:41:12 +0000 | [diff] [blame] | 820 | |
Evan Cheng | d16eb2f | 2009-08-04 23:47:55 +0000 | [diff] [blame] | 821 | // Two-address instructions |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 822 | class TIt<dag oops, dag iops, InstrItinClass itin, string asm, list<dag> pattern> |
| 823 | : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "$lhs = $dst", pattern>; |
Evan Cheng | d16eb2f | 2009-08-04 23:47:55 +0000 | [diff] [blame] | 824 | |
Evan Cheng | 68e4b58 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 825 | // tBL, tBX instructions |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 826 | class TIx2<dag oops, dag iops, InstrItinClass itin, string asm, list<dag> pattern> |
| 827 | : ThumbI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>; |
Evan Cheng | 34a46e1 | 2008-08-29 06:41:12 +0000 | [diff] [blame] | 828 | |
| 829 | // BR_JT instructions |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 830 | class TJTI<dag oops, dag iops, InstrItinClass itin, string asm, list<dag> pattern> |
| 831 | : ThumbI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>; |
Evan Cheng | 34a46e1 | 2008-08-29 06:41:12 +0000 | [diff] [blame] | 832 | |
Evan Cheng | 6fc534c | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 833 | // Thumb1 only |
Evan Cheng | 7bd2ad1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 834 | class Thumb1I<dag oops, dag iops, AddrMode am, SizeFlagVal sz, |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 835 | InstrItinClass itin, string asm, string cstr, list<dag> pattern> |
| 836 | : InstARM<am, sz, IndexModeNone, ThumbFrm, cstr, itin> { |
Evan Cheng | 7bd2ad1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 837 | let OutOperandList = oops; |
| 838 | let InOperandList = iops; |
Evan Cheng | 6fc534c | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 839 | let AsmString = asm; |
| 840 | let Pattern = pattern; |
| 841 | list<Predicate> Predicates = [IsThumb1Only]; |
| 842 | } |
| 843 | |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 844 | class T1I<dag oops, dag iops, InstrItinClass itin, |
| 845 | string asm, list<dag> pattern> |
| 846 | : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>; |
| 847 | class T1Ix2<dag oops, dag iops, InstrItinClass itin, |
| 848 | string asm, list<dag> pattern> |
| 849 | : Thumb1I<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>; |
| 850 | class T1JTI<dag oops, dag iops, InstrItinClass itin, |
| 851 | string asm, list<dag> pattern> |
| 852 | : Thumb1I<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>; |
Evan Cheng | 6fc534c | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 853 | |
| 854 | // Two-address instructions |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 855 | class T1It<dag oops, dag iops, InstrItinClass itin, |
| 856 | string asm, list<dag> pattern> |
| 857 | : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin, |
| 858 | asm, "$lhs = $dst", pattern>; |
Evan Cheng | 7bd2ad1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 859 | |
| 860 | // Thumb1 instruction that can either be predicated or set CPSR. |
| 861 | class Thumb1sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz, |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 862 | InstrItinClass itin, |
Evan Cheng | 7bd2ad1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 863 | string opc, string asm, string cstr, list<dag> pattern> |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 864 | : InstARM<am, sz, IndexModeNone, ThumbFrm, cstr, itin> { |
Evan Cheng | 7bd2ad1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 865 | let OutOperandList = !con(oops, (ops s_cc_out:$s)); |
| 866 | let InOperandList = !con(iops, (ops pred:$p)); |
| 867 | let AsmString = !strconcat(opc, !strconcat("${s}${p}", asm)); |
| 868 | let Pattern = pattern; |
| 869 | list<Predicate> Predicates = [IsThumb1Only]; |
| 870 | } |
| 871 | |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 872 | class T1sI<dag oops, dag iops, InstrItinClass itin, |
| 873 | string opc, string asm, list<dag> pattern> |
| 874 | : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>; |
Evan Cheng | 7bd2ad1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 875 | |
| 876 | // Two-address instructions |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 877 | class T1sIt<dag oops, dag iops, InstrItinClass itin, |
| 878 | string opc, string asm, list<dag> pattern> |
| 879 | : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, |
Evan Cheng | 7bd2ad1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 880 | "$lhs = $dst", pattern>; |
| 881 | |
| 882 | // Thumb1 instruction that can be predicated. |
| 883 | class Thumb1pI<dag oops, dag iops, AddrMode am, SizeFlagVal sz, |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 884 | InstrItinClass itin, |
Evan Cheng | 7bd2ad1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 885 | string opc, string asm, string cstr, list<dag> pattern> |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 886 | : InstARM<am, sz, IndexModeNone, ThumbFrm, cstr, itin> { |
Evan Cheng | 7bd2ad1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 887 | let OutOperandList = oops; |
| 888 | let InOperandList = !con(iops, (ops pred:$p)); |
| 889 | let AsmString = !strconcat(opc, !strconcat("${p}", asm)); |
| 890 | let Pattern = pattern; |
| 891 | list<Predicate> Predicates = [IsThumb1Only]; |
| 892 | } |
| 893 | |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 894 | class T1pI<dag oops, dag iops, InstrItinClass itin, |
| 895 | string opc, string asm, list<dag> pattern> |
| 896 | : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>; |
Evan Cheng | 7bd2ad1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 897 | |
| 898 | // Two-address instructions |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 899 | class T1pIt<dag oops, dag iops, InstrItinClass itin, |
| 900 | string opc, string asm, list<dag> pattern> |
| 901 | : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, |
Evan Cheng | 7bd2ad1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 902 | "$lhs = $dst", pattern>; |
| 903 | |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 904 | class T1pI1<dag oops, dag iops, InstrItinClass itin, |
| 905 | string opc, string asm, list<dag> pattern> |
| 906 | : Thumb1pI<oops, iops, AddrModeT1_1, Size2Bytes, itin, opc, asm, "", pattern>; |
| 907 | class T1pI2<dag oops, dag iops, InstrItinClass itin, |
| 908 | string opc, string asm, list<dag> pattern> |
| 909 | : Thumb1pI<oops, iops, AddrModeT1_2, Size2Bytes, itin, opc, asm, "", pattern>; |
| 910 | class T1pI4<dag oops, dag iops, InstrItinClass itin, |
| 911 | string opc, string asm, list<dag> pattern> |
| 912 | : Thumb1pI<oops, iops, AddrModeT1_4, Size2Bytes, itin, opc, asm, "", pattern>; |
| 913 | class T1pIs<dag oops, dag iops, |
| 914 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
| 915 | : Thumb1pI<oops, iops, AddrModeT1_s, Size2Bytes, itin, opc, asm, "", pattern>; |
Evan Cheng | 6fc534c | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 916 | |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 917 | // Thumb2I - Thumb2 instruction. Almost all Thumb2 instructions are predicable. |
| 918 | class Thumb2I<dag oops, dag iops, AddrMode am, SizeFlagVal sz, |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 919 | InstrItinClass itin, |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 920 | string opc, string asm, string cstr, list<dag> pattern> |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 921 | : InstARM<am, sz, IndexModeNone, ThumbFrm, cstr, itin> { |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 922 | let OutOperandList = oops; |
| 923 | let InOperandList = !con(iops, (ops pred:$p)); |
| 924 | let AsmString = !strconcat(opc, !strconcat("${p}", asm)); |
| 925 | let Pattern = pattern; |
Evan Cheng | b1b2abc | 2009-07-02 06:38:40 +0000 | [diff] [blame] | 926 | list<Predicate> Predicates = [IsThumb2]; |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 927 | } |
| 928 | |
| 929 | // Same as Thumb2I except it can optionally modify CPSR. Note it's modeled as |
| 930 | // an input operand since by default it's a zero register. It will |
| 931 | // become an implicit def once it's "flipped". |
| 932 | // FIXME: This uses unified syntax so {s} comes before {p}. We should make it |
| 933 | // more consistent. |
| 934 | class Thumb2sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz, |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 935 | InstrItinClass itin, |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 936 | string opc, string asm, string cstr, list<dag> pattern> |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 937 | : InstARM<am, sz, IndexModeNone, ThumbFrm, cstr, itin> { |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 938 | let OutOperandList = oops; |
| 939 | let InOperandList = !con(iops, (ops pred:$p, cc_out:$s)); |
| 940 | let AsmString = !strconcat(opc, !strconcat("${s}${p}", asm)); |
| 941 | let Pattern = pattern; |
Evan Cheng | b1b2abc | 2009-07-02 06:38:40 +0000 | [diff] [blame] | 942 | list<Predicate> Predicates = [IsThumb2]; |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 943 | } |
| 944 | |
| 945 | // Special cases |
| 946 | class Thumb2XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz, |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 947 | InstrItinClass itin, |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 948 | string asm, string cstr, list<dag> pattern> |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 949 | : InstARM<am, sz, IndexModeNone, ThumbFrm, cstr, itin> { |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 950 | let OutOperandList = oops; |
| 951 | let InOperandList = iops; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 952 | let AsmString = asm; |
| 953 | let Pattern = pattern; |
Evan Cheng | b1b2abc | 2009-07-02 06:38:40 +0000 | [diff] [blame] | 954 | list<Predicate> Predicates = [IsThumb2]; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 955 | } |
| 956 | |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 957 | class T2I<dag oops, dag iops, InstrItinClass itin, |
| 958 | string opc, string asm, list<dag> pattern> |
| 959 | : Thumb2I<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>; |
| 960 | class T2Ii12<dag oops, dag iops, InstrItinClass itin, |
| 961 | string opc, string asm, list<dag> pattern> |
| 962 | : Thumb2I<oops, iops, AddrModeT2_i12, Size4Bytes, itin, opc, asm, "", pattern>; |
| 963 | class T2Ii8<dag oops, dag iops, InstrItinClass itin, |
| 964 | string opc, string asm, list<dag> pattern> |
| 965 | : Thumb2I<oops, iops, AddrModeT2_i8, Size4Bytes, itin, opc, asm, "", pattern>; |
| 966 | class T2Iso<dag oops, dag iops, InstrItinClass itin, |
| 967 | string opc, string asm, list<dag> pattern> |
| 968 | : Thumb2I<oops, iops, AddrModeT2_so, Size4Bytes, itin, opc, asm, "", pattern>; |
| 969 | class T2Ipc<dag oops, dag iops, InstrItinClass itin, |
| 970 | string opc, string asm, list<dag> pattern> |
| 971 | : Thumb2I<oops, iops, AddrModeT2_pc, Size4Bytes, itin, opc, asm, "", pattern>; |
| 972 | class T2Ii8s4<dag oops, dag iops, InstrItinClass itin, |
| 973 | string opc, string asm, list<dag> pattern> |
| 974 | : Thumb2I<oops, iops, AddrModeT2_i8s4, Size4Bytes, itin, opc, asm, "", pattern>; |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 975 | |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 976 | class T2sI<dag oops, dag iops, InstrItinClass itin, |
| 977 | string opc, string asm, list<dag> pattern> |
| 978 | : Thumb2sI<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>; |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 979 | |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 980 | class T2XI<dag oops, dag iops, InstrItinClass itin, |
| 981 | string asm, list<dag> pattern> |
| 982 | : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>; |
| 983 | class T2JTI<dag oops, dag iops, InstrItinClass itin, |
| 984 | string asm, list<dag> pattern> |
| 985 | : Thumb2XI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 986 | |
Evan Cheng | 16c012d | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 987 | class T2Ix2<dag oops, dag iops, InstrItinClass itin, |
| 988 | string opc, string asm, list<dag> pattern> |
| 989 | : Thumb2I<oops, iops, AddrModeNone, Size8Bytes, itin, opc, asm, "", pattern>; |
| 990 | |
| 991 | |
Evan Cheng | a90942e | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 992 | // T2Iidxldst - Thumb2 indexed load / store instructions. |
| 993 | class T2Iidxldst<dag oops, dag iops, AddrMode am, IndexMode im, |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 994 | InstrItinClass itin, |
Evan Cheng | a90942e | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 995 | string opc, string asm, string cstr, list<dag> pattern> |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 996 | : InstARM<am, Size4Bytes, im, ThumbFrm, cstr, itin> { |
Evan Cheng | a90942e | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 997 | let OutOperandList = oops; |
| 998 | let InOperandList = !con(iops, (ops pred:$p)); |
| 999 | let AsmString = !strconcat(opc, !strconcat("${p}", asm)); |
| 1000 | let Pattern = pattern; |
| 1001 | list<Predicate> Predicates = [IsThumb2]; |
| 1002 | } |
| 1003 | |
David Goodwin | 27c016b | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 1004 | // Tv5Pat - Same as Pat<>, but requires V5T Thumb mode. |
| 1005 | class Tv5Pat<dag pattern, dag result> : Pat<pattern, result> { |
| 1006 | list<Predicate> Predicates = [IsThumb1Only, HasV5T]; |
| 1007 | } |
| 1008 | |
| 1009 | // T1Pat - Same as Pat<>, but requires that the compiler be in Thumb1 mode. |
| 1010 | class T1Pat<dag pattern, dag result> : Pat<pattern, result> { |
| 1011 | list<Predicate> Predicates = [IsThumb1Only]; |
| 1012 | } |
Evan Cheng | a90942e | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1013 | |
Evan Cheng | 19bb7c7 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 1014 | // T2Pat - Same as Pat<>, but requires that the compiler be in Thumb2 mode. |
| 1015 | class T2Pat<dag pattern, dag result> : Pat<pattern, result> { |
Evan Cheng | b1b2abc | 2009-07-02 06:38:40 +0000 | [diff] [blame] | 1016 | list<Predicate> Predicates = [IsThumb2]; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1017 | } |
| 1018 | |
Evan Cheng | 34a46e1 | 2008-08-29 06:41:12 +0000 | [diff] [blame] | 1019 | //===----------------------------------------------------------------------===// |
| 1020 | |
Evan Cheng | c63e15e | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1021 | //===----------------------------------------------------------------------===// |
| 1022 | // ARM VFP Instruction templates. |
| 1023 | // |
| 1024 | |
David Goodwin | ce9fbbe | 2009-07-10 17:03:29 +0000 | [diff] [blame] | 1025 | // Almost all VFP instructions are predicable. |
| 1026 | class VFPI<dag oops, dag iops, AddrMode am, SizeFlagVal sz, |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1027 | IndexMode im, Format f, InstrItinClass itin, |
| 1028 | string opc, string asm, string cstr, list<dag> pattern> |
| 1029 | : InstARM<am, sz, im, f, cstr, itin> { |
David Goodwin | ce9fbbe | 2009-07-10 17:03:29 +0000 | [diff] [blame] | 1030 | let OutOperandList = oops; |
| 1031 | let InOperandList = !con(iops, (ops pred:$p)); |
| 1032 | let AsmString = !strconcat(opc, !strconcat("${p}", asm)); |
| 1033 | let Pattern = pattern; |
| 1034 | list<Predicate> Predicates = [HasVFP2]; |
| 1035 | } |
| 1036 | |
| 1037 | // Special cases |
| 1038 | class VFPXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz, |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1039 | IndexMode im, Format f, InstrItinClass itin, |
| 1040 | string asm, string cstr, list<dag> pattern> |
| 1041 | : InstARM<am, sz, im, f, cstr, itin> { |
David Goodwin | ce9fbbe | 2009-07-10 17:03:29 +0000 | [diff] [blame] | 1042 | let OutOperandList = oops; |
| 1043 | let InOperandList = iops; |
| 1044 | let AsmString = asm; |
| 1045 | let Pattern = pattern; |
| 1046 | list<Predicate> Predicates = [HasVFP2]; |
| 1047 | } |
| 1048 | |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1049 | class VFPAI<dag oops, dag iops, Format f, InstrItinClass itin, |
| 1050 | string opc, string asm, list<dag> pattern> |
| 1051 | : VFPI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin, |
| 1052 | opc, asm, "", pattern>; |
David Goodwin | ce9fbbe | 2009-07-10 17:03:29 +0000 | [diff] [blame] | 1053 | |
Evan Cheng | bb786b3 | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1054 | // ARM VFP addrmode5 loads and stores |
| 1055 | class ADI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops, |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1056 | InstrItinClass itin, |
Evan Cheng | bb786b3 | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1057 | string opc, string asm, list<dag> pattern> |
David Goodwin | ce9fbbe | 2009-07-10 17:03:29 +0000 | [diff] [blame] | 1058 | : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone, |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1059 | VFPLdStFrm, itin, opc, asm, "", pattern> { |
Evan Cheng | c63e15e | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1060 | // TODO: Mark the instructions with the appropriate subtarget info. |
Evan Cheng | bb786b3 | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1061 | let Inst{27-24} = opcod1; |
| 1062 | let Inst{21-20} = opcod2; |
| 1063 | let Inst{11-8} = 0b1011; |
Evan Cheng | c63e15e | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1064 | } |
| 1065 | |
Evan Cheng | bb786b3 | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1066 | class ASI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops, |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1067 | InstrItinClass itin, |
Evan Cheng | bb786b3 | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1068 | string opc, string asm, list<dag> pattern> |
David Goodwin | ce9fbbe | 2009-07-10 17:03:29 +0000 | [diff] [blame] | 1069 | : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone, |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1070 | VFPLdStFrm, itin, opc, asm, "", pattern> { |
Evan Cheng | c63e15e | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1071 | // TODO: Mark the instructions with the appropriate subtarget info. |
Evan Cheng | bb786b3 | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1072 | let Inst{27-24} = opcod1; |
| 1073 | let Inst{21-20} = opcod2; |
| 1074 | let Inst{11-8} = 0b1010; |
Evan Cheng | c63e15e | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1075 | } |
| 1076 | |
Evan Cheng | bb786b3 | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1077 | // Load / store multiple |
Evan Cheng | 71429f8 | 2009-09-09 23:55:03 +0000 | [diff] [blame] | 1078 | class AXDI5<dag oops, dag iops, InstrItinClass itin, |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1079 | string asm, list<dag> pattern> |
David Goodwin | ce9fbbe | 2009-07-10 17:03:29 +0000 | [diff] [blame] | 1080 | : VFPXI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone, |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1081 | VFPLdStMulFrm, itin, asm, "", pattern> { |
Evan Cheng | bb786b3 | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1082 | // TODO: Mark the instructions with the appropriate subtarget info. |
| 1083 | let Inst{27-25} = 0b110; |
| 1084 | let Inst{11-8} = 0b1011; |
| 1085 | } |
| 1086 | |
Evan Cheng | 71429f8 | 2009-09-09 23:55:03 +0000 | [diff] [blame] | 1087 | class AXSI5<dag oops, dag iops, InstrItinClass itin, |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1088 | string asm, list<dag> pattern> |
David Goodwin | ce9fbbe | 2009-07-10 17:03:29 +0000 | [diff] [blame] | 1089 | : VFPXI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone, |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1090 | VFPLdStMulFrm, itin, asm, "", pattern> { |
Evan Cheng | bb786b3 | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1091 | // TODO: Mark the instructions with the appropriate subtarget info. |
| 1092 | let Inst{27-25} = 0b110; |
| 1093 | let Inst{11-8} = 0b1010; |
| 1094 | } |
| 1095 | |
Evan Cheng | c63e15e | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1096 | // Double precision, unary |
| 1097 | class ADuI<bits<8> opcod1, bits<4> opcod2, bits<4> opcod3, dag oops, dag iops, |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1098 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
| 1099 | : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> { |
Evan Cheng | c63e15e | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1100 | let Inst{27-20} = opcod1; |
| 1101 | let Inst{19-16} = opcod2; |
| 1102 | let Inst{11-8} = 0b1011; |
| 1103 | let Inst{7-4} = opcod3; |
| 1104 | } |
| 1105 | |
| 1106 | // Double precision, binary |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1107 | class ADbI<bits<8> opcod, dag oops, dag iops, InstrItinClass itin, |
| 1108 | string opc, string asm, list<dag> pattern> |
| 1109 | : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> { |
Evan Cheng | c63e15e | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1110 | let Inst{27-20} = opcod; |
| 1111 | let Inst{11-8} = 0b1011; |
| 1112 | } |
| 1113 | |
| 1114 | // Single precision, unary |
| 1115 | class ASuI<bits<8> opcod1, bits<4> opcod2, bits<4> opcod3, dag oops, dag iops, |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1116 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
| 1117 | : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> { |
Evan Cheng | c63e15e | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1118 | // Bits 22 (D bit) and 5 (M bit) will be changed during instruction encoding. |
| 1119 | let Inst{27-20} = opcod1; |
| 1120 | let Inst{19-16} = opcod2; |
| 1121 | let Inst{11-8} = 0b1010; |
| 1122 | let Inst{7-4} = opcod3; |
| 1123 | } |
| 1124 | |
David Goodwin | 4b358db | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 1125 | // Single precision unary, if no NEON |
David Goodwin | bc7c05e | 2009-08-04 20:39:05 +0000 | [diff] [blame] | 1126 | // Same as ASuI except not available if NEON is enabled |
| 1127 | class ASuIn<bits<8> opcod1, bits<4> opcod2, bits<4> opcod3, dag oops, dag iops, |
Bob Wilson | ccd00e3 | 2009-10-26 22:42:13 +0000 | [diff] [blame^] | 1128 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
| 1129 | : ASuI<opcod1, opcod2, opcod3, oops, iops, itin, opc, asm, pattern> { |
David Goodwin | bc7c05e | 2009-08-04 20:39:05 +0000 | [diff] [blame] | 1130 | list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP]; |
| 1131 | } |
| 1132 | |
Evan Cheng | c63e15e | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1133 | // Single precision, binary |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1134 | class ASbI<bits<8> opcod, dag oops, dag iops, InstrItinClass itin, |
| 1135 | string opc, string asm, list<dag> pattern> |
| 1136 | : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> { |
Evan Cheng | c63e15e | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1137 | // Bit 22 (D bit) can be changed during instruction encoding. |
| 1138 | let Inst{27-20} = opcod; |
| 1139 | let Inst{11-8} = 0b1010; |
| 1140 | } |
| 1141 | |
David Goodwin | 4b358db | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 1142 | // Single precision binary, if no NEON |
David Goodwin | dd19ce4 | 2009-08-04 17:53:06 +0000 | [diff] [blame] | 1143 | // Same as ASbI except not available if NEON is enabled |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1144 | class ASbIn<bits<8> opcod, dag oops, dag iops, InstrItinClass itin, |
| 1145 | string opc, string asm, list<dag> pattern> |
| 1146 | : ASbI<opcod, oops, iops, itin, opc, asm, pattern> { |
David Goodwin | dd19ce4 | 2009-08-04 17:53:06 +0000 | [diff] [blame] | 1147 | list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP]; |
| 1148 | } |
| 1149 | |
Evan Cheng | 7427338 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1150 | // VFP conversion instructions |
| 1151 | class AVConv1I<bits<8> opcod1, bits<4> opcod2, bits<4> opcod3, |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1152 | dag oops, dag iops, InstrItinClass itin, |
| 1153 | string opc, string asm, list<dag> pattern> |
| 1154 | : VFPAI<oops, iops, VFPConv1Frm, itin, opc, asm, pattern> { |
Evan Cheng | 9d3cc18 | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 1155 | let Inst{27-20} = opcod1; |
Evan Cheng | 7427338 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1156 | let Inst{19-16} = opcod2; |
| 1157 | let Inst{11-8} = opcod3; |
| 1158 | let Inst{6} = 1; |
| 1159 | } |
| 1160 | |
David Goodwin | 4b358db | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 1161 | // VFP conversion instructions, if no NEON |
| 1162 | class AVConv1In<bits<8> opcod1, bits<4> opcod2, bits<4> opcod3, |
| 1163 | dag oops, dag iops, InstrItinClass itin, |
| 1164 | string opc, string asm, list<dag> pattern> |
| 1165 | : AVConv1I<opcod1, opcod2, opcod3, oops, iops, itin, opc, asm, pattern> { |
| 1166 | list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP]; |
| 1167 | } |
| 1168 | |
Evan Cheng | 7427338 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1169 | class AVConvXI<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, Format f, |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1170 | InstrItinClass itin, |
| 1171 | string opc, string asm, list<dag> pattern> |
| 1172 | : VFPAI<oops, iops, f, itin, opc, asm, pattern> { |
Evan Cheng | 7427338 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1173 | let Inst{27-20} = opcod1; |
Evan Cheng | 9d3cc18 | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 1174 | let Inst{11-8} = opcod2; |
| 1175 | let Inst{4} = 1; |
| 1176 | } |
| 1177 | |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1178 | class AVConv2I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, |
| 1179 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
| 1180 | : AVConvXI<opcod1, opcod2, oops, iops, VFPConv2Frm, itin, opc, asm, pattern>; |
Evan Cheng | 828ccdc | 2008-11-11 22:46:12 +0000 | [diff] [blame] | 1181 | |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1182 | class AVConv3I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, |
| 1183 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
| 1184 | : AVConvXI<opcod1, opcod2, oops, iops, VFPConv3Frm, itin, opc, asm, pattern>; |
Evan Cheng | 7427338 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1185 | |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1186 | class AVConv4I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, |
| 1187 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
| 1188 | : AVConvXI<opcod1, opcod2, oops, iops, VFPConv4Frm, itin, opc, asm, pattern>; |
Evan Cheng | 7427338 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1189 | |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1190 | class AVConv5I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, |
| 1191 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
| 1192 | : AVConvXI<opcod1, opcod2, oops, iops, VFPConv5Frm, itin, opc, asm, pattern>; |
Evan Cheng | 9d3cc18 | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 1193 | |
Evan Cheng | c63e15e | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1194 | //===----------------------------------------------------------------------===// |
| 1195 | |
Bob Wilson | e60fee0 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1196 | //===----------------------------------------------------------------------===// |
| 1197 | // ARM NEON Instruction templates. |
| 1198 | // |
Evan Cheng | 34a46e1 | 2008-08-29 06:41:12 +0000 | [diff] [blame] | 1199 | |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1200 | class NeonI<dag oops, dag iops, AddrMode am, IndexMode im, InstrItinClass itin, |
| 1201 | string asm, string cstr, list<dag> pattern> |
| 1202 | : InstARM<am, Size4Bytes, im, NEONFrm, cstr, itin> { |
Bob Wilson | e60fee0 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1203 | let OutOperandList = oops; |
| 1204 | let InOperandList = iops; |
| 1205 | let AsmString = asm; |
| 1206 | let Pattern = pattern; |
| 1207 | list<Predicate> Predicates = [HasNEON]; |
Evan Cheng | 34a46e1 | 2008-08-29 06:41:12 +0000 | [diff] [blame] | 1208 | } |
| 1209 | |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1210 | class NI<dag oops, dag iops, InstrItinClass itin, string asm, list<dag> pattern> |
| 1211 | : NeonI<oops, iops, AddrModeNone, IndexModeNone, itin, asm, "", pattern> { |
Evan Cheng | 34a46e1 | 2008-08-29 06:41:12 +0000 | [diff] [blame] | 1212 | } |
Bob Wilson | e60fee0 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1213 | |
Anton Korobeynikov | 3f08766 | 2009-08-08 13:35:48 +0000 | [diff] [blame] | 1214 | class NI4<dag oops, dag iops, InstrItinClass itin, string asm, list<dag> pattern> |
| 1215 | : NeonI<oops, iops, AddrMode4, IndexModeNone, itin, asm, "", pattern> { |
| 1216 | } |
| 1217 | |
Bob Wilson | b172116 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 1218 | class NLdSt<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4, |
| 1219 | dag oops, dag iops, InstrItinClass itin, |
Bob Wilson | 316062a | 2009-08-25 17:46:06 +0000 | [diff] [blame] | 1220 | string asm, string cstr, list<dag> pattern> |
| 1221 | : NeonI<oops, iops, AddrMode6, IndexModeNone, itin, asm, cstr, pattern> { |
Bob Wilson | ed592c0 | 2009-07-08 18:11:30 +0000 | [diff] [blame] | 1222 | let Inst{31-24} = 0b11110100; |
Jim Grosbach | 77ef777 | 2009-10-20 00:19:08 +0000 | [diff] [blame] | 1223 | let Inst{23} = op23; |
| 1224 | let Inst{21-20} = op21_20; |
| 1225 | let Inst{11-8} = op11_8; |
| 1226 | let Inst{7-4} = op7_4; |
Bob Wilson | ed592c0 | 2009-07-08 18:11:30 +0000 | [diff] [blame] | 1227 | } |
| 1228 | |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1229 | class NDataI<dag oops, dag iops, InstrItinClass itin, |
| 1230 | string asm, string cstr, list<dag> pattern> |
| 1231 | : NeonI<oops, iops, AddrModeNone, IndexModeNone, itin, asm, cstr, pattern> { |
Bob Wilson | e60fee0 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1232 | let Inst{31-25} = 0b1111001; |
| 1233 | } |
| 1234 | |
| 1235 | // NEON "one register and a modified immediate" format. |
| 1236 | class N1ModImm<bit op23, bits<3> op21_19, bits<4> op11_8, bit op7, bit op6, |
| 1237 | bit op5, bit op4, |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1238 | dag oops, dag iops, InstrItinClass itin, |
| 1239 | string asm, string cstr, list<dag> pattern> |
| 1240 | : NDataI<oops, iops, itin, asm, cstr, pattern> { |
Bob Wilson | e60fee0 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1241 | let Inst{23} = op23; |
| 1242 | let Inst{21-19} = op21_19; |
| 1243 | let Inst{11-8} = op11_8; |
| 1244 | let Inst{7} = op7; |
| 1245 | let Inst{6} = op6; |
| 1246 | let Inst{5} = op5; |
| 1247 | let Inst{4} = op4; |
| 1248 | } |
| 1249 | |
| 1250 | // NEON 2 vector register format. |
| 1251 | class N2V<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16, |
| 1252 | bits<5> op11_7, bit op6, bit op4, |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1253 | dag oops, dag iops, InstrItinClass itin, |
| 1254 | string asm, string cstr, list<dag> pattern> |
| 1255 | : NDataI<oops, iops, itin, asm, cstr, pattern> { |
Bob Wilson | e60fee0 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1256 | let Inst{24-23} = op24_23; |
| 1257 | let Inst{21-20} = op21_20; |
| 1258 | let Inst{19-18} = op19_18; |
| 1259 | let Inst{17-16} = op17_16; |
| 1260 | let Inst{11-7} = op11_7; |
| 1261 | let Inst{6} = op6; |
| 1262 | let Inst{4} = op4; |
| 1263 | } |
| 1264 | |
Bob Wilson | 52e0d9d | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1265 | // NEON Vector Duplicate (scalar). |
| 1266 | // Inst{19-16} is specified by subclasses. |
| 1267 | class N2VDup<bits<2> op24_23, bits<2> op21_20, bits<5> op11_7, bit op6, bit op4, |
| 1268 | dag oops, dag iops, InstrItinClass itin, |
| 1269 | string asm, string cstr, list<dag> pattern> |
| 1270 | : NDataI<oops, iops, itin, asm, cstr, pattern> { |
| 1271 | let Inst{24-23} = op24_23; |
| 1272 | let Inst{21-20} = op21_20; |
| 1273 | let Inst{11-7} = op11_7; |
| 1274 | let Inst{6} = op6; |
| 1275 | let Inst{4} = op4; |
| 1276 | } |
| 1277 | |
Bob Wilson | e60fee0 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1278 | // NEON 2 vector register with immediate. |
Bob Wilson | 52e0d9d | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1279 | class N2VImm<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4, |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1280 | dag oops, dag iops, InstrItinClass itin, |
| 1281 | string asm, string cstr, list<dag> pattern> |
| 1282 | : NDataI<oops, iops, itin, asm, cstr, pattern> { |
Bob Wilson | e60fee0 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1283 | let Inst{24} = op24; |
| 1284 | let Inst{23} = op23; |
Bob Wilson | e60fee0 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1285 | let Inst{11-8} = op11_8; |
| 1286 | let Inst{7} = op7; |
| 1287 | let Inst{6} = op6; |
| 1288 | let Inst{4} = op4; |
| 1289 | } |
| 1290 | |
| 1291 | // NEON 3 vector register format. |
| 1292 | class N3V<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6, bit op4, |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1293 | dag oops, dag iops, InstrItinClass itin, |
| 1294 | string asm, string cstr, list<dag> pattern> |
| 1295 | : NDataI<oops, iops, itin, asm, cstr, pattern> { |
Bob Wilson | e60fee0 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1296 | let Inst{24} = op24; |
| 1297 | let Inst{23} = op23; |
| 1298 | let Inst{21-20} = op21_20; |
| 1299 | let Inst{11-8} = op11_8; |
| 1300 | let Inst{6} = op6; |
| 1301 | let Inst{4} = op4; |
| 1302 | } |
| 1303 | |
Jim Grosbach | c8d6989 | 2009-10-20 00:38:19 +0000 | [diff] [blame] | 1304 | // NEON 3 vector register with immediate. This is only used for VEXT where |
| 1305 | // op11_8 represents the starting byte index of the extracted result in the |
| 1306 | // concatenation of the operands and is left unspecified. |
| 1307 | class N3VImm<bit op24, bit op23, bits<2> op21_20, bit op6, bit op4, |
| 1308 | dag oops, dag iops, InstrItinClass itin, |
| 1309 | string asm, string cstr, list<dag> pattern> |
| 1310 | : NDataI<oops, iops, itin, asm, cstr, pattern> { |
| 1311 | let Inst{24} = op24; |
| 1312 | let Inst{23} = op23; |
| 1313 | let Inst{21-20} = op21_20; |
| 1314 | let Inst{6} = op6; |
| 1315 | let Inst{4} = op4; |
| 1316 | } |
| 1317 | |
Bob Wilson | e60fee0 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1318 | // NEON VMOVs between scalar and core registers. |
| 1319 | class NVLaneOp<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3, |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1320 | dag oops, dag iops, Format f, InstrItinClass itin, |
| 1321 | string opc, string asm, list<dag> pattern> |
| 1322 | : AI<oops, iops, f, itin, opc, asm, pattern> { |
Bob Wilson | e60fee0 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1323 | let Inst{27-20} = opcod1; |
| 1324 | let Inst{11-8} = opcod2; |
| 1325 | let Inst{6-5} = opcod3; |
| 1326 | let Inst{4} = 1; |
| 1327 | list<Predicate> Predicates = [HasNEON]; |
| 1328 | } |
| 1329 | class NVGetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3, |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1330 | dag oops, dag iops, InstrItinClass itin, |
| 1331 | string opc, string asm, list<dag> pattern> |
| 1332 | : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NEONGetLnFrm, itin, |
| 1333 | opc, asm, pattern>; |
Bob Wilson | e60fee0 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1334 | class NVSetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3, |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1335 | dag oops, dag iops, InstrItinClass itin, |
| 1336 | string opc, string asm, list<dag> pattern> |
| 1337 | : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NEONSetLnFrm, itin, |
| 1338 | opc, asm, pattern>; |
Bob Wilson | e60fee0 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1339 | class NVDup<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3, |
David Goodwin | cfd6765 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1340 | dag oops, dag iops, InstrItinClass itin, |
| 1341 | string opc, string asm, list<dag> pattern> |
| 1342 | : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NEONDupFrm, itin, |
| 1343 | opc, asm, pattern>; |
David Goodwin | dd19ce4 | 2009-08-04 17:53:06 +0000 | [diff] [blame] | 1344 | |
| 1345 | // NEONFPPat - Same as Pat<>, but requires that the compiler be using NEON |
| 1346 | // for single-precision FP. |
| 1347 | class NEONFPPat<dag pattern, dag result> : Pat<pattern, result> { |
| 1348 | list<Predicate> Predicates = [HasNEON,UseNEONForFP]; |
| 1349 | } |