blob: b14c1812492cd530cecae1c48ee81a1320868aea [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000015#include "MCTargetDesc/PPCPredicates.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000016#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000017#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000018#include "PPCTargetMachine.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000020#include "llvm/CallingConv.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000026#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000027#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000028#include "llvm/Constants.h"
29#include "llvm/DerivedTypes.h"
30#include "llvm/Function.h"
31#include "llvm/Intrinsics.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000032#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Craig Topper79aa3412012-03-17 18:46:09 +000034#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Craig Topper79aa3412012-03-17 18:46:09 +000036#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000037using namespace llvm;
38
Duncan Sands1e96bab2010-11-04 10:49:57 +000039static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000040 CCValAssign::LocInfo &LocInfo,
41 ISD::ArgFlagsTy &ArgFlags,
42 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000043static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000044 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000045 CCValAssign::LocInfo &LocInfo,
46 ISD::ArgFlagsTy &ArgFlags,
47 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000048static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000049 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000050 CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags,
52 CCState &State);
53
Hal Finkel77838f92012-06-04 02:21:00 +000054static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
55cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000056
Hal Finkel71ffcfe2012-06-10 19:32:29 +000057static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
58cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
59
Chris Lattnerf0144122009-07-28 03:13:23 +000060static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
61 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000062 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000063
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000064 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000065}
66
Chris Lattner331d1bc2006-11-02 01:44:04 +000067PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000068 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Evan Cheng769951f2012-07-02 22:39:56 +000069 const PPCSubtarget *Subtarget = &TM.getSubtarget<PPCSubtarget>();
Scott Michelfdc40a02009-02-17 22:15:04 +000070
Nate Begeman405e3ec2005-10-21 00:02:42 +000071 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000072
Chris Lattnerd145a612005-09-27 22:18:25 +000073 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000074 setUseUnderscoreSetJmp(true);
75 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000076
Chris Lattner749dc722010-10-10 18:34:00 +000077 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
78 // arguments are at least 4/8 bytes aligned.
Evan Cheng769951f2012-07-02 22:39:56 +000079 bool isPPC64 = Subtarget->isPPC64();
80 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000081
Chris Lattner7c5a3d32005-08-16 17:14:42 +000082 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +000083 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
84 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
85 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000086
Evan Chengc5484282006-10-04 00:56:09 +000087 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000088 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
89 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000090
Owen Anderson825b72b2009-08-11 20:47:22 +000091 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000092
Chris Lattner94e509c2006-11-10 23:58:45 +000093 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000094 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
95 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
96 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
97 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
98 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
99 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
100 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
101 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
102 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
103 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000104
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000105 // This is used in the ppcf128->int sequence. Note it has different semantics
106 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000107 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000108
Roman Divacky0016f732012-08-16 18:19:29 +0000109 // We do not currently implement these libm ops for PowerPC.
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000110 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
111 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
112 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
113 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
114 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
115
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000116 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000117 setOperationAction(ISD::SREM, MVT::i32, Expand);
118 setOperationAction(ISD::UREM, MVT::i32, Expand);
119 setOperationAction(ISD::SREM, MVT::i64, Expand);
120 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000121
122 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
124 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
125 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
126 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
127 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
128 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
129 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
130 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000131
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000132 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setOperationAction(ISD::FSIN , MVT::f64, Expand);
134 setOperationAction(ISD::FCOS , MVT::f64, Expand);
135 setOperationAction(ISD::FREM , MVT::f64, Expand);
136 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000137 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::FSIN , MVT::f32, Expand);
139 setOperationAction(ISD::FCOS , MVT::f32, Expand);
140 setOperationAction(ISD::FREM , MVT::f32, Expand);
141 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000142 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000143
Owen Anderson825b72b2009-08-11 20:47:22 +0000144 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000145
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000146 // If we're enabling GP optimizations, use hardware square root
Evan Cheng769951f2012-07-02 22:39:56 +0000147 if (!Subtarget->hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
149 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000150 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000151
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
153 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000154
Nate Begemand88fc032006-01-14 03:14:10 +0000155 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
157 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
158 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000159 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
160 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
162 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
163 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000164 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
165 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000166
Nate Begeman35ef9132006-01-11 21:21:00 +0000167 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
169 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000170
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000171 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000172 setOperationAction(ISD::SELECT, MVT::i32, Expand);
173 setOperationAction(ISD::SELECT, MVT::i64, Expand);
174 setOperationAction(ISD::SELECT, MVT::f32, Expand);
175 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000176
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000177 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
179 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000180
Nate Begeman750ac1b2006-02-01 07:19:44 +0000181 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000182 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000183
Nate Begeman81e80972006-03-17 01:40:33 +0000184 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000186
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000188
Chris Lattnerf7605322005-08-31 21:09:52 +0000189 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000191
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000192 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
194 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000195
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000196 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
197 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
198 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
199 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000200
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000201 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000203
Owen Anderson825b72b2009-08-11 20:47:22 +0000204 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
205 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
206 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
207 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000208
209
210 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000211 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
213 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000214 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000215 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
216 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
217 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
218 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000219 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
221 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000222
Nate Begeman1db3c922008-08-11 17:36:31 +0000223 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000225
226 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000227 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
228 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000229
Nate Begemanacc398c2006-01-25 18:21:52 +0000230 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000232
Evan Cheng769951f2012-07-02 22:39:56 +0000233 if (Subtarget->isSVR4ABI()) {
234 if (isPPC64) {
Hal Finkel179a4dd2012-03-24 03:53:55 +0000235 // VAARG always uses double-word chunks, so promote anything smaller.
236 setOperationAction(ISD::VAARG, MVT::i1, Promote);
237 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
238 setOperationAction(ISD::VAARG, MVT::i8, Promote);
239 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
240 setOperationAction(ISD::VAARG, MVT::i16, Promote);
241 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
242 setOperationAction(ISD::VAARG, MVT::i32, Promote);
243 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
244 setOperationAction(ISD::VAARG, MVT::Other, Expand);
245 } else {
246 // VAARG is custom lowered with the 32-bit SVR4 ABI.
247 setOperationAction(ISD::VAARG, MVT::Other, Custom);
248 setOperationAction(ISD::VAARG, MVT::i64, Custom);
249 }
Roman Divackybdb226e2011-06-28 15:30:42 +0000250 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000251 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000252
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000253 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000254 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
255 setOperationAction(ISD::VAEND , MVT::Other, Expand);
256 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
257 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
258 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
259 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000260
Chris Lattner6d92cad2006-03-26 10:06:40 +0000261 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000263
Dale Johannesen53e4e442008-11-07 22:54:33 +0000264 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
266 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
267 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
268 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
269 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
270 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
271 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
272 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
273 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
274 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
275 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
276 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000277
Evan Cheng769951f2012-07-02 22:39:56 +0000278 if (Subtarget->has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000279 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
281 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
282 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
283 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000284 // This is just the low 32 bits of a (signed) fp->i64 conversion.
285 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000286 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000287
Chris Lattner7fbcef72006-03-24 07:53:47 +0000288 // FIXME: disable this lowered code. This generates 64-bit register values,
289 // and we don't model the fact that the top part is clobbered by calls. We
290 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000292 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000293 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000295 }
296
Evan Cheng769951f2012-07-02 22:39:56 +0000297 if (Subtarget->use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000298 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperc9099502012-04-20 06:31:50 +0000299 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000300 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000302 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
304 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
305 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000306 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000307 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
309 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
310 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000311 }
Evan Chengd30bf012006-03-01 01:11:20 +0000312
Evan Cheng769951f2012-07-02 22:39:56 +0000313 if (Subtarget->hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000314 // First set operation action for all vector types to expand. Then we
315 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000316 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
317 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
318 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000319
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000320 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000321 setOperationAction(ISD::ADD , VT, Legal);
322 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000323
Chris Lattner7ff7e672006-04-04 17:25:31 +0000324 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000325 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000327
328 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000329 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000331 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000333 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000335 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000337 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000339 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000341
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000342 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000343 setOperationAction(ISD::MUL , VT, Expand);
344 setOperationAction(ISD::SDIV, VT, Expand);
345 setOperationAction(ISD::SREM, VT, Expand);
346 setOperationAction(ISD::UDIV, VT, Expand);
347 setOperationAction(ISD::UREM, VT, Expand);
348 setOperationAction(ISD::FDIV, VT, Expand);
349 setOperationAction(ISD::FNEG, VT, Expand);
Craig Topper44e394c2012-11-15 08:02:19 +0000350 setOperationAction(ISD::FSQRT, VT, Expand);
351 setOperationAction(ISD::FLOG, VT, Expand);
352 setOperationAction(ISD::FLOG10, VT, Expand);
353 setOperationAction(ISD::FLOG2, VT, Expand);
354 setOperationAction(ISD::FEXP, VT, Expand);
355 setOperationAction(ISD::FEXP2, VT, Expand);
356 setOperationAction(ISD::FSIN, VT, Expand);
357 setOperationAction(ISD::FCOS, VT, Expand);
358 setOperationAction(ISD::FABS, VT, Expand);
359 setOperationAction(ISD::FPOWI, VT, Expand);
Craig Topper1ab489a2012-11-14 08:11:25 +0000360 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper49010472012-11-15 06:51:10 +0000361 setOperationAction(ISD::FCEIL, VT, Expand);
362 setOperationAction(ISD::FTRUNC, VT, Expand);
363 setOperationAction(ISD::FRINT, VT, Expand);
364 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000365 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
366 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
367 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
368 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
369 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
370 setOperationAction(ISD::UDIVREM, VT, Expand);
371 setOperationAction(ISD::SDIVREM, VT, Expand);
372 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
373 setOperationAction(ISD::FPOW, VT, Expand);
374 setOperationAction(ISD::CTPOP, VT, Expand);
375 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000376 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000377 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000378 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Benjamin Kramer91223a42012-12-19 15:49:14 +0000379 setOperationAction(ISD::VSELECT, VT, Expand);
Adhemerval Zanellacfe09ed2012-11-05 17:15:56 +0000380 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
381
382 for (unsigned j = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
383 j <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++j) {
384 MVT::SimpleValueType InnerVT = (MVT::SimpleValueType)j;
385 setTruncStoreAction(VT, InnerVT, Expand);
386 }
387 setLoadExtAction(ISD::SEXTLOAD, VT, Expand);
388 setLoadExtAction(ISD::ZEXTLOAD, VT, Expand);
389 setLoadExtAction(ISD::EXTLOAD, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000390 }
391
Chris Lattner7ff7e672006-04-04 17:25:31 +0000392 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
393 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000395
Owen Anderson825b72b2009-08-11 20:47:22 +0000396 setOperationAction(ISD::AND , MVT::v4i32, Legal);
397 setOperationAction(ISD::OR , MVT::v4i32, Legal);
398 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
399 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
400 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
401 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella51aaadb2012-10-08 17:27:24 +0000402 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
403 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
404 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
405 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Adhemerval Zanellae95ed2b2012-11-15 20:56:03 +0000406 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
407 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
408 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
409 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000410
Craig Topperc9099502012-04-20 06:31:50 +0000411 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
412 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
413 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
414 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000415
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel070b8db2012-06-22 00:49:52 +0000417 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
419 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
420 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000421
Owen Anderson825b72b2009-08-11 20:47:22 +0000422 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
423 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000424
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
426 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
427 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
428 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Adhemerval Zanella5f41fd62012-10-30 13:50:19 +0000429
430 // Altivec does not contain unordered floating-point compare instructions
431 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
432 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
433 setCondCodeAction(ISD::SETUGT, MVT::v4f32, Expand);
434 setCondCodeAction(ISD::SETUGE, MVT::v4f32, Expand);
435 setCondCodeAction(ISD::SETULT, MVT::v4f32, Expand);
436 setCondCodeAction(ISD::SETULE, MVT::v4f32, Expand);
Nate Begeman425a9692005-11-29 08:17:20 +0000437 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000438
Hal Finkel8cc34742012-08-04 14:10:46 +0000439 if (Subtarget->has64BitSupport()) {
Hal Finkel19aa2b52012-04-01 20:08:17 +0000440 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel8cc34742012-08-04 14:10:46 +0000441 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
442 }
Hal Finkel19aa2b52012-04-01 20:08:17 +0000443
Eli Friedman4db5aca2011-08-29 18:23:02 +0000444 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
445 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
Hal Finkelcd9ea512012-12-25 17:22:53 +0000446 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
447 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000448
Duncan Sands03228082008-11-23 15:47:28 +0000449 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000450 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Scott Michelfdc40a02009-02-17 22:15:04 +0000451
Evan Cheng769951f2012-07-02 22:39:56 +0000452 if (isPPC64) {
Chris Lattner10da9572006-10-18 01:20:43 +0000453 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000454 setExceptionPointerRegister(PPC::X3);
455 setExceptionSelectorRegister(PPC::X4);
456 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000457 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000458 setExceptionPointerRegister(PPC::R3);
459 setExceptionSelectorRegister(PPC::R4);
460 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000461
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000462 // We have target-specific dag combine patterns for the following nodes:
463 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000464 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000465 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000466 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000467
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000468 // Darwin long double math library functions have $LDBL128 appended.
Evan Cheng769951f2012-07-02 22:39:56 +0000469 if (Subtarget->isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000470 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000471 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
472 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000473 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
474 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000475 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
476 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
477 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
478 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
479 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000480 }
481
Hal Finkelc6129162011-10-17 18:53:03 +0000482 setMinFunctionAlignment(2);
483 if (PPCSubTarget.isDarwin())
484 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000485
Evan Cheng769951f2012-07-02 22:39:56 +0000486 if (isPPC64 && Subtarget->isJITCodeModel())
487 // Temporary workaround for the inability of PPC64 JIT to handle jump
488 // tables.
489 setSupportJumpTables(false);
490
Eli Friedman26689ac2011-08-03 21:06:02 +0000491 setInsertFencesForAtomic(true);
492
Hal Finkel768c65f2011-11-22 16:21:04 +0000493 setSchedulingPreference(Sched::Hybrid);
494
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000495 computeRegisterProperties();
Hal Finkel621b77a2012-08-28 16:12:39 +0000496
497 // The Freescale cores does better with aggressive inlining of memcpy and
498 // friends. Gcc uses same threshold of 128 bytes (= 32 word stores).
499 if (Subtarget->getDarwinDirective() == PPC::DIR_E500mc ||
500 Subtarget->getDarwinDirective() == PPC::DIR_E5500) {
501 maxStoresPerMemset = 32;
502 maxStoresPerMemsetOptSize = 16;
503 maxStoresPerMemcpy = 32;
504 maxStoresPerMemcpyOptSize = 8;
505 maxStoresPerMemmove = 32;
506 maxStoresPerMemmoveOptSize = 8;
507
508 setPrefFunctionAlignment(4);
509 benefitFromCodePlacementOpt = true;
510 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000511}
512
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000513/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
514/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000515unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000516 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000517 // Darwin passes everything on 4 byte boundary.
518 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
519 return 4;
Roman Divacky466958c2012-04-02 15:49:30 +0000520
521 // 16byte and wider vectors are passed on 16byte boundary.
522 if (VectorType *VTy = dyn_cast<VectorType>(Ty))
523 if (VTy->getBitWidth() >= 128)
524 return 16;
525
526 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
527 if (PPCSubTarget.isPPC64())
528 return 8;
529
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000530 return 4;
531}
532
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000533const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
534 switch (Opcode) {
535 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000536 case PPCISD::FSEL: return "PPCISD::FSEL";
537 case PPCISD::FCFID: return "PPCISD::FCFID";
538 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
539 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
540 case PPCISD::STFIWX: return "PPCISD::STFIWX";
541 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
542 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
543 case PPCISD::VPERM: return "PPCISD::VPERM";
544 case PPCISD::Hi: return "PPCISD::Hi";
545 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000546 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000547 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
548 case PPCISD::LOAD: return "PPCISD::LOAD";
549 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000550 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
551 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
552 case PPCISD::SRL: return "PPCISD::SRL";
553 case PPCISD::SRA: return "PPCISD::SRA";
554 case PPCISD::SHL: return "PPCISD::SHL";
555 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
556 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000557 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
Hal Finkel5b00cea2012-03-31 14:45:15 +0000558 case PPCISD::CALL_NOP_SVR4: return "PPCISD::CALL_NOP_SVR4";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000559 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000560 case PPCISD::NOP: return "PPCISD::NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000561 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000562 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
563 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000564 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
565 case PPCISD::MFCR: return "PPCISD::MFCR";
566 case PPCISD::VCMP: return "PPCISD::VCMP";
567 case PPCISD::VCMPo: return "PPCISD::VCMPo";
568 case PPCISD::LBRX: return "PPCISD::LBRX";
569 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000570 case PPCISD::LARX: return "PPCISD::LARX";
571 case PPCISD::STCX: return "PPCISD::STCX";
572 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
573 case PPCISD::MFFS: return "PPCISD::MFFS";
574 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
575 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
576 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
577 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000578 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel82b38212012-08-28 02:10:27 +0000579 case PPCISD::CR6SET: return "PPCISD::CR6SET";
580 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000581 case PPCISD::ADDIS_TOC_HA: return "PPCISD::ADDIS_TOC_HA";
582 case PPCISD::LD_TOC_L: return "PPCISD::LD_TOC_L";
583 case PPCISD::ADDI_TOC_L: return "PPCISD::ADDI_TOC_L";
Bill Schmidtb453e162012-12-14 17:02:38 +0000584 case PPCISD::ADDIS_GOT_TPREL_HA: return "PPCISD::ADDIS_GOT_TPREL_HA";
585 case PPCISD::LD_GOT_TPREL_L: return "PPCISD::LD_GOT_TPREL_L";
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000586 case PPCISD::ADD_TLS: return "PPCISD::ADD_TLS";
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000587 case PPCISD::ADDIS_TLSGD_HA: return "PPCISD::ADDIS_TLSGD_HA";
588 case PPCISD::ADDI_TLSGD_L: return "PPCISD::ADDI_TLSGD_L";
589 case PPCISD::GET_TLS_ADDR: return "PPCISD::GET_TLS_ADDR";
Bill Schmidt349c2782012-12-12 19:29:35 +0000590 case PPCISD::ADDIS_TLSLD_HA: return "PPCISD::ADDIS_TLSLD_HA";
591 case PPCISD::ADDI_TLSLD_L: return "PPCISD::ADDI_TLSLD_L";
592 case PPCISD::GET_TLSLD_ADDR: return "PPCISD::GET_TLSLD_ADDR";
593 case PPCISD::ADDIS_DTPREL_HA: return "PPCISD::ADDIS_DTPREL_HA";
594 case PPCISD::ADDI_DTPREL_L: return "PPCISD::ADDI_DTPREL_L";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000595 }
596}
597
Duncan Sands28b77e92011-09-06 19:07:46 +0000598EVT PPCTargetLowering::getSetCCResultType(EVT VT) const {
Adhemerval Zanella1c7d69b2012-10-08 18:59:53 +0000599 if (!VT.isVector())
600 return MVT::i32;
601 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +0000602}
603
Chris Lattner1a635d62006-04-14 06:01:58 +0000604//===----------------------------------------------------------------------===//
605// Node matching predicates, for use by the tblgen matching code.
606//===----------------------------------------------------------------------===//
607
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000608/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000609static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000610 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000611 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000612 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000613 // Maybe this has already been legalized into the constant pool?
614 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000615 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000616 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000617 }
618 return false;
619}
620
Chris Lattnerddb739e2006-04-06 17:23:16 +0000621/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
622/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000623static bool isConstantOrUndef(int Op, int Val) {
624 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000625}
626
627/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
628/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000629bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000630 if (!isUnary) {
631 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000632 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000633 return false;
634 } else {
635 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000636 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
637 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000638 return false;
639 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000640 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000641}
642
643/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
644/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000645bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000646 if (!isUnary) {
647 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000648 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
649 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000650 return false;
651 } else {
652 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000653 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
654 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
655 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
656 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000657 return false;
658 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000659 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000660}
661
Chris Lattnercaad1632006-04-06 22:02:42 +0000662/// isVMerge - Common function, used to match vmrg* shuffles.
663///
Nate Begeman9008ca62009-04-27 18:41:29 +0000664static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000665 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000666 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000667 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000668 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
669 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000670
Chris Lattner116cc482006-04-06 21:11:54 +0000671 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
672 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000673 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000674 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000675 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000676 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000677 return false;
678 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000679 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000680}
681
682/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
683/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000684bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000685 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000686 if (!isUnary)
687 return isVMerge(N, UnitSize, 8, 24);
688 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000689}
690
691/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
692/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000693bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000694 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000695 if (!isUnary)
696 return isVMerge(N, UnitSize, 0, 16);
697 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000698}
699
700
Chris Lattnerd0608e12006-04-06 18:26:28 +0000701/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
702/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000703int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000704 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000705 "PPC only supports shuffles by bytes!");
706
707 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000708
Chris Lattnerd0608e12006-04-06 18:26:28 +0000709 // Find the first non-undef value in the shuffle mask.
710 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000711 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000712 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000713
Chris Lattnerd0608e12006-04-06 18:26:28 +0000714 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000715
Nate Begeman9008ca62009-04-27 18:41:29 +0000716 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000717 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000718 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000719 if (ShiftAmt < i) return -1;
720 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000721
Chris Lattnerf24380e2006-04-06 22:28:36 +0000722 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000723 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000724 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000725 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000726 return -1;
727 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000728 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000729 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000730 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000731 return -1;
732 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000733 return ShiftAmt;
734}
Chris Lattneref819f82006-03-20 06:33:01 +0000735
736/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
737/// specifies a splat of a single element that is suitable for input to
738/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000739bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000740 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000741 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000742
Chris Lattner88a99ef2006-03-20 06:37:44 +0000743 // This is a splat operation if each element of the permute is the same, and
744 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000745 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000746
Nate Begeman9008ca62009-04-27 18:41:29 +0000747 // FIXME: Handle UNDEF elements too!
748 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000749 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000750
Nate Begeman9008ca62009-04-27 18:41:29 +0000751 // Check that the indices are consecutive, in the case of a multi-byte element
752 // splatted with a v16i8 mask.
753 for (unsigned i = 1; i != EltSize; ++i)
754 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000755 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000756
Chris Lattner7ff7e672006-04-04 17:25:31 +0000757 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000758 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000759 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000760 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000761 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000762 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000763 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000764}
765
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000766/// isAllNegativeZeroVector - Returns true if all elements of build_vector
767/// are -0.0.
768bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000769 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
770
771 APInt APVal, APUndef;
772 unsigned BitSize;
773 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000774
Dale Johannesen1e608812009-11-13 01:45:18 +0000775 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000776 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000777 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000778
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000779 return false;
780}
781
Chris Lattneref819f82006-03-20 06:33:01 +0000782/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
783/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000784unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000785 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
786 assert(isSplatShuffleMask(SVOp, EltSize));
787 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000788}
789
Chris Lattnere87192a2006-04-12 17:37:20 +0000790/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000791/// by using a vspltis[bhw] instruction of the specified element size, return
792/// the constant being splatted. The ByteSize field indicates the number of
793/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000794SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
795 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000796
797 // If ByteSize of the splat is bigger than the element size of the
798 // build_vector, then we have a case where we are checking for a splat where
799 // multiple elements of the buildvector are folded together into a single
800 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
801 unsigned EltSize = 16/N->getNumOperands();
802 if (EltSize < ByteSize) {
803 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000804 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000805 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000806
Chris Lattner79d9a882006-04-08 07:14:26 +0000807 // See if all of the elements in the buildvector agree across.
808 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
809 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
810 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000811 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000812
Scott Michelfdc40a02009-02-17 22:15:04 +0000813
Gabor Greifba36cb52008-08-28 21:40:38 +0000814 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000815 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
816 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000817 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000818 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000819
Chris Lattner79d9a882006-04-08 07:14:26 +0000820 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
821 // either constant or undef values that are identical for each chunk. See
822 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000823
Chris Lattner79d9a882006-04-08 07:14:26 +0000824 // Check to see if all of the leading entries are either 0 or -1. If
825 // neither, then this won't fit into the immediate field.
826 bool LeadingZero = true;
827 bool LeadingOnes = true;
828 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000829 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000830
Chris Lattner79d9a882006-04-08 07:14:26 +0000831 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
832 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
833 }
834 // Finally, check the least significant entry.
835 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000836 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000837 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000838 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000839 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000840 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000841 }
842 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000843 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000844 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000845 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000846 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000847 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000848 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000849
Dan Gohman475871a2008-07-27 21:46:04 +0000850 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000851 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000852
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000853 // Check to see if this buildvec has a single non-undef value in its elements.
854 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
855 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000856 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000857 OpVal = N->getOperand(i);
858 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000859 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000860 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000861
Gabor Greifba36cb52008-08-28 21:40:38 +0000862 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000863
Eli Friedman1a8229b2009-05-24 02:03:36 +0000864 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000865 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000866 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000867 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000868 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000869 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000870 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000871 }
872
873 // If the splat value is larger than the element value, then we can never do
874 // this splat. The only case that we could fit the replicated bits into our
875 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000876 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000877
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000878 // If the element value is larger than the splat value, cut it in half and
879 // check to see if the two halves are equal. Continue doing this until we
880 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
881 while (ValSizeInBytes > ByteSize) {
882 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000883
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000884 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000885 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
886 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000887 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000888 }
889
890 // Properly sign extend the value.
Richard Smith1144af32012-08-24 23:29:28 +0000891 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelfdc40a02009-02-17 22:15:04 +0000892
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000893 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000894 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000895
Chris Lattner140a58f2006-04-08 06:46:53 +0000896 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith1144af32012-08-24 23:29:28 +0000897 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000898 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000899 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000900}
901
Chris Lattner1a635d62006-04-14 06:01:58 +0000902//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000903// Addressing Mode Selection
904//===----------------------------------------------------------------------===//
905
906/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
907/// or 64-bit immediate, and if the value can be accurately represented as a
908/// sign extension from a 16-bit value. If so, this returns true and the
909/// immediate.
910static bool isIntS16Immediate(SDNode *N, short &Imm) {
911 if (N->getOpcode() != ISD::Constant)
912 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000913
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000914 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000915 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000916 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000917 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000918 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000919}
Dan Gohman475871a2008-07-27 21:46:04 +0000920static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000921 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000922}
923
924
925/// SelectAddressRegReg - Given the specified addressed, check to see if it
926/// can be represented as an indexed [r+r] operation. Returns false if it
927/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000928bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
929 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000930 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000931 short imm = 0;
932 if (N.getOpcode() == ISD::ADD) {
933 if (isIntS16Immediate(N.getOperand(1), imm))
934 return false; // r+i
935 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
936 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000937
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000938 Base = N.getOperand(0);
939 Index = N.getOperand(1);
940 return true;
941 } else if (N.getOpcode() == ISD::OR) {
942 if (isIntS16Immediate(N.getOperand(1), imm))
943 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000944
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000945 // If this is an or of disjoint bitfields, we can codegen this as an add
946 // (for better address arithmetic) if the LHS and RHS of the OR are provably
947 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000948 APInt LHSKnownZero, LHSKnownOne;
949 APInt RHSKnownZero, RHSKnownOne;
950 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000951 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000952
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000953 if (LHSKnownZero.getBoolValue()) {
954 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000955 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000956 // If all of the bits are known zero on the LHS or RHS, the add won't
957 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000958 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000959 Base = N.getOperand(0);
960 Index = N.getOperand(1);
961 return true;
962 }
963 }
964 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000965
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000966 return false;
967}
968
969/// Returns true if the address N can be represented by a base register plus
970/// a signed 16-bit displacement [r+imm], and if it is not better
971/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000972bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000973 SDValue &Base,
974 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000975 // FIXME dl should come from parent load or store, not from address
976 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000977 // If this can be more profitably realized as r+r, fail.
978 if (SelectAddressRegReg(N, Disp, Base, DAG))
979 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000980
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000981 if (N.getOpcode() == ISD::ADD) {
982 short imm = 0;
983 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000984 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000985 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
986 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
987 } else {
988 Base = N.getOperand(0);
989 }
990 return true; // [r+i]
991 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
992 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +0000993 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000994 && "Cannot handle constant offsets yet!");
995 Disp = N.getOperand(1).getOperand(0); // The global address.
996 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackyfd42ed62012-06-04 17:36:38 +0000997 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000998 Disp.getOpcode() == ISD::TargetConstantPool ||
999 Disp.getOpcode() == ISD::TargetJumpTable);
1000 Base = N.getOperand(0);
1001 return true; // [&g+r]
1002 }
1003 } else if (N.getOpcode() == ISD::OR) {
1004 short imm = 0;
1005 if (isIntS16Immediate(N.getOperand(1), imm)) {
1006 // If this is an or of disjoint bitfields, we can codegen this as an add
1007 // (for better address arithmetic) if the LHS and RHS of the OR are
1008 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001009 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001010 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +00001011
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001012 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001013 // If all of the bits are known zero on the LHS or RHS, the add won't
1014 // carry.
1015 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001016 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001017 return true;
1018 }
1019 }
1020 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1021 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +00001022
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001023 // If this address fits entirely in a 16-bit sext immediate field, codegen
1024 // this as "d, 0"
1025 short Imm;
1026 if (isIntS16Immediate(CN, Imm)) {
1027 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00001028 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1029 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001030 return true;
1031 }
Chris Lattnerbc681d62007-02-17 06:44:03 +00001032
1033 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001034 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001035 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1036 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001037
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001038 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001039 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001040
Owen Anderson825b72b2009-08-11 20:47:22 +00001041 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
1042 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001043 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001044 return true;
1045 }
1046 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001047
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001048 Disp = DAG.getTargetConstant(0, getPointerTy());
1049 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1050 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1051 else
1052 Base = N;
1053 return true; // [r+0]
1054}
1055
1056/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1057/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +00001058bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1059 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +00001060 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001061 // Check to see if we can easily represent this as an [r+r] address. This
1062 // will fail if it thinks that the address is more profitably represented as
1063 // reg+imm, e.g. where imm = 0.
1064 if (SelectAddressRegReg(N, Base, Index, DAG))
1065 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +00001066
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001067 // If the operand is an addition, always emit this as [r+r], since this is
1068 // better (for code size, and execution, as the memop does the add for free)
1069 // than emitting an explicit add.
1070 if (N.getOpcode() == ISD::ADD) {
1071 Base = N.getOperand(0);
1072 Index = N.getOperand(1);
1073 return true;
1074 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001075
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001076 // Otherwise, do it the hard way, using R0 as the base register.
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00001077 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1078 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001079 Index = N;
1080 return true;
1081}
1082
1083/// SelectAddressRegImmShift - Returns true if the address N can be
1084/// represented by a base register plus a signed 14-bit displacement
1085/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +00001086bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
1087 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +00001088 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001089 // FIXME dl should come from the parent load or store, not the address
1090 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001091 // If this can be more profitably realized as r+r, fail.
1092 if (SelectAddressRegReg(N, Disp, Base, DAG))
1093 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001094
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001095 if (N.getOpcode() == ISD::ADD) {
1096 short imm = 0;
1097 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Gabor Greifc77d6782012-04-20 08:58:49 +00001098 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001099 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1100 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1101 } else {
1102 Base = N.getOperand(0);
1103 }
1104 return true; // [r+i]
1105 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1106 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001107 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001108 && "Cannot handle constant offsets yet!");
1109 Disp = N.getOperand(1).getOperand(0); // The global address.
1110 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
1111 Disp.getOpcode() == ISD::TargetConstantPool ||
1112 Disp.getOpcode() == ISD::TargetJumpTable);
1113 Base = N.getOperand(0);
1114 return true; // [&g+r]
1115 }
1116 } else if (N.getOpcode() == ISD::OR) {
1117 short imm = 0;
1118 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
1119 // If this is an or of disjoint bitfields, we can codegen this as an add
1120 // (for better address arithmetic) if the LHS and RHS of the OR are
1121 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001122 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001123 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001124 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001125 // If all of the bits are known zero on the LHS or RHS, the add won't
1126 // carry.
1127 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001128 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001129 return true;
1130 }
1131 }
1132 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001133 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001134 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001135 // If this address fits entirely in a 14-bit sext immediate field, codegen
1136 // this as "d, 0"
1137 short Imm;
1138 if (isIntS16Immediate(CN, Imm)) {
1139 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Cameron Zwarichd76773a2011-05-19 03:11:06 +00001140 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1141 CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001142 return true;
1143 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001144
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001145 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001146 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001147 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1148 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001149
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001150 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001151 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1152 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1153 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001154 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001155 return true;
1156 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001157 }
1158 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001159
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001160 Disp = DAG.getTargetConstant(0, getPointerTy());
1161 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1162 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1163 else
1164 Base = N;
1165 return true; // [r+0]
1166}
1167
1168
1169/// getPreIndexedAddressParts - returns true by value, base pointer and
1170/// offset pointer and addressing mode by reference if the node's address
1171/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001172bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1173 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001174 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001175 SelectionDAG &DAG) const {
Hal Finkel77838f92012-06-04 02:21:00 +00001176 if (DisablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001177
Dan Gohman475871a2008-07-27 21:46:04 +00001178 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001179 EVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001180 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1181 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001182 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001183
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001184 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001185 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001186 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001187 } else
1188 return false;
1189
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001190 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001191 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001192 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001193
Hal Finkelac81cc32012-06-19 02:34:32 +00001194 if (SelectAddressRegReg(Ptr, Offset, Base, DAG)) {
Hal Finkel0fcdd8b2012-06-20 15:43:03 +00001195 AM = ISD::PRE_INC;
1196 return true;
Hal Finkelac81cc32012-06-19 02:34:32 +00001197 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001198
Chris Lattner0851b4f2006-11-15 19:55:13 +00001199 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001200 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001201 // reg + imm
1202 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1203 return false;
1204 } else {
1205 // reg + imm * 4.
1206 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1207 return false;
1208 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001209
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001210 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001211 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1212 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001213 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001214 LD->getExtensionType() == ISD::SEXTLOAD &&
1215 isa<ConstantSDNode>(Offset))
1216 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001217 }
1218
Chris Lattner4eab7142006-11-10 02:08:47 +00001219 AM = ISD::PRE_INC;
1220 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001221}
1222
1223//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001224// LowerOperation implementation
1225//===----------------------------------------------------------------------===//
1226
Chris Lattner1e61e692010-11-15 02:46:57 +00001227/// GetLabelAccessInfo - Return true if we should reference labels using a
1228/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1229static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001230 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1231 HiOpFlags = PPCII::MO_HA16;
1232 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001233
Chris Lattner1e61e692010-11-15 02:46:57 +00001234 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1235 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001236 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001237 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001238 if (isPIC) {
1239 HiOpFlags |= PPCII::MO_PIC_FLAG;
1240 LoOpFlags |= PPCII::MO_PIC_FLAG;
1241 }
1242
1243 // If this is a reference to a global value that requires a non-lazy-ptr, make
1244 // sure that instruction lowering adds it.
1245 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1246 HiOpFlags |= PPCII::MO_NLP_FLAG;
1247 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001248
Chris Lattner6d2ff122010-11-15 03:13:19 +00001249 if (GV->hasHiddenVisibility()) {
1250 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1251 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1252 }
1253 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001254
Chris Lattner1e61e692010-11-15 02:46:57 +00001255 return isPIC;
1256}
1257
1258static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1259 SelectionDAG &DAG) {
1260 EVT PtrVT = HiPart.getValueType();
1261 SDValue Zero = DAG.getConstant(0, PtrVT);
1262 DebugLoc DL = HiPart.getDebugLoc();
1263
1264 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1265 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001266
Chris Lattner1e61e692010-11-15 02:46:57 +00001267 // With PIC, the first instruction is actually "GR+hi(&G)".
1268 if (isPIC)
1269 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1270 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001271
Chris Lattner1e61e692010-11-15 02:46:57 +00001272 // Generate non-pic code that has direct accesses to the constant pool.
1273 // The address of the global is just (hi(&g)+lo(&g)).
1274 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1275}
1276
Scott Michelfdc40a02009-02-17 22:15:04 +00001277SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001278 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001279 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001280 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001281 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001282
Roman Divacky9fb8b492012-08-24 16:26:02 +00001283 // 64-bit SVR4 ABI code is always position-independent.
1284 // The actual address of the GlobalValue is stored in the TOC.
1285 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1286 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
1287 return DAG.getNode(PPCISD::TOC_ENTRY, CP->getDebugLoc(), MVT::i64, GA,
1288 DAG.getRegister(PPC::X2, MVT::i64));
1289 }
1290
Chris Lattner1e61e692010-11-15 02:46:57 +00001291 unsigned MOHiFlag, MOLoFlag;
1292 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1293 SDValue CPIHi =
1294 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1295 SDValue CPILo =
1296 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1297 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001298}
1299
Dan Gohmand858e902010-04-17 15:26:15 +00001300SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001301 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001302 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001303
Roman Divacky9fb8b492012-08-24 16:26:02 +00001304 // 64-bit SVR4 ABI code is always position-independent.
1305 // The actual address of the GlobalValue is stored in the TOC.
1306 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1307 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1308 return DAG.getNode(PPCISD::TOC_ENTRY, JT->getDebugLoc(), MVT::i64, GA,
1309 DAG.getRegister(PPC::X2, MVT::i64));
1310 }
1311
Chris Lattner1e61e692010-11-15 02:46:57 +00001312 unsigned MOHiFlag, MOLoFlag;
1313 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1314 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1315 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1316 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001317}
1318
Dan Gohmand858e902010-04-17 15:26:15 +00001319SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1320 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001321 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001322
Dan Gohman46510a72010-04-15 01:51:59 +00001323 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001324
Chris Lattner1e61e692010-11-15 02:46:57 +00001325 unsigned MOHiFlag, MOLoFlag;
1326 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001327 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1328 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattner1e61e692010-11-15 02:46:57 +00001329 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1330}
1331
Roman Divackyfd42ed62012-06-04 17:36:38 +00001332SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1333 SelectionDAG &DAG) const {
1334
1335 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1336 DebugLoc dl = GA->getDebugLoc();
1337 const GlobalValue *GV = GA->getGlobal();
1338 EVT PtrVT = getPointerTy();
1339 bool is64bit = PPCSubTarget.isPPC64();
1340
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001341 TLSModel::Model Model = getTargetMachine().getTLSModel(GV);
Roman Divackyfd42ed62012-06-04 17:36:38 +00001342
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001343 if (Model == TLSModel::LocalExec) {
1344 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1345 PPCII::MO_TPREL16_HA);
1346 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1347 PPCII::MO_TPREL16_LO);
1348 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1349 is64bit ? MVT::i64 : MVT::i32);
1350 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
1351 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1352 }
Roman Divackyfd42ed62012-06-04 17:36:38 +00001353
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001354 if (!is64bit)
1355 llvm_unreachable("only local-exec is currently supported for ppc32");
1356
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001357 if (Model == TLSModel::InitialExec) {
Bill Schmidtdfebc4c2012-12-13 18:45:54 +00001358 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1359 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
Bill Schmidtb453e162012-12-14 17:02:38 +00001360 SDValue TPOffsetHi = DAG.getNode(PPCISD::ADDIS_GOT_TPREL_HA, dl,
1361 PtrVT, GOTReg, TGA);
1362 SDValue TPOffset = DAG.getNode(PPCISD::LD_GOT_TPREL_L, dl,
1363 PtrVT, TGA, TPOffsetHi);
Bill Schmidtdfebc4c2012-12-13 18:45:54 +00001364 return DAG.getNode(PPCISD::ADD_TLS, dl, PtrVT, TPOffset, TGA);
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001365 }
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001366
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001367 if (Model == TLSModel::GeneralDynamic) {
1368 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1369 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1370 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSGD_HA, dl, PtrVT,
1371 GOTReg, TGA);
1372 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSGD_L, dl, PtrVT,
1373 GOTEntryHi, TGA);
1374
1375 // We need a chain node, and don't have one handy. The underlying
1376 // call has no side effects, so using the function entry node
1377 // suffices.
1378 SDValue Chain = DAG.getEntryNode();
1379 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1380 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1381 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLS_ADDR, dl,
1382 PtrVT, ParmReg, TGA);
Bill Schmidt349c2782012-12-12 19:29:35 +00001383 // The return value from GET_TLS_ADDR really is in X3 already, but
1384 // some hacks are needed here to tie everything together. The extra
1385 // copies dissolve during subsequent transforms.
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001386 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1387 return DAG.getCopyFromReg(Chain, dl, PPC::X3, PtrVT);
1388 }
1389
Bill Schmidt349c2782012-12-12 19:29:35 +00001390 if (Model == TLSModel::LocalDynamic) {
1391 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1392 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1393 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSLD_HA, dl, PtrVT,
1394 GOTReg, TGA);
1395 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSLD_L, dl, PtrVT,
1396 GOTEntryHi, TGA);
1397
1398 // We need a chain node, and don't have one handy. The underlying
1399 // call has no side effects, so using the function entry node
1400 // suffices.
1401 SDValue Chain = DAG.getEntryNode();
1402 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1403 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1404 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLSLD_ADDR, dl,
1405 PtrVT, ParmReg, TGA);
1406 // The return value from GET_TLSLD_ADDR really is in X3 already, but
1407 // some hacks are needed here to tie everything together. The extra
1408 // copies dissolve during subsequent transforms.
1409 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1410 SDValue DtvOffsetHi = DAG.getNode(PPCISD::ADDIS_DTPREL_HA, dl, PtrVT,
Bill Schmidt1e18b862012-12-13 20:57:10 +00001411 Chain, ParmReg, TGA);
Bill Schmidt349c2782012-12-12 19:29:35 +00001412 return DAG.getNode(PPCISD::ADDI_DTPREL_L, dl, PtrVT, DtvOffsetHi, TGA);
1413 }
1414
1415 llvm_unreachable("Unknown TLS model!");
Roman Divackyfd42ed62012-06-04 17:36:38 +00001416}
1417
Chris Lattner1e61e692010-11-15 02:46:57 +00001418SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1419 SelectionDAG &DAG) const {
1420 EVT PtrVT = Op.getValueType();
1421 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1422 DebugLoc DL = GSDN->getDebugLoc();
1423 const GlobalValue *GV = GSDN->getGlobal();
1424
Chris Lattner1e61e692010-11-15 02:46:57 +00001425 // 64-bit SVR4 ABI code is always position-independent.
1426 // The actual address of the GlobalValue is stored in the TOC.
1427 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1428 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1429 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1430 DAG.getRegister(PPC::X2, MVT::i64));
1431 }
1432
Chris Lattner6d2ff122010-11-15 03:13:19 +00001433 unsigned MOHiFlag, MOLoFlag;
1434 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001435
Chris Lattner6d2ff122010-11-15 03:13:19 +00001436 SDValue GAHi =
1437 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1438 SDValue GALo =
1439 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001440
Chris Lattner6d2ff122010-11-15 03:13:19 +00001441 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001442
Chris Lattner6d2ff122010-11-15 03:13:19 +00001443 // If the global reference is actually to a non-lazy-pointer, we have to do an
1444 // extra load to get the address of the global.
1445 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1446 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001447 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001448 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001449}
1450
Dan Gohmand858e902010-04-17 15:26:15 +00001451SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001452 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001453 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001454
Chris Lattner1a635d62006-04-14 06:01:58 +00001455 // If we're comparing for equality to zero, expose the fact that this is
1456 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1457 // fold the new nodes.
1458 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1459 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001460 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001461 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001462 if (VT.bitsLT(MVT::i32)) {
1463 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001464 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001465 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001466 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001467 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1468 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001469 DAG.getConstant(Log2b, MVT::i32));
1470 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001471 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001472 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001473 // optimized. FIXME: revisit this when we can custom lower all setcc
1474 // optimizations.
1475 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001476 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001477 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001478
Chris Lattner1a635d62006-04-14 06:01:58 +00001479 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001480 // by xor'ing the rhs with the lhs, which is faster than setting a
1481 // condition register, reading it back out, and masking the correct bit. The
1482 // normal approach here uses sub to do this instead of xor. Using xor exposes
1483 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001484 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001485 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001486 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001487 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001488 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001489 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001490 }
Dan Gohman475871a2008-07-27 21:46:04 +00001491 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001492}
1493
Dan Gohman475871a2008-07-27 21:46:04 +00001494SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001495 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001496 SDNode *Node = Op.getNode();
1497 EVT VT = Node->getValueType(0);
1498 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1499 SDValue InChain = Node->getOperand(0);
1500 SDValue VAListPtr = Node->getOperand(1);
1501 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1502 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001503
Roman Divackybdb226e2011-06-28 15:30:42 +00001504 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1505
1506 // gpr_index
1507 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1508 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1509 false, false, 0);
1510 InChain = GprIndex.getValue(1);
1511
1512 if (VT == MVT::i64) {
1513 // Check if GprIndex is even
1514 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1515 DAG.getConstant(1, MVT::i32));
1516 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1517 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1518 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1519 DAG.getConstant(1, MVT::i32));
1520 // Align GprIndex to be even if it isn't
1521 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1522 GprIndex);
1523 }
1524
1525 // fpr index is 1 byte after gpr
1526 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1527 DAG.getConstant(1, MVT::i32));
1528
1529 // fpr
1530 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1531 FprPtr, MachinePointerInfo(SV), MVT::i8,
1532 false, false, 0);
1533 InChain = FprIndex.getValue(1);
1534
1535 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1536 DAG.getConstant(8, MVT::i32));
1537
1538 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1539 DAG.getConstant(4, MVT::i32));
1540
1541 // areas
1542 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001543 MachinePointerInfo(), false, false,
1544 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001545 InChain = OverflowArea.getValue(1);
1546
1547 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001548 MachinePointerInfo(), false, false,
1549 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001550 InChain = RegSaveArea.getValue(1);
1551
1552 // select overflow_area if index > 8
1553 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1554 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1555
Roman Divackybdb226e2011-06-28 15:30:42 +00001556 // adjustment constant gpr_index * 4/8
1557 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1558 VT.isInteger() ? GprIndex : FprIndex,
1559 DAG.getConstant(VT.isInteger() ? 4 : 8,
1560 MVT::i32));
1561
1562 // OurReg = RegSaveArea + RegConstant
1563 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1564 RegConstant);
1565
1566 // Floating types are 32 bytes into RegSaveArea
1567 if (VT.isFloatingPoint())
1568 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1569 DAG.getConstant(32, MVT::i32));
1570
1571 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1572 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1573 VT.isInteger() ? GprIndex : FprIndex,
1574 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1575 MVT::i32));
1576
1577 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1578 VT.isInteger() ? VAListPtr : FprPtr,
1579 MachinePointerInfo(SV),
1580 MVT::i8, false, false, 0);
1581
1582 // determine if we should load from reg_save_area or overflow_area
1583 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1584
1585 // increase overflow_area by 4/8 if gpr/fpr > 8
1586 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1587 DAG.getConstant(VT.isInteger() ? 4 : 8,
1588 MVT::i32));
1589
1590 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1591 OverflowAreaPlusN);
1592
1593 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1594 OverflowAreaPtr,
1595 MachinePointerInfo(),
1596 MVT::i32, false, false, 0);
1597
NAKAMURA Takumi25f6b5a2012-08-30 15:52:23 +00001598 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001599 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001600}
1601
Duncan Sands4a544a72011-09-06 13:37:06 +00001602SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1603 SelectionDAG &DAG) const {
1604 return Op.getOperand(0);
1605}
1606
1607SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1608 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001609 SDValue Chain = Op.getOperand(0);
1610 SDValue Trmp = Op.getOperand(1); // trampoline
1611 SDValue FPtr = Op.getOperand(2); // nested function
1612 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001613 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001614
Owen Andersone50ed302009-08-10 22:56:29 +00001615 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001616 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001617 Type *IntPtrTy =
Micah Villmow3574eca2012-10-08 16:38:25 +00001618 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Chandler Carruthece6c6b2012-11-01 08:07:29 +00001619 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001620
Scott Michelfdc40a02009-02-17 22:15:04 +00001621 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001622 TargetLowering::ArgListEntry Entry;
1623
1624 Entry.Ty = IntPtrTy;
1625 Entry.Node = Trmp; Args.push_back(Entry);
1626
1627 // TrampSize == (isPPC64 ? 48 : 40);
1628 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001629 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001630 Args.push_back(Entry);
1631
1632 Entry.Node = FPtr; Args.push_back(Entry);
1633 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001634
Bill Wendling77959322008-09-17 00:30:57 +00001635 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001636 TargetLowering::CallLoweringInfo CLI(Chain,
1637 Type::getVoidTy(*DAG.getContext()),
1638 false, false, false, false, 0,
1639 CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001640 /*isTailCall=*/false,
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001641 /*doesNotRet=*/false,
1642 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001643 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001644 Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001645 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bill Wendling77959322008-09-17 00:30:57 +00001646
Duncan Sands4a544a72011-09-06 13:37:06 +00001647 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001648}
1649
Dan Gohman475871a2008-07-27 21:46:04 +00001650SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001651 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001652 MachineFunction &MF = DAG.getMachineFunction();
1653 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1654
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001655 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001656
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001657 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001658 // vastart just stores the address of the VarArgsFrameIndex slot into the
1659 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001660 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001661 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001662 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001663 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1664 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001665 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001666 }
1667
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001668 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001669 // We suppose the given va_list is already allocated.
1670 //
1671 // typedef struct {
1672 // char gpr; /* index into the array of 8 GPRs
1673 // * stored in the register save area
1674 // * gpr=0 corresponds to r3,
1675 // * gpr=1 to r4, etc.
1676 // */
1677 // char fpr; /* index into the array of 8 FPRs
1678 // * stored in the register save area
1679 // * fpr=0 corresponds to f1,
1680 // * fpr=1 to f2, etc.
1681 // */
1682 // char *overflow_arg_area;
1683 // /* location on stack that holds
1684 // * the next overflow argument
1685 // */
1686 // char *reg_save_area;
1687 // /* where r3:r10 and f1:f8 (if saved)
1688 // * are stored
1689 // */
1690 // } va_list[1];
1691
1692
Dan Gohman1e93df62010-04-17 14:41:14 +00001693 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1694 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001695
Nicolas Geoffray01119992007-04-03 13:59:52 +00001696
Owen Andersone50ed302009-08-10 22:56:29 +00001697 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001698
Dan Gohman1e93df62010-04-17 14:41:14 +00001699 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1700 PtrVT);
1701 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1702 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001703
Duncan Sands83ec4b62008-06-06 12:08:01 +00001704 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001705 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001706
Duncan Sands83ec4b62008-06-06 12:08:01 +00001707 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001708 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001709
1710 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001711 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001712
Dan Gohman69de1932008-02-06 22:27:42 +00001713 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001714
Nicolas Geoffray01119992007-04-03 13:59:52 +00001715 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001716 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001717 Op.getOperand(1),
1718 MachinePointerInfo(SV),
1719 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001720 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001721 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001722 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001723
Nicolas Geoffray01119992007-04-03 13:59:52 +00001724 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001725 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001726 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1727 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001728 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001729 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001730 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001731
Nicolas Geoffray01119992007-04-03 13:59:52 +00001732 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001733 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001734 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1735 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001736 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001737 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001738 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001739
1740 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001741 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1742 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001743 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001744
Chris Lattner1a635d62006-04-14 06:01:58 +00001745}
1746
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001747#include "PPCGenCallingConv.inc"
1748
Duncan Sands1e96bab2010-11-04 10:49:57 +00001749static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001750 CCValAssign::LocInfo &LocInfo,
1751 ISD::ArgFlagsTy &ArgFlags,
1752 CCState &State) {
1753 return true;
1754}
1755
Duncan Sands1e96bab2010-11-04 10:49:57 +00001756static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001757 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001758 CCValAssign::LocInfo &LocInfo,
1759 ISD::ArgFlagsTy &ArgFlags,
1760 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001761 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001762 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1763 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1764 };
1765 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001766
Tilmann Schellerffd02002009-07-03 06:45:56 +00001767 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1768
1769 // Skip one register if the first unallocated register has an even register
1770 // number and there are still argument registers available which have not been
1771 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1772 // need to skip a register if RegNum is odd.
1773 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1774 State.AllocateReg(ArgRegs[RegNum]);
1775 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001776
Tilmann Schellerffd02002009-07-03 06:45:56 +00001777 // Always return false here, as this function only makes sure that the first
1778 // unallocated register has an odd register number and does not actually
1779 // allocate a register for the current argument.
1780 return false;
1781}
1782
Duncan Sands1e96bab2010-11-04 10:49:57 +00001783static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001784 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001785 CCValAssign::LocInfo &LocInfo,
1786 ISD::ArgFlagsTy &ArgFlags,
1787 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001788 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001789 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1790 PPC::F8
1791 };
1792
1793 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001794
Tilmann Schellerffd02002009-07-03 06:45:56 +00001795 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1796
1797 // If there is only one Floating-point register left we need to put both f64
1798 // values of a split ppc_fp128 value on the stack.
1799 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1800 State.AllocateReg(ArgRegs[RegNum]);
1801 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001802
Tilmann Schellerffd02002009-07-03 06:45:56 +00001803 // Always return false here, as this function only makes sure that the two f64
1804 // values a ppc_fp128 value is split into are both passed in registers or both
1805 // passed on the stack and does not actually allocate a register for the
1806 // current argument.
1807 return false;
1808}
1809
Chris Lattner9f0bc652007-02-25 05:34:32 +00001810/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001811/// on Darwin.
Craig Topperb78ca422012-03-11 07:16:55 +00001812static const uint16_t *GetFPR() {
1813 static const uint16_t FPR[] = {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001814 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001815 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001816 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001817
Chris Lattner9f0bc652007-02-25 05:34:32 +00001818 return FPR;
1819}
1820
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001821/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1822/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001823static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001824 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001825 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001826 if (Flags.isByVal())
1827 ArgSize = Flags.getByValSize();
1828 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1829
1830 return ArgSize;
1831}
1832
Dan Gohman475871a2008-07-27 21:46:04 +00001833SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001834PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001835 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001836 const SmallVectorImpl<ISD::InputArg>
1837 &Ins,
1838 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001839 SmallVectorImpl<SDValue> &InVals)
1840 const {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001841 if (PPCSubTarget.isSVR4ABI()) {
1842 if (PPCSubTarget.isPPC64())
1843 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
1844 dl, DAG, InVals);
1845 else
1846 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
1847 dl, DAG, InVals);
Bill Schmidt419f3762012-09-19 15:42:13 +00001848 } else {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001849 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1850 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001851 }
1852}
1853
1854SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00001855PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001856 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001857 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001858 const SmallVectorImpl<ISD::InputArg>
1859 &Ins,
1860 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001861 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001862
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001863 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001864 // +-----------------------------------+
1865 // +--> | Back chain |
1866 // | +-----------------------------------+
1867 // | | Floating-point register save area |
1868 // | +-----------------------------------+
1869 // | | General register save area |
1870 // | +-----------------------------------+
1871 // | | CR save word |
1872 // | +-----------------------------------+
1873 // | | VRSAVE save word |
1874 // | +-----------------------------------+
1875 // | | Alignment padding |
1876 // | +-----------------------------------+
1877 // | | Vector register save area |
1878 // | +-----------------------------------+
1879 // | | Local variable space |
1880 // | +-----------------------------------+
1881 // | | Parameter list area |
1882 // | +-----------------------------------+
1883 // | | LR save word |
1884 // | +-----------------------------------+
1885 // SP--> +--- | Back chain |
1886 // +-----------------------------------+
1887 //
1888 // Specifications:
1889 // System V Application Binary Interface PowerPC Processor Supplement
1890 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001891
Tilmann Schellerffd02002009-07-03 06:45:56 +00001892 MachineFunction &MF = DAG.getMachineFunction();
1893 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001894 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001895
Owen Andersone50ed302009-08-10 22:56:29 +00001896 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001897 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001898 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1899 (CallConv == CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001900 unsigned PtrByteSize = 4;
1901
1902 // Assign locations to all of the incoming arguments.
1903 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001904 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001905 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001906
1907 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001908 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001909
Dan Gohman98ca4f22009-08-05 01:29:28 +00001910 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001911
Tilmann Schellerffd02002009-07-03 06:45:56 +00001912 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1913 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001914
Tilmann Schellerffd02002009-07-03 06:45:56 +00001915 // Arguments stored in registers.
1916 if (VA.isRegLoc()) {
Craig Topper44d23822012-02-22 05:59:10 +00001917 const TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001918 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001919
Owen Anderson825b72b2009-08-11 20:47:22 +00001920 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001921 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001922 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001923 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +00001924 RC = &PPC::GPRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001925 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001926 case MVT::f32:
Craig Topperc9099502012-04-20 06:31:50 +00001927 RC = &PPC::F4RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001928 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001929 case MVT::f64:
Craig Topperc9099502012-04-20 06:31:50 +00001930 RC = &PPC::F8RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001931 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001932 case MVT::v16i8:
1933 case MVT::v8i16:
1934 case MVT::v4i32:
1935 case MVT::v4f32:
Craig Topperc9099502012-04-20 06:31:50 +00001936 RC = &PPC::VRRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001937 break;
1938 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001939
Tilmann Schellerffd02002009-07-03 06:45:56 +00001940 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00001941 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001942 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001943
Dan Gohman98ca4f22009-08-05 01:29:28 +00001944 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001945 } else {
1946 // Argument stored in memory.
1947 assert(VA.isMemLoc());
1948
1949 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1950 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001951 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001952
1953 // Create load nodes to retrieve arguments from the stack.
1954 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001955 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1956 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001957 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001958 }
1959 }
1960
1961 // Assign locations to all of the incoming aggregate by value arguments.
1962 // Aggregates passed by value are stored in the local variable space of the
1963 // caller's stack frame, right above the parameter list area.
1964 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001965 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001966 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001967
1968 // Reserve stack space for the allocations in CCInfo.
1969 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1970
Dan Gohman98ca4f22009-08-05 01:29:28 +00001971 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001972
1973 // Area that is at least reserved in the caller of this function.
1974 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001975
Tilmann Schellerffd02002009-07-03 06:45:56 +00001976 // Set the size that is at least reserved in caller of this function. Tail
1977 // call optimized function's reserved stack space needs to be aligned so that
1978 // taking the difference between two stack areas will result in an aligned
1979 // stack.
1980 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1981
1982 MinReservedArea =
1983 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001984 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001985
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001986 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00001987 getStackAlignment();
1988 unsigned AlignMask = TargetAlign-1;
1989 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001990
Tilmann Schellerffd02002009-07-03 06:45:56 +00001991 FI->setMinReservedArea(MinReservedArea);
1992
1993 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001994
Tilmann Schellerffd02002009-07-03 06:45:56 +00001995 // If the function takes variable number of arguments, make a frame index for
1996 // the start of the first vararg value... for expansion of llvm.va_start.
1997 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001998 static const uint16_t GPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001999 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2000 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2001 };
2002 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
2003
Craig Topperc5eaae42012-03-11 07:57:25 +00002004 static const uint16_t FPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002005 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2006 PPC::F8
2007 };
2008 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
2009
Dan Gohman1e93df62010-04-17 14:41:14 +00002010 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
2011 NumGPArgRegs));
2012 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
2013 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002014
2015 // Make room for NumGPArgRegs and NumFPArgRegs.
2016 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00002017 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002018
Dan Gohman1e93df62010-04-17 14:41:14 +00002019 FuncInfo->setVarArgsStackOffset(
2020 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002021 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002022
Dan Gohman1e93df62010-04-17 14:41:14 +00002023 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
2024 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002025
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00002026 // The fixed integer arguments of a variadic function are stored to the
2027 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
2028 // the result of va_next.
2029 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
2030 // Get an existing live-in vreg, or add a new one.
2031 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
2032 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00002033 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002034
Dan Gohman98ca4f22009-08-05 01:29:28 +00002035 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002036 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2037 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002038 MemOps.push_back(Store);
2039 // Increment the address by four for the next argument to store
2040 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
2041 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2042 }
2043
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002044 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
2045 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00002046 // The double arguments are stored to the VarArgsFrameIndex
2047 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00002048 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
2049 // Get an existing live-in vreg, or add a new one.
2050 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
2051 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00002052 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002053
Owen Anderson825b72b2009-08-11 20:47:22 +00002054 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002055 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2056 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002057 MemOps.push_back(Store);
2058 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00002059 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00002060 PtrVT);
2061 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2062 }
2063 }
2064
2065 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002066 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002067 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002068
Dan Gohman98ca4f22009-08-05 01:29:28 +00002069 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002070}
2071
Bill Schmidt726c2372012-10-23 15:51:16 +00002072// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2073// value to MVT::i64 and then truncate to the correct register size.
2074SDValue
2075PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
2076 SelectionDAG &DAG, SDValue ArgVal,
2077 DebugLoc dl) const {
2078 if (Flags.isSExt())
2079 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
2080 DAG.getValueType(ObjectVT));
2081 else if (Flags.isZExt())
2082 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
2083 DAG.getValueType(ObjectVT));
2084
2085 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
2086}
2087
2088// Set the size that is at least reserved in caller of this function. Tail
2089// call optimized functions' reserved stack space needs to be aligned so that
2090// taking the difference between two stack areas will result in an aligned
2091// stack.
2092void
2093PPCTargetLowering::setMinReservedArea(MachineFunction &MF, SelectionDAG &DAG,
2094 unsigned nAltivecParamsAtEnd,
2095 unsigned MinReservedArea,
2096 bool isPPC64) const {
2097 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2098 // Add the Altivec parameters at the end, if needed.
2099 if (nAltivecParamsAtEnd) {
2100 MinReservedArea = ((MinReservedArea+15)/16)*16;
2101 MinReservedArea += 16*nAltivecParamsAtEnd;
2102 }
2103 MinReservedArea =
2104 std::max(MinReservedArea,
2105 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2106 unsigned TargetAlign
2107 = DAG.getMachineFunction().getTarget().getFrameLowering()->
2108 getStackAlignment();
2109 unsigned AlignMask = TargetAlign-1;
2110 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2111 FI->setMinReservedArea(MinReservedArea);
2112}
2113
Tilmann Schellerffd02002009-07-03 06:45:56 +00002114SDValue
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002115PPCTargetLowering::LowerFormalArguments_64SVR4(
2116 SDValue Chain,
2117 CallingConv::ID CallConv, bool isVarArg,
2118 const SmallVectorImpl<ISD::InputArg>
2119 &Ins,
2120 DebugLoc dl, SelectionDAG &DAG,
2121 SmallVectorImpl<SDValue> &InVals) const {
2122 // TODO: add description of PPC stack frame format, or at least some docs.
2123 //
2124 MachineFunction &MF = DAG.getMachineFunction();
2125 MachineFrameInfo *MFI = MF.getFrameInfo();
2126 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2127
2128 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2129 // Potential tail calls could cause overwriting of argument stack slots.
2130 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2131 (CallConv == CallingConv::Fast));
2132 unsigned PtrByteSize = 8;
2133
2134 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
2135 // Area that is at least reserved in caller of this function.
2136 unsigned MinReservedArea = ArgOffset;
2137
2138 static const uint16_t GPR[] = {
2139 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2140 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2141 };
2142
2143 static const uint16_t *FPR = GetFPR();
2144
2145 static const uint16_t VR[] = {
2146 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2147 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2148 };
2149
2150 const unsigned Num_GPR_Regs = array_lengthof(GPR);
2151 const unsigned Num_FPR_Regs = 13;
2152 const unsigned Num_VR_Regs = array_lengthof(VR);
2153
2154 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
2155
2156 // Add DAG nodes to load the arguments or copy them out of registers. On
2157 // entry to a function on PPC, the arguments start after the linkage area,
2158 // although the first ones are often in registers.
2159
2160 SmallVector<SDValue, 8> MemOps;
2161 unsigned nAltivecParamsAtEnd = 0;
2162 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
2163 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo, ++FuncArg) {
2164 SDValue ArgVal;
2165 bool needsLoad = false;
2166 EVT ObjectVT = Ins[ArgNo].VT;
2167 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
2168 unsigned ArgSize = ObjSize;
2169 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
2170
2171 unsigned CurArgOffset = ArgOffset;
2172
2173 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
2174 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2175 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
2176 if (isVarArg) {
2177 MinReservedArea = ((MinReservedArea+15)/16)*16;
2178 MinReservedArea += CalculateStackSlotSize(ObjectVT,
2179 Flags,
2180 PtrByteSize);
2181 } else
2182 nAltivecParamsAtEnd++;
2183 } else
2184 // Calculate min reserved area.
2185 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
2186 Flags,
2187 PtrByteSize);
2188
2189 // FIXME the codegen can be much improved in some cases.
2190 // We do not have to keep everything in memory.
2191 if (Flags.isByVal()) {
2192 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2193 ObjSize = Flags.getByValSize();
2194 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt42d43352012-10-31 01:15:05 +00002195 // Empty aggregate parameters do not take up registers. Examples:
2196 // struct { } a;
2197 // union { } b;
2198 // int c[0];
2199 // etc. However, we have to provide a place-holder in InVals, so
2200 // pretend we have an 8-byte item at the current address for that
2201 // purpose.
2202 if (!ObjSize) {
2203 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2204 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2205 InVals.push_back(FIN);
2206 continue;
2207 }
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002208 // All aggregates smaller than 8 bytes must be passed right-justified.
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002209 if (ObjSize < PtrByteSize)
2210 CurArgOffset = CurArgOffset + (PtrByteSize - ObjSize);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002211 // The value of the object is its address.
2212 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
2213 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2214 InVals.push_back(FIN);
Bill Schmidt37900c52012-10-25 13:38:09 +00002215
2216 if (ObjSize < 8) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002217 if (GPR_idx != Num_GPR_Regs) {
Bill Schmidt37900c52012-10-25 13:38:09 +00002218 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002219 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002220 SDValue Store;
2221
2222 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2223 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2224 (ObjSize == 2 ? MVT::i16 : MVT::i32));
2225 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
2226 MachinePointerInfo(FuncArg, CurArgOffset),
2227 ObjType, false, false, 0);
2228 } else {
2229 // For sizes that don't fit a truncating store (3, 5, 6, 7),
2230 // store the whole register as-is to the parameter save area
2231 // slot. The address of the parameter was already calculated
2232 // above (InVals.push_back(FIN)) to be the right-justified
2233 // offset within the slot. For this store, we need a new
2234 // frame index that points at the beginning of the slot.
2235 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2236 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2237 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2238 MachinePointerInfo(FuncArg, ArgOffset),
2239 false, false, 0);
2240 }
2241
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002242 MemOps.push_back(Store);
2243 ++GPR_idx;
2244 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002245 // Whether we copied from a register or not, advance the offset
2246 // into the parameter save area by a full doubleword.
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002247 ArgOffset += PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002248 continue;
2249 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002250
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002251 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2252 // Store whatever pieces of the object are in registers
2253 // to memory. ArgOffset will be the address of the beginning
2254 // of the object.
2255 if (GPR_idx != Num_GPR_Regs) {
2256 unsigned VReg;
2257 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2258 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2259 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2260 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002261 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002262 MachinePointerInfo(FuncArg, ArgOffset),
2263 false, false, 0);
2264 MemOps.push_back(Store);
2265 ++GPR_idx;
2266 ArgOffset += PtrByteSize;
2267 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002268 ArgOffset += ArgSize - j;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002269 break;
2270 }
2271 }
2272 continue;
2273 }
2274
2275 switch (ObjectVT.getSimpleVT().SimpleTy) {
2276 default: llvm_unreachable("Unhandled argument type!");
2277 case MVT::i32:
2278 case MVT::i64:
2279 if (GPR_idx != Num_GPR_Regs) {
2280 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2281 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2282
Bill Schmidt726c2372012-10-23 15:51:16 +00002283 if (ObjectVT == MVT::i32)
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002284 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2285 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002286 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002287
2288 ++GPR_idx;
2289 } else {
2290 needsLoad = true;
2291 ArgSize = PtrByteSize;
2292 }
2293 ArgOffset += 8;
2294 break;
2295
2296 case MVT::f32:
2297 case MVT::f64:
2298 // Every 8 bytes of argument space consumes one of the GPRs available for
2299 // argument passing.
2300 if (GPR_idx != Num_GPR_Regs) {
2301 ++GPR_idx;
2302 }
2303 if (FPR_idx != Num_FPR_Regs) {
2304 unsigned VReg;
2305
2306 if (ObjectVT == MVT::f32)
2307 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2308 else
2309 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
2310
2311 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2312 ++FPR_idx;
2313 } else {
2314 needsLoad = true;
Bill Schmidta867f372012-10-11 15:38:20 +00002315 ArgSize = PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002316 }
2317
2318 ArgOffset += 8;
2319 break;
2320 case MVT::v4f32:
2321 case MVT::v4i32:
2322 case MVT::v8i16:
2323 case MVT::v16i8:
2324 // Note that vector arguments in registers don't reserve stack space,
2325 // except in varargs functions.
2326 if (VR_idx != Num_VR_Regs) {
2327 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
2328 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2329 if (isVarArg) {
2330 while ((ArgOffset % 16) != 0) {
2331 ArgOffset += PtrByteSize;
2332 if (GPR_idx != Num_GPR_Regs)
2333 GPR_idx++;
2334 }
2335 ArgOffset += 16;
2336 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
2337 }
2338 ++VR_idx;
2339 } else {
2340 // Vectors are aligned.
2341 ArgOffset = ((ArgOffset+15)/16)*16;
2342 CurArgOffset = ArgOffset;
2343 ArgOffset += 16;
2344 needsLoad = true;
2345 }
2346 break;
2347 }
2348
2349 // We need to load the argument to a virtual register if we determined
2350 // above that we ran out of physical registers of the appropriate type.
2351 if (needsLoad) {
2352 int FI = MFI->CreateFixedObject(ObjSize,
2353 CurArgOffset + (ArgSize - ObjSize),
2354 isImmutable);
2355 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2356 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2357 false, false, false, 0);
2358 }
2359
2360 InVals.push_back(ArgVal);
2361 }
2362
2363 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002364 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002365 // taking the difference between two stack areas will result in an aligned
2366 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002367 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, true);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002368
2369 // If the function takes variable number of arguments, make a frame index for
2370 // the start of the first vararg value... for expansion of llvm.va_start.
2371 if (isVarArg) {
2372 int Depth = ArgOffset;
2373
2374 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt726c2372012-10-23 15:51:16 +00002375 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002376 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2377
2378 // If this function is vararg, store any remaining integer argument regs
2379 // to their spots on the stack so that they may be loaded by deferencing the
2380 // result of va_next.
2381 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
2382 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2383 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2384 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2385 MachinePointerInfo(), false, false, 0);
2386 MemOps.push_back(Store);
2387 // Increment the address by four for the next argument to store
Bill Schmidt726c2372012-10-23 15:51:16 +00002388 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002389 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2390 }
2391 }
2392
2393 if (!MemOps.empty())
2394 Chain = DAG.getNode(ISD::TokenFactor, dl,
2395 MVT::Other, &MemOps[0], MemOps.size());
2396
2397 return Chain;
2398}
2399
2400SDValue
2401PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002402 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002403 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002404 const SmallVectorImpl<ISD::InputArg>
2405 &Ins,
2406 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002407 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002408 // TODO: add description of PPC stack frame format, or at least some docs.
2409 //
2410 MachineFunction &MF = DAG.getMachineFunction();
2411 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00002412 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00002413
Owen Andersone50ed302009-08-10 22:56:29 +00002414 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002415 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002416 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002417 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2418 (CallConv == CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00002419 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00002420
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002421 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002422 // Area that is at least reserved in caller of this function.
2423 unsigned MinReservedArea = ArgOffset;
2424
Craig Topperb78ca422012-03-11 07:16:55 +00002425 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002426 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2427 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2428 };
Craig Topperb78ca422012-03-11 07:16:55 +00002429 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00002430 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2431 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2432 };
Scott Michelfdc40a02009-02-17 22:15:04 +00002433
Craig Topperb78ca422012-03-11 07:16:55 +00002434 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00002435
Craig Topperb78ca422012-03-11 07:16:55 +00002436 static const uint16_t VR[] = {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002437 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2438 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2439 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002440
Owen Anderson718cb662007-09-07 04:06:50 +00002441 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002442 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00002443 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002444
2445 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002446
Craig Topperb78ca422012-03-11 07:16:55 +00002447 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00002448
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002449 // In 32-bit non-varargs functions, the stack space for vectors is after the
2450 // stack space for non-vectors. We do not use this space unless we have
2451 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00002452 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002453 // that out...for the pathological case, compute VecArgOffset as the
2454 // start of the vector parameter area. Computing VecArgOffset is the
2455 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002456 unsigned VecArgOffset = ArgOffset;
2457 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002458 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002459 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00002460 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002461 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002462
Duncan Sands276dcbd2008-03-21 09:14:45 +00002463 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002464 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer263109d2012-01-20 14:42:32 +00002465 unsigned ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00002466 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002467 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2468 VecArgOffset += ArgSize;
2469 continue;
2470 }
2471
Owen Anderson825b72b2009-08-11 20:47:22 +00002472 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002473 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002474 case MVT::i32:
2475 case MVT::f32:
Bill Schmidt419f3762012-09-19 15:42:13 +00002476 VecArgOffset += 4;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002477 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002478 case MVT::i64: // PPC64
2479 case MVT::f64:
Bill Schmidt419f3762012-09-19 15:42:13 +00002480 // FIXME: We are guaranteed to be !isPPC64 at this point.
2481 // Does MVT::i64 apply?
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002482 VecArgOffset += 8;
2483 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002484 case MVT::v4f32:
2485 case MVT::v4i32:
2486 case MVT::v8i16:
2487 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002488 // Nothing to do, we're only looking at Nonvector args here.
2489 break;
2490 }
2491 }
2492 }
2493 // We've found where the vector parameter area in memory is. Skip the
2494 // first 12 parameters; these don't use that memory.
2495 VecArgOffset = ((VecArgOffset+15)/16)*16;
2496 VecArgOffset += 12*16;
2497
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002498 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00002499 // entry to a function on PPC, the arguments start after the linkage area,
2500 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002501
Dan Gohman475871a2008-07-27 21:46:04 +00002502 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002503 unsigned nAltivecParamsAtEnd = 0;
Roman Divacky5236ab32012-09-24 20:47:19 +00002504 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
2505 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo, ++FuncArg) {
Dan Gohman475871a2008-07-27 21:46:04 +00002506 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002507 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00002508 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002509 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00002510 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002511 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002512
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002513 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002514
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002515 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002516 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2517 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002518 if (isVarArg || isPPC64) {
2519 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002520 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00002521 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002522 PtrByteSize);
2523 } else nAltivecParamsAtEnd++;
2524 } else
2525 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002526 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00002527 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002528 PtrByteSize);
2529
Dale Johannesen8419dd62008-03-07 20:27:40 +00002530 // FIXME the codegen can be much improved in some cases.
2531 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002532 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00002533 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002534 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002535 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002536 // Objects of size 1 and 2 are right justified, everything else is
2537 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen7f96f392008-03-08 01:41:42 +00002538 if (ObjSize==1 || ObjSize==2) {
2539 CurArgOffset = CurArgOffset + (4 - ObjSize);
2540 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002541 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00002542 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002543 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002544 InVals.push_back(FIN);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002545 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen7f96f392008-03-08 01:41:42 +00002546 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002547 unsigned VReg;
2548 if (isPPC64)
2549 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2550 else
2551 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002552 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt726c2372012-10-23 15:51:16 +00002553 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelfdc40a02009-02-17 22:15:04 +00002554 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002555 MachinePointerInfo(FuncArg,
2556 CurArgOffset),
Bill Schmidt419f3762012-09-19 15:42:13 +00002557 ObjType, false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002558 MemOps.push_back(Store);
2559 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002560 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002561
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002562 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002563
Dale Johannesen7f96f392008-03-08 01:41:42 +00002564 continue;
2565 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002566 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2567 // Store whatever pieces of the object are in registers
Bill Schmidt419f3762012-09-19 15:42:13 +00002568 // to memory. ArgOffset will be the address of the beginning
2569 // of the object.
Dale Johannesen8419dd62008-03-07 20:27:40 +00002570 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002571 unsigned VReg;
2572 if (isPPC64)
2573 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2574 else
2575 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002576 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002577 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002578 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002579 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002580 MachinePointerInfo(FuncArg, ArgOffset),
David Greene534502d12010-02-15 16:56:53 +00002581 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002582 MemOps.push_back(Store);
2583 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002584 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002585 } else {
2586 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2587 break;
2588 }
2589 }
2590 continue;
2591 }
2592
Owen Anderson825b72b2009-08-11 20:47:22 +00002593 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002594 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002595 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002596 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002597 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002598 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002599 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002600 ++GPR_idx;
2601 } else {
2602 needsLoad = true;
2603 ArgSize = PtrByteSize;
2604 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002605 // All int arguments reserve stack space in the Darwin ABI.
2606 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002607 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002608 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002609 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002610 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002611 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002612 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002613 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002614
Bill Schmidt726c2372012-10-23 15:51:16 +00002615 if (ObjectVT == MVT::i32)
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002616 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002617 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002618 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002619
Chris Lattnerc91a4752006-06-26 22:48:35 +00002620 ++GPR_idx;
2621 } else {
2622 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002623 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002624 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002625 // All int arguments reserve stack space in the Darwin ABI.
2626 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002627 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002628
Owen Anderson825b72b2009-08-11 20:47:22 +00002629 case MVT::f32:
2630 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002631 // Every 4 bytes of argument space consumes one of the GPRs available for
2632 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002633 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002634 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002635 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002636 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002637 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002638 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002639 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002640
Owen Anderson825b72b2009-08-11 20:47:22 +00002641 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002642 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002643 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002644 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002645
Dan Gohman98ca4f22009-08-05 01:29:28 +00002646 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002647 ++FPR_idx;
2648 } else {
2649 needsLoad = true;
2650 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002651
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002652 // All FP arguments reserve stack space in the Darwin ABI.
2653 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002654 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002655 case MVT::v4f32:
2656 case MVT::v4i32:
2657 case MVT::v8i16:
2658 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002659 // Note that vector arguments in registers don't reserve stack space,
2660 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002661 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002662 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002663 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002664 if (isVarArg) {
2665 while ((ArgOffset % 16) != 0) {
2666 ArgOffset += PtrByteSize;
2667 if (GPR_idx != Num_GPR_Regs)
2668 GPR_idx++;
2669 }
2670 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002671 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002672 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002673 ++VR_idx;
2674 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002675 if (!isVarArg && !isPPC64) {
2676 // Vectors go after all the nonvectors.
2677 CurArgOffset = VecArgOffset;
2678 VecArgOffset += 16;
2679 } else {
2680 // Vectors are aligned.
2681 ArgOffset = ((ArgOffset+15)/16)*16;
2682 CurArgOffset = ArgOffset;
2683 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002684 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002685 needsLoad = true;
2686 }
2687 break;
2688 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002689
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002690 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002691 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002692 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002693 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002694 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002695 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002696 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002697 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002698 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002699 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002700
Dan Gohman98ca4f22009-08-05 01:29:28 +00002701 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002702 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002703
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002704 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002705 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002706 // taking the difference between two stack areas will result in an aligned
2707 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002708 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, isPPC64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002709
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002710 // If the function takes variable number of arguments, make a frame index for
2711 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002712 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002713 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002714
Dan Gohman1e93df62010-04-17 14:41:14 +00002715 FuncInfo->setVarArgsFrameIndex(
2716 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002717 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002718 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002719
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002720 // If this function is vararg, store any remaining integer argument regs
2721 // to their spots on the stack so that they may be loaded by deferencing the
2722 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002723 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002724 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002725
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002726 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002727 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002728 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002729 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002730
Dan Gohman98ca4f22009-08-05 01:29:28 +00002731 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002732 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2733 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002734 MemOps.push_back(Store);
2735 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002736 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002737 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002738 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002739 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002740
Dale Johannesen8419dd62008-03-07 20:27:40 +00002741 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002742 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002743 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002744
Dan Gohman98ca4f22009-08-05 01:29:28 +00002745 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002746}
2747
Bill Schmidt419f3762012-09-19 15:42:13 +00002748/// CalculateParameterAndLinkageAreaSize - Get the size of the parameter plus
2749/// linkage area for the Darwin ABI, or the 64-bit SVR4 ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002750static unsigned
2751CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2752 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002753 bool isVarArg,
2754 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002755 const SmallVectorImpl<ISD::OutputArg>
2756 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002757 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002758 unsigned &nAltivecParamsAtEnd) {
2759 // Count how many bytes are to be pushed on the stack, including the linkage
2760 // area, and parameter passing area. We start with 24/48 bytes, which is
2761 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002762 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002763 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002764 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2765
2766 // Add up all the space actually used.
2767 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2768 // they all go in registers, but we must reserve stack space for them for
2769 // possible use by the caller. In varargs or 64-bit calls, parameters are
2770 // assigned stack space in order, with padding so Altivec parameters are
2771 // 16-byte aligned.
2772 nAltivecParamsAtEnd = 0;
2773 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002774 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002775 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002776 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002777 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2778 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002779 if (!isVarArg && !isPPC64) {
2780 // Non-varargs Altivec parameters go after all the non-Altivec
2781 // parameters; handle those later so we know how much padding we need.
2782 nAltivecParamsAtEnd++;
2783 continue;
2784 }
2785 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2786 NumBytes = ((NumBytes+15)/16)*16;
2787 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002788 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002789 }
2790
2791 // Allow for Altivec parameters at the end, if needed.
2792 if (nAltivecParamsAtEnd) {
2793 NumBytes = ((NumBytes+15)/16)*16;
2794 NumBytes += 16*nAltivecParamsAtEnd;
2795 }
2796
2797 // The prolog code of the callee may store up to 8 GPR argument registers to
2798 // the stack, allowing va_start to index over them in memory if its varargs.
2799 // Because we cannot tell if this is needed on the caller side, we have to
2800 // conservatively assume that it is needed. As such, make sure we have at
2801 // least enough stack space for the caller to store the 8 GPRs.
2802 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002803 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002804
2805 // Tail call needs the stack to be aligned.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002806 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
2807 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
2808 getFrameLowering()->getStackAlignment();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002809 unsigned AlignMask = TargetAlign-1;
2810 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2811 }
2812
2813 return NumBytes;
2814}
2815
2816/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002817/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002818static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002819 unsigned ParamSize) {
2820
Dale Johannesenb60d5192009-11-24 01:09:07 +00002821 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002822
2823 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2824 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2825 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2826 // Remember only if the new adjustement is bigger.
2827 if (SPDiff < FI->getTailCallSPDelta())
2828 FI->setTailCallSPDelta(SPDiff);
2829
2830 return SPDiff;
2831}
2832
Dan Gohman98ca4f22009-08-05 01:29:28 +00002833/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2834/// for tail call optimization. Targets which want to do tail call
2835/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002836bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002837PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002838 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002839 bool isVarArg,
2840 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002841 SelectionDAG& DAG) const {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002842 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002843 return false;
2844
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002845 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002846 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002847 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002848
Dan Gohman98ca4f22009-08-05 01:29:28 +00002849 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002850 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002851 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2852 // Functions containing by val parameters are not supported.
2853 for (unsigned i = 0; i != Ins.size(); i++) {
2854 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2855 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002856 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002857
2858 // Non PIC/GOT tail calls are supported.
2859 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2860 return true;
2861
2862 // At the moment we can only do local tail calls (in same module, hidden
2863 // or protected) if we are generating PIC.
2864 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2865 return G->getGlobal()->hasHiddenVisibility()
2866 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002867 }
2868
2869 return false;
2870}
2871
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002872/// isCallCompatibleAddress - Return the immediate to use if the specified
2873/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002874static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002875 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2876 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002877
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002878 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002879 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith1144af32012-08-24 23:29:28 +00002880 SignExtend32<26>(Addr) != Addr)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002881 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002882
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002883 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002884 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002885}
2886
Dan Gohman844731a2008-05-13 00:00:25 +00002887namespace {
2888
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002889struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002890 SDValue Arg;
2891 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002892 int FrameIdx;
2893
2894 TailCallArgumentInfo() : FrameIdx(0) {}
2895};
2896
Dan Gohman844731a2008-05-13 00:00:25 +00002897}
2898
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002899/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2900static void
2901StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002902 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002903 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002904 SmallVector<SDValue, 8> &MemOpChains,
2905 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002906 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002907 SDValue Arg = TailCallArgs[i].Arg;
2908 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002909 int FI = TailCallArgs[i].FrameIdx;
2910 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002911 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002912 MachinePointerInfo::getFixedStack(FI),
2913 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002914 }
2915}
2916
2917/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2918/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002919static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002920 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002921 SDValue Chain,
2922 SDValue OldRetAddr,
2923 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002924 int SPDiff,
2925 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002926 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002927 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002928 if (SPDiff) {
2929 // Calculate the new stack slot for the return address.
2930 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002931 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002932 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002933 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002934 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002935 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002936 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002937 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002938 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002939 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002940
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002941 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2942 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002943 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002944 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002945 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002946 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002947 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002948 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2949 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002950 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002951 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002952 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002953 }
2954 return Chain;
2955}
2956
2957/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2958/// the position of the argument.
2959static void
2960CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002961 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002962 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2963 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002964 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002965 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002966 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002967 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002968 TailCallArgumentInfo Info;
2969 Info.Arg = Arg;
2970 Info.FrameIdxOp = FIN;
2971 Info.FrameIdx = FI;
2972 TailCallArguments.push_back(Info);
2973}
2974
2975/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2976/// stack slot. Returns the chain as result and the loaded frame pointers in
2977/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002978SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002979 int SPDiff,
2980 SDValue Chain,
2981 SDValue &LROpOut,
2982 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002983 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00002984 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002985 if (SPDiff) {
2986 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00002987 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002988 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002989 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002990 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002991 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002992
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002993 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
2994 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002995 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002996 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002997 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002998 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002999 Chain = SDValue(FPOpOut.getNode(), 1);
3000 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003001 }
3002 return Chain;
3003}
3004
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003005/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00003006/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003007/// specified by the specific parameter attribute. The copy will be passed as
3008/// a byval function parameter.
3009/// Sometimes what we are copying is the end of a larger object, the part that
3010/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00003011static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003012CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00003013 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003014 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003015 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00003016 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00003017 false, false, MachinePointerInfo(0),
3018 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003019}
Chris Lattner9f0bc652007-02-25 05:34:32 +00003020
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003021/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
3022/// tail calls.
3023static void
Dan Gohman475871a2008-07-27 21:46:04 +00003024LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
3025 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003026 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00003027 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003028 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003029 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00003030 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003031 if (!isTailCall) {
3032 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00003033 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003034 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003035 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003036 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003037 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003038 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003039 DAG.getConstant(ArgOffset, PtrVT));
3040 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00003041 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
3042 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003043 // Calculate and remember argument location.
3044 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
3045 TailCallArguments);
3046}
3047
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003048static
3049void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
3050 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
3051 SDValue LROp, SDValue FPOp, bool isDarwinABI,
3052 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
3053 MachineFunction &MF = DAG.getMachineFunction();
3054
3055 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
3056 // might overwrite each other in case of tail call optimization.
3057 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00003058 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003059 InFlag = SDValue();
3060 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
3061 MemOpChains2, dl);
3062 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003063 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003064 &MemOpChains2[0], MemOpChains2.size());
3065
3066 // Store the return address to the appropriate stack slot.
3067 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
3068 isPPC64, isDarwinABI, dl);
3069
3070 // Emit callseq_end just before tailcall node.
3071 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3072 DAG.getIntPtrConstant(0, true), InFlag);
3073 InFlag = Chain.getValue(1);
3074}
3075
3076static
3077unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
3078 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
3079 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00003080 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003081 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003082
Chris Lattnerb9082582010-11-14 23:42:06 +00003083 bool isPPC64 = PPCSubTarget.isPPC64();
3084 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
3085
Owen Andersone50ed302009-08-10 22:56:29 +00003086 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003087 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003088 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003089
3090 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
3091
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003092 bool needIndirectCall = true;
3093 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003094 // If this is an absolute destination address, use the munged value.
3095 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003096 needIndirectCall = false;
3097 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003098
Chris Lattnerb9082582010-11-14 23:42:06 +00003099 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3100 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
3101 // Use indirect calls for ALL functions calls in JIT mode, since the
3102 // far-call stubs may be outside relocation limits for a BL instruction.
3103 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
3104 unsigned OpFlags = 0;
3105 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003106 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003107 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00003108 (G->getGlobal()->isDeclaration() ||
3109 G->getGlobal()->isWeakForLinker())) {
3110 // PC-relative references to external symbols should go through $stub,
3111 // unless we're building with the leopard linker or later, which
3112 // automatically synthesizes these stubs.
3113 OpFlags = PPCII::MO_DARWIN_STUB;
3114 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003115
Chris Lattnerb9082582010-11-14 23:42:06 +00003116 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
3117 // every direct call is) turn it into a TargetGlobalAddress /
3118 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003119 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00003120 Callee.getValueType(),
3121 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003122 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003123 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003124 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003125
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003126 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003127 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003128
Chris Lattnerb9082582010-11-14 23:42:06 +00003129 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003130 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003131 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003132 // PC-relative references to external symbols should go through $stub,
3133 // unless we're building with the leopard linker or later, which
3134 // automatically synthesizes these stubs.
3135 OpFlags = PPCII::MO_DARWIN_STUB;
3136 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003137
Chris Lattnerb9082582010-11-14 23:42:06 +00003138 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3139 OpFlags);
3140 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003141 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003142
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003143 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003144 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3145 // to do the call, we can't use PPCISD::CALL.
3146 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003147
3148 if (isSVR4ABI && isPPC64) {
3149 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3150 // entry point, but to the function descriptor (the function entry point
3151 // address is part of the function descriptor though).
3152 // The function descriptor is a three doubleword structure with the
3153 // following fields: function entry point, TOC base address and
3154 // environment pointer.
3155 // Thus for a call through a function pointer, the following actions need
3156 // to be performed:
3157 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt726c2372012-10-23 15:51:16 +00003158 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003159 // 2. Load the address of the function entry point from the function
3160 // descriptor.
3161 // 3. Load the TOC of the callee from the function descriptor into r2.
3162 // 4. Load the environment pointer from the function descriptor into
3163 // r11.
3164 // 5. Branch to the function entry point address.
3165 // 6. On return of the callee, the TOC of the caller needs to be
3166 // restored (this is done in FinishCall()).
3167 //
3168 // All those operations are flagged together to ensure that no other
3169 // operations can be scheduled in between. E.g. without flagging the
3170 // operations together, a TOC access in the caller could be scheduled
3171 // between the load of the callee TOC and the branch to the callee, which
3172 // results in the TOC access going through the TOC of the callee instead
3173 // of going through the TOC of the caller, which leads to incorrect code.
3174
3175 // Load the address of the function entry point from the function
3176 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003177 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003178 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
3179 InFlag.getNode() ? 3 : 2);
3180 Chain = LoadFuncPtr.getValue(1);
3181 InFlag = LoadFuncPtr.getValue(2);
3182
3183 // Load environment pointer into r11.
3184 // Offset of the environment pointer within the function descriptor.
3185 SDValue PtrOff = DAG.getIntPtrConstant(16);
3186
3187 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
3188 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
3189 InFlag);
3190 Chain = LoadEnvPtr.getValue(1);
3191 InFlag = LoadEnvPtr.getValue(2);
3192
3193 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3194 InFlag);
3195 Chain = EnvVal.getValue(0);
3196 InFlag = EnvVal.getValue(1);
3197
3198 // Load TOC of the callee into r2. We are using a target-specific load
3199 // with r2 hard coded, because the result of a target-independent load
3200 // would never go directly into r2, since r2 is a reserved register (which
3201 // prevents the register allocator from allocating it), resulting in an
3202 // additional register being allocated and an unnecessary move instruction
3203 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003204 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003205 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
3206 Callee, InFlag);
3207 Chain = LoadTOCPtr.getValue(0);
3208 InFlag = LoadTOCPtr.getValue(1);
3209
3210 MTCTROps[0] = Chain;
3211 MTCTROps[1] = LoadFuncPtr;
3212 MTCTROps[2] = InFlag;
3213 }
3214
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003215 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
3216 2 + (InFlag.getNode() != 0));
3217 InFlag = Chain.getValue(1);
3218
3219 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00003220 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003221 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003222 Ops.push_back(Chain);
3223 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
3224 Callee.setNode(0);
3225 // Add CTR register as callee so a bctr can be emitted later.
3226 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00003227 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003228 }
3229
3230 // If this is a direct call, pass the chain and the callee.
3231 if (Callee.getNode()) {
3232 Ops.push_back(Chain);
3233 Ops.push_back(Callee);
3234 }
3235 // If this is a tail call add stack pointer delta.
3236 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00003237 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003238
3239 // Add argument registers to the end of the list so that they are known live
3240 // into the call.
3241 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3242 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3243 RegsToPass[i].second.getValueType()));
3244
3245 return CallOpc;
3246}
3247
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003248static
3249bool isLocalCall(const SDValue &Callee)
3250{
3251 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky6fc3ea22012-09-18 18:27:49 +00003252 return !G->getGlobal()->isDeclaration() &&
3253 !G->getGlobal()->isWeakForLinker();
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003254 return false;
3255}
3256
Dan Gohman98ca4f22009-08-05 01:29:28 +00003257SDValue
3258PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003259 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003260 const SmallVectorImpl<ISD::InputArg> &Ins,
3261 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003262 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003263
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003264 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003265 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003266 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003267 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003268
3269 // Copy all of the result registers out of their specified physreg.
3270 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3271 CCValAssign &VA = RVLocs[i];
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003272 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00003273
3274 SDValue Val = DAG.getCopyFromReg(Chain, dl,
3275 VA.getLocReg(), VA.getLocVT(), InFlag);
3276 Chain = Val.getValue(1);
3277 InFlag = Val.getValue(2);
3278
3279 switch (VA.getLocInfo()) {
3280 default: llvm_unreachable("Unknown loc info!");
3281 case CCValAssign::Full: break;
3282 case CCValAssign::AExt:
3283 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3284 break;
3285 case CCValAssign::ZExt:
3286 Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val,
3287 DAG.getValueType(VA.getValVT()));
3288 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3289 break;
3290 case CCValAssign::SExt:
3291 Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val,
3292 DAG.getValueType(VA.getValVT()));
3293 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3294 break;
3295 }
3296
3297 InVals.push_back(Val);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003298 }
3299
Dan Gohman98ca4f22009-08-05 01:29:28 +00003300 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003301}
3302
Dan Gohman98ca4f22009-08-05 01:29:28 +00003303SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003304PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
3305 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003306 SelectionDAG &DAG,
3307 SmallVector<std::pair<unsigned, SDValue>, 8>
3308 &RegsToPass,
3309 SDValue InFlag, SDValue Chain,
3310 SDValue &Callee,
3311 int SPDiff, unsigned NumBytes,
3312 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00003313 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003314 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003315 SmallVector<SDValue, 8> Ops;
3316 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
3317 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003318 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003319
Hal Finkel82b38212012-08-28 02:10:27 +00003320 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
3321 if (isVarArg && PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
3322 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3323
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003324 // When performing tail call optimization the callee pops its arguments off
3325 // the stack. Account for this here so these bytes can be pushed back on in
3326 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
3327 int BytesCalleePops =
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003328 (CallConv == CallingConv::Fast &&
3329 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003330
Roman Divackye46137f2012-03-06 16:41:49 +00003331 // Add a register mask operand representing the call-preserved registers.
3332 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
3333 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3334 assert(Mask && "Missing call preserved mask for calling convention");
3335 Ops.push_back(DAG.getRegisterMask(Mask));
3336
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003337 if (InFlag.getNode())
3338 Ops.push_back(InFlag);
3339
3340 // Emit tail call.
3341 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003342 // If this is the first return lowered for this function, add the regs
3343 // to the liveout set for the function.
3344 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
3345 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003346 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003347 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003348 CCInfo.AnalyzeCallResult(Ins, RetCC_PPC);
3349 for (unsigned i = 0; i != RVLocs.size(); ++i)
3350 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
3351 }
3352
3353 assert(((Callee.getOpcode() == ISD::Register &&
3354 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3355 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3356 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3357 isa<ConstantSDNode>(Callee)) &&
3358 "Expecting an global address, external symbol, absolute value or register");
3359
Owen Anderson825b72b2009-08-11 20:47:22 +00003360 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003361 }
3362
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003363 // Add a NOP immediately after the branch instruction when using the 64-bit
3364 // SVR4 ABI. At link time, if caller and callee are in a different module and
3365 // thus have a different TOC, the call will be replaced with a call to a stub
3366 // function which saves the current TOC, loads the TOC of the callee and
3367 // branches to the callee. The NOP will be replaced with a load instruction
3368 // which restores the TOC of the caller from the TOC save slot of the current
3369 // stack frame. If caller and callee belong to the same module (and have the
3370 // same TOC), the NOP will remain unchanged.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003371
3372 bool needsTOCRestore = false;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003373 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003374 if (CallOpc == PPCISD::BCTRL_SVR4) {
3375 // This is a call through a function pointer.
3376 // Restore the caller TOC from the save area into R2.
3377 // See PrepareCall() for more information about calls through function
3378 // pointers in the 64-bit SVR4 ABI.
3379 // We are using a target-specific load with r2 hard coded, because the
3380 // result of a target-independent load would never go directly into r2,
3381 // since r2 is a reserved register (which prevents the register allocator
3382 // from allocating it), resulting in an additional register being
3383 // allocated and an unnecessary move instruction being generated.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003384 needsTOCRestore = true;
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003385 } else if ((CallOpc == PPCISD::CALL_SVR4) && !isLocalCall(Callee)) {
3386 // Otherwise insert NOP for non-local calls.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003387 CallOpc = PPCISD::CALL_NOP_SVR4;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003388 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003389 }
3390
Hal Finkel5b00cea2012-03-31 14:45:15 +00003391 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
3392 InFlag = Chain.getValue(1);
3393
3394 if (needsTOCRestore) {
3395 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3396 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
3397 InFlag = Chain.getValue(1);
3398 }
3399
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003400 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3401 DAG.getIntPtrConstant(BytesCalleePops, true),
3402 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003403 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003404 InFlag = Chain.getValue(1);
3405
Dan Gohman98ca4f22009-08-05 01:29:28 +00003406 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3407 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003408}
3409
Dan Gohman98ca4f22009-08-05 01:29:28 +00003410SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003411PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00003412 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003413 SelectionDAG &DAG = CLI.DAG;
3414 DebugLoc &dl = CLI.DL;
3415 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
3416 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
3417 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
3418 SDValue Chain = CLI.Chain;
3419 SDValue Callee = CLI.Callee;
3420 bool &isTailCall = CLI.IsTailCall;
3421 CallingConv::ID CallConv = CLI.CallConv;
3422 bool isVarArg = CLI.IsVarArg;
3423
Evan Cheng0c439eb2010-01-27 00:07:07 +00003424 if (isTailCall)
3425 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
3426 Ins, DAG);
3427
Bill Schmidt726c2372012-10-23 15:51:16 +00003428 if (PPCSubTarget.isSVR4ABI()) {
3429 if (PPCSubTarget.isPPC64())
3430 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
3431 isTailCall, Outs, OutVals, Ins,
3432 dl, DAG, InVals);
3433 else
3434 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
3435 isTailCall, Outs, OutVals, Ins,
3436 dl, DAG, InVals);
3437 }
Chris Lattnerb9082582010-11-14 23:42:06 +00003438
Bill Schmidt726c2372012-10-23 15:51:16 +00003439 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
3440 isTailCall, Outs, OutVals, Ins,
3441 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003442}
3443
3444SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00003445PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
3446 CallingConv::ID CallConv, bool isVarArg,
3447 bool isTailCall,
3448 const SmallVectorImpl<ISD::OutputArg> &Outs,
3449 const SmallVectorImpl<SDValue> &OutVals,
3450 const SmallVectorImpl<ISD::InputArg> &Ins,
3451 DebugLoc dl, SelectionDAG &DAG,
3452 SmallVectorImpl<SDValue> &InVals) const {
3453 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003454 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003455
Dan Gohman98ca4f22009-08-05 01:29:28 +00003456 assert((CallConv == CallingConv::C ||
3457 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00003458
Tilmann Schellerffd02002009-07-03 06:45:56 +00003459 unsigned PtrByteSize = 4;
3460
3461 MachineFunction &MF = DAG.getMachineFunction();
3462
3463 // Mark this function as potentially containing a function that contains a
3464 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3465 // and restoring the callers stack pointer in this functions epilog. This is
3466 // done because by tail calling the called function might overwrite the value
3467 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003468 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3469 CallConv == CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00003470 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003471
Tilmann Schellerffd02002009-07-03 06:45:56 +00003472 // Count how many bytes are to be pushed on the stack, including the linkage
3473 // area, parameter list area and the part of the local variable space which
3474 // contains copies of aggregates which are passed by value.
3475
3476 // Assign locations to all of the outgoing arguments.
3477 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003478 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003479 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003480
3481 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003482 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003483
3484 if (isVarArg) {
3485 // Handle fixed and variable vector arguments differently.
3486 // Fixed vector arguments go into registers as long as registers are
3487 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003488 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003489
Tilmann Schellerffd02002009-07-03 06:45:56 +00003490 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00003491 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00003492 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003493 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003494
Dan Gohman98ca4f22009-08-05 01:29:28 +00003495 if (Outs[i].IsFixed) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00003496 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
3497 CCInfo);
3498 } else {
3499 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
3500 ArgFlags, CCInfo);
3501 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003502
Tilmann Schellerffd02002009-07-03 06:45:56 +00003503 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00003504#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00003505 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00003506 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00003507#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00003508 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003509 }
3510 }
3511 } else {
3512 // All arguments are treated the same.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003513 CCInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003514 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003515
Tilmann Schellerffd02002009-07-03 06:45:56 +00003516 // Assign locations to all of the outgoing aggregate by value arguments.
3517 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003518 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003519 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003520
3521 // Reserve stack space for the allocations in CCInfo.
3522 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
3523
Dan Gohman98ca4f22009-08-05 01:29:28 +00003524 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003525
3526 // Size of the linkage area, parameter list area and the part of the local
3527 // space variable where copies of aggregates which are passed by value are
3528 // stored.
3529 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003530
Tilmann Schellerffd02002009-07-03 06:45:56 +00003531 // Calculate by how many bytes the stack has to be adjusted in case of tail
3532 // call optimization.
3533 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3534
3535 // Adjust the stack pointer for the new arguments...
3536 // These operations are automatically eliminated by the prolog/epilog pass
3537 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3538 SDValue CallSeqStart = Chain;
3539
3540 // Load the return address and frame pointer so it can be moved somewhere else
3541 // later.
3542 SDValue LROp, FPOp;
3543 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
3544 dl);
3545
3546 // Set up a copy of the stack pointer for use loading and storing any
3547 // arguments that may not fit in the registers available for argument
3548 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00003549 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003550
Tilmann Schellerffd02002009-07-03 06:45:56 +00003551 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3552 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3553 SmallVector<SDValue, 8> MemOpChains;
3554
Roman Divacky0aaa9192011-08-30 17:04:16 +00003555 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003556 // Walk the register/memloc assignments, inserting copies/loads.
3557 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3558 i != e;
3559 ++i) {
3560 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00003561 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003562 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003563
Tilmann Schellerffd02002009-07-03 06:45:56 +00003564 if (Flags.isByVal()) {
3565 // Argument is an aggregate which is passed by value, thus we need to
3566 // create a copy of it in the local variable space of the current stack
3567 // frame (which is the stack frame of the caller) and pass the address of
3568 // this copy to the callee.
3569 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3570 CCValAssign &ByValVA = ByValArgLocs[j++];
3571 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003572
Tilmann Schellerffd02002009-07-03 06:45:56 +00003573 // Memory reserved in the local variable space of the callers stack frame.
3574 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003575
Tilmann Schellerffd02002009-07-03 06:45:56 +00003576 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3577 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003578
Tilmann Schellerffd02002009-07-03 06:45:56 +00003579 // Create a copy of the argument in the local area of the current
3580 // stack frame.
3581 SDValue MemcpyCall =
3582 CreateCopyOfByValArgument(Arg, PtrOff,
3583 CallSeqStart.getNode()->getOperand(0),
3584 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003585
Tilmann Schellerffd02002009-07-03 06:45:56 +00003586 // This must go outside the CALLSEQ_START..END.
3587 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3588 CallSeqStart.getNode()->getOperand(1));
3589 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3590 NewCallSeqStart.getNode());
3591 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003592
Tilmann Schellerffd02002009-07-03 06:45:56 +00003593 // Pass the address of the aggregate copy on the stack either in a
3594 // physical register or in the parameter list area of the current stack
3595 // frame to the callee.
3596 Arg = PtrOff;
3597 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003598
Tilmann Schellerffd02002009-07-03 06:45:56 +00003599 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003600 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003601 // Put argument in a physical register.
3602 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3603 } else {
3604 // Put argument in the parameter list area of the current stack frame.
3605 assert(VA.isMemLoc());
3606 unsigned LocMemOffset = VA.getLocMemOffset();
3607
3608 if (!isTailCall) {
3609 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3610 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3611
3612 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003613 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003614 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003615 } else {
3616 // Calculate and remember argument location.
3617 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3618 TailCallArguments);
3619 }
3620 }
3621 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003622
Tilmann Schellerffd02002009-07-03 06:45:56 +00003623 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003624 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003625 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003626
Tilmann Schellerffd02002009-07-03 06:45:56 +00003627 // Build a sequence of copy-to-reg nodes chained together with token chain
3628 // and flag operands which copy the outgoing args into the appropriate regs.
3629 SDValue InFlag;
3630 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3631 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3632 RegsToPass[i].second, InFlag);
3633 InFlag = Chain.getValue(1);
3634 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003635
Hal Finkel82b38212012-08-28 02:10:27 +00003636 // Set CR bit 6 to true if this is a vararg call with floating args passed in
3637 // registers.
3638 if (isVarArg) {
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003639 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3640 SDValue Ops[] = { Chain, InFlag };
3641
Hal Finkel82b38212012-08-28 02:10:27 +00003642 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003643 dl, VTs, Ops, InFlag.getNode() ? 2 : 1);
3644
Hal Finkel82b38212012-08-28 02:10:27 +00003645 InFlag = Chain.getValue(1);
3646 }
3647
Chris Lattnerb9082582010-11-14 23:42:06 +00003648 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003649 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3650 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003651
Dan Gohman98ca4f22009-08-05 01:29:28 +00003652 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3653 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3654 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003655}
3656
Bill Schmidt726c2372012-10-23 15:51:16 +00003657// Copy an argument into memory, being careful to do this outside the
3658// call sequence for the call to which the argument belongs.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003659SDValue
Bill Schmidt726c2372012-10-23 15:51:16 +00003660PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
3661 SDValue CallSeqStart,
3662 ISD::ArgFlagsTy Flags,
3663 SelectionDAG &DAG,
3664 DebugLoc dl) const {
3665 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
3666 CallSeqStart.getNode()->getOperand(0),
3667 Flags, DAG, dl);
3668 // The MEMCPY must go outside the CALLSEQ_START..END.
3669 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3670 CallSeqStart.getNode()->getOperand(1));
3671 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3672 NewCallSeqStart.getNode());
3673 return NewCallSeqStart;
3674}
3675
3676SDValue
3677PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003678 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003679 bool isTailCall,
3680 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003681 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003682 const SmallVectorImpl<ISD::InputArg> &Ins,
3683 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003684 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003685
Bill Schmidt726c2372012-10-23 15:51:16 +00003686 unsigned NumOps = Outs.size();
Bill Schmidt419f3762012-09-19 15:42:13 +00003687
Bill Schmidt726c2372012-10-23 15:51:16 +00003688 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3689 unsigned PtrByteSize = 8;
3690
3691 MachineFunction &MF = DAG.getMachineFunction();
3692
3693 // Mark this function as potentially containing a function that contains a
3694 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3695 // and restoring the callers stack pointer in this functions epilog. This is
3696 // done because by tail calling the called function might overwrite the value
3697 // in this function's (MF) stack pointer stack slot 0(SP).
3698 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3699 CallConv == CallingConv::Fast)
3700 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3701
3702 unsigned nAltivecParamsAtEnd = 0;
3703
3704 // Count how many bytes are to be pushed on the stack, including the linkage
3705 // area, and parameter passing area. We start with at least 48 bytes, which
3706 // is reserved space for [SP][CR][LR][3 x unused].
3707 // NOTE: For PPC64, nAltivecParamsAtEnd always remains zero as a result
3708 // of this call.
3709 unsigned NumBytes =
3710 CalculateParameterAndLinkageAreaSize(DAG, true, isVarArg, CallConv,
3711 Outs, OutVals, nAltivecParamsAtEnd);
3712
3713 // Calculate by how many bytes the stack has to be adjusted in case of tail
3714 // call optimization.
3715 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3716
3717 // To protect arguments on the stack from being clobbered in a tail call,
3718 // force all the loads to happen before doing any other lowering.
3719 if (isTailCall)
3720 Chain = DAG.getStackArgumentTokenFactor(Chain);
3721
3722 // Adjust the stack pointer for the new arguments...
3723 // These operations are automatically eliminated by the prolog/epilog pass
3724 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3725 SDValue CallSeqStart = Chain;
3726
3727 // Load the return address and frame pointer so it can be move somewhere else
3728 // later.
3729 SDValue LROp, FPOp;
3730 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3731 dl);
3732
3733 // Set up a copy of the stack pointer for use loading and storing any
3734 // arguments that may not fit in the registers available for argument
3735 // passing.
3736 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
3737
3738 // Figure out which arguments are going to go in registers, and which in
3739 // memory. Also, if this is a vararg function, floating point operations
3740 // must be stored to our stack, and loaded into integer regs as well, if
3741 // any integer regs are available for argument passing.
3742 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
3743 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
3744
3745 static const uint16_t GPR[] = {
3746 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3747 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3748 };
3749 static const uint16_t *FPR = GetFPR();
3750
3751 static const uint16_t VR[] = {
3752 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3753 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3754 };
3755 const unsigned NumGPRs = array_lengthof(GPR);
3756 const unsigned NumFPRs = 13;
3757 const unsigned NumVRs = array_lengthof(VR);
3758
3759 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3760 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3761
3762 SmallVector<SDValue, 8> MemOpChains;
3763 for (unsigned i = 0; i != NumOps; ++i) {
3764 SDValue Arg = OutVals[i];
3765 ISD::ArgFlagsTy Flags = Outs[i].Flags;
3766
3767 // PtrOff will be used to store the current argument to the stack if a
3768 // register cannot be found for it.
3769 SDValue PtrOff;
3770
3771 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
3772
3773 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
3774
3775 // Promote integers to 64-bit values.
3776 if (Arg.getValueType() == MVT::i32) {
3777 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3778 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
3779 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
3780 }
3781
3782 // FIXME memcpy is used way more than necessary. Correctness first.
3783 // Note: "by value" is code for passing a structure by value, not
3784 // basic types.
3785 if (Flags.isByVal()) {
3786 // Note: Size includes alignment padding, so
3787 // struct x { short a; char b; }
3788 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
3789 // These are the proper values we need for right-justifying the
3790 // aggregate in a parameter register.
3791 unsigned Size = Flags.getByValSize();
Bill Schmidt42d43352012-10-31 01:15:05 +00003792
3793 // An empty aggregate parameter takes up no storage and no
3794 // registers.
3795 if (Size == 0)
3796 continue;
3797
Bill Schmidt726c2372012-10-23 15:51:16 +00003798 // All aggregates smaller than 8 bytes must be passed right-justified.
3799 if (Size==1 || Size==2 || Size==4) {
3800 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
3801 if (GPR_idx != NumGPRs) {
3802 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
3803 MachinePointerInfo(), VT,
3804 false, false, 0);
3805 MemOpChains.push_back(Load.getValue(1));
3806 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3807
3808 ArgOffset += PtrByteSize;
3809 continue;
3810 }
3811 }
3812
3813 if (GPR_idx == NumGPRs && Size < 8) {
3814 SDValue Const = DAG.getConstant(PtrByteSize - Size,
3815 PtrOff.getValueType());
3816 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3817 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3818 CallSeqStart,
3819 Flags, DAG, dl);
3820 ArgOffset += PtrByteSize;
3821 continue;
3822 }
3823 // Copy entire object into memory. There are cases where gcc-generated
3824 // code assumes it is there, even if it could be put entirely into
3825 // registers. (This is not what the doc says.)
3826
3827 // FIXME: The above statement is likely due to a misunderstanding of the
3828 // documents. All arguments must be copied into the parameter area BY
3829 // THE CALLEE in the event that the callee takes the address of any
3830 // formal argument. That has not yet been implemented. However, it is
3831 // reasonable to use the stack area as a staging area for the register
3832 // load.
3833
3834 // Skip this for small aggregates, as we will use the same slot for a
3835 // right-justified copy, below.
3836 if (Size >= 8)
3837 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
3838 CallSeqStart,
3839 Flags, DAG, dl);
3840
3841 // When a register is available, pass a small aggregate right-justified.
3842 if (Size < 8 && GPR_idx != NumGPRs) {
3843 // The easiest way to get this right-justified in a register
3844 // is to copy the structure into the rightmost portion of a
3845 // local variable slot, then load the whole slot into the
3846 // register.
3847 // FIXME: The memcpy seems to produce pretty awful code for
3848 // small aggregates, particularly for packed ones.
3849 // FIXME: It would be preferable to use the slot in the
3850 // parameter save area instead of a new local variable.
3851 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
3852 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3853 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3854 CallSeqStart,
3855 Flags, DAG, dl);
3856
3857 // Load the slot into the register.
3858 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
3859 MachinePointerInfo(),
3860 false, false, false, 0);
3861 MemOpChains.push_back(Load.getValue(1));
3862 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3863
3864 // Done with this argument.
3865 ArgOffset += PtrByteSize;
3866 continue;
3867 }
3868
3869 // For aggregates larger than PtrByteSize, copy the pieces of the
3870 // object that fit into registers from the parameter save area.
3871 for (unsigned j=0; j<Size; j+=PtrByteSize) {
3872 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
3873 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
3874 if (GPR_idx != NumGPRs) {
3875 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3876 MachinePointerInfo(),
3877 false, false, false, 0);
3878 MemOpChains.push_back(Load.getValue(1));
3879 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3880 ArgOffset += PtrByteSize;
3881 } else {
3882 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
3883 break;
3884 }
3885 }
3886 continue;
3887 }
3888
3889 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
3890 default: llvm_unreachable("Unexpected ValueType for argument!");
3891 case MVT::i32:
3892 case MVT::i64:
3893 if (GPR_idx != NumGPRs) {
3894 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
3895 } else {
3896 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3897 true, isTailCall, false, MemOpChains,
3898 TailCallArguments, dl);
3899 }
3900 ArgOffset += PtrByteSize;
3901 break;
3902 case MVT::f32:
3903 case MVT::f64:
3904 if (FPR_idx != NumFPRs) {
3905 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3906
3907 if (isVarArg) {
Bill Schmidte6c56432012-10-29 21:18:16 +00003908 // A single float or an aggregate containing only a single float
3909 // must be passed right-justified in the stack doubleword, and
3910 // in the GPR, if one is available.
3911 SDValue StoreOff;
3912 if (Arg.getValueType().getSimpleVT().SimpleTy == MVT::f32) {
3913 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3914 StoreOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3915 } else
3916 StoreOff = PtrOff;
3917
3918 SDValue Store = DAG.getStore(Chain, dl, Arg, StoreOff,
Bill Schmidt726c2372012-10-23 15:51:16 +00003919 MachinePointerInfo(), false, false, 0);
3920 MemOpChains.push_back(Store);
3921
3922 // Float varargs are always shadowed in available integer registers
3923 if (GPR_idx != NumGPRs) {
3924 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3925 MachinePointerInfo(), false, false,
3926 false, 0);
3927 MemOpChains.push_back(Load.getValue(1));
3928 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3929 }
3930 } else if (GPR_idx != NumGPRs)
3931 // If we have any FPRs remaining, we may also have GPRs remaining.
3932 ++GPR_idx;
3933 } else {
3934 // Single-precision floating-point values are mapped to the
3935 // second (rightmost) word of the stack doubleword.
3936 if (Arg.getValueType() == MVT::f32) {
3937 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3938 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3939 }
3940
3941 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3942 true, isTailCall, false, MemOpChains,
3943 TailCallArguments, dl);
3944 }
3945 ArgOffset += 8;
3946 break;
3947 case MVT::v4f32:
3948 case MVT::v4i32:
3949 case MVT::v8i16:
3950 case MVT::v16i8:
3951 if (isVarArg) {
3952 // These go aligned on the stack, or in the corresponding R registers
3953 // when within range. The Darwin PPC ABI doc claims they also go in
3954 // V registers; in fact gcc does this only for arguments that are
3955 // prototyped, not for those that match the ... We do it for all
3956 // arguments, seems to work.
3957 while (ArgOffset % 16 !=0) {
3958 ArgOffset += PtrByteSize;
3959 if (GPR_idx != NumGPRs)
3960 GPR_idx++;
3961 }
3962 // We could elide this store in the case where the object fits
3963 // entirely in R registers. Maybe later.
3964 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
3965 DAG.getConstant(ArgOffset, PtrVT));
3966 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3967 MachinePointerInfo(), false, false, 0);
3968 MemOpChains.push_back(Store);
3969 if (VR_idx != NumVRs) {
3970 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
3971 MachinePointerInfo(),
3972 false, false, false, 0);
3973 MemOpChains.push_back(Load.getValue(1));
3974 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3975 }
3976 ArgOffset += 16;
3977 for (unsigned i=0; i<16; i+=PtrByteSize) {
3978 if (GPR_idx == NumGPRs)
3979 break;
3980 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
3981 DAG.getConstant(i, PtrVT));
3982 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
3983 false, false, false, 0);
3984 MemOpChains.push_back(Load.getValue(1));
3985 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3986 }
3987 break;
3988 }
3989
3990 // Non-varargs Altivec params generally go in registers, but have
3991 // stack space allocated at the end.
3992 if (VR_idx != NumVRs) {
3993 // Doesn't have GPR space allocated.
3994 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3995 } else {
3996 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3997 true, isTailCall, true, MemOpChains,
3998 TailCallArguments, dl);
3999 ArgOffset += 16;
4000 }
4001 break;
4002 }
4003 }
4004
4005 if (!MemOpChains.empty())
4006 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
4007 &MemOpChains[0], MemOpChains.size());
4008
4009 // Check if this is an indirect call (MTCTR/BCTRL).
4010 // See PrepareCall() for more information about calls through function
4011 // pointers in the 64-bit SVR4 ABI.
4012 if (!isTailCall &&
4013 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4014 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4015 !isBLACompatibleAddress(Callee, DAG)) {
4016 // Load r2 into a virtual register and store it to the TOC save area.
4017 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
4018 // TOC save area offset.
4019 SDValue PtrOff = DAG.getIntPtrConstant(40);
4020 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4021 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
4022 false, false, 0);
4023 // R12 must contain the address of an indirect callee. This does not
4024 // mean the MTCTR instruction must use R12; it's easier to model this
4025 // as an extra parameter, so do that.
4026 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee));
4027 }
4028
4029 // Build a sequence of copy-to-reg nodes chained together with token chain
4030 // and flag operands which copy the outgoing args into the appropriate regs.
4031 SDValue InFlag;
4032 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4033 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4034 RegsToPass[i].second, InFlag);
4035 InFlag = Chain.getValue(1);
4036 }
4037
4038 if (isTailCall)
4039 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
4040 FPOp, true, TailCallArguments);
4041
4042 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4043 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4044 Ins, InVals);
4045}
4046
4047SDValue
4048PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
4049 CallingConv::ID CallConv, bool isVarArg,
4050 bool isTailCall,
4051 const SmallVectorImpl<ISD::OutputArg> &Outs,
4052 const SmallVectorImpl<SDValue> &OutVals,
4053 const SmallVectorImpl<ISD::InputArg> &Ins,
4054 DebugLoc dl, SelectionDAG &DAG,
4055 SmallVectorImpl<SDValue> &InVals) const {
4056
4057 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00004058
Owen Andersone50ed302009-08-10 22:56:29 +00004059 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00004060 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004061 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00004062
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004063 MachineFunction &MF = DAG.getMachineFunction();
4064
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004065 // Mark this function as potentially containing a function that contains a
4066 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4067 // and restoring the callers stack pointer in this functions epilog. This is
4068 // done because by tail calling the called function might overwrite the value
4069 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00004070 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4071 CallConv == CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004072 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4073
4074 unsigned nAltivecParamsAtEnd = 0;
4075
Chris Lattnerabde4602006-05-16 22:56:08 +00004076 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00004077 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004078 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004079 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00004080 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00004081 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004082 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00004083
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004084 // Calculate by how many bytes the stack has to be adjusted in case of tail
4085 // call optimization.
4086 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00004087
Dan Gohman98ca4f22009-08-05 01:29:28 +00004088 // To protect arguments on the stack from being clobbered in a tail call,
4089 // force all the loads to happen before doing any other lowering.
4090 if (isTailCall)
4091 Chain = DAG.getStackArgumentTokenFactor(Chain);
4092
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004093 // Adjust the stack pointer for the new arguments...
4094 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00004095 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00004096 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00004097
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004098 // Load the return address and frame pointer so it can be move somewhere else
4099 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00004100 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00004101 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4102 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004103
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004104 // Set up a copy of the stack pointer for use loading and storing any
4105 // arguments that may not fit in the registers available for argument
4106 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00004107 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004108 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00004109 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004110 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004111 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004112
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004113 // Figure out which arguments are going to go in registers, and which in
4114 // memory. Also, if this is a vararg function, floating point operations
4115 // must be stored to our stack, and loaded into integer regs as well, if
4116 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004117 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004118 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00004119
Craig Topperb78ca422012-03-11 07:16:55 +00004120 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00004121 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
4122 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
4123 };
Craig Topperb78ca422012-03-11 07:16:55 +00004124 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00004125 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4126 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4127 };
Craig Topperb78ca422012-03-11 07:16:55 +00004128 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00004129
Craig Topperb78ca422012-03-11 07:16:55 +00004130 static const uint16_t VR[] = {
Chris Lattner9a2a4972006-05-17 06:01:33 +00004131 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4132 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4133 };
Owen Anderson718cb662007-09-07 04:06:50 +00004134 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004135 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00004136 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00004137
Craig Topperb78ca422012-03-11 07:16:55 +00004138 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004139
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004140 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004141 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4142
Dan Gohman475871a2008-07-27 21:46:04 +00004143 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00004144 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004145 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00004146 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004147
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004148 // PtrOff will be used to store the current argument to the stack if a
4149 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00004150 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00004151
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004152 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004153
Dale Johannesen39355f92009-02-04 02:34:38 +00004154 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004155
4156 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00004157 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00004158 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4159 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00004160 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004161 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004162
Dale Johannesen8419dd62008-03-07 20:27:40 +00004163 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt419f3762012-09-19 15:42:13 +00004164 // Note: "by value" is code for passing a structure by value, not
4165 // basic types.
Duncan Sands276dcbd2008-03-21 09:14:45 +00004166 if (Flags.isByVal()) {
4167 unsigned Size = Flags.getByValSize();
Bill Schmidt726c2372012-10-23 15:51:16 +00004168 // Very small objects are passed right-justified. Everything else is
4169 // passed left-justified.
4170 if (Size==1 || Size==2) {
4171 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004172 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00004173 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00004174 MachinePointerInfo(), VT,
4175 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004176 MemOpChains.push_back(Load.getValue(1));
4177 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004178
4179 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004180 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00004181 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4182 PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004183 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt726c2372012-10-23 15:51:16 +00004184 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4185 CallSeqStart,
4186 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004187 ArgOffset += PtrByteSize;
4188 }
4189 continue;
4190 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004191 // Copy entire object into memory. There are cases where gcc-generated
4192 // code assumes it is there, even if it could be put entirely into
4193 // registers. (This is not what the doc says.)
Bill Schmidt726c2372012-10-23 15:51:16 +00004194 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4195 CallSeqStart,
4196 Flags, DAG, dl);
Bill Schmidt419f3762012-09-19 15:42:13 +00004197
4198 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
4199 // copy the pieces of the object that fit into registers from the
4200 // parameter save area.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004201 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00004202 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004203 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004204 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004205 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4206 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004207 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00004208 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004209 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004210 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004211 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004212 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004213 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004214 }
4215 }
4216 continue;
4217 }
4218
Owen Anderson825b72b2009-08-11 20:47:22 +00004219 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004220 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004221 case MVT::i32:
4222 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004223 if (GPR_idx != NumGPRs) {
4224 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004225 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004226 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4227 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004228 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004229 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004230 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004231 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004232 case MVT::f32:
4233 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004234 if (FPR_idx != NumFPRs) {
4235 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4236
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004237 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00004238 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4239 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004240 MemOpChains.push_back(Store);
4241
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004242 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00004243 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004244 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00004245 MachinePointerInfo(), false, false,
4246 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004247 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004248 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004249 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004250 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00004251 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004252 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004253 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4254 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004255 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004256 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004257 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00004258 }
4259 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004260 // If we have any FPRs remaining, we may also have GPRs remaining.
4261 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
4262 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004263 if (GPR_idx != NumGPRs)
4264 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00004265 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004266 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
4267 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00004268 }
Bill Schmidt726c2372012-10-23 15:51:16 +00004269 } else
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004270 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4271 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004272 TailCallArguments, dl);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004273 if (isPPC64)
4274 ArgOffset += 8;
4275 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004276 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004277 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004278 case MVT::v4f32:
4279 case MVT::v4i32:
4280 case MVT::v8i16:
4281 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00004282 if (isVarArg) {
4283 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00004284 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00004285 // V registers; in fact gcc does this only for arguments that are
4286 // prototyped, not for those that match the ... We do it for all
4287 // arguments, seems to work.
4288 while (ArgOffset % 16 !=0) {
4289 ArgOffset += PtrByteSize;
4290 if (GPR_idx != NumGPRs)
4291 GPR_idx++;
4292 }
4293 // We could elide this store in the case where the object fits
4294 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00004295 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00004296 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00004297 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4298 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004299 MemOpChains.push_back(Store);
4300 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004301 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004302 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004303 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004304 MemOpChains.push_back(Load.getValue(1));
4305 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4306 }
4307 ArgOffset += 16;
4308 for (unsigned i=0; i<16; i+=PtrByteSize) {
4309 if (GPR_idx == NumGPRs)
4310 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00004311 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00004312 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004313 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004314 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004315 MemOpChains.push_back(Load.getValue(1));
4316 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4317 }
4318 break;
4319 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004320
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004321 // Non-varargs Altivec params generally go in registers, but have
4322 // stack space allocated at the end.
4323 if (VR_idx != NumVRs) {
4324 // Doesn't have GPR space allocated.
4325 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4326 } else if (nAltivecParamsAtEnd==0) {
4327 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004328 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4329 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004330 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00004331 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00004332 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004333 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00004334 }
Chris Lattnerabde4602006-05-16 22:56:08 +00004335 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004336 // If all Altivec parameters fit in registers, as they usually do,
4337 // they get stack space following the non-Altivec parameters. We
4338 // don't track this here because nobody below needs it.
4339 // If there are more Altivec parameters than fit in registers emit
4340 // the stores here.
4341 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
4342 unsigned j = 0;
4343 // Offset is aligned; skip 1st 12 params which go in V registers.
4344 ArgOffset = ((ArgOffset+15)/16)*16;
4345 ArgOffset += 12*16;
4346 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004347 SDValue Arg = OutVals[i];
4348 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004349 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
4350 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004351 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00004352 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004353 // We are emitting Altivec params in order.
4354 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4355 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004356 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004357 ArgOffset += 16;
4358 }
4359 }
4360 }
4361 }
4362
Chris Lattner9a2a4972006-05-17 06:01:33 +00004363 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00004364 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00004365 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00004366
Dale Johannesenf7b73042010-03-09 20:15:42 +00004367 // On Darwin, R12 must contain the address of an indirect callee. This does
4368 // not mean the MTCTR instruction must use R12; it's easier to model this as
4369 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004370 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00004371 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4372 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4373 !isBLACompatibleAddress(Callee, DAG))
4374 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
4375 PPC::R12), Callee));
4376
Chris Lattner9a2a4972006-05-17 06:01:33 +00004377 // Build a sequence of copy-to-reg nodes chained together with token chain
4378 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00004379 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00004380 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004381 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00004382 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004383 InFlag = Chain.getValue(1);
4384 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004385
Chris Lattnerb9082582010-11-14 23:42:06 +00004386 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004387 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
4388 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004389
Dan Gohman98ca4f22009-08-05 01:29:28 +00004390 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4391 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4392 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00004393}
4394
Hal Finkeld712f932011-10-14 19:51:36 +00004395bool
4396PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
4397 MachineFunction &MF, bool isVarArg,
4398 const SmallVectorImpl<ISD::OutputArg> &Outs,
4399 LLVMContext &Context) const {
4400 SmallVector<CCValAssign, 16> RVLocs;
4401 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
4402 RVLocs, Context);
4403 return CCInfo.CheckReturn(Outs, RetCC_PPC);
4404}
4405
Dan Gohman98ca4f22009-08-05 01:29:28 +00004406SDValue
4407PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00004408 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00004409 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00004410 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00004411 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00004412
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004413 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00004414 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00004415 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004416 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00004417
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004418 // If this is the first return lowered for this function, add the regs to the
4419 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00004420 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004421 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00004422 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004423 }
4424
Dan Gohman475871a2008-07-27 21:46:04 +00004425 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00004426
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004427 // Copy the result values into the output registers.
4428 for (unsigned i = 0; i != RVLocs.size(); ++i) {
4429 CCValAssign &VA = RVLocs[i];
4430 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00004431
4432 SDValue Arg = OutVals[i];
4433
4434 switch (VA.getLocInfo()) {
4435 default: llvm_unreachable("Unknown loc info!");
4436 case CCValAssign::Full: break;
4437 case CCValAssign::AExt:
4438 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
4439 break;
4440 case CCValAssign::ZExt:
4441 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
4442 break;
4443 case CCValAssign::SExt:
4444 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
4445 break;
4446 }
4447
4448 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004449 Flag = Chain.getValue(1);
4450 }
4451
Gabor Greifba36cb52008-08-28 21:40:38 +00004452 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004453 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004454 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004455 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00004456}
4457
Dan Gohman475871a2008-07-27 21:46:04 +00004458SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004459 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00004460 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004461 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004462
Jim Laskeyefc7e522006-12-04 22:04:42 +00004463 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004464 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00004465
4466 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00004467 bool isPPC64 = Subtarget.isPPC64();
4468 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00004469 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004470
4471 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00004472 SDValue Chain = Op.getOperand(0);
4473 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004474
Jim Laskeyefc7e522006-12-04 22:04:42 +00004475 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004476 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
4477 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004478 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004479
Jim Laskeyefc7e522006-12-04 22:04:42 +00004480 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004481 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00004482
Jim Laskeyefc7e522006-12-04 22:04:42 +00004483 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004484 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004485 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004486}
4487
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004488
4489
Dan Gohman475871a2008-07-27 21:46:04 +00004490SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004491PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004492 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004493 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004494 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004495 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004496
4497 // Get current frame pointer save index. The users of this index will be
4498 // primarily DYNALLOC instructions.
4499 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4500 int RASI = FI->getReturnAddrSaveIndex();
4501
4502 // If the frame pointer save index hasn't been defined yet.
4503 if (!RASI) {
4504 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004505 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004506 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004507 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004508 // Save the result.
4509 FI->setReturnAddrSaveIndex(RASI);
4510 }
4511 return DAG.getFrameIndex(RASI, PtrVT);
4512}
4513
Dan Gohman475871a2008-07-27 21:46:04 +00004514SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004515PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
4516 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004517 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004518 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004519 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004520
4521 // Get current frame pointer save index. The users of this index will be
4522 // primarily DYNALLOC instructions.
4523 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4524 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004525
Jim Laskey2f616bf2006-11-16 22:43:37 +00004526 // If the frame pointer save index hasn't been defined yet.
4527 if (!FPSI) {
4528 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004529 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004530 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00004531
Jim Laskey2f616bf2006-11-16 22:43:37 +00004532 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004533 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004534 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00004535 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004536 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004537 return DAG.getFrameIndex(FPSI, PtrVT);
4538}
Jim Laskey2f616bf2006-11-16 22:43:37 +00004539
Dan Gohman475871a2008-07-27 21:46:04 +00004540SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004541 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004542 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004543 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00004544 SDValue Chain = Op.getOperand(0);
4545 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004546 DebugLoc dl = Op.getDebugLoc();
4547
Jim Laskey2f616bf2006-11-16 22:43:37 +00004548 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004549 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004550 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00004551 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00004552 DAG.getConstant(0, PtrVT), Size);
4553 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00004554 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004555 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00004556 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00004557 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00004558 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004559}
4560
Chris Lattner1a635d62006-04-14 06:01:58 +00004561/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
4562/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00004563SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00004564 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004565 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
4566 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00004567 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004568
Chris Lattner1a635d62006-04-14 06:01:58 +00004569 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00004570
Chris Lattner1a635d62006-04-14 06:01:58 +00004571 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00004572 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004573
Owen Andersone50ed302009-08-10 22:56:29 +00004574 EVT ResVT = Op.getValueType();
4575 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004576 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
4577 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00004578 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004579
Chris Lattner1a635d62006-04-14 06:01:58 +00004580 // If the RHS of the comparison is a 0.0, we don't need to do the
4581 // subtraction at all.
4582 if (isFloatingPointZero(RHS))
4583 switch (CC) {
4584 default: break; // SETUO etc aren't handled by fsel.
4585 case ISD::SETULT:
4586 case ISD::SETLT:
4587 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004588 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004589 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004590 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4591 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004592 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004593 case ISD::SETUGT:
4594 case ISD::SETGT:
4595 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004596 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004597 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004598 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4599 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004600 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004601 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004602 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004603
Dan Gohman475871a2008-07-27 21:46:04 +00004604 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00004605 switch (CC) {
4606 default: break; // SETUO etc aren't handled by fsel.
4607 case ISD::SETULT:
4608 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00004609 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004610 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4611 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004612 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004613 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004614 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00004615 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004616 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4617 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004618 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004619 case ISD::SETUGT:
4620 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00004621 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004622 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4623 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004624 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004625 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004626 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00004627 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004628 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4629 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004630 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004631 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00004632 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00004633}
4634
Chris Lattner1f873002007-11-28 18:44:47 +00004635// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004636SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004637 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004638 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00004639 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00004640 if (Src.getValueType() == MVT::f32)
4641 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004642
Dan Gohman475871a2008-07-27 21:46:04 +00004643 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00004644 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004645 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004646 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004647 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004648 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00004649 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004650 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004651 case MVT::i64:
4652 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004653 break;
4654 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00004655
Chris Lattner1a635d62006-04-14 06:01:58 +00004656 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00004657 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004658
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004659 // Emit a store to the stack slot.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004660 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
4661 MachinePointerInfo(), false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004662
4663 // Result is a load from the stack slot. If loading 4 bytes, make sure to
4664 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00004665 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004666 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004667 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004668 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004669 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004670}
4671
Dan Gohmand858e902010-04-17 15:26:15 +00004672SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
4673 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004674 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00004675 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00004676 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00004677 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00004678
Owen Anderson825b72b2009-08-11 20:47:22 +00004679 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004680 SDValue SINT = Op.getOperand(0);
4681 // When converting to single-precision, we actually need to convert
4682 // to double-precision first and then round to single-precision.
4683 // To avoid double-rounding effects during that operation, we have
4684 // to prepare the input operand. Bits that might be truncated when
4685 // converting to double-precision are replaced by a bit that won't
4686 // be lost at this stage, but is below the single-precision rounding
4687 // position.
4688 //
4689 // However, if -enable-unsafe-fp-math is in effect, accept double
4690 // rounding to avoid the extra overhead.
4691 if (Op.getValueType() == MVT::f32 &&
4692 !DAG.getTarget().Options.UnsafeFPMath) {
4693
4694 // Twiddle input to make sure the low 11 bits are zero. (If this
4695 // is the case, we are guaranteed the value will fit into the 53 bit
4696 // mantissa of an IEEE double-precision value without rounding.)
4697 // If any of those low 11 bits were not zero originally, make sure
4698 // bit 12 (value 2048) is set instead, so that the final rounding
4699 // to single-precision gets the correct result.
4700 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4701 SINT, DAG.getConstant(2047, MVT::i64));
4702 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
4703 Round, DAG.getConstant(2047, MVT::i64));
4704 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
4705 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4706 Round, DAG.getConstant(-2048, MVT::i64));
4707
4708 // However, we cannot use that value unconditionally: if the magnitude
4709 // of the input value is small, the bit-twiddling we did above might
4710 // end up visibly changing the output. Fortunately, in that case, we
4711 // don't need to twiddle bits since the original input will convert
4712 // exactly to double-precision floating-point already. Therefore,
4713 // construct a conditional to use the original value if the top 11
4714 // bits are all sign-bit copies, and use the rounded value computed
4715 // above otherwise.
4716 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
4717 SINT, DAG.getConstant(53, MVT::i32));
4718 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
4719 Cond, DAG.getConstant(1, MVT::i64));
4720 Cond = DAG.getSetCC(dl, MVT::i32,
4721 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT);
4722
4723 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
4724 }
4725 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
Owen Anderson825b72b2009-08-11 20:47:22 +00004726 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
4727 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00004728 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004729 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004730 return FP;
4731 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004732
Owen Anderson825b72b2009-08-11 20:47:22 +00004733 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00004734 "Unhandled SINT_TO_FP type in custom expander!");
4735 // Since we only generate this in 64-bit mode, we can take advantage of
4736 // 64-bit registers. In particular, sign extend the input value into the
4737 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
4738 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004739 MachineFunction &MF = DAG.getMachineFunction();
4740 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004741 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00004742 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004743 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004744
Owen Anderson825b72b2009-08-11 20:47:22 +00004745 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00004746 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00004747
Chris Lattner1a635d62006-04-14 06:01:58 +00004748 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004749 MachineMemOperand *MMO =
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004750 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +00004751 MachineMemOperand::MOStore, 8, 8);
Dan Gohmanc76909a2009-09-25 20:36:54 +00004752 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
4753 SDValue Store =
4754 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
4755 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00004756 // Load the value as a double.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004757 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004758 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004759
Chris Lattner1a635d62006-04-14 06:01:58 +00004760 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004761 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
4762 if (Op.getValueType() == MVT::f32)
4763 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004764 return FP;
4765}
4766
Dan Gohmand858e902010-04-17 15:26:15 +00004767SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
4768 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004769 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004770 /*
4771 The rounding mode is in bits 30:31 of FPSR, and has the following
4772 settings:
4773 00 Round to nearest
4774 01 Round to 0
4775 10 Round to +inf
4776 11 Round to -inf
4777
4778 FLT_ROUNDS, on the other hand, expects the following:
4779 -1 Undefined
4780 0 Round to 0
4781 1 Round to nearest
4782 2 Round to +inf
4783 3 Round to -inf
4784
4785 To perform the conversion, we do:
4786 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
4787 */
4788
4789 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00004790 EVT VT = Op.getValueType();
4791 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
4792 std::vector<EVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00004793 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004794
4795 // Save FP Control Word to register
Owen Anderson825b72b2009-08-11 20:47:22 +00004796 NodeTys.push_back(MVT::f64); // return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004797 NodeTys.push_back(MVT::Glue); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00004798 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004799
4800 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00004801 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00004802 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004803 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004804 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004805
4806 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00004807 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004808 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004809 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004810 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004811
4812 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00004813 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004814 DAG.getNode(ISD::AND, dl, MVT::i32,
4815 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00004816 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004817 DAG.getNode(ISD::SRL, dl, MVT::i32,
4818 DAG.getNode(ISD::AND, dl, MVT::i32,
4819 DAG.getNode(ISD::XOR, dl, MVT::i32,
4820 CWD, DAG.getConstant(3, MVT::i32)),
4821 DAG.getConstant(3, MVT::i32)),
4822 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004823
Dan Gohman475871a2008-07-27 21:46:04 +00004824 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00004825 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004826
Duncan Sands83ec4b62008-06-06 12:08:01 +00004827 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00004828 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004829}
4830
Dan Gohmand858e902010-04-17 15:26:15 +00004831SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004832 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004833 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004834 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004835 assert(Op.getNumOperands() == 3 &&
4836 VT == Op.getOperand(1).getValueType() &&
4837 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004838
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004839 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004840 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004841 SDValue Lo = Op.getOperand(0);
4842 SDValue Hi = Op.getOperand(1);
4843 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004844 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004845
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004846 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004847 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004848 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
4849 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
4850 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
4851 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004852 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004853 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
4854 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
4855 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00004856 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004857 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004858}
4859
Dan Gohmand858e902010-04-17 15:26:15 +00004860SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004861 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004862 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004863 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004864 assert(Op.getNumOperands() == 3 &&
4865 VT == Op.getOperand(1).getValueType() &&
4866 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004867
Dan Gohman9ed06db2008-03-07 20:36:53 +00004868 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004869 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004870 SDValue Lo = Op.getOperand(0);
4871 SDValue Hi = Op.getOperand(1);
4872 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004873 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004874
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004875 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004876 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004877 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
4878 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
4879 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
4880 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004881 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004882 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
4883 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
4884 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00004885 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004886 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004887}
4888
Dan Gohmand858e902010-04-17 15:26:15 +00004889SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004890 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004891 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004892 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004893 assert(Op.getNumOperands() == 3 &&
4894 VT == Op.getOperand(1).getValueType() &&
4895 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004896
Dan Gohman9ed06db2008-03-07 20:36:53 +00004897 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00004898 SDValue Lo = Op.getOperand(0);
4899 SDValue Hi = Op.getOperand(1);
4900 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004901 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004902
Dale Johannesenf5d97892009-02-04 01:48:28 +00004903 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004904 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00004905 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
4906 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
4907 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
4908 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004909 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00004910 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
4911 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
4912 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004913 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00004914 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004915 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004916}
4917
4918//===----------------------------------------------------------------------===//
4919// Vector related lowering.
4920//
4921
Chris Lattner4a998b92006-04-17 06:00:21 +00004922/// BuildSplatI - Build a canonical splati of Val with an element size of
4923/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00004924static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00004925 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00004926 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00004927
Owen Andersone50ed302009-08-10 22:56:29 +00004928 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00004929 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00004930 };
Chris Lattner70fa4932006-12-01 01:45:39 +00004931
Owen Anderson825b72b2009-08-11 20:47:22 +00004932 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00004933
Chris Lattner70fa4932006-12-01 01:45:39 +00004934 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
4935 if (Val == -1)
4936 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004937
Owen Andersone50ed302009-08-10 22:56:29 +00004938 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00004939
Chris Lattner4a998b92006-04-17 06:00:21 +00004940 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00004941 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00004942 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00004943 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00004944 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
4945 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004946 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004947}
4948
Chris Lattnere7c768e2006-04-18 03:24:30 +00004949/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00004950/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00004951static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00004952 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004953 EVT DestVT = MVT::Other) {
4954 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004955 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004956 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00004957}
4958
Chris Lattnere7c768e2006-04-18 03:24:30 +00004959/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
4960/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00004961static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00004962 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00004963 DebugLoc dl, EVT DestVT = MVT::Other) {
4964 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004965 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004966 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004967}
4968
4969
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004970/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
4971/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00004972static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00004973 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004974 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004975 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
4976 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00004977
Nate Begeman9008ca62009-04-27 18:41:29 +00004978 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004979 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004980 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00004981 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004982 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004983}
4984
Chris Lattnerf1b47082006-04-14 05:19:18 +00004985// If this is a case we can't handle, return null and let the default
4986// expansion code take care of it. If we CAN select this case, and if it
4987// selects to a single instruction, return Op. Otherwise, if we can codegen
4988// this case more efficiently than a constant pool load, lower it to the
4989// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00004990SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
4991 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004992 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004993 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4994 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00004995
Bob Wilson24e338e2009-03-02 23:24:16 +00004996 // Check if this is a splat of a constant value.
4997 APInt APSplatBits, APSplatUndef;
4998 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004999 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00005000 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00005001 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00005002 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00005003
Bob Wilsonf2950b02009-03-03 19:26:27 +00005004 unsigned SplatBits = APSplatBits.getZExtValue();
5005 unsigned SplatUndef = APSplatUndef.getZExtValue();
5006 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005007
Bob Wilsonf2950b02009-03-03 19:26:27 +00005008 // First, handle single instruction cases.
5009
5010 // All zeros?
5011 if (SplatBits == 0) {
5012 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00005013 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
5014 SDValue Z = DAG.getConstant(0, MVT::i32);
5015 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005016 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005017 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005018 return Op;
5019 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00005020
Bob Wilsonf2950b02009-03-03 19:26:27 +00005021 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
5022 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
5023 (32-SplatBitSize));
5024 if (SextVal >= -16 && SextVal <= 15)
5025 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005026
5027
Bob Wilsonf2950b02009-03-03 19:26:27 +00005028 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00005029
Bob Wilsonf2950b02009-03-03 19:26:27 +00005030 // If this value is in the range [-32,30] and is even, use:
5031 // tmp = VSPLTI[bhw], result = add tmp, tmp
5032 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005033 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005034 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005035 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005036 }
5037
5038 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
5039 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
5040 // for fneg/fabs.
5041 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
5042 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00005043 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005044
5045 // Make the VSLW intrinsic, computing 0x8000_0000.
5046 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
5047 OnesV, DAG, dl);
5048
5049 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00005050 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005051 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005052 }
5053
5054 // Check to see if this is a wide variety of vsplti*, binop self cases.
5055 static const signed char SplatCsts[] = {
5056 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
5057 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
5058 };
5059
5060 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
5061 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
5062 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
5063 int i = SplatCsts[idx];
5064
5065 // Figure out what shift amount will be used by altivec if shifted by i in
5066 // this splat size.
5067 unsigned TypeShiftAmt = i & (SplatBitSize-1);
5068
5069 // vsplti + shl self.
Richard Smith1144af32012-08-24 23:29:28 +00005070 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005071 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005072 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5073 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
5074 Intrinsic::ppc_altivec_vslw
5075 };
5076 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005077 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00005078 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005079
Bob Wilsonf2950b02009-03-03 19:26:27 +00005080 // vsplti + srl self.
5081 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005082 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005083 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5084 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
5085 Intrinsic::ppc_altivec_vsrw
5086 };
5087 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005088 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005089 }
5090
Bob Wilsonf2950b02009-03-03 19:26:27 +00005091 // vsplti + sra self.
5092 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005093 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005094 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5095 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
5096 Intrinsic::ppc_altivec_vsraw
5097 };
5098 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005099 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005100 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005101
Bob Wilsonf2950b02009-03-03 19:26:27 +00005102 // vsplti + rol self.
5103 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
5104 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005105 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005106 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5107 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
5108 Intrinsic::ppc_altivec_vrlw
5109 };
5110 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005111 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005112 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005113
Bob Wilsonf2950b02009-03-03 19:26:27 +00005114 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith1144af32012-08-24 23:29:28 +00005115 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005116 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005117 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00005118 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005119 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith1144af32012-08-24 23:29:28 +00005120 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005121 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005122 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005123 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005124 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith1144af32012-08-24 23:29:28 +00005125 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005126 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005127 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
5128 }
5129 }
5130
5131 // Three instruction sequences.
5132
5133 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
5134 if (SextVal >= 0 && SextVal <= 31) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005135 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
5136 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005137 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005138 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005139 }
5140 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
5141 if (SextVal >= -31 && SextVal <= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005142 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
5143 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005144 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005145 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005146 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005147
Dan Gohman475871a2008-07-27 21:46:04 +00005148 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00005149}
5150
Chris Lattner59138102006-04-17 05:28:54 +00005151/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
5152/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00005153static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00005154 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00005155 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00005156 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00005157 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00005158 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005159
Chris Lattner59138102006-04-17 05:28:54 +00005160 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00005161 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00005162 OP_VMRGHW,
5163 OP_VMRGLW,
5164 OP_VSPLTISW0,
5165 OP_VSPLTISW1,
5166 OP_VSPLTISW2,
5167 OP_VSPLTISW3,
5168 OP_VSLDOI4,
5169 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00005170 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00005171 };
Scott Michelfdc40a02009-02-17 22:15:04 +00005172
Chris Lattner59138102006-04-17 05:28:54 +00005173 if (OpNum == OP_COPY) {
5174 if (LHSID == (1*9+2)*9+3) return LHS;
5175 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
5176 return RHS;
5177 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005178
Dan Gohman475871a2008-07-27 21:46:04 +00005179 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00005180 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
5181 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005182
Nate Begeman9008ca62009-04-27 18:41:29 +00005183 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00005184 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005185 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00005186 case OP_VMRGHW:
5187 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
5188 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
5189 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
5190 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
5191 break;
5192 case OP_VMRGLW:
5193 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
5194 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
5195 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
5196 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
5197 break;
5198 case OP_VSPLTISW0:
5199 for (unsigned i = 0; i != 16; ++i)
5200 ShufIdxs[i] = (i&3)+0;
5201 break;
5202 case OP_VSPLTISW1:
5203 for (unsigned i = 0; i != 16; ++i)
5204 ShufIdxs[i] = (i&3)+4;
5205 break;
5206 case OP_VSPLTISW2:
5207 for (unsigned i = 0; i != 16; ++i)
5208 ShufIdxs[i] = (i&3)+8;
5209 break;
5210 case OP_VSPLTISW3:
5211 for (unsigned i = 0; i != 16; ++i)
5212 ShufIdxs[i] = (i&3)+12;
5213 break;
5214 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00005215 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005216 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00005217 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005218 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00005219 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005220 }
Owen Andersone50ed302009-08-10 22:56:29 +00005221 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005222 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
5223 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00005224 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005225 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00005226}
5227
Chris Lattnerf1b47082006-04-14 05:19:18 +00005228/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
5229/// is a shuffle we can handle in a single instruction, return it. Otherwise,
5230/// return the code it can be lowered into. Worst case, it can always be
5231/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00005232SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005233 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005234 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005235 SDValue V1 = Op.getOperand(0);
5236 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005237 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00005238 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005239
Chris Lattnerf1b47082006-04-14 05:19:18 +00005240 // Cases that are handled by instructions that take permute immediates
5241 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
5242 // selected by the instruction selector.
5243 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005244 if (PPC::isSplatShuffleMask(SVOp, 1) ||
5245 PPC::isSplatShuffleMask(SVOp, 2) ||
5246 PPC::isSplatShuffleMask(SVOp, 4) ||
5247 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
5248 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
5249 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
5250 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
5251 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
5252 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
5253 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
5254 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
5255 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00005256 return Op;
5257 }
5258 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005259
Chris Lattnerf1b47082006-04-14 05:19:18 +00005260 // Altivec has a variety of "shuffle immediates" that take two vector inputs
5261 // and produce a fixed permutation. If any of these match, do not lower to
5262 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00005263 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
5264 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
5265 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
5266 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
5267 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
5268 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
5269 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
5270 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
5271 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00005272 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005273
Chris Lattner59138102006-04-17 05:28:54 +00005274 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
5275 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005276 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005277
Chris Lattner59138102006-04-17 05:28:54 +00005278 unsigned PFIndexes[4];
5279 bool isFourElementShuffle = true;
5280 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
5281 unsigned EltNo = 8; // Start out undef.
5282 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00005283 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00005284 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00005285
Nate Begeman9008ca62009-04-27 18:41:29 +00005286 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00005287 if ((ByteSource & 3) != j) {
5288 isFourElementShuffle = false;
5289 break;
5290 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005291
Chris Lattner59138102006-04-17 05:28:54 +00005292 if (EltNo == 8) {
5293 EltNo = ByteSource/4;
5294 } else if (EltNo != ByteSource/4) {
5295 isFourElementShuffle = false;
5296 break;
5297 }
5298 }
5299 PFIndexes[i] = EltNo;
5300 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005301
5302 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00005303 // perfect shuffle vector to determine if it is cost effective to do this as
5304 // discrete instructions, or whether we should use a vperm.
5305 if (isFourElementShuffle) {
5306 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00005307 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00005308 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00005309
Chris Lattner59138102006-04-17 05:28:54 +00005310 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5311 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00005312
Chris Lattner59138102006-04-17 05:28:54 +00005313 // Determining when to avoid vperm is tricky. Many things affect the cost
5314 // of vperm, particularly how many times the perm mask needs to be computed.
5315 // For example, if the perm mask can be hoisted out of a loop or is already
5316 // used (perhaps because there are multiple permutes with the same shuffle
5317 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
5318 // the loop requires an extra register.
5319 //
5320 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00005321 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00005322 // available, if this block is within a loop, we should avoid using vperm
5323 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00005324 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00005325 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005326 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005327
Chris Lattnerf1b47082006-04-14 05:19:18 +00005328 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
5329 // vector that will get spilled to the constant pool.
5330 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00005331
Chris Lattnerf1b47082006-04-14 05:19:18 +00005332 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
5333 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00005334 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005335 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005336
Dan Gohman475871a2008-07-27 21:46:04 +00005337 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00005338 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
5339 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00005340
Chris Lattnerf1b47082006-04-14 05:19:18 +00005341 for (unsigned j = 0; j != BytesPerElement; ++j)
5342 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00005343 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00005344 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005345
Owen Anderson825b72b2009-08-11 20:47:22 +00005346 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00005347 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00005348 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005349}
5350
Chris Lattner90564f22006-04-18 17:59:36 +00005351/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
5352/// altivec comparison. If it is, return true and fill in Opc/isDot with
5353/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00005354static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00005355 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005356 unsigned IntrinsicID =
5357 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005358 CompareOpc = -1;
5359 isDot = false;
5360 switch (IntrinsicID) {
5361 default: return false;
5362 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00005363 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
5364 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
5365 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
5366 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
5367 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
5368 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
5369 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
5370 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
5371 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
5372 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
5373 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
5374 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
5375 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005376
Chris Lattner1a635d62006-04-14 06:01:58 +00005377 // Normal Comparisons.
5378 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
5379 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
5380 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
5381 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
5382 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
5383 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
5384 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
5385 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
5386 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
5387 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
5388 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
5389 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
5390 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
5391 }
Chris Lattner90564f22006-04-18 17:59:36 +00005392 return true;
5393}
5394
5395/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
5396/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00005397SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005398 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00005399 // If this is a lowered altivec predicate compare, CompareOpc is set to the
5400 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00005401 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00005402 int CompareOpc;
5403 bool isDot;
5404 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00005405 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00005406
Chris Lattner90564f22006-04-18 17:59:36 +00005407 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00005408 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00005409 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00005410 Op.getOperand(1), Op.getOperand(2),
5411 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005412 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00005413 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005414
Chris Lattner1a635d62006-04-14 06:01:58 +00005415 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00005416 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005417 Op.getOperand(2), // LHS
5418 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00005419 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005420 };
Owen Andersone50ed302009-08-10 22:56:29 +00005421 std::vector<EVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00005422 VTs.push_back(Op.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005423 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00005424 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005425
Chris Lattner1a635d62006-04-14 06:01:58 +00005426 // Now that we have the comparison, emit a copy from the CR to a GPR.
5427 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00005428 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
5429 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00005430 CompNode.getValue(1));
5431
Chris Lattner1a635d62006-04-14 06:01:58 +00005432 // Unpack the result based on how the target uses it.
5433 unsigned BitNo; // Bit # of CR6.
5434 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005435 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00005436 default: // Can't happen, don't crash on invalid number though.
5437 case 0: // Return the value of the EQ bit of CR6.
5438 BitNo = 0; InvertBit = false;
5439 break;
5440 case 1: // Return the inverted value of the EQ bit of CR6.
5441 BitNo = 0; InvertBit = true;
5442 break;
5443 case 2: // Return the value of the LT bit of CR6.
5444 BitNo = 2; InvertBit = false;
5445 break;
5446 case 3: // Return the inverted value of the LT bit of CR6.
5447 BitNo = 2; InvertBit = true;
5448 break;
5449 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005450
Chris Lattner1a635d62006-04-14 06:01:58 +00005451 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00005452 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
5453 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005454 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00005455 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
5456 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00005457
Chris Lattner1a635d62006-04-14 06:01:58 +00005458 // If we are supposed to, toggle the bit.
5459 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00005460 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
5461 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005462 return Flags;
5463}
5464
Scott Michelfdc40a02009-02-17 22:15:04 +00005465SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005466 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005467 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00005468 // Create a stack slot that is 16-byte aligned.
5469 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00005470 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00005471 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00005472 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00005473
Chris Lattner1a635d62006-04-14 06:01:58 +00005474 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005475 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00005476 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00005477 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005478 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005479 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005480 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005481}
5482
Dan Gohmand858e902010-04-17 15:26:15 +00005483SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005484 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005485 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00005486 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005487
Owen Anderson825b72b2009-08-11 20:47:22 +00005488 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
5489 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00005490
Dan Gohman475871a2008-07-27 21:46:04 +00005491 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00005492 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005493
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005494 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005495 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
5496 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
5497 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00005498
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005499 // Low parts multiplied together, generating 32-bit results (we ignore the
5500 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00005501 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00005502 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00005503
Dan Gohman475871a2008-07-27 21:46:04 +00005504 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00005505 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005506 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00005507 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00005508 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005509 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
5510 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005511 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005512
Owen Anderson825b72b2009-08-11 20:47:22 +00005513 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005514
Chris Lattnercea2aa72006-04-18 04:28:57 +00005515 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00005516 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005517 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005518 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005519
Chris Lattner19a81522006-04-18 03:57:35 +00005520 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005521 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005522 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005523 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005524
Chris Lattner19a81522006-04-18 03:57:35 +00005525 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005526 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005527 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005528 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005529
Chris Lattner19a81522006-04-18 03:57:35 +00005530 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00005531 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00005532 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005533 Ops[i*2 ] = 2*i+1;
5534 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00005535 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005536 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005537 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005538 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005539 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00005540}
5541
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005542/// LowerOperation - Provide custom lowering hooks for some operations.
5543///
Dan Gohmand858e902010-04-17 15:26:15 +00005544SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005545 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005546 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00005547 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00005548 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005549 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackyfd42ed62012-06-04 17:36:38 +00005550 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00005551 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005552 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00005553 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
5554 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005555 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00005556 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00005557
5558 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00005559 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00005560
Jim Laskeyefc7e522006-12-04 22:04:42 +00005561 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00005562 case ISD::DYNAMIC_STACKALLOC:
5563 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00005564
Chris Lattner1a635d62006-04-14 06:01:58 +00005565 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005566 case ISD::FP_TO_UINT:
5567 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00005568 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00005569 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00005570 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005571
Chris Lattner1a635d62006-04-14 06:01:58 +00005572 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00005573 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
5574 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
5575 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005576
Chris Lattner1a635d62006-04-14 06:01:58 +00005577 // Vector-related lowering.
5578 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
5579 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
5580 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
5581 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005582 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005583
Chris Lattner3fc027d2007-12-08 06:59:59 +00005584 // Frame & Return address.
5585 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005586 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00005587 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005588}
5589
Duncan Sands1607f052008-12-01 11:39:25 +00005590void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
5591 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00005592 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00005593 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00005594 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00005595 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00005596 default:
Craig Topperbc219812012-02-07 02:50:20 +00005597 llvm_unreachable("Do not know how to custom type legalize this operation!");
Roman Divackybdb226e2011-06-28 15:30:42 +00005598 case ISD::VAARG: {
5599 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
5600 || TM.getSubtarget<PPCSubtarget>().isPPC64())
5601 return;
5602
5603 EVT VT = N->getValueType(0);
5604
5605 if (VT == MVT::i64) {
5606 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
5607
5608 Results.push_back(NewNode);
5609 Results.push_back(NewNode.getValue(1));
5610 }
5611 return;
5612 }
Duncan Sands1607f052008-12-01 11:39:25 +00005613 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00005614 assert(N->getValueType(0) == MVT::ppcf128);
5615 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00005616 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005617 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005618 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00005619 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005620 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005621 DAG.getIntPtrConstant(1));
5622
5623 // This sequence changes FPSCR to do round-to-zero, adds the two halves
5624 // of the long double, and puts FPSCR back the way it was. We do not
5625 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00005626 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00005627 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
5628
Owen Anderson825b72b2009-08-11 20:47:22 +00005629 NodeTys.push_back(MVT::f64); // Return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005630 NodeTys.push_back(MVT::Glue); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00005631 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00005632 MFFSreg = Result.getValue(0);
5633 InFlag = Result.getValue(1);
5634
5635 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005636 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00005637 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005638 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005639 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00005640 InFlag = Result.getValue(0);
5641
5642 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005643 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00005644 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005645 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005646 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00005647 InFlag = Result.getValue(0);
5648
5649 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005650 NodeTys.push_back(MVT::f64); // result of add
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005651 NodeTys.push_back(MVT::Glue); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00005652 Ops[0] = Lo;
5653 Ops[1] = Hi;
5654 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005655 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00005656 FPreg = Result.getValue(0);
5657 InFlag = Result.getValue(1);
5658
5659 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005660 NodeTys.push_back(MVT::f64);
5661 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005662 Ops[1] = MFFSreg;
5663 Ops[2] = FPreg;
5664 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005665 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00005666 FPreg = Result.getValue(0);
5667
5668 // We know the low half is about to be thrown away, so just use something
5669 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00005670 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00005671 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00005672 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00005673 }
Duncan Sands1607f052008-12-01 11:39:25 +00005674 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005675 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00005676 return;
Chris Lattner1f873002007-11-28 18:44:47 +00005677 }
5678}
5679
5680
Chris Lattner1a635d62006-04-14 06:01:58 +00005681//===----------------------------------------------------------------------===//
5682// Other Lowering Code
5683//===----------------------------------------------------------------------===//
5684
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005685MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005686PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005687 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005688 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005689 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5690
5691 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5692 MachineFunction *F = BB->getParent();
5693 MachineFunction::iterator It = BB;
5694 ++It;
5695
5696 unsigned dest = MI->getOperand(0).getReg();
5697 unsigned ptrA = MI->getOperand(1).getReg();
5698 unsigned ptrB = MI->getOperand(2).getReg();
5699 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005700 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005701
5702 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5703 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5704 F->insert(It, loopMBB);
5705 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005706 exitMBB->splice(exitMBB->begin(), BB,
5707 llvm::next(MachineBasicBlock::iterator(MI)),
5708 BB->end());
5709 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005710
5711 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00005712 unsigned TmpReg = (!BinOpcode) ? incr :
5713 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00005714 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5715 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005716
5717 // thisMBB:
5718 // ...
5719 // fallthrough --> loopMBB
5720 BB->addSuccessor(loopMBB);
5721
5722 // loopMBB:
5723 // l[wd]arx dest, ptr
5724 // add r0, dest, incr
5725 // st[wd]cx. r0, ptr
5726 // bne- loopMBB
5727 // fallthrough --> exitMBB
5728 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005729 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005730 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005731 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005732 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
5733 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005734 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005735 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005736 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005737 BB->addSuccessor(loopMBB);
5738 BB->addSuccessor(exitMBB);
5739
5740 // exitMBB:
5741 // ...
5742 BB = exitMBB;
5743 return BB;
5744}
5745
5746MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00005747PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00005748 MachineBasicBlock *BB,
5749 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005750 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005751 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00005752 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5753 // In 64 bit mode we have to use 64 bits for addresses, even though the
5754 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
5755 // registers without caring whether they're 32 or 64, but here we're
5756 // doing actual arithmetic on the addresses.
5757 bool is64bit = PPCSubTarget.isPPC64();
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005758 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesen97efa362008-08-28 17:53:09 +00005759
5760 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5761 MachineFunction *F = BB->getParent();
5762 MachineFunction::iterator It = BB;
5763 ++It;
5764
5765 unsigned dest = MI->getOperand(0).getReg();
5766 unsigned ptrA = MI->getOperand(1).getReg();
5767 unsigned ptrB = MI->getOperand(2).getReg();
5768 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005769 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00005770
5771 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5772 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5773 F->insert(It, loopMBB);
5774 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005775 exitMBB->splice(exitMBB->begin(), BB,
5776 llvm::next(MachineBasicBlock::iterator(MI)),
5777 BB->end());
5778 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005779
5780 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005781 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005782 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5783 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00005784 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5785 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5786 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5787 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
5788 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5789 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5790 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5791 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5792 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
5793 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005794 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005795 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00005796 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005797
5798 // thisMBB:
5799 // ...
5800 // fallthrough --> loopMBB
5801 BB->addSuccessor(loopMBB);
5802
5803 // The 4-byte load must be aligned, while a char or short may be
5804 // anywhere in the word. Hence all this nasty bookkeeping code.
5805 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5806 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005807 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00005808 // rlwinm ptr, ptr1, 0, 0, 29
5809 // slw incr2, incr, shift
5810 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5811 // slw mask, mask2, shift
5812 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005813 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00005814 // add tmp, tmpDest, incr2
5815 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00005816 // and tmp3, tmp, mask
5817 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005818 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00005819 // bne- loopMBB
5820 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00005821 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005822 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00005823 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005824 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005825 .addReg(ptrA).addReg(ptrB);
5826 } else {
5827 Ptr1Reg = ptrB;
5828 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005829 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005830 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005831 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005832 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5833 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005834 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005835 .addReg(Ptr1Reg).addImm(0).addImm(61);
5836 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005837 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005838 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005839 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005840 .addReg(incr).addReg(ShiftReg);
5841 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005842 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00005843 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005844 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5845 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00005846 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005847 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005848 .addReg(Mask2Reg).addReg(ShiftReg);
5849
5850 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005851 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005852 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005853 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005854 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005855 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005856 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005857 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005858 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005859 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005860 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005861 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Roman Divacky951cd022011-06-17 15:21:10 +00005862 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005863 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005864 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005865 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005866 BB->addSuccessor(loopMBB);
5867 BB->addSuccessor(exitMBB);
5868
5869 // exitMBB:
5870 // ...
5871 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005872 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
5873 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00005874 return BB;
5875}
5876
5877MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00005878PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00005879 MachineBasicBlock *BB) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00005880 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00005881
5882 // To "insert" these instructions we actually have to insert their
5883 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005884 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00005885 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005886 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00005887
Dan Gohman8e5f2c62008-07-07 23:14:23 +00005888 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00005889
Hal Finkel009f7af2012-06-22 23:10:08 +00005890 if (PPCSubTarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
5891 MI->getOpcode() == PPC::SELECT_CC_I8)) {
5892 unsigned OpCode = MI->getOpcode() == PPC::SELECT_CC_I8 ?
5893 PPC::ISEL8 : PPC::ISEL;
5894 unsigned SelectPred = MI->getOperand(4).getImm();
5895 DebugLoc dl = MI->getDebugLoc();
5896
5897 // The SelectPred is ((BI << 5) | BO) for a BCC
5898 unsigned BO = SelectPred & 0xF;
5899 assert((BO == 12 || BO == 4) && "invalid predicate BO field for isel");
5900
5901 unsigned TrueOpNo, FalseOpNo;
5902 if (BO == 12) {
5903 TrueOpNo = 2;
5904 FalseOpNo = 3;
5905 } else {
5906 TrueOpNo = 3;
5907 FalseOpNo = 2;
5908 SelectPred = PPC::InvertPredicate((PPC::Predicate)SelectPred);
5909 }
5910
5911 BuildMI(*BB, MI, dl, TII->get(OpCode), MI->getOperand(0).getReg())
5912 .addReg(MI->getOperand(TrueOpNo).getReg())
5913 .addReg(MI->getOperand(FalseOpNo).getReg())
5914 .addImm(SelectPred).addReg(MI->getOperand(1).getReg());
5915 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
5916 MI->getOpcode() == PPC::SELECT_CC_I8 ||
5917 MI->getOpcode() == PPC::SELECT_CC_F4 ||
5918 MI->getOpcode() == PPC::SELECT_CC_F8 ||
5919 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
5920
Evan Cheng53301922008-07-12 02:23:19 +00005921
5922 // The incoming instruction knows the destination vreg to set, the
5923 // condition code register to branch on, the true/false values to
5924 // select between, and a branch opcode to use.
5925
5926 // thisMBB:
5927 // ...
5928 // TrueVal = ...
5929 // cmpTY ccX, r1, r2
5930 // bCC copy1MBB
5931 // fallthrough --> copy0MBB
5932 MachineBasicBlock *thisMBB = BB;
5933 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
5934 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
5935 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005936 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00005937 F->insert(It, copy0MBB);
5938 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005939
5940 // Transfer the remainder of BB and its successor edges to sinkMBB.
5941 sinkMBB->splice(sinkMBB->begin(), BB,
5942 llvm::next(MachineBasicBlock::iterator(MI)),
5943 BB->end());
5944 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
5945
Evan Cheng53301922008-07-12 02:23:19 +00005946 // Next, add the true and fallthrough blocks as its successors.
5947 BB->addSuccessor(copy0MBB);
5948 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005949
Dan Gohman14152b42010-07-06 20:24:04 +00005950 BuildMI(BB, dl, TII->get(PPC::BCC))
5951 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
5952
Evan Cheng53301922008-07-12 02:23:19 +00005953 // copy0MBB:
5954 // %FalseValue = ...
5955 // # fallthrough to sinkMBB
5956 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00005957
Evan Cheng53301922008-07-12 02:23:19 +00005958 // Update machine-CFG edges
5959 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005960
Evan Cheng53301922008-07-12 02:23:19 +00005961 // sinkMBB:
5962 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
5963 // ...
5964 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00005965 BuildMI(*BB, BB->begin(), dl,
5966 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00005967 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
5968 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
5969 }
Dale Johannesen97efa362008-08-28 17:53:09 +00005970 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
5971 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
5972 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
5973 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005974 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
5975 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
5976 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
5977 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005978
5979 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
5980 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
5981 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
5982 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005983 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
5984 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
5985 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
5986 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005987
5988 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
5989 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
5990 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
5991 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005992 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
5993 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
5994 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
5995 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005996
5997 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
5998 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
5999 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
6000 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006001 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
6002 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
6003 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
6004 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006005
6006 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00006007 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00006008 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00006009 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006010 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00006011 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006012 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00006013 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006014
6015 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
6016 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
6017 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
6018 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006019 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
6020 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
6021 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
6022 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006023
Dale Johannesen0e55f062008-08-29 18:29:46 +00006024 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
6025 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
6026 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
6027 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
6028 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
6029 BB = EmitAtomicBinary(MI, BB, false, 0);
6030 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
6031 BB = EmitAtomicBinary(MI, BB, true, 0);
6032
Evan Cheng53301922008-07-12 02:23:19 +00006033 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
6034 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
6035 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
6036
6037 unsigned dest = MI->getOperand(0).getReg();
6038 unsigned ptrA = MI->getOperand(1).getReg();
6039 unsigned ptrB = MI->getOperand(2).getReg();
6040 unsigned oldval = MI->getOperand(3).getReg();
6041 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006042 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00006043
Dale Johannesen65e39732008-08-25 18:53:26 +00006044 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6045 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6046 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00006047 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00006048 F->insert(It, loop1MBB);
6049 F->insert(It, loop2MBB);
6050 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00006051 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006052 exitMBB->splice(exitMBB->begin(), BB,
6053 llvm::next(MachineBasicBlock::iterator(MI)),
6054 BB->end());
6055 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00006056
6057 // thisMBB:
6058 // ...
6059 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00006060 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00006061
Dale Johannesen65e39732008-08-25 18:53:26 +00006062 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00006063 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00006064 // cmp[wd] dest, oldval
6065 // bne- midMBB
6066 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00006067 // st[wd]cx. newval, ptr
6068 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00006069 // b exitBB
6070 // midMBB:
6071 // st[wd]cx. dest, ptr
6072 // exitBB:
6073 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006074 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00006075 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006076 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00006077 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006078 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006079 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6080 BB->addSuccessor(loop2MBB);
6081 BB->addSuccessor(midMBB);
6082
6083 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006084 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00006085 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006086 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006087 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006088 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00006089 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00006090 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006091
Dale Johannesen65e39732008-08-25 18:53:26 +00006092 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006093 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00006094 .addReg(dest).addReg(ptrA).addReg(ptrB);
6095 BB->addSuccessor(exitMBB);
6096
Evan Cheng53301922008-07-12 02:23:19 +00006097 // exitMBB:
6098 // ...
6099 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006100 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
6101 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
6102 // We must use 64-bit registers for addresses when targeting 64-bit,
6103 // since we're actually doing arithmetic on them. Other registers
6104 // can be 32-bit.
6105 bool is64bit = PPCSubTarget.isPPC64();
6106 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
6107
6108 unsigned dest = MI->getOperand(0).getReg();
6109 unsigned ptrA = MI->getOperand(1).getReg();
6110 unsigned ptrB = MI->getOperand(2).getReg();
6111 unsigned oldval = MI->getOperand(3).getReg();
6112 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006113 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006114
6115 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6116 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6117 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
6118 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6119 F->insert(It, loop1MBB);
6120 F->insert(It, loop2MBB);
6121 F->insert(It, midMBB);
6122 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006123 exitMBB->splice(exitMBB->begin(), BB,
6124 llvm::next(MachineBasicBlock::iterator(MI)),
6125 BB->end());
6126 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006127
6128 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00006129 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00006130 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6131 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006132 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
6133 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
6134 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
6135 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
6136 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
6137 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
6138 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
6139 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
6140 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
6141 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
6142 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
6143 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
6144 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
6145 unsigned Ptr1Reg;
6146 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006147 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006148 // thisMBB:
6149 // ...
6150 // fallthrough --> loopMBB
6151 BB->addSuccessor(loop1MBB);
6152
6153 // The 4-byte load must be aligned, while a char or short may be
6154 // anywhere in the word. Hence all this nasty bookkeeping code.
6155 // add ptr1, ptrA, ptrB [copy if ptrA==0]
6156 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00006157 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006158 // rlwinm ptr, ptr1, 0, 0, 29
6159 // slw newval2, newval, shift
6160 // slw oldval2, oldval,shift
6161 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
6162 // slw mask, mask2, shift
6163 // and newval3, newval2, mask
6164 // and oldval3, oldval2, mask
6165 // loop1MBB:
6166 // lwarx tmpDest, ptr
6167 // and tmp, tmpDest, mask
6168 // cmpw tmp, oldval3
6169 // bne- midMBB
6170 // loop2MBB:
6171 // andc tmp2, tmpDest, mask
6172 // or tmp4, tmp2, newval3
6173 // stwcx. tmp4, ptr
6174 // bne- loop1MBB
6175 // b exitBB
6176 // midMBB:
6177 // stwcx. tmpDest, ptr
6178 // exitBB:
6179 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006180 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006181 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006182 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006183 .addReg(ptrA).addReg(ptrB);
6184 } else {
6185 Ptr1Reg = ptrB;
6186 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006187 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006188 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006189 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006190 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
6191 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006192 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006193 .addReg(Ptr1Reg).addImm(0).addImm(61);
6194 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00006195 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006196 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006197 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006198 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006199 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006200 .addReg(oldval).addReg(ShiftReg);
6201 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006202 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006203 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00006204 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
6205 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
6206 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006207 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006208 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006209 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006210 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006211 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006212 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006213 .addReg(OldVal2Reg).addReg(MaskReg);
6214
6215 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006216 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006217 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006218 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
6219 .addReg(TmpDestReg).addReg(MaskReg);
6220 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006221 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006222 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006223 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6224 BB->addSuccessor(loop2MBB);
6225 BB->addSuccessor(midMBB);
6226
6227 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006228 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
6229 .addReg(TmpDestReg).addReg(MaskReg);
6230 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
6231 .addReg(Tmp2Reg).addReg(NewVal3Reg);
6232 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006233 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006234 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006235 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006236 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006237 BB->addSuccessor(loop1MBB);
6238 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006239
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006240 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006241 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006242 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006243 BB->addSuccessor(exitMBB);
6244
6245 // exitMBB:
6246 // ...
6247 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00006248 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
6249 .addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006250 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00006251 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00006252 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006253
Dan Gohman14152b42010-07-06 20:24:04 +00006254 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006255 return BB;
6256}
6257
Chris Lattner1a635d62006-04-14 06:01:58 +00006258//===----------------------------------------------------------------------===//
6259// Target Optimization Hooks
6260//===----------------------------------------------------------------------===//
6261
Duncan Sands25cf2272008-11-24 14:53:14 +00006262SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
6263 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00006264 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006265 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00006266 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006267 switch (N->getOpcode()) {
6268 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006269 case PPCISD::SHL:
6270 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006271 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006272 return N->getOperand(0);
6273 }
6274 break;
6275 case PPCISD::SRL:
6276 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006277 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006278 return N->getOperand(0);
6279 }
6280 break;
6281 case PPCISD::SRA:
6282 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006283 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006284 C->isAllOnesValue()) // -1 >>s V -> -1.
6285 return N->getOperand(0);
6286 }
6287 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006288
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006289 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00006290 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006291 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
6292 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
6293 // We allow the src/dst to be either f32/f64, but the intermediate
6294 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00006295 if (N->getOperand(0).getValueType() == MVT::i64 &&
6296 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006297 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006298 if (Val.getValueType() == MVT::f32) {
6299 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006300 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006301 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006302
Owen Anderson825b72b2009-08-11 20:47:22 +00006303 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006304 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006305 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006306 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006307 if (N->getValueType(0) == MVT::f32) {
6308 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00006309 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00006310 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006311 }
6312 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00006313 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006314 // If the intermediate type is i32, we can avoid the load/store here
6315 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006316 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006317 }
6318 }
6319 break;
Chris Lattner51269842006-03-01 05:50:56 +00006320 case ISD::STORE:
6321 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
6322 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00006323 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00006324 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006325 N->getOperand(1).getValueType() == MVT::i32 &&
6326 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006327 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006328 if (Val.getValueType() == MVT::f32) {
6329 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006330 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006331 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006332 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006333 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006334
Owen Anderson825b72b2009-08-11 20:47:22 +00006335 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00006336 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00006337 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006338 return Val;
6339 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006340
Chris Lattnerd9989382006-07-10 20:56:58 +00006341 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00006342 if (cast<StoreSDNode>(N)->isUnindexed() &&
6343 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00006344 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006345 (N->getOperand(1).getValueType() == MVT::i32 ||
6346 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00006347 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00006348 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00006349 if (BSwapOp.getValueType() == MVT::i16)
6350 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00006351
Dan Gohmanc76909a2009-09-25 20:36:54 +00006352 SDValue Ops[] = {
6353 N->getOperand(0), BSwapOp, N->getOperand(2),
6354 DAG.getValueType(N->getOperand(1).getValueType())
6355 };
6356 return
6357 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
6358 Ops, array_lengthof(Ops),
6359 cast<StoreSDNode>(N)->getMemoryVT(),
6360 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00006361 }
6362 break;
6363 case ISD::BSWAP:
6364 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00006365 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00006366 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006367 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00006368 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00006369 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00006370 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00006371 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00006372 LD->getChain(), // Chain
6373 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00006374 DAG.getValueType(N->getValueType(0)) // VT
6375 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00006376 SDValue BSLoad =
6377 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
6378 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
6379 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00006380
Scott Michelfdc40a02009-02-17 22:15:04 +00006381 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00006382 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00006383 if (N->getValueType(0) == MVT::i16)
6384 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00006385
Chris Lattnerd9989382006-07-10 20:56:58 +00006386 // First, combine the bswap away. This makes the value produced by the
6387 // load dead.
6388 DCI.CombineTo(N, ResVal);
6389
6390 // Next, combine the load away, we give it a bogus result value but a real
6391 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00006392 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00006393
Chris Lattnerd9989382006-07-10 20:56:58 +00006394 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00006395 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00006396 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006397
Chris Lattner51269842006-03-01 05:50:56 +00006398 break;
Chris Lattner4468c222006-03-31 06:02:07 +00006399 case PPCISD::VCMP: {
6400 // If a VCMPo node already exists with exactly the same operands as this
6401 // node, use its result instead of this node (VCMPo computes both a CR6 and
6402 // a normal output).
6403 //
6404 if (!N->getOperand(0).hasOneUse() &&
6405 !N->getOperand(1).hasOneUse() &&
6406 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006407
Chris Lattner4468c222006-03-31 06:02:07 +00006408 // Scan all of the users of the LHS, looking for VCMPo's that match.
6409 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00006410
Gabor Greifba36cb52008-08-28 21:40:38 +00006411 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00006412 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
6413 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00006414 if (UI->getOpcode() == PPCISD::VCMPo &&
6415 UI->getOperand(1) == N->getOperand(1) &&
6416 UI->getOperand(2) == N->getOperand(2) &&
6417 UI->getOperand(0) == N->getOperand(0)) {
6418 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00006419 break;
6420 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006421
Chris Lattner00901202006-04-18 18:28:22 +00006422 // If there is no VCMPo node, or if the flag value has a single use, don't
6423 // transform this.
6424 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
6425 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006426
6427 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00006428 // chain, this transformation is more complex. Note that multiple things
6429 // could use the value result, which we should ignore.
6430 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00006431 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00006432 FlagUser == 0; ++UI) {
6433 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00006434 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00006435 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00006436 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00006437 FlagUser = User;
6438 break;
6439 }
6440 }
6441 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006442
Chris Lattner00901202006-04-18 18:28:22 +00006443 // If the user is a MFCR instruction, we know this is safe. Otherwise we
6444 // give up for right now.
6445 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00006446 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00006447 }
6448 break;
6449 }
Chris Lattner90564f22006-04-18 17:59:36 +00006450 case ISD::BR_CC: {
6451 // If this is a branch on an altivec predicate comparison, lower this so
6452 // that we don't have to do a MFCR: instead, branch directly on CR6. This
6453 // lowering is done pre-legalize, because the legalizer lowers the predicate
6454 // compare down to code that is difficult to reassemble.
6455 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00006456 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00006457 int CompareOpc;
6458 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00006459
Chris Lattner90564f22006-04-18 17:59:36 +00006460 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
6461 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
6462 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
6463 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00006464
Chris Lattner90564f22006-04-18 17:59:36 +00006465 // If this is a comparison against something other than 0/1, then we know
6466 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006467 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00006468 if (Val != 0 && Val != 1) {
6469 if (CC == ISD::SETEQ) // Cond never true, remove branch.
6470 return N->getOperand(0);
6471 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00006472 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00006473 N->getOperand(0), N->getOperand(4));
6474 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006475
Chris Lattner90564f22006-04-18 17:59:36 +00006476 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006477
Chris Lattner90564f22006-04-18 17:59:36 +00006478 // Create the PPCISD altivec 'dot' comparison node.
Owen Andersone50ed302009-08-10 22:56:29 +00006479 std::vector<EVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00006480 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00006481 LHS.getOperand(2), // LHS of compare
6482 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00006483 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00006484 };
Chris Lattner90564f22006-04-18 17:59:36 +00006485 VTs.push_back(LHS.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006486 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00006487 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00006488
Chris Lattner90564f22006-04-18 17:59:36 +00006489 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006490 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006491 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00006492 default: // Can't happen, don't crash on invalid number though.
6493 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006494 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00006495 break;
6496 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006497 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00006498 break;
6499 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006500 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00006501 break;
6502 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006503 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00006504 break;
6505 }
6506
Owen Anderson825b72b2009-08-11 20:47:22 +00006507 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
6508 DAG.getConstant(CompOpc, MVT::i32),
6509 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00006510 N->getOperand(4), CompNode.getValue(1));
6511 }
6512 break;
6513 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006514 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006515
Dan Gohman475871a2008-07-27 21:46:04 +00006516 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006517}
6518
Chris Lattner1a635d62006-04-14 06:01:58 +00006519//===----------------------------------------------------------------------===//
6520// Inline Assembly Support
6521//===----------------------------------------------------------------------===//
6522
Dan Gohman475871a2008-07-27 21:46:04 +00006523void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Scott Michelfdc40a02009-02-17 22:15:04 +00006524 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00006525 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00006526 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006527 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00006528 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006529 switch (Op.getOpcode()) {
6530 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00006531 case PPCISD::LBRX: {
6532 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00006533 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00006534 KnownZero = 0xFFFF0000;
6535 break;
6536 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006537 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006538 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006539 default: break;
6540 case Intrinsic::ppc_altivec_vcmpbfp_p:
6541 case Intrinsic::ppc_altivec_vcmpeqfp_p:
6542 case Intrinsic::ppc_altivec_vcmpequb_p:
6543 case Intrinsic::ppc_altivec_vcmpequh_p:
6544 case Intrinsic::ppc_altivec_vcmpequw_p:
6545 case Intrinsic::ppc_altivec_vcmpgefp_p:
6546 case Intrinsic::ppc_altivec_vcmpgtfp_p:
6547 case Intrinsic::ppc_altivec_vcmpgtsb_p:
6548 case Intrinsic::ppc_altivec_vcmpgtsh_p:
6549 case Intrinsic::ppc_altivec_vcmpgtsw_p:
6550 case Intrinsic::ppc_altivec_vcmpgtub_p:
6551 case Intrinsic::ppc_altivec_vcmpgtuh_p:
6552 case Intrinsic::ppc_altivec_vcmpgtuw_p:
6553 KnownZero = ~1U; // All bits but the low one are known to be zero.
6554 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006555 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006556 }
6557 }
6558}
6559
6560
Chris Lattner4234f572007-03-25 02:14:49 +00006561/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00006562/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00006563PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00006564PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
6565 if (Constraint.size() == 1) {
6566 switch (Constraint[0]) {
6567 default: break;
6568 case 'b':
6569 case 'r':
6570 case 'f':
6571 case 'v':
6572 case 'y':
6573 return C_RegisterClass;
Hal Finkel827b7a02012-11-05 18:18:42 +00006574 case 'Z':
6575 // FIXME: While Z does indicate a memory constraint, it specifically
6576 // indicates an r+r address (used in conjunction with the 'y' modifier
6577 // in the replacement string). Currently, we're forcing the base
6578 // register to be r0 in the asm printer (which is interpreted as zero)
6579 // and forming the complete address in the second register. This is
6580 // suboptimal.
6581 return C_Memory;
Chris Lattner4234f572007-03-25 02:14:49 +00006582 }
6583 }
6584 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00006585}
6586
John Thompson44ab89e2010-10-29 17:29:13 +00006587/// Examine constraint type and operand type and determine a weight value.
6588/// This object must already have been set up with the operand type
6589/// and the current alternative constraint selected.
6590TargetLowering::ConstraintWeight
6591PPCTargetLowering::getSingleConstraintMatchWeight(
6592 AsmOperandInfo &info, const char *constraint) const {
6593 ConstraintWeight weight = CW_Invalid;
6594 Value *CallOperandVal = info.CallOperandVal;
6595 // If we don't have a value, we can't do a match,
6596 // but allow it at the lowest weight.
6597 if (CallOperandVal == NULL)
6598 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006599 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00006600 // Look at the constraint type.
6601 switch (*constraint) {
6602 default:
6603 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
6604 break;
6605 case 'b':
6606 if (type->isIntegerTy())
6607 weight = CW_Register;
6608 break;
6609 case 'f':
6610 if (type->isFloatTy())
6611 weight = CW_Register;
6612 break;
6613 case 'd':
6614 if (type->isDoubleTy())
6615 weight = CW_Register;
6616 break;
6617 case 'v':
6618 if (type->isVectorTy())
6619 weight = CW_Register;
6620 break;
6621 case 'y':
6622 weight = CW_Register;
6623 break;
Hal Finkel827b7a02012-11-05 18:18:42 +00006624 case 'Z':
6625 weight = CW_Memory;
6626 break;
John Thompson44ab89e2010-10-29 17:29:13 +00006627 }
6628 return weight;
6629}
6630
Scott Michelfdc40a02009-02-17 22:15:04 +00006631std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00006632PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00006633 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00006634 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00006635 // GCC RS6000 Constraint Letters
6636 switch (Constraint[0]) {
6637 case 'b': // R1-R31
6638 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00006639 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Craig Topperc9099502012-04-20 06:31:50 +00006640 return std::make_pair(0U, &PPC::G8RCRegClass);
6641 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006642 case 'f':
Ulrich Weigand78dab642012-10-29 17:49:34 +00006643 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00006644 return std::make_pair(0U, &PPC::F4RCRegClass);
Ulrich Weigand78dab642012-10-29 17:49:34 +00006645 if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00006646 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006647 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006648 case 'v':
Craig Topperc9099502012-04-20 06:31:50 +00006649 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006650 case 'y': // crrc
Craig Topperc9099502012-04-20 06:31:50 +00006651 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00006652 }
6653 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006654
Chris Lattner331d1bc2006-11-02 01:44:04 +00006655 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00006656}
Chris Lattner763317d2006-02-07 00:47:13 +00006657
Chris Lattner331d1bc2006-11-02 01:44:04 +00006658
Chris Lattner48884cd2007-08-25 00:47:38 +00006659/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00006660/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00006661void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00006662 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00006663 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00006664 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00006665 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00006666
Eric Christopher100c8332011-06-02 23:16:42 +00006667 // Only support length 1 constraints.
6668 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00006669
Eric Christopher100c8332011-06-02 23:16:42 +00006670 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00006671 switch (Letter) {
6672 default: break;
6673 case 'I':
6674 case 'J':
6675 case 'K':
6676 case 'L':
6677 case 'M':
6678 case 'N':
6679 case 'O':
6680 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00006681 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00006682 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006683 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00006684 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006685 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00006686 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006687 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00006688 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006689 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006690 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
6691 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006692 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006693 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006694 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006695 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006696 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006697 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006698 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006699 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006700 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00006701 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006702 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006703 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006704 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00006705 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006706 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006707 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006708 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006709 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006710 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006711 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006712 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00006713 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006714 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006715 }
6716 break;
6717 }
6718 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006719
Gabor Greifba36cb52008-08-28 21:40:38 +00006720 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00006721 Ops.push_back(Result);
6722 return;
6723 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006724
Chris Lattner763317d2006-02-07 00:47:13 +00006725 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00006726 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00006727}
Evan Chengc4c62572006-03-13 23:20:37 +00006728
Chris Lattnerc9addb72007-03-30 23:15:24 +00006729// isLegalAddressingMode - Return true if the addressing mode represented
6730// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00006731bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006732 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00006733 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00006734
Chris Lattnerc9addb72007-03-30 23:15:24 +00006735 // PPC allows a sign-extended 16-bit immediate field.
6736 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
6737 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006738
Chris Lattnerc9addb72007-03-30 23:15:24 +00006739 // No global is ever allowed as a base.
6740 if (AM.BaseGV)
6741 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006742
6743 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00006744 switch (AM.Scale) {
6745 case 0: // "r+i" or just "i", depending on HasBaseReg.
6746 break;
6747 case 1:
6748 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
6749 return false;
6750 // Otherwise we have r+r or r+i.
6751 break;
6752 case 2:
6753 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
6754 return false;
6755 // Allow 2*r as r+r.
6756 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00006757 default:
6758 // No other scales are supported.
6759 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00006760 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006761
Chris Lattnerc9addb72007-03-30 23:15:24 +00006762 return true;
6763}
6764
Evan Chengc4c62572006-03-13 23:20:37 +00006765/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00006766/// as the offset of the target addressing mode for load / store of the
6767/// given type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006768bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00006769 // PPC allows a sign-extended 16-bit immediate field.
6770 return (V > -(1 << 16) && V < (1 << 16)-1);
6771}
Reid Spencer3a9ec242006-08-28 01:02:49 +00006772
Craig Topperc89c7442012-03-27 07:21:54 +00006773bool PPCTargetLowering::isLegalAddressImmediate(GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00006774 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00006775}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00006776
Dan Gohmand858e902010-04-17 15:26:15 +00006777SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
6778 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00006779 MachineFunction &MF = DAG.getMachineFunction();
6780 MachineFrameInfo *MFI = MF.getFrameInfo();
6781 MFI->setReturnAddressIsTaken(true);
6782
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006783 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00006784 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00006785
Dale Johannesen08673d22010-05-03 22:59:34 +00006786 // Make sure the function does not optimize away the store of the RA to
6787 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00006788 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00006789 FuncInfo->setLRStoreRequired();
6790 bool isPPC64 = PPCSubTarget.isPPC64();
6791 bool isDarwinABI = PPCSubTarget.isDarwinABI();
6792
6793 if (Depth > 0) {
6794 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6795 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006796
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00006797 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00006798 isPPC64? MVT::i64 : MVT::i32);
6799 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
6800 DAG.getNode(ISD::ADD, dl, getPointerTy(),
6801 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00006802 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00006803 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00006804
Chris Lattner3fc027d2007-12-08 06:59:59 +00006805 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00006806 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00006807 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00006808 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00006809}
6810
Dan Gohmand858e902010-04-17 15:26:15 +00006811SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
6812 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00006813 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00006814 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006815
Owen Andersone50ed302009-08-10 22:56:29 +00006816 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006817 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00006818
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00006819 MachineFunction &MF = DAG.getMachineFunction();
6820 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00006821 MFI->setFrameAddressIsTaken(true);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006822 bool is31 = (getTargetMachine().Options.DisableFramePointerElim(MF) ||
6823 MFI->hasVarSizedObjects()) &&
Dale Johannesen08673d22010-05-03 22:59:34 +00006824 MFI->getStackSize() &&
Bill Wendling67658342012-10-09 07:45:08 +00006825 !MF.getFunction()->getFnAttributes().
Bill Wendling034b94b2012-12-19 07:18:57 +00006826 hasAttribute(Attribute::Naked);
Dale Johannesen08673d22010-05-03 22:59:34 +00006827 unsigned FrameReg = isPPC64 ? (is31 ? PPC::X31 : PPC::X1) :
6828 (is31 ? PPC::R31 : PPC::R1);
6829 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
6830 PtrVT);
6831 while (Depth--)
6832 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00006833 FrameAddr, MachinePointerInfo(), false, false,
6834 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00006835 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00006836}
Dan Gohman54aeea32008-10-21 03:41:46 +00006837
6838bool
6839PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
6840 // The PowerPC target isn't yet aware of offsets.
6841 return false;
6842}
Tilmann Schellerffd02002009-07-03 06:45:56 +00006843
Evan Cheng42642d02010-04-01 20:10:42 +00006844/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00006845/// and store operations as a result of memset, memcpy, and memmove
6846/// lowering. If DstAlign is zero that means it's safe to destination
6847/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
6848/// means there isn't a need to check it against alignment requirement,
Evan Cheng946a3a92012-12-12 02:34:41 +00006849/// probably because the source does not need to be loaded. If 'IsMemset' is
6850/// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
6851/// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
6852/// source is constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00006853/// It returns EVT::Other if the type should be determined using generic
6854/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00006855EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
6856 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng946a3a92012-12-12 02:34:41 +00006857 bool IsMemset, bool ZeroMemset,
Evan Chengc3b0c342010-04-08 07:37:57 +00006858 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00006859 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00006860 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006861 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00006862 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006863 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00006864 }
6865}
Hal Finkel3f31d492012-04-01 19:23:08 +00006866
Hal Finkel070b8db2012-06-22 00:49:52 +00006867/// isFMAFasterThanMulAndAdd - Return true if an FMA operation is faster than
6868/// a pair of mul and add instructions. fmuladd intrinsics will be expanded to
6869/// FMAs when this method returns true (and FMAs are legal), otherwise fmuladd
6870/// is expanded to mul + add.
6871bool PPCTargetLowering::isFMAFasterThanMulAndAdd(EVT VT) const {
6872 if (!VT.isSimple())
6873 return false;
6874
6875 switch (VT.getSimpleVT().SimpleTy) {
6876 case MVT::f32:
6877 case MVT::f64:
6878 case MVT::v4f32:
6879 return true;
6880 default:
6881 break;
6882 }
6883
6884 return false;
6885}
6886
Hal Finkel3f31d492012-04-01 19:23:08 +00006887Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Hal Finkel71ffcfe2012-06-10 19:32:29 +00006888 if (DisableILPPref)
6889 return TargetLowering::getSchedulingPreference(N);
Hal Finkel3f31d492012-04-01 19:23:08 +00006890
Hal Finkel71ffcfe2012-06-10 19:32:29 +00006891 return Sched::ILP;
Hal Finkel3f31d492012-04-01 19:23:08 +00006892}
6893