blob: 2c96eb74ebc7cb9b9d7a482a247ac7484ed6e8cf [file] [log] [blame]
Chris Lattnerfd603822009-10-19 19:56:26 +00001//===-- ARMInstPrinter.cpp - Convert ARM MCInst to assembly syntax --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This class prints an ARM MCInst to a .s file.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "asm-printer"
15#include "ARMInstPrinter.h"
Evan Chengbe740292011-07-23 00:00:19 +000016#include "MCTargetDesc/ARMBaseInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000017#include "MCTargetDesc/ARMAddressingModes.h"
Chris Lattnerfd603822009-10-19 19:56:26 +000018#include "llvm/MC/MCInst.h"
Chris Lattner61d35c22009-10-19 21:21:39 +000019#include "llvm/MC/MCAsmInfo.h"
Chris Lattner6f997762009-10-19 21:53:00 +000020#include "llvm/MC/MCExpr.h"
Johnny Chenc7b65912010-04-16 22:40:20 +000021#include "llvm/ADT/StringExtras.h"
Chris Lattner6f997762009-10-19 21:53:00 +000022#include "llvm/Support/raw_ostream.h"
Chris Lattnerfd603822009-10-19 19:56:26 +000023using namespace llvm;
24
Chris Lattner6274ec42010-10-28 21:37:33 +000025#define GET_INSTRUCTION_NAME
Chris Lattnerfd603822009-10-19 19:56:26 +000026#include "ARMGenAsmWriter.inc"
Chris Lattnerfd603822009-10-19 19:56:26 +000027
Owen Anderson3dac0be2011-08-11 18:41:59 +000028/// translateShiftImm - Convert shift immediate from 0-31 to 1-32 for printing.
29///
30/// getSORegOffset returns an integer from 0-31, but '0' should actually be printed
31/// 32 as the immediate shouldbe within the range 1-32.
32static unsigned translateShiftImm(unsigned imm) {
33 if (imm == 0)
34 return 32;
35 return imm;
36}
37
Chris Lattner6274ec42010-10-28 21:37:33 +000038StringRef ARMInstPrinter::getOpcodeName(unsigned Opcode) const {
39 return getInstructionName(Opcode);
40}
41
Rafael Espindolacde4ce42011-06-02 02:34:55 +000042void ARMInstPrinter::printRegName(raw_ostream &OS, unsigned RegNo) const {
43 OS << getRegisterName(RegNo);
Anton Korobeynikov57caad72011-03-05 18:43:32 +000044}
Chris Lattner6274ec42010-10-28 21:37:33 +000045
Chris Lattnerd3740872010-04-04 05:04:31 +000046void ARMInstPrinter::printInst(const MCInst *MI, raw_ostream &O) {
Bill Wendling04863d02010-11-13 10:40:19 +000047 unsigned Opcode = MI->getOpcode();
48
Johnny Chen9e088762010-03-17 17:52:21 +000049 // Check for MOVs and print canonical forms, instead.
Owen Anderson152d4a42011-07-21 23:38:37 +000050 if (Opcode == ARM::MOVsr) {
Jim Grosbache6be85e2010-09-17 22:36:38 +000051 // FIXME: Thumb variants?
Johnny Chen9e088762010-03-17 17:52:21 +000052 const MCOperand &Dst = MI->getOperand(0);
53 const MCOperand &MO1 = MI->getOperand(1);
54 const MCOperand &MO2 = MI->getOperand(2);
55 const MCOperand &MO3 = MI->getOperand(3);
56
57 O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm()));
Chris Lattner35c33bd2010-04-04 04:47:45 +000058 printSBitModifierOperand(MI, 6, O);
59 printPredicateOperand(MI, 4, O);
Johnny Chen9e088762010-03-17 17:52:21 +000060
61 O << '\t' << getRegisterName(Dst.getReg())
62 << ", " << getRegisterName(MO1.getReg());
63
Owen Anderson152d4a42011-07-21 23:38:37 +000064 O << ", " << getRegisterName(MO2.getReg());
65 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
Johnny Chen9e088762010-03-17 17:52:21 +000066 return;
67 }
68
Owen Anderson152d4a42011-07-21 23:38:37 +000069 if (Opcode == ARM::MOVsi) {
70 // FIXME: Thumb variants?
71 const MCOperand &Dst = MI->getOperand(0);
72 const MCOperand &MO1 = MI->getOperand(1);
73 const MCOperand &MO2 = MI->getOperand(2);
74
75 O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO2.getImm()));
76 printSBitModifierOperand(MI, 5, O);
77 printPredicateOperand(MI, 3, O);
78
79 O << '\t' << getRegisterName(Dst.getReg())
80 << ", " << getRegisterName(MO1.getReg());
81
82 if (ARM_AM::getSORegShOp(MO2.getImm()) == ARM_AM::rrx)
83 return;
84
Owen Anderson3dac0be2011-08-11 18:41:59 +000085 O << ", #" << translateShiftImm(ARM_AM::getSORegOffset(MO2.getImm()));
Owen Anderson152d4a42011-07-21 23:38:37 +000086 return;
87 }
88
89
Johnny Chen9e088762010-03-17 17:52:21 +000090 // A8.6.123 PUSH
Bill Wendling73fe34a2010-11-16 01:16:36 +000091 if ((Opcode == ARM::STMDB_UPD || Opcode == ARM::t2STMDB_UPD) &&
Johnny Chen9e088762010-03-17 17:52:21 +000092 MI->getOperand(0).getReg() == ARM::SP) {
Bill Wendling73fe34a2010-11-16 01:16:36 +000093 O << '\t' << "push";
94 printPredicateOperand(MI, 2, O);
Jim Grosbach41ad0c42010-12-03 20:33:01 +000095 if (Opcode == ARM::t2STMDB_UPD)
96 O << ".w";
Bill Wendling73fe34a2010-11-16 01:16:36 +000097 O << '\t';
98 printRegisterList(MI, 4, O);
99 return;
Johnny Chen9e088762010-03-17 17:52:21 +0000100 }
Jim Grosbachf6713912011-08-11 18:07:11 +0000101 if (Opcode == ARM::STR_PRE_IMM && MI->getOperand(2).getReg() == ARM::SP &&
102 MI->getOperand(3).getImm() == -4) {
103 O << '\t' << "push";
104 printPredicateOperand(MI, 4, O);
105 O << "\t{" << getRegisterName(MI->getOperand(1).getReg()) << "}";
106 return;
107 }
Johnny Chen9e088762010-03-17 17:52:21 +0000108
109 // A8.6.122 POP
Bill Wendling73fe34a2010-11-16 01:16:36 +0000110 if ((Opcode == ARM::LDMIA_UPD || Opcode == ARM::t2LDMIA_UPD) &&
Johnny Chen9e088762010-03-17 17:52:21 +0000111 MI->getOperand(0).getReg() == ARM::SP) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000112 O << '\t' << "pop";
113 printPredicateOperand(MI, 2, O);
Jim Grosbach41ad0c42010-12-03 20:33:01 +0000114 if (Opcode == ARM::t2LDMIA_UPD)
115 O << ".w";
Bill Wendling73fe34a2010-11-16 01:16:36 +0000116 O << '\t';
117 printRegisterList(MI, 4, O);
118 return;
Johnny Chen9e088762010-03-17 17:52:21 +0000119 }
Jim Grosbachf8fce712011-08-11 17:35:48 +0000120 if (Opcode == ARM::LDR_POST_IMM && MI->getOperand(2).getReg() == ARM::SP &&
121 MI->getOperand(4).getImm() == 4) {
122 O << '\t' << "pop";
123 printPredicateOperand(MI, 5, O);
124 O << "\t{" << getRegisterName(MI->getOperand(0).getReg()) << "}";
125 return;
126 }
127
Johnny Chen9e088762010-03-17 17:52:21 +0000128
129 // A8.6.355 VPUSH
Bill Wendling73fe34a2010-11-16 01:16:36 +0000130 if ((Opcode == ARM::VSTMSDB_UPD || Opcode == ARM::VSTMDDB_UPD) &&
Johnny Chen9e088762010-03-17 17:52:21 +0000131 MI->getOperand(0).getReg() == ARM::SP) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000132 O << '\t' << "vpush";
133 printPredicateOperand(MI, 2, O);
134 O << '\t';
135 printRegisterList(MI, 4, O);
136 return;
Johnny Chen9e088762010-03-17 17:52:21 +0000137 }
138
139 // A8.6.354 VPOP
Bill Wendling73fe34a2010-11-16 01:16:36 +0000140 if ((Opcode == ARM::VLDMSIA_UPD || Opcode == ARM::VLDMDIA_UPD) &&
Johnny Chen9e088762010-03-17 17:52:21 +0000141 MI->getOperand(0).getReg() == ARM::SP) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000142 O << '\t' << "vpop";
143 printPredicateOperand(MI, 2, O);
144 O << '\t';
145 printRegisterList(MI, 4, O);
146 return;
Johnny Chen9e088762010-03-17 17:52:21 +0000147 }
148
Jim Grosbachcefe4c92011-08-23 17:41:15 +0000149 if (Opcode == ARM::tLDMIA) {
Owen Anderson565a0362011-07-18 23:25:34 +0000150 bool Writeback = true;
151 unsigned BaseReg = MI->getOperand(0).getReg();
152 for (unsigned i = 3; i < MI->getNumOperands(); ++i) {
153 if (MI->getOperand(i).getReg() == BaseReg)
154 Writeback = false;
155 }
156
Jim Grosbachcefe4c92011-08-23 17:41:15 +0000157 O << "\tldm";
Owen Anderson565a0362011-07-18 23:25:34 +0000158
159 printPredicateOperand(MI, 1, O);
160 O << '\t' << getRegisterName(BaseReg);
161 if (Writeback) O << "!";
162 O << ", ";
163 printRegisterList(MI, 3, O);
164 return;
165 }
166
Jim Grosbach0780b632011-08-19 23:24:36 +0000167 // Thumb1 NOP
168 if (Opcode == ARM::tMOVr && MI->getOperand(0).getReg() == ARM::R8 &&
169 MI->getOperand(1).getReg() == ARM::R8) {
170 O << "\tnop";
171 return;
172 }
173
Chris Lattner35c33bd2010-04-04 04:47:45 +0000174 printInstruction(MI, O);
Bill Wendling04863d02010-11-13 10:40:19 +0000175}
Chris Lattnerfd603822009-10-19 19:56:26 +0000176
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000177void ARMInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
Jim Grosbach0a2287b2010-11-03 01:11:15 +0000178 raw_ostream &O) {
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000179 const MCOperand &Op = MI->getOperand(OpNo);
180 if (Op.isReg()) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000181 unsigned Reg = Op.getReg();
Jim Grosbach35636282010-10-06 21:22:32 +0000182 O << getRegisterName(Reg);
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000183 } else if (Op.isImm()) {
184 O << '#' << Op.getImm();
185 } else {
186 assert(Op.isExpr() && "unknown operand kind in printOperand");
Chris Lattner8cb9a3b2010-01-18 00:37:40 +0000187 O << *Op.getExpr();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000188 }
189}
Chris Lattner61d35c22009-10-19 21:21:39 +0000190
Chris Lattner017d9472009-10-20 00:40:56 +0000191// so_reg is a 4-operand unit corresponding to register forms of the A5.1
192// "Addressing Mode 1 - Data-processing operands" forms. This includes:
193// REG 0 0 - e.g. R5
194// REG REG 0,SH_OPC - e.g. R5, ROR R3
195// REG 0 IMM,SH_OPC - e.g. R5, LSL #3
Owen Anderson152d4a42011-07-21 23:38:37 +0000196void ARMInstPrinter::printSORegRegOperand(const MCInst *MI, unsigned OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000197 raw_ostream &O) {
Chris Lattner017d9472009-10-20 00:40:56 +0000198 const MCOperand &MO1 = MI->getOperand(OpNum);
199 const MCOperand &MO2 = MI->getOperand(OpNum+1);
200 const MCOperand &MO3 = MI->getOperand(OpNum+2);
Jim Grosbach15d78982010-09-14 22:27:15 +0000201
Chris Lattner017d9472009-10-20 00:40:56 +0000202 O << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000203
Chris Lattner017d9472009-10-20 00:40:56 +0000204 // Print the shift opc.
Bob Wilson1d9125a2010-08-05 00:34:42 +0000205 ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO3.getImm());
206 O << ", " << ARM_AM::getShiftOpcStr(ShOpc);
Jim Grosbache8606dc2011-07-13 17:50:29 +0000207 if (ShOpc == ARM_AM::rrx)
208 return;
Owen Anderson152d4a42011-07-21 23:38:37 +0000209
210 O << ' ' << getRegisterName(MO2.getReg());
211 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
Chris Lattner017d9472009-10-20 00:40:56 +0000212}
Chris Lattner084f87d2009-10-19 21:57:05 +0000213
Owen Anderson152d4a42011-07-21 23:38:37 +0000214void ARMInstPrinter::printSORegImmOperand(const MCInst *MI, unsigned OpNum,
215 raw_ostream &O) {
216 const MCOperand &MO1 = MI->getOperand(OpNum);
217 const MCOperand &MO2 = MI->getOperand(OpNum+1);
218
219 O << getRegisterName(MO1.getReg());
220
221 // Print the shift opc.
222 ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO2.getImm());
223 O << ", " << ARM_AM::getShiftOpcStr(ShOpc);
224 if (ShOpc == ARM_AM::rrx)
225 return;
Owen Anderson3dac0be2011-08-11 18:41:59 +0000226 O << " #" << translateShiftImm(ARM_AM::getSORegOffset(MO2.getImm()));
Owen Anderson152d4a42011-07-21 23:38:37 +0000227}
228
229
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000230//===--------------------------------------------------------------------===//
231// Addressing Mode #2
232//===--------------------------------------------------------------------===//
233
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000234void ARMInstPrinter::printAM2PreOrOffsetIndexOp(const MCInst *MI, unsigned Op,
235 raw_ostream &O) {
Chris Lattner084f87d2009-10-19 21:57:05 +0000236 const MCOperand &MO1 = MI->getOperand(Op);
237 const MCOperand &MO2 = MI->getOperand(Op+1);
238 const MCOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbach15d78982010-09-14 22:27:15 +0000239
Chris Lattner084f87d2009-10-19 21:57:05 +0000240 O << "[" << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000241
Chris Lattner084f87d2009-10-19 21:57:05 +0000242 if (!MO2.getReg()) {
Johnny Chen9e088762010-03-17 17:52:21 +0000243 if (ARM_AM::getAM2Offset(MO3.getImm())) // Don't print +0.
Chris Lattner084f87d2009-10-19 21:57:05 +0000244 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000245 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
246 << ARM_AM::getAM2Offset(MO3.getImm());
Chris Lattner084f87d2009-10-19 21:57:05 +0000247 O << "]";
248 return;
249 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000250
Chris Lattner084f87d2009-10-19 21:57:05 +0000251 O << ", "
Johnny Chen9e088762010-03-17 17:52:21 +0000252 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
253 << getRegisterName(MO2.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000254
Chris Lattner084f87d2009-10-19 21:57:05 +0000255 if (unsigned ShImm = ARM_AM::getAM2Offset(MO3.getImm()))
256 O << ", "
257 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO3.getImm()))
258 << " #" << ShImm;
259 O << "]";
Jim Grosbach15d78982010-09-14 22:27:15 +0000260}
Chris Lattnere306d8d2009-10-19 22:09:23 +0000261
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000262void ARMInstPrinter::printAM2PostIndexOp(const MCInst *MI, unsigned Op,
263 raw_ostream &O) {
264 const MCOperand &MO1 = MI->getOperand(Op);
265 const MCOperand &MO2 = MI->getOperand(Op+1);
266 const MCOperand &MO3 = MI->getOperand(Op+2);
267
268 O << "[" << getRegisterName(MO1.getReg()) << "], ";
269
270 if (!MO2.getReg()) {
271 unsigned ImmOffs = ARM_AM::getAM2Offset(MO3.getImm());
272 O << '#'
273 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
274 << ImmOffs;
275 return;
276 }
277
278 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
279 << getRegisterName(MO2.getReg());
280
281 if (unsigned ShImm = ARM_AM::getAM2Offset(MO3.getImm()))
282 O << ", "
283 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO3.getImm()))
284 << " #" << ShImm;
285}
286
287void ARMInstPrinter::printAddrMode2Operand(const MCInst *MI, unsigned Op,
288 raw_ostream &O) {
289 const MCOperand &MO1 = MI->getOperand(Op);
290
291 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
292 printOperand(MI, Op, O);
293 return;
294 }
295
296 const MCOperand &MO3 = MI->getOperand(Op+2);
297 unsigned IdxMode = ARM_AM::getAM2IdxMode(MO3.getImm());
298
299 if (IdxMode == ARMII::IndexModePost) {
300 printAM2PostIndexOp(MI, Op, O);
301 return;
302 }
303 printAM2PreOrOffsetIndexOp(MI, Op, O);
304}
305
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000306void ARMInstPrinter::printAddrMode2OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000307 unsigned OpNum,
308 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000309 const MCOperand &MO1 = MI->getOperand(OpNum);
310 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000311
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000312 if (!MO1.getReg()) {
313 unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm());
Johnny Chen9e088762010-03-17 17:52:21 +0000314 O << '#'
315 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
316 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000317 return;
318 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000319
Johnny Chen9e088762010-03-17 17:52:21 +0000320 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
321 << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000322
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000323 if (unsigned ShImm = ARM_AM::getAM2Offset(MO2.getImm()))
324 O << ", "
325 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO2.getImm()))
326 << " #" << ShImm;
327}
328
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000329//===--------------------------------------------------------------------===//
330// Addressing Mode #3
331//===--------------------------------------------------------------------===//
332
333void ARMInstPrinter::printAM3PostIndexOp(const MCInst *MI, unsigned Op,
334 raw_ostream &O) {
335 const MCOperand &MO1 = MI->getOperand(Op);
336 const MCOperand &MO2 = MI->getOperand(Op+1);
337 const MCOperand &MO3 = MI->getOperand(Op+2);
338
339 O << "[" << getRegisterName(MO1.getReg()) << "], ";
340
341 if (MO2.getReg()) {
342 O << (char)ARM_AM::getAM3Op(MO3.getImm())
343 << getRegisterName(MO2.getReg());
344 return;
345 }
346
347 unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm());
348 O << '#'
349 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()))
350 << ImmOffs;
351}
352
353void ARMInstPrinter::printAM3PreOrOffsetIndexOp(const MCInst *MI, unsigned Op,
354 raw_ostream &O) {
355 const MCOperand &MO1 = MI->getOperand(Op);
356 const MCOperand &MO2 = MI->getOperand(Op+1);
357 const MCOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbach15d78982010-09-14 22:27:15 +0000358
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000359 O << '[' << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000360
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000361 if (MO2.getReg()) {
Jim Grosbach7ce05792011-08-03 23:50:40 +0000362 O << ", " << getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()))
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000363 << getRegisterName(MO2.getReg()) << ']';
364 return;
365 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000366
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000367 if (unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm()))
368 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000369 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()))
370 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000371 O << ']';
372}
373
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000374void ARMInstPrinter::printAddrMode3Operand(const MCInst *MI, unsigned Op,
375 raw_ostream &O) {
376 const MCOperand &MO3 = MI->getOperand(Op+2);
377 unsigned IdxMode = ARM_AM::getAM3IdxMode(MO3.getImm());
378
379 if (IdxMode == ARMII::IndexModePost) {
380 printAM3PostIndexOp(MI, Op, O);
381 return;
382 }
383 printAM3PreOrOffsetIndexOp(MI, Op, O);
384}
385
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000386void ARMInstPrinter::printAddrMode3OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000387 unsigned OpNum,
388 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000389 const MCOperand &MO1 = MI->getOperand(OpNum);
390 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000391
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000392 if (MO1.getReg()) {
Jim Grosbach7ce05792011-08-03 23:50:40 +0000393 O << getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm()))
394 << getRegisterName(MO1.getReg());
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000395 return;
396 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000397
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000398 unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm());
Johnny Chen9e088762010-03-17 17:52:21 +0000399 O << '#'
400 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm()))
401 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000402}
403
Jim Grosbach7ce05792011-08-03 23:50:40 +0000404void ARMInstPrinter::printPostIdxImm8Operand(const MCInst *MI,
405 unsigned OpNum,
406 raw_ostream &O) {
407 const MCOperand &MO = MI->getOperand(OpNum);
408 unsigned Imm = MO.getImm();
409 O << '#' << ((Imm & 256) ? "" : "-") << (Imm & 0xff);
410}
411
Jim Grosbachca8c70b2011-08-05 15:48:21 +0000412void ARMInstPrinter::printPostIdxRegOperand(const MCInst *MI, unsigned OpNum,
413 raw_ostream &O) {
414 const MCOperand &MO1 = MI->getOperand(OpNum);
415 const MCOperand &MO2 = MI->getOperand(OpNum+1);
416
Jim Grosbach16578b52011-08-05 16:11:38 +0000417 O << (MO2.getImm() ? "" : "-") << getRegisterName(MO1.getReg());
Jim Grosbachca8c70b2011-08-05 15:48:21 +0000418}
419
Owen Anderson154c41d2011-08-04 18:24:14 +0000420void ARMInstPrinter::printPostIdxImm8s4Operand(const MCInst *MI,
421 unsigned OpNum,
422 raw_ostream &O) {
423 const MCOperand &MO = MI->getOperand(OpNum);
424 unsigned Imm = MO.getImm();
425 O << '#' << ((Imm & 256) ? "" : "-") << ((Imm & 0xff) << 2);
426}
427
428
Jim Grosbache6913602010-11-03 01:01:43 +0000429void ARMInstPrinter::printLdStmModeOperand(const MCInst *MI, unsigned OpNum,
Jim Grosbach0a2287b2010-11-03 01:11:15 +0000430 raw_ostream &O) {
Jim Grosbache6913602010-11-03 01:01:43 +0000431 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MI->getOperand(OpNum)
432 .getImm());
433 O << ARM_AM::getAMSubModeStr(Mode);
Chris Lattnere306d8d2009-10-19 22:09:23 +0000434}
435
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000436void ARMInstPrinter::printAddrMode5Operand(const MCInst *MI, unsigned OpNum,
Jim Grosbach0a2287b2010-11-03 01:11:15 +0000437 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000438 const MCOperand &MO1 = MI->getOperand(OpNum);
439 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000440
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000441 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000442 printOperand(MI, OpNum, O);
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000443 return;
444 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000445
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000446 O << "[" << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000447
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000448 if (unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm())) {
449 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000450 << ARM_AM::getAddrOpcStr(ARM_AM::getAM5Op(MO2.getImm()))
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000451 << ImmOffs * 4;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000452 }
453 O << "]";
454}
455
Chris Lattner35c33bd2010-04-04 04:47:45 +0000456void ARMInstPrinter::printAddrMode6Operand(const MCInst *MI, unsigned OpNum,
457 raw_ostream &O) {
Chris Lattner235e2f62009-10-20 06:22:33 +0000458 const MCOperand &MO1 = MI->getOperand(OpNum);
459 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000460
Bob Wilson226036e2010-03-20 22:13:40 +0000461 O << "[" << getRegisterName(MO1.getReg());
462 if (MO2.getImm()) {
463 // FIXME: Both darwin as and GNU as violate ARM docs here.
Bob Wilson273ff312010-07-14 23:54:43 +0000464 O << ", :" << (MO2.getImm() << 3);
Chris Lattner235e2f62009-10-20 06:22:33 +0000465 }
Bob Wilson226036e2010-03-20 22:13:40 +0000466 O << "]";
467}
468
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000469void ARMInstPrinter::printAddrMode7Operand(const MCInst *MI, unsigned OpNum,
470 raw_ostream &O) {
471 const MCOperand &MO1 = MI->getOperand(OpNum);
472 O << "[" << getRegisterName(MO1.getReg()) << "]";
473}
474
Bob Wilson226036e2010-03-20 22:13:40 +0000475void ARMInstPrinter::printAddrMode6OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000476 unsigned OpNum,
477 raw_ostream &O) {
Bob Wilson226036e2010-03-20 22:13:40 +0000478 const MCOperand &MO = MI->getOperand(OpNum);
479 if (MO.getReg() == 0)
480 O << "!";
481 else
482 O << ", " << getRegisterName(MO.getReg());
Chris Lattner235e2f62009-10-20 06:22:33 +0000483}
484
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000485void ARMInstPrinter::printBitfieldInvMaskImmOperand(const MCInst *MI,
486 unsigned OpNum,
487 raw_ostream &O) {
Chris Lattner235e2f62009-10-20 06:22:33 +0000488 const MCOperand &MO = MI->getOperand(OpNum);
489 uint32_t v = ~MO.getImm();
490 int32_t lsb = CountTrailingZeros_32(v);
491 int32_t width = (32 - CountLeadingZeros_32 (v)) - lsb;
492 assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!");
493 O << '#' << lsb << ", #" << width;
494}
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000495
Johnny Chen1adc40c2010-08-12 20:46:17 +0000496void ARMInstPrinter::printMemBOption(const MCInst *MI, unsigned OpNum,
497 raw_ostream &O) {
498 unsigned val = MI->getOperand(OpNum).getImm();
499 O << ARM_MB::MemBOptToString(val);
500}
501
Bob Wilson22f5dc72010-08-16 18:27:34 +0000502void ARMInstPrinter::printShiftImmOperand(const MCInst *MI, unsigned OpNum,
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000503 raw_ostream &O) {
504 unsigned ShiftOp = MI->getOperand(OpNum).getImm();
Jim Grosbach580f4a92011-07-25 22:20:28 +0000505 bool isASR = (ShiftOp & (1 << 5)) != 0;
506 unsigned Amt = ShiftOp & 0x1f;
507 if (isASR)
508 O << ", asr #" << (Amt == 0 ? 32 : Amt);
509 else if (Amt)
510 O << ", lsl #" << Amt;
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000511}
512
Jim Grosbachdde038a2011-07-20 21:40:26 +0000513void ARMInstPrinter::printPKHLSLShiftImm(const MCInst *MI, unsigned OpNum,
514 raw_ostream &O) {
515 unsigned Imm = MI->getOperand(OpNum).getImm();
516 if (Imm == 0)
517 return;
518 assert(Imm > 0 && Imm < 32 && "Invalid PKH shift immediate value!");
519 O << ", lsl #" << Imm;
520}
521
522void ARMInstPrinter::printPKHASRShiftImm(const MCInst *MI, unsigned OpNum,
523 raw_ostream &O) {
524 unsigned Imm = MI->getOperand(OpNum).getImm();
525 // A shift amount of 32 is encoded as 0.
526 if (Imm == 0)
527 Imm = 32;
528 assert(Imm > 0 && Imm <= 32 && "Invalid PKH shift immediate value!");
529 O << ", asr #" << Imm;
530}
531
Chris Lattner35c33bd2010-04-04 04:47:45 +0000532void ARMInstPrinter::printRegisterList(const MCInst *MI, unsigned OpNum,
533 raw_ostream &O) {
Chris Lattnere306d8d2009-10-19 22:09:23 +0000534 O << "{";
Johnny Chen9e088762010-03-17 17:52:21 +0000535 for (unsigned i = OpNum, e = MI->getNumOperands(); i != e; ++i) {
536 if (i != OpNum) O << ", ";
Chris Lattnere306d8d2009-10-19 22:09:23 +0000537 O << getRegisterName(MI->getOperand(i).getReg());
538 }
539 O << "}";
540}
Chris Lattner4d152222009-10-19 22:23:04 +0000541
Jim Grosbachb3af5de2010-10-13 21:00:04 +0000542void ARMInstPrinter::printSetendOperand(const MCInst *MI, unsigned OpNum,
543 raw_ostream &O) {
544 const MCOperand &Op = MI->getOperand(OpNum);
545 if (Op.getImm())
546 O << "be";
547 else
548 O << "le";
549}
550
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000551void ARMInstPrinter::printCPSIMod(const MCInst *MI, unsigned OpNum,
552 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000553 const MCOperand &Op = MI->getOperand(OpNum);
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000554 O << ARM_PROC::IModToString(Op.getImm());
555}
556
557void ARMInstPrinter::printCPSIFlag(const MCInst *MI, unsigned OpNum,
558 raw_ostream &O) {
559 const MCOperand &Op = MI->getOperand(OpNum);
560 unsigned IFlags = Op.getImm();
561 for (int i=2; i >= 0; --i)
562 if (IFlags & (1 << i))
563 O << ARM_PROC::IFlagsToString(1 << i);
Johnny Chen9e088762010-03-17 17:52:21 +0000564}
565
Chris Lattner35c33bd2010-04-04 04:47:45 +0000566void ARMInstPrinter::printMSRMaskOperand(const MCInst *MI, unsigned OpNum,
567 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000568 const MCOperand &Op = MI->getOperand(OpNum);
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000569 unsigned SpecRegRBit = Op.getImm() >> 4;
570 unsigned Mask = Op.getImm() & 0xf;
571
Jim Grosbachb29b4dd2011-07-19 22:45:10 +0000572 // As special cases, CPSR_f, CPSR_s and CPSR_fs prefer printing as
573 // APSR_nzcvq, APSR_g and APSRnzcvqg, respectively.
574 if (!SpecRegRBit && (Mask == 8 || Mask == 4 || Mask == 12)) {
575 O << "APSR_";
576 switch (Mask) {
577 default: assert(0);
578 case 4: O << "g"; return;
579 case 8: O << "nzcvq"; return;
580 case 12: O << "nzcvqg"; return;
581 }
582 llvm_unreachable("Unexpected mask value!");
583 }
584
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000585 if (SpecRegRBit)
Jim Grosbachb29b4dd2011-07-19 22:45:10 +0000586 O << "SPSR";
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000587 else
Jim Grosbachb29b4dd2011-07-19 22:45:10 +0000588 O << "CPSR";
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000589
Johnny Chen9e088762010-03-17 17:52:21 +0000590 if (Mask) {
591 O << '_';
592 if (Mask & 8) O << 'f';
593 if (Mask & 4) O << 's';
594 if (Mask & 2) O << 'x';
595 if (Mask & 1) O << 'c';
596 }
597}
598
Chris Lattner35c33bd2010-04-04 04:47:45 +0000599void ARMInstPrinter::printPredicateOperand(const MCInst *MI, unsigned OpNum,
600 raw_ostream &O) {
Chris Lattner413ae252009-10-20 00:42:49 +0000601 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
602 if (CC != ARMCC::AL)
603 O << ARMCondCodeToString(CC);
604}
605
Jim Grosbach15d78982010-09-14 22:27:15 +0000606void ARMInstPrinter::printMandatoryPredicateOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000607 unsigned OpNum,
608 raw_ostream &O) {
Johnny Chen9d3acaa2010-03-02 17:57:15 +0000609 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
610 O << ARMCondCodeToString(CC);
611}
612
Chris Lattner35c33bd2010-04-04 04:47:45 +0000613void ARMInstPrinter::printSBitModifierOperand(const MCInst *MI, unsigned OpNum,
614 raw_ostream &O) {
Daniel Dunbara7cc6522009-10-20 22:10:05 +0000615 if (MI->getOperand(OpNum).getReg()) {
616 assert(MI->getOperand(OpNum).getReg() == ARM::CPSR &&
617 "Expect ARM CPSR register!");
Chris Lattner233917c2009-10-20 00:46:11 +0000618 O << 's';
619 }
620}
621
Chris Lattner35c33bd2010-04-04 04:47:45 +0000622void ARMInstPrinter::printNoHashImmediate(const MCInst *MI, unsigned OpNum,
623 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000624 O << MI->getOperand(OpNum).getImm();
625}
626
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000627void ARMInstPrinter::printPImmediate(const MCInst *MI, unsigned OpNum,
628 raw_ostream &O) {
629 O << "p" << MI->getOperand(OpNum).getImm();
630}
631
632void ARMInstPrinter::printCImmediate(const MCInst *MI, unsigned OpNum,
633 raw_ostream &O) {
634 O << "c" << MI->getOperand(OpNum).getImm();
635}
636
Chris Lattner35c33bd2010-04-04 04:47:45 +0000637void ARMInstPrinter::printPCLabel(const MCInst *MI, unsigned OpNum,
638 raw_ostream &O) {
Jim Grosbachd30cfde2010-09-18 00:04:53 +0000639 llvm_unreachable("Unhandled PC-relative pseudo-instruction!");
Chris Lattner4d152222009-10-19 22:23:04 +0000640}
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000641
Chris Lattner35c33bd2010-04-04 04:47:45 +0000642void ARMInstPrinter::printThumbS4ImmOperand(const MCInst *MI, unsigned OpNum,
643 raw_ostream &O) {
Jim Grosbach70939ee2011-08-17 21:51:27 +0000644 O << "#" << MI->getOperand(OpNum).getImm() * 4;
645}
646
647void ARMInstPrinter::printThumbSRImm(const MCInst *MI, unsigned OpNum,
648 raw_ostream &O) {
649 unsigned Imm = MI->getOperand(OpNum).getImm();
650 O << "#" << (Imm == 0 ? 32 : Imm);
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000651}
Johnny Chen9e088762010-03-17 17:52:21 +0000652
Chris Lattner35c33bd2010-04-04 04:47:45 +0000653void ARMInstPrinter::printThumbITMask(const MCInst *MI, unsigned OpNum,
654 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000655 // (3 - the number of trailing zeros) is the number of then / else.
656 unsigned Mask = MI->getOperand(OpNum).getImm();
657 unsigned CondBit0 = Mask >> 4 & 1;
658 unsigned NumTZ = CountTrailingZeros_32(Mask);
659 assert(NumTZ <= 3 && "Invalid IT mask!");
660 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
661 bool T = ((Mask >> Pos) & 1) == CondBit0;
662 if (T)
663 O << 't';
664 else
665 O << 'e';
666 }
667}
668
Chris Lattner35c33bd2010-04-04 04:47:45 +0000669void ARMInstPrinter::printThumbAddrModeRROperand(const MCInst *MI, unsigned Op,
670 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000671 const MCOperand &MO1 = MI->getOperand(Op);
Bill Wendlingf4caf692010-12-14 03:36:38 +0000672 const MCOperand &MO2 = MI->getOperand(Op + 1);
Johnny Chen9e088762010-03-17 17:52:21 +0000673
674 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000675 printOperand(MI, Op, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000676 return;
677 }
678
679 O << "[" << getRegisterName(MO1.getReg());
Bill Wendlingf4caf692010-12-14 03:36:38 +0000680 if (unsigned RegNum = MO2.getReg())
681 O << ", " << getRegisterName(RegNum);
682 O << "]";
683}
684
685void ARMInstPrinter::printThumbAddrModeImm5SOperand(const MCInst *MI,
686 unsigned Op,
687 raw_ostream &O,
688 unsigned Scale) {
689 const MCOperand &MO1 = MI->getOperand(Op);
690 const MCOperand &MO2 = MI->getOperand(Op + 1);
691
692 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
693 printOperand(MI, Op, O);
694 return;
695 }
696
697 O << "[" << getRegisterName(MO1.getReg());
698 if (unsigned ImmOffs = MO2.getImm())
Johnny Chen9e088762010-03-17 17:52:21 +0000699 O << ", #" << ImmOffs * Scale;
700 O << "]";
701}
702
Bill Wendlingf4caf692010-12-14 03:36:38 +0000703void ARMInstPrinter::printThumbAddrModeImm5S1Operand(const MCInst *MI,
704 unsigned Op,
705 raw_ostream &O) {
706 printThumbAddrModeImm5SOperand(MI, Op, O, 1);
Johnny Chen9e088762010-03-17 17:52:21 +0000707}
708
Bill Wendlingf4caf692010-12-14 03:36:38 +0000709void ARMInstPrinter::printThumbAddrModeImm5S2Operand(const MCInst *MI,
710 unsigned Op,
711 raw_ostream &O) {
712 printThumbAddrModeImm5SOperand(MI, Op, O, 2);
Johnny Chen9e088762010-03-17 17:52:21 +0000713}
714
Bill Wendlingf4caf692010-12-14 03:36:38 +0000715void ARMInstPrinter::printThumbAddrModeImm5S4Operand(const MCInst *MI,
716 unsigned Op,
717 raw_ostream &O) {
718 printThumbAddrModeImm5SOperand(MI, Op, O, 4);
Johnny Chen9e088762010-03-17 17:52:21 +0000719}
720
Chris Lattner35c33bd2010-04-04 04:47:45 +0000721void ARMInstPrinter::printThumbAddrModeSPOperand(const MCInst *MI, unsigned Op,
722 raw_ostream &O) {
Bill Wendlingf4caf692010-12-14 03:36:38 +0000723 printThumbAddrModeImm5SOperand(MI, Op, O, 4);
Johnny Chen9e088762010-03-17 17:52:21 +0000724}
725
Johnny Chen9e088762010-03-17 17:52:21 +0000726// Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
727// register with shift forms.
728// REG 0 0 - e.g. R5
729// REG IMM, SH_OPC - e.g. R5, LSL #3
Chris Lattner35c33bd2010-04-04 04:47:45 +0000730void ARMInstPrinter::printT2SOOperand(const MCInst *MI, unsigned OpNum,
731 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000732 const MCOperand &MO1 = MI->getOperand(OpNum);
733 const MCOperand &MO2 = MI->getOperand(OpNum+1);
734
735 unsigned Reg = MO1.getReg();
736 O << getRegisterName(Reg);
737
738 // Print the shift opc.
Johnny Chen9e088762010-03-17 17:52:21 +0000739 assert(MO2.isImm() && "Not a valid t2_so_reg value!");
Bob Wilson1d9125a2010-08-05 00:34:42 +0000740 ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO2.getImm());
741 O << ", " << ARM_AM::getShiftOpcStr(ShOpc);
742 if (ShOpc != ARM_AM::rrx)
Owen Anderson3dac0be2011-08-11 18:41:59 +0000743 O << " #" << translateShiftImm(ARM_AM::getSORegOffset(MO2.getImm()));
Johnny Chen9e088762010-03-17 17:52:21 +0000744}
745
Jim Grosbach458f2dc2010-10-25 20:00:01 +0000746void ARMInstPrinter::printAddrModeImm12Operand(const MCInst *MI, unsigned OpNum,
747 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000748 const MCOperand &MO1 = MI->getOperand(OpNum);
749 const MCOperand &MO2 = MI->getOperand(OpNum+1);
750
Jim Grosbach3e556122010-10-26 22:37:02 +0000751 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
752 printOperand(MI, OpNum, O);
753 return;
754 }
755
Johnny Chen9e088762010-03-17 17:52:21 +0000756 O << "[" << getRegisterName(MO1.getReg());
757
Jim Grosbach77aee8e2010-10-27 01:19:41 +0000758 int32_t OffImm = (int32_t)MO2.getImm();
Jim Grosbachab682a22010-10-28 18:34:10 +0000759 bool isSub = OffImm < 0;
760 // Special value for #-0. All others are normal.
761 if (OffImm == INT32_MIN)
762 OffImm = 0;
763 if (isSub)
Jim Grosbach77aee8e2010-10-27 01:19:41 +0000764 O << ", #-" << -OffImm;
765 else if (OffImm > 0)
Johnny Chen9e088762010-03-17 17:52:21 +0000766 O << ", #" << OffImm;
767 O << "]";
768}
769
770void ARMInstPrinter::printT2AddrModeImm8Operand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000771 unsigned OpNum,
772 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000773 const MCOperand &MO1 = MI->getOperand(OpNum);
774 const MCOperand &MO2 = MI->getOperand(OpNum+1);
775
776 O << "[" << getRegisterName(MO1.getReg());
777
778 int32_t OffImm = (int32_t)MO2.getImm();
779 // Don't print +0.
780 if (OffImm < 0)
781 O << ", #-" << -OffImm;
782 else if (OffImm > 0)
783 O << ", #" << OffImm;
784 O << "]";
785}
786
787void ARMInstPrinter::printT2AddrModeImm8s4Operand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000788 unsigned OpNum,
789 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000790 const MCOperand &MO1 = MI->getOperand(OpNum);
791 const MCOperand &MO2 = MI->getOperand(OpNum+1);
792
793 O << "[" << getRegisterName(MO1.getReg());
794
795 int32_t OffImm = (int32_t)MO2.getImm() / 4;
796 // Don't print +0.
797 if (OffImm < 0)
798 O << ", #-" << -OffImm * 4;
799 else if (OffImm > 0)
800 O << ", #" << OffImm * 4;
801 O << "]";
802}
803
804void ARMInstPrinter::printT2AddrModeImm8OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000805 unsigned OpNum,
806 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000807 const MCOperand &MO1 = MI->getOperand(OpNum);
808 int32_t OffImm = (int32_t)MO1.getImm();
809 // Don't print +0.
810 if (OffImm < 0)
811 O << "#-" << -OffImm;
812 else if (OffImm > 0)
813 O << "#" << OffImm;
814}
815
816void ARMInstPrinter::printT2AddrModeImm8s4OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000817 unsigned OpNum,
818 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000819 const MCOperand &MO1 = MI->getOperand(OpNum);
820 int32_t OffImm = (int32_t)MO1.getImm() / 4;
821 // Don't print +0.
822 if (OffImm < 0)
823 O << "#-" << -OffImm * 4;
824 else if (OffImm > 0)
825 O << "#" << OffImm * 4;
826}
827
828void ARMInstPrinter::printT2AddrModeSoRegOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000829 unsigned OpNum,
830 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000831 const MCOperand &MO1 = MI->getOperand(OpNum);
832 const MCOperand &MO2 = MI->getOperand(OpNum+1);
833 const MCOperand &MO3 = MI->getOperand(OpNum+2);
834
835 O << "[" << getRegisterName(MO1.getReg());
836
837 assert(MO2.getReg() && "Invalid so_reg load / store address!");
838 O << ", " << getRegisterName(MO2.getReg());
839
840 unsigned ShAmt = MO3.getImm();
841 if (ShAmt) {
842 assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!");
843 O << ", lsl #" << ShAmt;
844 }
845 O << "]";
846}
847
Chris Lattner35c33bd2010-04-04 04:47:45 +0000848void ARMInstPrinter::printVFPf32ImmOperand(const MCInst *MI, unsigned OpNum,
849 raw_ostream &O) {
Bill Wendling8cb415e2011-01-26 20:57:43 +0000850 const MCOperand &MO = MI->getOperand(OpNum);
851 O << '#';
852 if (MO.isFPImm()) {
853 O << (float)MO.getFPImm();
854 } else {
855 union {
856 uint32_t I;
857 float F;
858 } FPUnion;
859
860 FPUnion.I = MO.getImm();
861 O << FPUnion.F;
862 }
Johnny Chen9e088762010-03-17 17:52:21 +0000863}
864
Chris Lattner35c33bd2010-04-04 04:47:45 +0000865void ARMInstPrinter::printVFPf64ImmOperand(const MCInst *MI, unsigned OpNum,
866 raw_ostream &O) {
Bill Wendling8cb415e2011-01-26 20:57:43 +0000867 const MCOperand &MO = MI->getOperand(OpNum);
868 O << '#';
869 if (MO.isFPImm()) {
870 O << MO.getFPImm();
871 } else {
872 // We expect the binary encoding of a floating point number here.
873 union {
874 uint64_t I;
875 double D;
876 } FPUnion;
877
878 FPUnion.I = MO.getImm();
879 O << FPUnion.D;
880 }
Johnny Chen9e088762010-03-17 17:52:21 +0000881}
882
Bob Wilson1a913ed2010-06-11 21:34:50 +0000883void ARMInstPrinter::printNEONModImmOperand(const MCInst *MI, unsigned OpNum,
884 raw_ostream &O) {
Bob Wilson6dce00c2010-07-13 04:44:34 +0000885 unsigned EncodedImm = MI->getOperand(OpNum).getImm();
886 unsigned EltBits;
887 uint64_t Val = ARM_AM::decodeNEONModImm(EncodedImm, EltBits);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000888 O << "#0x" << utohexstr(Val);
Johnny Chenc7b65912010-04-16 22:40:20 +0000889}
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000890
Jim Grosbachf4943352011-07-25 23:09:14 +0000891void ARMInstPrinter::printImmPlusOneOperand(const MCInst *MI, unsigned OpNum,
892 raw_ostream &O) {
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000893 unsigned Imm = MI->getOperand(OpNum).getImm();
894 O << "#" << Imm + 1;
895}
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000896
897void ARMInstPrinter::printRotImmOperand(const MCInst *MI, unsigned OpNum,
898 raw_ostream &O) {
899 unsigned Imm = MI->getOperand(OpNum).getImm();
900 if (Imm == 0)
901 return;
Jim Grosbach45f39292011-07-26 21:44:37 +0000902 O << ", ror #";
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000903 switch (Imm) {
904 default: assert (0 && "illegal ror immediate!");
Jim Grosbach2f815c02011-08-17 23:23:07 +0000905 case 1: O << "8"; break;
906 case 2: O << "16"; break;
907 case 3: O << "24"; break;
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000908 }
909}