blob: ea3336cf16e6b6a3940c5820ab403b53e294bcd3 [file] [log] [blame]
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001//===- IA64InstrInfo.cpp - IA64 Instruction Information -----------*- C++ -*-===//
Misha Brukman4633f1c2005-04-21 23:13:11 +00002//
Duraid Madina9b9d45f2005-03-17 18:17:03 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman4633f1c2005-04-21 23:13:11 +00007//
Duraid Madina9b9d45f2005-03-17 18:17:03 +00008//===----------------------------------------------------------------------===//
9//
10// This file contains the IA64 implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "IA64InstrInfo.h"
15#include "IA64.h"
16#include "IA64InstrBuilder.h"
17#include "llvm/CodeGen/MachineInstrBuilder.h"
18#include "IA64GenInstrInfo.inc"
19using namespace llvm;
20
21IA64InstrInfo::IA64InstrInfo()
Evan Chengc0f64ff2006-11-27 23:37:22 +000022 : TargetInstrInfo(IA64Insts, sizeof(IA64Insts)/sizeof(IA64Insts[0])),
23 RI(*this) {
Duraid Madina9b9d45f2005-03-17 18:17:03 +000024}
25
26
27bool IA64InstrInfo::isMoveInstr(const MachineInstr& MI,
28 unsigned& sourceReg,
29 unsigned& destReg) const {
30 MachineOpCode oc = MI.getOpcode();
31 if (oc == IA64::MOV || oc == IA64::FMOV) {
Duraid Madinabadf0d92006-01-25 02:23:38 +000032 // TODO: this doesn't detect predicate moves
Evan Cheng1e3417292007-04-25 07:12:14 +000033 assert(MI.getNumOperands() >= 2 &&
Duraid Madina9b9d45f2005-03-17 18:17:03 +000034 /* MI.getOperand(0).isRegister() &&
35 MI.getOperand(1).isRegister() && */
36 "invalid register-register move instruction");
37 if( MI.getOperand(0).isRegister() &&
Misha Brukman7847fca2005-04-22 17:54:37 +000038 MI.getOperand(1).isRegister() ) {
Duraid Madina9b9d45f2005-03-17 18:17:03 +000039 // if both operands of the MOV/FMOV are registers, then
40 // yes, this is a move instruction
41 sourceReg = MI.getOperand(1).getReg();
42 destReg = MI.getOperand(0).getReg();
43 return true;
44 }
45 }
46 return false; // we don't consider e.g. %regN = MOV <FrameIndex #x> a
47 // move instruction
48}
49
Evan Chengb5cdaa22007-05-18 00:05:48 +000050unsigned
51IA64InstrInfo::InsertBranch(MachineBasicBlock &MBB,MachineBasicBlock *TBB,
52 MachineBasicBlock *FBB,
53 const std::vector<MachineOperand> &Cond)const {
Chris Lattner11533e22006-10-24 16:44:55 +000054 // Can only insert uncond branches so far.
55 assert(Cond.empty() && !FBB && TBB && "Can only handle uncond branches!");
Evan Chengc0f64ff2006-11-27 23:37:22 +000056 BuildMI(&MBB, get(IA64::BRL_NOTCALL)).addMBB(TBB);
Evan Chengb5cdaa22007-05-18 00:05:48 +000057 return 1;
Rafael Espindola3d7d39a2006-10-24 17:07:11 +000058}
Owen Andersond10fd972007-12-31 06:32:00 +000059
60void IA64InstrInfo::copyRegToReg(MachineBasicBlock &MBB,
61 MachineBasicBlock::iterator MI,
62 unsigned DestReg, unsigned SrcReg,
63 const TargetRegisterClass *DestRC,
64 const TargetRegisterClass *SrcRC) const {
65 if (DestRC != SrcRC) {
66 cerr << "Not yet supported!";
67 abort();
68 }
69
70 if(DestRC == IA64::PRRegisterClass ) // if a bool, we use pseudocode
71 // (SrcReg) DestReg = cmp.eq.unc(r0, r0)
72 BuildMI(MBB, MI, get(IA64::PCMPEQUNC), DestReg)
73 .addReg(IA64::r0).addReg(IA64::r0).addReg(SrcReg);
74 else // otherwise, MOV works (for both gen. regs and FP regs)
75 BuildMI(MBB, MI, get(IA64::MOV), DestReg).addReg(SrcReg);
76}