Evan Cheng | 7b0249b | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 1 | //===- ARMInstrFormats.td - ARM Instruction Formats --*- tablegen -*---------=// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | |
| 10 | //===----------------------------------------------------------------------===// |
| 11 | // |
| 12 | // ARM Instruction Format Definitions. |
| 13 | // |
| 14 | |
| 15 | // Format specifies the encoding used by the instruction. This is part of the |
| 16 | // ad-hoc solution used to emit machine instruction encodings by our machine |
| 17 | // code emitter. |
| 18 | class Format<bits<5> val> { |
| 19 | bits<5> Value = val; |
| 20 | } |
| 21 | |
Evan Cheng | 9d2c923 | 2008-11-13 23:36:57 +0000 | [diff] [blame] | 22 | def Pseudo : Format<0>; |
| 23 | def MulFrm : Format<1>; |
| 24 | def BrFrm : Format<2>; |
| 25 | def BrMiscFrm : Format<3>; |
Evan Cheng | 7b0249b | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 26 | |
Evan Cheng | 9d2c923 | 2008-11-13 23:36:57 +0000 | [diff] [blame] | 27 | def DPFrm : Format<4>; |
| 28 | def DPSoRegFrm : Format<5>; |
Evan Cheng | 7b0249b | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 29 | |
Evan Cheng | 9d2c923 | 2008-11-13 23:36:57 +0000 | [diff] [blame] | 30 | def LdFrm : Format<6>; |
| 31 | def StFrm : Format<7>; |
| 32 | def LdMiscFrm : Format<8>; |
| 33 | def StMiscFrm : Format<9>; |
| 34 | def LdStMulFrm : Format<10>; |
Evan Cheng | 7b0249b | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 35 | |
Evan Cheng | 9d2c923 | 2008-11-13 23:36:57 +0000 | [diff] [blame] | 36 | def ArithMiscFrm : Format<11>; |
| 37 | def ExtFrm : Format<12>; |
Evan Cheng | bb786b3 | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 38 | |
Evan Cheng | 9d2c923 | 2008-11-13 23:36:57 +0000 | [diff] [blame] | 39 | def VFPUnaryFrm : Format<13>; |
| 40 | def VFPBinaryFrm : Format<14>; |
| 41 | def VFPConv1Frm : Format<15>; |
| 42 | def VFPConv2Frm : Format<16>; |
| 43 | def VFPConv3Frm : Format<17>; |
| 44 | def VFPConv4Frm : Format<18>; |
| 45 | def VFPConv5Frm : Format<19>; |
| 46 | def VFPLdStFrm : Format<20>; |
| 47 | def VFPLdStMulFrm : Format<21>; |
| 48 | def VFPMiscFrm : Format<22>; |
Evan Cheng | bb786b3 | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 49 | |
Evan Cheng | 9d2c923 | 2008-11-13 23:36:57 +0000 | [diff] [blame] | 50 | def ThumbFrm : Format<23>; |
Evan Cheng | 7b0249b | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 51 | |
Bob Wilson | e60fee0 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 52 | def NEONFrm : Format<24>; |
| 53 | def NEONGetLnFrm : Format<25>; |
| 54 | def NEONSetLnFrm : Format<26>; |
| 55 | def NEONDupFrm : Format<27>; |
| 56 | |
Evan Cheng | 9aa4cd3 | 2009-07-08 01:46:35 +0000 | [diff] [blame] | 57 | // Misc flags. |
| 58 | |
Evan Cheng | 86a926a | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 59 | // the instruction has a Rn register operand. |
Evan Cheng | 9aa4cd3 | 2009-07-08 01:46:35 +0000 | [diff] [blame] | 60 | // UnaryDP - Indicates this is a unary data processing instruction, i.e. |
| 61 | // it doesn't have a Rn operand. |
| 62 | class UnaryDP { bit isUnaryDataProc = 1; } |
| 63 | |
| 64 | // Xform16Bit - Indicates this Thumb2 instruction may be transformed into |
| 65 | // a 16-bit Thumb instruction if certain conditions are met. |
| 66 | class Xform16Bit { bit canXformTo16Bit = 1; } |
Evan Cheng | 7b0249b | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 67 | |
Evan Cheng | 7b0249b | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 68 | //===----------------------------------------------------------------------===// |
Evan Cheng | 532cdc5 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 69 | // ARM Instruction flags. These need to match ARMInstrInfo.h. |
| 70 | // |
| 71 | |
| 72 | // Addressing mode. |
| 73 | class AddrMode<bits<4> val> { |
| 74 | bits<4> Value = val; |
| 75 | } |
| 76 | def AddrModeNone : AddrMode<0>; |
| 77 | def AddrMode1 : AddrMode<1>; |
| 78 | def AddrMode2 : AddrMode<2>; |
| 79 | def AddrMode3 : AddrMode<3>; |
| 80 | def AddrMode4 : AddrMode<4>; |
| 81 | def AddrMode5 : AddrMode<5>; |
Bob Wilson | 970a10d | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 82 | def AddrMode6 : AddrMode<6>; |
| 83 | def AddrModeT1_1 : AddrMode<7>; |
| 84 | def AddrModeT1_2 : AddrMode<8>; |
| 85 | def AddrModeT1_4 : AddrMode<9>; |
| 86 | def AddrModeT1_s : AddrMode<10>; |
David Goodwin | d114726 | 2009-07-22 22:24:31 +0000 | [diff] [blame] | 87 | def AddrModeT2_i12: AddrMode<11>; |
Bob Wilson | 970a10d | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 88 | def AddrModeT2_i8 : AddrMode<12>; |
| 89 | def AddrModeT2_so : AddrMode<13>; |
| 90 | def AddrModeT2_pc : AddrMode<14>; |
| 91 | def AddrModeT2_i8s4 : AddrMode<15>; |
Evan Cheng | 532cdc5 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 92 | |
| 93 | // Instruction size. |
| 94 | class SizeFlagVal<bits<3> val> { |
| 95 | bits<3> Value = val; |
| 96 | } |
| 97 | def SizeInvalid : SizeFlagVal<0>; // Unset. |
| 98 | def SizeSpecial : SizeFlagVal<1>; // Pseudo or special. |
| 99 | def Size8Bytes : SizeFlagVal<2>; |
| 100 | def Size4Bytes : SizeFlagVal<3>; |
| 101 | def Size2Bytes : SizeFlagVal<4>; |
| 102 | |
| 103 | // Load / store index mode. |
| 104 | class IndexMode<bits<2> val> { |
| 105 | bits<2> Value = val; |
| 106 | } |
| 107 | def IndexModeNone : IndexMode<0>; |
| 108 | def IndexModePre : IndexMode<1>; |
| 109 | def IndexModePost : IndexMode<2>; |
| 110 | |
| 111 | //===----------------------------------------------------------------------===// |
Evan Cheng | 7b0249b | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 112 | |
Evan Cheng | 7bd2ad1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 113 | // ARM special operands. |
| 114 | // |
| 115 | |
| 116 | // ARM Predicate operand. Default to 14 = always (AL). Second part is CC |
| 117 | // register whose default is 0 (no register). |
| 118 | def pred : PredicateOperand<OtherVT, (ops i32imm, CCR), |
| 119 | (ops (i32 14), (i32 zero_reg))> { |
| 120 | let PrintMethod = "printPredicateOperand"; |
| 121 | } |
| 122 | |
| 123 | // Conditional code result for instructions whose 's' bit is set, e.g. subs. |
| 124 | def cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 zero_reg))> { |
| 125 | let PrintMethod = "printSBitModifierOperand"; |
| 126 | } |
| 127 | |
| 128 | // Same as cc_out except it defaults to setting CPSR. |
| 129 | def s_cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 CPSR))> { |
| 130 | let PrintMethod = "printSBitModifierOperand"; |
| 131 | } |
| 132 | |
| 133 | //===----------------------------------------------------------------------===// |
| 134 | |
Evan Cheng | 7b0249b | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 135 | // ARM Instruction templates. |
| 136 | // |
| 137 | |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 138 | class InstARM<AddrMode am, SizeFlagVal sz, IndexMode im, |
Evan Cheng | 7b0249b | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 139 | Format f, string cstr> |
| 140 | : Instruction { |
Evan Cheng | d075035 | 2008-08-29 07:40:52 +0000 | [diff] [blame] | 141 | field bits<32> Inst; |
| 142 | |
Evan Cheng | 7b0249b | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 143 | let Namespace = "ARM"; |
| 144 | |
Evan Cheng | 86a926a | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 145 | // TSFlagsFields |
Evan Cheng | 7b0249b | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 146 | AddrMode AM = am; |
| 147 | bits<4> AddrModeBits = AM.Value; |
| 148 | |
| 149 | SizeFlagVal SZ = sz; |
| 150 | bits<3> SizeFlag = SZ.Value; |
| 151 | |
| 152 | IndexMode IM = im; |
| 153 | bits<2> IndexModeBits = IM.Value; |
| 154 | |
| 155 | Format F = f; |
| 156 | bits<5> Form = F.Value; |
Evan Cheng | 86a926a | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 157 | |
| 158 | // |
| 159 | // Attributes specific to ARM instructions... |
| 160 | // |
| 161 | bit isUnaryDataProc = 0; |
Evan Cheng | 9aa4cd3 | 2009-07-08 01:46:35 +0000 | [diff] [blame] | 162 | bit canXformTo16Bit = 0; |
Evan Cheng | 7b0249b | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 163 | |
| 164 | let Constraints = cstr; |
| 165 | } |
| 166 | |
| 167 | class PseudoInst<dag oops, dag iops, string asm, list<dag> pattern> |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 168 | : InstARM<AddrModeNone, SizeSpecial, IndexModeNone, Pseudo, ""> { |
Evan Cheng | 7b0249b | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 169 | let OutOperandList = oops; |
| 170 | let InOperandList = iops; |
| 171 | let AsmString = asm; |
| 172 | let Pattern = pattern; |
| 173 | } |
| 174 | |
| 175 | // Almost all ARM instructions are predicable. |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 176 | class I<dag oops, dag iops, AddrMode am, SizeFlagVal sz, |
Evan Cheng | 7b0249b | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 177 | IndexMode im, Format f, string opc, string asm, string cstr, |
| 178 | list<dag> pattern> |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 179 | : InstARM<am, sz, im, f, cstr> { |
Evan Cheng | 7b0249b | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 180 | let OutOperandList = oops; |
| 181 | let InOperandList = !con(iops, (ops pred:$p)); |
| 182 | let AsmString = !strconcat(opc, !strconcat("${p}", asm)); |
| 183 | let Pattern = pattern; |
| 184 | list<Predicate> Predicates = [IsARM]; |
| 185 | } |
| 186 | |
| 187 | // Same as I except it can optionally modify CPSR. Note it's modeled as |
| 188 | // an input operand since by default it's a zero register. It will |
| 189 | // become an implicit def once it's "flipped". |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 190 | class sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz, |
Evan Cheng | 7b0249b | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 191 | IndexMode im, Format f, string opc, string asm, string cstr, |
| 192 | list<dag> pattern> |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 193 | : InstARM<am, sz, im, f, cstr> { |
Evan Cheng | 7b0249b | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 194 | let OutOperandList = oops; |
| 195 | let InOperandList = !con(iops, (ops pred:$p, cc_out:$s)); |
| 196 | let AsmString = !strconcat(opc, !strconcat("${p}${s}", asm)); |
| 197 | let Pattern = pattern; |
| 198 | list<Predicate> Predicates = [IsARM]; |
| 199 | } |
| 200 | |
Evan Cheng | c5409a8 | 2008-09-01 07:19:00 +0000 | [diff] [blame] | 201 | // Special cases |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 202 | class XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz, |
Evan Cheng | c5409a8 | 2008-09-01 07:19:00 +0000 | [diff] [blame] | 203 | IndexMode im, Format f, string asm, string cstr, list<dag> pattern> |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 204 | : InstARM<am, sz, im, f, cstr> { |
Evan Cheng | c5409a8 | 2008-09-01 07:19:00 +0000 | [diff] [blame] | 205 | let OutOperandList = oops; |
| 206 | let InOperandList = iops; |
| 207 | let AsmString = asm; |
| 208 | let Pattern = pattern; |
| 209 | list<Predicate> Predicates = [IsARM]; |
| 210 | } |
| 211 | |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 212 | class AI<dag oops, dag iops, Format f, string opc, |
Evan Cheng | 7b0249b | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 213 | string asm, list<dag> pattern> |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 214 | : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, opc, |
Evan Cheng | 37afa43 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 215 | asm, "", pattern>; |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 216 | class AsI<dag oops, dag iops, Format f, string opc, |
Evan Cheng | 7b0249b | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 217 | string asm, list<dag> pattern> |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 218 | : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, opc, |
Evan Cheng | 37afa43 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 219 | asm, "", pattern>; |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 220 | class AXI<dag oops, dag iops, Format f, string asm, |
Evan Cheng | c5409a8 | 2008-09-01 07:19:00 +0000 | [diff] [blame] | 221 | list<dag> pattern> |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 222 | : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, asm, |
Evan Cheng | c5409a8 | 2008-09-01 07:19:00 +0000 | [diff] [blame] | 223 | "", pattern>; |
Evan Cheng | 10a9eb8 | 2008-09-01 08:25:56 +0000 | [diff] [blame] | 224 | |
| 225 | // Ctrl flow instructions |
Evan Cheng | f8e8b62 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 226 | class ABI<bits<4> opcod, dag oops, dag iops, string opc, |
Evan Cheng | 10a9eb8 | 2008-09-01 08:25:56 +0000 | [diff] [blame] | 227 | string asm, list<dag> pattern> |
Evan Cheng | f8e8b62 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 228 | : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, opc, |
Evan Cheng | 37afa43 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 229 | asm, "", pattern> { |
Jim Grosbach | 88c246f | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 230 | let Inst{27-24} = opcod; |
Evan Cheng | 10a9eb8 | 2008-09-01 08:25:56 +0000 | [diff] [blame] | 231 | } |
Evan Cheng | f8e8b62 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 232 | class ABXI<bits<4> opcod, dag oops, dag iops, string asm, list<dag> pattern> |
| 233 | : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, asm, |
Evan Cheng | 10a9eb8 | 2008-09-01 08:25:56 +0000 | [diff] [blame] | 234 | "", pattern> { |
Jim Grosbach | 88c246f | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 235 | let Inst{27-24} = opcod; |
Evan Cheng | 10a9eb8 | 2008-09-01 08:25:56 +0000 | [diff] [blame] | 236 | } |
Evan Cheng | f8e8b62 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 237 | class ABXIx2<dag oops, dag iops, string asm, list<dag> pattern> |
| 238 | : XI<oops, iops, AddrModeNone, Size8Bytes, IndexModeNone, BrMiscFrm, asm, |
Evan Cheng | c5409a8 | 2008-09-01 07:19:00 +0000 | [diff] [blame] | 239 | "", pattern>; |
Evan Cheng | 10a9eb8 | 2008-09-01 08:25:56 +0000 | [diff] [blame] | 240 | |
| 241 | // BR_JT instructions |
Evan Cheng | 0f63ae1 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 242 | class JTI<dag oops, dag iops, string asm, list<dag> pattern> |
Evan Cheng | f8e8b62 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 243 | : XI<oops, iops, AddrModeNone, SizeSpecial, IndexModeNone, BrMiscFrm, |
Evan Cheng | 0f63ae1 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 244 | asm, "", pattern>; |
Evan Cheng | 2e62b66 | 2008-09-01 01:51:14 +0000 | [diff] [blame] | 245 | |
| 246 | // addrmode1 instructions |
Evan Cheng | 7b0249b | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 247 | class AI1<bits<4> opcod, dag oops, dag iops, Format f, string opc, |
| 248 | string asm, list<dag> pattern> |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 249 | : I<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, opc, |
Evan Cheng | d075035 | 2008-08-29 07:40:52 +0000 | [diff] [blame] | 250 | asm, "", pattern> { |
Jim Grosbach | 88c246f | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 251 | let Inst{24-21} = opcod; |
| 252 | let Inst{27-26} = {0,0}; |
Evan Cheng | d075035 | 2008-08-29 07:40:52 +0000 | [diff] [blame] | 253 | } |
Evan Cheng | 7b0249b | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 254 | class AsI1<bits<4> opcod, dag oops, dag iops, Format f, string opc, |
| 255 | string asm, list<dag> pattern> |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 256 | : sI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, opc, |
Evan Cheng | d075035 | 2008-08-29 07:40:52 +0000 | [diff] [blame] | 257 | asm, "", pattern> { |
Jim Grosbach | 88c246f | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 258 | let Inst{24-21} = opcod; |
| 259 | let Inst{27-26} = {0,0}; |
Evan Cheng | d075035 | 2008-08-29 07:40:52 +0000 | [diff] [blame] | 260 | } |
Evan Cheng | c5409a8 | 2008-09-01 07:19:00 +0000 | [diff] [blame] | 261 | class AXI1<bits<4> opcod, dag oops, dag iops, Format f, string asm, |
| 262 | list<dag> pattern> |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 263 | : XI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, asm, |
Evan Cheng | c5409a8 | 2008-09-01 07:19:00 +0000 | [diff] [blame] | 264 | "", pattern> { |
Jim Grosbach | 88c246f | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 265 | let Inst{24-21} = opcod; |
| 266 | let Inst{27-26} = {0,0}; |
Evan Cheng | c5409a8 | 2008-09-01 07:19:00 +0000 | [diff] [blame] | 267 | } |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 268 | class AI1x2<dag oops, dag iops, Format f, string opc, |
Evan Cheng | 2e62b66 | 2008-09-01 01:51:14 +0000 | [diff] [blame] | 269 | string asm, list<dag> pattern> |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 270 | : I<oops, iops, AddrMode1, Size8Bytes, IndexModeNone, f, opc, |
Evan Cheng | 2e62b66 | 2008-09-01 01:51:14 +0000 | [diff] [blame] | 271 | asm, "", pattern>; |
Evan Cheng | da02002 | 2008-08-31 19:02:21 +0000 | [diff] [blame] | 272 | |
Evan Cheng | 2e62b66 | 2008-09-01 01:51:14 +0000 | [diff] [blame] | 273 | |
| 274 | // addrmode2 loads and stores |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 275 | class AI2<dag oops, dag iops, Format f, string opc, |
Evan Cheng | 7b0249b | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 276 | string asm, list<dag> pattern> |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 277 | : I<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, opc, |
Evan Cheng | da02002 | 2008-08-31 19:02:21 +0000 | [diff] [blame] | 278 | asm, "", pattern> { |
Jim Grosbach | 88c246f | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 279 | let Inst{27-26} = {0,1}; |
Evan Cheng | da02002 | 2008-08-31 19:02:21 +0000 | [diff] [blame] | 280 | } |
Evan Cheng | 1a7c1cc | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 281 | |
| 282 | // loads |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 283 | class AI2ldw<dag oops, dag iops, Format f, string opc, |
Evan Cheng | da02002 | 2008-08-31 19:02:21 +0000 | [diff] [blame] | 284 | string asm, list<dag> pattern> |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 285 | : I<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, opc, |
Evan Cheng | c41fb315 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 286 | asm, "", pattern> { |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 287 | let Inst{20} = 1; // L bit |
Evan Cheng | da02002 | 2008-08-31 19:02:21 +0000 | [diff] [blame] | 288 | let Inst{21} = 0; // W bit |
| 289 | let Inst{22} = 0; // B bit |
| 290 | let Inst{24} = 1; // P bit |
Evan Cheng | c41fb315 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 291 | let Inst{27-26} = {0,1}; |
Evan Cheng | da02002 | 2008-08-31 19:02:21 +0000 | [diff] [blame] | 292 | } |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 293 | class AXI2ldw<dag oops, dag iops, Format f, string asm, |
Evan Cheng | ae7b1d7 | 2008-09-01 07:34:13 +0000 | [diff] [blame] | 294 | list<dag> pattern> |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 295 | : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, |
Evan Cheng | c41fb315 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 296 | asm, "", pattern> { |
Evan Cheng | ae7b1d7 | 2008-09-01 07:34:13 +0000 | [diff] [blame] | 297 | let Inst{20} = 1; // L bit |
| 298 | let Inst{21} = 0; // W bit |
| 299 | let Inst{22} = 0; // B bit |
| 300 | let Inst{24} = 1; // P bit |
Evan Cheng | c41fb315 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 301 | let Inst{27-26} = {0,1}; |
Evan Cheng | ae7b1d7 | 2008-09-01 07:34:13 +0000 | [diff] [blame] | 302 | } |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 303 | class AI2ldb<dag oops, dag iops, Format f, string opc, |
Evan Cheng | da02002 | 2008-08-31 19:02:21 +0000 | [diff] [blame] | 304 | string asm, list<dag> pattern> |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 305 | : I<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, opc, |
Evan Cheng | c41fb315 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 306 | asm, "", pattern> { |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 307 | let Inst{20} = 1; // L bit |
Evan Cheng | da02002 | 2008-08-31 19:02:21 +0000 | [diff] [blame] | 308 | let Inst{21} = 0; // W bit |
| 309 | let Inst{22} = 1; // B bit |
| 310 | let Inst{24} = 1; // P bit |
Evan Cheng | c41fb315 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 311 | let Inst{27-26} = {0,1}; |
Evan Cheng | da02002 | 2008-08-31 19:02:21 +0000 | [diff] [blame] | 312 | } |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 313 | class AXI2ldb<dag oops, dag iops, Format f, string asm, |
Evan Cheng | ae7b1d7 | 2008-09-01 07:34:13 +0000 | [diff] [blame] | 314 | list<dag> pattern> |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 315 | : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, |
Evan Cheng | c41fb315 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 316 | asm, "", pattern> { |
Evan Cheng | ae7b1d7 | 2008-09-01 07:34:13 +0000 | [diff] [blame] | 317 | let Inst{20} = 1; // L bit |
| 318 | let Inst{21} = 0; // W bit |
| 319 | let Inst{22} = 1; // B bit |
| 320 | let Inst{24} = 1; // P bit |
Evan Cheng | c41fb315 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 321 | let Inst{27-26} = {0,1}; |
Evan Cheng | ae7b1d7 | 2008-09-01 07:34:13 +0000 | [diff] [blame] | 322 | } |
Evan Cheng | da02002 | 2008-08-31 19:02:21 +0000 | [diff] [blame] | 323 | |
Evan Cheng | 1a7c1cc | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 324 | // stores |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 325 | class AI2stw<dag oops, dag iops, Format f, string opc, |
Evan Cheng | 1a7c1cc | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 326 | string asm, list<dag> pattern> |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 327 | : I<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, opc, |
Evan Cheng | c41fb315 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 328 | asm, "", pattern> { |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 329 | let Inst{20} = 0; // L bit |
Evan Cheng | 1a7c1cc | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 330 | let Inst{21} = 0; // W bit |
| 331 | let Inst{22} = 0; // B bit |
| 332 | let Inst{24} = 1; // P bit |
Evan Cheng | c41fb315 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 333 | let Inst{27-26} = {0,1}; |
Evan Cheng | 1a7c1cc | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 334 | } |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 335 | class AXI2stw<dag oops, dag iops, Format f, string asm, |
Evan Cheng | ae7b1d7 | 2008-09-01 07:34:13 +0000 | [diff] [blame] | 336 | list<dag> pattern> |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 337 | : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, |
Evan Cheng | c41fb315 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 338 | asm, "", pattern> { |
Evan Cheng | ae7b1d7 | 2008-09-01 07:34:13 +0000 | [diff] [blame] | 339 | let Inst{20} = 0; // L bit |
| 340 | let Inst{21} = 0; // W bit |
| 341 | let Inst{22} = 0; // B bit |
| 342 | let Inst{24} = 1; // P bit |
Evan Cheng | c41fb315 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 343 | let Inst{27-26} = {0,1}; |
Evan Cheng | ae7b1d7 | 2008-09-01 07:34:13 +0000 | [diff] [blame] | 344 | } |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 345 | class AI2stb<dag oops, dag iops, Format f, string opc, |
Evan Cheng | 1a7c1cc | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 346 | string asm, list<dag> pattern> |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 347 | : I<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, opc, |
Evan Cheng | c41fb315 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 348 | asm, "", pattern> { |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 349 | let Inst{20} = 0; // L bit |
Evan Cheng | 1a7c1cc | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 350 | let Inst{21} = 0; // W bit |
| 351 | let Inst{22} = 1; // B bit |
| 352 | let Inst{24} = 1; // P bit |
Evan Cheng | c41fb315 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 353 | let Inst{27-26} = {0,1}; |
Evan Cheng | 1a7c1cc | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 354 | } |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 355 | class AXI2stb<dag oops, dag iops, Format f, string asm, |
Evan Cheng | ae7b1d7 | 2008-09-01 07:34:13 +0000 | [diff] [blame] | 356 | list<dag> pattern> |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 357 | : XI<oops, iops, AddrMode2, Size4Bytes, IndexModeNone, f, |
Evan Cheng | c41fb315 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 358 | asm, "", pattern> { |
Evan Cheng | ae7b1d7 | 2008-09-01 07:34:13 +0000 | [diff] [blame] | 359 | let Inst{20} = 0; // L bit |
| 360 | let Inst{21} = 0; // W bit |
| 361 | let Inst{22} = 1; // B bit |
| 362 | let Inst{24} = 1; // P bit |
Evan Cheng | c41fb315 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 363 | let Inst{27-26} = {0,1}; |
Evan Cheng | ae7b1d7 | 2008-09-01 07:34:13 +0000 | [diff] [blame] | 364 | } |
Evan Cheng | 1a7c1cc | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 365 | |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 366 | // Pre-indexed loads |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 367 | class AI2ldwpr<dag oops, dag iops, Format f, string opc, |
Evan Cheng | 7b0249b | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 368 | string asm, string cstr, list<dag> pattern> |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 369 | : I<oops, iops, AddrMode2, Size4Bytes, IndexModePre, f, opc, |
Evan Cheng | 1a7c1cc | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 370 | asm, cstr, pattern> { |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 371 | let Inst{20} = 1; // L bit |
Evan Cheng | 1a7c1cc | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 372 | let Inst{21} = 1; // W bit |
| 373 | let Inst{22} = 0; // B bit |
| 374 | let Inst{24} = 1; // P bit |
Evan Cheng | c41fb315 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 375 | let Inst{27-26} = {0,1}; |
Evan Cheng | 1a7c1cc | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 376 | } |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 377 | class AI2ldbpr<dag oops, dag iops, Format f, string opc, |
Evan Cheng | 1a7c1cc | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 378 | string asm, string cstr, list<dag> pattern> |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 379 | : I<oops, iops, AddrMode2, Size4Bytes, IndexModePre, f, opc, |
Evan Cheng | 1a7c1cc | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 380 | asm, cstr, pattern> { |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 381 | let Inst{20} = 1; // L bit |
Evan Cheng | 1a7c1cc | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 382 | let Inst{21} = 1; // W bit |
| 383 | let Inst{22} = 1; // B bit |
| 384 | let Inst{24} = 1; // P bit |
Evan Cheng | c41fb315 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 385 | let Inst{27-26} = {0,1}; |
Evan Cheng | 1a7c1cc | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 386 | } |
| 387 | |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 388 | // Pre-indexed stores |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 389 | class AI2stwpr<dag oops, dag iops, Format f, string opc, |
Evan Cheng | 1a7c1cc | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 390 | string asm, string cstr, list<dag> pattern> |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 391 | : I<oops, iops, AddrMode2, Size4Bytes, IndexModePre, f, opc, |
Evan Cheng | 1a7c1cc | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 392 | asm, cstr, pattern> { |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 393 | let Inst{20} = 0; // L bit |
Evan Cheng | 1a7c1cc | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 394 | let Inst{21} = 1; // W bit |
| 395 | let Inst{22} = 0; // B bit |
| 396 | let Inst{24} = 1; // P bit |
Evan Cheng | c41fb315 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 397 | let Inst{27-26} = {0,1}; |
Evan Cheng | 1a7c1cc | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 398 | } |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 399 | class AI2stbpr<dag oops, dag iops, Format f, string opc, |
Evan Cheng | 1a7c1cc | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 400 | string asm, string cstr, list<dag> pattern> |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 401 | : I<oops, iops, AddrMode2, Size4Bytes, IndexModePre, f, opc, |
Evan Cheng | 1a7c1cc | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 402 | asm, cstr, pattern> { |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 403 | let Inst{20} = 0; // L bit |
Evan Cheng | 1a7c1cc | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 404 | let Inst{21} = 1; // W bit |
| 405 | let Inst{22} = 1; // B bit |
| 406 | let Inst{24} = 1; // P bit |
Evan Cheng | c41fb315 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 407 | let Inst{27-26} = {0,1}; |
Evan Cheng | 1a7c1cc | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 408 | } |
| 409 | |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 410 | // Post-indexed loads |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 411 | class AI2ldwpo<dag oops, dag iops, Format f, string opc, |
Evan Cheng | 7b0249b | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 412 | string asm, string cstr, list<dag> pattern> |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 413 | : I<oops, iops, AddrMode2, Size4Bytes, IndexModePost, f, opc, |
Evan Cheng | 1a7c1cc | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 414 | asm, cstr,pattern> { |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 415 | let Inst{20} = 1; // L bit |
Evan Cheng | 1a7c1cc | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 416 | let Inst{21} = 0; // W bit |
| 417 | let Inst{22} = 0; // B bit |
| 418 | let Inst{24} = 0; // P bit |
Evan Cheng | c41fb315 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 419 | let Inst{27-26} = {0,1}; |
Evan Cheng | 1a7c1cc | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 420 | } |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 421 | class AI2ldbpo<dag oops, dag iops, Format f, string opc, |
Evan Cheng | 1a7c1cc | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 422 | string asm, string cstr, list<dag> pattern> |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 423 | : I<oops, iops, AddrMode2, Size4Bytes, IndexModePost, f, opc, |
Evan Cheng | 1a7c1cc | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 424 | asm, cstr,pattern> { |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 425 | let Inst{20} = 1; // L bit |
Evan Cheng | 1a7c1cc | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 426 | let Inst{21} = 0; // W bit |
| 427 | let Inst{22} = 1; // B bit |
| 428 | let Inst{24} = 0; // P bit |
Evan Cheng | c41fb315 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 429 | let Inst{27-26} = {0,1}; |
Evan Cheng | 1a7c1cc | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 430 | } |
| 431 | |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 432 | // Post-indexed stores |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 433 | class AI2stwpo<dag oops, dag iops, Format f, string opc, |
Evan Cheng | 1a7c1cc | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 434 | string asm, string cstr, list<dag> pattern> |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 435 | : I<oops, iops, AddrMode2, Size4Bytes, IndexModePost, f, opc, |
Evan Cheng | 1a7c1cc | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 436 | asm, cstr,pattern> { |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 437 | let Inst{20} = 0; // L bit |
Evan Cheng | 1a7c1cc | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 438 | let Inst{21} = 0; // W bit |
| 439 | let Inst{22} = 0; // B bit |
| 440 | let Inst{24} = 0; // P bit |
Evan Cheng | c41fb315 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 441 | let Inst{27-26} = {0,1}; |
Evan Cheng | 1a7c1cc | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 442 | } |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 443 | class AI2stbpo<dag oops, dag iops, Format f, string opc, |
Evan Cheng | 1a7c1cc | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 444 | string asm, string cstr, list<dag> pattern> |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 445 | : I<oops, iops, AddrMode2, Size4Bytes, IndexModePost, f, opc, |
Evan Cheng | 1a7c1cc | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 446 | asm, cstr,pattern> { |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 447 | let Inst{20} = 0; // L bit |
Evan Cheng | 1a7c1cc | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 448 | let Inst{21} = 0; // W bit |
| 449 | let Inst{22} = 1; // B bit |
| 450 | let Inst{24} = 0; // P bit |
Evan Cheng | c41fb315 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 451 | let Inst{27-26} = {0,1}; |
Evan Cheng | 1a7c1cc | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 452 | } |
| 453 | |
Evan Cheng | 2e62b66 | 2008-09-01 01:51:14 +0000 | [diff] [blame] | 454 | // addrmode3 instructions |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 455 | class AI3<dag oops, dag iops, Format f, string opc, |
Evan Cheng | 2e62b66 | 2008-09-01 01:51:14 +0000 | [diff] [blame] | 456 | string asm, list<dag> pattern> |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 457 | : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, opc, |
Evan Cheng | 2e62b66 | 2008-09-01 01:51:14 +0000 | [diff] [blame] | 458 | asm, "", pattern>; |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 459 | class AXI3<dag oops, dag iops, Format f, string asm, |
Evan Cheng | c5409a8 | 2008-09-01 07:19:00 +0000 | [diff] [blame] | 460 | list<dag> pattern> |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 461 | : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, asm, |
Evan Cheng | c5409a8 | 2008-09-01 07:19:00 +0000 | [diff] [blame] | 462 | "", pattern>; |
Evan Cheng | 2e62b66 | 2008-09-01 01:51:14 +0000 | [diff] [blame] | 463 | |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 464 | // loads |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 465 | class AI3ldh<dag oops, dag iops, Format f, string opc, |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 466 | string asm, list<dag> pattern> |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 467 | : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, opc, |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 468 | asm, "", pattern> { |
| 469 | let Inst{4} = 1; |
| 470 | let Inst{5} = 1; // H bit |
| 471 | let Inst{6} = 0; // S bit |
| 472 | let Inst{7} = 1; |
| 473 | let Inst{20} = 1; // L bit |
| 474 | let Inst{21} = 0; // W bit |
| 475 | let Inst{24} = 1; // P bit |
Evan Cheng | dabc6c0 | 2009-07-08 22:51:32 +0000 | [diff] [blame] | 476 | let Inst{27-25} = 0b000; |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 477 | } |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 478 | class AXI3ldh<dag oops, dag iops, Format f, string asm, |
Evan Cheng | ae7b1d7 | 2008-09-01 07:34:13 +0000 | [diff] [blame] | 479 | list<dag> pattern> |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 480 | : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, |
Evan Cheng | c41fb315 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 481 | asm, "", pattern> { |
Evan Cheng | ae7b1d7 | 2008-09-01 07:34:13 +0000 | [diff] [blame] | 482 | let Inst{4} = 1; |
| 483 | let Inst{5} = 1; // H bit |
| 484 | let Inst{6} = 0; // S bit |
| 485 | let Inst{7} = 1; |
| 486 | let Inst{20} = 1; // L bit |
| 487 | let Inst{21} = 0; // W bit |
| 488 | let Inst{24} = 1; // P bit |
| 489 | } |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 490 | class AI3ldsh<dag oops, dag iops, Format f, string opc, |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 491 | string asm, list<dag> pattern> |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 492 | : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, opc, |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 493 | asm, "", pattern> { |
| 494 | let Inst{4} = 1; |
| 495 | let Inst{5} = 1; // H bit |
| 496 | let Inst{6} = 1; // S bit |
| 497 | let Inst{7} = 1; |
| 498 | let Inst{20} = 1; // L bit |
| 499 | let Inst{21} = 0; // W bit |
| 500 | let Inst{24} = 1; // P bit |
Evan Cheng | dabc6c0 | 2009-07-08 22:51:32 +0000 | [diff] [blame] | 501 | let Inst{27-25} = 0b000; |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 502 | } |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 503 | class AXI3ldsh<dag oops, dag iops, Format f, string asm, |
Evan Cheng | ae7b1d7 | 2008-09-01 07:34:13 +0000 | [diff] [blame] | 504 | list<dag> pattern> |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 505 | : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, |
Evan Cheng | c41fb315 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 506 | asm, "", pattern> { |
Evan Cheng | ae7b1d7 | 2008-09-01 07:34:13 +0000 | [diff] [blame] | 507 | let Inst{4} = 1; |
| 508 | let Inst{5} = 1; // H bit |
| 509 | let Inst{6} = 1; // S bit |
| 510 | let Inst{7} = 1; |
| 511 | let Inst{20} = 1; // L bit |
| 512 | let Inst{21} = 0; // W bit |
| 513 | let Inst{24} = 1; // P bit |
| 514 | } |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 515 | class AI3ldsb<dag oops, dag iops, Format f, string opc, |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 516 | string asm, list<dag> pattern> |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 517 | : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, opc, |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 518 | asm, "", pattern> { |
| 519 | let Inst{4} = 1; |
| 520 | let Inst{5} = 0; // H bit |
| 521 | let Inst{6} = 1; // S bit |
| 522 | let Inst{7} = 1; |
| 523 | let Inst{20} = 1; // L bit |
| 524 | let Inst{21} = 0; // W bit |
| 525 | let Inst{24} = 1; // P bit |
Evan Cheng | dabc6c0 | 2009-07-08 22:51:32 +0000 | [diff] [blame] | 526 | let Inst{27-25} = 0b000; |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 527 | } |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 528 | class AXI3ldsb<dag oops, dag iops, Format f, string asm, |
Evan Cheng | ae7b1d7 | 2008-09-01 07:34:13 +0000 | [diff] [blame] | 529 | list<dag> pattern> |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 530 | : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, |
Evan Cheng | c41fb315 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 531 | asm, "", pattern> { |
Evan Cheng | ae7b1d7 | 2008-09-01 07:34:13 +0000 | [diff] [blame] | 532 | let Inst{4} = 1; |
| 533 | let Inst{5} = 0; // H bit |
| 534 | let Inst{6} = 1; // S bit |
| 535 | let Inst{7} = 1; |
| 536 | let Inst{20} = 1; // L bit |
| 537 | let Inst{21} = 0; // W bit |
| 538 | let Inst{24} = 1; // P bit |
| 539 | } |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 540 | class AI3ldd<dag oops, dag iops, Format f, string opc, |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 541 | string asm, list<dag> pattern> |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 542 | : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, opc, |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 543 | asm, "", pattern> { |
| 544 | let Inst{4} = 1; |
| 545 | let Inst{5} = 0; // H bit |
| 546 | let Inst{6} = 1; // S bit |
| 547 | let Inst{7} = 1; |
| 548 | let Inst{20} = 0; // L bit |
| 549 | let Inst{21} = 0; // W bit |
| 550 | let Inst{24} = 1; // P bit |
Evan Cheng | dabc6c0 | 2009-07-08 22:51:32 +0000 | [diff] [blame] | 551 | let Inst{27-25} = 0b000; |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 552 | } |
| 553 | |
| 554 | // stores |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 555 | class AI3sth<dag oops, dag iops, Format f, string opc, |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 556 | string asm, list<dag> pattern> |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 557 | : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, opc, |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 558 | asm, "", pattern> { |
| 559 | let Inst{4} = 1; |
| 560 | let Inst{5} = 1; // H bit |
| 561 | let Inst{6} = 0; // S bit |
| 562 | let Inst{7} = 1; |
| 563 | let Inst{20} = 0; // L bit |
| 564 | let Inst{21} = 0; // W bit |
| 565 | let Inst{24} = 1; // P bit |
Evan Cheng | dabc6c0 | 2009-07-08 22:51:32 +0000 | [diff] [blame] | 566 | let Inst{27-25} = 0b000; |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 567 | } |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 568 | class AXI3sth<dag oops, dag iops, Format f, string asm, |
Evan Cheng | ae7b1d7 | 2008-09-01 07:34:13 +0000 | [diff] [blame] | 569 | list<dag> pattern> |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 570 | : XI<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, |
Evan Cheng | c41fb315 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 571 | asm, "", pattern> { |
Evan Cheng | ae7b1d7 | 2008-09-01 07:34:13 +0000 | [diff] [blame] | 572 | let Inst{4} = 1; |
| 573 | let Inst{5} = 1; // H bit |
| 574 | let Inst{6} = 0; // S bit |
| 575 | let Inst{7} = 1; |
| 576 | let Inst{20} = 0; // L bit |
| 577 | let Inst{21} = 0; // W bit |
| 578 | let Inst{24} = 1; // P bit |
| 579 | } |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 580 | class AI3std<dag oops, dag iops, Format f, string opc, |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 581 | string asm, list<dag> pattern> |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 582 | : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, opc, |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 583 | asm, "", pattern> { |
| 584 | let Inst{4} = 1; |
| 585 | let Inst{5} = 1; // H bit |
| 586 | let Inst{6} = 1; // S bit |
| 587 | let Inst{7} = 1; |
| 588 | let Inst{20} = 0; // L bit |
| 589 | let Inst{21} = 0; // W bit |
| 590 | let Inst{24} = 1; // P bit |
Evan Cheng | dabc6c0 | 2009-07-08 22:51:32 +0000 | [diff] [blame] | 591 | let Inst{27-25} = 0b000; |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 592 | } |
| 593 | |
| 594 | // Pre-indexed loads |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 595 | class AI3ldhpr<dag oops, dag iops, Format f, string opc, |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 596 | string asm, string cstr, list<dag> pattern> |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 597 | : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, opc, |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 598 | asm, cstr, pattern> { |
| 599 | let Inst{4} = 1; |
| 600 | let Inst{5} = 1; // H bit |
| 601 | let Inst{6} = 0; // S bit |
| 602 | let Inst{7} = 1; |
| 603 | let Inst{20} = 1; // L bit |
| 604 | let Inst{21} = 1; // W bit |
| 605 | let Inst{24} = 1; // P bit |
Evan Cheng | dabc6c0 | 2009-07-08 22:51:32 +0000 | [diff] [blame] | 606 | let Inst{27-25} = 0b000; |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 607 | } |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 608 | class AI3ldshpr<dag oops, dag iops, Format f, string opc, |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 609 | string asm, string cstr, list<dag> pattern> |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 610 | : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, opc, |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 611 | asm, cstr, pattern> { |
| 612 | let Inst{4} = 1; |
| 613 | let Inst{5} = 1; // H bit |
| 614 | let Inst{6} = 1; // S bit |
| 615 | let Inst{7} = 1; |
| 616 | let Inst{20} = 1; // L bit |
| 617 | let Inst{21} = 1; // W bit |
| 618 | let Inst{24} = 1; // P bit |
Evan Cheng | dabc6c0 | 2009-07-08 22:51:32 +0000 | [diff] [blame] | 619 | let Inst{27-25} = 0b000; |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 620 | } |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 621 | class AI3ldsbpr<dag oops, dag iops, Format f, string opc, |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 622 | string asm, string cstr, list<dag> pattern> |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 623 | : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, opc, |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 624 | asm, cstr, pattern> { |
| 625 | let Inst{4} = 1; |
| 626 | let Inst{5} = 0; // H bit |
| 627 | let Inst{6} = 1; // S bit |
| 628 | let Inst{7} = 1; |
| 629 | let Inst{20} = 1; // L bit |
| 630 | let Inst{21} = 1; // W bit |
| 631 | let Inst{24} = 1; // P bit |
Evan Cheng | dabc6c0 | 2009-07-08 22:51:32 +0000 | [diff] [blame] | 632 | let Inst{27-25} = 0b000; |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 633 | } |
| 634 | |
| 635 | // Pre-indexed stores |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 636 | class AI3sthpr<dag oops, dag iops, Format f, string opc, |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 637 | string asm, string cstr, list<dag> pattern> |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 638 | : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, opc, |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 639 | asm, cstr, pattern> { |
| 640 | let Inst{4} = 1; |
| 641 | let Inst{5} = 1; // H bit |
| 642 | let Inst{6} = 0; // S bit |
| 643 | let Inst{7} = 1; |
| 644 | let Inst{20} = 0; // L bit |
| 645 | let Inst{21} = 1; // W bit |
| 646 | let Inst{24} = 1; // P bit |
Evan Cheng | dabc6c0 | 2009-07-08 22:51:32 +0000 | [diff] [blame] | 647 | let Inst{27-25} = 0b000; |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 648 | } |
| 649 | |
| 650 | // Post-indexed loads |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 651 | class AI3ldhpo<dag oops, dag iops, Format f, string opc, |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 652 | string asm, string cstr, list<dag> pattern> |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 653 | : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, opc, |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 654 | asm, cstr,pattern> { |
| 655 | let Inst{4} = 1; |
| 656 | let Inst{5} = 1; // H bit |
| 657 | let Inst{6} = 0; // S bit |
| 658 | let Inst{7} = 1; |
| 659 | let Inst{20} = 1; // L bit |
| 660 | let Inst{21} = 1; // W bit |
| 661 | let Inst{24} = 0; // P bit |
Evan Cheng | dabc6c0 | 2009-07-08 22:51:32 +0000 | [diff] [blame] | 662 | let Inst{27-25} = 0b000; |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 663 | } |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 664 | class AI3ldshpo<dag oops, dag iops, Format f, string opc, |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 665 | string asm, string cstr, list<dag> pattern> |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 666 | : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, opc, |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 667 | asm, cstr,pattern> { |
| 668 | let Inst{4} = 1; |
| 669 | let Inst{5} = 1; // H bit |
| 670 | let Inst{6} = 1; // S bit |
| 671 | let Inst{7} = 1; |
| 672 | let Inst{20} = 1; // L bit |
| 673 | let Inst{21} = 1; // W bit |
| 674 | let Inst{24} = 0; // P bit |
Evan Cheng | dabc6c0 | 2009-07-08 22:51:32 +0000 | [diff] [blame] | 675 | let Inst{27-25} = 0b000; |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 676 | } |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 677 | class AI3ldsbpo<dag oops, dag iops, Format f, string opc, |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 678 | string asm, string cstr, list<dag> pattern> |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 679 | : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, opc, |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 680 | asm, cstr,pattern> { |
| 681 | let Inst{4} = 1; |
| 682 | let Inst{5} = 0; // H bit |
| 683 | let Inst{6} = 1; // S bit |
| 684 | let Inst{7} = 1; |
| 685 | let Inst{20} = 1; // L bit |
| 686 | let Inst{21} = 1; // W bit |
| 687 | let Inst{24} = 0; // P bit |
Evan Cheng | dabc6c0 | 2009-07-08 22:51:32 +0000 | [diff] [blame] | 688 | let Inst{27-25} = 0b000; |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 689 | } |
| 690 | |
| 691 | // Post-indexed stores |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 692 | class AI3sthpo<dag oops, dag iops, Format f, string opc, |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 693 | string asm, string cstr, list<dag> pattern> |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 694 | : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, opc, |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 695 | asm, cstr,pattern> { |
| 696 | let Inst{4} = 1; |
| 697 | let Inst{5} = 1; // H bit |
| 698 | let Inst{6} = 0; // S bit |
| 699 | let Inst{7} = 1; |
| 700 | let Inst{20} = 0; // L bit |
| 701 | let Inst{21} = 1; // W bit |
| 702 | let Inst{24} = 0; // P bit |
Evan Cheng | dabc6c0 | 2009-07-08 22:51:32 +0000 | [diff] [blame] | 703 | let Inst{27-25} = 0b000; |
Evan Cheng | ac92c3f | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 704 | } |
| 705 | |
| 706 | |
Evan Cheng | 2e62b66 | 2008-09-01 01:51:14 +0000 | [diff] [blame] | 707 | // addrmode4 instructions |
Evan Cheng | f8e8b62 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 708 | class AXI4ld<dag oops, dag iops, Format f, string asm, list<dag> pattern> |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 709 | : XI<oops, iops, AddrMode4, Size4Bytes, IndexModeNone, f, asm, |
Evan Cheng | d36b01c | 2008-09-01 07:48:18 +0000 | [diff] [blame] | 710 | "", pattern> { |
| 711 | let Inst{20} = 1; // L bit |
| 712 | let Inst{22} = 0; // S bit |
Jim Grosbach | 88c246f | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 713 | let Inst{27-25} = 0b100; |
Evan Cheng | d36b01c | 2008-09-01 07:48:18 +0000 | [diff] [blame] | 714 | } |
Evan Cheng | f8e8b62 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 715 | class AXI4st<dag oops, dag iops, Format f, string asm, list<dag> pattern> |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 716 | : XI<oops, iops, AddrMode4, Size4Bytes, IndexModeNone, f, asm, |
Evan Cheng | d36b01c | 2008-09-01 07:48:18 +0000 | [diff] [blame] | 717 | "", pattern> { |
| 718 | let Inst{20} = 0; // L bit |
| 719 | let Inst{22} = 0; // S bit |
Jim Grosbach | 88c246f | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 720 | let Inst{27-25} = 0b100; |
Evan Cheng | d36b01c | 2008-09-01 07:48:18 +0000 | [diff] [blame] | 721 | } |
Evan Cheng | 7b0249b | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 722 | |
Jim Grosbach | 1feed04 | 2008-11-03 18:38:31 +0000 | [diff] [blame] | 723 | // Unsigned multiply, multiply-accumulate instructions. |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 724 | class AMul1I<bits<7> opcod, dag oops, dag iops, string opc, |
Jim Grosbach | 1feed04 | 2008-11-03 18:38:31 +0000 | [diff] [blame] | 725 | string asm, list<dag> pattern> |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 726 | : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, opc, |
Evan Cheng | 37afa43 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 727 | asm, "", pattern> { |
Jim Grosbach | 1feed04 | 2008-11-03 18:38:31 +0000 | [diff] [blame] | 728 | let Inst{7-4} = 0b1001; |
Evan Cheng | ee80fb7 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 729 | let Inst{20} = 0; // S bit |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 730 | let Inst{27-21} = opcod; |
Jim Grosbach | 1feed04 | 2008-11-03 18:38:31 +0000 | [diff] [blame] | 731 | } |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 732 | class AsMul1I<bits<7> opcod, dag oops, dag iops, string opc, |
Jim Grosbach | 1feed04 | 2008-11-03 18:38:31 +0000 | [diff] [blame] | 733 | string asm, list<dag> pattern> |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 734 | : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, opc, |
Evan Cheng | 37afa43 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 735 | asm, "", pattern> { |
Jim Grosbach | 1feed04 | 2008-11-03 18:38:31 +0000 | [diff] [blame] | 736 | let Inst{7-4} = 0b1001; |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 737 | let Inst{27-21} = opcod; |
Evan Cheng | ee80fb7 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 738 | } |
| 739 | |
| 740 | // Most significant word multiply |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 741 | class AMul2I<bits<7> opcod, dag oops, dag iops, string opc, |
Evan Cheng | ee80fb7 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 742 | string asm, list<dag> pattern> |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 743 | : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, opc, |
Evan Cheng | 37afa43 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 744 | asm, "", pattern> { |
Evan Cheng | ee80fb7 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 745 | let Inst{7-4} = 0b1001; |
| 746 | let Inst{20} = 1; |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 747 | let Inst{27-21} = opcod; |
Jim Grosbach | 1feed04 | 2008-11-03 18:38:31 +0000 | [diff] [blame] | 748 | } |
Evan Cheng | 7b0249b | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 749 | |
Evan Cheng | 38396be | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 750 | // SMUL<x><y> / SMULW<y> / SMLA<x><y> / SMLAW<x><y> |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 751 | class AMulxyI<bits<7> opcod, dag oops, dag iops, string opc, |
Evan Cheng | 38396be | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 752 | string asm, list<dag> pattern> |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 753 | : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, opc, |
Evan Cheng | 37afa43 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 754 | asm, "", pattern> { |
Evan Cheng | 38396be | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 755 | let Inst{4} = 0; |
| 756 | let Inst{7} = 1; |
| 757 | let Inst{20} = 0; |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 758 | let Inst{27-21} = opcod; |
Evan Cheng | 38396be | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 759 | } |
| 760 | |
Evan Cheng | 37afa43 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 761 | // Extend instructions. |
| 762 | class AExtI<bits<8> opcod, dag oops, dag iops, string opc, |
| 763 | string asm, list<dag> pattern> |
| 764 | : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ExtFrm, opc, |
| 765 | asm, "", pattern> { |
| 766 | let Inst{7-4} = 0b0111; |
| 767 | let Inst{27-20} = opcod; |
| 768 | } |
| 769 | |
Evan Cheng | c2121a2 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 770 | // Misc Arithmetic instructions. |
| 771 | class AMiscA1I<bits<8> opcod, dag oops, dag iops, string opc, |
| 772 | string asm, list<dag> pattern> |
| 773 | : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, opc, |
| 774 | asm, "", pattern> { |
| 775 | let Inst{27-20} = opcod; |
| 776 | } |
| 777 | |
Evan Cheng | 7b0249b | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 778 | //===----------------------------------------------------------------------===// |
| 779 | |
| 780 | // ARMPat - Same as Pat<>, but requires that the compiler be in ARM mode. |
| 781 | class ARMPat<dag pattern, dag result> : Pat<pattern, result> { |
| 782 | list<Predicate> Predicates = [IsARM]; |
| 783 | } |
| 784 | class ARMV5TEPat<dag pattern, dag result> : Pat<pattern, result> { |
| 785 | list<Predicate> Predicates = [IsARM, HasV5TE]; |
| 786 | } |
| 787 | class ARMV6Pat<dag pattern, dag result> : Pat<pattern, result> { |
| 788 | list<Predicate> Predicates = [IsARM, HasV6]; |
| 789 | } |
Evan Cheng | 34a46e1 | 2008-08-29 06:41:12 +0000 | [diff] [blame] | 790 | |
| 791 | //===----------------------------------------------------------------------===// |
| 792 | // |
| 793 | // Thumb Instruction Format Definitions. |
| 794 | // |
| 795 | |
Evan Cheng | 34a46e1 | 2008-08-29 06:41:12 +0000 | [diff] [blame] | 796 | // TI - Thumb instruction. |
| 797 | |
Evan Cheng | 7bd2ad1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 798 | class ThumbI<dag oops, dag iops, AddrMode am, SizeFlagVal sz, |
Evan Cheng | 34a46e1 | 2008-08-29 06:41:12 +0000 | [diff] [blame] | 799 | string asm, string cstr, list<dag> pattern> |
Evan Cheng | be99824 | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 800 | : InstARM<am, sz, IndexModeNone, ThumbFrm, cstr> { |
Evan Cheng | 7bd2ad1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 801 | let OutOperandList = oops; |
| 802 | let InOperandList = iops; |
Evan Cheng | 34a46e1 | 2008-08-29 06:41:12 +0000 | [diff] [blame] | 803 | let AsmString = asm; |
| 804 | let Pattern = pattern; |
| 805 | list<Predicate> Predicates = [IsThumb]; |
| 806 | } |
| 807 | |
Evan Cheng | 7bd2ad1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 808 | class TI<dag oops, dag iops, string asm, list<dag> pattern> |
| 809 | : ThumbI<oops, iops, AddrModeNone, Size2Bytes, asm, "", pattern>; |
Evan Cheng | 34a46e1 | 2008-08-29 06:41:12 +0000 | [diff] [blame] | 810 | |
Evan Cheng | 68e4b58 | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 811 | // tBL, tBX instructions |
Evan Cheng | 7bd2ad1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 812 | class TIx2<dag oops, dag iops, string asm, list<dag> pattern> |
| 813 | : ThumbI<oops, iops, AddrModeNone, Size4Bytes, asm, "", pattern>; |
Evan Cheng | 34a46e1 | 2008-08-29 06:41:12 +0000 | [diff] [blame] | 814 | |
| 815 | // BR_JT instructions |
Evan Cheng | 7bd2ad1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 816 | class TJTI<dag oops, dag iops, string asm, list<dag> pattern> |
| 817 | : ThumbI<oops, iops, AddrModeNone, SizeSpecial, asm, "", pattern>; |
Evan Cheng | 34a46e1 | 2008-08-29 06:41:12 +0000 | [diff] [blame] | 818 | |
Evan Cheng | 6fc534c | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 819 | // Thumb1 only |
Evan Cheng | 7bd2ad1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 820 | class Thumb1I<dag oops, dag iops, AddrMode am, SizeFlagVal sz, |
Evan Cheng | 6fc534c | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 821 | string asm, string cstr, list<dag> pattern> |
| 822 | : InstARM<am, sz, IndexModeNone, ThumbFrm, cstr> { |
Evan Cheng | 7bd2ad1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 823 | let OutOperandList = oops; |
| 824 | let InOperandList = iops; |
Evan Cheng | 6fc534c | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 825 | let AsmString = asm; |
| 826 | let Pattern = pattern; |
| 827 | list<Predicate> Predicates = [IsThumb1Only]; |
| 828 | } |
| 829 | |
Evan Cheng | 7bd2ad1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 830 | class T1I<dag oops, dag iops, string asm, list<dag> pattern> |
| 831 | : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, asm, "", pattern>; |
| 832 | class T1Ix2<dag oops, dag iops, string asm, list<dag> pattern> |
| 833 | : Thumb1I<oops, iops, AddrModeNone, Size4Bytes, asm, "", pattern>; |
| 834 | class T1JTI<dag oops, dag iops, string asm, list<dag> pattern> |
| 835 | : Thumb1I<oops, iops, AddrModeNone, SizeSpecial, asm, "", pattern>; |
Evan Cheng | 6fc534c | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 836 | |
| 837 | // Two-address instructions |
Evan Cheng | 7bd2ad1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 838 | class T1It<dag oops, dag iops, string asm, list<dag> pattern> |
| 839 | : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, asm, "$lhs = $dst", pattern>; |
| 840 | |
| 841 | // Thumb1 instruction that can either be predicated or set CPSR. |
| 842 | class Thumb1sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz, |
| 843 | string opc, string asm, string cstr, list<dag> pattern> |
| 844 | : InstARM<am, sz, IndexModeNone, ThumbFrm, cstr> { |
| 845 | let OutOperandList = !con(oops, (ops s_cc_out:$s)); |
| 846 | let InOperandList = !con(iops, (ops pred:$p)); |
| 847 | let AsmString = !strconcat(opc, !strconcat("${s}${p}", asm)); |
| 848 | let Pattern = pattern; |
| 849 | list<Predicate> Predicates = [IsThumb1Only]; |
| 850 | } |
| 851 | |
| 852 | class T1sI<dag oops, dag iops, string opc, string asm, list<dag> pattern> |
| 853 | : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, opc, asm, "", pattern>; |
| 854 | |
| 855 | // Two-address instructions |
| 856 | class T1sIt<dag oops, dag iops, string opc, string asm, list<dag> pattern> |
| 857 | : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, opc, asm, |
| 858 | "$lhs = $dst", pattern>; |
| 859 | |
| 860 | // Thumb1 instruction that can be predicated. |
| 861 | class Thumb1pI<dag oops, dag iops, AddrMode am, SizeFlagVal sz, |
| 862 | string opc, string asm, string cstr, list<dag> pattern> |
| 863 | : InstARM<am, sz, IndexModeNone, ThumbFrm, cstr> { |
| 864 | let OutOperandList = oops; |
| 865 | let InOperandList = !con(iops, (ops pred:$p)); |
| 866 | let AsmString = !strconcat(opc, !strconcat("${p}", asm)); |
| 867 | let Pattern = pattern; |
| 868 | list<Predicate> Predicates = [IsThumb1Only]; |
| 869 | } |
| 870 | |
| 871 | class T1pI<dag oops, dag iops, string opc, string asm, list<dag> pattern> |
| 872 | : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, opc, asm, "", pattern>; |
| 873 | |
| 874 | // Two-address instructions |
| 875 | class T1pIt<dag oops, dag iops, string opc, string asm, list<dag> pattern> |
| 876 | : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, opc, asm, |
| 877 | "$lhs = $dst", pattern>; |
| 878 | |
| 879 | class T1pI1<dag oops, dag iops, string opc, string asm, list<dag> pattern> |
| 880 | : Thumb1pI<oops, iops, AddrModeT1_1, Size2Bytes, opc, asm, "", pattern>; |
| 881 | class T1pI2<dag oops, dag iops, string opc, string asm, list<dag> pattern> |
| 882 | : Thumb1pI<oops, iops, AddrModeT1_2, Size2Bytes, opc, asm, "", pattern>; |
| 883 | class T1pI4<dag oops, dag iops, string opc, string asm, list<dag> pattern> |
| 884 | : Thumb1pI<oops, iops, AddrModeT1_4, Size2Bytes, opc, asm, "", pattern>; |
| 885 | class T1pIs<dag oops, dag iops, string opc, string asm, list<dag> pattern> |
| 886 | : Thumb1pI<oops, iops, AddrModeT1_s, Size2Bytes, opc, asm, "", pattern>; |
Evan Cheng | 6fc534c | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 887 | |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 888 | // Thumb2I - Thumb2 instruction. Almost all Thumb2 instructions are predicable. |
| 889 | class Thumb2I<dag oops, dag iops, AddrMode am, SizeFlagVal sz, |
| 890 | string opc, string asm, string cstr, list<dag> pattern> |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 891 | : InstARM<am, sz, IndexModeNone, ThumbFrm, cstr> { |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 892 | let OutOperandList = oops; |
| 893 | let InOperandList = !con(iops, (ops pred:$p)); |
| 894 | let AsmString = !strconcat(opc, !strconcat("${p}", asm)); |
| 895 | let Pattern = pattern; |
Evan Cheng | b1b2abc | 2009-07-02 06:38:40 +0000 | [diff] [blame] | 896 | list<Predicate> Predicates = [IsThumb2]; |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 897 | } |
| 898 | |
| 899 | // Same as Thumb2I except it can optionally modify CPSR. Note it's modeled as |
| 900 | // an input operand since by default it's a zero register. It will |
| 901 | // become an implicit def once it's "flipped". |
| 902 | // FIXME: This uses unified syntax so {s} comes before {p}. We should make it |
| 903 | // more consistent. |
| 904 | class Thumb2sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz, |
| 905 | string opc, string asm, string cstr, list<dag> pattern> |
| 906 | : InstARM<am, sz, IndexModeNone, ThumbFrm, cstr> { |
| 907 | let OutOperandList = oops; |
| 908 | let InOperandList = !con(iops, (ops pred:$p, cc_out:$s)); |
| 909 | let AsmString = !strconcat(opc, !strconcat("${s}${p}", asm)); |
| 910 | let Pattern = pattern; |
Evan Cheng | b1b2abc | 2009-07-02 06:38:40 +0000 | [diff] [blame] | 911 | list<Predicate> Predicates = [IsThumb2]; |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 912 | } |
| 913 | |
| 914 | // Special cases |
| 915 | class Thumb2XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz, |
| 916 | string asm, string cstr, list<dag> pattern> |
| 917 | : InstARM<am, sz, IndexModeNone, ThumbFrm, cstr> { |
| 918 | let OutOperandList = oops; |
| 919 | let InOperandList = iops; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 920 | let AsmString = asm; |
| 921 | let Pattern = pattern; |
Evan Cheng | b1b2abc | 2009-07-02 06:38:40 +0000 | [diff] [blame] | 922 | list<Predicate> Predicates = [IsThumb2]; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 923 | } |
| 924 | |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 925 | class T2I<dag oops, dag iops, string opc, string asm, list<dag> pattern> |
| 926 | : Thumb2I<oops, iops, AddrModeNone, Size4Bytes, opc, asm, "", pattern>; |
Evan Cheng | 532cdc5 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 927 | class T2Ii12<dag oops, dag iops, string opc, string asm, list<dag> pattern> |
| 928 | : Thumb2I<oops, iops, AddrModeT2_i12, Size4Bytes, opc, asm, "", pattern>; |
| 929 | class T2Ii8<dag oops, dag iops, string opc, string asm, list<dag> pattern> |
| 930 | : Thumb2I<oops, iops, AddrModeT2_i8, Size4Bytes, opc, asm, "", pattern>; |
| 931 | class T2Iso<dag oops, dag iops, string opc, string asm, list<dag> pattern> |
| 932 | : Thumb2I<oops, iops, AddrModeT2_so, Size4Bytes, opc, asm, "", pattern>; |
| 933 | class T2Ipc<dag oops, dag iops, string opc, string asm, list<dag> pattern> |
| 934 | : Thumb2I<oops, iops, AddrModeT2_pc, Size4Bytes, opc, asm, "", pattern>; |
Evan Cheng | 503be11 | 2009-06-30 02:15:48 +0000 | [diff] [blame] | 935 | class T2Ii8s4<dag oops, dag iops, string opc, string asm, list<dag> pattern> |
| 936 | : Thumb2I<oops, iops, AddrModeT2_i8s4, Size4Bytes, opc, asm, "", pattern>; |
Evan Cheng | 3d92dfd | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 937 | |
| 938 | class T2sI<dag oops, dag iops, string opc, string asm, list<dag> pattern> |
| 939 | : Thumb2sI<oops, iops, AddrModeNone, Size4Bytes, opc, asm, "", pattern>; |
| 940 | |
| 941 | class T2XI<dag oops, dag iops, string asm, list<dag> pattern> |
| 942 | : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, asm, "", pattern>; |
David Goodwin | f615470 | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 943 | class T2JTI<dag oops, dag iops, string asm, list<dag> pattern> |
| 944 | : Thumb2XI<oops, iops, AddrModeNone, SizeSpecial, asm, "", pattern>; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 945 | |
Evan Cheng | a90942e | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 946 | // T2Iidxldst - Thumb2 indexed load / store instructions. |
| 947 | class T2Iidxldst<dag oops, dag iops, AddrMode am, IndexMode im, |
| 948 | string opc, string asm, string cstr, list<dag> pattern> |
| 949 | : InstARM<am, Size4Bytes, im, ThumbFrm, cstr> { |
| 950 | let OutOperandList = oops; |
| 951 | let InOperandList = !con(iops, (ops pred:$p)); |
| 952 | let AsmString = !strconcat(opc, !strconcat("${p}", asm)); |
| 953 | let Pattern = pattern; |
| 954 | list<Predicate> Predicates = [IsThumb2]; |
| 955 | } |
| 956 | |
David Goodwin | 27c016b | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 957 | // Tv5Pat - Same as Pat<>, but requires V5T Thumb mode. |
| 958 | class Tv5Pat<dag pattern, dag result> : Pat<pattern, result> { |
| 959 | list<Predicate> Predicates = [IsThumb1Only, HasV5T]; |
| 960 | } |
| 961 | |
| 962 | // T1Pat - Same as Pat<>, but requires that the compiler be in Thumb1 mode. |
| 963 | class T1Pat<dag pattern, dag result> : Pat<pattern, result> { |
| 964 | list<Predicate> Predicates = [IsThumb1Only]; |
| 965 | } |
Evan Cheng | a90942e | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 966 | |
Evan Cheng | 19bb7c7 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 967 | // T2Pat - Same as Pat<>, but requires that the compiler be in Thumb2 mode. |
| 968 | class T2Pat<dag pattern, dag result> : Pat<pattern, result> { |
Evan Cheng | b1b2abc | 2009-07-02 06:38:40 +0000 | [diff] [blame] | 969 | list<Predicate> Predicates = [IsThumb2]; |
Evan Cheng | 3617371 | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 970 | } |
| 971 | |
Evan Cheng | 34a46e1 | 2008-08-29 06:41:12 +0000 | [diff] [blame] | 972 | //===----------------------------------------------------------------------===// |
| 973 | |
Evan Cheng | c63e15e | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 974 | //===----------------------------------------------------------------------===// |
| 975 | // ARM VFP Instruction templates. |
| 976 | // |
| 977 | |
David Goodwin | ce9fbbe | 2009-07-10 17:03:29 +0000 | [diff] [blame] | 978 | // Almost all VFP instructions are predicable. |
| 979 | class VFPI<dag oops, dag iops, AddrMode am, SizeFlagVal sz, |
| 980 | IndexMode im, Format f, string opc, string asm, string cstr, |
| 981 | list<dag> pattern> |
| 982 | : InstARM<am, sz, im, f, cstr> { |
| 983 | let OutOperandList = oops; |
| 984 | let InOperandList = !con(iops, (ops pred:$p)); |
| 985 | let AsmString = !strconcat(opc, !strconcat("${p}", asm)); |
| 986 | let Pattern = pattern; |
| 987 | list<Predicate> Predicates = [HasVFP2]; |
| 988 | } |
| 989 | |
| 990 | // Special cases |
| 991 | class VFPXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz, |
| 992 | IndexMode im, Format f, string asm, string cstr, list<dag> pattern> |
| 993 | : InstARM<am, sz, im, f, cstr> { |
| 994 | let OutOperandList = oops; |
| 995 | let InOperandList = iops; |
| 996 | let AsmString = asm; |
| 997 | let Pattern = pattern; |
| 998 | list<Predicate> Predicates = [HasVFP2]; |
| 999 | } |
| 1000 | |
| 1001 | class VFPAI<dag oops, dag iops, Format f, string opc, |
| 1002 | string asm, list<dag> pattern> |
| 1003 | : VFPI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, opc, |
| 1004 | asm, "", pattern>; |
| 1005 | |
Evan Cheng | bb786b3 | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1006 | // ARM VFP addrmode5 loads and stores |
| 1007 | class ADI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops, |
| 1008 | string opc, string asm, list<dag> pattern> |
David Goodwin | ce9fbbe | 2009-07-10 17:03:29 +0000 | [diff] [blame] | 1009 | : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone, |
Evan Cheng | bb786b3 | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1010 | VFPLdStFrm, opc, asm, "", pattern> { |
Evan Cheng | c63e15e | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1011 | // TODO: Mark the instructions with the appropriate subtarget info. |
Evan Cheng | bb786b3 | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1012 | let Inst{27-24} = opcod1; |
| 1013 | let Inst{21-20} = opcod2; |
| 1014 | let Inst{11-8} = 0b1011; |
Evan Cheng | c63e15e | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1015 | } |
| 1016 | |
Evan Cheng | bb786b3 | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1017 | class ASI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops, |
| 1018 | string opc, string asm, list<dag> pattern> |
David Goodwin | ce9fbbe | 2009-07-10 17:03:29 +0000 | [diff] [blame] | 1019 | : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone, |
Evan Cheng | bb786b3 | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1020 | VFPLdStFrm, opc, asm, "", pattern> { |
Evan Cheng | c63e15e | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1021 | // TODO: Mark the instructions with the appropriate subtarget info. |
Evan Cheng | bb786b3 | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1022 | let Inst{27-24} = opcod1; |
| 1023 | let Inst{21-20} = opcod2; |
| 1024 | let Inst{11-8} = 0b1010; |
Evan Cheng | c63e15e | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1025 | } |
| 1026 | |
Evan Cheng | bb786b3 | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1027 | // Load / store multiple |
| 1028 | class AXSI5<dag oops, dag iops, string asm, list<dag> pattern> |
David Goodwin | ce9fbbe | 2009-07-10 17:03:29 +0000 | [diff] [blame] | 1029 | : VFPXI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone, |
Evan Cheng | bb786b3 | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1030 | VFPLdStMulFrm, asm, "", pattern> { |
| 1031 | // TODO: Mark the instructions with the appropriate subtarget info. |
| 1032 | let Inst{27-25} = 0b110; |
| 1033 | let Inst{11-8} = 0b1011; |
| 1034 | } |
| 1035 | |
| 1036 | class AXDI5<dag oops, dag iops, string asm, list<dag> pattern> |
David Goodwin | ce9fbbe | 2009-07-10 17:03:29 +0000 | [diff] [blame] | 1037 | : VFPXI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone, |
Evan Cheng | bb786b3 | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1038 | VFPLdStMulFrm, asm, "", pattern> { |
| 1039 | // TODO: Mark the instructions with the appropriate subtarget info. |
| 1040 | let Inst{27-25} = 0b110; |
| 1041 | let Inst{11-8} = 0b1010; |
| 1042 | } |
| 1043 | |
| 1044 | |
Evan Cheng | c63e15e | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1045 | // Double precision, unary |
| 1046 | class ADuI<bits<8> opcod1, bits<4> opcod2, bits<4> opcod3, dag oops, dag iops, |
| 1047 | string opc, string asm, list<dag> pattern> |
David Goodwin | ce9fbbe | 2009-07-10 17:03:29 +0000 | [diff] [blame] | 1048 | : VFPAI<oops, iops, VFPUnaryFrm, opc, asm, pattern> { |
Evan Cheng | c63e15e | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1049 | let Inst{27-20} = opcod1; |
| 1050 | let Inst{19-16} = opcod2; |
| 1051 | let Inst{11-8} = 0b1011; |
| 1052 | let Inst{7-4} = opcod3; |
| 1053 | } |
| 1054 | |
| 1055 | // Double precision, binary |
| 1056 | class ADbI<bits<8> opcod, dag oops, dag iops, string opc, |
| 1057 | string asm, list<dag> pattern> |
David Goodwin | ce9fbbe | 2009-07-10 17:03:29 +0000 | [diff] [blame] | 1058 | : VFPAI<oops, iops, VFPBinaryFrm, opc, asm, pattern> { |
Evan Cheng | c63e15e | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1059 | let Inst{27-20} = opcod; |
| 1060 | let Inst{11-8} = 0b1011; |
| 1061 | } |
| 1062 | |
| 1063 | // Single precision, unary |
| 1064 | class ASuI<bits<8> opcod1, bits<4> opcod2, bits<4> opcod3, dag oops, dag iops, |
| 1065 | string opc, string asm, list<dag> pattern> |
David Goodwin | ce9fbbe | 2009-07-10 17:03:29 +0000 | [diff] [blame] | 1066 | : VFPAI<oops, iops, VFPUnaryFrm, opc, asm, pattern> { |
Evan Cheng | c63e15e | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1067 | // Bits 22 (D bit) and 5 (M bit) will be changed during instruction encoding. |
| 1068 | let Inst{27-20} = opcod1; |
| 1069 | let Inst{19-16} = opcod2; |
| 1070 | let Inst{11-8} = 0b1010; |
| 1071 | let Inst{7-4} = opcod3; |
| 1072 | } |
| 1073 | |
David Goodwin | bc7c05e | 2009-08-04 20:39:05 +0000 | [diff] [blame] | 1074 | // Single precision, unary if no NEON |
| 1075 | // Same as ASuI except not available if NEON is enabled |
| 1076 | class ASuIn<bits<8> opcod1, bits<4> opcod2, bits<4> opcod3, dag oops, dag iops, |
| 1077 | string opc, string asm, list<dag> pattern> |
| 1078 | : ASuI<opcod1, opcod2, opcod2, oops, iops, opc, asm, pattern> { |
| 1079 | list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP]; |
| 1080 | } |
| 1081 | |
Evan Cheng | c63e15e | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1082 | // Single precision, binary |
| 1083 | class ASbI<bits<8> opcod, dag oops, dag iops, string opc, |
| 1084 | string asm, list<dag> pattern> |
David Goodwin | ce9fbbe | 2009-07-10 17:03:29 +0000 | [diff] [blame] | 1085 | : VFPAI<oops, iops, VFPBinaryFrm, opc, asm, pattern> { |
Evan Cheng | c63e15e | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1086 | // Bit 22 (D bit) can be changed during instruction encoding. |
| 1087 | let Inst{27-20} = opcod; |
| 1088 | let Inst{11-8} = 0b1010; |
| 1089 | } |
| 1090 | |
David Goodwin | dd19ce4 | 2009-08-04 17:53:06 +0000 | [diff] [blame] | 1091 | // Single precision, binary if no NEON |
| 1092 | // Same as ASbI except not available if NEON is enabled |
| 1093 | class ASbIn<bits<8> opcod, dag oops, dag iops, string opc, |
| 1094 | string asm, list<dag> pattern> |
| 1095 | : ASbI<opcod, oops, iops, opc, asm, pattern> { |
| 1096 | list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP]; |
| 1097 | } |
| 1098 | |
Evan Cheng | 7427338 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1099 | // VFP conversion instructions |
| 1100 | class AVConv1I<bits<8> opcod1, bits<4> opcod2, bits<4> opcod3, |
| 1101 | dag oops, dag iops, string opc, string asm, list<dag> pattern> |
David Goodwin | ce9fbbe | 2009-07-10 17:03:29 +0000 | [diff] [blame] | 1102 | : VFPAI<oops, iops, VFPConv1Frm, opc, asm, pattern> { |
Evan Cheng | 9d3cc18 | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 1103 | let Inst{27-20} = opcod1; |
Evan Cheng | 7427338 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1104 | let Inst{19-16} = opcod2; |
| 1105 | let Inst{11-8} = opcod3; |
| 1106 | let Inst{6} = 1; |
| 1107 | } |
| 1108 | |
| 1109 | class AVConvXI<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, Format f, |
| 1110 | string opc, string asm, list<dag> pattern> |
David Goodwin | ce9fbbe | 2009-07-10 17:03:29 +0000 | [diff] [blame] | 1111 | : VFPAI<oops, iops, f, opc, asm, pattern> { |
Evan Cheng | 7427338 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1112 | let Inst{27-20} = opcod1; |
Evan Cheng | 9d3cc18 | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 1113 | let Inst{11-8} = opcod2; |
| 1114 | let Inst{4} = 1; |
| 1115 | } |
| 1116 | |
Evan Cheng | 828ccdc | 2008-11-11 22:46:12 +0000 | [diff] [blame] | 1117 | class AVConv2I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, string opc, |
Evan Cheng | 7427338 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1118 | string asm, list<dag> pattern> |
| 1119 | : AVConvXI<opcod1, opcod2, oops, iops, VFPConv2Frm, opc, asm, pattern>; |
Evan Cheng | 828ccdc | 2008-11-11 22:46:12 +0000 | [diff] [blame] | 1120 | |
Evan Cheng | 7427338 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1121 | class AVConv3I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, string opc, |
| 1122 | string asm, list<dag> pattern> |
| 1123 | : AVConvXI<opcod1, opcod2, oops, iops, VFPConv3Frm, opc, asm, pattern>; |
| 1124 | |
| 1125 | class AVConv4I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, string opc, |
| 1126 | string asm, list<dag> pattern> |
| 1127 | : AVConvXI<opcod1, opcod2, oops, iops, VFPConv4Frm, opc, asm, pattern>; |
| 1128 | |
| 1129 | class AVConv5I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, string opc, |
| 1130 | string asm, list<dag> pattern> |
| 1131 | : AVConvXI<opcod1, opcod2, oops, iops, VFPConv5Frm, opc, asm, pattern>; |
Evan Cheng | 9d3cc18 | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 1132 | |
Evan Cheng | c63e15e | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1133 | //===----------------------------------------------------------------------===// |
| 1134 | |
Bob Wilson | e60fee0 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1135 | //===----------------------------------------------------------------------===// |
| 1136 | // ARM NEON Instruction templates. |
| 1137 | // |
Evan Cheng | 34a46e1 | 2008-08-29 06:41:12 +0000 | [diff] [blame] | 1138 | |
Bob Wilson | e60fee0 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1139 | class NeonI<dag oops, dag iops, AddrMode am, IndexMode im, string asm, |
| 1140 | string cstr, list<dag> pattern> |
| 1141 | : InstARM<am, Size4Bytes, im, NEONFrm, cstr> { |
| 1142 | let OutOperandList = oops; |
| 1143 | let InOperandList = iops; |
| 1144 | let AsmString = asm; |
| 1145 | let Pattern = pattern; |
| 1146 | list<Predicate> Predicates = [HasNEON]; |
Evan Cheng | 34a46e1 | 2008-08-29 06:41:12 +0000 | [diff] [blame] | 1147 | } |
| 1148 | |
Bob Wilson | e60fee0 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1149 | class NI<dag oops, dag iops, string asm, list<dag> pattern> |
| 1150 | : NeonI<oops, iops, AddrModeNone, IndexModeNone, asm, "", pattern> { |
Evan Cheng | 34a46e1 | 2008-08-29 06:41:12 +0000 | [diff] [blame] | 1151 | } |
Bob Wilson | e60fee0 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1152 | |
Bob Wilson | ed592c0 | 2009-07-08 18:11:30 +0000 | [diff] [blame] | 1153 | class NLdSt<dag oops, dag iops, string asm, list<dag> pattern> |
| 1154 | : NeonI<oops, iops, AddrMode6, IndexModeNone, asm, "", pattern> { |
| 1155 | let Inst{31-24} = 0b11110100; |
| 1156 | } |
| 1157 | |
Bob Wilson | e60fee0 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1158 | class NDataI<dag oops, dag iops, string asm, string cstr, list<dag> pattern> |
| 1159 | : NeonI<oops, iops, AddrModeNone, IndexModeNone, asm, cstr, pattern> { |
| 1160 | let Inst{31-25} = 0b1111001; |
| 1161 | } |
| 1162 | |
| 1163 | // NEON "one register and a modified immediate" format. |
| 1164 | class N1ModImm<bit op23, bits<3> op21_19, bits<4> op11_8, bit op7, bit op6, |
| 1165 | bit op5, bit op4, |
| 1166 | dag oops, dag iops, string asm, string cstr, list<dag> pattern> |
| 1167 | : NDataI<oops, iops, asm, cstr, pattern> { |
| 1168 | let Inst{23} = op23; |
| 1169 | let Inst{21-19} = op21_19; |
| 1170 | let Inst{11-8} = op11_8; |
| 1171 | let Inst{7} = op7; |
| 1172 | let Inst{6} = op6; |
| 1173 | let Inst{5} = op5; |
| 1174 | let Inst{4} = op4; |
| 1175 | } |
| 1176 | |
| 1177 | // NEON 2 vector register format. |
| 1178 | class N2V<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16, |
| 1179 | bits<5> op11_7, bit op6, bit op4, |
| 1180 | dag oops, dag iops, string asm, string cstr, list<dag> pattern> |
| 1181 | : NDataI<oops, iops, asm, cstr, pattern> { |
| 1182 | let Inst{24-23} = op24_23; |
| 1183 | let Inst{21-20} = op21_20; |
| 1184 | let Inst{19-18} = op19_18; |
| 1185 | let Inst{17-16} = op17_16; |
| 1186 | let Inst{11-7} = op11_7; |
| 1187 | let Inst{6} = op6; |
| 1188 | let Inst{4} = op4; |
| 1189 | } |
| 1190 | |
| 1191 | // NEON 2 vector register with immediate. |
| 1192 | class N2VImm<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7, |
| 1193 | bit op6, bit op4, |
| 1194 | dag oops, dag iops, string asm, string cstr, list<dag> pattern> |
| 1195 | : NDataI<oops, iops, asm, cstr, pattern> { |
| 1196 | let Inst{24} = op24; |
| 1197 | let Inst{23} = op23; |
| 1198 | let Inst{21-16} = op21_16; |
| 1199 | let Inst{11-8} = op11_8; |
| 1200 | let Inst{7} = op7; |
| 1201 | let Inst{6} = op6; |
| 1202 | let Inst{4} = op4; |
| 1203 | } |
| 1204 | |
| 1205 | // NEON 3 vector register format. |
| 1206 | class N3V<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6, bit op4, |
| 1207 | dag oops, dag iops, string asm, string cstr, list<dag> pattern> |
| 1208 | : NDataI<oops, iops, asm, cstr, pattern> { |
| 1209 | let Inst{24} = op24; |
| 1210 | let Inst{23} = op23; |
| 1211 | let Inst{21-20} = op21_20; |
| 1212 | let Inst{11-8} = op11_8; |
| 1213 | let Inst{6} = op6; |
| 1214 | let Inst{4} = op4; |
| 1215 | } |
| 1216 | |
| 1217 | // NEON VMOVs between scalar and core registers. |
| 1218 | class NVLaneOp<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3, |
| 1219 | dag oops, dag iops, Format f, string opc, string asm, |
| 1220 | list<dag> pattern> |
| 1221 | : AI<oops, iops, f, opc, asm, pattern> { |
| 1222 | let Inst{27-20} = opcod1; |
| 1223 | let Inst{11-8} = opcod2; |
| 1224 | let Inst{6-5} = opcod3; |
| 1225 | let Inst{4} = 1; |
| 1226 | list<Predicate> Predicates = [HasNEON]; |
| 1227 | } |
| 1228 | class NVGetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3, |
| 1229 | dag oops, dag iops, string opc, string asm, list<dag> pattern> |
| 1230 | : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NEONGetLnFrm, opc, asm, |
| 1231 | pattern>; |
| 1232 | class NVSetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3, |
| 1233 | dag oops, dag iops, string opc, string asm, list<dag> pattern> |
| 1234 | : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NEONSetLnFrm, opc, asm, |
| 1235 | pattern>; |
| 1236 | class NVDup<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3, |
| 1237 | dag oops, dag iops, string opc, string asm, list<dag> pattern> |
| 1238 | : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NEONDupFrm, opc, asm, pattern>; |
David Goodwin | dd19ce4 | 2009-08-04 17:53:06 +0000 | [diff] [blame] | 1239 | |
| 1240 | // NEONFPPat - Same as Pat<>, but requires that the compiler be using NEON |
| 1241 | // for single-precision FP. |
| 1242 | class NEONFPPat<dag pattern, dag result> : Pat<pattern, result> { |
| 1243 | list<Predicate> Predicates = [HasNEON,UseNEONForFP]; |
| 1244 | } |