blob: 4bb8af5ac6f418ef072cb0fb6fdb2cba84821328 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- LLVMTargetMachine.cpp - Implement the LLVMTargetMachine class -----===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LLVMTargetMachine class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "llvm/Target/TargetMachine.h"
15#include "llvm/PassManager.h"
16#include "llvm/Pass.h"
17#include "llvm/Assembly/PrintModulePass.h"
Daniel Dunbar4cb63652009-08-13 23:48:47 +000018#include "llvm/CodeGen/AsmPrinter.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000019#include "llvm/CodeGen/Passes.h"
Nate Begeman5694b472010-01-15 18:51:18 +000020#include "llvm/CodeGen/FileWriters.h"
Gordon Henriksenf194af22008-08-17 12:56:54 +000021#include "llvm/CodeGen/GCStrategy.h"
Dan Gohmanfdf9ee22009-07-31 18:16:33 +000022#include "llvm/CodeGen/MachineFunctionAnalysis.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000023#include "llvm/Target/TargetOptions.h"
Chris Lattner621c44d2009-08-22 20:48:53 +000024#include "llvm/MC/MCAsmInfo.h"
Daniel Dunbarf87b6fe2009-07-15 23:48:37 +000025#include "llvm/Target/TargetRegistry.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000026#include "llvm/Transforms/Scalar.h"
27#include "llvm/Support/CommandLine.h"
David Greene98ab2e62010-01-04 22:33:16 +000028#include "llvm/Support/Debug.h"
David Greene302008d2009-07-14 20:18:05 +000029#include "llvm/Support/FormattedStream.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000030using namespace llvm;
31
Dan Gohman6a9b05f2008-09-25 01:14:49 +000032namespace llvm {
33 bool EnableFastISel;
34}
35
Eric Christopher4fc72f02009-11-04 19:57:50 +000036static cl::opt<bool> DisablePostRA("disable-post-ra", cl::Hidden,
37 cl::desc("Disable Post Regalloc"));
38static cl::opt<bool> DisableBranchFold("disable-branch-fold", cl::Hidden,
39 cl::desc("Disable branch folding"));
Bob Wilson810ced72009-11-26 00:32:21 +000040static cl::opt<bool> DisableTailDuplicate("disable-tail-duplicate", cl::Hidden,
41 cl::desc("Disable tail duplication"));
Bob Wilsona9ef6bc2010-01-16 00:29:50 +000042static cl::opt<bool> DisableEarlyTailDup("disable-early-taildup", cl::Hidden,
43 cl::desc("Disable pre-register allocation tail duplication"));
Eric Christopher4fc72f02009-11-04 19:57:50 +000044static cl::opt<bool> DisableCodePlace("disable-code-place", cl::Hidden,
45 cl::desc("Disable code placement"));
46static cl::opt<bool> DisableSSC("disable-ssc", cl::Hidden,
47 cl::desc("Disable Stack Slot Coloring"));
48static cl::opt<bool> DisableMachineLICM("disable-machine-licm", cl::Hidden,
49 cl::desc("Disable Machine LICM"));
50static cl::opt<bool> DisableMachineSink("disable-machine-sink", cl::Hidden,
51 cl::desc("Disable Machine Sinking"));
52static cl::opt<bool> DisableLSR("disable-lsr", cl::Hidden,
53 cl::desc("Disable Loop Strength Reduction Pass"));
54static cl::opt<bool> DisableCGP("disable-cgp", cl::Hidden,
55 cl::desc("Disable Codegen Prepare"));
Dan Gohmanf17a25c2007-07-18 16:29:46 +000056static cl::opt<bool> PrintLSR("print-lsr-output", cl::Hidden,
57 cl::desc("Print LLVM IR produced by the loop-reduce pass"));
58static cl::opt<bool> PrintISelInput("print-isel-input", cl::Hidden,
59 cl::desc("Print LLVM IR input to isel pass"));
Gordon Henriksen36464772008-01-07 01:33:09 +000060static cl::opt<bool> PrintGCInfo("print-gc", cl::Hidden,
61 cl::desc("Dump garbage collector data"));
Jakob Stoklund Olesenac32dd92009-05-16 00:33:53 +000062static cl::opt<bool> VerifyMachineCode("verify-machineinstrs", cl::Hidden,
63 cl::desc("Verify generated machine code"),
64 cl::init(getenv("LLVM_VERIFY_MACHINEINSTRS")!=NULL));
Dan Gohmanf17a25c2007-07-18 16:29:46 +000065
Evan Chengeb485c92010-01-13 00:30:23 +000066
Dan Gohmane3769ef2008-10-01 20:39:19 +000067// Enable or disable FastISel. Both options are needed, because
68// FastISel is enabled by default with -fast, and we wish to be
Dan Gohman32b17ff2009-08-26 15:57:57 +000069// able to enable or disable fast-isel independently from -O0.
Dan Gohman6d7ee012008-10-07 23:00:56 +000070static cl::opt<cl::boolOrDefault>
Dan Gohmane3769ef2008-10-01 20:39:19 +000071EnableFastISelOption("fast-isel", cl::Hidden,
Dan Gohman32b17ff2009-08-26 15:57:57 +000072 cl::desc("Enable the \"fast\" instruction selector"));
Dan Gohman6a9b05f2008-09-25 01:14:49 +000073
Dan Gohmanc0bb0ae2009-11-20 02:03:44 +000074// Enable or disable an experimental optimization to split GEPs
75// and run a special GVN pass which does not examine loads, in
76// an effort to factor out redundancy implicit in complex GEPs.
77static cl::opt<bool> EnableSplitGEPGVN("split-gep-gvn", cl::Hidden,
78 cl::desc("Split GEPs and run no-load GVN"));
Chris Lattnerd88f9fd2009-08-12 07:22:17 +000079
80LLVMTargetMachine::LLVMTargetMachine(const Target &T,
81 const std::string &TargetTriple)
82 : TargetMachine(T) {
83 AsmInfo = T.createAsmInfo(TargetTriple);
84}
85
Eric Christopher7669c972009-12-21 08:15:29 +000086// Set the default code model for the JIT for a generic target.
87// FIXME: Is small right here? or .is64Bit() ? Large : Small?
88void
89LLVMTargetMachine::setCodeModelForJIT() {
90 setCodeModel(CodeModel::Small);
91}
Chris Lattnerd88f9fd2009-08-12 07:22:17 +000092
Eric Christopher7669c972009-12-21 08:15:29 +000093// Set the default code model for static compilation for a generic target.
94void
95LLVMTargetMachine::setCodeModelForStatic() {
96 setCodeModel(CodeModel::Small);
97}
Chris Lattnerd88f9fd2009-08-12 07:22:17 +000098
Dan Gohmanf17a25c2007-07-18 16:29:46 +000099FileModel::Model
Dan Gohmane34aa772008-03-11 22:29:46 +0000100LLVMTargetMachine::addPassesToEmitFile(PassManagerBase &PM,
David Greene302008d2009-07-14 20:18:05 +0000101 formatted_raw_ostream &Out,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000102 CodeGenFileType FileType,
Bill Wendling5ed22ac2009-04-29 23:29:43 +0000103 CodeGenOpt::Level OptLevel) {
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000104 // Add common CodeGen passes.
Bill Wendling58ed5d22009-04-29 00:15:41 +0000105 if (addCommonCodeGenPasses(PM, OptLevel))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000106 return FileModel::Error;
107
Chris Lattner72f68522010-02-02 19:14:27 +0000108 FileModel::Model ResultTy;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000109 switch (FileType) {
110 default:
Chris Lattner72f68522010-02-02 19:14:27 +0000111 return FileModel::Error;
112 case TargetMachine::ObjectFile:
113 return FileModel::Error;
Chris Lattnere6711592010-02-02 18:44:12 +0000114 case TargetMachine::AssemblyFile: {
115 FunctionPass *Printer =
116 getTarget().createAsmPrinter(Out, *this, getMCAsmInfo(),
117 getAsmVerbosityDefault());
Chris Lattner72f68522010-02-02 19:14:27 +0000118 if (Printer == 0) return FileModel::Error;
Chris Lattnere6711592010-02-02 18:44:12 +0000119 PM.add(Printer);
Chris Lattner72f68522010-02-02 19:14:27 +0000120 ResultTy = FileModel::AsmFile;
121 break;
Chris Lattnere6711592010-02-02 18:44:12 +0000122 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000123 }
Chris Lattner72f68522010-02-02 19:14:27 +0000124
Eric Christopher7669c972009-12-21 08:15:29 +0000125 // Make sure the code model is set.
126 setCodeModelForStatic();
Gordon Henriksen1aed5992008-08-17 18:44:35 +0000127 PM.add(createGCInfoDeleter());
Chris Lattner72f68522010-02-02 19:14:27 +0000128 return ResultTy;
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000129}
130
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000131/// addPassesToEmitMachineCode - Add passes to the specified pass manager to
132/// get machine code emitted. This uses a MachineCodeEmitter object to handle
133/// actually outputting the machine code and resolving things like the address
134/// of functions. This method should returns true if machine code emission is
135/// not supported.
136///
137bool LLVMTargetMachine::addPassesToEmitMachineCode(PassManagerBase &PM,
138 JITCodeEmitter &JCE,
139 CodeGenOpt::Level OptLevel) {
Eric Christopher7669c972009-12-21 08:15:29 +0000140 // Make sure the code model is set.
141 setCodeModelForJIT();
142
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000143 // Add common CodeGen passes.
144 if (addCommonCodeGenPasses(PM, OptLevel))
145 return true;
146
Daniel Dunbar3e0ad8b2009-07-15 22:33:19 +0000147 addCodeEmitter(PM, OptLevel, JCE);
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000148 PM.add(createGCInfoDeleter());
149
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000150 return false; // success!
151}
152
Jakob Stoklund Olesenac32dd92009-05-16 00:33:53 +0000153static void printAndVerify(PassManagerBase &PM,
Dan Gohmande4f1502009-10-31 20:17:39 +0000154 const char *Banner,
Jakob Stoklund Olesenac32dd92009-05-16 00:33:53 +0000155 bool allowDoubleDefs = false) {
156 if (PrintMachineCode)
David Greene98ab2e62010-01-04 22:33:16 +0000157 PM.add(createMachineFunctionPrinterPass(dbgs(), Banner));
Jakob Stoklund Olesenac32dd92009-05-16 00:33:53 +0000158
159 if (VerifyMachineCode)
160 PM.add(createMachineVerifierPass(allowDoubleDefs));
161}
162
Bill Wendling5ed22ac2009-04-29 23:29:43 +0000163/// addCommonCodeGenPasses - Add standard LLVM codegen passes used for both
164/// emitting to assembly files or machine code output.
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000165///
Bill Wendling58ed5d22009-04-29 00:15:41 +0000166bool LLVMTargetMachine::addCommonCodeGenPasses(PassManagerBase &PM,
Bill Wendling5ed22ac2009-04-29 23:29:43 +0000167 CodeGenOpt::Level OptLevel) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000168 // Standard LLVM-Level Passes.
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000169
Dan Gohmanc0bb0ae2009-11-20 02:03:44 +0000170 // Optionally, tun split-GEPs and no-load GVN.
171 if (EnableSplitGEPGVN) {
172 PM.add(createGEPSplitterPass());
173 PM.add(createGVNPass(/*NoPRE=*/false, /*NoLoads=*/true));
174 }
175
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000176 // Run loop strength reduction before anything else.
Eric Christopher4fc72f02009-11-04 19:57:50 +0000177 if (OptLevel != CodeGenOpt::None && !DisableLSR) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000178 PM.add(createLoopStrengthReducePass(getTargetLowering()));
179 if (PrintLSR)
David Greene98ab2e62010-01-04 22:33:16 +0000180 PM.add(createPrintFunctionPass("\n\n*** Code after LSR ***\n", &dbgs()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000181 }
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000182
Duncan Sandsf325c482009-05-22 20:36:31 +0000183 // Turn exception handling constructs into something the code generators can
184 // handle.
Chris Lattner621c44d2009-08-22 20:48:53 +0000185 switch (getMCAsmInfo()->getExceptionHandlingType())
Jim Grosbach29feb6a2009-08-11 00:09:57 +0000186 {
Jim Grosbach29feb6a2009-08-11 00:09:57 +0000187 case ExceptionHandling::SjLj:
Jim Grosbach3e4fab42009-08-17 16:41:22 +0000188 // SjLj piggy-backs on dwarf for this bit. The cleanups done apply to both
Jim Grosbach26cb2412010-01-14 21:38:31 +0000189 // Dwarf EH prepare needs to be run after SjLj prepare. Otherwise,
190 // catch info can get misplaced when a selector ends up more than one block
191 // removed from the parent invoke(s). This could happen when a landing
192 // pad is shared by multiple invokes and is also a target of a normal
193 // edge from elsewhere.
Jim Grosbach3e4fab42009-08-17 16:41:22 +0000194 PM.add(createSjLjEHPass(getTargetLowering()));
Jim Grosbach663cf2c2010-01-14 21:22:16 +0000195 PM.add(createDwarfEHPass(getTargetLowering(), OptLevel==CodeGenOpt::None));
Jim Grosbach3e4fab42009-08-17 16:41:22 +0000196 break;
Jim Grosbach29feb6a2009-08-11 00:09:57 +0000197 case ExceptionHandling::Dwarf:
Bill Wendlingef486b12009-10-29 00:37:35 +0000198 PM.add(createDwarfEHPass(getTargetLowering(), OptLevel==CodeGenOpt::None));
Jim Grosbach29feb6a2009-08-11 00:09:57 +0000199 break;
200 case ExceptionHandling::None:
201 PM.add(createLowerInvokePass(getTargetLowering()));
202 break;
203 }
Duncan Sandsf325c482009-05-22 20:36:31 +0000204
205 PM.add(createGCLoweringPass());
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000206
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000207 // Make sure that no unreachable blocks are instruction selected.
208 PM.add(createUnreachableBlockEliminationPass());
209
Eric Christopher4fc72f02009-11-04 19:57:50 +0000210 if (OptLevel != CodeGenOpt::None && !DisableCGP)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000211 PM.add(createCodeGenPreparePass(getTargetLowering()));
212
Bill Wendling3e13ce52008-11-13 01:02:14 +0000213 PM.add(createStackProtectorPass(getTargetLowering()));
Bill Wendlingdac9f712008-11-04 02:10:20 +0000214
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000215 if (PrintISelInput)
Daniel Dunbar1363a6d2008-10-21 23:33:38 +0000216 PM.add(createPrintFunctionPass("\n\n"
217 "*** Final LLVM Code input to ISel ***\n",
David Greene98ab2e62010-01-04 22:33:16 +0000218 &dbgs()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000219
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000220 // Standard Lower-Level Passes.
221
Dan Gohmanfdf9ee22009-07-31 18:16:33 +0000222 // Set up a MachineFunction for the rest of CodeGen to work on.
223 PM.add(new MachineFunctionAnalysis(*this, OptLevel));
224
Dan Gohmane3769ef2008-10-01 20:39:19 +0000225 // Enable FastISel with -fast, but allow that to be overridden.
Dan Gohman6d7ee012008-10-07 23:00:56 +0000226 if (EnableFastISelOption == cl::BOU_TRUE ||
Bill Wendling5ed22ac2009-04-29 23:29:43 +0000227 (OptLevel == CodeGenOpt::None && EnableFastISelOption != cl::BOU_FALSE))
Dan Gohmane3769ef2008-10-01 20:39:19 +0000228 EnableFastISel = true;
229
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000230 // Ask the target for an isel.
Bill Wendling58ed5d22009-04-29 00:15:41 +0000231 if (addInstSelector(PM, OptLevel))
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000232 return true;
233
234 // Print the instruction selected machine code...
Dan Gohmande4f1502009-10-31 20:17:39 +0000235 printAndVerify(PM, "After Instruction Selection",
236 /* allowDoubleDefs= */ true);
Bill Wendlingb958b0d2007-12-07 21:42:31 +0000237
Bill Wendling5ed22ac2009-04-29 23:29:43 +0000238 if (OptLevel != CodeGenOpt::None) {
Evan Cheng074e5ee2010-01-13 08:45:40 +0000239 PM.add(createOptimizeExtsPass());
Eric Christopher4fc72f02009-11-04 19:57:50 +0000240 if (!DisableMachineLICM)
241 PM.add(createMachineLICMPass());
242 if (!DisableMachineSink)
243 PM.add(createMachineSinkingPass());
Dan Gohmande4f1502009-10-31 20:17:39 +0000244 printAndVerify(PM, "After MachineLICM and MachineSinking",
245 /* allowDoubleDefs= */ true);
Evan Cheng23cf3d12009-02-09 08:45:39 +0000246 }
Bill Wendlingb958b0d2007-12-07 21:42:31 +0000247
Evan Cheng371fcef2009-12-04 09:42:45 +0000248 // Pre-ra tail duplication.
Bob Wilsona9ef6bc2010-01-16 00:29:50 +0000249 if (OptLevel != CodeGenOpt::None && !DisableEarlyTailDup) {
Evan Cheng371fcef2009-12-04 09:42:45 +0000250 PM.add(createTailDuplicatePass(true));
Jakob Stoklund Olesenfb68188d02010-01-06 23:52:46 +0000251 printAndVerify(PM, "After Pre-RegAlloc TailDuplicate",
252 /* allowDoubleDefs= */ true);
Evan Cheng371fcef2009-12-04 09:42:45 +0000253 }
254
Anton Korobeynikov9cba34c2008-04-23 18:26:03 +0000255 // Run pre-ra passes.
Jakob Stoklund Olesenac32dd92009-05-16 00:33:53 +0000256 if (addPreRegAlloc(PM, OptLevel))
Dan Gohmande4f1502009-10-31 20:17:39 +0000257 printAndVerify(PM, "After PreRegAlloc passes",
258 /* allowDoubleDefs= */ true);
Anton Korobeynikov9cba34c2008-04-23 18:26:03 +0000259
Evan Cheng14f8a502008-06-04 09:18:41 +0000260 // Perform register allocation.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000261 PM.add(createRegisterAllocator());
Dan Gohmande4f1502009-10-31 20:17:39 +0000262 printAndVerify(PM, "After Register Allocation");
Evan Cheng14f8a502008-06-04 09:18:41 +0000263
264 // Perform stack slot coloring.
Eric Christopher4fc72f02009-11-04 19:57:50 +0000265 if (OptLevel != CodeGenOpt::None && !DisableSSC) {
Evan Cheng06f57402009-08-05 07:26:17 +0000266 // FIXME: Re-enable coloring with register when it's capable of adding
267 // kill markers.
268 PM.add(createStackSlotColoringPass(false));
Dan Gohmande4f1502009-10-31 20:17:39 +0000269 printAndVerify(PM, "After StackSlotColoring");
270 }
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000271
Evan Cheng14f8a502008-06-04 09:18:41 +0000272 // Run post-ra passes.
Jakob Stoklund Olesenac32dd92009-05-16 00:33:53 +0000273 if (addPostRegAlloc(PM, OptLevel))
Dan Gohmande4f1502009-10-31 20:17:39 +0000274 printAndVerify(PM, "After PostRegAlloc passes");
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000275
Christopher Lambed379732007-07-27 07:36:14 +0000276 PM.add(createLowerSubregsPass());
Dan Gohmande4f1502009-10-31 20:17:39 +0000277 printAndVerify(PM, "After LowerSubregs");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000278
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000279 // Insert prolog/epilog code. Eliminate abstract frame index references...
280 PM.add(createPrologEpilogCodeInserter());
Dan Gohmande4f1502009-10-31 20:17:39 +0000281 printAndVerify(PM, "After PrologEpilogCodeInserter");
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000282
Evan Chengcaa65412009-09-30 08:49:50 +0000283 // Run pre-sched2 passes.
284 if (addPreSched2(PM, OptLevel))
Dan Gohmande4f1502009-10-31 20:17:39 +0000285 printAndVerify(PM, "After PreSched2 passes");
Evan Chengcaa65412009-09-30 08:49:50 +0000286
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000287 // Second pass scheduler.
Eric Christopher4fc72f02009-11-04 19:57:50 +0000288 if (OptLevel != CodeGenOpt::None && !DisablePostRA) {
Evan Cheng86e24b02009-10-16 21:06:15 +0000289 PM.add(createPostRAScheduler(OptLevel));
Dan Gohmande4f1502009-10-31 20:17:39 +0000290 printAndVerify(PM, "After PostRAScheduler");
Dan Gohmana2fa48e2008-11-20 19:54:21 +0000291 }
292
Dan Gohmanb8ef5442008-12-18 01:36:42 +0000293 // Branch folding must be run after regalloc and prolog/epilog insertion.
Eric Christopher4fc72f02009-11-04 19:57:50 +0000294 if (OptLevel != CodeGenOpt::None && !DisableBranchFold) {
Bob Wilson93ab5612009-10-28 20:46:46 +0000295 PM.add(createBranchFoldingPass(getEnableTailMergeDefault()));
Dan Gohmande4f1502009-10-31 20:17:39 +0000296 printAndVerify(PM, "After BranchFolding");
Jakob Stoklund Olesenac32dd92009-05-16 00:33:53 +0000297 }
Dan Gohmanb8ef5442008-12-18 01:36:42 +0000298
Bob Wilson810ced72009-11-26 00:32:21 +0000299 // Tail duplication.
300 if (OptLevel != CodeGenOpt::None && !DisableTailDuplicate) {
Evan Cheng371fcef2009-12-04 09:42:45 +0000301 PM.add(createTailDuplicatePass(false));
Bob Wilson2204a602009-11-26 21:38:41 +0000302 printAndVerify(PM, "After TailDuplicate");
Bob Wilson810ced72009-11-26 00:32:21 +0000303 }
304
Gordon Henriksen36464772008-01-07 01:33:09 +0000305 PM.add(createGCMachineCodeAnalysisPass());
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000306
Gordon Henriksen36464772008-01-07 01:33:09 +0000307 if (PrintGCInfo)
David Greene98ab2e62010-01-04 22:33:16 +0000308 PM.add(createGCInfoPrinter(dbgs()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000309
Eric Christopher4fc72f02009-11-04 19:57:50 +0000310 if (OptLevel != CodeGenOpt::None && !DisableCodePlace) {
Dan Gohmande4f1502009-10-31 20:17:39 +0000311 PM.add(createCodePlacementOptPass());
312 printAndVerify(PM, "After CodePlacementOpt");
313 }
314
Evan Chenga192bc02009-11-05 01:16:59 +0000315 if (addPreEmitPass(PM, OptLevel))
316 printAndVerify(PM, "After PreEmit passes");
317
Dan Gohman7e71ccf2008-09-25 00:37:07 +0000318 return false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000319}