blob: 528abfe4b2620a8646dcfd590819170499f9ef6c [file] [log] [blame]
Chris Lattnerfd603822009-10-19 19:56:26 +00001//===-- ARMInstPrinter.cpp - Convert ARM MCInst to assembly syntax --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This class prints an ARM MCInst to a .s file.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "asm-printer"
Jim Grosbachd8be4102010-09-15 19:27:50 +000015#include "ARMBaseInfo.h"
Chris Lattnerfd603822009-10-19 19:56:26 +000016#include "ARMInstPrinter.h"
Chris Lattner61d35c22009-10-19 21:21:39 +000017#include "ARMAddressingModes.h"
Chris Lattnerfd603822009-10-19 19:56:26 +000018#include "llvm/MC/MCInst.h"
Chris Lattner61d35c22009-10-19 21:21:39 +000019#include "llvm/MC/MCAsmInfo.h"
Chris Lattner6f997762009-10-19 21:53:00 +000020#include "llvm/MC/MCExpr.h"
Johnny Chenc7b65912010-04-16 22:40:20 +000021#include "llvm/ADT/StringExtras.h"
Chris Lattner6f997762009-10-19 21:53:00 +000022#include "llvm/Support/raw_ostream.h"
Chris Lattnerfd603822009-10-19 19:56:26 +000023using namespace llvm;
24
25// Include the auto-generated portion of the assembly writer.
26#define MachineInstr MCInst
27#define ARMAsmPrinter ARMInstPrinter // FIXME: REMOVE.
Chris Lattnerfd603822009-10-19 19:56:26 +000028#include "ARMGenAsmWriter.inc"
29#undef MachineInstr
30#undef ARMAsmPrinter
31
Jim Grosbach765c4d92010-09-15 22:13:23 +000032static unsigned getDPRSuperRegForSPR(unsigned Reg) {
33 switch (Reg) {
34 default:
35 assert(0 && "Unexpected register enum");
36 case ARM::S0: case ARM::S1: return ARM::D0;
37 case ARM::S2: case ARM::S3: return ARM::D1;
38 case ARM::S4: case ARM::S5: return ARM::D2;
39 case ARM::S6: case ARM::S7: return ARM::D3;
40 case ARM::S8: case ARM::S9: return ARM::D4;
41 case ARM::S10: case ARM::S11: return ARM::D5;
42 case ARM::S12: case ARM::S13: return ARM::D6;
43 case ARM::S14: case ARM::S15: return ARM::D7;
44 case ARM::S16: case ARM::S17: return ARM::D8;
45 case ARM::S18: case ARM::S19: return ARM::D9;
46 case ARM::S20: case ARM::S21: return ARM::D10;
47 case ARM::S22: case ARM::S23: return ARM::D11;
48 case ARM::S24: case ARM::S25: return ARM::D12;
49 case ARM::S26: case ARM::S27: return ARM::D13;
50 case ARM::S28: case ARM::S29: return ARM::D14;
51 case ARM::S30: case ARM::S31: return ARM::D15;
52 }
53}
54
Chris Lattnerd3740872010-04-04 05:04:31 +000055void ARMInstPrinter::printInst(const MCInst *MI, raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +000056 // Check for MOVs and print canonical forms, instead.
57 if (MI->getOpcode() == ARM::MOVs) {
Jim Grosbache6be85e2010-09-17 22:36:38 +000058 // FIXME: Thumb variants?
Johnny Chen9e088762010-03-17 17:52:21 +000059 const MCOperand &Dst = MI->getOperand(0);
60 const MCOperand &MO1 = MI->getOperand(1);
61 const MCOperand &MO2 = MI->getOperand(2);
62 const MCOperand &MO3 = MI->getOperand(3);
63
64 O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm()));
Chris Lattner35c33bd2010-04-04 04:47:45 +000065 printSBitModifierOperand(MI, 6, O);
66 printPredicateOperand(MI, 4, O);
Johnny Chen9e088762010-03-17 17:52:21 +000067
68 O << '\t' << getRegisterName(Dst.getReg())
69 << ", " << getRegisterName(MO1.getReg());
70
71 if (ARM_AM::getSORegShOp(MO3.getImm()) == ARM_AM::rrx)
72 return;
73
74 O << ", ";
75
76 if (MO2.getReg()) {
77 O << getRegisterName(MO2.getReg());
78 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
79 } else {
80 O << "#" << ARM_AM::getSORegOffset(MO3.getImm());
81 }
82 return;
83 }
84
85 // A8.6.123 PUSH
86 if ((MI->getOpcode() == ARM::STM_UPD || MI->getOpcode() == ARM::t2STM_UPD) &&
87 MI->getOperand(0).getReg() == ARM::SP) {
88 const MCOperand &MO1 = MI->getOperand(2);
89 if (ARM_AM::getAM4SubMode(MO1.getImm()) == ARM_AM::db) {
90 O << '\t' << "push";
Chris Lattner35c33bd2010-04-04 04:47:45 +000091 printPredicateOperand(MI, 3, O);
Johnny Chen9e088762010-03-17 17:52:21 +000092 O << '\t';
Chris Lattner35c33bd2010-04-04 04:47:45 +000093 printRegisterList(MI, 5, O);
Johnny Chen9e088762010-03-17 17:52:21 +000094 return;
95 }
96 }
97
98 // A8.6.122 POP
99 if ((MI->getOpcode() == ARM::LDM_UPD || MI->getOpcode() == ARM::t2LDM_UPD) &&
100 MI->getOperand(0).getReg() == ARM::SP) {
101 const MCOperand &MO1 = MI->getOperand(2);
102 if (ARM_AM::getAM4SubMode(MO1.getImm()) == ARM_AM::ia) {
103 O << '\t' << "pop";
Chris Lattner35c33bd2010-04-04 04:47:45 +0000104 printPredicateOperand(MI, 3, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000105 O << '\t';
Chris Lattner35c33bd2010-04-04 04:47:45 +0000106 printRegisterList(MI, 5, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000107 return;
108 }
109 }
110
111 // A8.6.355 VPUSH
112 if ((MI->getOpcode() == ARM::VSTMS_UPD || MI->getOpcode() ==ARM::VSTMD_UPD) &&
113 MI->getOperand(0).getReg() == ARM::SP) {
114 const MCOperand &MO1 = MI->getOperand(2);
Bob Wilsond4bfd542010-08-27 23:18:17 +0000115 if (ARM_AM::getAM4SubMode(MO1.getImm()) == ARM_AM::db) {
Johnny Chen9e088762010-03-17 17:52:21 +0000116 O << '\t' << "vpush";
Chris Lattner35c33bd2010-04-04 04:47:45 +0000117 printPredicateOperand(MI, 3, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000118 O << '\t';
Chris Lattner35c33bd2010-04-04 04:47:45 +0000119 printRegisterList(MI, 5, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000120 return;
121 }
122 }
123
124 // A8.6.354 VPOP
125 if ((MI->getOpcode() == ARM::VLDMS_UPD || MI->getOpcode() ==ARM::VLDMD_UPD) &&
126 MI->getOperand(0).getReg() == ARM::SP) {
127 const MCOperand &MO1 = MI->getOperand(2);
Bob Wilsond4bfd542010-08-27 23:18:17 +0000128 if (ARM_AM::getAM4SubMode(MO1.getImm()) == ARM_AM::ia) {
Johnny Chen9e088762010-03-17 17:52:21 +0000129 O << '\t' << "vpop";
Chris Lattner35c33bd2010-04-04 04:47:45 +0000130 printPredicateOperand(MI, 3, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000131 O << '\t';
Chris Lattner35c33bd2010-04-04 04:47:45 +0000132 printRegisterList(MI, 5, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000133 return;
134 }
135 }
136
Chris Lattner35c33bd2010-04-04 04:47:45 +0000137 printInstruction(MI, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000138 }
Chris Lattnerfd603822009-10-19 19:56:26 +0000139
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000140void ARMInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000141 raw_ostream &O, const char *Modifier) {
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000142 const MCOperand &Op = MI->getOperand(OpNo);
143 if (Op.isReg()) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000144 unsigned Reg = Op.getReg();
Bob Wilsonde0ae8f2010-09-16 04:55:00 +0000145 if (Modifier && strcmp(Modifier, "lane") == 0) {
Jim Grosbach765c4d92010-09-15 22:13:23 +0000146 unsigned RegNum = getARMRegisterNumbering(Reg);
147 unsigned DReg = getDPRSuperRegForSPR(Reg);
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000148 O << getRegisterName(DReg) << '[' << (RegNum & 1) << ']';
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000149 } else {
150 O << getRegisterName(Reg);
151 }
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000152 } else if (Op.isImm()) {
Daniel Dunbar6b7c2cf2010-03-19 03:18:23 +0000153 assert((Modifier && !strcmp(Modifier, "call")) ||
Johnny Chen9e088762010-03-17 17:52:21 +0000154 ((Modifier == 0 || Modifier[0] == 0) && "No modifiers supported"));
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000155 O << '#' << Op.getImm();
156 } else {
Rafael Espindola18c10212010-05-12 05:16:34 +0000157 if (Modifier && Modifier[0] != 0 && strcmp(Modifier, "call") != 0)
158 llvm_unreachable("Unsupported modifier");
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000159 assert(Op.isExpr() && "unknown operand kind in printOperand");
Chris Lattner8cb9a3b2010-01-18 00:37:40 +0000160 O << *Op.getExpr();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000161 }
162}
Chris Lattner61d35c22009-10-19 21:21:39 +0000163
Jim Grosbach74d7e6c2010-09-17 21:33:25 +0000164static void printSOImm(raw_ostream &O, int64_t V, raw_ostream *CommentStream,
Chris Lattner61d35c22009-10-19 21:21:39 +0000165 const MCAsmInfo *MAI) {
166 // Break it up into two parts that make up a shifter immediate.
Bob Wilsonb123b8b2010-04-13 02:11:48 +0000167 V = ARM_AM::getSOImmVal(V);
Chris Lattner61d35c22009-10-19 21:21:39 +0000168 assert(V != -1 && "Not a valid so_imm value!");
Jim Grosbach15d78982010-09-14 22:27:15 +0000169
Chris Lattner61d35c22009-10-19 21:21:39 +0000170 unsigned Imm = ARM_AM::getSOImmValImm(V);
171 unsigned Rot = ARM_AM::getSOImmValRot(V);
Jim Grosbach15d78982010-09-14 22:27:15 +0000172
Chris Lattner61d35c22009-10-19 21:21:39 +0000173 // Print low-level immediate formation info, per
174 // A5.1.3: "Data-processing operands - Immediate".
175 if (Rot) {
176 O << "#" << Imm << ", " << Rot;
177 // Pretty printed version.
Jim Grosbach74d7e6c2010-09-17 21:33:25 +0000178 if (CommentStream)
179 *CommentStream << (int)ARM_AM::rotr32(Imm, Rot) << "\n";
Chris Lattner61d35c22009-10-19 21:21:39 +0000180 } else {
181 O << "#" << Imm;
182 }
183}
184
185
186/// printSOImmOperand - SOImm is 4-bit rotate amount in bits 8-11 with 8-bit
187/// immediate in bits 0-7.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000188void ARMInstPrinter::printSOImmOperand(const MCInst *MI, unsigned OpNum,
189 raw_ostream &O) {
Chris Lattner61d35c22009-10-19 21:21:39 +0000190 const MCOperand &MO = MI->getOperand(OpNum);
191 assert(MO.isImm() && "Not a valid so_imm value!");
Jim Grosbach74d7e6c2010-09-17 21:33:25 +0000192 printSOImm(O, MO.getImm(), CommentStream, &MAI);
Chris Lattner61d35c22009-10-19 21:21:39 +0000193}
Chris Lattner084f87d2009-10-19 21:57:05 +0000194
Chris Lattner017d9472009-10-20 00:40:56 +0000195/// printSOImm2PartOperand - SOImm is broken into two pieces using a 'mov'
196/// followed by an 'orr' to materialize.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000197void ARMInstPrinter::printSOImm2PartOperand(const MCInst *MI, unsigned OpNum,
198 raw_ostream &O) {
Chris Lattner017d9472009-10-20 00:40:56 +0000199 // FIXME: REMOVE this method.
200 abort();
201}
202
203// so_reg is a 4-operand unit corresponding to register forms of the A5.1
204// "Addressing Mode 1 - Data-processing operands" forms. This includes:
205// REG 0 0 - e.g. R5
206// REG REG 0,SH_OPC - e.g. R5, ROR R3
207// REG 0 IMM,SH_OPC - e.g. R5, LSL #3
Chris Lattner35c33bd2010-04-04 04:47:45 +0000208void ARMInstPrinter::printSORegOperand(const MCInst *MI, unsigned OpNum,
209 raw_ostream &O) {
Chris Lattner017d9472009-10-20 00:40:56 +0000210 const MCOperand &MO1 = MI->getOperand(OpNum);
211 const MCOperand &MO2 = MI->getOperand(OpNum+1);
212 const MCOperand &MO3 = MI->getOperand(OpNum+2);
Jim Grosbach15d78982010-09-14 22:27:15 +0000213
Chris Lattner017d9472009-10-20 00:40:56 +0000214 O << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000215
Chris Lattner017d9472009-10-20 00:40:56 +0000216 // Print the shift opc.
Bob Wilson1d9125a2010-08-05 00:34:42 +0000217 ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO3.getImm());
218 O << ", " << ARM_AM::getShiftOpcStr(ShOpc);
Chris Lattner017d9472009-10-20 00:40:56 +0000219 if (MO2.getReg()) {
Bob Wilson1d9125a2010-08-05 00:34:42 +0000220 O << ' ' << getRegisterName(MO2.getReg());
Chris Lattner017d9472009-10-20 00:40:56 +0000221 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
Bob Wilson1d9125a2010-08-05 00:34:42 +0000222 } else if (ShOpc != ARM_AM::rrx) {
223 O << " #" << ARM_AM::getSORegOffset(MO3.getImm());
Chris Lattner017d9472009-10-20 00:40:56 +0000224 }
225}
Chris Lattner084f87d2009-10-19 21:57:05 +0000226
227
Chris Lattner35c33bd2010-04-04 04:47:45 +0000228void ARMInstPrinter::printAddrMode2Operand(const MCInst *MI, unsigned Op,
229 raw_ostream &O) {
Chris Lattner084f87d2009-10-19 21:57:05 +0000230 const MCOperand &MO1 = MI->getOperand(Op);
231 const MCOperand &MO2 = MI->getOperand(Op+1);
232 const MCOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbach15d78982010-09-14 22:27:15 +0000233
Chris Lattner084f87d2009-10-19 21:57:05 +0000234 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000235 printOperand(MI, Op, O);
Chris Lattner084f87d2009-10-19 21:57:05 +0000236 return;
237 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000238
Chris Lattner084f87d2009-10-19 21:57:05 +0000239 O << "[" << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000240
Chris Lattner084f87d2009-10-19 21:57:05 +0000241 if (!MO2.getReg()) {
Johnny Chen9e088762010-03-17 17:52:21 +0000242 if (ARM_AM::getAM2Offset(MO3.getImm())) // Don't print +0.
Chris Lattner084f87d2009-10-19 21:57:05 +0000243 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000244 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
245 << ARM_AM::getAM2Offset(MO3.getImm());
Chris Lattner084f87d2009-10-19 21:57:05 +0000246 O << "]";
247 return;
248 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000249
Chris Lattner084f87d2009-10-19 21:57:05 +0000250 O << ", "
Johnny Chen9e088762010-03-17 17:52:21 +0000251 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
252 << getRegisterName(MO2.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000253
Chris Lattner084f87d2009-10-19 21:57:05 +0000254 if (unsigned ShImm = ARM_AM::getAM2Offset(MO3.getImm()))
255 O << ", "
256 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO3.getImm()))
257 << " #" << ShImm;
258 O << "]";
Jim Grosbach15d78982010-09-14 22:27:15 +0000259}
Chris Lattnere306d8d2009-10-19 22:09:23 +0000260
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000261void ARMInstPrinter::printAddrMode2OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000262 unsigned OpNum,
263 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000264 const MCOperand &MO1 = MI->getOperand(OpNum);
265 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000266
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000267 if (!MO1.getReg()) {
268 unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm());
Johnny Chen9e088762010-03-17 17:52:21 +0000269 O << '#'
270 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
271 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000272 return;
273 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000274
Johnny Chen9e088762010-03-17 17:52:21 +0000275 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
276 << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000277
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000278 if (unsigned ShImm = ARM_AM::getAM2Offset(MO2.getImm()))
279 O << ", "
280 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO2.getImm()))
281 << " #" << ShImm;
282}
283
Chris Lattner35c33bd2010-04-04 04:47:45 +0000284void ARMInstPrinter::printAddrMode3Operand(const MCInst *MI, unsigned OpNum,
285 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000286 const MCOperand &MO1 = MI->getOperand(OpNum);
287 const MCOperand &MO2 = MI->getOperand(OpNum+1);
288 const MCOperand &MO3 = MI->getOperand(OpNum+2);
Jim Grosbach15d78982010-09-14 22:27:15 +0000289
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000290 O << '[' << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000291
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000292 if (MO2.getReg()) {
293 O << ", " << (char)ARM_AM::getAM3Op(MO3.getImm())
294 << getRegisterName(MO2.getReg()) << ']';
295 return;
296 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000297
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000298 if (unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm()))
299 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000300 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()))
301 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000302 O << ']';
303}
304
305void ARMInstPrinter::printAddrMode3OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000306 unsigned OpNum,
307 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000308 const MCOperand &MO1 = MI->getOperand(OpNum);
309 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000310
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000311 if (MO1.getReg()) {
312 O << (char)ARM_AM::getAM3Op(MO2.getImm())
313 << getRegisterName(MO1.getReg());
314 return;
315 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000316
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000317 unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm());
Johnny Chen9e088762010-03-17 17:52:21 +0000318 O << '#'
319 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm()))
320 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000321}
322
Chris Lattnere306d8d2009-10-19 22:09:23 +0000323
324void ARMInstPrinter::printAddrMode4Operand(const MCInst *MI, unsigned OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000325 raw_ostream &O,
Chris Lattnere306d8d2009-10-19 22:09:23 +0000326 const char *Modifier) {
Chris Lattnere306d8d2009-10-19 22:09:23 +0000327 const MCOperand &MO2 = MI->getOperand(OpNum+1);
328 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm());
Chris Lattner306d14f2009-10-19 23:31:43 +0000329 if (Modifier && strcmp(Modifier, "submode") == 0) {
Bob Wilsonea7f22c2010-03-16 16:19:07 +0000330 O << ARM_AM::getAMSubModeStr(Mode);
Chris Lattner306d14f2009-10-19 23:31:43 +0000331 } else if (Modifier && strcmp(Modifier, "wide") == 0) {
Chris Lattnere306d8d2009-10-19 22:09:23 +0000332 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm());
333 if (Mode == ARM_AM::ia)
334 O << ".w";
335 } else {
Chris Lattner35c33bd2010-04-04 04:47:45 +0000336 printOperand(MI, OpNum, O);
Chris Lattnere306d8d2009-10-19 22:09:23 +0000337 }
338}
339
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000340void ARMInstPrinter::printAddrMode5Operand(const MCInst *MI, unsigned OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000341 raw_ostream &O,
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000342 const char *Modifier) {
343 const MCOperand &MO1 = MI->getOperand(OpNum);
344 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000345
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000346 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000347 printOperand(MI, OpNum, O);
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000348 return;
349 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000350
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000351 O << "[" << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000352
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000353 if (unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm())) {
354 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000355 << ARM_AM::getAddrOpcStr(ARM_AM::getAM5Op(MO2.getImm()))
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000356 << ImmOffs*4;
357 }
358 O << "]";
359}
360
Chris Lattner35c33bd2010-04-04 04:47:45 +0000361void ARMInstPrinter::printAddrMode6Operand(const MCInst *MI, unsigned OpNum,
362 raw_ostream &O) {
Chris Lattner235e2f62009-10-20 06:22:33 +0000363 const MCOperand &MO1 = MI->getOperand(OpNum);
364 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000365
Bob Wilson226036e2010-03-20 22:13:40 +0000366 O << "[" << getRegisterName(MO1.getReg());
367 if (MO2.getImm()) {
368 // FIXME: Both darwin as and GNU as violate ARM docs here.
Bob Wilson273ff312010-07-14 23:54:43 +0000369 O << ", :" << (MO2.getImm() << 3);
Chris Lattner235e2f62009-10-20 06:22:33 +0000370 }
Bob Wilson226036e2010-03-20 22:13:40 +0000371 O << "]";
372}
373
374void ARMInstPrinter::printAddrMode6OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000375 unsigned OpNum,
376 raw_ostream &O) {
Bob Wilson226036e2010-03-20 22:13:40 +0000377 const MCOperand &MO = MI->getOperand(OpNum);
378 if (MO.getReg() == 0)
379 O << "!";
380 else
381 O << ", " << getRegisterName(MO.getReg());
Chris Lattner235e2f62009-10-20 06:22:33 +0000382}
383
384void ARMInstPrinter::printAddrModePCOperand(const MCInst *MI, unsigned OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000385 raw_ostream &O,
Chris Lattner235e2f62009-10-20 06:22:33 +0000386 const char *Modifier) {
Jim Grosbachb74ca9d2010-09-16 17:43:25 +0000387 // All instructions using addrmodepc are pseudos and should have been
388 // handled explicitly in printInstructionThroughMCStreamer(). If one got
389 // here, it wasn't, so something's wrong.
Jim Grosbachd30cfde2010-09-18 00:04:53 +0000390 llvm_unreachable("Unhandled PC-relative pseudo-instruction!");
Chris Lattner235e2f62009-10-20 06:22:33 +0000391}
392
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000393void ARMInstPrinter::printBitfieldInvMaskImmOperand(const MCInst *MI,
394 unsigned OpNum,
395 raw_ostream &O) {
Chris Lattner235e2f62009-10-20 06:22:33 +0000396 const MCOperand &MO = MI->getOperand(OpNum);
397 uint32_t v = ~MO.getImm();
398 int32_t lsb = CountTrailingZeros_32(v);
399 int32_t width = (32 - CountLeadingZeros_32 (v)) - lsb;
400 assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!");
401 O << '#' << lsb << ", #" << width;
402}
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000403
Johnny Chen1adc40c2010-08-12 20:46:17 +0000404void ARMInstPrinter::printMemBOption(const MCInst *MI, unsigned OpNum,
405 raw_ostream &O) {
406 unsigned val = MI->getOperand(OpNum).getImm();
407 O << ARM_MB::MemBOptToString(val);
408}
409
Bob Wilson22f5dc72010-08-16 18:27:34 +0000410void ARMInstPrinter::printShiftImmOperand(const MCInst *MI, unsigned OpNum,
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000411 raw_ostream &O) {
412 unsigned ShiftOp = MI->getOperand(OpNum).getImm();
413 ARM_AM::ShiftOpc Opc = ARM_AM::getSORegShOp(ShiftOp);
414 switch (Opc) {
415 case ARM_AM::no_shift:
416 return;
417 case ARM_AM::lsl:
418 O << ", lsl #";
419 break;
420 case ARM_AM::asr:
421 O << ", asr #";
422 break;
423 default:
Bob Wilson22f5dc72010-08-16 18:27:34 +0000424 assert(0 && "unexpected shift opcode for shift immediate operand");
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000425 }
426 O << ARM_AM::getSORegOffset(ShiftOp);
427}
428
Chris Lattner35c33bd2010-04-04 04:47:45 +0000429void ARMInstPrinter::printRegisterList(const MCInst *MI, unsigned OpNum,
430 raw_ostream &O) {
Chris Lattnere306d8d2009-10-19 22:09:23 +0000431 O << "{";
Johnny Chen9e088762010-03-17 17:52:21 +0000432 for (unsigned i = OpNum, e = MI->getNumOperands(); i != e; ++i) {
433 if (i != OpNum) O << ", ";
Chris Lattnere306d8d2009-10-19 22:09:23 +0000434 O << getRegisterName(MI->getOperand(i).getReg());
435 }
436 O << "}";
437}
Chris Lattner4d152222009-10-19 22:23:04 +0000438
Chris Lattner35c33bd2010-04-04 04:47:45 +0000439void ARMInstPrinter::printCPSOptionOperand(const MCInst *MI, unsigned OpNum,
440 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000441 const MCOperand &Op = MI->getOperand(OpNum);
442 unsigned option = Op.getImm();
443 unsigned mode = option & 31;
444 bool changemode = option >> 5 & 1;
445 unsigned AIF = option >> 6 & 7;
446 unsigned imod = option >> 9 & 3;
447 if (imod == 2)
448 O << "ie";
449 else if (imod == 3)
450 O << "id";
451 O << '\t';
452 if (imod > 1) {
453 if (AIF & 4) O << 'a';
454 if (AIF & 2) O << 'i';
455 if (AIF & 1) O << 'f';
456 if (AIF > 0 && changemode) O << ", ";
457 }
458 if (changemode)
459 O << '#' << mode;
460}
461
Chris Lattner35c33bd2010-04-04 04:47:45 +0000462void ARMInstPrinter::printMSRMaskOperand(const MCInst *MI, unsigned OpNum,
463 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000464 const MCOperand &Op = MI->getOperand(OpNum);
465 unsigned Mask = Op.getImm();
466 if (Mask) {
467 O << '_';
468 if (Mask & 8) O << 'f';
469 if (Mask & 4) O << 's';
470 if (Mask & 2) O << 'x';
471 if (Mask & 1) O << 'c';
472 }
473}
474
Chris Lattner35c33bd2010-04-04 04:47:45 +0000475void ARMInstPrinter::printNegZeroOperand(const MCInst *MI, unsigned OpNum,
476 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000477 const MCOperand &Op = MI->getOperand(OpNum);
478 O << '#';
479 if (Op.getImm() < 0)
480 O << '-' << (-Op.getImm() - 1);
481 else
482 O << Op.getImm();
483}
484
Chris Lattner35c33bd2010-04-04 04:47:45 +0000485void ARMInstPrinter::printPredicateOperand(const MCInst *MI, unsigned OpNum,
486 raw_ostream &O) {
Chris Lattner413ae252009-10-20 00:42:49 +0000487 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
488 if (CC != ARMCC::AL)
489 O << ARMCondCodeToString(CC);
490}
491
Jim Grosbach15d78982010-09-14 22:27:15 +0000492void ARMInstPrinter::printMandatoryPredicateOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000493 unsigned OpNum,
494 raw_ostream &O) {
Johnny Chen9d3acaa2010-03-02 17:57:15 +0000495 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
496 O << ARMCondCodeToString(CC);
497}
498
Chris Lattner35c33bd2010-04-04 04:47:45 +0000499void ARMInstPrinter::printSBitModifierOperand(const MCInst *MI, unsigned OpNum,
500 raw_ostream &O) {
Daniel Dunbara7cc6522009-10-20 22:10:05 +0000501 if (MI->getOperand(OpNum).getReg()) {
502 assert(MI->getOperand(OpNum).getReg() == ARM::CPSR &&
503 "Expect ARM CPSR register!");
Chris Lattner233917c2009-10-20 00:46:11 +0000504 O << 's';
505 }
506}
507
508
Chris Lattner4d152222009-10-19 22:23:04 +0000509
Chris Lattnera70e6442009-10-19 22:33:05 +0000510void ARMInstPrinter::printCPInstOperand(const MCInst *MI, unsigned OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000511 raw_ostream &O,
Chris Lattnera70e6442009-10-19 22:33:05 +0000512 const char *Modifier) {
513 // FIXME: remove this.
514 abort();
515}
Chris Lattner4d152222009-10-19 22:23:04 +0000516
Chris Lattner35c33bd2010-04-04 04:47:45 +0000517void ARMInstPrinter::printNoHashImmediate(const MCInst *MI, unsigned OpNum,
518 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000519 O << MI->getOperand(OpNum).getImm();
520}
521
522
Chris Lattner35c33bd2010-04-04 04:47:45 +0000523void ARMInstPrinter::printPCLabel(const MCInst *MI, unsigned OpNum,
524 raw_ostream &O) {
Jim Grosbachd30cfde2010-09-18 00:04:53 +0000525 llvm_unreachable("Unhandled PC-relative pseudo-instruction!");
Chris Lattner4d152222009-10-19 22:23:04 +0000526}
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000527
Chris Lattner35c33bd2010-04-04 04:47:45 +0000528void ARMInstPrinter::printThumbS4ImmOperand(const MCInst *MI, unsigned OpNum,
529 raw_ostream &O) {
Johnny Chen541ba7d2010-01-25 22:13:10 +0000530 O << "#" << MI->getOperand(OpNum).getImm() * 4;
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000531}
Johnny Chen9e088762010-03-17 17:52:21 +0000532
Chris Lattner35c33bd2010-04-04 04:47:45 +0000533void ARMInstPrinter::printThumbITMask(const MCInst *MI, unsigned OpNum,
534 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000535 // (3 - the number of trailing zeros) is the number of then / else.
536 unsigned Mask = MI->getOperand(OpNum).getImm();
537 unsigned CondBit0 = Mask >> 4 & 1;
538 unsigned NumTZ = CountTrailingZeros_32(Mask);
539 assert(NumTZ <= 3 && "Invalid IT mask!");
540 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
541 bool T = ((Mask >> Pos) & 1) == CondBit0;
542 if (T)
543 O << 't';
544 else
545 O << 'e';
546 }
547}
548
Chris Lattner35c33bd2010-04-04 04:47:45 +0000549void ARMInstPrinter::printThumbAddrModeRROperand(const MCInst *MI, unsigned Op,
550 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000551 const MCOperand &MO1 = MI->getOperand(Op);
552 const MCOperand &MO2 = MI->getOperand(Op+1);
553 O << "[" << getRegisterName(MO1.getReg());
554 O << ", " << getRegisterName(MO2.getReg()) << "]";
555}
556
557void ARMInstPrinter::printThumbAddrModeRI5Operand(const MCInst *MI, unsigned Op,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000558 raw_ostream &O,
Johnny Chen9e088762010-03-17 17:52:21 +0000559 unsigned Scale) {
560 const MCOperand &MO1 = MI->getOperand(Op);
561 const MCOperand &MO2 = MI->getOperand(Op+1);
562 const MCOperand &MO3 = MI->getOperand(Op+2);
563
564 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000565 printOperand(MI, Op, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000566 return;
567 }
568
569 O << "[" << getRegisterName(MO1.getReg());
570 if (MO3.getReg())
571 O << ", " << getRegisterName(MO3.getReg());
572 else if (unsigned ImmOffs = MO2.getImm())
573 O << ", #" << ImmOffs * Scale;
574 O << "]";
575}
576
Chris Lattner35c33bd2010-04-04 04:47:45 +0000577void ARMInstPrinter::printThumbAddrModeS1Operand(const MCInst *MI, unsigned Op,
578 raw_ostream &O) {
579 printThumbAddrModeRI5Operand(MI, Op, O, 1);
Johnny Chen9e088762010-03-17 17:52:21 +0000580}
581
Chris Lattner35c33bd2010-04-04 04:47:45 +0000582void ARMInstPrinter::printThumbAddrModeS2Operand(const MCInst *MI, unsigned Op,
583 raw_ostream &O) {
584 printThumbAddrModeRI5Operand(MI, Op, O, 2);
Johnny Chen9e088762010-03-17 17:52:21 +0000585}
586
Chris Lattner35c33bd2010-04-04 04:47:45 +0000587void ARMInstPrinter::printThumbAddrModeS4Operand(const MCInst *MI, unsigned Op,
588 raw_ostream &O) {
589 printThumbAddrModeRI5Operand(MI, Op, O, 4);
Johnny Chen9e088762010-03-17 17:52:21 +0000590}
591
Chris Lattner35c33bd2010-04-04 04:47:45 +0000592void ARMInstPrinter::printThumbAddrModeSPOperand(const MCInst *MI, unsigned Op,
593 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000594 const MCOperand &MO1 = MI->getOperand(Op);
595 const MCOperand &MO2 = MI->getOperand(Op+1);
596 O << "[" << getRegisterName(MO1.getReg());
597 if (unsigned ImmOffs = MO2.getImm())
598 O << ", #" << ImmOffs*4;
599 O << "]";
600}
601
Chris Lattner35c33bd2010-04-04 04:47:45 +0000602void ARMInstPrinter::printTBAddrMode(const MCInst *MI, unsigned OpNum,
603 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000604 O << "[pc, " << getRegisterName(MI->getOperand(OpNum).getReg());
605 if (MI->getOpcode() == ARM::t2TBH)
606 O << ", lsl #1";
607 O << ']';
608}
609
610// Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
611// register with shift forms.
612// REG 0 0 - e.g. R5
613// REG IMM, SH_OPC - e.g. R5, LSL #3
Chris Lattner35c33bd2010-04-04 04:47:45 +0000614void ARMInstPrinter::printT2SOOperand(const MCInst *MI, unsigned OpNum,
615 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000616 const MCOperand &MO1 = MI->getOperand(OpNum);
617 const MCOperand &MO2 = MI->getOperand(OpNum+1);
618
619 unsigned Reg = MO1.getReg();
620 O << getRegisterName(Reg);
621
622 // Print the shift opc.
Johnny Chen9e088762010-03-17 17:52:21 +0000623 assert(MO2.isImm() && "Not a valid t2_so_reg value!");
Bob Wilson1d9125a2010-08-05 00:34:42 +0000624 ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO2.getImm());
625 O << ", " << ARM_AM::getShiftOpcStr(ShOpc);
626 if (ShOpc != ARM_AM::rrx)
627 O << " #" << ARM_AM::getSORegOffset(MO2.getImm());
Johnny Chen9e088762010-03-17 17:52:21 +0000628}
629
630void ARMInstPrinter::printT2AddrModeImm12Operand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000631 unsigned OpNum,
632 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000633 const MCOperand &MO1 = MI->getOperand(OpNum);
634 const MCOperand &MO2 = MI->getOperand(OpNum+1);
635
636 O << "[" << getRegisterName(MO1.getReg());
637
638 unsigned OffImm = MO2.getImm();
639 if (OffImm) // Don't print +0.
640 O << ", #" << OffImm;
641 O << "]";
642}
643
644void ARMInstPrinter::printT2AddrModeImm8Operand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000645 unsigned OpNum,
646 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000647 const MCOperand &MO1 = MI->getOperand(OpNum);
648 const MCOperand &MO2 = MI->getOperand(OpNum+1);
649
650 O << "[" << getRegisterName(MO1.getReg());
651
652 int32_t OffImm = (int32_t)MO2.getImm();
653 // Don't print +0.
654 if (OffImm < 0)
655 O << ", #-" << -OffImm;
656 else if (OffImm > 0)
657 O << ", #" << OffImm;
658 O << "]";
659}
660
661void ARMInstPrinter::printT2AddrModeImm8s4Operand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000662 unsigned OpNum,
663 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000664 const MCOperand &MO1 = MI->getOperand(OpNum);
665 const MCOperand &MO2 = MI->getOperand(OpNum+1);
666
667 O << "[" << getRegisterName(MO1.getReg());
668
669 int32_t OffImm = (int32_t)MO2.getImm() / 4;
670 // Don't print +0.
671 if (OffImm < 0)
672 O << ", #-" << -OffImm * 4;
673 else if (OffImm > 0)
674 O << ", #" << OffImm * 4;
675 O << "]";
676}
677
678void ARMInstPrinter::printT2AddrModeImm8OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000679 unsigned OpNum,
680 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000681 const MCOperand &MO1 = MI->getOperand(OpNum);
682 int32_t OffImm = (int32_t)MO1.getImm();
683 // Don't print +0.
684 if (OffImm < 0)
685 O << "#-" << -OffImm;
686 else if (OffImm > 0)
687 O << "#" << OffImm;
688}
689
690void ARMInstPrinter::printT2AddrModeImm8s4OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000691 unsigned OpNum,
692 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000693 const MCOperand &MO1 = MI->getOperand(OpNum);
694 int32_t OffImm = (int32_t)MO1.getImm() / 4;
695 // Don't print +0.
696 if (OffImm < 0)
697 O << "#-" << -OffImm * 4;
698 else if (OffImm > 0)
699 O << "#" << OffImm * 4;
700}
701
702void ARMInstPrinter::printT2AddrModeSoRegOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000703 unsigned OpNum,
704 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000705 const MCOperand &MO1 = MI->getOperand(OpNum);
706 const MCOperand &MO2 = MI->getOperand(OpNum+1);
707 const MCOperand &MO3 = MI->getOperand(OpNum+2);
708
709 O << "[" << getRegisterName(MO1.getReg());
710
711 assert(MO2.getReg() && "Invalid so_reg load / store address!");
712 O << ", " << getRegisterName(MO2.getReg());
713
714 unsigned ShAmt = MO3.getImm();
715 if (ShAmt) {
716 assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!");
717 O << ", lsl #" << ShAmt;
718 }
719 O << "]";
720}
721
Chris Lattner35c33bd2010-04-04 04:47:45 +0000722void ARMInstPrinter::printVFPf32ImmOperand(const MCInst *MI, unsigned OpNum,
723 raw_ostream &O) {
Jim Grosbacha8e47b32010-09-16 03:45:21 +0000724 O << '#' << (float)MI->getOperand(OpNum).getFPImm();
Johnny Chen9e088762010-03-17 17:52:21 +0000725}
726
Chris Lattner35c33bd2010-04-04 04:47:45 +0000727void ARMInstPrinter::printVFPf64ImmOperand(const MCInst *MI, unsigned OpNum,
728 raw_ostream &O) {
Jim Grosbacha8e47b32010-09-16 03:45:21 +0000729 O << '#' << MI->getOperand(OpNum).getFPImm();
Johnny Chen9e088762010-03-17 17:52:21 +0000730}
731
Bob Wilson1a913ed2010-06-11 21:34:50 +0000732void ARMInstPrinter::printNEONModImmOperand(const MCInst *MI, unsigned OpNum,
733 raw_ostream &O) {
Bob Wilson6dce00c2010-07-13 04:44:34 +0000734 unsigned EncodedImm = MI->getOperand(OpNum).getImm();
735 unsigned EltBits;
736 uint64_t Val = ARM_AM::decodeNEONModImm(EncodedImm, EltBits);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000737 O << "#0x" << utohexstr(Val);
Johnny Chenc7b65912010-04-16 22:40:20 +0000738}