blob: f490713e7200c61d8c0e78e1c9148463487b27ee [file] [log] [blame]
Chris Lattnere138b3d2008-01-01 20:36:19 +00001//===-- lib/CodeGen/MachineInstr.cpp --------------------------------------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Brian Gaeke21326fc2004-02-13 04:39:32 +00009//
10// Methods common to all machine instructions.
11//
Chris Lattner035dfbe2002-08-09 20:08:06 +000012//===----------------------------------------------------------------------===//
Vikram S. Adve70bc4b52001-07-21 12:41:50 +000013
Chris Lattner822b4fb2001-09-07 17:18:30 +000014#include "llvm/CodeGen/MachineInstr.h"
Evan Chengfb112882009-03-23 08:01:15 +000015#include "llvm/Constants.h"
Dan Gohman8c2b5252009-10-30 01:27:03 +000016#include "llvm/Function.h"
Evan Chengfb112882009-03-23 08:01:15 +000017#include "llvm/InlineAsm.h"
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +000018#include "llvm/LLVMContext.h"
Chris Lattner72aaa3c2010-03-13 08:14:18 +000019#include "llvm/Metadata.h"
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +000020#include "llvm/Module.h"
Chris Lattner5e9cd432009-12-28 08:30:43 +000021#include "llvm/Type.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000022#include "llvm/Value.h"
Dan Gohmancd26ec52009-09-23 01:33:16 +000023#include "llvm/Assembly/Writer.h"
Evan Cheng506049f2010-03-03 01:44:33 +000024#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattner8517e1f2004-02-19 16:17:08 +000025#include "llvm/CodeGen/MachineFunction.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000026#include "llvm/CodeGen/MachineMemOperand.h"
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +000027#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner62ed6b92008-01-01 01:12:31 +000028#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000029#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenge837dea2011-06-28 19:10:37 +000030#include "llvm/MC/MCInstrDesc.h"
Chris Lattner72aaa3c2010-03-13 08:14:18 +000031#include "llvm/MC/MCSymbol.h"
Chris Lattner10491642002-10-30 00:48:05 +000032#include "llvm/Target/TargetMachine.h"
Evan Chengbb81d972008-01-31 09:59:15 +000033#include "llvm/Target/TargetInstrInfo.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000034#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohmane33f44c2009-10-07 17:38:06 +000035#include "llvm/Analysis/AliasAnalysis.h"
Argyrios Kyrtzidisa26eae62009-04-30 23:22:31 +000036#include "llvm/Analysis/DebugInfo.h"
David Greene3b325332010-01-04 23:48:20 +000037#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000038#include "llvm/Support/ErrorHandling.h"
Dan Gohman2c3f7ae2008-07-17 23:49:46 +000039#include "llvm/Support/LeakDetector.h"
Dan Gohmance42e402008-07-07 20:32:02 +000040#include "llvm/Support/MathExtras.h"
Chris Lattneredfb72c2008-08-24 20:37:32 +000041#include "llvm/Support/raw_ostream.h"
Dan Gohmanb8d2f552008-08-20 15:58:01 +000042#include "llvm/ADT/FoldingSet.h"
Chris Lattner0742b592004-02-23 18:38:20 +000043using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000044
Chris Lattnerf7382302007-12-30 21:56:09 +000045//===----------------------------------------------------------------------===//
46// MachineOperand Implementation
47//===----------------------------------------------------------------------===//
48
Chris Lattner62ed6b92008-01-01 01:12:31 +000049/// AddRegOperandToRegInfo - Add this register operand to the specified
50/// MachineRegisterInfo. If it is null, then the next/prev fields should be
51/// explicitly nulled out.
52void MachineOperand::AddRegOperandToRegInfo(MachineRegisterInfo *RegInfo) {
Dan Gohmand735b802008-10-03 15:45:36 +000053 assert(isReg() && "Can only add reg operand to use lists");
Chris Lattner62ed6b92008-01-01 01:12:31 +000054
55 // If the reginfo pointer is null, just explicitly null out or next/prev
56 // pointers, to ensure they are not garbage.
57 if (RegInfo == 0) {
58 Contents.Reg.Prev = 0;
59 Contents.Reg.Next = 0;
60 return;
61 }
62
63 // Otherwise, add this operand to the head of the registers use/def list.
Chris Lattner80fe5312008-01-01 21:08:22 +000064 MachineOperand **Head = &RegInfo->getRegUseDefListHead(getReg());
Chris Lattner62ed6b92008-01-01 01:12:31 +000065
Chris Lattner80fe5312008-01-01 21:08:22 +000066 // For SSA values, we prefer to keep the definition at the start of the list.
67 // we do this by skipping over the definition if it is at the head of the
68 // list.
69 if (*Head && (*Head)->isDef())
70 Head = &(*Head)->Contents.Reg.Next;
71
72 Contents.Reg.Next = *Head;
Chris Lattner62ed6b92008-01-01 01:12:31 +000073 if (Contents.Reg.Next) {
74 assert(getReg() == Contents.Reg.Next->getReg() &&
75 "Different regs on the same list!");
76 Contents.Reg.Next->Contents.Reg.Prev = &Contents.Reg.Next;
77 }
78
Chris Lattner80fe5312008-01-01 21:08:22 +000079 Contents.Reg.Prev = Head;
80 *Head = this;
Chris Lattner62ed6b92008-01-01 01:12:31 +000081}
82
Dan Gohman3bc1a372009-04-15 01:17:37 +000083/// RemoveRegOperandFromRegInfo - Remove this register operand from the
84/// MachineRegisterInfo it is linked with.
85void MachineOperand::RemoveRegOperandFromRegInfo() {
86 assert(isOnRegUseList() && "Reg operand is not on a use list");
87 // Unlink this from the doubly linked list of operands.
88 MachineOperand *NextOp = Contents.Reg.Next;
89 *Contents.Reg.Prev = NextOp;
90 if (NextOp) {
91 assert(NextOp->getReg() == getReg() && "Corrupt reg use/def chain!");
92 NextOp->Contents.Reg.Prev = Contents.Reg.Prev;
93 }
94 Contents.Reg.Prev = 0;
95 Contents.Reg.Next = 0;
96}
97
Chris Lattner62ed6b92008-01-01 01:12:31 +000098void MachineOperand::setReg(unsigned Reg) {
99 if (getReg() == Reg) return; // No change.
100
101 // Otherwise, we have to change the register. If this operand is embedded
102 // into a machine function, we need to update the old and new register's
103 // use/def lists.
104 if (MachineInstr *MI = getParent())
105 if (MachineBasicBlock *MBB = MI->getParent())
106 if (MachineFunction *MF = MBB->getParent()) {
107 RemoveRegOperandFromRegInfo();
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +0000108 SmallContents.RegNo = Reg;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000109 AddRegOperandToRegInfo(&MF->getRegInfo());
110 return;
111 }
112
113 // Otherwise, just change the register, no problem. :)
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +0000114 SmallContents.RegNo = Reg;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000115}
116
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +0000117void MachineOperand::substVirtReg(unsigned Reg, unsigned SubIdx,
118 const TargetRegisterInfo &TRI) {
119 assert(TargetRegisterInfo::isVirtualRegister(Reg));
120 if (SubIdx && getSubReg())
121 SubIdx = TRI.composeSubRegIndices(SubIdx, getSubReg());
122 setReg(Reg);
Jakob Stoklund Olesena5135f62010-06-01 22:39:25 +0000123 if (SubIdx)
124 setSubReg(SubIdx);
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +0000125}
126
127void MachineOperand::substPhysReg(unsigned Reg, const TargetRegisterInfo &TRI) {
128 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
129 if (getSubReg()) {
130 Reg = TRI.getSubReg(Reg, getSubReg());
Jakob Stoklund Olesencf724f02011-05-08 19:21:08 +0000131 // Note that getSubReg() may return 0 if the sub-register doesn't exist.
132 // That won't happen in legal code.
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +0000133 setSubReg(0);
134 }
135 setReg(Reg);
136}
137
Chris Lattner62ed6b92008-01-01 01:12:31 +0000138/// ChangeToImmediate - Replace this operand with a new immediate operand of
139/// the specified value. If an operand is known to be an immediate already,
140/// the setImm method should be used.
141void MachineOperand::ChangeToImmediate(int64_t ImmVal) {
142 // If this operand is currently a register operand, and if this is in a
143 // function, deregister the operand from the register's use/def list.
Dan Gohmand735b802008-10-03 15:45:36 +0000144 if (isReg() && getParent() && getParent()->getParent() &&
Chris Lattner62ed6b92008-01-01 01:12:31 +0000145 getParent()->getParent()->getParent())
146 RemoveRegOperandFromRegInfo();
147
148 OpKind = MO_Immediate;
149 Contents.ImmVal = ImmVal;
150}
151
152/// ChangeToRegister - Replace this operand with a new register operand of
153/// the specified value. If an operand is known to be an register already,
154/// the setReg method should be used.
155void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp,
Dale Johannesen9653f9e2010-02-10 00:41:49 +0000156 bool isKill, bool isDead, bool isUndef,
157 bool isDebug) {
Chris Lattner62ed6b92008-01-01 01:12:31 +0000158 // If this operand is already a register operand, use setReg to update the
159 // register's use/def lists.
Dan Gohmand735b802008-10-03 15:45:36 +0000160 if (isReg()) {
Dale Johannesene0091802008-09-14 01:44:36 +0000161 assert(!isEarlyClobber());
Chris Lattner62ed6b92008-01-01 01:12:31 +0000162 setReg(Reg);
163 } else {
164 // Otherwise, change this to a register and set the reg#.
165 OpKind = MO_Register;
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +0000166 SmallContents.RegNo = Reg;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000167
168 // If this operand is embedded in a function, add the operand to the
169 // register's use/def list.
170 if (MachineInstr *MI = getParent())
171 if (MachineBasicBlock *MBB = MI->getParent())
172 if (MachineFunction *MF = MBB->getParent())
173 AddRegOperandToRegInfo(&MF->getRegInfo());
174 }
175
176 IsDef = isDef;
177 IsImp = isImp;
178 IsKill = isKill;
179 IsDead = isDead;
Evan Cheng4784f1f2009-06-30 08:49:04 +0000180 IsUndef = isUndef;
Dale Johannesene0091802008-09-14 01:44:36 +0000181 IsEarlyClobber = false;
Dale Johannesen9653f9e2010-02-10 00:41:49 +0000182 IsDebug = isDebug;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000183 SubReg = 0;
184}
185
Chris Lattnerf7382302007-12-30 21:56:09 +0000186/// isIdenticalTo - Return true if this operand is identical to the specified
187/// operand.
188bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const {
Chris Lattner31530612009-06-24 17:54:48 +0000189 if (getType() != Other.getType() ||
190 getTargetFlags() != Other.getTargetFlags())
191 return false;
Chris Lattnerf7382302007-12-30 21:56:09 +0000192
193 switch (getType()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000194 default: llvm_unreachable("Unrecognized operand type");
Chris Lattnerf7382302007-12-30 21:56:09 +0000195 case MachineOperand::MO_Register:
196 return getReg() == Other.getReg() && isDef() == Other.isDef() &&
197 getSubReg() == Other.getSubReg();
198 case MachineOperand::MO_Immediate:
199 return getImm() == Other.getImm();
Cameron Zwarichc20fb632011-07-01 23:45:21 +0000200 case MachineOperand::MO_CImmediate:
201 return getCImm() == Other.getCImm();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000202 case MachineOperand::MO_FPImmediate:
203 return getFPImm() == Other.getFPImm();
Chris Lattnerf7382302007-12-30 21:56:09 +0000204 case MachineOperand::MO_MachineBasicBlock:
205 return getMBB() == Other.getMBB();
206 case MachineOperand::MO_FrameIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000207 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000208 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000209 return getIndex() == Other.getIndex() && getOffset() == Other.getOffset();
Chris Lattnerf7382302007-12-30 21:56:09 +0000210 case MachineOperand::MO_JumpTableIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000211 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000212 case MachineOperand::MO_GlobalAddress:
213 return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset();
214 case MachineOperand::MO_ExternalSymbol:
215 return !strcmp(getSymbolName(), Other.getSymbolName()) &&
216 getOffset() == Other.getOffset();
Dan Gohman8c2b5252009-10-30 01:27:03 +0000217 case MachineOperand::MO_BlockAddress:
218 return getBlockAddress() == Other.getBlockAddress();
Chris Lattner72aaa3c2010-03-13 08:14:18 +0000219 case MachineOperand::MO_MCSymbol:
220 return getMCSymbol() == Other.getMCSymbol();
Chris Lattner24ad3ed2010-04-07 18:03:19 +0000221 case MachineOperand::MO_Metadata:
222 return getMetadata() == Other.getMetadata();
Chris Lattnerf7382302007-12-30 21:56:09 +0000223 }
224}
225
226/// print - Print the specified machine operand.
227///
Mon P Wang5ca6bd12008-10-10 01:43:55 +0000228void MachineOperand::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80f6c582009-11-09 19:38:45 +0000229 // If the instruction is embedded into a basic block, we can find the
230 // target info for the instruction.
231 if (!TM)
232 if (const MachineInstr *MI = getParent())
233 if (const MachineBasicBlock *MBB = MI->getParent())
234 if (const MachineFunction *MF = MBB->getParent())
235 TM = &MF->getTarget();
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000236 const TargetRegisterInfo *TRI = TM ? TM->getRegisterInfo() : 0;
Dan Gohman80f6c582009-11-09 19:38:45 +0000237
Chris Lattnerf7382302007-12-30 21:56:09 +0000238 switch (getType()) {
239 case MachineOperand::MO_Register:
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000240 OS << PrintReg(getReg(), TRI, getSubReg());
Dan Gohman2ccc8392008-12-18 21:51:27 +0000241
Evan Cheng4784f1f2009-06-30 08:49:04 +0000242 if (isDef() || isKill() || isDead() || isImplicit() || isUndef() ||
243 isEarlyClobber()) {
Chris Lattner31530612009-06-24 17:54:48 +0000244 OS << '<';
Chris Lattnerf7382302007-12-30 21:56:09 +0000245 bool NeedComma = false;
Evan Cheng07897072009-10-14 23:37:31 +0000246 if (isDef()) {
Chris Lattner31530612009-06-24 17:54:48 +0000247 if (NeedComma) OS << ',';
Dale Johannesen913d3df2008-09-12 17:49:03 +0000248 if (isEarlyClobber())
249 OS << "earlyclobber,";
Evan Cheng07897072009-10-14 23:37:31 +0000250 if (isImplicit())
251 OS << "imp-";
Chris Lattnerf7382302007-12-30 21:56:09 +0000252 OS << "def";
253 NeedComma = true;
Evan Cheng5affca02009-10-21 07:56:02 +0000254 } else if (isImplicit()) {
Evan Cheng07897072009-10-14 23:37:31 +0000255 OS << "imp-use";
Evan Cheng5affca02009-10-21 07:56:02 +0000256 NeedComma = true;
257 }
Evan Cheng07897072009-10-14 23:37:31 +0000258
Evan Cheng4784f1f2009-06-30 08:49:04 +0000259 if (isKill() || isDead() || isUndef()) {
Chris Lattner31530612009-06-24 17:54:48 +0000260 if (NeedComma) OS << ',';
Bill Wendling181eb732008-02-24 00:56:13 +0000261 if (isKill()) OS << "kill";
262 if (isDead()) OS << "dead";
Evan Cheng4784f1f2009-06-30 08:49:04 +0000263 if (isUndef()) {
264 if (isKill() || isDead())
265 OS << ',';
266 OS << "undef";
267 }
Chris Lattnerf7382302007-12-30 21:56:09 +0000268 }
Chris Lattner31530612009-06-24 17:54:48 +0000269 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000270 }
271 break;
272 case MachineOperand::MO_Immediate:
273 OS << getImm();
274 break;
Devang Patel8594d422011-06-24 20:46:11 +0000275 case MachineOperand::MO_CImmediate:
276 getCImm()->getValue().print(OS, false);
277 break;
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000278 case MachineOperand::MO_FPImmediate:
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000279 if (getFPImm()->getType()->isFloatTy())
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000280 OS << getFPImm()->getValueAPF().convertToFloat();
Chris Lattner31530612009-06-24 17:54:48 +0000281 else
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000282 OS << getFPImm()->getValueAPF().convertToDouble();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000283 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000284 case MachineOperand::MO_MachineBasicBlock:
Dan Gohman0ba90f32009-10-31 20:19:03 +0000285 OS << "<BB#" << getMBB()->getNumber() << ">";
Chris Lattnerf7382302007-12-30 21:56:09 +0000286 break;
287 case MachineOperand::MO_FrameIndex:
Chris Lattner31530612009-06-24 17:54:48 +0000288 OS << "<fi#" << getIndex() << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000289 break;
290 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000291 OS << "<cp#" << getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000292 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000293 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000294 break;
295 case MachineOperand::MO_JumpTableIndex:
Chris Lattner31530612009-06-24 17:54:48 +0000296 OS << "<jt#" << getIndex() << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000297 break;
298 case MachineOperand::MO_GlobalAddress:
Dan Gohman8d4e3b52009-11-06 18:03:10 +0000299 OS << "<ga:";
300 WriteAsOperand(OS, getGlobal(), /*PrintType=*/false);
Chris Lattnerf7382302007-12-30 21:56:09 +0000301 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000302 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000303 break;
304 case MachineOperand::MO_ExternalSymbol:
305 OS << "<es:" << getSymbolName();
306 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000307 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000308 break;
Dan Gohman8c2b5252009-10-30 01:27:03 +0000309 case MachineOperand::MO_BlockAddress:
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000310 OS << '<';
Dan Gohman0ba90f32009-10-31 20:19:03 +0000311 WriteAsOperand(OS, getBlockAddress(), /*PrintType=*/false);
Dan Gohman8c2b5252009-10-30 01:27:03 +0000312 OS << '>';
313 break;
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000314 case MachineOperand::MO_Metadata:
315 OS << '<';
316 WriteAsOperand(OS, getMetadata(), /*PrintType=*/false);
317 OS << '>';
318 break;
Chris Lattner72aaa3c2010-03-13 08:14:18 +0000319 case MachineOperand::MO_MCSymbol:
320 OS << "<MCSym=" << *getMCSymbol() << '>';
321 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000322 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000323 llvm_unreachable("Unrecognized operand type");
Chris Lattnerf7382302007-12-30 21:56:09 +0000324 }
Chris Lattner31530612009-06-24 17:54:48 +0000325
326 if (unsigned TF = getTargetFlags())
327 OS << "[TF=" << TF << ']';
Chris Lattnerf7382302007-12-30 21:56:09 +0000328}
329
330//===----------------------------------------------------------------------===//
Dan Gohmance42e402008-07-07 20:32:02 +0000331// MachineMemOperand Implementation
332//===----------------------------------------------------------------------===//
333
Chris Lattner40a858f2010-09-21 05:39:30 +0000334/// getAddrSpace - Return the LLVM IR address space number that this pointer
335/// points into.
336unsigned MachinePointerInfo::getAddrSpace() const {
337 if (V == 0) return 0;
338 return cast<PointerType>(V->getType())->getAddressSpace();
339}
340
Chris Lattnere8639032010-09-21 06:22:23 +0000341/// getConstantPool - Return a MachinePointerInfo record that refers to the
342/// constant pool.
343MachinePointerInfo MachinePointerInfo::getConstantPool() {
344 return MachinePointerInfo(PseudoSourceValue::getConstantPool());
345}
346
347/// getFixedStack - Return a MachinePointerInfo record that refers to the
348/// the specified FrameIndex.
349MachinePointerInfo MachinePointerInfo::getFixedStack(int FI, int64_t offset) {
350 return MachinePointerInfo(PseudoSourceValue::getFixedStack(FI), offset);
351}
352
Chris Lattner1daa6f42010-09-21 06:43:24 +0000353MachinePointerInfo MachinePointerInfo::getJumpTable() {
354 return MachinePointerInfo(PseudoSourceValue::getJumpTable());
355}
356
357MachinePointerInfo MachinePointerInfo::getGOT() {
358 return MachinePointerInfo(PseudoSourceValue::getGOT());
359}
Chris Lattner40a858f2010-09-21 05:39:30 +0000360
Chris Lattnerfc448ff2010-09-21 18:51:21 +0000361MachinePointerInfo MachinePointerInfo::getStack(int64_t Offset) {
362 return MachinePointerInfo(PseudoSourceValue::getStack(), Offset);
363}
364
Chris Lattnerda39c392010-09-21 04:32:08 +0000365MachineMemOperand::MachineMemOperand(MachinePointerInfo ptrinfo, unsigned f,
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000366 uint64_t s, unsigned int a,
367 const MDNode *TBAAInfo)
Chris Lattnerda39c392010-09-21 04:32:08 +0000368 : PtrInfo(ptrinfo), Size(s),
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000369 Flags((f & ((1 << MOMaxBits) - 1)) | ((Log2_32(a) + 1) << MOMaxBits)),
370 TBAAInfo(TBAAInfo) {
Chris Lattnerda39c392010-09-21 04:32:08 +0000371 assert((PtrInfo.V == 0 || isa<PointerType>(PtrInfo.V->getType())) &&
372 "invalid pointer value");
Dan Gohman28f02fd2009-09-21 19:47:04 +0000373 assert(getBaseAlignment() == a && "Alignment is not a power of 2!");
Dan Gohmanc5e1f982008-07-16 15:56:42 +0000374 assert((isLoad() || isStore()) && "Not a load/store!");
Dan Gohmance42e402008-07-07 20:32:02 +0000375}
376
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000377/// Profile - Gather unique data for the object.
378///
379void MachineMemOperand::Profile(FoldingSetNodeID &ID) const {
Chris Lattnere8e2e802010-09-21 04:23:39 +0000380 ID.AddInteger(getOffset());
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000381 ID.AddInteger(Size);
Chris Lattnere8e2e802010-09-21 04:23:39 +0000382 ID.AddPointer(getValue());
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000383 ID.AddInteger(Flags);
384}
385
Dan Gohmanc76909a2009-09-25 20:36:54 +0000386void MachineMemOperand::refineAlignment(const MachineMemOperand *MMO) {
387 // The Value and Offset may differ due to CSE. But the flags and size
388 // should be the same.
389 assert(MMO->getFlags() == getFlags() && "Flags mismatch!");
390 assert(MMO->getSize() == getSize() && "Size mismatch!");
391
392 if (MMO->getBaseAlignment() >= getBaseAlignment()) {
393 // Update the alignment value.
David Greeneba2b2972010-02-15 16:48:31 +0000394 Flags = (Flags & ((1 << MOMaxBits) - 1)) |
395 ((Log2_32(MMO->getBaseAlignment()) + 1) << MOMaxBits);
Dan Gohmanc76909a2009-09-25 20:36:54 +0000396 // Also update the base and offset, because the new alignment may
397 // not be applicable with the old ones.
Chris Lattnere8e2e802010-09-21 04:23:39 +0000398 PtrInfo = MMO->PtrInfo;
Dan Gohmanc76909a2009-09-25 20:36:54 +0000399 }
400}
401
Dan Gohman4b2ebc12009-09-25 23:33:20 +0000402/// getAlignment - Return the minimum known alignment in bytes of the
403/// actual memory reference.
404uint64_t MachineMemOperand::getAlignment() const {
405 return MinAlign(getBaseAlignment(), getOffset());
406}
407
Dan Gohmanc76909a2009-09-25 20:36:54 +0000408raw_ostream &llvm::operator<<(raw_ostream &OS, const MachineMemOperand &MMO) {
409 assert((MMO.isLoad() || MMO.isStore()) &&
Dan Gohmancd26ec52009-09-23 01:33:16 +0000410 "SV has to be a load, store or both.");
411
Dan Gohmanc76909a2009-09-25 20:36:54 +0000412 if (MMO.isVolatile())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000413 OS << "Volatile ";
414
Dan Gohmanc76909a2009-09-25 20:36:54 +0000415 if (MMO.isLoad())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000416 OS << "LD";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000417 if (MMO.isStore())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000418 OS << "ST";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000419 OS << MMO.getSize();
Dan Gohmancd26ec52009-09-23 01:33:16 +0000420
421 // Print the address information.
422 OS << "[";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000423 if (!MMO.getValue())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000424 OS << "<unknown>";
425 else
Dan Gohmanc76909a2009-09-25 20:36:54 +0000426 WriteAsOperand(OS, MMO.getValue(), /*PrintType=*/false);
Dan Gohmancd26ec52009-09-23 01:33:16 +0000427
428 // If the alignment of the memory reference itself differs from the alignment
429 // of the base pointer, print the base alignment explicitly, next to the base
430 // pointer.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000431 if (MMO.getBaseAlignment() != MMO.getAlignment())
432 OS << "(align=" << MMO.getBaseAlignment() << ")";
Dan Gohmancd26ec52009-09-23 01:33:16 +0000433
Dan Gohmanc76909a2009-09-25 20:36:54 +0000434 if (MMO.getOffset() != 0)
435 OS << "+" << MMO.getOffset();
Dan Gohmancd26ec52009-09-23 01:33:16 +0000436 OS << "]";
437
438 // Print the alignment of the reference.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000439 if (MMO.getBaseAlignment() != MMO.getAlignment() ||
440 MMO.getBaseAlignment() != MMO.getSize())
441 OS << "(align=" << MMO.getAlignment() << ")";
Dan Gohmancd26ec52009-09-23 01:33:16 +0000442
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000443 // Print TBAA info.
444 if (const MDNode *TBAAInfo = MMO.getTBAAInfo()) {
445 OS << "(tbaa=";
446 if (TBAAInfo->getNumOperands() > 0)
447 WriteAsOperand(OS, TBAAInfo->getOperand(0), /*PrintType=*/false);
448 else
449 OS << "<unknown>";
450 OS << ")";
451 }
452
Bill Wendlingd65ba722011-04-29 23:45:22 +0000453 // Print nontemporal info.
454 if (MMO.isNonTemporal())
455 OS << "(nontemporal)";
456
Dan Gohmancd26ec52009-09-23 01:33:16 +0000457 return OS;
458}
459
Dan Gohmance42e402008-07-07 20:32:02 +0000460//===----------------------------------------------------------------------===//
Chris Lattnerf7382302007-12-30 21:56:09 +0000461// MachineInstr Implementation
462//===----------------------------------------------------------------------===//
463
Evan Chengc0f64ff2006-11-27 23:37:22 +0000464/// MachineInstr ctor - This constructor creates a dummy MachineInstr with
Evan Chenge837dea2011-06-28 19:10:37 +0000465/// MCID NULL and no operands.
Evan Chengc0f64ff2006-11-27 23:37:22 +0000466MachineInstr::MachineInstr()
Evan Chenge837dea2011-06-28 19:10:37 +0000467 : MCID(0), NumImplicitOps(0), Flags(0), AsmPrinterFlags(0),
Anton Korobeynikov6dd97472011-03-05 18:43:04 +0000468 MemRefs(0), MemRefsEnd(0),
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000469 Parent(0) {
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000470 // Make sure that we get added to a machine basicblock
471 LeakDetector::addGarbageObject(this);
Chris Lattner72791222002-10-28 20:59:49 +0000472}
473
Evan Cheng67f660c2006-11-30 07:08:44 +0000474void MachineInstr::addImplicitDefUseOperands() {
Evan Chenge837dea2011-06-28 19:10:37 +0000475 if (MCID->ImplicitDefs)
476 for (const unsigned *ImpDefs = MCID->ImplicitDefs; *ImpDefs; ++ImpDefs)
Chris Lattner8019f412007-12-30 00:41:17 +0000477 addOperand(MachineOperand::CreateReg(*ImpDefs, true, true));
Evan Chenge837dea2011-06-28 19:10:37 +0000478 if (MCID->ImplicitUses)
479 for (const unsigned *ImpUses = MCID->ImplicitUses; *ImpUses; ++ImpUses)
Chris Lattner8019f412007-12-30 00:41:17 +0000480 addOperand(MachineOperand::CreateReg(*ImpUses, false, true));
Evan Chengd7de4962006-11-13 23:34:06 +0000481}
482
Bob Wilson0855cad2010-04-09 04:34:03 +0000483/// MachineInstr ctor - This constructor creates a MachineInstr and adds the
484/// implicit operands. It reserves space for the number of operands specified by
Evan Chenge837dea2011-06-28 19:10:37 +0000485/// the MCInstrDesc.
486MachineInstr::MachineInstr(const MCInstrDesc &tid, bool NoImp)
487 : MCID(&tid), NumImplicitOps(0), Flags(0), AsmPrinterFlags(0),
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000488 MemRefs(0), MemRefsEnd(0), Parent(0) {
Bob Wilson1793ab92010-04-09 04:46:43 +0000489 if (!NoImp)
Evan Chenge837dea2011-06-28 19:10:37 +0000490 NumImplicitOps = MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
491 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Evan Chengfa945722007-10-13 02:23:01 +0000492 if (!NoImp)
493 addImplicitDefUseOperands();
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000494 // Make sure that we get added to a machine basicblock
495 LeakDetector::addGarbageObject(this);
Evan Chengd7de4962006-11-13 23:34:06 +0000496}
497
Dale Johannesen06efc022009-01-27 23:20:29 +0000498/// MachineInstr ctor - As above, but with a DebugLoc.
Evan Chenge837dea2011-06-28 19:10:37 +0000499MachineInstr::MachineInstr(const MCInstrDesc &tid, const DebugLoc dl,
Dale Johannesen06efc022009-01-27 23:20:29 +0000500 bool NoImp)
Evan Chenge837dea2011-06-28 19:10:37 +0000501 : MCID(&tid), NumImplicitOps(0), Flags(0), AsmPrinterFlags(0),
Anton Korobeynikov6dd97472011-03-05 18:43:04 +0000502 MemRefs(0), MemRefsEnd(0), Parent(0), debugLoc(dl) {
Bob Wilson1793ab92010-04-09 04:46:43 +0000503 if (!NoImp)
Evan Chenge837dea2011-06-28 19:10:37 +0000504 NumImplicitOps = MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
505 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Dale Johannesen06efc022009-01-27 23:20:29 +0000506 if (!NoImp)
507 addImplicitDefUseOperands();
508 // Make sure that we get added to a machine basicblock
509 LeakDetector::addGarbageObject(this);
510}
511
512/// MachineInstr ctor - Work exactly the same as the ctor two above, except
513/// that the MachineInstr is created and added to the end of the specified
514/// basic block.
Evan Chenge837dea2011-06-28 19:10:37 +0000515MachineInstr::MachineInstr(MachineBasicBlock *MBB, const MCInstrDesc &tid)
516 : MCID(&tid), NumImplicitOps(0), Flags(0), AsmPrinterFlags(0),
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000517 MemRefs(0), MemRefsEnd(0), Parent(0) {
Dale Johannesen06efc022009-01-27 23:20:29 +0000518 assert(MBB && "Cannot use inserting ctor with null basic block!");
Evan Chenge837dea2011-06-28 19:10:37 +0000519 NumImplicitOps = MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
520 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Dale Johannesen06efc022009-01-27 23:20:29 +0000521 addImplicitDefUseOperands();
522 // Make sure that we get added to a machine basicblock
523 LeakDetector::addGarbageObject(this);
524 MBB->push_back(this); // Add instruction to end of basic block!
525}
526
527/// MachineInstr ctor - As above, but with a DebugLoc.
528///
529MachineInstr::MachineInstr(MachineBasicBlock *MBB, const DebugLoc dl,
Evan Chenge837dea2011-06-28 19:10:37 +0000530 const MCInstrDesc &tid)
531 : MCID(&tid), NumImplicitOps(0), Flags(0), AsmPrinterFlags(0),
Anton Korobeynikov6dd97472011-03-05 18:43:04 +0000532 MemRefs(0), MemRefsEnd(0), Parent(0), debugLoc(dl) {
Chris Lattnerddd7fcb2002-10-29 23:19:00 +0000533 assert(MBB && "Cannot use inserting ctor with null basic block!");
Evan Chenge837dea2011-06-28 19:10:37 +0000534 NumImplicitOps = MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
535 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Evan Cheng67f660c2006-11-30 07:08:44 +0000536 addImplicitDefUseOperands();
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000537 // Make sure that we get added to a machine basicblock
538 LeakDetector::addGarbageObject(this);
Chris Lattnerddd7fcb2002-10-29 23:19:00 +0000539 MBB->push_back(this); // Add instruction to end of basic block!
540}
541
Misha Brukmance22e762004-07-09 14:45:17 +0000542/// MachineInstr ctor - Copies MachineInstr arg exactly
543///
Evan Cheng1ed99222008-07-19 00:37:25 +0000544MachineInstr::MachineInstr(MachineFunction &MF, const MachineInstr &MI)
Evan Chenge837dea2011-06-28 19:10:37 +0000545 : MCID(&MI.getDesc()), NumImplicitOps(0), Flags(0), AsmPrinterFlags(0),
Dan Gohmanc76909a2009-09-25 20:36:54 +0000546 MemRefs(MI.MemRefs), MemRefsEnd(MI.MemRefsEnd),
547 Parent(0), debugLoc(MI.getDebugLoc()) {
Chris Lattner943b5e12006-05-04 19:14:44 +0000548 Operands.reserve(MI.getNumOperands());
Tanya Lattnerb5159ed2004-05-23 20:58:02 +0000549
Misha Brukmance22e762004-07-09 14:45:17 +0000550 // Add operands
Evan Cheng1ed99222008-07-19 00:37:25 +0000551 for (unsigned i = 0; i != MI.getNumOperands(); ++i)
552 addOperand(MI.getOperand(i));
553 NumImplicitOps = MI.NumImplicitOps;
Tanya Lattner0c63e032004-05-24 03:14:18 +0000554
Anton Korobeynikov6dd97472011-03-05 18:43:04 +0000555 // Copy all the flags.
556 Flags = MI.Flags;
557
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000558 // Set parent to null.
Chris Lattnerf20c1a42007-12-31 04:56:33 +0000559 Parent = 0;
Dan Gohman6116a732008-07-21 18:47:29 +0000560
561 LeakDetector::addGarbageObject(this);
Tanya Lattner466b5342004-05-23 19:35:12 +0000562}
563
Misha Brukmance22e762004-07-09 14:45:17 +0000564MachineInstr::~MachineInstr() {
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000565 LeakDetector::removeGarbageObject(this);
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000566#ifndef NDEBUG
Chris Lattner62ed6b92008-01-01 01:12:31 +0000567 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000568 assert(Operands[i].ParentMI == this && "ParentMI mismatch!");
Dan Gohmand735b802008-10-03 15:45:36 +0000569 assert((!Operands[i].isReg() || !Operands[i].isOnRegUseList()) &&
Chris Lattner62ed6b92008-01-01 01:12:31 +0000570 "Reg operand def/use list corrupted");
571 }
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000572#endif
Alkis Evlogimenosaad5c052004-02-16 07:17:43 +0000573}
574
Chris Lattner62ed6b92008-01-01 01:12:31 +0000575/// getRegInfo - If this instruction is embedded into a MachineFunction,
576/// return the MachineRegisterInfo object for the current function, otherwise
577/// return null.
578MachineRegisterInfo *MachineInstr::getRegInfo() {
579 if (MachineBasicBlock *MBB = getParent())
Dan Gohman4e526b92008-07-08 23:59:09 +0000580 return &MBB->getParent()->getRegInfo();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000581 return 0;
582}
583
584/// RemoveRegOperandsFromUseLists - Unlink all of the register operands in
585/// this instruction from their respective use lists. This requires that the
586/// operands already be on their use lists.
587void MachineInstr::RemoveRegOperandsFromUseLists() {
588 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000589 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000590 Operands[i].RemoveRegOperandFromRegInfo();
591 }
592}
593
594/// AddRegOperandsToUseLists - Add all of the register operands in
595/// this instruction from their respective use lists. This requires that the
596/// operands not be on their use lists yet.
597void MachineInstr::AddRegOperandsToUseLists(MachineRegisterInfo &RegInfo) {
598 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000599 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000600 Operands[i].AddRegOperandToRegInfo(&RegInfo);
601 }
602}
603
604
605/// addOperand - Add the specified operand to the instruction. If it is an
606/// implicit operand, it is added to the end of the operand list. If it is
607/// an explicit operand it is added at the end of the explicit operand list
608/// (before the first implicit operand).
609void MachineInstr::addOperand(const MachineOperand &Op) {
Dan Gohmand735b802008-10-03 15:45:36 +0000610 bool isImpReg = Op.isReg() && Op.isImplicit();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000611 assert((isImpReg || !OperandsComplete()) &&
612 "Trying to add an operand to a machine instr that is already done!");
613
Dan Gohmanbcf28c02008-12-09 22:45:08 +0000614 MachineRegisterInfo *RegInfo = getRegInfo();
615
Chris Lattner62ed6b92008-01-01 01:12:31 +0000616 // If we are adding the operand to the end of the list, our job is simpler.
617 // This is true most of the time, so this is a reasonable optimization.
618 if (isImpReg || NumImplicitOps == 0) {
619 // We can only do this optimization if we know that the operand list won't
620 // reallocate.
621 if (Operands.empty() || Operands.size()+1 <= Operands.capacity()) {
622 Operands.push_back(Op);
623
624 // Set the parent of the operand.
625 Operands.back().ParentMI = this;
626
627 // If the operand is a register, update the operand's use list.
Jim Grosbach06801722009-12-16 19:43:02 +0000628 if (Op.isReg()) {
Dan Gohmanbcf28c02008-12-09 22:45:08 +0000629 Operands.back().AddRegOperandToRegInfo(RegInfo);
Jim Grosbach06801722009-12-16 19:43:02 +0000630 // If the register operand is flagged as early, mark the operand as such
631 unsigned OpNo = Operands.size() - 1;
Evan Chenge837dea2011-06-28 19:10:37 +0000632 if (MCID->getOperandConstraint(OpNo, MCOI::EARLY_CLOBBER) != -1)
Jim Grosbach06801722009-12-16 19:43:02 +0000633 Operands[OpNo].setIsEarlyClobber(true);
634 }
Chris Lattner62ed6b92008-01-01 01:12:31 +0000635 return;
636 }
637 }
638
639 // Otherwise, we have to insert a real operand before any implicit ones.
640 unsigned OpNo = Operands.size()-NumImplicitOps;
641
Chris Lattner62ed6b92008-01-01 01:12:31 +0000642 // If this instruction isn't embedded into a function, then we don't need to
643 // update any operand lists.
644 if (RegInfo == 0) {
645 // Simple insertion, no reginfo update needed for other register operands.
646 Operands.insert(Operands.begin()+OpNo, Op);
647 Operands[OpNo].ParentMI = this;
648
649 // Do explicitly set the reginfo for this operand though, to ensure the
650 // next/prev fields are properly nulled out.
Jim Grosbach06801722009-12-16 19:43:02 +0000651 if (Operands[OpNo].isReg()) {
Chris Lattner62ed6b92008-01-01 01:12:31 +0000652 Operands[OpNo].AddRegOperandToRegInfo(0);
Jim Grosbach06801722009-12-16 19:43:02 +0000653 // If the register operand is flagged as early, mark the operand as such
Evan Chenge837dea2011-06-28 19:10:37 +0000654 if (MCID->getOperandConstraint(OpNo, MCOI::EARLY_CLOBBER) != -1)
Jim Grosbach06801722009-12-16 19:43:02 +0000655 Operands[OpNo].setIsEarlyClobber(true);
656 }
Chris Lattner62ed6b92008-01-01 01:12:31 +0000657
658 } else if (Operands.size()+1 <= Operands.capacity()) {
659 // Otherwise, we have to remove register operands from their register use
660 // list, add the operand, then add the register operands back to their use
661 // list. This also must handle the case when the operand list reallocates
662 // to somewhere else.
663
664 // If insertion of this operand won't cause reallocation of the operand
665 // list, just remove the implicit operands, add the operand, then re-add all
666 // the rest of the operands.
667 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000668 assert(Operands[i].isReg() && "Should only be an implicit reg!");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000669 Operands[i].RemoveRegOperandFromRegInfo();
670 }
671
672 // Add the operand. If it is a register, add it to the reg list.
673 Operands.insert(Operands.begin()+OpNo, Op);
674 Operands[OpNo].ParentMI = this;
675
Jim Grosbach06801722009-12-16 19:43:02 +0000676 if (Operands[OpNo].isReg()) {
Chris Lattner62ed6b92008-01-01 01:12:31 +0000677 Operands[OpNo].AddRegOperandToRegInfo(RegInfo);
Jim Grosbach06801722009-12-16 19:43:02 +0000678 // If the register operand is flagged as early, mark the operand as such
Evan Chenge837dea2011-06-28 19:10:37 +0000679 if (MCID->getOperandConstraint(OpNo, MCOI::EARLY_CLOBBER) != -1)
Jim Grosbach06801722009-12-16 19:43:02 +0000680 Operands[OpNo].setIsEarlyClobber(true);
681 }
Chris Lattner62ed6b92008-01-01 01:12:31 +0000682
683 // Re-add all the implicit ops.
684 for (unsigned i = OpNo+1, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000685 assert(Operands[i].isReg() && "Should only be an implicit reg!");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000686 Operands[i].AddRegOperandToRegInfo(RegInfo);
687 }
688 } else {
689 // Otherwise, we will be reallocating the operand list. Remove all reg
690 // operands from their list, then readd them after the operand list is
691 // reallocated.
692 RemoveRegOperandsFromUseLists();
693
694 Operands.insert(Operands.begin()+OpNo, Op);
695 Operands[OpNo].ParentMI = this;
696
697 // Re-add all the operands.
698 AddRegOperandsToUseLists(*RegInfo);
Jim Grosbach06801722009-12-16 19:43:02 +0000699
700 // If the register operand is flagged as early, mark the operand as such
701 if (Operands[OpNo].isReg()
Evan Chenge837dea2011-06-28 19:10:37 +0000702 && MCID->getOperandConstraint(OpNo, MCOI::EARLY_CLOBBER) != -1)
Jim Grosbach06801722009-12-16 19:43:02 +0000703 Operands[OpNo].setIsEarlyClobber(true);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000704 }
705}
706
707/// RemoveOperand - Erase an operand from an instruction, leaving it with one
708/// fewer operand than it started with.
709///
710void MachineInstr::RemoveOperand(unsigned OpNo) {
711 assert(OpNo < Operands.size() && "Invalid operand number");
712
713 // Special case removing the last one.
714 if (OpNo == Operands.size()-1) {
715 // If needed, remove from the reg def/use list.
Dan Gohmand735b802008-10-03 15:45:36 +0000716 if (Operands.back().isReg() && Operands.back().isOnRegUseList())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000717 Operands.back().RemoveRegOperandFromRegInfo();
718
719 Operands.pop_back();
720 return;
721 }
722
723 // Otherwise, we are removing an interior operand. If we have reginfo to
724 // update, remove all operands that will be shifted down from their reg lists,
725 // move everything down, then re-add them.
726 MachineRegisterInfo *RegInfo = getRegInfo();
727 if (RegInfo) {
728 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000729 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000730 Operands[i].RemoveRegOperandFromRegInfo();
731 }
732 }
733
734 Operands.erase(Operands.begin()+OpNo);
735
736 if (RegInfo) {
737 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000738 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000739 Operands[i].AddRegOperandToRegInfo(RegInfo);
740 }
741 }
742}
743
Dan Gohmanc76909a2009-09-25 20:36:54 +0000744/// addMemOperand - Add a MachineMemOperand to the machine instruction.
745/// This function should be used only occasionally. The setMemRefs function
746/// is the primary method for setting up a MachineInstr's MemRefs list.
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000747void MachineInstr::addMemOperand(MachineFunction &MF,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000748 MachineMemOperand *MO) {
749 mmo_iterator OldMemRefs = MemRefs;
750 mmo_iterator OldMemRefsEnd = MemRefsEnd;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000751
Dan Gohmanc76909a2009-09-25 20:36:54 +0000752 size_t NewNum = (MemRefsEnd - MemRefs) + 1;
753 mmo_iterator NewMemRefs = MF.allocateMemRefsArray(NewNum);
754 mmo_iterator NewMemRefsEnd = NewMemRefs + NewNum;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000755
Dan Gohmanc76909a2009-09-25 20:36:54 +0000756 std::copy(OldMemRefs, OldMemRefsEnd, NewMemRefs);
757 NewMemRefs[NewNum - 1] = MO;
758
759 MemRefs = NewMemRefs;
760 MemRefsEnd = NewMemRefsEnd;
761}
Chris Lattner62ed6b92008-01-01 01:12:31 +0000762
Evan Cheng506049f2010-03-03 01:44:33 +0000763bool MachineInstr::isIdenticalTo(const MachineInstr *Other,
764 MICheckType Check) const {
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000765 // If opcodes or number of operands are not the same then the two
766 // instructions are obviously not identical.
767 if (Other->getOpcode() != getOpcode() ||
768 Other->getNumOperands() != getNumOperands())
769 return false;
770
771 // Check operands to make sure they match.
772 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
773 const MachineOperand &MO = getOperand(i);
774 const MachineOperand &OMO = Other->getOperand(i);
Evan Chengcbc988b2011-05-12 00:56:58 +0000775 if (!MO.isReg()) {
776 if (!MO.isIdenticalTo(OMO))
777 return false;
778 continue;
779 }
780
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000781 // Clients may or may not want to ignore defs when testing for equality.
782 // For example, machine CSE pass only cares about finding common
783 // subexpressions, so it's safe to ignore virtual register defs.
Evan Chengcbc988b2011-05-12 00:56:58 +0000784 if (MO.isDef()) {
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000785 if (Check == IgnoreDefs)
786 continue;
Evan Chengcbc988b2011-05-12 00:56:58 +0000787 else if (Check == IgnoreVRegDefs) {
788 if (TargetRegisterInfo::isPhysicalRegister(MO.getReg()) ||
789 TargetRegisterInfo::isPhysicalRegister(OMO.getReg()))
790 if (MO.getReg() != OMO.getReg())
791 return false;
792 } else {
793 if (!MO.isIdenticalTo(OMO))
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000794 return false;
Evan Chengcbc988b2011-05-12 00:56:58 +0000795 if (Check == CheckKillDead && MO.isDead() != OMO.isDead())
796 return false;
797 }
798 } else {
799 if (!MO.isIdenticalTo(OMO))
800 return false;
801 if (Check == CheckKillDead && MO.isKill() != OMO.isKill())
802 return false;
803 }
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000804 }
805 return true;
Evan Cheng506049f2010-03-03 01:44:33 +0000806}
807
Chris Lattner48d7c062006-04-17 21:35:41 +0000808/// removeFromParent - This method unlinks 'this' from the containing basic
809/// block, and returns it, but does not delete it.
810MachineInstr *MachineInstr::removeFromParent() {
811 assert(getParent() && "Not embedded in a basic block!");
812 getParent()->remove(this);
813 return this;
814}
815
816
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000817/// eraseFromParent - This method unlinks 'this' from the containing basic
818/// block, and deletes it.
819void MachineInstr::eraseFromParent() {
820 assert(getParent() && "Not embedded in a basic block!");
821 getParent()->erase(this);
822}
823
824
Brian Gaeke21326fc2004-02-13 04:39:32 +0000825/// OperandComplete - Return true if it's illegal to add a new operand
826///
Chris Lattner2a90ba62004-02-12 16:09:53 +0000827bool MachineInstr::OperandsComplete() const {
Evan Chenge837dea2011-06-28 19:10:37 +0000828 unsigned short NumOperands = MCID->getNumOperands();
829 if (!MCID->isVariadic() && getNumOperands()-NumImplicitOps >= NumOperands)
Vikram S. Adve34977822003-05-31 07:39:06 +0000830 return true; // Broken: we have all the operands of this instruction!
Chris Lattner413746e2002-10-28 20:48:39 +0000831 return false;
832}
833
Evan Cheng19e3f312007-05-15 01:26:09 +0000834/// getNumExplicitOperands - Returns the number of non-implicit operands.
835///
836unsigned MachineInstr::getNumExplicitOperands() const {
Evan Chenge837dea2011-06-28 19:10:37 +0000837 unsigned NumOperands = MCID->getNumOperands();
838 if (!MCID->isVariadic())
Evan Cheng19e3f312007-05-15 01:26:09 +0000839 return NumOperands;
840
Dan Gohman9407cd42009-04-15 17:59:11 +0000841 for (unsigned i = NumOperands, e = getNumOperands(); i != e; ++i) {
842 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000843 if (!MO.isReg() || !MO.isImplicit())
Evan Cheng19e3f312007-05-15 01:26:09 +0000844 NumOperands++;
845 }
846 return NumOperands;
847}
848
Evan Chengc36b7062011-01-07 23:50:32 +0000849bool MachineInstr::isStackAligningInlineAsm() const {
850 if (isInlineAsm()) {
851 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
852 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
853 return true;
854 }
855 return false;
856}
Chris Lattner8ace2cd2006-10-20 22:39:59 +0000857
Evan Chengfaa51072007-04-26 19:00:32 +0000858/// findRegisterUseOperandIdx() - Returns the MachineOperand that is a use of
Jim Grosbachf9ca50e2009-09-17 17:57:26 +0000859/// the specific register or -1 if it is not found. It further tightens
Evan Cheng76d7e762007-02-23 01:04:26 +0000860/// the search criteria to a use that kills the register if isKill is true.
Evan Cheng6130f662008-03-05 00:59:57 +0000861int MachineInstr::findRegisterUseOperandIdx(unsigned Reg, bool isKill,
862 const TargetRegisterInfo *TRI) const {
Evan Cheng576d1232006-12-06 08:27:42 +0000863 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Chengf277ee42007-05-29 18:35:22 +0000864 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000865 if (!MO.isReg() || !MO.isUse())
Evan Cheng6130f662008-03-05 00:59:57 +0000866 continue;
867 unsigned MOReg = MO.getReg();
868 if (!MOReg)
869 continue;
870 if (MOReg == Reg ||
871 (TRI &&
872 TargetRegisterInfo::isPhysicalRegister(MOReg) &&
873 TargetRegisterInfo::isPhysicalRegister(Reg) &&
874 TRI->isSubRegister(MOReg, Reg)))
Evan Cheng76d7e762007-02-23 01:04:26 +0000875 if (!isKill || MO.isKill())
Evan Cheng32eb1f12007-03-26 22:37:45 +0000876 return i;
Evan Cheng576d1232006-12-06 08:27:42 +0000877 }
Evan Cheng32eb1f12007-03-26 22:37:45 +0000878 return -1;
Evan Cheng576d1232006-12-06 08:27:42 +0000879}
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +0000880
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +0000881/// readsWritesVirtualRegister - Return a pair of bools (reads, writes)
882/// indicating if this instruction reads or writes Reg. This also considers
883/// partial defines.
884std::pair<bool,bool>
885MachineInstr::readsWritesVirtualRegister(unsigned Reg,
886 SmallVectorImpl<unsigned> *Ops) const {
887 bool PartDef = false; // Partial redefine.
888 bool FullDef = false; // Full define.
889 bool Use = false;
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +0000890
891 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
892 const MachineOperand &MO = getOperand(i);
893 if (!MO.isReg() || MO.getReg() != Reg)
894 continue;
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +0000895 if (Ops)
896 Ops->push_back(i);
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +0000897 if (MO.isUse())
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +0000898 Use |= !MO.isUndef();
899 else if (MO.getSubReg())
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +0000900 PartDef = true;
901 else
902 FullDef = true;
903 }
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +0000904 // A partial redefine uses Reg unless there is also a full define.
905 return std::make_pair(Use || (PartDef && !FullDef), PartDef || FullDef);
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +0000906}
907
Evan Cheng6130f662008-03-05 00:59:57 +0000908/// findRegisterDefOperandIdx() - Returns the operand index that is a def of
Dan Gohman703bfe62008-05-06 00:20:10 +0000909/// the specified register or -1 if it is not found. If isDead is true, defs
910/// that are not dead are skipped. If TargetRegisterInfo is non-null, then it
911/// also checks if there is a def of a super-register.
Evan Cheng1015ba72010-05-21 20:53:24 +0000912int
913MachineInstr::findRegisterDefOperandIdx(unsigned Reg, bool isDead, bool Overlap,
914 const TargetRegisterInfo *TRI) const {
915 bool isPhys = TargetRegisterInfo::isPhysicalRegister(Reg);
Evan Chengb371f452007-02-19 21:49:54 +0000916 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng6130f662008-03-05 00:59:57 +0000917 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000918 if (!MO.isReg() || !MO.isDef())
Evan Cheng6130f662008-03-05 00:59:57 +0000919 continue;
920 unsigned MOReg = MO.getReg();
Evan Cheng1015ba72010-05-21 20:53:24 +0000921 bool Found = (MOReg == Reg);
922 if (!Found && TRI && isPhys &&
923 TargetRegisterInfo::isPhysicalRegister(MOReg)) {
924 if (Overlap)
925 Found = TRI->regsOverlap(MOReg, Reg);
926 else
927 Found = TRI->isSubRegister(MOReg, Reg);
928 }
929 if (Found && (!isDead || MO.isDead()))
930 return i;
Evan Chengb371f452007-02-19 21:49:54 +0000931 }
Evan Cheng6130f662008-03-05 00:59:57 +0000932 return -1;
Evan Chengb371f452007-02-19 21:49:54 +0000933}
Evan Cheng19e3f312007-05-15 01:26:09 +0000934
Evan Chengf277ee42007-05-29 18:35:22 +0000935/// findFirstPredOperandIdx() - Find the index of the first operand in the
936/// operand list that is used to represent the predicate. It returns -1 if
937/// none is found.
938int MachineInstr::findFirstPredOperandIdx() const {
Evan Chenge837dea2011-06-28 19:10:37 +0000939 const MCInstrDesc &MCID = getDesc();
940 if (MCID.isPredicable()) {
Evan Cheng19e3f312007-05-15 01:26:09 +0000941 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Evan Chenge837dea2011-06-28 19:10:37 +0000942 if (MCID.OpInfo[i].isPredicate())
Evan Chengf277ee42007-05-29 18:35:22 +0000943 return i;
Evan Cheng19e3f312007-05-15 01:26:09 +0000944 }
945
Evan Chengf277ee42007-05-29 18:35:22 +0000946 return -1;
Evan Cheng19e3f312007-05-15 01:26:09 +0000947}
Evan Chengb371f452007-02-19 21:49:54 +0000948
Bob Wilsond9df5012009-04-09 17:16:43 +0000949/// isRegTiedToUseOperand - Given the index of a register def operand,
950/// check if the register def is tied to a source operand, due to either
951/// two-address elimination or inline assembly constraints. Returns the
952/// first tied use operand index by reference is UseOpIdx is not null.
Jakob Stoklund Olesence9be2c2009-04-29 20:57:16 +0000953bool MachineInstr::
954isRegTiedToUseOperand(unsigned DefOpIdx, unsigned *UseOpIdx) const {
Chris Lattner518bb532010-02-09 19:54:29 +0000955 if (isInlineAsm()) {
Evan Chengc36b7062011-01-07 23:50:32 +0000956 assert(DefOpIdx > InlineAsm::MIOp_FirstOperand);
Bob Wilsond9df5012009-04-09 17:16:43 +0000957 const MachineOperand &MO = getOperand(DefOpIdx);
Chris Lattnerc30aa7b2009-04-09 23:33:34 +0000958 if (!MO.isReg() || !MO.isDef() || MO.getReg() == 0)
Evan Chengfb112882009-03-23 08:01:15 +0000959 return false;
Evan Chengef5d0702009-06-24 02:05:51 +0000960 // Determine the actual operand index that corresponds to this index.
Evan Chengfb112882009-03-23 08:01:15 +0000961 unsigned DefNo = 0;
Evan Chengef5d0702009-06-24 02:05:51 +0000962 unsigned DefPart = 0;
Evan Chengc36b7062011-01-07 23:50:32 +0000963 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands();
964 i < e; ) {
Evan Chengfb112882009-03-23 08:01:15 +0000965 const MachineOperand &FMO = getOperand(i);
Jakob Stoklund Olesen45d34fe2009-07-19 19:09:59 +0000966 // After the normal asm operands there may be additional imp-def regs.
967 if (!FMO.isImm())
968 return false;
Evan Chengfb112882009-03-23 08:01:15 +0000969 // Skip over this def.
Evan Chengef5d0702009-06-24 02:05:51 +0000970 unsigned NumOps = InlineAsm::getNumOperandRegisters(FMO.getImm());
971 unsigned PrevDef = i + 1;
972 i = PrevDef + NumOps;
973 if (i > DefOpIdx) {
974 DefPart = DefOpIdx - PrevDef;
Evan Chengfb112882009-03-23 08:01:15 +0000975 break;
Evan Chengef5d0702009-06-24 02:05:51 +0000976 }
Evan Chengfb112882009-03-23 08:01:15 +0000977 ++DefNo;
978 }
Evan Chengc36b7062011-01-07 23:50:32 +0000979 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands();
980 i != e; ++i) {
Evan Chengfb112882009-03-23 08:01:15 +0000981 const MachineOperand &FMO = getOperand(i);
982 if (!FMO.isImm())
983 continue;
984 if (i+1 >= e || !getOperand(i+1).isReg() || !getOperand(i+1).isUse())
985 continue;
986 unsigned Idx;
Evan Chengef5d0702009-06-24 02:05:51 +0000987 if (InlineAsm::isUseOperandTiedToDef(FMO.getImm(), Idx) &&
Bob Wilsond9df5012009-04-09 17:16:43 +0000988 Idx == DefNo) {
989 if (UseOpIdx)
Evan Chengef5d0702009-06-24 02:05:51 +0000990 *UseOpIdx = (unsigned)i + 1 + DefPart;
Evan Chengfb112882009-03-23 08:01:15 +0000991 return true;
Bob Wilsond9df5012009-04-09 17:16:43 +0000992 }
Evan Chengfb112882009-03-23 08:01:15 +0000993 }
Evan Chengef5d0702009-06-24 02:05:51 +0000994 return false;
Evan Chengfb112882009-03-23 08:01:15 +0000995 }
996
Bob Wilsond9df5012009-04-09 17:16:43 +0000997 assert(getOperand(DefOpIdx).isDef() && "DefOpIdx is not a def!");
Evan Chenge837dea2011-06-28 19:10:37 +0000998 const MCInstrDesc &MCID = getDesc();
999 for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i) {
Evan Chengef0732d2008-07-10 07:35:43 +00001000 const MachineOperand &MO = getOperand(i);
Dan Gohman2ce7f202008-12-05 05:45:42 +00001001 if (MO.isReg() && MO.isUse() &&
Evan Chenge837dea2011-06-28 19:10:37 +00001002 MCID.getOperandConstraint(i, MCOI::TIED_TO) == (int)DefOpIdx) {
Bob Wilsond9df5012009-04-09 17:16:43 +00001003 if (UseOpIdx)
1004 *UseOpIdx = (unsigned)i;
Evan Chengef0732d2008-07-10 07:35:43 +00001005 return true;
Bob Wilsond9df5012009-04-09 17:16:43 +00001006 }
Evan Cheng32dfbea2007-10-12 08:50:34 +00001007 }
1008 return false;
1009}
1010
Evan Chenga24752f2009-03-19 20:30:06 +00001011/// isRegTiedToDefOperand - Return true if the operand of the specified index
1012/// is a register use and it is tied to an def operand. It also returns the def
1013/// operand index by reference.
Jakob Stoklund Olesence9be2c2009-04-29 20:57:16 +00001014bool MachineInstr::
1015isRegTiedToDefOperand(unsigned UseOpIdx, unsigned *DefOpIdx) const {
Chris Lattner518bb532010-02-09 19:54:29 +00001016 if (isInlineAsm()) {
Evan Chengfb112882009-03-23 08:01:15 +00001017 const MachineOperand &MO = getOperand(UseOpIdx);
Chris Lattner0c8382c2009-04-09 16:50:43 +00001018 if (!MO.isReg() || !MO.isUse() || MO.getReg() == 0)
Evan Chengfb112882009-03-23 08:01:15 +00001019 return false;
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +00001020
1021 // Find the flag operand corresponding to UseOpIdx
1022 unsigned FlagIdx, NumOps=0;
Evan Chengc36b7062011-01-07 23:50:32 +00001023 for (FlagIdx = InlineAsm::MIOp_FirstOperand;
1024 FlagIdx < UseOpIdx; FlagIdx += NumOps+1) {
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +00001025 const MachineOperand &UFMO = getOperand(FlagIdx);
Jakob Stoklund Olesen45d34fe2009-07-19 19:09:59 +00001026 // After the normal asm operands there may be additional imp-def regs.
1027 if (!UFMO.isImm())
1028 return false;
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +00001029 NumOps = InlineAsm::getNumOperandRegisters(UFMO.getImm());
1030 assert(NumOps < getNumOperands() && "Invalid inline asm flag");
1031 if (UseOpIdx < FlagIdx+NumOps+1)
1032 break;
Evan Chengef5d0702009-06-24 02:05:51 +00001033 }
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +00001034 if (FlagIdx >= UseOpIdx)
Evan Chengef5d0702009-06-24 02:05:51 +00001035 return false;
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +00001036 const MachineOperand &UFMO = getOperand(FlagIdx);
Evan Chengfb112882009-03-23 08:01:15 +00001037 unsigned DefNo;
1038 if (InlineAsm::isUseOperandTiedToDef(UFMO.getImm(), DefNo)) {
1039 if (!DefOpIdx)
1040 return true;
1041
Evan Chengc36b7062011-01-07 23:50:32 +00001042 unsigned DefIdx = InlineAsm::MIOp_FirstOperand;
Dale Johannesenf1e309e2010-07-02 20:16:09 +00001043 // Remember to adjust the index. First operand is asm string, second is
Evan Chengc36b7062011-01-07 23:50:32 +00001044 // the HasSideEffects and AlignStack bits, then there is a flag for each.
Evan Chengfb112882009-03-23 08:01:15 +00001045 while (DefNo) {
1046 const MachineOperand &FMO = getOperand(DefIdx);
1047 assert(FMO.isImm());
1048 // Skip over this def.
1049 DefIdx += InlineAsm::getNumOperandRegisters(FMO.getImm()) + 1;
1050 --DefNo;
1051 }
Evan Chengef5d0702009-06-24 02:05:51 +00001052 *DefOpIdx = DefIdx + UseOpIdx - FlagIdx;
Evan Chengfb112882009-03-23 08:01:15 +00001053 return true;
1054 }
1055 return false;
1056 }
1057
Evan Chenge837dea2011-06-28 19:10:37 +00001058 const MCInstrDesc &MCID = getDesc();
1059 if (UseOpIdx >= MCID.getNumOperands())
Evan Chenga24752f2009-03-19 20:30:06 +00001060 return false;
1061 const MachineOperand &MO = getOperand(UseOpIdx);
1062 if (!MO.isReg() || !MO.isUse())
1063 return false;
Evan Chenge837dea2011-06-28 19:10:37 +00001064 int DefIdx = MCID.getOperandConstraint(UseOpIdx, MCOI::TIED_TO);
Evan Chenga24752f2009-03-19 20:30:06 +00001065 if (DefIdx == -1)
1066 return false;
1067 if (DefOpIdx)
1068 *DefOpIdx = (unsigned)DefIdx;
1069 return true;
1070}
1071
Dan Gohmane6cd7572010-05-13 20:34:42 +00001072/// clearKillInfo - Clears kill flags on all operands.
1073///
1074void MachineInstr::clearKillInfo() {
1075 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1076 MachineOperand &MO = getOperand(i);
1077 if (MO.isReg() && MO.isUse())
1078 MO.setIsKill(false);
1079 }
1080}
1081
Evan Cheng576d1232006-12-06 08:27:42 +00001082/// copyKillDeadInfo - Copies kill / dead operand properties from MI.
1083///
1084void MachineInstr::copyKillDeadInfo(const MachineInstr *MI) {
1085 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1086 const MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001087 if (!MO.isReg() || (!MO.isKill() && !MO.isDead()))
Evan Cheng576d1232006-12-06 08:27:42 +00001088 continue;
1089 for (unsigned j = 0, ee = getNumOperands(); j != ee; ++j) {
1090 MachineOperand &MOp = getOperand(j);
1091 if (!MOp.isIdenticalTo(MO))
1092 continue;
1093 if (MO.isKill())
1094 MOp.setIsKill();
1095 else
1096 MOp.setIsDead();
1097 break;
1098 }
1099 }
1100}
1101
Evan Cheng19e3f312007-05-15 01:26:09 +00001102/// copyPredicates - Copies predicate operand(s) from MI.
1103void MachineInstr::copyPredicates(const MachineInstr *MI) {
Evan Chenge837dea2011-06-28 19:10:37 +00001104 const MCInstrDesc &MCID = MI->getDesc();
1105 if (!MCID.isPredicable())
Evan Chengb27087f2008-03-13 00:44:09 +00001106 return;
1107 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
Evan Chenge837dea2011-06-28 19:10:37 +00001108 if (MCID.OpInfo[i].isPredicate()) {
Evan Chengb27087f2008-03-13 00:44:09 +00001109 // Predicated operands must be last operands.
1110 addOperand(MI->getOperand(i));
Evan Cheng19e3f312007-05-15 01:26:09 +00001111 }
1112 }
1113}
1114
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +00001115void MachineInstr::substituteRegister(unsigned FromReg,
1116 unsigned ToReg,
1117 unsigned SubIdx,
1118 const TargetRegisterInfo &RegInfo) {
1119 if (TargetRegisterInfo::isPhysicalRegister(ToReg)) {
1120 if (SubIdx)
1121 ToReg = RegInfo.getSubReg(ToReg, SubIdx);
1122 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1123 MachineOperand &MO = getOperand(i);
1124 if (!MO.isReg() || MO.getReg() != FromReg)
1125 continue;
1126 MO.substPhysReg(ToReg, RegInfo);
1127 }
1128 } else {
1129 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1130 MachineOperand &MO = getOperand(i);
1131 if (!MO.isReg() || MO.getReg() != FromReg)
1132 continue;
1133 MO.substVirtReg(ToReg, SubIdx, RegInfo);
1134 }
1135 }
1136}
1137
Evan Cheng9f1c8312008-07-03 09:09:37 +00001138/// isSafeToMove - Return true if it is safe to move this instruction. If
1139/// SawStore is set to true, it means that there is a store (or call) between
1140/// the instruction's location and its intended destination.
Dan Gohmanb3b930a2008-11-18 19:04:29 +00001141bool MachineInstr::isSafeToMove(const TargetInstrInfo *TII,
Evan Chengac1abde2010-03-02 19:03:01 +00001142 AliasAnalysis *AA,
1143 bool &SawStore) const {
Evan Chengb27087f2008-03-13 00:44:09 +00001144 // Ignore stuff that we obviously can't move.
Evan Chenge837dea2011-06-28 19:10:37 +00001145 if (MCID->mayStore() || MCID->isCall()) {
Evan Chengb27087f2008-03-13 00:44:09 +00001146 SawStore = true;
1147 return false;
1148 }
Evan Cheng30a343a2011-01-07 21:08:26 +00001149
1150 if (isLabel() || isDebugValue() ||
Evan Chenge837dea2011-06-28 19:10:37 +00001151 MCID->isTerminator() || hasUnmodeledSideEffects())
Evan Chengb27087f2008-03-13 00:44:09 +00001152 return false;
1153
1154 // See if this instruction does a load. If so, we have to guarantee that the
1155 // loaded value doesn't change between the load and the its intended
1156 // destination. The check for isInvariantLoad gives the targe the chance to
1157 // classify the load as always returning a constant, e.g. a constant pool
1158 // load.
Evan Chenge837dea2011-06-28 19:10:37 +00001159 if (MCID->mayLoad() && !isInvariantLoad(AA))
Evan Chengb27087f2008-03-13 00:44:09 +00001160 // Otherwise, this is a real load. If there is a store between the load and
Evan Cheng7cc2c402009-07-28 21:49:18 +00001161 // end of block, or if the load is volatile, we can't move it.
Dan Gohmand790a5c2008-10-02 15:04:30 +00001162 return !SawStore && !hasVolatileMemoryRef();
Dan Gohman3e4fb702008-09-24 00:06:15 +00001163
Evan Chengb27087f2008-03-13 00:44:09 +00001164 return true;
1165}
1166
Evan Chengdf3b9932008-08-27 20:33:50 +00001167/// isSafeToReMat - Return true if it's safe to rematerialize the specified
1168/// instruction which defined the specified register instead of copying it.
Dan Gohmanb3b930a2008-11-18 19:04:29 +00001169bool MachineInstr::isSafeToReMat(const TargetInstrInfo *TII,
Evan Chengac1abde2010-03-02 19:03:01 +00001170 AliasAnalysis *AA,
1171 unsigned DstReg) const {
Evan Chengdf3b9932008-08-27 20:33:50 +00001172 bool SawStore = false;
Dan Gohmana70dca12009-10-09 23:27:56 +00001173 if (!TII->isTriviallyReMaterializable(this, AA) ||
Evan Chengac1abde2010-03-02 19:03:01 +00001174 !isSafeToMove(TII, AA, SawStore))
Evan Chengdf3b9932008-08-27 20:33:50 +00001175 return false;
1176 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Dan Gohmancbad42c2008-11-18 19:49:32 +00001177 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001178 if (!MO.isReg())
Evan Chengdf3b9932008-08-27 20:33:50 +00001179 continue;
1180 // FIXME: For now, do not remat any instruction with register operands.
1181 // Later on, we can loosen the restriction is the register operands have
1182 // not been modified between the def and use. Note, this is different from
Evan Cheng8763c1c2008-08-27 20:58:54 +00001183 // MachineSink because the code is no longer in two-address form (at least
Evan Chengdf3b9932008-08-27 20:33:50 +00001184 // partially).
1185 if (MO.isUse())
1186 return false;
1187 else if (!MO.isDead() && MO.getReg() != DstReg)
1188 return false;
1189 }
1190 return true;
1191}
1192
Dan Gohman3e4fb702008-09-24 00:06:15 +00001193/// hasVolatileMemoryRef - Return true if this instruction may have a
1194/// volatile memory reference, or if the information describing the
1195/// memory reference is not available. Return false if it is known to
1196/// have no volatile memory references.
1197bool MachineInstr::hasVolatileMemoryRef() const {
1198 // An instruction known never to access memory won't have a volatile access.
Evan Chenge837dea2011-06-28 19:10:37 +00001199 if (!MCID->mayStore() &&
1200 !MCID->mayLoad() &&
1201 !MCID->isCall() &&
Evan Chengc36b7062011-01-07 23:50:32 +00001202 !hasUnmodeledSideEffects())
Dan Gohman3e4fb702008-09-24 00:06:15 +00001203 return false;
1204
1205 // Otherwise, if the instruction has no memory reference information,
1206 // conservatively assume it wasn't preserved.
1207 if (memoperands_empty())
1208 return true;
1209
1210 // Check the memory reference information for volatile references.
Dan Gohmanc76909a2009-09-25 20:36:54 +00001211 for (mmo_iterator I = memoperands_begin(), E = memoperands_end(); I != E; ++I)
1212 if ((*I)->isVolatile())
Dan Gohman3e4fb702008-09-24 00:06:15 +00001213 return true;
1214
1215 return false;
1216}
1217
Dan Gohmane33f44c2009-10-07 17:38:06 +00001218/// isInvariantLoad - Return true if this instruction is loading from a
1219/// location whose value is invariant across the function. For example,
Dan Gohmanf451cb82010-02-10 16:03:48 +00001220/// loading a value from the constant pool or from the argument area
Dan Gohmane33f44c2009-10-07 17:38:06 +00001221/// of a function if it does not change. This should only return true of
1222/// *all* loads the instruction does are invariant (if it does multiple loads).
1223bool MachineInstr::isInvariantLoad(AliasAnalysis *AA) const {
1224 // If the instruction doesn't load at all, it isn't an invariant load.
Evan Chenge837dea2011-06-28 19:10:37 +00001225 if (!MCID->mayLoad())
Dan Gohmane33f44c2009-10-07 17:38:06 +00001226 return false;
1227
1228 // If the instruction has lost its memoperands, conservatively assume that
1229 // it may not be an invariant load.
1230 if (memoperands_empty())
1231 return false;
1232
1233 const MachineFrameInfo *MFI = getParent()->getParent()->getFrameInfo();
1234
1235 for (mmo_iterator I = memoperands_begin(),
1236 E = memoperands_end(); I != E; ++I) {
1237 if ((*I)->isVolatile()) return false;
1238 if ((*I)->isStore()) return false;
1239
1240 if (const Value *V = (*I)->getValue()) {
1241 // A load from a constant PseudoSourceValue is invariant.
1242 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V))
1243 if (PSV->isConstant(MFI))
1244 continue;
1245 // If we have an AliasAnalysis, ask it whether the memory is constant.
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00001246 if (AA && AA->pointsToConstantMemory(
1247 AliasAnalysis::Location(V, (*I)->getSize(),
1248 (*I)->getTBAAInfo())))
Dan Gohmane33f44c2009-10-07 17:38:06 +00001249 continue;
1250 }
1251
1252 // Otherwise assume conservatively.
1253 return false;
1254 }
1255
1256 // Everything checks out.
1257 return true;
1258}
1259
Evan Cheng229694f2009-12-03 02:31:43 +00001260/// isConstantValuePHI - If the specified instruction is a PHI that always
1261/// merges together the same virtual register, return the register, otherwise
1262/// return 0.
1263unsigned MachineInstr::isConstantValuePHI() const {
Chris Lattner518bb532010-02-09 19:54:29 +00001264 if (!isPHI())
Evan Cheng229694f2009-12-03 02:31:43 +00001265 return 0;
Evan Chengd8f079c2009-12-07 23:10:34 +00001266 assert(getNumOperands() >= 3 &&
1267 "It's illegal to have a PHI without source operands");
Evan Cheng229694f2009-12-03 02:31:43 +00001268
1269 unsigned Reg = getOperand(1).getReg();
1270 for (unsigned i = 3, e = getNumOperands(); i < e; i += 2)
1271 if (getOperand(i).getReg() != Reg)
1272 return 0;
1273 return Reg;
1274}
1275
Evan Chengc36b7062011-01-07 23:50:32 +00001276bool MachineInstr::hasUnmodeledSideEffects() const {
1277 if (getDesc().hasUnmodeledSideEffects())
1278 return true;
1279 if (isInlineAsm()) {
1280 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1281 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1282 return true;
1283 }
1284
1285 return false;
1286}
1287
Evan Chenga57fabe2010-04-08 20:02:37 +00001288/// allDefsAreDead - Return true if all the defs of this instruction are dead.
1289///
1290bool MachineInstr::allDefsAreDead() const {
1291 for (unsigned i = 0, e = getNumOperands(); i < e; ++i) {
1292 const MachineOperand &MO = getOperand(i);
1293 if (!MO.isReg() || MO.isUse())
1294 continue;
1295 if (!MO.isDead())
1296 return false;
1297 }
1298 return true;
1299}
1300
Evan Chengc8f46c42010-10-22 21:49:09 +00001301/// copyImplicitOps - Copy implicit register operands from specified
1302/// instruction to this instruction.
1303void MachineInstr::copyImplicitOps(const MachineInstr *MI) {
1304 for (unsigned i = MI->getDesc().getNumOperands(), e = MI->getNumOperands();
1305 i != e; ++i) {
1306 const MachineOperand &MO = MI->getOperand(i);
1307 if (MO.isReg() && MO.isImplicit())
1308 addOperand(MO);
1309 }
1310}
1311
Brian Gaeke21326fc2004-02-13 04:39:32 +00001312void MachineInstr::dump() const {
David Greene3b325332010-01-04 23:48:20 +00001313 dbgs() << " " << *this;
Mon P Wang5ca6bd12008-10-10 01:43:55 +00001314}
1315
Devang Patelda0e89f2010-06-29 21:51:32 +00001316static void printDebugLoc(DebugLoc DL, const MachineFunction *MF,
1317 raw_ostream &CommentOS) {
1318 const LLVMContext &Ctx = MF->getFunction()->getContext();
1319 if (!DL.isUnknown()) { // Print source line info.
1320 DIScope Scope(DL.getScope(Ctx));
1321 // Omit the directory, because it's likely to be long and uninteresting.
1322 if (Scope.Verify())
1323 CommentOS << Scope.getFilename();
1324 else
1325 CommentOS << "<unknown>";
1326 CommentOS << ':' << DL.getLine();
1327 if (DL.getCol() != 0)
1328 CommentOS << ':' << DL.getCol();
1329 DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(DL.getInlinedAt(Ctx));
1330 if (!InlinedAtDL.isUnknown()) {
1331 CommentOS << " @[ ";
1332 printDebugLoc(InlinedAtDL, MF, CommentOS);
1333 CommentOS << " ]";
1334 }
1335 }
1336}
1337
Mon P Wang5ca6bd12008-10-10 01:43:55 +00001338void MachineInstr::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80f6c582009-11-09 19:38:45 +00001339 // We can be a bit tidier if we know the TargetMachine and/or MachineFunction.
1340 const MachineFunction *MF = 0;
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001341 const MachineRegisterInfo *MRI = 0;
Dan Gohman80f6c582009-11-09 19:38:45 +00001342 if (const MachineBasicBlock *MBB = getParent()) {
1343 MF = MBB->getParent();
1344 if (!TM && MF)
1345 TM = &MF->getTarget();
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001346 if (MF)
1347 MRI = &MF->getRegInfo();
Dan Gohman80f6c582009-11-09 19:38:45 +00001348 }
Dan Gohman0ba90f32009-10-31 20:19:03 +00001349
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001350 // Save a list of virtual registers.
1351 SmallVector<unsigned, 8> VirtRegs;
1352
Dan Gohman0ba90f32009-10-31 20:19:03 +00001353 // Print explicitly defined operands on the left of an assignment syntax.
Dan Gohman80f6c582009-11-09 19:38:45 +00001354 unsigned StartOp = 0, e = getNumOperands();
Dan Gohman0ba90f32009-10-31 20:19:03 +00001355 for (; StartOp < e && getOperand(StartOp).isReg() &&
1356 getOperand(StartOp).isDef() &&
1357 !getOperand(StartOp).isImplicit();
1358 ++StartOp) {
1359 if (StartOp != 0) OS << ", ";
1360 getOperand(StartOp).print(OS, TM);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001361 unsigned Reg = getOperand(StartOp).getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001362 if (TargetRegisterInfo::isVirtualRegister(Reg))
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001363 VirtRegs.push_back(Reg);
Chris Lattner6a592272002-10-30 01:55:38 +00001364 }
Tanya Lattnerb1407622004-06-25 00:13:11 +00001365
Dan Gohman0ba90f32009-10-31 20:19:03 +00001366 if (StartOp != 0)
1367 OS << " = ";
1368
1369 // Print the opcode name.
Chris Lattner749c6f62008-01-07 07:27:27 +00001370 OS << getDesc().getName();
Misha Brukmanedf128a2005-04-21 22:36:52 +00001371
Dan Gohman0ba90f32009-10-31 20:19:03 +00001372 // Print the rest of the operands.
Dan Gohman80f6c582009-11-09 19:38:45 +00001373 bool OmittedAnyCallClobbers = false;
1374 bool FirstOp = true;
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001375 unsigned AsmDescOp = ~0u;
1376 unsigned AsmOpCount = 0;
Evan Chengc36b7062011-01-07 23:50:32 +00001377
1378 if (isInlineAsm()) {
1379 // Print asm string.
1380 OS << " ";
1381 getOperand(InlineAsm::MIOp_AsmString).print(OS, TM);
1382
1383 // Print HasSideEffects, IsAlignStack
1384 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1385 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1386 OS << " [sideeffect]";
1387 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
1388 OS << " [alignstack]";
1389
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001390 StartOp = AsmDescOp = InlineAsm::MIOp_FirstOperand;
Evan Chengc36b7062011-01-07 23:50:32 +00001391 FirstOp = false;
1392 }
1393
1394
Chris Lattner6a592272002-10-30 01:55:38 +00001395 for (unsigned i = StartOp, e = getNumOperands(); i != e; ++i) {
Dan Gohman80f6c582009-11-09 19:38:45 +00001396 const MachineOperand &MO = getOperand(i);
1397
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001398 if (MO.isReg() && TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001399 VirtRegs.push_back(MO.getReg());
1400
Dan Gohman80f6c582009-11-09 19:38:45 +00001401 // Omit call-clobbered registers which aren't used anywhere. This makes
1402 // call instructions much less noisy on targets where calls clobber lots
1403 // of registers. Don't rely on MO.isDead() because we may be called before
1404 // LiveVariables is run, or we may be looking at a non-allocatable reg.
1405 if (MF && getDesc().isCall() &&
1406 MO.isReg() && MO.isImplicit() && MO.isDef()) {
1407 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001408 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Dan Gohman80f6c582009-11-09 19:38:45 +00001409 const MachineRegisterInfo &MRI = MF->getRegInfo();
1410 if (MRI.use_empty(Reg) && !MRI.isLiveOut(Reg)) {
1411 bool HasAliasLive = false;
1412 for (const unsigned *Alias = TM->getRegisterInfo()->getAliasSet(Reg);
1413 unsigned AliasReg = *Alias; ++Alias)
1414 if (!MRI.use_empty(AliasReg) || MRI.isLiveOut(AliasReg)) {
1415 HasAliasLive = true;
1416 break;
1417 }
1418 if (!HasAliasLive) {
1419 OmittedAnyCallClobbers = true;
1420 continue;
1421 }
1422 }
1423 }
1424 }
1425
1426 if (FirstOp) FirstOp = false; else OS << ",";
Chris Lattner6a592272002-10-30 01:55:38 +00001427 OS << " ";
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001428 if (i < getDesc().NumOperands) {
Evan Chenge837dea2011-06-28 19:10:37 +00001429 const MCOperandInfo &MCOI = getDesc().OpInfo[i];
1430 if (MCOI.isPredicate())
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001431 OS << "pred:";
Evan Chenge837dea2011-06-28 19:10:37 +00001432 if (MCOI.isOptionalDef())
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001433 OS << "opt:";
1434 }
Evan Cheng59b36552010-04-28 20:03:13 +00001435 if (isDebugValue() && MO.isMetadata()) {
1436 // Pretty print DBG_VALUE instructions.
1437 const MDNode *MD = MO.getMetadata();
1438 if (const MDString *MDS = dyn_cast<MDString>(MD->getOperand(2)))
1439 OS << "!\"" << MDS->getString() << '\"';
1440 else
1441 MO.print(OS, TM);
Jakob Stoklund Olesenb1e11452010-07-04 23:24:23 +00001442 } else if (TM && (isInsertSubreg() || isRegSequence()) && MO.isImm()) {
1443 OS << TM->getRegisterInfo()->getSubRegIndexName(MO.getImm());
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001444 } else if (i == AsmDescOp && MO.isImm()) {
1445 // Pretty print the inline asm operand descriptor.
1446 OS << '$' << AsmOpCount++;
1447 unsigned Flag = MO.getImm();
1448 switch (InlineAsm::getKind(Flag)) {
1449 case InlineAsm::Kind_RegUse: OS << ":[reguse]"; break;
1450 case InlineAsm::Kind_RegDef: OS << ":[regdef]"; break;
Jakob Stoklund Olesenf792fa92011-06-27 04:08:33 +00001451 case InlineAsm::Kind_RegDefEarlyClobber: OS << ":[regdef-ec]"; break;
1452 case InlineAsm::Kind_Clobber: OS << ":[clobber]"; break;
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001453 case InlineAsm::Kind_Imm: OS << ":[imm]"; break;
1454 case InlineAsm::Kind_Mem: OS << ":[mem]"; break;
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001455 default: OS << ":[??" << InlineAsm::getKind(Flag) << ']'; break;
1456 }
1457
1458 unsigned TiedTo = 0;
1459 if (InlineAsm::isUseOperandTiedToDef(Flag, TiedTo))
1460 OS << " [tiedto:$" << TiedTo << ']';
1461
1462 // Compute the index of the next operand descriptor.
1463 AsmDescOp += 1 + InlineAsm::getNumOperandRegisters(Flag);
Evan Cheng59b36552010-04-28 20:03:13 +00001464 } else
1465 MO.print(OS, TM);
Dan Gohman80f6c582009-11-09 19:38:45 +00001466 }
1467
1468 // Briefly indicate whether any call clobbers were omitted.
1469 if (OmittedAnyCallClobbers) {
Bill Wendling164558e2009-12-25 13:45:50 +00001470 if (!FirstOp) OS << ",";
Dan Gohman80f6c582009-11-09 19:38:45 +00001471 OS << " ...";
Chris Lattner10491642002-10-30 00:48:05 +00001472 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00001473
Dan Gohman0ba90f32009-10-31 20:19:03 +00001474 bool HaveSemi = false;
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001475 if (Flags) {
1476 if (!HaveSemi) OS << ";"; HaveSemi = true;
1477 OS << " flags: ";
1478
1479 if (Flags & FrameSetup)
1480 OS << "FrameSetup";
1481 }
1482
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001483 if (!memoperands_empty()) {
Dan Gohman0ba90f32009-10-31 20:19:03 +00001484 if (!HaveSemi) OS << ";"; HaveSemi = true;
1485
1486 OS << " mem:";
Dan Gohmanc76909a2009-09-25 20:36:54 +00001487 for (mmo_iterator i = memoperands_begin(), e = memoperands_end();
1488 i != e; ++i) {
1489 OS << **i;
Oscar Fuentesee56c422010-08-02 06:00:15 +00001490 if (llvm::next(i) != e)
Dan Gohmancd26ec52009-09-23 01:33:16 +00001491 OS << " ";
Dan Gohman69de1932008-02-06 22:27:42 +00001492 }
1493 }
1494
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001495 // Print the regclass of any virtual registers encountered.
1496 if (MRI && !VirtRegs.empty()) {
1497 if (!HaveSemi) OS << ";"; HaveSemi = true;
1498 for (unsigned i = 0; i != VirtRegs.size(); ++i) {
1499 const TargetRegisterClass *RC = MRI->getRegClass(VirtRegs[i]);
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +00001500 OS << " " << RC->getName() << ':' << PrintReg(VirtRegs[i]);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001501 for (unsigned j = i+1; j != VirtRegs.size();) {
1502 if (MRI->getRegClass(VirtRegs[j]) != RC) {
1503 ++j;
1504 continue;
1505 }
1506 if (VirtRegs[i] != VirtRegs[j])
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +00001507 OS << "," << PrintReg(VirtRegs[j]);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001508 VirtRegs.erase(VirtRegs.begin()+j);
1509 }
1510 }
1511 }
1512
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001513 // Print debug location information.
Dan Gohman80f6c582009-11-09 19:38:45 +00001514 if (!debugLoc.isUnknown() && MF) {
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001515 if (!HaveSemi) OS << ";"; HaveSemi = true;
Dan Gohman75ae5932009-11-23 21:29:08 +00001516 OS << " dbg:";
Devang Patelda0e89f2010-06-29 21:51:32 +00001517 printDebugLoc(debugLoc, MF, OS);
Bill Wendlingb5ef2732009-02-19 21:44:55 +00001518 }
1519
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001520 OS << '\n';
Chris Lattner10491642002-10-30 00:48:05 +00001521}
1522
Owen Andersonb487e722008-01-24 01:10:07 +00001523bool MachineInstr::addRegisterKilled(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001524 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +00001525 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001526 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001527 bool hasAliases = isPhysReg && RegInfo->getAliasSet(IncomingReg);
Dan Gohman3f629402008-09-03 15:56:16 +00001528 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001529 SmallVector<unsigned,4> DeadOps;
Bill Wendling4a23d722008-03-03 22:14:33 +00001530 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1531 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesenefb8e3e2009-08-04 20:09:25 +00001532 if (!MO.isReg() || !MO.isUse() || MO.isUndef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001533 continue;
1534 unsigned Reg = MO.getReg();
1535 if (!Reg)
1536 continue;
Bill Wendling4a23d722008-03-03 22:14:33 +00001537
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001538 if (Reg == IncomingReg) {
Dan Gohman3f629402008-09-03 15:56:16 +00001539 if (!Found) {
1540 if (MO.isKill())
1541 // The register is already marked kill.
1542 return true;
Jakob Stoklund Olesenece48182009-08-02 19:13:03 +00001543 if (isPhysReg && isRegTiedToDefOperand(i))
1544 // Two-address uses of physregs must not be marked kill.
1545 return true;
Dan Gohman3f629402008-09-03 15:56:16 +00001546 MO.setIsKill();
1547 Found = true;
1548 }
1549 } else if (hasAliases && MO.isKill() &&
1550 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001551 // A super-register kill already exists.
1552 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001553 return true;
1554 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001555 DeadOps.push_back(i);
Bill Wendling4a23d722008-03-03 22:14:33 +00001556 }
1557 }
1558
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001559 // Trim unneeded kill operands.
1560 while (!DeadOps.empty()) {
1561 unsigned OpIdx = DeadOps.back();
1562 if (getOperand(OpIdx).isImplicit())
1563 RemoveOperand(OpIdx);
1564 else
1565 getOperand(OpIdx).setIsKill(false);
1566 DeadOps.pop_back();
1567 }
1568
Bill Wendling4a23d722008-03-03 22:14:33 +00001569 // If not found, this means an alias of one of the operands is killed. Add a
Owen Andersonb487e722008-01-24 01:10:07 +00001570 // new implicit operand if required.
Dan Gohman3f629402008-09-03 15:56:16 +00001571 if (!Found && AddIfNotFound) {
Bill Wendling4a23d722008-03-03 22:14:33 +00001572 addOperand(MachineOperand::CreateReg(IncomingReg,
1573 false /*IsDef*/,
1574 true /*IsImp*/,
1575 true /*IsKill*/));
Owen Andersonb487e722008-01-24 01:10:07 +00001576 return true;
1577 }
Dan Gohman3f629402008-09-03 15:56:16 +00001578 return Found;
Owen Andersonb487e722008-01-24 01:10:07 +00001579}
1580
1581bool MachineInstr::addRegisterDead(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001582 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +00001583 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001584 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Evan Cheng01b2e232008-06-27 22:11:49 +00001585 bool hasAliases = isPhysReg && RegInfo->getAliasSet(IncomingReg);
Dan Gohman3f629402008-09-03 15:56:16 +00001586 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001587 SmallVector<unsigned,4> DeadOps;
Owen Andersonb487e722008-01-24 01:10:07 +00001588 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1589 MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001590 if (!MO.isReg() || !MO.isDef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001591 continue;
1592 unsigned Reg = MO.getReg();
Dan Gohman3f629402008-09-03 15:56:16 +00001593 if (!Reg)
1594 continue;
1595
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001596 if (Reg == IncomingReg) {
Jakob Stoklund Olesenb793bc12011-04-05 16:53:50 +00001597 MO.setIsDead();
1598 Found = true;
Dan Gohman3f629402008-09-03 15:56:16 +00001599 } else if (hasAliases && MO.isDead() &&
1600 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001601 // There exists a super-register that's marked dead.
1602 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001603 return true;
Owen Anderson22ae9992008-08-14 18:34:18 +00001604 if (RegInfo->getSubRegisters(IncomingReg) &&
1605 RegInfo->getSuperRegisters(Reg) &&
1606 RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001607 DeadOps.push_back(i);
Owen Andersonb487e722008-01-24 01:10:07 +00001608 }
1609 }
1610
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001611 // Trim unneeded dead operands.
1612 while (!DeadOps.empty()) {
1613 unsigned OpIdx = DeadOps.back();
1614 if (getOperand(OpIdx).isImplicit())
1615 RemoveOperand(OpIdx);
1616 else
1617 getOperand(OpIdx).setIsDead(false);
1618 DeadOps.pop_back();
1619 }
1620
Dan Gohman3f629402008-09-03 15:56:16 +00001621 // If not found, this means an alias of one of the operands is dead. Add a
1622 // new implicit operand if required.
Chris Lattner31530612009-06-24 17:54:48 +00001623 if (Found || !AddIfNotFound)
1624 return Found;
1625
1626 addOperand(MachineOperand::CreateReg(IncomingReg,
1627 true /*IsDef*/,
1628 true /*IsImp*/,
1629 false /*IsKill*/,
1630 true /*IsDead*/));
1631 return true;
Owen Andersonb487e722008-01-24 01:10:07 +00001632}
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001633
1634void MachineInstr::addRegisterDefined(unsigned IncomingReg,
1635 const TargetRegisterInfo *RegInfo) {
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +00001636 if (TargetRegisterInfo::isPhysicalRegister(IncomingReg)) {
1637 MachineOperand *MO = findRegisterDefOperand(IncomingReg, false, RegInfo);
1638 if (MO)
1639 return;
1640 } else {
1641 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1642 const MachineOperand &MO = getOperand(i);
1643 if (MO.isReg() && MO.getReg() == IncomingReg && MO.isDef() &&
1644 MO.getSubReg() == 0)
1645 return;
1646 }
1647 }
1648 addOperand(MachineOperand::CreateReg(IncomingReg,
1649 true /*IsDef*/,
1650 true /*IsImp*/));
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001651}
Evan Cheng67eaa082010-03-03 23:37:30 +00001652
Dan Gohmandb497122010-06-18 23:28:01 +00001653void MachineInstr::setPhysRegsDeadExcept(const SmallVectorImpl<unsigned> &UsedRegs,
1654 const TargetRegisterInfo &TRI) {
1655 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1656 MachineOperand &MO = getOperand(i);
1657 if (!MO.isReg() || !MO.isDef()) continue;
1658 unsigned Reg = MO.getReg();
1659 if (Reg == 0) continue;
1660 bool Dead = true;
1661 for (SmallVectorImpl<unsigned>::const_iterator I = UsedRegs.begin(),
1662 E = UsedRegs.end(); I != E; ++I)
1663 if (TRI.regsOverlap(*I, Reg)) {
1664 Dead = false;
1665 break;
1666 }
1667 // If there are no uses, including partial uses, the def is dead.
1668 if (Dead) MO.setIsDead();
1669 }
1670}
1671
Evan Cheng67eaa082010-03-03 23:37:30 +00001672unsigned
1673MachineInstrExpressionTrait::getHashValue(const MachineInstr* const &MI) {
1674 unsigned Hash = MI->getOpcode() * 37;
1675 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1676 const MachineOperand &MO = MI->getOperand(i);
1677 uint64_t Key = (uint64_t)MO.getType() << 32;
1678 switch (MO.getType()) {
Chris Lattner72aaa3c2010-03-13 08:14:18 +00001679 default: break;
1680 case MachineOperand::MO_Register:
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001681 if (MO.isDef() && TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Chris Lattner72aaa3c2010-03-13 08:14:18 +00001682 continue; // Skip virtual register defs.
1683 Key |= MO.getReg();
1684 break;
1685 case MachineOperand::MO_Immediate:
1686 Key |= MO.getImm();
1687 break;
1688 case MachineOperand::MO_FrameIndex:
1689 case MachineOperand::MO_ConstantPoolIndex:
1690 case MachineOperand::MO_JumpTableIndex:
1691 Key |= MO.getIndex();
1692 break;
1693 case MachineOperand::MO_MachineBasicBlock:
1694 Key |= DenseMapInfo<void*>::getHashValue(MO.getMBB());
1695 break;
1696 case MachineOperand::MO_GlobalAddress:
1697 Key |= DenseMapInfo<void*>::getHashValue(MO.getGlobal());
1698 break;
1699 case MachineOperand::MO_BlockAddress:
1700 Key |= DenseMapInfo<void*>::getHashValue(MO.getBlockAddress());
1701 break;
1702 case MachineOperand::MO_MCSymbol:
1703 Key |= DenseMapInfo<void*>::getHashValue(MO.getMCSymbol());
1704 break;
Evan Cheng67eaa082010-03-03 23:37:30 +00001705 }
1706 Key += ~(Key << 32);
1707 Key ^= (Key >> 22);
1708 Key += ~(Key << 13);
1709 Key ^= (Key >> 8);
1710 Key += (Key << 3);
1711 Key ^= (Key >> 15);
1712 Key += ~(Key << 27);
1713 Key ^= (Key >> 31);
1714 Hash = (unsigned)Key + Hash * 37;
1715 }
1716 return Hash;
1717}
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +00001718
1719void MachineInstr::emitError(StringRef Msg) const {
1720 // Find the source location cookie.
1721 unsigned LocCookie = 0;
1722 const MDNode *LocMD = 0;
1723 for (unsigned i = getNumOperands(); i != 0; --i) {
1724 if (getOperand(i-1).isMetadata() &&
1725 (LocMD = getOperand(i-1).getMetadata()) &&
1726 LocMD->getNumOperands() != 0) {
1727 if (const ConstantInt *CI = dyn_cast<ConstantInt>(LocMD->getOperand(0))) {
1728 LocCookie = CI->getZExtValue();
1729 break;
1730 }
1731 }
1732 }
1733
1734 if (const MachineBasicBlock *MBB = getParent())
1735 if (const MachineFunction *MF = MBB->getParent())
1736 return MF->getMMI().getModule()->getContext().emitError(LocCookie, Msg);
1737 report_fatal_error(Msg);
1738}