blob: 43e53ad8d485376cd806c09f34767c435c45b7fd [file] [log] [blame]
Bill Wendling43f7b2d2010-12-01 02:42:55 +00001//===- ARMInstrFormats.td - ARM Instruction Formats ----------*- tablegen -*-=//
Bob Wilson01135592010-03-23 17:23:59 +00002//
Evan Cheng37f25d92008-08-28 23:39:26 +00003// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bob Wilson01135592010-03-23 17:23:59 +00007//
Evan Cheng37f25d92008-08-28 23:39:26 +00008//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11//
12// ARM Instruction Format Definitions.
13//
14
15// Format specifies the encoding used by the instruction. This is part of the
16// ad-hoc solution used to emit machine instruction encodings by our machine
17// code emitter.
Bob Wilson89ef7b72010-03-17 21:13:43 +000018class Format<bits<6> val> {
19 bits<6> Value = val;
Evan Cheng37f25d92008-08-28 23:39:26 +000020}
21
Evan Chengffa6d962008-11-13 23:36:57 +000022def Pseudo : Format<0>;
23def MulFrm : Format<1>;
24def BrFrm : Format<2>;
25def BrMiscFrm : Format<3>;
Evan Cheng37f25d92008-08-28 23:39:26 +000026
Evan Chengffa6d962008-11-13 23:36:57 +000027def DPFrm : Format<4>;
28def DPSoRegFrm : Format<5>;
Evan Cheng37f25d92008-08-28 23:39:26 +000029
Evan Chengffa6d962008-11-13 23:36:57 +000030def LdFrm : Format<6>;
31def StFrm : Format<7>;
32def LdMiscFrm : Format<8>;
33def StMiscFrm : Format<9>;
34def LdStMulFrm : Format<10>;
Evan Cheng37f25d92008-08-28 23:39:26 +000035
Johnny Chen81f04d52010-03-19 17:39:00 +000036def LdStExFrm : Format<11>;
Jim Grosbach5278eb82009-12-11 01:42:04 +000037
Johnny Chen81f04d52010-03-19 17:39:00 +000038def ArithMiscFrm : Format<12>;
Bob Wilson9a1c1892010-08-11 00:01:18 +000039def SatFrm : Format<13>;
40def ExtFrm : Format<14>;
Evan Chengcd8e66a2008-11-11 21:48:44 +000041
Bob Wilson9a1c1892010-08-11 00:01:18 +000042def VFPUnaryFrm : Format<15>;
43def VFPBinaryFrm : Format<16>;
44def VFPConv1Frm : Format<17>;
45def VFPConv2Frm : Format<18>;
46def VFPConv3Frm : Format<19>;
47def VFPConv4Frm : Format<20>;
48def VFPConv5Frm : Format<21>;
49def VFPLdStFrm : Format<22>;
50def VFPLdStMulFrm : Format<23>;
51def VFPMiscFrm : Format<24>;
Evan Chengcd8e66a2008-11-11 21:48:44 +000052
Bob Wilson9a1c1892010-08-11 00:01:18 +000053def ThumbFrm : Format<25>;
54def MiscFrm : Format<26>;
Evan Cheng37f25d92008-08-28 23:39:26 +000055
Bob Wilson9a1c1892010-08-11 00:01:18 +000056def NGetLnFrm : Format<27>;
57def NSetLnFrm : Format<28>;
58def NDupFrm : Format<29>;
59def NLdStFrm : Format<30>;
60def N1RegModImmFrm: Format<31>;
61def N2RegFrm : Format<32>;
62def NVCVTFrm : Format<33>;
63def NVDupLnFrm : Format<34>;
64def N2RegVShLFrm : Format<35>;
65def N2RegVShRFrm : Format<36>;
66def N3RegFrm : Format<37>;
67def N3RegVShFrm : Format<38>;
68def NVExtFrm : Format<39>;
69def NVMulSLFrm : Format<40>;
70def NVTBLFrm : Format<41>;
Johnny Chencaa608e2010-03-20 00:17:00 +000071
Evan Cheng34a0fa32009-07-08 01:46:35 +000072// Misc flags.
73
Bill Wendling43f7b2d2010-12-01 02:42:55 +000074// The instruction has an Rn register operand.
Evan Cheng34a0fa32009-07-08 01:46:35 +000075// UnaryDP - Indicates this is a unary data processing instruction, i.e.
76// it doesn't have a Rn operand.
77class UnaryDP { bit isUnaryDataProc = 1; }
78
79// Xform16Bit - Indicates this Thumb2 instruction may be transformed into
80// a 16-bit Thumb instruction if certain conditions are met.
81class Xform16Bit { bit canXformTo16Bit = 1; }
Evan Cheng37f25d92008-08-28 23:39:26 +000082
Evan Cheng37f25d92008-08-28 23:39:26 +000083//===----------------------------------------------------------------------===//
Bob Wilson50622ce2010-03-18 23:57:57 +000084// ARM Instruction flags. These need to match ARMBaseInstrInfo.h.
Evan Cheng055b0312009-06-29 07:51:04 +000085//
86
Jim Grosbachff12a8b2011-01-18 19:59:19 +000087// FIXME: Once the JIT is MC-ized, these can go away.
Evan Cheng055b0312009-06-29 07:51:04 +000088// Addressing mode.
Jim Grosbachd86609f2010-10-05 18:14:55 +000089class AddrMode<bits<5> val> {
90 bits<5> Value = val;
Evan Cheng055b0312009-06-29 07:51:04 +000091}
Bill Wendlingda2ae632010-08-31 07:50:46 +000092def AddrModeNone : AddrMode<0>;
93def AddrMode1 : AddrMode<1>;
94def AddrMode2 : AddrMode<2>;
95def AddrMode3 : AddrMode<3>;
96def AddrMode4 : AddrMode<4>;
97def AddrMode5 : AddrMode<5>;
98def AddrMode6 : AddrMode<6>;
99def AddrModeT1_1 : AddrMode<7>;
100def AddrModeT1_2 : AddrMode<8>;
101def AddrModeT1_4 : AddrMode<9>;
102def AddrModeT1_s : AddrMode<10>;
103def AddrModeT2_i12 : AddrMode<11>;
104def AddrModeT2_i8 : AddrMode<12>;
105def AddrModeT2_so : AddrMode<13>;
106def AddrModeT2_pc : AddrMode<14>;
Bob Wilson8b024a52009-07-01 23:16:05 +0000107def AddrModeT2_i8s4 : AddrMode<15>;
Jim Grosbach3e556122010-10-26 22:37:02 +0000108def AddrMode_i12 : AddrMode<16>;
Evan Cheng055b0312009-06-29 07:51:04 +0000109
110// Instruction size.
111class SizeFlagVal<bits<3> val> {
112 bits<3> Value = val;
113}
114def SizeInvalid : SizeFlagVal<0>; // Unset.
115def SizeSpecial : SizeFlagVal<1>; // Pseudo or special.
116def Size8Bytes : SizeFlagVal<2>;
117def Size4Bytes : SizeFlagVal<3>;
118def Size2Bytes : SizeFlagVal<4>;
119
120// Load / store index mode.
121class IndexMode<bits<2> val> {
122 bits<2> Value = val;
123}
124def IndexModeNone : IndexMode<0>;
125def IndexModePre : IndexMode<1>;
126def IndexModePost : IndexMode<2>;
Bob Wilsonbffb5b32010-03-13 07:34:35 +0000127def IndexModeUpd : IndexMode<3>;
Evan Cheng055b0312009-06-29 07:51:04 +0000128
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000129// Instruction execution domain.
130class Domain<bits<2> val> {
131 bits<2> Value = val;
132}
133def GenericDomain : Domain<0>;
134def VFPDomain : Domain<1>; // Instructions in VFP domain only
135def NeonDomain : Domain<2>; // Instructions in Neon domain only
136def VFPNeonDomain : Domain<3>; // Instructions in both VFP & Neon domains
137
Evan Cheng055b0312009-06-29 07:51:04 +0000138//===----------------------------------------------------------------------===//
Evan Cheng446c4282009-07-11 06:43:01 +0000139// ARM special operands.
140//
141
Daniel Dunbar8462b302010-08-11 06:36:53 +0000142def CondCodeOperand : AsmOperandClass {
143 let Name = "CondCode";
144 let SuperClasses = [];
145}
146
Jim Grosbachd67641b2010-12-06 18:21:12 +0000147def CCOutOperand : AsmOperandClass {
148 let Name = "CCOut";
149 let SuperClasses = [];
150}
151
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000152def MemBarrierOptOperand : AsmOperandClass {
153 let Name = "MemBarrierOpt";
154 let SuperClasses = [];
155 let ParserMethod = "ParseMemBarrierOptOperand";
156}
157
Evan Cheng446c4282009-07-11 06:43:01 +0000158// ARM Predicate operand. Default to 14 = always (AL). Second part is CC
159// register whose default is 0 (no register).
160def pred : PredicateOperand<OtherVT, (ops i32imm, CCR),
161 (ops (i32 14), (i32 zero_reg))> {
162 let PrintMethod = "printPredicateOperand";
Daniel Dunbar8462b302010-08-11 06:36:53 +0000163 let ParserMatchClass = CondCodeOperand;
Evan Cheng446c4282009-07-11 06:43:01 +0000164}
165
166// Conditional code result for instructions whose 's' bit is set, e.g. subs.
167def cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 zero_reg))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000168 let EncoderMethod = "getCCOutOpValue";
Evan Cheng446c4282009-07-11 06:43:01 +0000169 let PrintMethod = "printSBitModifierOperand";
Jim Grosbachd67641b2010-12-06 18:21:12 +0000170 let ParserMatchClass = CCOutOperand;
Evan Cheng446c4282009-07-11 06:43:01 +0000171}
172
173// Same as cc_out except it defaults to setting CPSR.
174def s_cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 CPSR))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000175 let EncoderMethod = "getCCOutOpValue";
Evan Cheng446c4282009-07-11 06:43:01 +0000176 let PrintMethod = "printSBitModifierOperand";
Jim Grosbachd67641b2010-12-06 18:21:12 +0000177 let ParserMatchClass = CCOutOperand;
Evan Cheng446c4282009-07-11 06:43:01 +0000178}
179
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000180// ARM special operands for disassembly only.
181//
Jim Grosbachb3af5de2010-10-13 21:00:04 +0000182def setend_op : Operand<i32> {
183 let PrintMethod = "printSetendOperand";
184}
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000185
186def cps_opt : Operand<i32> {
187 let PrintMethod = "printCPSOptionOperand";
188}
189
190def msr_mask : Operand<i32> {
191 let PrintMethod = "printMSRMaskOperand";
192}
193
194// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
195// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
196def neg_zero : Operand<i32> {
197 let PrintMethod = "printNegZeroOperand";
198}
199
Evan Cheng446c4282009-07-11 06:43:01 +0000200//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000201// ARM Instruction templates.
202//
203
Johnny Chend68e1192009-12-15 17:24:14 +0000204class InstTemplate<AddrMode am, SizeFlagVal sz, IndexMode im,
205 Format f, Domain d, string cstr, InstrItinClass itin>
Evan Cheng37f25d92008-08-28 23:39:26 +0000206 : Instruction {
207 let Namespace = "ARM";
208
Evan Cheng37f25d92008-08-28 23:39:26 +0000209 AddrMode AM = am;
Evan Cheng37f25d92008-08-28 23:39:26 +0000210 SizeFlagVal SZ = sz;
Evan Cheng37f25d92008-08-28 23:39:26 +0000211 IndexMode IM = im;
212 bits<2> IndexModeBits = IM.Value;
Evan Cheng37f25d92008-08-28 23:39:26 +0000213 Format F = f;
Bob Wilson89ef7b72010-03-17 21:13:43 +0000214 bits<6> Form = F.Value;
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000215 Domain D = d;
Evan Chengedda31c2008-11-05 18:35:52 +0000216 bit isUnaryDataProc = 0;
Evan Cheng34a0fa32009-07-08 01:46:35 +0000217 bit canXformTo16Bit = 0;
Jim Grosbacha30a51b2010-11-19 22:42:55 +0000218
Chris Lattner150d20e2010-10-31 19:22:57 +0000219 // If this is a pseudo instruction, mark it isCodeGenOnly.
220 let isCodeGenOnly = !eq(!cast<string>(f), "Pseudo");
Bob Wilson01135592010-03-23 17:23:59 +0000221
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000222 // The layout of TSFlags should be kept in sync with ARMBaseInstrInfo.h.
Jim Grosbachd86609f2010-10-05 18:14:55 +0000223 let TSFlags{4-0} = AM.Value;
224 let TSFlags{7-5} = SZ.Value;
225 let TSFlags{9-8} = IndexModeBits;
226 let TSFlags{15-10} = Form;
227 let TSFlags{16} = isUnaryDataProc;
228 let TSFlags{17} = canXformTo16Bit;
229 let TSFlags{19-18} = D.Value;
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000230
Evan Cheng37f25d92008-08-28 23:39:26 +0000231 let Constraints = cstr;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000232 let Itinerary = itin;
Evan Cheng37f25d92008-08-28 23:39:26 +0000233}
234
Johnny Chend68e1192009-12-15 17:24:14 +0000235class Encoding {
236 field bits<32> Inst;
237}
238
239class InstARM<AddrMode am, SizeFlagVal sz, IndexMode im,
240 Format f, Domain d, string cstr, InstrItinClass itin>
241 : InstTemplate<am, sz, im, f, d, cstr, itin>, Encoding;
242
243// This Encoding-less class is used by Thumb1 to specify the encoding bits later
244// on by adding flavors to specific instructions.
245class InstThumb<AddrMode am, SizeFlagVal sz, IndexMode im,
246 Format f, Domain d, string cstr, InstrItinClass itin>
247 : InstTemplate<am, sz, im, f, d, cstr, itin>;
248
Jim Grosbach99594eb2010-11-18 01:38:26 +0000249class PseudoInst<dag oops, dag iops, InstrItinClass itin, list<dag> pattern>
Jim Grosbachc6961f12010-11-18 01:20:48 +0000250 // FIXME: This really should derive from InstTemplate instead, as pseudos
251 // don't need encoding information. TableGen doesn't like that
252 // currently. Need to figure out why and fix it.
Bob Wilson01135592010-03-23 17:23:59 +0000253 : InstARM<AddrModeNone, SizeSpecial, IndexModeNone, Pseudo, GenericDomain,
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000254 "", itin> {
Evan Cheng37f25d92008-08-28 23:39:26 +0000255 let OutOperandList = oops;
256 let InOperandList = iops;
Evan Cheng37f25d92008-08-28 23:39:26 +0000257 let Pattern = pattern;
258}
259
Jim Grosbach53694262010-11-18 01:15:56 +0000260// PseudoInst that's ARM-mode only.
Jim Grosbach6e422112010-11-29 23:48:41 +0000261class ARMPseudoInst<dag oops, dag iops, SizeFlagVal sz, InstrItinClass itin,
Jim Grosbach99594eb2010-11-18 01:38:26 +0000262 list<dag> pattern>
263 : PseudoInst<oops, iops, itin, pattern> {
Jim Grosbach6e422112010-11-29 23:48:41 +0000264 let SZ = sz;
Jim Grosbach53694262010-11-18 01:15:56 +0000265 list<Predicate> Predicates = [IsARM];
266}
267
Jim Grosbachf1aa47d2010-11-29 19:32:47 +0000268// PseudoInst that's Thumb-mode only.
269class tPseudoInst<dag oops, dag iops, SizeFlagVal sz, InstrItinClass itin,
270 list<dag> pattern>
271 : PseudoInst<oops, iops, itin, pattern> {
272 let SZ = sz;
273 list<Predicate> Predicates = [IsThumb];
274}
Jim Grosbach53694262010-11-18 01:15:56 +0000275
Jim Grosbach41b1d4e2010-12-15 18:48:45 +0000276// PseudoInst that's Thumb2-mode only.
277class t2PseudoInst<dag oops, dag iops, SizeFlagVal sz, InstrItinClass itin,
278 list<dag> pattern>
279 : PseudoInst<oops, iops, itin, pattern> {
280 let SZ = sz;
281 list<Predicate> Predicates = [IsThumb2];
282}
Evan Cheng37f25d92008-08-28 23:39:26 +0000283// Almost all ARM instructions are predicable.
Evan Chengd87293c2008-11-06 08:47:38 +0000284class I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000285 IndexMode im, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000286 string opc, string asm, string cstr,
Evan Cheng37f25d92008-08-28 23:39:26 +0000287 list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000288 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach62547262010-10-11 18:51:51 +0000289 bits<4> p;
290 let Inst{31-28} = p;
Evan Cheng37f25d92008-08-28 23:39:26 +0000291 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000292 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000293 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng37f25d92008-08-28 23:39:26 +0000294 let Pattern = pattern;
295 list<Predicate> Predicates = [IsARM];
296}
Bill Wendlingda2ae632010-08-31 07:50:46 +0000297
Jim Grosbachf6b28622009-12-14 18:31:20 +0000298// A few are not predicable
299class InoP<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +0000300 IndexMode im, Format f, InstrItinClass itin,
301 string opc, string asm, string cstr,
302 list<dag> pattern>
Jim Grosbachf6b28622009-12-14 18:31:20 +0000303 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
304 let OutOperandList = oops;
305 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000306 let AsmString = !strconcat(opc, asm);
Jim Grosbachf6b28622009-12-14 18:31:20 +0000307 let Pattern = pattern;
308 let isPredicable = 0;
309 list<Predicate> Predicates = [IsARM];
310}
Evan Cheng37f25d92008-08-28 23:39:26 +0000311
Bill Wendling4822bce2010-08-30 01:47:35 +0000312// Same as I except it can optionally modify CPSR. Note it's modeled as an input
313// operand since by default it's a zero register. It will become an implicit def
314// once it's "flipped".
Evan Chengd87293c2008-11-06 08:47:38 +0000315class sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000316 IndexMode im, Format f, InstrItinClass itin,
317 string opc, string asm, string cstr,
Evan Cheng37f25d92008-08-28 23:39:26 +0000318 list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000319 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Jim Grosbach62547262010-10-11 18:51:51 +0000320 bits<4> p; // Predicate operand
Jim Grosbach08bd5492010-10-12 23:00:24 +0000321 bits<1> s; // condition-code set flag ('1' if the insn should set the flags)
Jim Grosbach62547262010-10-11 18:51:51 +0000322 let Inst{31-28} = p;
Jim Grosbach08bd5492010-10-12 23:00:24 +0000323 let Inst{20} = s;
Jim Grosbach62547262010-10-11 18:51:51 +0000324
Evan Cheng37f25d92008-08-28 23:39:26 +0000325 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000326 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Bob Wilsoncfbece52010-10-15 03:23:44 +0000327 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng37f25d92008-08-28 23:39:26 +0000328 let Pattern = pattern;
329 list<Predicate> Predicates = [IsARM];
330}
331
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000332// Special cases
Evan Chengd87293c2008-11-06 08:47:38 +0000333class XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000334 IndexMode im, Format f, InstrItinClass itin,
335 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000336 : InstARM<am, sz, im, f, GenericDomain, cstr, itin> {
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000337 let OutOperandList = oops;
338 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000339 let AsmString = asm;
Evan Cheng4bbd5f82008-09-01 07:19:00 +0000340 let Pattern = pattern;
341 list<Predicate> Predicates = [IsARM];
342}
343
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000344class AI<dag oops, dag iops, Format f, InstrItinClass itin,
345 string opc, string asm, list<dag> pattern>
346 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
347 opc, asm, "", pattern>;
348class AsI<dag oops, dag iops, Format f, InstrItinClass itin,
349 string opc, string asm, list<dag> pattern>
350 : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
351 opc, asm, "", pattern>;
352class AXI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng37f25d92008-08-28 23:39:26 +0000353 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000354 : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng97f48c32008-11-06 22:15:19 +0000355 asm, "", pattern>;
Jim Grosbachf6b28622009-12-14 18:31:20 +0000356class AInoP<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +0000357 string opc, string asm, list<dag> pattern>
Jim Grosbachf6b28622009-12-14 18:31:20 +0000358 : InoP<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Bob Wilson01135592010-03-23 17:23:59 +0000359 opc, asm, "", pattern>;
Evan Cheng3aac7882008-09-01 08:25:56 +0000360
361// Ctrl flow instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000362class ABI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
363 string opc, string asm, list<dag> pattern>
364 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin,
365 opc, asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000366 let Inst{27-24} = opcod;
Evan Cheng3aac7882008-09-01 08:25:56 +0000367}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000368class ABXI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin,
369 string asm, list<dag> pattern>
370 : XI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, itin,
371 asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000372 let Inst{27-24} = opcod;
Evan Cheng3aac7882008-09-01 08:25:56 +0000373}
Evan Cheng3aac7882008-09-01 08:25:56 +0000374
375// BR_JT instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000376class JTI<dag oops, dag iops, InstrItinClass itin,
377 string asm, list<dag> pattern>
378 : XI<oops, iops, AddrModeNone, SizeSpecial, IndexModeNone, BrMiscFrm, itin,
Evan Cheng4df60f52008-11-07 09:06:08 +0000379 asm, "", pattern>;
Evan Cheng0d14fc82008-09-01 01:51:14 +0000380
Jim Grosbach5278eb82009-12-11 01:42:04 +0000381// Atomic load/store instructions
Jim Grosbach5278eb82009-12-11 01:42:04 +0000382class AIldrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
383 string opc, string asm, list<dag> pattern>
384 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin,
385 opc, asm, "", pattern> {
Jim Grosbach86875a22010-10-29 19:58:57 +0000386 bits<4> Rt;
387 bits<4> Rn;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000388 let Inst{27-23} = 0b00011;
389 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000390 let Inst{20} = 1;
Jim Grosbach86875a22010-10-29 19:58:57 +0000391 let Inst{19-16} = Rn;
392 let Inst{15-12} = Rt;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000393 let Inst{11-0} = 0b111110011111;
394}
395class AIstrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
396 string opc, string asm, list<dag> pattern>
397 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, LdStExFrm, itin,
398 opc, asm, "", pattern> {
Jim Grosbach86875a22010-10-29 19:58:57 +0000399 bits<4> Rd;
400 bits<4> Rt;
401 bits<4> Rn;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000402 let Inst{27-23} = 0b00011;
403 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000404 let Inst{20} = 0;
Jim Grosbach86875a22010-10-29 19:58:57 +0000405 let Inst{19-16} = Rn;
406 let Inst{15-12} = Rd;
Johnny Chen0291d7e2009-12-11 19:37:26 +0000407 let Inst{11-4} = 0b11111001;
Jim Grosbach86875a22010-10-29 19:58:57 +0000408 let Inst{3-0} = Rt;
Jim Grosbach5278eb82009-12-11 01:42:04 +0000409}
Jim Grosbachf32ecc62010-10-29 20:21:36 +0000410class AIswp<bit b, dag oops, dag iops, string opc, list<dag> pattern>
411 : AI<oops, iops, MiscFrm, NoItinerary, opc, "\t$Rt, $Rt2, [$Rn]", pattern> {
412 bits<4> Rt;
413 bits<4> Rt2;
414 bits<4> Rn;
415 let Inst{27-23} = 0b00010;
416 let Inst{22} = b;
417 let Inst{21-20} = 0b00;
418 let Inst{19-16} = Rn;
419 let Inst{15-12} = Rt;
420 let Inst{11-4} = 0b00001001;
421 let Inst{3-0} = Rt2;
422}
Jim Grosbach5278eb82009-12-11 01:42:04 +0000423
Evan Cheng0d14fc82008-09-01 01:51:14 +0000424// addrmode1 instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000425class AI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
426 string opc, string asm, list<dag> pattern>
427 : I<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
428 opc, asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000429 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000430 let Inst{27-26} = 0b00;
Evan Cheng612b79e2008-08-29 07:40:52 +0000431}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000432class AsI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
433 string opc, string asm, list<dag> pattern>
434 : sI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
435 opc, asm, "", pattern> {
436 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000437 let Inst{27-26} = 0b00;
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000438}
439class AXI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin,
Evan Cheng37f25d92008-08-28 23:39:26 +0000440 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000441 : XI<oops, iops, AddrMode1, Size4Bytes, IndexModeNone, f, itin,
Evan Cheng612b79e2008-08-29 07:40:52 +0000442 asm, "", pattern> {
Jim Grosbach26421962008-10-14 20:36:24 +0000443 let Inst{24-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000444 let Inst{27-26} = 0b00;
Evan Cheng612b79e2008-08-29 07:40:52 +0000445}
Evan Cheng0d14fc82008-09-01 01:51:14 +0000446
Evan Cheng93912732008-09-01 01:27:33 +0000447// loads
Jim Grosbach3e556122010-10-26 22:37:02 +0000448
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000449// LDR/LDRB/STR/STRB/...
450class AI2ldst<bits<3> op, bit isLd, bit isByte, dag oops, dag iops, AddrMode am,
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000451 Format f, InstrItinClass itin, string opc, string asm,
452 list<dag> pattern>
Jim Grosbach3e556122010-10-26 22:37:02 +0000453 : I<oops, iops, am, Size4Bytes, IndexModeNone, f, itin, opc, asm,
454 "", pattern> {
455 let Inst{27-25} = op;
456 let Inst{24} = 1; // 24 == P
457 // 23 == U
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000458 let Inst{22} = isByte;
Jim Grosbach3e556122010-10-26 22:37:02 +0000459 let Inst{21} = 0; // 21 == W
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000460 let Inst{20} = isLd;
Jim Grosbach3e556122010-10-26 22:37:02 +0000461}
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000462// Indexed load/stores
463class AI2ldstidx<bit isLd, bit isByte, bit isPre, dag oops, dag iops,
Jim Grosbach953557f42010-11-19 21:35:06 +0000464 IndexMode im, Format f, InstrItinClass itin, string opc,
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000465 string asm, string cstr, list<dag> pattern>
466 : I<oops, iops, AddrMode2, Size4Bytes, im, f, itin,
467 opc, asm, cstr, pattern> {
Jim Grosbach99f53d12010-11-15 20:47:07 +0000468 bits<4> Rt;
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000469 let Inst{27-26} = 0b01;
470 let Inst{24} = isPre; // P bit
471 let Inst{22} = isByte; // B bit
472 let Inst{21} = isPre; // W bit
473 let Inst{20} = isLd; // L bit
Jim Grosbach99f53d12010-11-15 20:47:07 +0000474 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000475}
Jim Grosbach953557f42010-11-19 21:35:06 +0000476class AI2stridx<bit isByte, bit isPre, dag oops, dag iops,
477 IndexMode im, Format f, InstrItinClass itin, string opc,
478 string asm, string cstr, list<dag> pattern>
479 : AI2ldstidx<0, isByte, isPre, oops, iops, im, f, itin, opc, asm, cstr,
480 pattern> {
481 // AM2 store w/ two operands: (GPR, am2offset)
482 // {13} 1 == Rm, 0 == imm12
483 // {12} isAdd
484 // {11-0} imm12/Rm
485 bits<14> offset;
486 bits<4> Rn;
487 let Inst{25} = offset{13};
488 let Inst{23} = offset{12};
489 let Inst{19-16} = Rn;
490 let Inst{11-0} = offset{11-0};
491}
Jim Grosbach3e556122010-10-26 22:37:02 +0000492
Evan Cheng0d14fc82008-09-01 01:51:14 +0000493// addrmode3 instructions
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +0000494class AI3ld<bits<4> op, bit op20, dag oops, dag iops, Format f,
495 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Jim Grosbach160f8f02010-11-18 00:46:58 +0000496 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
497 opc, asm, "", pattern> {
498 bits<14> addr;
499 bits<4> Rt;
500 let Inst{27-25} = 0b000;
501 let Inst{24} = 1; // P bit
502 let Inst{23} = addr{8}; // U bit
503 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
504 let Inst{21} = 0; // W bit
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +0000505 let Inst{20} = op20; // L bit
Jim Grosbach160f8f02010-11-18 00:46:58 +0000506 let Inst{19-16} = addr{12-9}; // Rn
507 let Inst{15-12} = Rt; // Rt
508 let Inst{11-8} = addr{7-4}; // imm7_4/zero
509 let Inst{7-4} = op;
510 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
511}
Evan Cheng840917b2008-09-01 07:00:14 +0000512
Jim Grosbach9cb15b52010-11-19 19:41:26 +0000513class AI3ldstidx<bits<4> op, bit op20, bit isLd, bit isPre, dag oops, dag iops,
514 IndexMode im, Format f, InstrItinClass itin, string opc,
515 string asm, string cstr, list<dag> pattern>
516 : I<oops, iops, AddrMode3, Size4Bytes, im, f, itin,
517 opc, asm, cstr, pattern> {
518 bits<4> Rt;
519 let Inst{27-25} = 0b000;
520 let Inst{24} = isPre; // P bit
521 let Inst{21} = isPre; // W bit
522 let Inst{20} = op20; // L bit
523 let Inst{15-12} = Rt; // Rt
524 let Inst{7-4} = op;
525}
Jim Grosbach2dc77682010-11-29 18:37:44 +0000526class AI3stridx<bits<4> op, bit isByte, bit isPre, dag oops, dag iops,
527 IndexMode im, Format f, InstrItinClass itin, string opc,
528 string asm, string cstr, list<dag> pattern>
529 : AI2ldstidx<0, isByte, isPre, oops, iops, im, f, itin, opc, asm, cstr,
530 pattern> {
531 // AM3 store w/ two operands: (GPR, am3offset)
532 bits<14> offset;
533 bits<4> Rt;
534 bits<4> Rn;
535 let Inst{27-25} = 0b000;
536 let Inst{23} = offset{8};
537 let Inst{22} = offset{9};
538 let Inst{19-16} = Rn;
539 let Inst{15-12} = Rt; // Rt
540 let Inst{11-8} = offset{7-4}; // imm7_4/zero
541 let Inst{7-4} = op;
542 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
543}
Jim Grosbach9cb15b52010-11-19 19:41:26 +0000544
Evan Cheng840917b2008-09-01 07:00:14 +0000545// stores
Jim Grosbach2aeb6122010-11-19 22:14:31 +0000546class AI3str<bits<4> op, dag oops, dag iops, Format f, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000547 string opc, string asm, list<dag> pattern>
548 : I<oops, iops, AddrMode3, Size4Bytes, IndexModeNone, f, itin,
549 opc, asm, "", pattern> {
Jim Grosbach570a9222010-11-11 01:09:40 +0000550 bits<14> addr;
551 bits<4> Rt;
Evan Chengdda0f4c2009-07-08 22:51:32 +0000552 let Inst{27-25} = 0b000;
Jim Grosbach570a9222010-11-11 01:09:40 +0000553 let Inst{24} = 1; // P bit
554 let Inst{23} = addr{8}; // U bit
555 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
556 let Inst{21} = 0; // W bit
557 let Inst{20} = 0; // L bit
558 let Inst{19-16} = addr{12-9}; // Rn
559 let Inst{15-12} = Rt; // Rt
560 let Inst{11-8} = addr{7-4}; // imm7_4/zero
Jim Grosbach2aeb6122010-11-19 22:14:31 +0000561 let Inst{7-4} = op;
Jim Grosbach570a9222010-11-11 01:09:40 +0000562 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Evan Cheng840917b2008-09-01 07:00:14 +0000563}
Evan Cheng840917b2008-09-01 07:00:14 +0000564
Evan Cheng840917b2008-09-01 07:00:14 +0000565// Pre-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000566class AI3sthpr<dag oops, dag iops, Format f, InstrItinClass itin,
567 string opc, string asm, string cstr, list<dag> pattern>
568 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
569 opc, asm, cstr, pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000570 let Inst{4} = 1;
571 let Inst{5} = 1; // H bit
572 let Inst{6} = 0; // S bit
573 let Inst{7} = 1;
574 let Inst{20} = 0; // L bit
575 let Inst{21} = 1; // W bit
576 let Inst{24} = 1; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000577 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000578}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000579class AI3stdpr<dag oops, dag iops, Format f, InstrItinClass itin,
580 string opc, string asm, string cstr, list<dag> pattern>
581 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePre, f, itin,
582 opc, asm, cstr, pattern> {
583 let Inst{4} = 1;
584 let Inst{5} = 1; // H bit
585 let Inst{6} = 1; // S bit
586 let Inst{7} = 1;
587 let Inst{20} = 0; // L bit
588 let Inst{21} = 1; // W bit
589 let Inst{24} = 1; // P bit
590 let Inst{27-25} = 0b000;
591}
Evan Cheng840917b2008-09-01 07:00:14 +0000592
Evan Cheng840917b2008-09-01 07:00:14 +0000593// Post-indexed stores
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000594class AI3sthpo<dag oops, dag iops, Format f, InstrItinClass itin,
595 string opc, string asm, string cstr, list<dag> pattern>
596 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
597 opc, asm, cstr,pattern> {
Evan Cheng840917b2008-09-01 07:00:14 +0000598 let Inst{4} = 1;
599 let Inst{5} = 1; // H bit
600 let Inst{6} = 0; // S bit
601 let Inst{7} = 1;
602 let Inst{20} = 0; // L bit
Johnny Chenad4df4c2010-03-01 19:22:00 +0000603 let Inst{21} = 0; // W bit
Evan Cheng840917b2008-09-01 07:00:14 +0000604 let Inst{24} = 0; // P bit
Evan Chengdda0f4c2009-07-08 22:51:32 +0000605 let Inst{27-25} = 0b000;
Evan Cheng840917b2008-09-01 07:00:14 +0000606}
Johnny Chen39a4bb32010-02-18 22:31:18 +0000607class AI3stdpo<dag oops, dag iops, Format f, InstrItinClass itin,
608 string opc, string asm, string cstr, list<dag> pattern>
609 : I<oops, iops, AddrMode3, Size4Bytes, IndexModePost, f, itin,
610 opc, asm, cstr, pattern> {
611 let Inst{4} = 1;
612 let Inst{5} = 1; // H bit
613 let Inst{6} = 1; // S bit
614 let Inst{7} = 1;
615 let Inst{20} = 0; // L bit
616 let Inst{21} = 0; // W bit
617 let Inst{24} = 0; // P bit
618 let Inst{27-25} = 0b000;
619}
Evan Cheng840917b2008-09-01 07:00:14 +0000620
Evan Cheng0d14fc82008-09-01 01:51:14 +0000621// addrmode4 instructions
Bill Wendling6c470b82010-11-13 09:09:38 +0000622class AXI4<dag oops, dag iops, IndexMode im, Format f, InstrItinClass itin,
623 string asm, string cstr, list<dag> pattern>
624 : XI<oops, iops, AddrMode4, Size4Bytes, im, f, itin, asm, cstr, pattern> {
625 bits<4> p;
626 bits<16> regs;
627 bits<4> Rn;
628 let Inst{31-28} = p;
629 let Inst{27-25} = 0b100;
630 let Inst{22} = 0; // S bit
631 let Inst{19-16} = Rn;
632 let Inst{15-0} = regs;
633}
Evan Cheng37f25d92008-08-28 23:39:26 +0000634
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000635// Unsigned multiply, multiply-accumulate instructions.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000636class AMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
637 string opc, string asm, list<dag> pattern>
638 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
639 opc, asm, "", pattern> {
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000640 let Inst{7-4} = 0b1001;
Evan Chengfbc9d412008-11-06 01:21:28 +0000641 let Inst{20} = 0; // S bit
Evan Chengd87293c2008-11-06 08:47:38 +0000642 let Inst{27-21} = opcod;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000643}
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000644class AsMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
645 string opc, string asm, list<dag> pattern>
646 : sI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
647 opc, asm, "", pattern> {
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000648 let Inst{7-4} = 0b1001;
Evan Chengd87293c2008-11-06 08:47:38 +0000649 let Inst{27-21} = opcod;
Evan Chengfbc9d412008-11-06 01:21:28 +0000650}
651
652// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000653class AMul2I<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
654 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000655 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
656 opc, asm, "", pattern> {
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000657 bits<4> Rd;
658 bits<4> Rn;
659 bits<4> Rm;
660 let Inst{7-4} = opc7_4;
Evan Chengfbc9d412008-11-06 01:21:28 +0000661 let Inst{20} = 1;
Evan Chengd87293c2008-11-06 08:47:38 +0000662 let Inst{27-21} = opcod;
Jim Grosbach9463d0e2010-10-22 17:16:17 +0000663 let Inst{19-16} = Rd;
664 let Inst{11-8} = Rm;
665 let Inst{3-0} = Rn;
666}
667// MSW multiple w/ Ra operand
668class AMul2Ia<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops,
669 InstrItinClass itin, string opc, string asm, list<dag> pattern>
670 : AMul2I<opcod, opc7_4, oops, iops, itin, opc, asm, pattern> {
671 bits<4> Ra;
672 let Inst{15-12} = Ra;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000673}
Evan Cheng37f25d92008-08-28 23:39:26 +0000674
Evan Chengeb4f52e2008-11-06 03:35:07 +0000675// SMUL<x><y> / SMULW<y> / SMLA<x><y> / SMLAW<x><y>
Jim Grosbach3870b752010-10-22 18:35:16 +0000676class AMulxyIbase<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
Jim Grosbach929a7052010-10-22 17:42:06 +0000677 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000678 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, MulFrm, itin,
679 opc, asm, "", pattern> {
Jim Grosbach3870b752010-10-22 18:35:16 +0000680 bits<4> Rn;
681 bits<4> Rm;
Evan Chengeb4f52e2008-11-06 03:35:07 +0000682 let Inst{4} = 0;
683 let Inst{7} = 1;
684 let Inst{20} = 0;
Evan Chengd87293c2008-11-06 08:47:38 +0000685 let Inst{27-21} = opcod;
Jim Grosbach929a7052010-10-22 17:42:06 +0000686 let Inst{6-5} = bit6_5;
Jim Grosbach3870b752010-10-22 18:35:16 +0000687 let Inst{11-8} = Rm;
688 let Inst{3-0} = Rn;
689}
690class AMulxyI<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
691 InstrItinClass itin, string opc, string asm, list<dag> pattern>
692 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
693 bits<4> Rd;
694 let Inst{19-16} = Rd;
695}
696
697// AMulxyI with Ra operand
698class AMulxyIa<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
699 InstrItinClass itin, string opc, string asm, list<dag> pattern>
700 : AMulxyI<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
701 bits<4> Ra;
702 let Inst{15-12} = Ra;
703}
704// SMLAL*
705class AMulxyI64<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops,
706 InstrItinClass itin, string opc, string asm, list<dag> pattern>
707 : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> {
708 bits<4> RdLo;
709 bits<4> RdHi;
710 let Inst{19-16} = RdHi;
711 let Inst{15-12} = RdLo;
Evan Chengeb4f52e2008-11-06 03:35:07 +0000712}
713
Evan Cheng97f48c32008-11-06 22:15:19 +0000714// Extend instructions.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000715class AExtI<bits<8> opcod, dag oops, dag iops, InstrItinClass itin,
716 string opc, string asm, list<dag> pattern>
717 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ExtFrm, itin,
718 opc, asm, "", pattern> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000719 // All AExtI instructions have Rd and Rm register operands.
720 bits<4> Rd;
721 bits<4> Rm;
722 let Inst{15-12} = Rd;
723 let Inst{3-0} = Rm;
Evan Cheng97f48c32008-11-06 22:15:19 +0000724 let Inst{7-4} = 0b0111;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000725 let Inst{9-8} = 0b00;
Evan Cheng97f48c32008-11-06 22:15:19 +0000726 let Inst{27-20} = opcod;
727}
728
Evan Cheng8b59db32008-11-07 01:41:35 +0000729// Misc Arithmetic instructions.
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000730class AMiscA1I<bits<8> opcod, bits<4> opc7_4, dag oops, dag iops,
731 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000732 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin,
733 opc, asm, "", pattern> {
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000734 bits<4> Rd;
735 bits<4> Rm;
Evan Cheng8b59db32008-11-07 01:41:35 +0000736 let Inst{27-20} = opcod;
Jim Grosbachf8da5f52010-10-22 22:12:16 +0000737 let Inst{19-16} = 0b1111;
738 let Inst{15-12} = Rd;
739 let Inst{11-8} = 0b1111;
740 let Inst{7-4} = opc7_4;
741 let Inst{3-0} = Rm;
742}
743
744// PKH instructions
745class APKHI<bits<8> opcod, bit tb, dag oops, dag iops, InstrItinClass itin,
746 string opc, string asm, list<dag> pattern>
747 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, ArithMiscFrm, itin,
748 opc, asm, "", pattern> {
749 bits<4> Rd;
750 bits<4> Rn;
751 bits<4> Rm;
752 bits<8> sh;
753 let Inst{27-20} = opcod;
754 let Inst{19-16} = Rn;
755 let Inst{15-12} = Rd;
756 let Inst{11-7} = sh{7-3};
757 let Inst{6} = tb;
758 let Inst{5-4} = 0b01;
759 let Inst{3-0} = Rm;
Evan Cheng8b59db32008-11-07 01:41:35 +0000760}
761
Evan Cheng37f25d92008-08-28 23:39:26 +0000762//===----------------------------------------------------------------------===//
763
764// ARMPat - Same as Pat<>, but requires that the compiler be in ARM mode.
765class ARMPat<dag pattern, dag result> : Pat<pattern, result> {
766 list<Predicate> Predicates = [IsARM];
767}
768class ARMV5TEPat<dag pattern, dag result> : Pat<pattern, result> {
769 list<Predicate> Predicates = [IsARM, HasV5TE];
770}
771class ARMV6Pat<dag pattern, dag result> : Pat<pattern, result> {
772 list<Predicate> Predicates = [IsARM, HasV6];
773}
Evan Cheng13096642008-08-29 06:41:12 +0000774
775//===----------------------------------------------------------------------===//
Evan Cheng13096642008-08-29 06:41:12 +0000776// Thumb Instruction Format Definitions.
777//
778
Evan Cheng446c4282009-07-11 06:43:01 +0000779class ThumbI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000780 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000781 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +0000782 let OutOperandList = oops;
783 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000784 let AsmString = asm;
Evan Cheng13096642008-08-29 06:41:12 +0000785 let Pattern = pattern;
786 list<Predicate> Predicates = [IsThumb];
787}
788
Bill Wendling43f7b2d2010-12-01 02:42:55 +0000789// TI - Thumb instruction.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000790class TI<dag oops, dag iops, InstrItinClass itin, string asm, list<dag> pattern>
791 : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>;
Evan Cheng13096642008-08-29 06:41:12 +0000792
Evan Cheng35d6c412009-08-04 23:47:55 +0000793// Two-address instructions
Bob Wilson01135592010-03-23 17:23:59 +0000794class TIt<dag oops, dag iops, InstrItinClass itin, string asm,
795 list<dag> pattern>
796 : ThumbI<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "$lhs = $dst",
797 pattern>;
Evan Cheng35d6c412009-08-04 23:47:55 +0000798
Johnny Chend68e1192009-12-15 17:24:14 +0000799// tBL, tBX 32-bit instructions
800class TIx2<bits<5> opcod1, bits<2> opcod2, bit opcod3,
Bob Wilson01135592010-03-23 17:23:59 +0000801 dag oops, dag iops, InstrItinClass itin, string asm,
802 list<dag> pattern>
803 : ThumbI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>,
804 Encoding {
Johnny Chend68e1192009-12-15 17:24:14 +0000805 let Inst{31-27} = opcod1;
806 let Inst{15-14} = opcod2;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000807 let Inst{12} = opcod3;
Johnny Chend68e1192009-12-15 17:24:14 +0000808}
Evan Cheng13096642008-08-29 06:41:12 +0000809
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +0000810// Move to/from coprocessor instructions
811class T1Cop<dag oops, dag iops, string asm, list<dag> pattern>
812 : ThumbI<oops, iops, AddrModeNone, Size4Bytes, NoItinerary, asm, "", pattern>,
813 Encoding, Requires<[IsThumb, HasV6]> {
814 let Inst{31-28} = 0b1110;
815}
816
Evan Cheng13096642008-08-29 06:41:12 +0000817// BR_JT instructions
Bob Wilson01135592010-03-23 17:23:59 +0000818class TJTI<dag oops, dag iops, InstrItinClass itin, string asm,
819 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000820 : ThumbI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Cheng13096642008-08-29 06:41:12 +0000821
Evan Cheng09c39fc2009-06-23 19:38:13 +0000822// Thumb1 only
Evan Cheng446c4282009-07-11 06:43:01 +0000823class Thumb1I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000824 InstrItinClass itin, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000825 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +0000826 let OutOperandList = oops;
827 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +0000828 let AsmString = asm;
Evan Cheng09c39fc2009-06-23 19:38:13 +0000829 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000830 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng09c39fc2009-06-23 19:38:13 +0000831}
832
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000833class T1I<dag oops, dag iops, InstrItinClass itin,
834 string asm, list<dag> pattern>
835 : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin, asm, "", pattern>;
836class T1Ix2<dag oops, dag iops, InstrItinClass itin,
837 string asm, list<dag> pattern>
838 : Thumb1I<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>;
Evan Cheng09c39fc2009-06-23 19:38:13 +0000839
840// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000841class T1It<dag oops, dag iops, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000842 string asm, string cstr, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +0000843 : Thumb1I<oops, iops, AddrModeNone, Size2Bytes, itin,
Bob Wilson815baeb2010-03-13 01:08:20 +0000844 asm, cstr, pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000845
846// Thumb1 instruction that can either be predicated or set CPSR.
847class Thumb1sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000848 InstrItinClass itin,
Evan Cheng446c4282009-07-11 06:43:01 +0000849 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000850 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Chris Lattnerb7d52262010-03-18 21:06:54 +0000851 let OutOperandList = !con(oops, (outs s_cc_out:$s));
852 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000853 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng446c4282009-07-11 06:43:01 +0000854 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000855 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng446c4282009-07-11 06:43:01 +0000856}
857
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000858class T1sI<dag oops, dag iops, InstrItinClass itin,
859 string opc, string asm, list<dag> pattern>
860 : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000861
862// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000863class T1sIt<dag oops, dag iops, InstrItinClass itin,
864 string opc, string asm, list<dag> pattern>
865 : Thumb1sI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm,
Bill Wendling3f8c1102010-11-30 23:54:45 +0000866 "$Rn = $Rdn", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000867
868// Thumb1 instruction that can be predicated.
869class Thumb1pI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000870 InstrItinClass itin,
Evan Cheng446c4282009-07-11 06:43:01 +0000871 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +0000872 : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng446c4282009-07-11 06:43:01 +0000873 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000874 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000875 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng446c4282009-07-11 06:43:01 +0000876 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +0000877 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Evan Cheng446c4282009-07-11 06:43:01 +0000878}
879
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000880class T1pI<dag oops, dag iops, InstrItinClass itin,
881 string opc, string asm, list<dag> pattern>
882 : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000883
884// Two-address instructions
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000885class T1pIt<dag oops, dag iops, InstrItinClass itin,
886 string opc, string asm, list<dag> pattern>
887 : Thumb1pI<oops, iops, AddrModeNone, Size2Bytes, itin, opc, asm,
Bill Wendling0b424dc2010-12-01 01:32:02 +0000888 "$Rn = $Rdn", pattern>;
Evan Cheng446c4282009-07-11 06:43:01 +0000889
Bob Wilson01135592010-03-23 17:23:59 +0000890class T1pIs<dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000891 InstrItinClass itin, string opc, string asm, list<dag> pattern>
892 : Thumb1pI<oops, iops, AddrModeT1_s, Size2Bytes, itin, opc, asm, "", pattern>;
Evan Cheng09c39fc2009-06-23 19:38:13 +0000893
Johnny Chenbbc71b22009-12-16 02:32:54 +0000894class Encoding16 : Encoding {
895 let Inst{31-16} = 0x0000;
896}
897
Johnny Chend68e1192009-12-15 17:24:14 +0000898// A6.2 16-bit Thumb instruction encoding
Johnny Chenbbc71b22009-12-16 02:32:54 +0000899class T1Encoding<bits<6> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000900 let Inst{15-10} = opcode;
901}
902
903// A6.2.1 Shift (immediate), add, subtract, move, and compare encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000904class T1General<bits<5> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000905 let Inst{15-14} = 0b00;
906 let Inst{13-9} = opcode;
907}
908
909// A6.2.2 Data-processing encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000910class T1DataProcessing<bits<4> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000911 let Inst{15-10} = 0b010000;
912 let Inst{9-6} = opcode;
913}
914
915// A6.2.3 Special data instructions and branch and exchange encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000916class T1Special<bits<4> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000917 let Inst{15-10} = 0b010001;
Bill Wendling6bc105a2010-11-17 00:45:23 +0000918 let Inst{9-6} = opcode;
Johnny Chend68e1192009-12-15 17:24:14 +0000919}
920
921// A6.2.4 Load/store single data item encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000922class T1LoadStore<bits<4> opA, bits<3> opB> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000923 let Inst{15-12} = opA;
Bill Wendlingda2ae632010-08-31 07:50:46 +0000924 let Inst{11-9} = opB;
Johnny Chend68e1192009-12-15 17:24:14 +0000925}
Bill Wendlingda2ae632010-08-31 07:50:46 +0000926class T1LdStSP<bits<3> opB> : T1LoadStore<0b1001, opB>; // SP relative
Johnny Chend68e1192009-12-15 17:24:14 +0000927
Bill Wendling1fd374e2010-11-30 22:57:21 +0000928// Helper classes to encode Thumb1 loads and stores. For immediates, the
Bill Wendling3f8c1102010-11-30 23:54:45 +0000929// following bits are used for "opA" (see A6.2.4):
Jim Grosbacha79bd0e2010-12-10 20:47:29 +0000930//
Bill Wendling1fd374e2010-11-30 22:57:21 +0000931// 0b0110 => Immediate, 4 bytes
932// 0b1000 => Immediate, 2 bytes
933// 0b0111 => Immediate, 1 byte
Bill Wendling40062fb2010-12-01 01:38:08 +0000934class T1pILdStEncode<bits<3> opcode, dag oops, dag iops, AddrMode am,
935 InstrItinClass itin, string opc, string asm,
936 list<dag> pattern>
Bill Wendling1fd374e2010-11-30 22:57:21 +0000937 : Thumb1pI<oops, iops, am, Size2Bytes, itin, opc, asm, "", pattern>,
Bill Wendling2cbc9fe2010-11-30 23:16:25 +0000938 T1LoadStore<0b0101, opcode> {
Bill Wendling1fd374e2010-11-30 22:57:21 +0000939 bits<3> Rt;
940 bits<8> addr;
941 let Inst{8-6} = addr{5-3}; // Rm
942 let Inst{5-3} = addr{2-0}; // Rn
943 let Inst{2-0} = Rt;
944}
Bill Wendling40062fb2010-12-01 01:38:08 +0000945class T1pILdStEncodeImm<bits<4> opA, bit opB, dag oops, dag iops, AddrMode am,
946 InstrItinClass itin, string opc, string asm,
947 list<dag> pattern>
Bill Wendling1fd374e2010-11-30 22:57:21 +0000948 : Thumb1pI<oops, iops, am, Size2Bytes, itin, opc, asm, "", pattern>,
Bill Wendling2cbc9fe2010-11-30 23:16:25 +0000949 T1LoadStore<opA, {opB,?,?}> {
Bill Wendling1fd374e2010-11-30 22:57:21 +0000950 bits<3> Rt;
951 bits<8> addr;
952 let Inst{10-6} = addr{7-3}; // imm5
953 let Inst{5-3} = addr{2-0}; // Rn
954 let Inst{2-0} = Rt;
955}
956
Johnny Chend68e1192009-12-15 17:24:14 +0000957// A6.2.5 Miscellaneous 16-bit instructions encoding.
Johnny Chenbbc71b22009-12-16 02:32:54 +0000958class T1Misc<bits<7> opcode> : Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000959 let Inst{15-12} = 0b1011;
960 let Inst{11-5} = opcode;
961}
962
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000963// Thumb2I - Thumb2 instruction. Almost all Thumb2 instructions are predicable.
964class Thumb2I<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000965 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000966 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000967 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000968 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000969 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +0000970 let AsmString = !strconcat(opc, "${p}", asm);
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000971 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +0000972 list<Predicate> Predicates = [IsThumb2];
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000973}
974
Bill Wendlingda2ae632010-08-31 07:50:46 +0000975// Same as Thumb2I except it can optionally modify CPSR. Note it's modeled as an
976// input operand since by default it's a zero register. It will become an
977// implicit def once it's "flipped".
Jim Grosbach3a378662010-10-13 23:12:26 +0000978//
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000979// FIXME: This uses unified syntax so {s} comes before {p}. We should make it
980// more consistent.
981class Thumb2sI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000982 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000983 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000984 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Owen Andersonbdf71442010-12-07 20:50:15 +0000985 bits<1> s; // condition-code set flag ('1' if the insn should set the flags)
986 let Inst{20} = s;
987
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000988 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +0000989 let InOperandList = !con(iops, (ins pred:$p, cc_out:$s));
Chris Lattner78caacc2010-10-06 00:05:18 +0000990 let AsmString = !strconcat(opc, "${s}${p}", asm);
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000991 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +0000992 list<Predicate> Predicates = [IsThumb2];
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000993}
994
995// Special cases
996class Thumb2XI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000997 InstrItinClass itin,
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000998 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000999 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001000 let OutOperandList = oops;
1001 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001002 let AsmString = asm;
Evan Chengf49810c2009-06-23 17:48:47 +00001003 let Pattern = pattern;
Evan Chengd770d9e2009-07-02 06:38:40 +00001004 list<Predicate> Predicates = [IsThumb2];
Evan Chengf49810c2009-06-23 17:48:47 +00001005}
1006
Jim Grosbachd1228742009-12-01 18:10:36 +00001007class ThumbXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
Bob Wilson01135592010-03-23 17:23:59 +00001008 InstrItinClass itin,
1009 string asm, string cstr, list<dag> pattern>
Jim Grosbachd1228742009-12-01 18:10:36 +00001010 : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> {
1011 let OutOperandList = oops;
1012 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001013 let AsmString = asm;
Jim Grosbachd1228742009-12-01 18:10:36 +00001014 let Pattern = pattern;
Jim Grosbach6797f892010-11-01 17:08:58 +00001015 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Jim Grosbachd1228742009-12-01 18:10:36 +00001016}
1017
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001018class T2I<dag oops, dag iops, InstrItinClass itin,
1019 string opc, string asm, list<dag> pattern>
1020 : Thumb2I<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>;
1021class T2Ii12<dag oops, dag iops, InstrItinClass itin,
1022 string opc, string asm, list<dag> pattern>
Bob Wilson01135592010-03-23 17:23:59 +00001023 : Thumb2I<oops, iops, AddrModeT2_i12, Size4Bytes, itin, opc, asm, "",pattern>;
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001024class T2Ii8<dag oops, dag iops, InstrItinClass itin,
1025 string opc, string asm, list<dag> pattern>
1026 : Thumb2I<oops, iops, AddrModeT2_i8, Size4Bytes, itin, opc, asm, "", pattern>;
1027class T2Iso<dag oops, dag iops, InstrItinClass itin,
1028 string opc, string asm, list<dag> pattern>
1029 : Thumb2I<oops, iops, AddrModeT2_so, Size4Bytes, itin, opc, asm, "", pattern>;
1030class T2Ipc<dag oops, dag iops, InstrItinClass itin,
1031 string opc, string asm, list<dag> pattern>
1032 : Thumb2I<oops, iops, AddrModeT2_pc, Size4Bytes, itin, opc, asm, "", pattern>;
Jim Grosbach04da9bf2010-12-10 20:51:35 +00001033class T2Ii8s4<bit P, bit W, bit isLoad, dag oops, dag iops, InstrItinClass itin,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001034 string opc, string asm, list<dag> pattern>
Johnny Chend68e1192009-12-15 17:24:14 +00001035 : Thumb2I<oops, iops, AddrModeT2_i8s4, Size4Bytes, itin, opc, asm, "",
1036 pattern> {
Owen Anderson9d63d902010-12-01 19:18:46 +00001037 bits<4> Rt;
1038 bits<4> Rt2;
1039 bits<13> addr;
Jim Grosbach04da9bf2010-12-10 20:51:35 +00001040 let Inst{31-25} = 0b1110100;
1041 let Inst{24} = P;
1042 let Inst{23} = addr{8};
1043 let Inst{22} = 1;
1044 let Inst{21} = W;
1045 let Inst{20} = isLoad;
1046 let Inst{19-16} = addr{12-9};
Owen Anderson9d63d902010-12-01 19:18:46 +00001047 let Inst{15-12} = Rt{3-0};
1048 let Inst{11-8} = Rt2{3-0};
Owen Anderson9d63d902010-12-01 19:18:46 +00001049 let Inst{7-0} = addr{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001050}
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001051
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001052class T2sI<dag oops, dag iops, InstrItinClass itin,
1053 string opc, string asm, list<dag> pattern>
1054 : Thumb2sI<oops, iops, AddrModeNone, Size4Bytes, itin, opc, asm, "", pattern>;
Evan Cheng0aa1d8c2009-06-25 02:08:06 +00001055
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001056class T2XI<dag oops, dag iops, InstrItinClass itin,
1057 string asm, list<dag> pattern>
1058 : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, "", pattern>;
1059class T2JTI<dag oops, dag iops, InstrItinClass itin,
1060 string asm, list<dag> pattern>
1061 : Thumb2XI<oops, iops, AddrModeNone, SizeSpecial, itin, asm, "", pattern>;
Evan Chengf49810c2009-06-23 17:48:47 +00001062
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00001063// Move to/from coprocessor instructions
1064class T2Cop<dag oops, dag iops, string asm, list<dag> pattern>
1065 : T2XI<oops, iops, NoItinerary, asm, pattern>, Requires<[IsThumb2, HasV6]> {
1066 let Inst{31-28} = 0b1111;
1067}
1068
Bob Wilson815baeb2010-03-13 01:08:20 +00001069// Two-address instructions
1070class T2XIt<dag oops, dag iops, InstrItinClass itin,
1071 string asm, string cstr, list<dag> pattern>
1072 : Thumb2XI<oops, iops, AddrModeNone, Size4Bytes, itin, asm, cstr, pattern>;
Evan Cheng5adb66a2009-09-28 09:14:39 +00001073
Evan Chenge88d5ce2009-07-02 07:28:31 +00001074// T2Iidxldst - Thumb2 indexed load / store instructions.
Johnny Chend68e1192009-12-15 17:24:14 +00001075class T2Iidxldst<bit signed, bits<2> opcod, bit load, bit pre,
1076 dag oops, dag iops,
1077 AddrMode am, IndexMode im, InstrItinClass itin,
Evan Chenge88d5ce2009-07-02 07:28:31 +00001078 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001079 : InstARM<am, Size4Bytes, im, ThumbFrm, GenericDomain, cstr, itin> {
Evan Chenge88d5ce2009-07-02 07:28:31 +00001080 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001081 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001082 let AsmString = !strconcat(opc, "${p}", asm);
Evan Chenge88d5ce2009-07-02 07:28:31 +00001083 let Pattern = pattern;
1084 list<Predicate> Predicates = [IsThumb2];
Johnny Chend68e1192009-12-15 17:24:14 +00001085 let Inst{31-27} = 0b11111;
1086 let Inst{26-25} = 0b00;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001087 let Inst{24} = signed;
1088 let Inst{23} = 0;
Johnny Chend68e1192009-12-15 17:24:14 +00001089 let Inst{22-21} = opcod;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001090 let Inst{20} = load;
1091 let Inst{11} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +00001092 // (P, W) = (1, 1) Pre-indexed or (0, 1) Post-indexed
Bill Wendlingda2ae632010-08-31 07:50:46 +00001093 let Inst{10} = pre; // The P bit.
1094 let Inst{8} = 1; // The W bit.
Jim Grosbacha79bd0e2010-12-10 20:47:29 +00001095
Owen Anderson6af50f72010-11-30 00:14:31 +00001096 bits<9> addr;
1097 let Inst{7-0} = addr{7-0};
Jim Grosbacha79bd0e2010-12-10 20:47:29 +00001098 let Inst{9} = addr{8}; // Sign bit
1099
Owen Anderson6af50f72010-11-30 00:14:31 +00001100 bits<4> Rt;
1101 bits<4> Rn;
1102 let Inst{15-12} = Rt{3-0};
1103 let Inst{19-16} = Rn{3-0};
Evan Chenge88d5ce2009-07-02 07:28:31 +00001104}
1105
David Goodwinc9d138f2009-07-27 19:59:26 +00001106// Tv5Pat - Same as Pat<>, but requires V5T Thumb mode.
1107class Tv5Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbach6797f892010-11-01 17:08:58 +00001108 list<Predicate> Predicates = [IsThumb, IsThumb1Only, HasV5T];
David Goodwinc9d138f2009-07-27 19:59:26 +00001109}
1110
1111// T1Pat - Same as Pat<>, but requires that the compiler be in Thumb1 mode.
1112class T1Pat<dag pattern, dag result> : Pat<pattern, result> {
Jim Grosbach6797f892010-11-01 17:08:58 +00001113 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
David Goodwinc9d138f2009-07-27 19:59:26 +00001114}
Evan Chenge88d5ce2009-07-02 07:28:31 +00001115
Evan Cheng9cb9e672009-06-27 02:26:13 +00001116// T2Pat - Same as Pat<>, but requires that the compiler be in Thumb2 mode.
1117class T2Pat<dag pattern, dag result> : Pat<pattern, result> {
Evan Chengd770d9e2009-07-02 06:38:40 +00001118 list<Predicate> Predicates = [IsThumb2];
Evan Chengf49810c2009-06-23 17:48:47 +00001119}
1120
Evan Cheng13096642008-08-29 06:41:12 +00001121//===----------------------------------------------------------------------===//
1122
Evan Cheng96581d32008-11-11 02:11:05 +00001123//===----------------------------------------------------------------------===//
1124// ARM VFP Instruction templates.
1125//
1126
David Goodwin3ca524e2009-07-10 17:03:29 +00001127// Almost all VFP instructions are predicable.
1128class VFPI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001129 IndexMode im, Format f, InstrItinClass itin,
1130 string opc, string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001131 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
Jim Grosbach499e8862010-10-12 21:22:40 +00001132 bits<4> p;
1133 let Inst{31-28} = p;
David Goodwin3ca524e2009-07-10 17:03:29 +00001134 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001135 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001136 let AsmString = !strconcat(opc, "${p}", asm);
David Goodwin3ca524e2009-07-10 17:03:29 +00001137 let Pattern = pattern;
Bill Wendlingcf590262010-12-01 21:54:50 +00001138 let PostEncoderMethod = "VFPThumb2PostEncoder";
David Goodwin3ca524e2009-07-10 17:03:29 +00001139 list<Predicate> Predicates = [HasVFP2];
1140}
1141
1142// Special cases
1143class VFPXI<dag oops, dag iops, AddrMode am, SizeFlagVal sz,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001144 IndexMode im, Format f, InstrItinClass itin,
1145 string asm, string cstr, list<dag> pattern>
Anton Korobeynikovf95215f2009-11-02 00:10:38 +00001146 : InstARM<am, sz, im, f, VFPDomain, cstr, itin> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001147 bits<4> p;
1148 let Inst{31-28} = p;
David Goodwin3ca524e2009-07-10 17:03:29 +00001149 let OutOperandList = oops;
1150 let InOperandList = iops;
Bob Wilsond3038462010-05-24 20:08:34 +00001151 let AsmString = asm;
David Goodwin3ca524e2009-07-10 17:03:29 +00001152 let Pattern = pattern;
Bill Wendlingcf590262010-12-01 21:54:50 +00001153 let PostEncoderMethod = "VFPThumb2PostEncoder";
David Goodwin3ca524e2009-07-10 17:03:29 +00001154 list<Predicate> Predicates = [HasVFP2];
1155}
1156
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001157class VFPAI<dag oops, dag iops, Format f, InstrItinClass itin,
1158 string opc, string asm, list<dag> pattern>
1159 : VFPI<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, f, itin,
Bill Wendlingcf590262010-12-01 21:54:50 +00001160 opc, asm, "", pattern> {
1161 let PostEncoderMethod = "VFPThumb2PostEncoder";
1162}
David Goodwin3ca524e2009-07-10 17:03:29 +00001163
Evan Chengcd8e66a2008-11-11 21:48:44 +00001164// ARM VFP addrmode5 loads and stores
1165class ADI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001166 InstrItinClass itin,
Evan Chengcd8e66a2008-11-11 21:48:44 +00001167 string opc, string asm, list<dag> pattern>
David Goodwin3ca524e2009-07-10 17:03:29 +00001168 : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone,
Bob Wilson01135592010-03-23 17:23:59 +00001169 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendling2f46f1f2010-11-04 00:59:42 +00001170 // Instruction operands.
1171 bits<5> Dd;
1172 bits<13> addr;
1173
1174 // Encode instruction operands.
1175 let Inst{23} = addr{8}; // U (add = (U == '1'))
1176 let Inst{22} = Dd{4};
1177 let Inst{19-16} = addr{12-9}; // Rn
1178 let Inst{15-12} = Dd{3-0};
1179 let Inst{7-0} = addr{7-0}; // imm8
1180
Evan Cheng96581d32008-11-11 02:11:05 +00001181 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001182 let Inst{27-24} = opcod1;
1183 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001184 let Inst{11-9} = 0b101;
1185 let Inst{8} = 1; // Double precision
Anton Korobeynikov2e1da9f2009-11-02 00:11:06 +00001186
1187 // 64-bit loads & stores operate on both NEON and VFP pipelines.
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +00001188 let D = VFPNeonDomain;
Evan Cheng96581d32008-11-11 02:11:05 +00001189}
1190
Evan Chengcd8e66a2008-11-11 21:48:44 +00001191class ASI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001192 InstrItinClass itin,
Evan Chengcd8e66a2008-11-11 21:48:44 +00001193 string opc, string asm, list<dag> pattern>
David Goodwin3ca524e2009-07-10 17:03:29 +00001194 : VFPI<oops, iops, AddrMode5, Size4Bytes, IndexModeNone,
Bob Wilson01135592010-03-23 17:23:59 +00001195 VFPLdStFrm, itin, opc, asm, "", pattern> {
Bill Wendling2f46f1f2010-11-04 00:59:42 +00001196 // Instruction operands.
1197 bits<5> Sd;
1198 bits<13> addr;
1199
1200 // Encode instruction operands.
1201 let Inst{23} = addr{8}; // U (add = (U == '1'))
1202 let Inst{22} = Sd{0};
1203 let Inst{19-16} = addr{12-9}; // Rn
1204 let Inst{15-12} = Sd{4-1};
1205 let Inst{7-0} = addr{7-0}; // imm8
1206
Evan Cheng96581d32008-11-11 02:11:05 +00001207 // TODO: Mark the instructions with the appropriate subtarget info.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001208 let Inst{27-24} = opcod1;
1209 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001210 let Inst{11-9} = 0b101;
1211 let Inst{8} = 0; // Single precision
Evan Cheng96581d32008-11-11 02:11:05 +00001212}
1213
Bob Wilson9d4ebc02010-09-16 00:31:02 +00001214// VFP Load / store multiple pseudo instructions.
1215class PseudoVFPLdStM<dag oops, dag iops, InstrItinClass itin, string cstr,
1216 list<dag> pattern>
1217 : InstARM<AddrMode4, Size4Bytes, IndexModeNone, Pseudo, VFPNeonDomain,
1218 cstr, itin> {
1219 let OutOperandList = oops;
1220 let InOperandList = !con(iops, (ins pred:$p));
1221 let Pattern = pattern;
1222 list<Predicate> Predicates = [HasVFP2];
1223}
1224
Evan Chengcd8e66a2008-11-11 21:48:44 +00001225// Load / store multiple
Jim Grosbach72db1822010-09-08 00:25:50 +00001226class AXDI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001227 string asm, string cstr, list<dag> pattern>
Jim Grosbach72db1822010-09-08 00:25:50 +00001228 : VFPXI<oops, iops, AddrMode4, Size4Bytes, im,
Bob Wilson01135592010-03-23 17:23:59 +00001229 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001230 // Instruction operands.
1231 bits<4> Rn;
1232 bits<13> regs;
1233
1234 // Encode instruction operands.
1235 let Inst{19-16} = Rn;
1236 let Inst{22} = regs{12};
1237 let Inst{15-12} = regs{11-8};
1238 let Inst{7-0} = regs{7-0};
1239
Evan Chengcd8e66a2008-11-11 21:48:44 +00001240 // TODO: Mark the instructions with the appropriate subtarget info.
1241 let Inst{27-25} = 0b110;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001242 let Inst{11-9} = 0b101;
1243 let Inst{8} = 1; // Double precision
Anton Korobeynikov2e1da9f2009-11-02 00:11:06 +00001244
1245 // 64-bit loads & stores operate on both NEON and VFP pipelines.
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +00001246 let D = VFPNeonDomain;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001247}
1248
Jim Grosbach72db1822010-09-08 00:25:50 +00001249class AXSI4<dag oops, dag iops, IndexMode im, InstrItinClass itin,
Bob Wilson815baeb2010-03-13 01:08:20 +00001250 string asm, string cstr, list<dag> pattern>
Jim Grosbach72db1822010-09-08 00:25:50 +00001251 : VFPXI<oops, iops, AddrMode4, Size4Bytes, im,
Bob Wilson01135592010-03-23 17:23:59 +00001252 VFPLdStMulFrm, itin, asm, cstr, pattern> {
Bill Wendling6bc105a2010-11-17 00:45:23 +00001253 // Instruction operands.
1254 bits<4> Rn;
1255 bits<13> regs;
1256
1257 // Encode instruction operands.
1258 let Inst{19-16} = Rn;
1259 let Inst{22} = regs{8};
1260 let Inst{15-12} = regs{12-9};
1261 let Inst{7-0} = regs{7-0};
1262
Evan Chengcd8e66a2008-11-11 21:48:44 +00001263 // TODO: Mark the instructions with the appropriate subtarget info.
1264 let Inst{27-25} = 0b110;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001265 let Inst{11-9} = 0b101;
1266 let Inst{8} = 0; // Single precision
Evan Chengcd8e66a2008-11-11 21:48:44 +00001267}
1268
Evan Cheng96581d32008-11-11 02:11:05 +00001269// Double precision, unary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001270class ADuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1271 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1272 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001273 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001274 // Instruction operands.
1275 bits<5> Dd;
1276 bits<5> Dm;
1277
1278 // Encode instruction operands.
1279 let Inst{3-0} = Dm{3-0};
1280 let Inst{5} = Dm{4};
1281 let Inst{15-12} = Dd{3-0};
1282 let Inst{22} = Dd{4};
1283
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001284 let Inst{27-23} = opcod1;
1285 let Inst{21-20} = opcod2;
1286 let Inst{19-16} = opcod3;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001287 let Inst{11-9} = 0b101;
1288 let Inst{8} = 1; // Double precision
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001289 let Inst{7-6} = opcod4;
1290 let Inst{4} = opcod5;
Evan Cheng96581d32008-11-11 02:11:05 +00001291}
1292
1293// Double precision, binary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001294class ADbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson01135592010-03-23 17:23:59 +00001295 dag iops, InstrItinClass itin, string opc, string asm,
1296 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001297 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001298 // Instruction operands.
1299 bits<5> Dd;
1300 bits<5> Dn;
1301 bits<5> Dm;
1302
1303 // Encode instruction operands.
1304 let Inst{3-0} = Dm{3-0};
1305 let Inst{5} = Dm{4};
1306 let Inst{19-16} = Dn{3-0};
1307 let Inst{7} = Dn{4};
1308 let Inst{15-12} = Dd{3-0};
1309 let Inst{22} = Dd{4};
1310
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001311 let Inst{27-23} = opcod1;
1312 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001313 let Inst{11-9} = 0b101;
1314 let Inst{8} = 1; // Double precision
Bill Wendlingda2ae632010-08-31 07:50:46 +00001315 let Inst{6} = op6;
1316 let Inst{4} = op4;
Evan Cheng96581d32008-11-11 02:11:05 +00001317}
1318
1319// Single precision, unary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001320class ASuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1321 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1322 string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001323 : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001324 // Instruction operands.
1325 bits<5> Sd;
1326 bits<5> Sm;
1327
1328 // Encode instruction operands.
1329 let Inst{3-0} = Sm{4-1};
1330 let Inst{5} = Sm{0};
1331 let Inst{15-12} = Sd{4-1};
1332 let Inst{22} = Sd{0};
1333
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001334 let Inst{27-23} = opcod1;
1335 let Inst{21-20} = opcod2;
1336 let Inst{19-16} = opcod3;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001337 let Inst{11-9} = 0b101;
1338 let Inst{8} = 0; // Single precision
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001339 let Inst{7-6} = opcod4;
1340 let Inst{4} = opcod5;
Evan Cheng96581d32008-11-11 02:11:05 +00001341}
1342
Bill Wendling43f7b2d2010-12-01 02:42:55 +00001343// Single precision unary, if no NEON. Same as ASuI except not available if
1344// NEON is enabled.
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001345class ASuIn<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4,
1346 bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc,
1347 string asm, list<dag> pattern>
1348 : ASuI<opcod1, opcod2, opcod3, opcod4, opcod5, oops, iops, itin, opc, asm,
1349 pattern> {
David Goodwin53e44712009-08-04 20:39:05 +00001350 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1351}
1352
Evan Cheng96581d32008-11-11 02:11:05 +00001353// Single precision, binary
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001354class ASbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops, dag iops,
1355 InstrItinClass itin, string opc, string asm, list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001356 : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> {
Bill Wendling69661192010-11-01 06:00:39 +00001357 // Instruction operands.
1358 bits<5> Sd;
1359 bits<5> Sn;
1360 bits<5> Sm;
1361
1362 // Encode instruction operands.
1363 let Inst{3-0} = Sm{4-1};
1364 let Inst{5} = Sm{0};
1365 let Inst{19-16} = Sn{4-1};
1366 let Inst{7} = Sn{0};
1367 let Inst{15-12} = Sd{4-1};
1368 let Inst{22} = Sd{0};
1369
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001370 let Inst{27-23} = opcod1;
1371 let Inst{21-20} = opcod2;
Bill Wendlinga0c14ef2010-10-12 22:03:19 +00001372 let Inst{11-9} = 0b101;
1373 let Inst{8} = 0; // Single precision
Bill Wendlingda2ae632010-08-31 07:50:46 +00001374 let Inst{6} = op6;
1375 let Inst{4} = op4;
Evan Cheng96581d32008-11-11 02:11:05 +00001376}
1377
Bill Wendling43f7b2d2010-12-01 02:42:55 +00001378// Single precision binary, if no NEON. Same as ASbI except not available if
1379// NEON is enabled.
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001380class ASbIn<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops,
Bob Wilson01135592010-03-23 17:23:59 +00001381 dag iops, InstrItinClass itin, string opc, string asm,
1382 list<dag> pattern>
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001383 : ASbI<opcod1, opcod2, op6, op4, oops, iops, itin, opc, asm, pattern> {
David Goodwin42a83f22009-08-04 17:53:06 +00001384 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
Bill Wendling69661192010-11-01 06:00:39 +00001385
1386 // Instruction operands.
1387 bits<5> Sd;
1388 bits<5> Sn;
1389 bits<5> Sm;
1390
1391 // Encode instruction operands.
1392 let Inst{3-0} = Sm{4-1};
1393 let Inst{5} = Sm{0};
1394 let Inst{19-16} = Sn{4-1};
1395 let Inst{7} = Sn{0};
1396 let Inst{15-12} = Sd{4-1};
1397 let Inst{22} = Sd{0};
David Goodwin42a83f22009-08-04 17:53:06 +00001398}
1399
Evan Cheng80a11982008-11-12 06:41:41 +00001400// VFP conversion instructions
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001401class AVConv1I<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
1402 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1403 list<dag> pattern>
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001404 : VFPAI<oops, iops, VFPConv1Frm, itin, opc, asm, pattern> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001405 let Inst{27-23} = opcod1;
1406 let Inst{21-20} = opcod2;
1407 let Inst{19-16} = opcod3;
1408 let Inst{11-8} = opcod4;
Evan Cheng80a11982008-11-12 06:41:41 +00001409 let Inst{6} = 1;
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001410 let Inst{4} = 0;
Evan Cheng80a11982008-11-12 06:41:41 +00001411}
1412
Johnny Chen811663f2010-02-11 18:47:03 +00001413// VFP conversion between floating-point and fixed-point
1414class AVConv1XI<bits<5> op1, bits<2> op2, bits<4> op3, bits<4> op4, bit op5,
Bob Wilson01135592010-03-23 17:23:59 +00001415 dag oops, dag iops, InstrItinClass itin, string opc, string asm,
1416 list<dag> pattern>
Johnny Chen811663f2010-02-11 18:47:03 +00001417 : AVConv1I<op1, op2, op3, op4, oops, iops, itin, opc, asm, pattern> {
1418 // size (fixed-point number): sx == 0 ? 16 : 32
1419 let Inst{7} = op5; // sx
1420}
1421
David Goodwin338268c2009-08-10 22:17:39 +00001422// VFP conversion instructions, if no NEON
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001423class AVConv1In<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4,
David Goodwin338268c2009-08-10 22:17:39 +00001424 dag oops, dag iops, InstrItinClass itin,
1425 string opc, string asm, list<dag> pattern>
Johnny Chen69a8c7f2010-01-29 23:21:10 +00001426 : AVConv1I<opcod1, opcod2, opcod3, opcod4, oops, iops, itin, opc, asm,
1427 pattern> {
David Goodwin338268c2009-08-10 22:17:39 +00001428 list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP];
1429}
1430
Evan Cheng80a11982008-11-12 06:41:41 +00001431class AVConvXI<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, Format f,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001432 InstrItinClass itin,
1433 string opc, string asm, list<dag> pattern>
1434 : VFPAI<oops, iops, f, itin, opc, asm, pattern> {
Evan Cheng80a11982008-11-12 06:41:41 +00001435 let Inst{27-20} = opcod1;
Evan Cheng78be83d2008-11-11 19:40:26 +00001436 let Inst{11-8} = opcod2;
1437 let Inst{4} = 1;
1438}
1439
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001440class AVConv2I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1441 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1442 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv2Frm, itin, opc, asm, pattern>;
Evan Cheng0a0ab132008-11-11 22:46:12 +00001443
Bob Wilson01135592010-03-23 17:23:59 +00001444class AVConv3I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001445 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1446 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv3Frm, itin, opc, asm, pattern>;
Evan Cheng80a11982008-11-12 06:41:41 +00001447
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001448class AVConv4I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1449 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1450 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv4Frm, itin, opc, asm, pattern>;
Evan Cheng80a11982008-11-12 06:41:41 +00001451
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001452class AVConv5I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops,
1453 InstrItinClass itin, string opc, string asm, list<dag> pattern>
1454 : AVConvXI<opcod1, opcod2, oops, iops, VFPConv5Frm, itin, opc, asm, pattern>;
Evan Cheng78be83d2008-11-11 19:40:26 +00001455
Evan Cheng96581d32008-11-11 02:11:05 +00001456//===----------------------------------------------------------------------===//
1457
Bob Wilson5bafff32009-06-22 23:27:02 +00001458//===----------------------------------------------------------------------===//
1459// ARM NEON Instruction templates.
1460//
Evan Cheng13096642008-08-29 06:41:12 +00001461
Johnny Chencaa608e2010-03-20 00:17:00 +00001462class NeonI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1463 InstrItinClass itin, string opc, string dt, string asm, string cstr,
1464 list<dag> pattern>
1465 : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> {
Evan Chengf81bf152009-11-23 21:57:23 +00001466 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001467 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001468 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Chengf81bf152009-11-23 21:57:23 +00001469 let Pattern = pattern;
1470 list<Predicate> Predicates = [HasNEON];
1471}
1472
1473// Same as NeonI except it does not have a "data type" specifier.
Johnny Chen927b88f2010-03-23 20:40:44 +00001474class NeonXI<dag oops, dag iops, AddrMode am, IndexMode im, Format f,
1475 InstrItinClass itin, string opc, string asm, string cstr,
1476 list<dag> pattern>
1477 : InstARM<am, Size4Bytes, im, f, NeonDomain, cstr, itin> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001478 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001479 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001480 let AsmString = !strconcat(opc, "${p}", "\t", asm);
Bob Wilson5bafff32009-06-22 23:27:02 +00001481 let Pattern = pattern;
1482 list<Predicate> Predicates = [HasNEON];
Evan Cheng13096642008-08-29 06:41:12 +00001483}
1484
Bob Wilsonb07c1712009-10-07 21:53:04 +00001485class NLdSt<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1486 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001487 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chencaa608e2010-03-20 00:17:00 +00001488 : NeonI<oops, iops, AddrMode6, IndexModeNone, NLdStFrm, itin, opc, dt, asm,
1489 cstr, pattern> {
Bob Wilson205a5ca2009-07-08 18:11:30 +00001490 let Inst{31-24} = 0b11110100;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001491 let Inst{23} = op23;
Jim Grosbach780d2072009-10-20 00:19:08 +00001492 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001493 let Inst{11-8} = op11_8;
1494 let Inst{7-4} = op7_4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001495
Chris Lattner2ac19022010-11-15 05:19:05 +00001496 let PostEncoderMethod = "NEONThumb2LoadStorePostEncoder";
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001497
Owen Andersond9aa7d32010-11-02 00:05:05 +00001498 bits<5> Vd;
Owen Andersonf431eda2010-11-02 23:47:29 +00001499 bits<6> Rn;
1500 bits<4> Rm;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001501
Owen Andersond9aa7d32010-11-02 00:05:05 +00001502 let Inst{22} = Vd{4};
1503 let Inst{15-12} = Vd{3-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001504 let Inst{19-16} = Rn{3-0};
1505 let Inst{3-0} = Rm{3-0};
Bob Wilson205a5ca2009-07-08 18:11:30 +00001506}
1507
Owen Andersond138d702010-11-02 20:47:39 +00001508class NLdStLn<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4,
1509 dag oops, dag iops, InstrItinClass itin,
1510 string opc, string dt, string asm, string cstr, list<dag> pattern>
1511 : NLdSt<op23, op21_20, op11_8, op7_4, oops, iops, itin, opc,
1512 dt, asm, cstr, pattern> {
1513 bits<3> lane;
1514}
1515
Bob Wilson709d5922010-08-25 23:27:42 +00001516class PseudoNLdSt<dag oops, dag iops, InstrItinClass itin, string cstr>
1517 : InstARM<AddrMode6, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr,
1518 itin> {
1519 let OutOperandList = oops;
1520 let InOperandList = !con(iops, (ins pred:$p));
1521 list<Predicate> Predicates = [HasNEON];
1522}
1523
Jim Grosbach7cd27292010-10-06 20:36:55 +00001524class PseudoNeonI<dag oops, dag iops, InstrItinClass itin, string cstr,
1525 list<dag> pattern>
Bob Wilsonbd916c52010-09-13 23:55:10 +00001526 : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, Pseudo, NeonDomain, cstr,
1527 itin> {
1528 let OutOperandList = oops;
1529 let InOperandList = !con(iops, (ins pred:$p));
Jim Grosbach7cd27292010-10-06 20:36:55 +00001530 let Pattern = pattern;
Bob Wilsonbd916c52010-09-13 23:55:10 +00001531 list<Predicate> Predicates = [HasNEON];
1532}
1533
Johnny Chen785516a2010-03-23 16:43:47 +00001534class NDataI<dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001535 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chen785516a2010-03-23 16:43:47 +00001536 : NeonI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, dt, asm, cstr,
1537 pattern> {
Evan Chengf81bf152009-11-23 21:57:23 +00001538 let Inst{31-25} = 0b1111001;
Chris Lattner2ac19022010-11-15 05:19:05 +00001539 let PostEncoderMethod = "NEONThumb2DataIPostEncoder";
Evan Chengf81bf152009-11-23 21:57:23 +00001540}
1541
Johnny Chen927b88f2010-03-23 20:40:44 +00001542class NDataXI<dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001543 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chen927b88f2010-03-23 20:40:44 +00001544 : NeonXI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, asm,
Bob Wilson01135592010-03-23 17:23:59 +00001545 cstr, pattern> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001546 let Inst{31-25} = 0b1111001;
Owen Andersonac00e962010-12-10 22:32:08 +00001547 let PostEncoderMethod = "NEONThumb2DataIPostEncoder";
Bob Wilson5bafff32009-06-22 23:27:02 +00001548}
1549
1550// NEON "one register and a modified immediate" format.
1551class N1ModImm<bit op23, bits<3> op21_19, bits<4> op11_8, bit op7, bit op6,
1552 bit op5, bit op4,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001553 dag oops, dag iops, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001554 string opc, string dt, string asm, string cstr,
1555 list<dag> pattern>
Johnny Chena2711742010-03-23 23:09:14 +00001556 : NDataI<oops, iops, N1RegModImmFrm, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001557 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001558 let Inst{21-19} = op21_19;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001559 let Inst{11-8} = op11_8;
1560 let Inst{7} = op7;
1561 let Inst{6} = op6;
1562 let Inst{5} = op5;
1563 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001564
Owen Andersona88ea032010-10-26 17:40:54 +00001565 // Instruction operands.
1566 bits<5> Vd;
1567 bits<13> SIMM;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001568
Owen Andersona88ea032010-10-26 17:40:54 +00001569 let Inst{15-12} = Vd{3-0};
1570 let Inst{22} = Vd{4};
1571 let Inst{24} = SIMM{7};
1572 let Inst{18-16} = SIMM{6-4};
1573 let Inst{3-0} = SIMM{3-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001574}
1575
1576// NEON 2 vector register format.
1577class N2V<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
1578 bits<5> op11_7, bit op6, bit op4,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001579 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001580 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenc5f413a2010-03-24 00:57:50 +00001581 : NDataI<oops, iops, N2RegFrm, itin, opc, dt, asm, cstr, pattern> {
Evan Chengf81bf152009-11-23 21:57:23 +00001582 let Inst{24-23} = op24_23;
1583 let Inst{21-20} = op21_20;
1584 let Inst{19-18} = op19_18;
1585 let Inst{17-16} = op17_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001586 let Inst{11-7} = op11_7;
1587 let Inst{6} = op6;
1588 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001589
Owen Anderson162875a2010-10-25 18:43:52 +00001590 // Instruction operands.
1591 bits<5> Vd;
1592 bits<5> Vm;
1593
1594 let Inst{15-12} = Vd{3-0};
1595 let Inst{22} = Vd{4};
1596 let Inst{3-0} = Vm{3-0};
1597 let Inst{5} = Vm{4};
Evan Chengf81bf152009-11-23 21:57:23 +00001598}
1599
1600// Same as N2V except it doesn't have a datatype suffix.
1601class N2VX<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16,
Bob Wilson01135592010-03-23 17:23:59 +00001602 bits<5> op11_7, bit op6, bit op4,
1603 dag oops, dag iops, InstrItinClass itin,
1604 string opc, string asm, string cstr, list<dag> pattern>
Johnny Chenc5f413a2010-03-24 00:57:50 +00001605 : NDataXI<oops, iops, N2RegFrm, itin, opc, asm, cstr, pattern> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001606 let Inst{24-23} = op24_23;
1607 let Inst{21-20} = op21_20;
1608 let Inst{19-18} = op19_18;
1609 let Inst{17-16} = op17_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001610 let Inst{11-7} = op11_7;
1611 let Inst{6} = op6;
1612 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001613
Owen Anderson162875a2010-10-25 18:43:52 +00001614 // Instruction operands.
1615 bits<5> Vd;
1616 bits<5> Vm;
1617
1618 let Inst{15-12} = Vd{3-0};
1619 let Inst{22} = Vd{4};
1620 let Inst{3-0} = Vm{3-0};
1621 let Inst{5} = Vm{4};
Bob Wilson5bafff32009-06-22 23:27:02 +00001622}
1623
1624// NEON 2 vector register with immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001625class N2VImm<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001626 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001627 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenfa80bec2010-03-25 20:39:04 +00001628 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001629 let Inst{24} = op24;
1630 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001631 let Inst{11-8} = op11_8;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001632 let Inst{7} = op7;
1633 let Inst{6} = op6;
1634 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001635
Owen Anderson3557d002010-10-26 20:56:57 +00001636 // Instruction operands.
1637 bits<5> Vd;
1638 bits<5> Vm;
1639 bits<6> SIMM;
1640
1641 let Inst{15-12} = Vd{3-0};
1642 let Inst{22} = Vd{4};
1643 let Inst{3-0} = Vm{3-0};
1644 let Inst{5} = Vm{4};
1645 let Inst{21-16} = SIMM{5-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001646}
1647
Bob Wilson10bc69c2010-03-27 03:56:52 +00001648// NEON 3 vector register format.
1649class N3V<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6, bit op4,
1650 dag oops, dag iops, Format f, InstrItinClass itin,
1651 string opc, string dt, string asm, string cstr, list<dag> pattern>
Johnny Chenc6e704d2010-03-26 21:26:28 +00001652 : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001653 let Inst{24} = op24;
1654 let Inst{23} = op23;
Evan Chengf81bf152009-11-23 21:57:23 +00001655 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001656 let Inst{11-8} = op11_8;
1657 let Inst{6} = op6;
1658 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001659
Owen Andersond451f882010-10-21 20:21:49 +00001660 // Instruction operands.
1661 bits<5> Vd;
1662 bits<5> Vn;
1663 bits<5> Vm;
1664
1665 let Inst{15-12} = Vd{3-0};
1666 let Inst{22} = Vd{4};
1667 let Inst{19-16} = Vn{3-0};
1668 let Inst{7} = Vn{4};
1669 let Inst{3-0} = Vm{3-0};
1670 let Inst{5} = Vm{4};
Evan Chengf81bf152009-11-23 21:57:23 +00001671}
1672
Johnny Chen841e8282010-03-23 21:35:03 +00001673// Same as N3V except it doesn't have a data type suffix.
Bob Wilson01135592010-03-23 17:23:59 +00001674class N3VX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6,
1675 bit op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001676 dag oops, dag iops, Format f, InstrItinClass itin,
Bob Wilson01135592010-03-23 17:23:59 +00001677 string opc, string asm, string cstr, list<dag> pattern>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001678 : NDataXI<oops, iops, f, itin, opc, asm, cstr, pattern> {
Bill Wendlingda2ae632010-08-31 07:50:46 +00001679 let Inst{24} = op24;
1680 let Inst{23} = op23;
Bob Wilson5bafff32009-06-22 23:27:02 +00001681 let Inst{21-20} = op21_20;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001682 let Inst{11-8} = op11_8;
1683 let Inst{6} = op6;
1684 let Inst{4} = op4;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001685
Owen Anderson8c71eff2010-10-25 18:28:30 +00001686 // Instruction operands.
1687 bits<5> Vd;
1688 bits<5> Vn;
1689 bits<5> Vm;
1690
1691 let Inst{15-12} = Vd{3-0};
1692 let Inst{22} = Vd{4};
1693 let Inst{19-16} = Vn{3-0};
1694 let Inst{7} = Vn{4};
1695 let Inst{3-0} = Vm{3-0};
1696 let Inst{5} = Vm{4};
Bob Wilson5bafff32009-06-22 23:27:02 +00001697}
1698
1699// NEON VMOVs between scalar and core registers.
1700class NVLaneOp<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001701 dag oops, dag iops, Format f, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001702 string opc, string dt, string asm, list<dag> pattern>
Evan Cheng0e9996c2010-10-26 02:03:05 +00001703 : InstARM<AddrModeNone, Size4Bytes, IndexModeNone, f, NeonDomain,
Bob Wilson01135592010-03-23 17:23:59 +00001704 "", itin> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001705 let Inst{27-20} = opcod1;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001706 let Inst{11-8} = opcod2;
1707 let Inst{6-5} = opcod3;
1708 let Inst{4} = 1;
Evan Chengf81bf152009-11-23 21:57:23 +00001709
1710 let OutOperandList = oops;
Chris Lattnerb7d52262010-03-18 21:06:54 +00001711 let InOperandList = !con(iops, (ins pred:$p));
Chris Lattner78caacc2010-10-06 00:05:18 +00001712 let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm);
Evan Chengf81bf152009-11-23 21:57:23 +00001713 let Pattern = pattern;
Bob Wilson5bafff32009-06-22 23:27:02 +00001714 list<Predicate> Predicates = [HasNEON];
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001715
Chris Lattner2ac19022010-11-15 05:19:05 +00001716 let PostEncoderMethod = "NEONThumb2DupPostEncoder";
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001717
Owen Andersond2fbdb72010-10-27 21:28:09 +00001718 bits<5> V;
1719 bits<4> R;
Owen Andersonf587a9352010-10-27 19:25:54 +00001720 bits<4> p;
Owen Andersond2fbdb72010-10-27 21:28:09 +00001721 bits<4> lane;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001722
Owen Andersonf587a9352010-10-27 19:25:54 +00001723 let Inst{31-28} = p{3-0};
Owen Andersond2fbdb72010-10-27 21:28:09 +00001724 let Inst{7} = V{4};
1725 let Inst{19-16} = V{3-0};
1726 let Inst{15-12} = R{3-0};
Bob Wilson5bafff32009-06-22 23:27:02 +00001727}
1728class NVGetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001729 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001730 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001731 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NGetLnFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001732 opc, dt, asm, pattern>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001733class NVSetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001734 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001735 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001736 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NSetLnFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001737 opc, dt, asm, pattern>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001738class NVDup<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3,
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001739 dag oops, dag iops, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001740 string opc, string dt, string asm, list<dag> pattern>
Bob Wilson184723d2010-06-25 23:56:05 +00001741 : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NDupFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001742 opc, dt, asm, pattern>;
David Goodwin42a83f22009-08-04 17:53:06 +00001743
Johnny Chene4614f72010-03-25 17:01:27 +00001744// Vector Duplicate Lane (from scalar to all elements)
1745class NVDupLane<bits<4> op19_16, bit op6, dag oops, dag iops,
1746 InstrItinClass itin, string opc, string dt, string asm,
1747 list<dag> pattern>
Johnny Chen2d2898e2010-03-25 21:49:12 +00001748 : NDataI<oops, iops, NVDupLnFrm, itin, opc, dt, asm, "", pattern> {
Johnny Chene4614f72010-03-25 17:01:27 +00001749 let Inst{24-23} = 0b11;
1750 let Inst{21-20} = 0b11;
1751 let Inst{19-16} = op19_16;
Bill Wendlingda2ae632010-08-31 07:50:46 +00001752 let Inst{11-7} = 0b11000;
1753 let Inst{6} = op6;
1754 let Inst{4} = 0;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001755
Owen Andersonf587a9352010-10-27 19:25:54 +00001756 bits<5> Vd;
1757 bits<5> Vm;
1758 bits<4> lane;
Jim Grosbacha30a51b2010-11-19 22:42:55 +00001759
Owen Andersonf587a9352010-10-27 19:25:54 +00001760 let Inst{22} = Vd{4};
1761 let Inst{15-12} = Vd{3-0};
1762 let Inst{5} = Vm{4};
1763 let Inst{3-0} = Vm{3-0};
Johnny Chene4614f72010-03-25 17:01:27 +00001764}
1765
David Goodwin42a83f22009-08-04 17:53:06 +00001766// NEONFPPat - Same as Pat<>, but requires that the compiler be using NEON
1767// for single-precision FP.
1768class NEONFPPat<dag pattern, dag result> : Pat<pattern, result> {
1769 list<Predicate> Predicates = [HasNEON,UseNEONForFP];
1770}