blob: b188b90439cf470cdfce4f67e7d1e4a54af34380 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000016#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Evan Cheng94b95502011-07-26 00:24:13 +000018#include "MCTargetDesc/PPCPredicates.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000020#include "llvm/ADT/VectorExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000026#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000027#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000028#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000029#include "llvm/CallingConv.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000030#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000031#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000032#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000033#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000034#include "llvm/Target/TargetOptions.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000035#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Jay Foad8d730fb2009-05-11 19:38:09 +000038#include "llvm/DerivedTypes.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000039using namespace llvm;
40
Duncan Sands1e96bab2010-11-04 10:49:57 +000041static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000042 CCValAssign::LocInfo &LocInfo,
43 ISD::ArgFlagsTy &ArgFlags,
44 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000045static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000046 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000047 CCValAssign::LocInfo &LocInfo,
48 ISD::ArgFlagsTy &ArgFlags,
49 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000050static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000051 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000052 CCValAssign::LocInfo &LocInfo,
53 ISD::ArgFlagsTy &ArgFlags,
54 CCState &State);
55
Scott Michelfdc40a02009-02-17 22:15:04 +000056static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
Chris Lattner3ee77402007-06-19 05:46:06 +000057cl::desc("enable preincrement load/store generation on PPC (experimental)"),
58 cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000059
Chris Lattnerf0144122009-07-28 03:13:23 +000060static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
61 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000062 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000063
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000064 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000065}
66
Chris Lattner331d1bc2006-11-02 01:44:04 +000067PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000068 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Scott Michelfdc40a02009-02-17 22:15:04 +000069
Nate Begeman405e3ec2005-10-21 00:02:42 +000070 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000071
Chris Lattnerd145a612005-09-27 22:18:25 +000072 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000073 setUseUnderscoreSetJmp(true);
74 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000075
Chris Lattner749dc722010-10-10 18:34:00 +000076 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
77 // arguments are at least 4/8 bytes aligned.
78 setMinStackArgumentAlignment(TM.getSubtarget<PPCSubtarget>().isPPC64() ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000079
Chris Lattner7c5a3d32005-08-16 17:14:42 +000080 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +000081 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
82 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
83 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000084
Evan Chengc5484282006-10-04 00:56:09 +000085 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000086 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
87 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000088
Owen Anderson825b72b2009-08-11 20:47:22 +000089 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000090
Chris Lattner94e509c2006-11-10 23:58:45 +000091 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000092 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
93 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
94 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
95 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
96 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
97 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
98 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
99 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
100 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
101 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000102
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000103 // This is used in the ppcf128->int sequence. Note it has different semantics
104 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000105 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000106
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000107 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000108 setOperationAction(ISD::SREM, MVT::i32, Expand);
109 setOperationAction(ISD::UREM, MVT::i32, Expand);
110 setOperationAction(ISD::SREM, MVT::i64, Expand);
111 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000112
113 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
115 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
116 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
117 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
118 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
119 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
120 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
121 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000122
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000123 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 setOperationAction(ISD::FSIN , MVT::f64, Expand);
125 setOperationAction(ISD::FCOS , MVT::f64, Expand);
126 setOperationAction(ISD::FREM , MVT::f64, Expand);
127 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000128 setOperationAction(ISD::FMA , MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setOperationAction(ISD::FSIN , MVT::f32, Expand);
130 setOperationAction(ISD::FCOS , MVT::f32, Expand);
131 setOperationAction(ISD::FREM , MVT::f32, Expand);
132 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000133 setOperationAction(ISD::FMA , MVT::f32, Expand);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000134
Owen Anderson825b72b2009-08-11 20:47:22 +0000135 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000136
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000137 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000138 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
140 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000141 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000142
Owen Anderson825b72b2009-08-11 20:47:22 +0000143 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
144 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000145
Nate Begemand88fc032006-01-14 03:14:10 +0000146 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000147 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
148 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
149 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
150 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
151 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
152 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000153
Nate Begeman35ef9132006-01-11 21:21:00 +0000154 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000155 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
156 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000157
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000158 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000159 setOperationAction(ISD::SELECT, MVT::i32, Expand);
160 setOperationAction(ISD::SELECT, MVT::i64, Expand);
161 setOperationAction(ISD::SELECT, MVT::f32, Expand);
162 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000163
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000164 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
166 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000167
Nate Begeman750ac1b2006-02-01 07:19:44 +0000168 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000169 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000170
Nate Begeman81e80972006-03-17 01:40:33 +0000171 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000172 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000173
Owen Anderson825b72b2009-08-11 20:47:22 +0000174 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000175
Chris Lattnerf7605322005-08-31 21:09:52 +0000176 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000178
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000179 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000180 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
181 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000182
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000183 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
184 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
185 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
186 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000187
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000188 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000190
Owen Anderson825b72b2009-08-11 20:47:22 +0000191 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
192 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
193 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
194 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000195
196
197 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000198 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000199 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
200 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000201 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
203 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
204 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
205 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000206 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000207 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
208 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000209
Nate Begeman1db3c922008-08-11 17:36:31 +0000210 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000212
213 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000214 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
215 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000216
Nate Begemanacc398c2006-01-25 18:21:52 +0000217 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000218 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000219
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000220 // VAARG is custom lowered with the 32-bit SVR4 ABI.
Roman Divackybdb226e2011-06-28 15:30:42 +0000221 if (TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
222 && !TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000223 setOperationAction(ISD::VAARG, MVT::Other, Custom);
Roman Divackybdb226e2011-06-28 15:30:42 +0000224 setOperationAction(ISD::VAARG, MVT::i64, Custom);
225 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000227
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000228 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
230 setOperationAction(ISD::VAEND , MVT::Other, Expand);
231 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
232 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
233 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
234 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000235
Chris Lattner6d92cad2006-03-26 10:06:40 +0000236 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000238
Dale Johannesen53e4e442008-11-07 22:54:33 +0000239 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000240 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
241 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
242 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
243 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
244 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
245 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
246 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
247 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
248 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
249 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
250 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
251 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000252
Chris Lattnera7a58542006-06-16 17:34:12 +0000253 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000254 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000255 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
256 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
257 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
258 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000259 // This is just the low 32 bits of a (signed) fp->i64 conversion.
260 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000261 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000262
Chris Lattner7fbcef72006-03-24 07:53:47 +0000263 // FIXME: disable this lowered code. This generates 64-bit register values,
264 // and we don't model the fact that the top part is clobbered by calls. We
265 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000267 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000268 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000269 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000270 }
271
Chris Lattnera7a58542006-06-16 17:34:12 +0000272 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000273 // 64-bit PowerPC implementations can support i64 types directly
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000275 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000277 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
279 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
280 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000281 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000282 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000283 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
284 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
285 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000286 }
Evan Chengd30bf012006-03-01 01:11:20 +0000287
Nate Begeman425a9692005-11-29 08:17:20 +0000288 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000289 // First set operation action for all vector types to expand. Then we
290 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
292 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
293 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000294
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000295 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000296 setOperationAction(ISD::ADD , VT, Legal);
297 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000298
Chris Lattner7ff7e672006-04-04 17:25:31 +0000299 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000300 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000302
303 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000304 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000305 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000306 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000308 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000309 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000310 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000311 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000312 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000314 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000316
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000317 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000318 setOperationAction(ISD::MUL , VT, Expand);
319 setOperationAction(ISD::SDIV, VT, Expand);
320 setOperationAction(ISD::SREM, VT, Expand);
321 setOperationAction(ISD::UDIV, VT, Expand);
322 setOperationAction(ISD::UREM, VT, Expand);
323 setOperationAction(ISD::FDIV, VT, Expand);
324 setOperationAction(ISD::FNEG, VT, Expand);
325 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
326 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
327 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
328 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
329 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
330 setOperationAction(ISD::UDIVREM, VT, Expand);
331 setOperationAction(ISD::SDIVREM, VT, Expand);
332 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
333 setOperationAction(ISD::FPOW, VT, Expand);
334 setOperationAction(ISD::CTPOP, VT, Expand);
335 setOperationAction(ISD::CTLZ, VT, Expand);
336 setOperationAction(ISD::CTTZ, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000337 }
338
Chris Lattner7ff7e672006-04-04 17:25:31 +0000339 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
340 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000342
Owen Anderson825b72b2009-08-11 20:47:22 +0000343 setOperationAction(ISD::AND , MVT::v4i32, Legal);
344 setOperationAction(ISD::OR , MVT::v4i32, Legal);
345 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
346 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
347 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
348 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000349
Owen Anderson825b72b2009-08-11 20:47:22 +0000350 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
351 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
352 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
353 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000354
Owen Anderson825b72b2009-08-11 20:47:22 +0000355 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
356 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
357 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
358 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000359
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
361 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000362
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
364 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
365 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
366 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000367 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000368
Eli Friedman4db5aca2011-08-29 18:23:02 +0000369 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
370 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
371
Duncan Sands03228082008-11-23 15:47:28 +0000372 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000373 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Scott Michelfdc40a02009-02-17 22:15:04 +0000374
Jim Laskey2ad9f172007-02-22 14:56:36 +0000375 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000376 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000377 setExceptionPointerRegister(PPC::X3);
378 setExceptionSelectorRegister(PPC::X4);
379 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000380 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000381 setExceptionPointerRegister(PPC::R3);
382 setExceptionSelectorRegister(PPC::R4);
383 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000384
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000385 // We have target-specific dag combine patterns for the following nodes:
386 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000387 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000388 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000389 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000390
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000391 // Darwin long double math library functions have $LDBL128 appended.
392 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000393 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000394 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
395 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000396 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
397 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000398 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
399 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
400 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
401 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
402 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000403 }
404
Hal Finkelc6129162011-10-17 18:53:03 +0000405 setMinFunctionAlignment(2);
406 if (PPCSubTarget.isDarwin())
407 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000408
Eli Friedman26689ac2011-08-03 21:06:02 +0000409 setInsertFencesForAtomic(true);
410
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000411 computeRegisterProperties();
412}
413
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000414/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
415/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000416unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000417 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000418 // Darwin passes everything on 4 byte boundary.
419 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
420 return 4;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000421 // FIXME SVR4 TBD
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000422 return 4;
423}
424
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000425const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
426 switch (Opcode) {
427 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000428 case PPCISD::FSEL: return "PPCISD::FSEL";
429 case PPCISD::FCFID: return "PPCISD::FCFID";
430 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
431 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
432 case PPCISD::STFIWX: return "PPCISD::STFIWX";
433 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
434 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
435 case PPCISD::VPERM: return "PPCISD::VPERM";
436 case PPCISD::Hi: return "PPCISD::Hi";
437 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000438 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000439 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
440 case PPCISD::LOAD: return "PPCISD::LOAD";
441 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000442 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
443 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
444 case PPCISD::SRL: return "PPCISD::SRL";
445 case PPCISD::SRA: return "PPCISD::SRA";
446 case PPCISD::SHL: return "PPCISD::SHL";
447 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
448 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000449 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
450 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000451 case PPCISD::NOP: return "PPCISD::NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000452 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000453 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
454 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000455 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
456 case PPCISD::MFCR: return "PPCISD::MFCR";
457 case PPCISD::VCMP: return "PPCISD::VCMP";
458 case PPCISD::VCMPo: return "PPCISD::VCMPo";
459 case PPCISD::LBRX: return "PPCISD::LBRX";
460 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000461 case PPCISD::LARX: return "PPCISD::LARX";
462 case PPCISD::STCX: return "PPCISD::STCX";
463 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
464 case PPCISD::MFFS: return "PPCISD::MFFS";
465 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
466 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
467 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
468 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000469 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000470 }
471}
472
Duncan Sands28b77e92011-09-06 19:07:46 +0000473EVT PPCTargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000474 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000475}
476
Chris Lattner1a635d62006-04-14 06:01:58 +0000477//===----------------------------------------------------------------------===//
478// Node matching predicates, for use by the tblgen matching code.
479//===----------------------------------------------------------------------===//
480
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000481/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000482static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000483 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000484 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000485 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000486 // Maybe this has already been legalized into the constant pool?
487 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000488 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000489 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000490 }
491 return false;
492}
493
Chris Lattnerddb739e2006-04-06 17:23:16 +0000494/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
495/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000496static bool isConstantOrUndef(int Op, int Val) {
497 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000498}
499
500/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
501/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000502bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000503 if (!isUnary) {
504 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000505 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000506 return false;
507 } else {
508 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000509 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
510 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000511 return false;
512 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000513 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000514}
515
516/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
517/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000518bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000519 if (!isUnary) {
520 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000521 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
522 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000523 return false;
524 } else {
525 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000526 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
527 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
528 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
529 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000530 return false;
531 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000532 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000533}
534
Chris Lattnercaad1632006-04-06 22:02:42 +0000535/// isVMerge - Common function, used to match vmrg* shuffles.
536///
Nate Begeman9008ca62009-04-27 18:41:29 +0000537static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000538 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000539 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000540 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000541 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
542 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000543
Chris Lattner116cc482006-04-06 21:11:54 +0000544 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
545 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000546 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000547 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000548 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000549 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000550 return false;
551 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000552 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000553}
554
555/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
556/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000557bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000558 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000559 if (!isUnary)
560 return isVMerge(N, UnitSize, 8, 24);
561 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000562}
563
564/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
565/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000566bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000567 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000568 if (!isUnary)
569 return isVMerge(N, UnitSize, 0, 16);
570 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000571}
572
573
Chris Lattnerd0608e12006-04-06 18:26:28 +0000574/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
575/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000576int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000577 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000578 "PPC only supports shuffles by bytes!");
579
580 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000581
Chris Lattnerd0608e12006-04-06 18:26:28 +0000582 // Find the first non-undef value in the shuffle mask.
583 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000584 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000585 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000586
Chris Lattnerd0608e12006-04-06 18:26:28 +0000587 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000588
Nate Begeman9008ca62009-04-27 18:41:29 +0000589 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000590 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000591 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000592 if (ShiftAmt < i) return -1;
593 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000594
Chris Lattnerf24380e2006-04-06 22:28:36 +0000595 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000596 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000597 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000598 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000599 return -1;
600 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000601 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000602 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000603 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000604 return -1;
605 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000606 return ShiftAmt;
607}
Chris Lattneref819f82006-03-20 06:33:01 +0000608
609/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
610/// specifies a splat of a single element that is suitable for input to
611/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000612bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000613 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000614 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000615
Chris Lattner88a99ef2006-03-20 06:37:44 +0000616 // This is a splat operation if each element of the permute is the same, and
617 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000618 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000619
Nate Begeman9008ca62009-04-27 18:41:29 +0000620 // FIXME: Handle UNDEF elements too!
621 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000622 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000623
Nate Begeman9008ca62009-04-27 18:41:29 +0000624 // Check that the indices are consecutive, in the case of a multi-byte element
625 // splatted with a v16i8 mask.
626 for (unsigned i = 1; i != EltSize; ++i)
627 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000628 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000629
Chris Lattner7ff7e672006-04-04 17:25:31 +0000630 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000631 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000632 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000633 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000634 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000635 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000636 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000637}
638
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000639/// isAllNegativeZeroVector - Returns true if all elements of build_vector
640/// are -0.0.
641bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000642 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
643
644 APInt APVal, APUndef;
645 unsigned BitSize;
646 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000647
Dale Johannesen1e608812009-11-13 01:45:18 +0000648 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000649 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000650 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000651
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000652 return false;
653}
654
Chris Lattneref819f82006-03-20 06:33:01 +0000655/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
656/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000657unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000658 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
659 assert(isSplatShuffleMask(SVOp, EltSize));
660 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000661}
662
Chris Lattnere87192a2006-04-12 17:37:20 +0000663/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000664/// by using a vspltis[bhw] instruction of the specified element size, return
665/// the constant being splatted. The ByteSize field indicates the number of
666/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000667SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
668 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000669
670 // If ByteSize of the splat is bigger than the element size of the
671 // build_vector, then we have a case where we are checking for a splat where
672 // multiple elements of the buildvector are folded together into a single
673 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
674 unsigned EltSize = 16/N->getNumOperands();
675 if (EltSize < ByteSize) {
676 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000677 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000678 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000679
Chris Lattner79d9a882006-04-08 07:14:26 +0000680 // See if all of the elements in the buildvector agree across.
681 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
682 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
683 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000684 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000685
Scott Michelfdc40a02009-02-17 22:15:04 +0000686
Gabor Greifba36cb52008-08-28 21:40:38 +0000687 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000688 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
689 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000690 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000691 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000692
Chris Lattner79d9a882006-04-08 07:14:26 +0000693 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
694 // either constant or undef values that are identical for each chunk. See
695 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000696
Chris Lattner79d9a882006-04-08 07:14:26 +0000697 // Check to see if all of the leading entries are either 0 or -1. If
698 // neither, then this won't fit into the immediate field.
699 bool LeadingZero = true;
700 bool LeadingOnes = true;
701 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000702 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000703
Chris Lattner79d9a882006-04-08 07:14:26 +0000704 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
705 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
706 }
707 // Finally, check the least significant entry.
708 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000709 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000710 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000711 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000712 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000713 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000714 }
715 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000716 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000717 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000718 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000719 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000720 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000721 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000722
Dan Gohman475871a2008-07-27 21:46:04 +0000723 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000724 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000725
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000726 // Check to see if this buildvec has a single non-undef value in its elements.
727 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
728 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000729 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000730 OpVal = N->getOperand(i);
731 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000732 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000733 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000734
Gabor Greifba36cb52008-08-28 21:40:38 +0000735 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000736
Eli Friedman1a8229b2009-05-24 02:03:36 +0000737 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000738 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000739 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000740 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000741 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000742 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000743 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000744 }
745
746 // If the splat value is larger than the element value, then we can never do
747 // this splat. The only case that we could fit the replicated bits into our
748 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000749 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000750
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000751 // If the element value is larger than the splat value, cut it in half and
752 // check to see if the two halves are equal. Continue doing this until we
753 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
754 while (ValSizeInBytes > ByteSize) {
755 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000756
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000757 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000758 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
759 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000760 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000761 }
762
763 // Properly sign extend the value.
764 int ShAmt = (4-ByteSize)*8;
765 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
Scott Michelfdc40a02009-02-17 22:15:04 +0000766
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000767 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000768 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000769
Chris Lattner140a58f2006-04-08 06:46:53 +0000770 // Finally, if this value fits in a 5 bit sext field, return it
771 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000772 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000773 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000774}
775
Chris Lattner1a635d62006-04-14 06:01:58 +0000776//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000777// Addressing Mode Selection
778//===----------------------------------------------------------------------===//
779
780/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
781/// or 64-bit immediate, and if the value can be accurately represented as a
782/// sign extension from a 16-bit value. If so, this returns true and the
783/// immediate.
784static bool isIntS16Immediate(SDNode *N, short &Imm) {
785 if (N->getOpcode() != ISD::Constant)
786 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000787
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000788 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000789 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000790 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000791 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000792 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000793}
Dan Gohman475871a2008-07-27 21:46:04 +0000794static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000795 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000796}
797
798
799/// SelectAddressRegReg - Given the specified addressed, check to see if it
800/// can be represented as an indexed [r+r] operation. Returns false if it
801/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000802bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
803 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000804 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000805 short imm = 0;
806 if (N.getOpcode() == ISD::ADD) {
807 if (isIntS16Immediate(N.getOperand(1), imm))
808 return false; // r+i
809 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
810 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000811
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000812 Base = N.getOperand(0);
813 Index = N.getOperand(1);
814 return true;
815 } else if (N.getOpcode() == ISD::OR) {
816 if (isIntS16Immediate(N.getOperand(1), imm))
817 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000818
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000819 // If this is an or of disjoint bitfields, we can codegen this as an add
820 // (for better address arithmetic) if the LHS and RHS of the OR are provably
821 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000822 APInt LHSKnownZero, LHSKnownOne;
823 APInt RHSKnownZero, RHSKnownOne;
824 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanec59b952008-02-27 21:12:32 +0000825 APInt::getAllOnesValue(N.getOperand(0)
826 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000827 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000828
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000829 if (LHSKnownZero.getBoolValue()) {
830 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanec59b952008-02-27 21:12:32 +0000831 APInt::getAllOnesValue(N.getOperand(1)
832 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000833 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000834 // If all of the bits are known zero on the LHS or RHS, the add won't
835 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000836 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000837 Base = N.getOperand(0);
838 Index = N.getOperand(1);
839 return true;
840 }
841 }
842 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000843
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000844 return false;
845}
846
847/// Returns true if the address N can be represented by a base register plus
848/// a signed 16-bit displacement [r+imm], and if it is not better
849/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000850bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000851 SDValue &Base,
852 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000853 // FIXME dl should come from parent load or store, not from address
854 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000855 // If this can be more profitably realized as r+r, fail.
856 if (SelectAddressRegReg(N, Disp, Base, DAG))
857 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000858
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000859 if (N.getOpcode() == ISD::ADD) {
860 short imm = 0;
861 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000862 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000863 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
864 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
865 } else {
866 Base = N.getOperand(0);
867 }
868 return true; // [r+i]
869 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
870 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000871 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000872 && "Cannot handle constant offsets yet!");
873 Disp = N.getOperand(1).getOperand(0); // The global address.
874 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
875 Disp.getOpcode() == ISD::TargetConstantPool ||
876 Disp.getOpcode() == ISD::TargetJumpTable);
877 Base = N.getOperand(0);
878 return true; // [&g+r]
879 }
880 } else if (N.getOpcode() == ISD::OR) {
881 short imm = 0;
882 if (isIntS16Immediate(N.getOperand(1), imm)) {
883 // If this is an or of disjoint bitfields, we can codegen this as an add
884 // (for better address arithmetic) if the LHS and RHS of the OR are
885 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000886 APInt LHSKnownZero, LHSKnownOne;
887 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000888 APInt::getAllOnesValue(N.getOperand(0)
889 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000890 LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000891
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000892 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000893 // If all of the bits are known zero on the LHS or RHS, the add won't
894 // carry.
895 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000896 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000897 return true;
898 }
899 }
900 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
901 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +0000902
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000903 // If this address fits entirely in a 16-bit sext immediate field, codegen
904 // this as "d, 0"
905 short Imm;
906 if (isIntS16Immediate(CN, Imm)) {
907 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000908 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
909 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000910 return true;
911 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000912
913 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +0000914 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000915 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
916 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000917
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000918 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000919 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000920
Owen Anderson825b72b2009-08-11 20:47:22 +0000921 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
922 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +0000923 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000924 return true;
925 }
926 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000927
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000928 Disp = DAG.getTargetConstant(0, getPointerTy());
929 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
930 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
931 else
932 Base = N;
933 return true; // [r+0]
934}
935
936/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
937/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000938bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
939 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000940 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000941 // Check to see if we can easily represent this as an [r+r] address. This
942 // will fail if it thinks that the address is more profitably represented as
943 // reg+imm, e.g. where imm = 0.
944 if (SelectAddressRegReg(N, Base, Index, DAG))
945 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +0000946
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000947 // If the operand is an addition, always emit this as [r+r], since this is
948 // better (for code size, and execution, as the memop does the add for free)
949 // than emitting an explicit add.
950 if (N.getOpcode() == ISD::ADD) {
951 Base = N.getOperand(0);
952 Index = N.getOperand(1);
953 return true;
954 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000955
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000956 // Otherwise, do it the hard way, using R0 as the base register.
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +0000957 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
958 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000959 Index = N;
960 return true;
961}
962
963/// SelectAddressRegImmShift - Returns true if the address N can be
964/// represented by a base register plus a signed 14-bit displacement
965/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +0000966bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
967 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +0000968 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000969 // FIXME dl should come from the parent load or store, not the address
970 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000971 // If this can be more profitably realized as r+r, fail.
972 if (SelectAddressRegReg(N, Disp, Base, DAG))
973 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000974
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000975 if (N.getOpcode() == ISD::ADD) {
976 short imm = 0;
977 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000978 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000979 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
980 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
981 } else {
982 Base = N.getOperand(0);
983 }
984 return true; // [r+i]
985 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
986 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000987 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000988 && "Cannot handle constant offsets yet!");
989 Disp = N.getOperand(1).getOperand(0); // The global address.
990 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
991 Disp.getOpcode() == ISD::TargetConstantPool ||
992 Disp.getOpcode() == ISD::TargetJumpTable);
993 Base = N.getOperand(0);
994 return true; // [&g+r]
995 }
996 } else if (N.getOpcode() == ISD::OR) {
997 short imm = 0;
998 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
999 // If this is an or of disjoint bitfields, we can codegen this as an add
1000 // (for better address arithmetic) if the LHS and RHS of the OR are
1001 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001002 APInt LHSKnownZero, LHSKnownOne;
1003 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +00001004 APInt::getAllOnesValue(N.getOperand(0)
1005 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001006 LHSKnownZero, LHSKnownOne);
1007 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001008 // If all of the bits are known zero on the LHS or RHS, the add won't
1009 // carry.
1010 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001011 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001012 return true;
1013 }
1014 }
1015 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001016 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001017 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001018 // If this address fits entirely in a 14-bit sext immediate field, codegen
1019 // this as "d, 0"
1020 short Imm;
1021 if (isIntS16Immediate(CN, Imm)) {
1022 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Cameron Zwarichd76773a2011-05-19 03:11:06 +00001023 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1024 CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001025 return true;
1026 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001027
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001028 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001029 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001030 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1031 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001032
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001033 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001034 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1035 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1036 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001037 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001038 return true;
1039 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001040 }
1041 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001042
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001043 Disp = DAG.getTargetConstant(0, getPointerTy());
1044 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1045 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1046 else
1047 Base = N;
1048 return true; // [r+0]
1049}
1050
1051
1052/// getPreIndexedAddressParts - returns true by value, base pointer and
1053/// offset pointer and addressing mode by reference if the node's address
1054/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001055bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1056 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001057 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001058 SelectionDAG &DAG) const {
Chris Lattner4eab7142006-11-10 02:08:47 +00001059 // Disabled by default for now.
1060 if (!EnablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001061
Dan Gohman475871a2008-07-27 21:46:04 +00001062 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001063 EVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001064 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1065 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001066 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001067
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001068 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001069 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001070 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001071 } else
1072 return false;
1073
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001074 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001075 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001076 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001077
Chris Lattner0851b4f2006-11-15 19:55:13 +00001078 // TODO: Check reg+reg first.
Scott Michelfdc40a02009-02-17 22:15:04 +00001079
Chris Lattner0851b4f2006-11-15 19:55:13 +00001080 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001081 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001082 // reg + imm
1083 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1084 return false;
1085 } else {
1086 // reg + imm * 4.
1087 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1088 return false;
1089 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001090
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001091 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001092 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1093 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001094 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001095 LD->getExtensionType() == ISD::SEXTLOAD &&
1096 isa<ConstantSDNode>(Offset))
1097 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001098 }
1099
Chris Lattner4eab7142006-11-10 02:08:47 +00001100 AM = ISD::PRE_INC;
1101 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001102}
1103
1104//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001105// LowerOperation implementation
1106//===----------------------------------------------------------------------===//
1107
Chris Lattner1e61e692010-11-15 02:46:57 +00001108/// GetLabelAccessInfo - Return true if we should reference labels using a
1109/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1110static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001111 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1112 HiOpFlags = PPCII::MO_HA16;
1113 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001114
Chris Lattner1e61e692010-11-15 02:46:57 +00001115 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1116 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001117 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001118 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001119 if (isPIC) {
1120 HiOpFlags |= PPCII::MO_PIC_FLAG;
1121 LoOpFlags |= PPCII::MO_PIC_FLAG;
1122 }
1123
1124 // If this is a reference to a global value that requires a non-lazy-ptr, make
1125 // sure that instruction lowering adds it.
1126 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1127 HiOpFlags |= PPCII::MO_NLP_FLAG;
1128 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001129
Chris Lattner6d2ff122010-11-15 03:13:19 +00001130 if (GV->hasHiddenVisibility()) {
1131 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1132 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1133 }
1134 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001135
Chris Lattner1e61e692010-11-15 02:46:57 +00001136 return isPIC;
1137}
1138
1139static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1140 SelectionDAG &DAG) {
1141 EVT PtrVT = HiPart.getValueType();
1142 SDValue Zero = DAG.getConstant(0, PtrVT);
1143 DebugLoc DL = HiPart.getDebugLoc();
1144
1145 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1146 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001147
Chris Lattner1e61e692010-11-15 02:46:57 +00001148 // With PIC, the first instruction is actually "GR+hi(&G)".
1149 if (isPIC)
1150 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1151 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001152
Chris Lattner1e61e692010-11-15 02:46:57 +00001153 // Generate non-pic code that has direct accesses to the constant pool.
1154 // The address of the global is just (hi(&g)+lo(&g)).
1155 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1156}
1157
Scott Michelfdc40a02009-02-17 22:15:04 +00001158SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001159 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001160 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001161 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001162 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001163
Chris Lattner1e61e692010-11-15 02:46:57 +00001164 unsigned MOHiFlag, MOLoFlag;
1165 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1166 SDValue CPIHi =
1167 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1168 SDValue CPILo =
1169 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1170 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001171}
1172
Dan Gohmand858e902010-04-17 15:26:15 +00001173SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001174 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001175 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001176
Chris Lattner1e61e692010-11-15 02:46:57 +00001177 unsigned MOHiFlag, MOLoFlag;
1178 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1179 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1180 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1181 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001182}
1183
Dan Gohmand858e902010-04-17 15:26:15 +00001184SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1185 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001186 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001187
Dan Gohman46510a72010-04-15 01:51:59 +00001188 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001189
Chris Lattner1e61e692010-11-15 02:46:57 +00001190 unsigned MOHiFlag, MOLoFlag;
1191 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1192 SDValue TgtBAHi = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOHiFlag);
1193 SDValue TgtBALo = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOLoFlag);
1194 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1195}
1196
1197SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1198 SelectionDAG &DAG) const {
1199 EVT PtrVT = Op.getValueType();
1200 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1201 DebugLoc DL = GSDN->getDebugLoc();
1202 const GlobalValue *GV = GSDN->getGlobal();
1203
Chris Lattner1e61e692010-11-15 02:46:57 +00001204 // 64-bit SVR4 ABI code is always position-independent.
1205 // The actual address of the GlobalValue is stored in the TOC.
1206 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1207 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1208 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1209 DAG.getRegister(PPC::X2, MVT::i64));
1210 }
1211
Chris Lattner6d2ff122010-11-15 03:13:19 +00001212 unsigned MOHiFlag, MOLoFlag;
1213 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001214
Chris Lattner6d2ff122010-11-15 03:13:19 +00001215 SDValue GAHi =
1216 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1217 SDValue GALo =
1218 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001219
Chris Lattner6d2ff122010-11-15 03:13:19 +00001220 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001221
Chris Lattner6d2ff122010-11-15 03:13:19 +00001222 // If the global reference is actually to a non-lazy-pointer, we have to do an
1223 // extra load to get the address of the global.
1224 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1225 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001226 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001227 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001228}
1229
Dan Gohmand858e902010-04-17 15:26:15 +00001230SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001231 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001232 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001233
Chris Lattner1a635d62006-04-14 06:01:58 +00001234 // If we're comparing for equality to zero, expose the fact that this is
1235 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1236 // fold the new nodes.
1237 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1238 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001239 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001240 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001241 if (VT.bitsLT(MVT::i32)) {
1242 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001243 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001244 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001245 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001246 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1247 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001248 DAG.getConstant(Log2b, MVT::i32));
1249 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001250 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001251 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001252 // optimized. FIXME: revisit this when we can custom lower all setcc
1253 // optimizations.
1254 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001255 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001256 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001257
Chris Lattner1a635d62006-04-14 06:01:58 +00001258 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001259 // by xor'ing the rhs with the lhs, which is faster than setting a
1260 // condition register, reading it back out, and masking the correct bit. The
1261 // normal approach here uses sub to do this instead of xor. Using xor exposes
1262 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001263 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001264 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001265 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001266 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001267 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001268 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001269 }
Dan Gohman475871a2008-07-27 21:46:04 +00001270 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001271}
1272
Dan Gohman475871a2008-07-27 21:46:04 +00001273SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001274 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001275 SDNode *Node = Op.getNode();
1276 EVT VT = Node->getValueType(0);
1277 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1278 SDValue InChain = Node->getOperand(0);
1279 SDValue VAListPtr = Node->getOperand(1);
1280 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1281 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001282
Roman Divackybdb226e2011-06-28 15:30:42 +00001283 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1284
1285 // gpr_index
1286 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1287 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1288 false, false, 0);
1289 InChain = GprIndex.getValue(1);
1290
1291 if (VT == MVT::i64) {
1292 // Check if GprIndex is even
1293 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1294 DAG.getConstant(1, MVT::i32));
1295 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1296 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1297 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1298 DAG.getConstant(1, MVT::i32));
1299 // Align GprIndex to be even if it isn't
1300 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1301 GprIndex);
1302 }
1303
1304 // fpr index is 1 byte after gpr
1305 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1306 DAG.getConstant(1, MVT::i32));
1307
1308 // fpr
1309 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1310 FprPtr, MachinePointerInfo(SV), MVT::i8,
1311 false, false, 0);
1312 InChain = FprIndex.getValue(1);
1313
1314 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1315 DAG.getConstant(8, MVT::i32));
1316
1317 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1318 DAG.getConstant(4, MVT::i32));
1319
1320 // areas
1321 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001322 MachinePointerInfo(), false, false,
1323 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001324 InChain = OverflowArea.getValue(1);
1325
1326 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001327 MachinePointerInfo(), false, false,
1328 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001329 InChain = RegSaveArea.getValue(1);
1330
1331 // select overflow_area if index > 8
1332 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1333 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1334
Roman Divackybdb226e2011-06-28 15:30:42 +00001335 // adjustment constant gpr_index * 4/8
1336 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1337 VT.isInteger() ? GprIndex : FprIndex,
1338 DAG.getConstant(VT.isInteger() ? 4 : 8,
1339 MVT::i32));
1340
1341 // OurReg = RegSaveArea + RegConstant
1342 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1343 RegConstant);
1344
1345 // Floating types are 32 bytes into RegSaveArea
1346 if (VT.isFloatingPoint())
1347 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1348 DAG.getConstant(32, MVT::i32));
1349
1350 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1351 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1352 VT.isInteger() ? GprIndex : FprIndex,
1353 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1354 MVT::i32));
1355
1356 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1357 VT.isInteger() ? VAListPtr : FprPtr,
1358 MachinePointerInfo(SV),
1359 MVT::i8, false, false, 0);
1360
1361 // determine if we should load from reg_save_area or overflow_area
1362 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1363
1364 // increase overflow_area by 4/8 if gpr/fpr > 8
1365 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1366 DAG.getConstant(VT.isInteger() ? 4 : 8,
1367 MVT::i32));
1368
1369 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1370 OverflowAreaPlusN);
1371
1372 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1373 OverflowAreaPtr,
1374 MachinePointerInfo(),
1375 MVT::i32, false, false, 0);
1376
Pete Cooperd752e0f2011-11-08 18:42:53 +00001377 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
1378 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001379}
1380
Duncan Sands4a544a72011-09-06 13:37:06 +00001381SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1382 SelectionDAG &DAG) const {
1383 return Op.getOperand(0);
1384}
1385
1386SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1387 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001388 SDValue Chain = Op.getOperand(0);
1389 SDValue Trmp = Op.getOperand(1); // trampoline
1390 SDValue FPtr = Op.getOperand(2); // nested function
1391 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001392 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001393
Owen Andersone50ed302009-08-10 22:56:29 +00001394 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001395 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001396 Type *IntPtrTy =
Owen Anderson1d0be152009-08-13 21:58:54 +00001397 DAG.getTargetLoweringInfo().getTargetData()->getIntPtrType(
1398 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001399
Scott Michelfdc40a02009-02-17 22:15:04 +00001400 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001401 TargetLowering::ArgListEntry Entry;
1402
1403 Entry.Ty = IntPtrTy;
1404 Entry.Node = Trmp; Args.push_back(Entry);
1405
1406 // TrampSize == (isPPC64 ? 48 : 40);
1407 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001408 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001409 Args.push_back(Entry);
1410
1411 Entry.Node = FPtr; Args.push_back(Entry);
1412 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001413
Bill Wendling77959322008-09-17 00:30:57 +00001414 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
1415 std::pair<SDValue, SDValue> CallResult =
Duncan Sands4a544a72011-09-06 13:37:06 +00001416 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
Owen Andersond1474d02009-07-09 17:57:24 +00001417 false, false, false, false, 0, CallingConv::C, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001418 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001419 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001420 Args, DAG, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001421
Duncan Sands4a544a72011-09-06 13:37:06 +00001422 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001423}
1424
Dan Gohman475871a2008-07-27 21:46:04 +00001425SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001426 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001427 MachineFunction &MF = DAG.getMachineFunction();
1428 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1429
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001430 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001431
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001432 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001433 // vastart just stores the address of the VarArgsFrameIndex slot into the
1434 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001435 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001436 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001437 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001438 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1439 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001440 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001441 }
1442
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001443 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001444 // We suppose the given va_list is already allocated.
1445 //
1446 // typedef struct {
1447 // char gpr; /* index into the array of 8 GPRs
1448 // * stored in the register save area
1449 // * gpr=0 corresponds to r3,
1450 // * gpr=1 to r4, etc.
1451 // */
1452 // char fpr; /* index into the array of 8 FPRs
1453 // * stored in the register save area
1454 // * fpr=0 corresponds to f1,
1455 // * fpr=1 to f2, etc.
1456 // */
1457 // char *overflow_arg_area;
1458 // /* location on stack that holds
1459 // * the next overflow argument
1460 // */
1461 // char *reg_save_area;
1462 // /* where r3:r10 and f1:f8 (if saved)
1463 // * are stored
1464 // */
1465 // } va_list[1];
1466
1467
Dan Gohman1e93df62010-04-17 14:41:14 +00001468 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1469 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001470
Nicolas Geoffray01119992007-04-03 13:59:52 +00001471
Owen Andersone50ed302009-08-10 22:56:29 +00001472 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001473
Dan Gohman1e93df62010-04-17 14:41:14 +00001474 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1475 PtrVT);
1476 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1477 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001478
Duncan Sands83ec4b62008-06-06 12:08:01 +00001479 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001480 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001481
Duncan Sands83ec4b62008-06-06 12:08:01 +00001482 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001483 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001484
1485 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001486 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001487
Dan Gohman69de1932008-02-06 22:27:42 +00001488 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001489
Nicolas Geoffray01119992007-04-03 13:59:52 +00001490 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001491 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001492 Op.getOperand(1),
1493 MachinePointerInfo(SV),
1494 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001495 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001496 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001497 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001498
Nicolas Geoffray01119992007-04-03 13:59:52 +00001499 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001500 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001501 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1502 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001503 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001504 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001505 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001506
Nicolas Geoffray01119992007-04-03 13:59:52 +00001507 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001508 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001509 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1510 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001511 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001512 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001513 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001514
1515 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001516 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1517 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001518 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001519
Chris Lattner1a635d62006-04-14 06:01:58 +00001520}
1521
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001522#include "PPCGenCallingConv.inc"
1523
Duncan Sands1e96bab2010-11-04 10:49:57 +00001524static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001525 CCValAssign::LocInfo &LocInfo,
1526 ISD::ArgFlagsTy &ArgFlags,
1527 CCState &State) {
1528 return true;
1529}
1530
Duncan Sands1e96bab2010-11-04 10:49:57 +00001531static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001532 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001533 CCValAssign::LocInfo &LocInfo,
1534 ISD::ArgFlagsTy &ArgFlags,
1535 CCState &State) {
1536 static const unsigned ArgRegs[] = {
1537 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1538 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1539 };
1540 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001541
Tilmann Schellerffd02002009-07-03 06:45:56 +00001542 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1543
1544 // Skip one register if the first unallocated register has an even register
1545 // number and there are still argument registers available which have not been
1546 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1547 // need to skip a register if RegNum is odd.
1548 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1549 State.AllocateReg(ArgRegs[RegNum]);
1550 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001551
Tilmann Schellerffd02002009-07-03 06:45:56 +00001552 // Always return false here, as this function only makes sure that the first
1553 // unallocated register has an odd register number and does not actually
1554 // allocate a register for the current argument.
1555 return false;
1556}
1557
Duncan Sands1e96bab2010-11-04 10:49:57 +00001558static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001559 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001560 CCValAssign::LocInfo &LocInfo,
1561 ISD::ArgFlagsTy &ArgFlags,
1562 CCState &State) {
1563 static const unsigned ArgRegs[] = {
1564 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1565 PPC::F8
1566 };
1567
1568 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001569
Tilmann Schellerffd02002009-07-03 06:45:56 +00001570 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1571
1572 // If there is only one Floating-point register left we need to put both f64
1573 // values of a split ppc_fp128 value on the stack.
1574 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1575 State.AllocateReg(ArgRegs[RegNum]);
1576 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001577
Tilmann Schellerffd02002009-07-03 06:45:56 +00001578 // Always return false here, as this function only makes sure that the two f64
1579 // values a ppc_fp128 value is split into are both passed in registers or both
1580 // passed on the stack and does not actually allocate a register for the
1581 // current argument.
1582 return false;
1583}
1584
Chris Lattner9f0bc652007-02-25 05:34:32 +00001585/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001586/// on Darwin.
1587static const unsigned *GetFPR() {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001588 static const unsigned FPR[] = {
1589 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001590 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001591 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001592
Chris Lattner9f0bc652007-02-25 05:34:32 +00001593 return FPR;
1594}
1595
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001596/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1597/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001598static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001599 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001600 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001601 if (Flags.isByVal())
1602 ArgSize = Flags.getByValSize();
1603 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1604
1605 return ArgSize;
1606}
1607
Dan Gohman475871a2008-07-27 21:46:04 +00001608SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001609PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001610 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001611 const SmallVectorImpl<ISD::InputArg>
1612 &Ins,
1613 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001614 SmallVectorImpl<SDValue> &InVals)
1615 const {
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001616 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001617 return LowerFormalArguments_SVR4(Chain, CallConv, isVarArg, Ins,
1618 dl, DAG, InVals);
1619 } else {
1620 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1621 dl, DAG, InVals);
1622 }
1623}
1624
1625SDValue
1626PPCTargetLowering::LowerFormalArguments_SVR4(
1627 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001628 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001629 const SmallVectorImpl<ISD::InputArg>
1630 &Ins,
1631 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001632 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001633
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001634 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001635 // +-----------------------------------+
1636 // +--> | Back chain |
1637 // | +-----------------------------------+
1638 // | | Floating-point register save area |
1639 // | +-----------------------------------+
1640 // | | General register save area |
1641 // | +-----------------------------------+
1642 // | | CR save word |
1643 // | +-----------------------------------+
1644 // | | VRSAVE save word |
1645 // | +-----------------------------------+
1646 // | | Alignment padding |
1647 // | +-----------------------------------+
1648 // | | Vector register save area |
1649 // | +-----------------------------------+
1650 // | | Local variable space |
1651 // | +-----------------------------------+
1652 // | | Parameter list area |
1653 // | +-----------------------------------+
1654 // | | LR save word |
1655 // | +-----------------------------------+
1656 // SP--> +--- | Back chain |
1657 // +-----------------------------------+
1658 //
1659 // Specifications:
1660 // System V Application Binary Interface PowerPC Processor Supplement
1661 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001662
Tilmann Schellerffd02002009-07-03 06:45:56 +00001663 MachineFunction &MF = DAG.getMachineFunction();
1664 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001665 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001666
Owen Andersone50ed302009-08-10 22:56:29 +00001667 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001668 // Potential tail calls could cause overwriting of argument stack slots.
Dan Gohman1797ed52010-02-08 20:27:50 +00001669 bool isImmutable = !(GuaranteedTailCallOpt && (CallConv==CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001670 unsigned PtrByteSize = 4;
1671
1672 // Assign locations to all of the incoming arguments.
1673 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001674 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1675 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001676
1677 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001678 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001679
Dan Gohman98ca4f22009-08-05 01:29:28 +00001680 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001681
Tilmann Schellerffd02002009-07-03 06:45:56 +00001682 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1683 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001684
Tilmann Schellerffd02002009-07-03 06:45:56 +00001685 // Arguments stored in registers.
1686 if (VA.isRegLoc()) {
1687 TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001688 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001689
Owen Anderson825b72b2009-08-11 20:47:22 +00001690 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001691 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001692 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001693 case MVT::i32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001694 RC = PPC::GPRCRegisterClass;
1695 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001696 case MVT::f32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001697 RC = PPC::F4RCRegisterClass;
1698 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001699 case MVT::f64:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001700 RC = PPC::F8RCRegisterClass;
1701 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001702 case MVT::v16i8:
1703 case MVT::v8i16:
1704 case MVT::v4i32:
1705 case MVT::v4f32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001706 RC = PPC::VRRCRegisterClass;
1707 break;
1708 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001709
Tilmann Schellerffd02002009-07-03 06:45:56 +00001710 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00001711 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001712 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001713
Dan Gohman98ca4f22009-08-05 01:29:28 +00001714 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001715 } else {
1716 // Argument stored in memory.
1717 assert(VA.isMemLoc());
1718
1719 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1720 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001721 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001722
1723 // Create load nodes to retrieve arguments from the stack.
1724 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001725 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1726 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001727 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001728 }
1729 }
1730
1731 // Assign locations to all of the incoming aggregate by value arguments.
1732 // Aggregates passed by value are stored in the local variable space of the
1733 // caller's stack frame, right above the parameter list area.
1734 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001735 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1736 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001737
1738 // Reserve stack space for the allocations in CCInfo.
1739 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1740
Dan Gohman98ca4f22009-08-05 01:29:28 +00001741 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001742
1743 // Area that is at least reserved in the caller of this function.
1744 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001745
Tilmann Schellerffd02002009-07-03 06:45:56 +00001746 // Set the size that is at least reserved in caller of this function. Tail
1747 // call optimized function's reserved stack space needs to be aligned so that
1748 // taking the difference between two stack areas will result in an aligned
1749 // stack.
1750 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1751
1752 MinReservedArea =
1753 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001754 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001755
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001756 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00001757 getStackAlignment();
1758 unsigned AlignMask = TargetAlign-1;
1759 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001760
Tilmann Schellerffd02002009-07-03 06:45:56 +00001761 FI->setMinReservedArea(MinReservedArea);
1762
1763 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001764
Tilmann Schellerffd02002009-07-03 06:45:56 +00001765 // If the function takes variable number of arguments, make a frame index for
1766 // the start of the first vararg value... for expansion of llvm.va_start.
1767 if (isVarArg) {
1768 static const unsigned GPArgRegs[] = {
1769 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1770 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1771 };
1772 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
1773
1774 static const unsigned FPArgRegs[] = {
1775 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1776 PPC::F8
1777 };
1778 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
1779
Dan Gohman1e93df62010-04-17 14:41:14 +00001780 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
1781 NumGPArgRegs));
1782 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
1783 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001784
1785 // Make room for NumGPArgRegs and NumFPArgRegs.
1786 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00001787 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001788
Dan Gohman1e93df62010-04-17 14:41:14 +00001789 FuncInfo->setVarArgsStackOffset(
1790 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001791 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001792
Dan Gohman1e93df62010-04-17 14:41:14 +00001793 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
1794 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001795
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001796 // The fixed integer arguments of a variadic function are stored to the
1797 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
1798 // the result of va_next.
1799 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
1800 // Get an existing live-in vreg, or add a new one.
1801 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
1802 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001803 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001804
Dan Gohman98ca4f22009-08-05 01:29:28 +00001805 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001806 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1807 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001808 MemOps.push_back(Store);
1809 // Increment the address by four for the next argument to store
1810 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1811 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1812 }
1813
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001814 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
1815 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00001816 // The double arguments are stored to the VarArgsFrameIndex
1817 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001818 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
1819 // Get an existing live-in vreg, or add a new one.
1820 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
1821 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001822 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001823
Owen Anderson825b72b2009-08-11 20:47:22 +00001824 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001825 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1826 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001827 MemOps.push_back(Store);
1828 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00001829 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001830 PtrVT);
1831 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1832 }
1833 }
1834
1835 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00001836 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001837 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001838
Dan Gohman98ca4f22009-08-05 01:29:28 +00001839 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001840}
1841
1842SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001843PPCTargetLowering::LowerFormalArguments_Darwin(
1844 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001845 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001846 const SmallVectorImpl<ISD::InputArg>
1847 &Ins,
1848 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001849 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001850 // TODO: add description of PPC stack frame format, or at least some docs.
1851 //
1852 MachineFunction &MF = DAG.getMachineFunction();
1853 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001854 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001855
Owen Andersone50ed302009-08-10 22:56:29 +00001856 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001857 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001858 // Potential tail calls could cause overwriting of argument stack slots.
Dan Gohman1797ed52010-02-08 20:27:50 +00001859 bool isImmutable = !(GuaranteedTailCallOpt && (CallConv==CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001860 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001861
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001862 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001863 // Area that is at least reserved in caller of this function.
1864 unsigned MinReservedArea = ArgOffset;
1865
Chris Lattnerc91a4752006-06-26 22:48:35 +00001866 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001867 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1868 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1869 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001870 static const unsigned GPR_64[] = { // 64-bit registers.
1871 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1872 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1873 };
Scott Michelfdc40a02009-02-17 22:15:04 +00001874
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001875 static const unsigned *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00001876
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001877 static const unsigned VR[] = {
1878 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1879 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1880 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001881
Owen Anderson718cb662007-09-07 04:06:50 +00001882 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001883 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00001884 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001885
1886 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00001887
Chris Lattnerc91a4752006-06-26 22:48:35 +00001888 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00001889
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001890 // In 32-bit non-varargs functions, the stack space for vectors is after the
1891 // stack space for non-vectors. We do not use this space unless we have
1892 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00001893 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001894 // that out...for the pathological case, compute VecArgOffset as the
1895 // start of the vector parameter area. Computing VecArgOffset is the
1896 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001897 unsigned VecArgOffset = ArgOffset;
1898 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001899 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001900 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001901 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001902 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001903 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001904
Duncan Sands276dcbd2008-03-21 09:14:45 +00001905 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001906 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001907 ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00001908 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001909 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1910 VecArgOffset += ArgSize;
1911 continue;
1912 }
1913
Owen Anderson825b72b2009-08-11 20:47:22 +00001914 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001915 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001916 case MVT::i32:
1917 case MVT::f32:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001918 VecArgOffset += isPPC64 ? 8 : 4;
1919 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001920 case MVT::i64: // PPC64
1921 case MVT::f64:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001922 VecArgOffset += 8;
1923 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001924 case MVT::v4f32:
1925 case MVT::v4i32:
1926 case MVT::v8i16:
1927 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001928 // Nothing to do, we're only looking at Nonvector args here.
1929 break;
1930 }
1931 }
1932 }
1933 // We've found where the vector parameter area in memory is. Skip the
1934 // first 12 parameters; these don't use that memory.
1935 VecArgOffset = ((VecArgOffset+15)/16)*16;
1936 VecArgOffset += 12*16;
1937
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001938 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001939 // entry to a function on PPC, the arguments start after the linkage area,
1940 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001941
Dan Gohman475871a2008-07-27 21:46:04 +00001942 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001943 unsigned nAltivecParamsAtEnd = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001944 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001945 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001946 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00001947 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001948 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001949 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001950 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001951
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001952 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001953
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001954 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00001955 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
1956 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001957 if (isVarArg || isPPC64) {
1958 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001959 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00001960 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001961 PtrByteSize);
1962 } else nAltivecParamsAtEnd++;
1963 } else
1964 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001965 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00001966 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001967 PtrByteSize);
1968
Dale Johannesen8419dd62008-03-07 20:27:40 +00001969 // FIXME the codegen can be much improved in some cases.
1970 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001971 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00001972 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001973 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00001974 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001975 // Objects of size 1 and 2 are right justified, everything else is
1976 // left justified. This means the memory address is adjusted forwards.
1977 if (ObjSize==1 || ObjSize==2) {
1978 CurArgOffset = CurArgOffset + (4 - ObjSize);
1979 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001980 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00001981 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00001982 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001983 InVals.push_back(FIN);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001984 if (ObjSize==1 || ObjSize==2) {
1985 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00001986 unsigned VReg;
1987 if (isPPC64)
1988 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
1989 else
1990 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001991 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001992 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001993 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00001994 ObjSize==1 ? MVT::i8 : MVT::i16,
1995 false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001996 MemOps.push_back(Store);
1997 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001998 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001999
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002000 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002001
Dale Johannesen7f96f392008-03-08 01:41:42 +00002002 continue;
2003 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002004 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2005 // Store whatever pieces of the object are in registers
2006 // to memory. ArgVal will be address of the beginning of
2007 // the object.
2008 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002009 unsigned VReg;
2010 if (isPPC64)
2011 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2012 else
2013 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002014 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002015 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002016 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002017 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2018 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002019 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002020 MemOps.push_back(Store);
2021 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002022 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002023 } else {
2024 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2025 break;
2026 }
2027 }
2028 continue;
2029 }
2030
Owen Anderson825b72b2009-08-11 20:47:22 +00002031 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002032 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002033 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002034 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002035 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002036 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002037 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002038 ++GPR_idx;
2039 } else {
2040 needsLoad = true;
2041 ArgSize = PtrByteSize;
2042 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002043 // All int arguments reserve stack space in the Darwin ABI.
2044 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002045 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002046 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002047 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002048 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002049 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002050 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002051 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002052
Owen Anderson825b72b2009-08-11 20:47:22 +00002053 if (ObjectVT == MVT::i32) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002054 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002055 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002056 if (Flags.isSExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00002057 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002058 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00002059 else if (Flags.isZExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00002060 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002061 DAG.getValueType(ObjectVT));
2062
Owen Anderson825b72b2009-08-11 20:47:22 +00002063 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002064 }
2065
Chris Lattnerc91a4752006-06-26 22:48:35 +00002066 ++GPR_idx;
2067 } else {
2068 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002069 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002070 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002071 // All int arguments reserve stack space in the Darwin ABI.
2072 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002073 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002074
Owen Anderson825b72b2009-08-11 20:47:22 +00002075 case MVT::f32:
2076 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002077 // Every 4 bytes of argument space consumes one of the GPRs available for
2078 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002079 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002080 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002081 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002082 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002083 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002084 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002085 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002086
Owen Anderson825b72b2009-08-11 20:47:22 +00002087 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002088 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002089 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002090 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002091
Dan Gohman98ca4f22009-08-05 01:29:28 +00002092 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002093 ++FPR_idx;
2094 } else {
2095 needsLoad = true;
2096 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002097
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002098 // All FP arguments reserve stack space in the Darwin ABI.
2099 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002100 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002101 case MVT::v4f32:
2102 case MVT::v4i32:
2103 case MVT::v8i16:
2104 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002105 // Note that vector arguments in registers don't reserve stack space,
2106 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002107 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002108 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002109 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002110 if (isVarArg) {
2111 while ((ArgOffset % 16) != 0) {
2112 ArgOffset += PtrByteSize;
2113 if (GPR_idx != Num_GPR_Regs)
2114 GPR_idx++;
2115 }
2116 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002117 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002118 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002119 ++VR_idx;
2120 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002121 if (!isVarArg && !isPPC64) {
2122 // Vectors go after all the nonvectors.
2123 CurArgOffset = VecArgOffset;
2124 VecArgOffset += 16;
2125 } else {
2126 // Vectors are aligned.
2127 ArgOffset = ((ArgOffset+15)/16)*16;
2128 CurArgOffset = ArgOffset;
2129 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002130 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002131 needsLoad = true;
2132 }
2133 break;
2134 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002135
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002136 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002137 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002138 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002139 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002140 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002141 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002142 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002143 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002144 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002145 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002146
Dan Gohman98ca4f22009-08-05 01:29:28 +00002147 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002148 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002149
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002150 // Set the size that is at least reserved in caller of this function. Tail
2151 // call optimized function's reserved stack space needs to be aligned so that
2152 // taking the difference between two stack areas will result in an aligned
2153 // stack.
2154 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2155 // Add the Altivec parameters at the end, if needed.
2156 if (nAltivecParamsAtEnd) {
2157 MinReservedArea = ((MinReservedArea+15)/16)*16;
2158 MinReservedArea += 16*nAltivecParamsAtEnd;
2159 }
2160 MinReservedArea =
2161 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002162 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2163 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002164 getStackAlignment();
2165 unsigned AlignMask = TargetAlign-1;
2166 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2167 FI->setMinReservedArea(MinReservedArea);
2168
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002169 // If the function takes variable number of arguments, make a frame index for
2170 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002171 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002172 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002173
Dan Gohman1e93df62010-04-17 14:41:14 +00002174 FuncInfo->setVarArgsFrameIndex(
2175 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002176 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002177 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002178
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002179 // If this function is vararg, store any remaining integer argument regs
2180 // to their spots on the stack so that they may be loaded by deferencing the
2181 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002182 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002183 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002184
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002185 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002186 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002187 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002188 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002189
Dan Gohman98ca4f22009-08-05 01:29:28 +00002190 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002191 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2192 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002193 MemOps.push_back(Store);
2194 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002195 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002196 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002197 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002198 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002199
Dale Johannesen8419dd62008-03-07 20:27:40 +00002200 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002201 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002202 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002203
Dan Gohman98ca4f22009-08-05 01:29:28 +00002204 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002205}
2206
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002207/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002208/// linkage area for the Darwin ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002209static unsigned
2210CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2211 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002212 bool isVarArg,
2213 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002214 const SmallVectorImpl<ISD::OutputArg>
2215 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002216 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002217 unsigned &nAltivecParamsAtEnd) {
2218 // Count how many bytes are to be pushed on the stack, including the linkage
2219 // area, and parameter passing area. We start with 24/48 bytes, which is
2220 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002221 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002222 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002223 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2224
2225 // Add up all the space actually used.
2226 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2227 // they all go in registers, but we must reserve stack space for them for
2228 // possible use by the caller. In varargs or 64-bit calls, parameters are
2229 // assigned stack space in order, with padding so Altivec parameters are
2230 // 16-byte aligned.
2231 nAltivecParamsAtEnd = 0;
2232 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002233 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002234 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002235 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002236 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2237 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002238 if (!isVarArg && !isPPC64) {
2239 // Non-varargs Altivec parameters go after all the non-Altivec
2240 // parameters; handle those later so we know how much padding we need.
2241 nAltivecParamsAtEnd++;
2242 continue;
2243 }
2244 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2245 NumBytes = ((NumBytes+15)/16)*16;
2246 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002247 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002248 }
2249
2250 // Allow for Altivec parameters at the end, if needed.
2251 if (nAltivecParamsAtEnd) {
2252 NumBytes = ((NumBytes+15)/16)*16;
2253 NumBytes += 16*nAltivecParamsAtEnd;
2254 }
2255
2256 // The prolog code of the callee may store up to 8 GPR argument registers to
2257 // the stack, allowing va_start to index over them in memory if its varargs.
2258 // Because we cannot tell if this is needed on the caller side, we have to
2259 // conservatively assume that it is needed. As such, make sure we have at
2260 // least enough stack space for the caller to store the 8 GPRs.
2261 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002262 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002263
2264 // Tail call needs the stack to be aligned.
Dan Gohman1797ed52010-02-08 20:27:50 +00002265 if (CC==CallingConv::Fast && GuaranteedTailCallOpt) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002266 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002267 getStackAlignment();
2268 unsigned AlignMask = TargetAlign-1;
2269 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2270 }
2271
2272 return NumBytes;
2273}
2274
2275/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002276/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002277static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002278 unsigned ParamSize) {
2279
Dale Johannesenb60d5192009-11-24 01:09:07 +00002280 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002281
2282 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2283 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2284 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2285 // Remember only if the new adjustement is bigger.
2286 if (SPDiff < FI->getTailCallSPDelta())
2287 FI->setTailCallSPDelta(SPDiff);
2288
2289 return SPDiff;
2290}
2291
Dan Gohman98ca4f22009-08-05 01:29:28 +00002292/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2293/// for tail call optimization. Targets which want to do tail call
2294/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002295bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002296PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002297 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002298 bool isVarArg,
2299 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002300 SelectionDAG& DAG) const {
Dan Gohman1797ed52010-02-08 20:27:50 +00002301 if (!GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002302 return false;
2303
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002304 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002305 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002306 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002307
Dan Gohman98ca4f22009-08-05 01:29:28 +00002308 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002309 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002310 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2311 // Functions containing by val parameters are not supported.
2312 for (unsigned i = 0; i != Ins.size(); i++) {
2313 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2314 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002315 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002316
2317 // Non PIC/GOT tail calls are supported.
2318 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2319 return true;
2320
2321 // At the moment we can only do local tail calls (in same module, hidden
2322 // or protected) if we are generating PIC.
2323 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2324 return G->getGlobal()->hasHiddenVisibility()
2325 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002326 }
2327
2328 return false;
2329}
2330
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002331/// isCallCompatibleAddress - Return the immediate to use if the specified
2332/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002333static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002334 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2335 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002336
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002337 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002338 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
2339 (Addr << 6 >> 6) != Addr)
2340 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002341
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002342 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002343 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002344}
2345
Dan Gohman844731a2008-05-13 00:00:25 +00002346namespace {
2347
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002348struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002349 SDValue Arg;
2350 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002351 int FrameIdx;
2352
2353 TailCallArgumentInfo() : FrameIdx(0) {}
2354};
2355
Dan Gohman844731a2008-05-13 00:00:25 +00002356}
2357
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002358/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2359static void
2360StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002361 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002362 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002363 SmallVector<SDValue, 8> &MemOpChains,
2364 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002365 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002366 SDValue Arg = TailCallArgs[i].Arg;
2367 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002368 int FI = TailCallArgs[i].FrameIdx;
2369 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002370 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002371 MachinePointerInfo::getFixedStack(FI),
2372 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002373 }
2374}
2375
2376/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2377/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002378static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002379 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002380 SDValue Chain,
2381 SDValue OldRetAddr,
2382 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002383 int SPDiff,
2384 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002385 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002386 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002387 if (SPDiff) {
2388 // Calculate the new stack slot for the return address.
2389 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002390 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002391 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002392 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002393 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002394 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002395 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002396 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002397 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002398 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002399
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002400 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2401 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002402 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002403 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002404 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002405 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002406 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002407 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2408 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002409 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002410 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002411 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002412 }
2413 return Chain;
2414}
2415
2416/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2417/// the position of the argument.
2418static void
2419CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002420 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002421 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2422 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002423 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002424 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002425 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002426 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002427 TailCallArgumentInfo Info;
2428 Info.Arg = Arg;
2429 Info.FrameIdxOp = FIN;
2430 Info.FrameIdx = FI;
2431 TailCallArguments.push_back(Info);
2432}
2433
2434/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2435/// stack slot. Returns the chain as result and the loaded frame pointers in
2436/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002437SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002438 int SPDiff,
2439 SDValue Chain,
2440 SDValue &LROpOut,
2441 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002442 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00002443 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002444 if (SPDiff) {
2445 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00002446 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002447 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002448 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002449 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002450 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002451
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002452 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
2453 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002454 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002455 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002456 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002457 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002458 Chain = SDValue(FPOpOut.getNode(), 1);
2459 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002460 }
2461 return Chain;
2462}
2463
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002464/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002465/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002466/// specified by the specific parameter attribute. The copy will be passed as
2467/// a byval function parameter.
2468/// Sometimes what we are copying is the end of a larger object, the part that
2469/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002470static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002471CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002472 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002473 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002474 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002475 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00002476 false, false, MachinePointerInfo(0),
2477 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002478}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002479
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002480/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2481/// tail calls.
2482static void
Dan Gohman475871a2008-07-27 21:46:04 +00002483LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2484 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002485 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002486 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00002487 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002488 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00002489 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002490 if (!isTailCall) {
2491 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002492 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002493 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002494 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002495 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002496 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002497 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002498 DAG.getConstant(ArgOffset, PtrVT));
2499 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00002500 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
2501 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002502 // Calculate and remember argument location.
2503 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2504 TailCallArguments);
2505}
2506
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002507static
2508void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
2509 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
2510 SDValue LROp, SDValue FPOp, bool isDarwinABI,
2511 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
2512 MachineFunction &MF = DAG.getMachineFunction();
2513
2514 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2515 // might overwrite each other in case of tail call optimization.
2516 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002517 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002518 InFlag = SDValue();
2519 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2520 MemOpChains2, dl);
2521 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002522 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002523 &MemOpChains2[0], MemOpChains2.size());
2524
2525 // Store the return address to the appropriate stack slot.
2526 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2527 isPPC64, isDarwinABI, dl);
2528
2529 // Emit callseq_end just before tailcall node.
2530 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2531 DAG.getIntPtrConstant(0, true), InFlag);
2532 InFlag = Chain.getValue(1);
2533}
2534
2535static
2536unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
2537 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
2538 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00002539 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002540 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002541
Chris Lattnerb9082582010-11-14 23:42:06 +00002542 bool isPPC64 = PPCSubTarget.isPPC64();
2543 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
2544
Owen Andersone50ed302009-08-10 22:56:29 +00002545 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002546 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002547 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002548
2549 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
2550
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002551 bool needIndirectCall = true;
2552 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002553 // If this is an absolute destination address, use the munged value.
2554 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002555 needIndirectCall = false;
2556 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002557
Chris Lattnerb9082582010-11-14 23:42:06 +00002558 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2559 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
2560 // Use indirect calls for ALL functions calls in JIT mode, since the
2561 // far-call stubs may be outside relocation limits for a BL instruction.
2562 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
2563 unsigned OpFlags = 0;
2564 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00002565 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002566 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00002567 (G->getGlobal()->isDeclaration() ||
2568 G->getGlobal()->isWeakForLinker())) {
2569 // PC-relative references to external symbols should go through $stub,
2570 // unless we're building with the leopard linker or later, which
2571 // automatically synthesizes these stubs.
2572 OpFlags = PPCII::MO_DARWIN_STUB;
2573 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002574
Chris Lattnerb9082582010-11-14 23:42:06 +00002575 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
2576 // every direct call is) turn it into a TargetGlobalAddress /
2577 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002578 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00002579 Callee.getValueType(),
2580 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002581 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002582 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002583 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002584
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002585 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002586 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002587
Chris Lattnerb9082582010-11-14 23:42:06 +00002588 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00002589 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002590 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002591 // PC-relative references to external symbols should go through $stub,
2592 // unless we're building with the leopard linker or later, which
2593 // automatically synthesizes these stubs.
2594 OpFlags = PPCII::MO_DARWIN_STUB;
2595 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002596
Chris Lattnerb9082582010-11-14 23:42:06 +00002597 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
2598 OpFlags);
2599 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002600 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002601
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002602 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002603 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2604 // to do the call, we can't use PPCISD::CALL.
2605 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002606
2607 if (isSVR4ABI && isPPC64) {
2608 // Function pointers in the 64-bit SVR4 ABI do not point to the function
2609 // entry point, but to the function descriptor (the function entry point
2610 // address is part of the function descriptor though).
2611 // The function descriptor is a three doubleword structure with the
2612 // following fields: function entry point, TOC base address and
2613 // environment pointer.
2614 // Thus for a call through a function pointer, the following actions need
2615 // to be performed:
2616 // 1. Save the TOC of the caller in the TOC save area of its stack
2617 // frame (this is done in LowerCall_Darwin()).
2618 // 2. Load the address of the function entry point from the function
2619 // descriptor.
2620 // 3. Load the TOC of the callee from the function descriptor into r2.
2621 // 4. Load the environment pointer from the function descriptor into
2622 // r11.
2623 // 5. Branch to the function entry point address.
2624 // 6. On return of the callee, the TOC of the caller needs to be
2625 // restored (this is done in FinishCall()).
2626 //
2627 // All those operations are flagged together to ensure that no other
2628 // operations can be scheduled in between. E.g. without flagging the
2629 // operations together, a TOC access in the caller could be scheduled
2630 // between the load of the callee TOC and the branch to the callee, which
2631 // results in the TOC access going through the TOC of the callee instead
2632 // of going through the TOC of the caller, which leads to incorrect code.
2633
2634 // Load the address of the function entry point from the function
2635 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002636 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002637 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
2638 InFlag.getNode() ? 3 : 2);
2639 Chain = LoadFuncPtr.getValue(1);
2640 InFlag = LoadFuncPtr.getValue(2);
2641
2642 // Load environment pointer into r11.
2643 // Offset of the environment pointer within the function descriptor.
2644 SDValue PtrOff = DAG.getIntPtrConstant(16);
2645
2646 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
2647 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
2648 InFlag);
2649 Chain = LoadEnvPtr.getValue(1);
2650 InFlag = LoadEnvPtr.getValue(2);
2651
2652 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
2653 InFlag);
2654 Chain = EnvVal.getValue(0);
2655 InFlag = EnvVal.getValue(1);
2656
2657 // Load TOC of the callee into r2. We are using a target-specific load
2658 // with r2 hard coded, because the result of a target-independent load
2659 // would never go directly into r2, since r2 is a reserved register (which
2660 // prevents the register allocator from allocating it), resulting in an
2661 // additional register being allocated and an unnecessary move instruction
2662 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002663 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002664 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
2665 Callee, InFlag);
2666 Chain = LoadTOCPtr.getValue(0);
2667 InFlag = LoadTOCPtr.getValue(1);
2668
2669 MTCTROps[0] = Chain;
2670 MTCTROps[1] = LoadFuncPtr;
2671 MTCTROps[2] = InFlag;
2672 }
2673
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002674 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
2675 2 + (InFlag.getNode() != 0));
2676 InFlag = Chain.getValue(1);
2677
2678 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00002679 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002680 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002681 Ops.push_back(Chain);
2682 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
2683 Callee.setNode(0);
2684 // Add CTR register as callee so a bctr can be emitted later.
2685 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00002686 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002687 }
2688
2689 // If this is a direct call, pass the chain and the callee.
2690 if (Callee.getNode()) {
2691 Ops.push_back(Chain);
2692 Ops.push_back(Callee);
2693 }
2694 // If this is a tail call add stack pointer delta.
2695 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002696 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002697
2698 // Add argument registers to the end of the list so that they are known live
2699 // into the call.
2700 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2701 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2702 RegsToPass[i].second.getValueType()));
2703
2704 return CallOpc;
2705}
2706
Dan Gohman98ca4f22009-08-05 01:29:28 +00002707SDValue
2708PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002709 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002710 const SmallVectorImpl<ISD::InputArg> &Ins,
2711 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002712 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002713
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002714 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002715 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2716 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002717 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002718
2719 // Copy all of the result registers out of their specified physreg.
2720 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2721 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002722 EVT VT = VA.getValVT();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002723 assert(VA.isRegLoc() && "Can only return in registers!");
2724 Chain = DAG.getCopyFromReg(Chain, dl,
2725 VA.getLocReg(), VT, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002726 InVals.push_back(Chain.getValue(0));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002727 InFlag = Chain.getValue(2);
2728 }
2729
Dan Gohman98ca4f22009-08-05 01:29:28 +00002730 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002731}
2732
Dan Gohman98ca4f22009-08-05 01:29:28 +00002733SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002734PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
2735 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002736 SelectionDAG &DAG,
2737 SmallVector<std::pair<unsigned, SDValue>, 8>
2738 &RegsToPass,
2739 SDValue InFlag, SDValue Chain,
2740 SDValue &Callee,
2741 int SPDiff, unsigned NumBytes,
2742 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00002743 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002744 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002745 SmallVector<SDValue, 8> Ops;
2746 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
2747 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002748 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002749
2750 // When performing tail call optimization the callee pops its arguments off
2751 // the stack. Account for this here so these bytes can be pushed back on in
2752 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2753 int BytesCalleePops =
Dan Gohman1797ed52010-02-08 20:27:50 +00002754 (CallConv==CallingConv::Fast && GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002755
2756 if (InFlag.getNode())
2757 Ops.push_back(InFlag);
2758
2759 // Emit tail call.
2760 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002761 // If this is the first return lowered for this function, add the regs
2762 // to the liveout set for the function.
2763 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
2764 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002765 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2766 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002767 CCInfo.AnalyzeCallResult(Ins, RetCC_PPC);
2768 for (unsigned i = 0; i != RVLocs.size(); ++i)
2769 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2770 }
2771
2772 assert(((Callee.getOpcode() == ISD::Register &&
2773 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
2774 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2775 Callee.getOpcode() == ISD::TargetGlobalAddress ||
2776 isa<ConstantSDNode>(Callee)) &&
2777 "Expecting an global address, external symbol, absolute value or register");
2778
Owen Anderson825b72b2009-08-11 20:47:22 +00002779 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002780 }
2781
2782 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
2783 InFlag = Chain.getValue(1);
2784
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002785 // Add a NOP immediately after the branch instruction when using the 64-bit
2786 // SVR4 ABI. At link time, if caller and callee are in a different module and
2787 // thus have a different TOC, the call will be replaced with a call to a stub
2788 // function which saves the current TOC, loads the TOC of the callee and
2789 // branches to the callee. The NOP will be replaced with a load instruction
2790 // which restores the TOC of the caller from the TOC save slot of the current
2791 // stack frame. If caller and callee belong to the same module (and have the
2792 // same TOC), the NOP will remain unchanged.
2793 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002794 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002795 if (CallOpc == PPCISD::BCTRL_SVR4) {
2796 // This is a call through a function pointer.
2797 // Restore the caller TOC from the save area into R2.
2798 // See PrepareCall() for more information about calls through function
2799 // pointers in the 64-bit SVR4 ABI.
2800 // We are using a target-specific load with r2 hard coded, because the
2801 // result of a target-independent load would never go directly into r2,
2802 // since r2 is a reserved register (which prevents the register allocator
2803 // from allocating it), resulting in an additional register being
2804 // allocated and an unnecessary move instruction being generated.
2805 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
2806 InFlag = Chain.getValue(1);
2807 } else {
2808 // Otherwise insert NOP.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002809 InFlag = DAG.getNode(PPCISD::NOP, dl, MVT::Glue, InFlag);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002810 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002811 }
2812
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002813 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2814 DAG.getIntPtrConstant(BytesCalleePops, true),
2815 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002816 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002817 InFlag = Chain.getValue(1);
2818
Dan Gohman98ca4f22009-08-05 01:29:28 +00002819 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2820 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002821}
2822
Dan Gohman98ca4f22009-08-05 01:29:28 +00002823SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002824PPCTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002825 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00002826 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002827 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002828 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002829 const SmallVectorImpl<ISD::InputArg> &Ins,
2830 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002831 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002832 if (isTailCall)
2833 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
2834 Ins, DAG);
2835
Chris Lattnerb9082582010-11-14 23:42:06 +00002836 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002837 return LowerCall_SVR4(Chain, Callee, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00002838 isTailCall, Outs, OutVals, Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002839 dl, DAG, InVals);
Chris Lattnerb9082582010-11-14 23:42:06 +00002840
2841 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
2842 isTailCall, Outs, OutVals, Ins,
2843 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002844}
2845
2846SDValue
2847PPCTargetLowering::LowerCall_SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002848 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002849 bool isTailCall,
2850 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002851 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002852 const SmallVectorImpl<ISD::InputArg> &Ins,
2853 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002854 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002855 // See PPCTargetLowering::LowerFormalArguments_SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002856 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002857
Dan Gohman98ca4f22009-08-05 01:29:28 +00002858 assert((CallConv == CallingConv::C ||
2859 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00002860
Tilmann Schellerffd02002009-07-03 06:45:56 +00002861 unsigned PtrByteSize = 4;
2862
2863 MachineFunction &MF = DAG.getMachineFunction();
2864
2865 // Mark this function as potentially containing a function that contains a
2866 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2867 // and restoring the callers stack pointer in this functions epilog. This is
2868 // done because by tail calling the called function might overwrite the value
2869 // in this function's (MF) stack pointer stack slot 0(SP).
Dan Gohman1797ed52010-02-08 20:27:50 +00002870 if (GuaranteedTailCallOpt && CallConv==CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00002871 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002872
Tilmann Schellerffd02002009-07-03 06:45:56 +00002873 // Count how many bytes are to be pushed on the stack, including the linkage
2874 // area, parameter list area and the part of the local variable space which
2875 // contains copies of aggregates which are passed by value.
2876
2877 // Assign locations to all of the outgoing arguments.
2878 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002879 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2880 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002881
2882 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002883 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002884
2885 if (isVarArg) {
2886 // Handle fixed and variable vector arguments differently.
2887 // Fixed vector arguments go into registers as long as registers are
2888 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002889 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002890
Tilmann Schellerffd02002009-07-03 06:45:56 +00002891 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00002892 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002893 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002894 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002895
Dan Gohman98ca4f22009-08-05 01:29:28 +00002896 if (Outs[i].IsFixed) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002897 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
2898 CCInfo);
2899 } else {
2900 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
2901 ArgFlags, CCInfo);
2902 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002903
Tilmann Schellerffd02002009-07-03 06:45:56 +00002904 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00002905#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00002906 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00002907 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00002908#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002909 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002910 }
2911 }
2912 } else {
2913 // All arguments are treated the same.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002914 CCInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002915 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002916
Tilmann Schellerffd02002009-07-03 06:45:56 +00002917 // Assign locations to all of the outgoing aggregate by value arguments.
2918 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002919 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2920 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002921
2922 // Reserve stack space for the allocations in CCInfo.
2923 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2924
Dan Gohman98ca4f22009-08-05 01:29:28 +00002925 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002926
2927 // Size of the linkage area, parameter list area and the part of the local
2928 // space variable where copies of aggregates which are passed by value are
2929 // stored.
2930 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002931
Tilmann Schellerffd02002009-07-03 06:45:56 +00002932 // Calculate by how many bytes the stack has to be adjusted in case of tail
2933 // call optimization.
2934 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
2935
2936 // Adjust the stack pointer for the new arguments...
2937 // These operations are automatically eliminated by the prolog/epilog pass
2938 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
2939 SDValue CallSeqStart = Chain;
2940
2941 // Load the return address and frame pointer so it can be moved somewhere else
2942 // later.
2943 SDValue LROp, FPOp;
2944 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
2945 dl);
2946
2947 // Set up a copy of the stack pointer for use loading and storing any
2948 // arguments that may not fit in the registers available for argument
2949 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00002950 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002951
Tilmann Schellerffd02002009-07-03 06:45:56 +00002952 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2953 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
2954 SmallVector<SDValue, 8> MemOpChains;
2955
Roman Divacky0aaa9192011-08-30 17:04:16 +00002956 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002957 // Walk the register/memloc assignments, inserting copies/loads.
2958 for (unsigned i = 0, j = 0, e = ArgLocs.size();
2959 i != e;
2960 ++i) {
2961 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002962 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002963 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002964
Tilmann Schellerffd02002009-07-03 06:45:56 +00002965 if (Flags.isByVal()) {
2966 // Argument is an aggregate which is passed by value, thus we need to
2967 // create a copy of it in the local variable space of the current stack
2968 // frame (which is the stack frame of the caller) and pass the address of
2969 // this copy to the callee.
2970 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
2971 CCValAssign &ByValVA = ByValArgLocs[j++];
2972 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002973
Tilmann Schellerffd02002009-07-03 06:45:56 +00002974 // Memory reserved in the local variable space of the callers stack frame.
2975 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002976
Tilmann Schellerffd02002009-07-03 06:45:56 +00002977 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
2978 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002979
Tilmann Schellerffd02002009-07-03 06:45:56 +00002980 // Create a copy of the argument in the local area of the current
2981 // stack frame.
2982 SDValue MemcpyCall =
2983 CreateCopyOfByValArgument(Arg, PtrOff,
2984 CallSeqStart.getNode()->getOperand(0),
2985 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002986
Tilmann Schellerffd02002009-07-03 06:45:56 +00002987 // This must go outside the CALLSEQ_START..END.
2988 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
2989 CallSeqStart.getNode()->getOperand(1));
2990 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
2991 NewCallSeqStart.getNode());
2992 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002993
Tilmann Schellerffd02002009-07-03 06:45:56 +00002994 // Pass the address of the aggregate copy on the stack either in a
2995 // physical register or in the parameter list area of the current stack
2996 // frame to the callee.
2997 Arg = PtrOff;
2998 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002999
Tilmann Schellerffd02002009-07-03 06:45:56 +00003000 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003001 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003002 // Put argument in a physical register.
3003 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3004 } else {
3005 // Put argument in the parameter list area of the current stack frame.
3006 assert(VA.isMemLoc());
3007 unsigned LocMemOffset = VA.getLocMemOffset();
3008
3009 if (!isTailCall) {
3010 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3011 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3012
3013 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003014 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003015 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003016 } else {
3017 // Calculate and remember argument location.
3018 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3019 TailCallArguments);
3020 }
3021 }
3022 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003023
Tilmann Schellerffd02002009-07-03 06:45:56 +00003024 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003025 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003026 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003027
Roman Divacky0aaa9192011-08-30 17:04:16 +00003028 // Set CR6 to true if this is a vararg call with floating args passed in
3029 // registers.
Eli Friedman4e3adfd2011-06-14 22:16:20 +00003030 if (isVarArg) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003031 SDValue SetCR(DAG.getMachineNode(seenFloatArg ? PPC::CRSET : PPC::CRUNSET,
3032 dl, MVT::i32), 0);
Eli Friedman4e3adfd2011-06-14 22:16:20 +00003033 RegsToPass.push_back(std::make_pair(unsigned(PPC::CR1EQ), SetCR));
3034 }
3035
Tilmann Schellerffd02002009-07-03 06:45:56 +00003036 // Build a sequence of copy-to-reg nodes chained together with token chain
3037 // and flag operands which copy the outgoing args into the appropriate regs.
3038 SDValue InFlag;
3039 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3040 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3041 RegsToPass[i].second, InFlag);
3042 InFlag = Chain.getValue(1);
3043 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003044
Chris Lattnerb9082582010-11-14 23:42:06 +00003045 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003046 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3047 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003048
Dan Gohman98ca4f22009-08-05 01:29:28 +00003049 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3050 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3051 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003052}
3053
Dan Gohman98ca4f22009-08-05 01:29:28 +00003054SDValue
3055PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003056 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003057 bool isTailCall,
3058 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003059 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003060 const SmallVectorImpl<ISD::InputArg> &Ins,
3061 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003062 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003063
3064 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00003065
Owen Andersone50ed302009-08-10 22:56:29 +00003066 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003067 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003068 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00003069
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003070 MachineFunction &MF = DAG.getMachineFunction();
3071
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003072 // Mark this function as potentially containing a function that contains a
3073 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3074 // and restoring the callers stack pointer in this functions epilog. This is
3075 // done because by tail calling the called function might overwrite the value
3076 // in this function's (MF) stack pointer stack slot 0(SP).
Dan Gohman1797ed52010-02-08 20:27:50 +00003077 if (GuaranteedTailCallOpt && CallConv==CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003078 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3079
3080 unsigned nAltivecParamsAtEnd = 0;
3081
Chris Lattnerabde4602006-05-16 22:56:08 +00003082 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00003083 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003084 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003085 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00003086 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00003087 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003088 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00003089
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003090 // Calculate by how many bytes the stack has to be adjusted in case of tail
3091 // call optimization.
3092 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00003093
Dan Gohman98ca4f22009-08-05 01:29:28 +00003094 // To protect arguments on the stack from being clobbered in a tail call,
3095 // force all the loads to happen before doing any other lowering.
3096 if (isTailCall)
3097 Chain = DAG.getStackArgumentTokenFactor(Chain);
3098
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003099 // Adjust the stack pointer for the new arguments...
3100 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00003101 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00003102 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00003103
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003104 // Load the return address and frame pointer so it can be move somewhere else
3105 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00003106 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003107 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3108 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003109
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003110 // Set up a copy of the stack pointer for use loading and storing any
3111 // arguments that may not fit in the registers available for argument
3112 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00003113 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003114 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003115 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003116 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003117 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00003118
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003119 // Figure out which arguments are going to go in registers, and which in
3120 // memory. Also, if this is a vararg function, floating point operations
3121 // must be stored to our stack, and loaded into integer regs as well, if
3122 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003123 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003124 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00003125
Chris Lattnerc91a4752006-06-26 22:48:35 +00003126 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00003127 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
3128 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
3129 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00003130 static const unsigned GPR_64[] = { // 64-bit registers.
3131 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3132 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3133 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003134 static const unsigned *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00003135
Chris Lattner9a2a4972006-05-17 06:01:33 +00003136 static const unsigned VR[] = {
3137 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3138 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3139 };
Owen Anderson718cb662007-09-07 04:06:50 +00003140 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003141 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003142 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00003143
Chris Lattnerc91a4752006-06-26 22:48:35 +00003144 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
3145
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003146 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003147 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3148
Dan Gohman475871a2008-07-27 21:46:04 +00003149 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00003150 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003151 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003152 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003153
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003154 // PtrOff will be used to store the current argument to the stack if a
3155 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00003156 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00003157
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003158 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003159
Dale Johannesen39355f92009-02-04 02:34:38 +00003160 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003161
3162 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00003163 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00003164 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3165 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00003166 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003167 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003168
Dale Johannesen8419dd62008-03-07 20:27:40 +00003169 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sands276dcbd2008-03-21 09:14:45 +00003170 if (Flags.isByVal()) {
3171 unsigned Size = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00003172 if (Size==1 || Size==2) {
3173 // Very small objects are passed right-justified.
3174 // Everything else is passed left-justified.
Owen Anderson825b72b2009-08-11 20:47:22 +00003175 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003176 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00003177 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00003178 MachinePointerInfo(), VT,
3179 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003180 MemOpChains.push_back(Load.getValue(1));
3181 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003182
3183 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003184 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00003185 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003186 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Dan Gohman475871a2008-07-27 21:46:04 +00003187 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Scott Michelfdc40a02009-02-17 22:15:04 +00003188 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003189 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003190 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003191 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003192 CallSeqStart.getNode()->getOperand(1));
Gabor Greif93c53e52008-08-31 15:37:04 +00003193 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3194 NewCallSeqStart.getNode());
Dale Johannesen8419dd62008-03-07 20:27:40 +00003195 Chain = CallSeqStart = NewCallSeqStart;
3196 ArgOffset += PtrByteSize;
3197 }
3198 continue;
3199 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003200 // Copy entire object into memory. There are cases where gcc-generated
3201 // code assumes it is there, even if it could be put entirely into
3202 // registers. (This is not what the doc says.)
Dan Gohman475871a2008-07-27 21:46:04 +00003203 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00003204 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003205 Flags, DAG, dl);
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003206 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003207 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003208 CallSeqStart.getNode()->getOperand(1));
3209 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), NewCallSeqStart.getNode());
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003210 Chain = CallSeqStart = NewCallSeqStart;
3211 // And copy the pieces of it that fit into registers.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003212 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00003213 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003214 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003215 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003216 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3217 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003218 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00003219 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003220 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003221 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003222 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003223 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003224 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003225 }
3226 }
3227 continue;
3228 }
3229
Owen Anderson825b72b2009-08-11 20:47:22 +00003230 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003231 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003232 case MVT::i32:
3233 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003234 if (GPR_idx != NumGPRs) {
3235 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003236 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003237 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3238 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003239 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003240 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003241 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003242 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003243 case MVT::f32:
3244 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003245 if (FPR_idx != NumFPRs) {
3246 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3247
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003248 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00003249 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3250 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003251 MemOpChains.push_back(Store);
3252
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003253 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00003254 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003255 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00003256 MachinePointerInfo(), false, false,
3257 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003258 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003259 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003260 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003261 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00003262 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003263 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003264 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3265 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003266 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003267 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003268 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00003269 }
3270 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003271 // If we have any FPRs remaining, we may also have GPRs remaining.
3272 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
3273 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003274 if (GPR_idx != NumGPRs)
3275 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00003276 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003277 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
3278 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00003279 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003280 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003281 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3282 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003283 TailCallArguments, dl);
Chris Lattnerabde4602006-05-16 22:56:08 +00003284 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003285 if (isPPC64)
3286 ArgOffset += 8;
3287 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003288 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003289 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003290 case MVT::v4f32:
3291 case MVT::v4i32:
3292 case MVT::v8i16:
3293 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00003294 if (isVarArg) {
3295 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00003296 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00003297 // V registers; in fact gcc does this only for arguments that are
3298 // prototyped, not for those that match the ... We do it for all
3299 // arguments, seems to work.
3300 while (ArgOffset % 16 !=0) {
3301 ArgOffset += PtrByteSize;
3302 if (GPR_idx != NumGPRs)
3303 GPR_idx++;
3304 }
3305 // We could elide this store in the case where the object fits
3306 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00003307 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00003308 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00003309 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3310 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003311 MemOpChains.push_back(Store);
3312 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003313 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003314 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003315 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003316 MemOpChains.push_back(Load.getValue(1));
3317 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3318 }
3319 ArgOffset += 16;
3320 for (unsigned i=0; i<16; i+=PtrByteSize) {
3321 if (GPR_idx == NumGPRs)
3322 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00003323 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00003324 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003325 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003326 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003327 MemOpChains.push_back(Load.getValue(1));
3328 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3329 }
3330 break;
3331 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003332
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003333 // Non-varargs Altivec params generally go in registers, but have
3334 // stack space allocated at the end.
3335 if (VR_idx != NumVRs) {
3336 // Doesn't have GPR space allocated.
3337 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3338 } else if (nAltivecParamsAtEnd==0) {
3339 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003340 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3341 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003342 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00003343 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00003344 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003345 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00003346 }
Chris Lattnerabde4602006-05-16 22:56:08 +00003347 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003348 // If all Altivec parameters fit in registers, as they usually do,
3349 // they get stack space following the non-Altivec parameters. We
3350 // don't track this here because nobody below needs it.
3351 // If there are more Altivec parameters than fit in registers emit
3352 // the stores here.
3353 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
3354 unsigned j = 0;
3355 // Offset is aligned; skip 1st 12 params which go in V registers.
3356 ArgOffset = ((ArgOffset+15)/16)*16;
3357 ArgOffset += 12*16;
3358 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003359 SDValue Arg = OutVals[i];
3360 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00003361 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
3362 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003363 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00003364 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003365 // We are emitting Altivec params in order.
3366 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3367 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003368 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003369 ArgOffset += 16;
3370 }
3371 }
3372 }
3373 }
3374
Chris Lattner9a2a4972006-05-17 06:01:33 +00003375 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003376 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00003377 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00003378
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003379 // Check if this is an indirect call (MTCTR/BCTRL).
3380 // See PrepareCall() for more information about calls through function
3381 // pointers in the 64-bit SVR4 ABI.
3382 if (!isTailCall && isPPC64 && PPCSubTarget.isSVR4ABI() &&
3383 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3384 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3385 !isBLACompatibleAddress(Callee, DAG)) {
3386 // Load r2 into a virtual register and store it to the TOC save area.
3387 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
3388 // TOC save area offset.
3389 SDValue PtrOff = DAG.getIntPtrConstant(40);
3390 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattner6229d0a2010-09-21 18:41:36 +00003391 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003392 false, false, 0);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003393 }
3394
Dale Johannesenf7b73042010-03-09 20:15:42 +00003395 // On Darwin, R12 must contain the address of an indirect callee. This does
3396 // not mean the MTCTR instruction must use R12; it's easier to model this as
3397 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003398 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00003399 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3400 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3401 !isBLACompatibleAddress(Callee, DAG))
3402 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
3403 PPC::R12), Callee));
3404
Chris Lattner9a2a4972006-05-17 06:01:33 +00003405 // Build a sequence of copy-to-reg nodes chained together with token chain
3406 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00003407 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00003408 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003409 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00003410 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003411 InFlag = Chain.getValue(1);
3412 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003413
Chris Lattnerb9082582010-11-14 23:42:06 +00003414 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003415 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
3416 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003417
Dan Gohman98ca4f22009-08-05 01:29:28 +00003418 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3419 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3420 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00003421}
3422
Hal Finkeld712f932011-10-14 19:51:36 +00003423bool
3424PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
3425 MachineFunction &MF, bool isVarArg,
3426 const SmallVectorImpl<ISD::OutputArg> &Outs,
3427 LLVMContext &Context) const {
3428 SmallVector<CCValAssign, 16> RVLocs;
3429 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
3430 RVLocs, Context);
3431 return CCInfo.CheckReturn(Outs, RetCC_PPC);
3432}
3433
Dan Gohman98ca4f22009-08-05 01:29:28 +00003434SDValue
3435PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003436 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003437 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003438 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00003439 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003440
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003441 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003442 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
3443 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003444 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00003445
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003446 // If this is the first return lowered for this function, add the regs to the
3447 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00003448 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003449 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00003450 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003451 }
3452
Dan Gohman475871a2008-07-27 21:46:04 +00003453 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00003454
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003455 // Copy the result values into the output registers.
3456 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3457 CCValAssign &VA = RVLocs[i];
3458 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003459 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00003460 OutVals[i], Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003461 Flag = Chain.getValue(1);
3462 }
3463
Gabor Greifba36cb52008-08-28 21:40:38 +00003464 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003465 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003466 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003467 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00003468}
3469
Dan Gohman475871a2008-07-27 21:46:04 +00003470SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003471 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00003472 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003473 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003474
Jim Laskeyefc7e522006-12-04 22:04:42 +00003475 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003476 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00003477
3478 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003479 bool isPPC64 = Subtarget.isPPC64();
3480 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00003481 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003482
3483 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00003484 SDValue Chain = Op.getOperand(0);
3485 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003486
Jim Laskeyefc7e522006-12-04 22:04:42 +00003487 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003488 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
3489 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003490 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003491
Jim Laskeyefc7e522006-12-04 22:04:42 +00003492 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003493 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00003494
Jim Laskeyefc7e522006-12-04 22:04:42 +00003495 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003496 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003497 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003498}
3499
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003500
3501
Dan Gohman475871a2008-07-27 21:46:04 +00003502SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003503PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003504 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003505 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003506 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003507 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003508
3509 // Get current frame pointer save index. The users of this index will be
3510 // primarily DYNALLOC instructions.
3511 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3512 int RASI = FI->getReturnAddrSaveIndex();
3513
3514 // If the frame pointer save index hasn't been defined yet.
3515 if (!RASI) {
3516 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003517 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003518 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003519 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003520 // Save the result.
3521 FI->setReturnAddrSaveIndex(RASI);
3522 }
3523 return DAG.getFrameIndex(RASI, PtrVT);
3524}
3525
Dan Gohman475871a2008-07-27 21:46:04 +00003526SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003527PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
3528 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003529 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003530 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003531 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003532
3533 // Get current frame pointer save index. The users of this index will be
3534 // primarily DYNALLOC instructions.
3535 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3536 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003537
Jim Laskey2f616bf2006-11-16 22:43:37 +00003538 // If the frame pointer save index hasn't been defined yet.
3539 if (!FPSI) {
3540 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003541 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003542 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00003543
Jim Laskey2f616bf2006-11-16 22:43:37 +00003544 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003545 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003546 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00003547 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003548 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003549 return DAG.getFrameIndex(FPSI, PtrVT);
3550}
Jim Laskey2f616bf2006-11-16 22:43:37 +00003551
Dan Gohman475871a2008-07-27 21:46:04 +00003552SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003553 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003554 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003555 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00003556 SDValue Chain = Op.getOperand(0);
3557 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003558 DebugLoc dl = Op.getDebugLoc();
3559
Jim Laskey2f616bf2006-11-16 22:43:37 +00003560 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003561 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003562 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00003563 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00003564 DAG.getConstant(0, PtrVT), Size);
3565 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00003566 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003567 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00003568 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00003569 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00003570 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003571}
3572
Chris Lattner1a635d62006-04-14 06:01:58 +00003573/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
3574/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00003575SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00003576 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003577 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
3578 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00003579 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003580
Chris Lattner1a635d62006-04-14 06:01:58 +00003581 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00003582
Chris Lattner1a635d62006-04-14 06:01:58 +00003583 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00003584 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003585
Owen Andersone50ed302009-08-10 22:56:29 +00003586 EVT ResVT = Op.getValueType();
3587 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003588 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3589 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00003590 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003591
Chris Lattner1a635d62006-04-14 06:01:58 +00003592 // If the RHS of the comparison is a 0.0, we don't need to do the
3593 // subtraction at all.
3594 if (isFloatingPointZero(RHS))
3595 switch (CC) {
3596 default: break; // SETUO etc aren't handled by fsel.
3597 case ISD::SETULT:
3598 case ISD::SETLT:
3599 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003600 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003601 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003602 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3603 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003604 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003605 case ISD::SETUGT:
3606 case ISD::SETGT:
3607 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003608 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003609 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003610 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3611 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003612 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003613 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003614 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003615
Dan Gohman475871a2008-07-27 21:46:04 +00003616 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00003617 switch (CC) {
3618 default: break; // SETUO etc aren't handled by fsel.
3619 case ISD::SETULT:
3620 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00003621 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003622 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3623 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003624 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003625 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003626 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00003627 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003628 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3629 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003630 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003631 case ISD::SETUGT:
3632 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00003633 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003634 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3635 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003636 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003637 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003638 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00003639 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003640 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3641 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003642 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003643 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00003644 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00003645}
3646
Chris Lattner1f873002007-11-28 18:44:47 +00003647// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003648SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003649 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003650 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00003651 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00003652 if (Src.getValueType() == MVT::f32)
3653 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003654
Dan Gohman475871a2008-07-27 21:46:04 +00003655 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00003656 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003657 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003658 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003659 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003660 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00003661 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003662 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003663 case MVT::i64:
3664 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003665 break;
3666 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00003667
Chris Lattner1a635d62006-04-14 06:01:58 +00003668 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00003669 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003670
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003671 // Emit a store to the stack slot.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003672 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
3673 MachinePointerInfo(), false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003674
3675 // Result is a load from the stack slot. If loading 4 bytes, make sure to
3676 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00003677 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00003678 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003679 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003680 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003681 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003682}
3683
Dan Gohmand858e902010-04-17 15:26:15 +00003684SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
3685 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003686 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00003687 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00003688 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00003689 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00003690
Owen Anderson825b72b2009-08-11 20:47:22 +00003691 if (Op.getOperand(0).getValueType() == MVT::i64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003692 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003693 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
3694 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00003695 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003696 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003697 return FP;
3698 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003699
Owen Anderson825b72b2009-08-11 20:47:22 +00003700 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00003701 "Unhandled SINT_TO_FP type in custom expander!");
3702 // Since we only generate this in 64-bit mode, we can take advantage of
3703 // 64-bit registers. In particular, sign extend the input value into the
3704 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
3705 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003706 MachineFunction &MF = DAG.getMachineFunction();
3707 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00003708 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00003709 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00003710 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00003711
Owen Anderson825b72b2009-08-11 20:47:22 +00003712 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00003713 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00003714
Chris Lattner1a635d62006-04-14 06:01:58 +00003715 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003716 MachineMemOperand *MMO =
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003717 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +00003718 MachineMemOperand::MOStore, 8, 8);
Dan Gohmanc76909a2009-09-25 20:36:54 +00003719 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
3720 SDValue Store =
3721 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
3722 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00003723 // Load the value as a double.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003724 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003725 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003726
Chris Lattner1a635d62006-04-14 06:01:58 +00003727 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00003728 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
3729 if (Op.getValueType() == MVT::f32)
3730 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003731 return FP;
3732}
3733
Dan Gohmand858e902010-04-17 15:26:15 +00003734SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
3735 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003736 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003737 /*
3738 The rounding mode is in bits 30:31 of FPSR, and has the following
3739 settings:
3740 00 Round to nearest
3741 01 Round to 0
3742 10 Round to +inf
3743 11 Round to -inf
3744
3745 FLT_ROUNDS, on the other hand, expects the following:
3746 -1 Undefined
3747 0 Round to 0
3748 1 Round to nearest
3749 2 Round to +inf
3750 3 Round to -inf
3751
3752 To perform the conversion, we do:
3753 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
3754 */
3755
3756 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00003757 EVT VT = Op.getValueType();
3758 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3759 std::vector<EVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00003760 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003761
3762 // Save FP Control Word to register
Owen Anderson825b72b2009-08-11 20:47:22 +00003763 NodeTys.push_back(MVT::f64); // return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003764 NodeTys.push_back(MVT::Glue); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00003765 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003766
3767 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00003768 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00003769 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003770 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003771 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003772
3773 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00003774 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003775 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003776 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003777 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003778
3779 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00003780 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003781 DAG.getNode(ISD::AND, dl, MVT::i32,
3782 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00003783 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003784 DAG.getNode(ISD::SRL, dl, MVT::i32,
3785 DAG.getNode(ISD::AND, dl, MVT::i32,
3786 DAG.getNode(ISD::XOR, dl, MVT::i32,
3787 CWD, DAG.getConstant(3, MVT::i32)),
3788 DAG.getConstant(3, MVT::i32)),
3789 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003790
Dan Gohman475871a2008-07-27 21:46:04 +00003791 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00003792 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003793
Duncan Sands83ec4b62008-06-06 12:08:01 +00003794 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00003795 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003796}
3797
Dan Gohmand858e902010-04-17 15:26:15 +00003798SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003799 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003800 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003801 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003802 assert(Op.getNumOperands() == 3 &&
3803 VT == Op.getOperand(1).getValueType() &&
3804 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003805
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003806 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003807 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003808 SDValue Lo = Op.getOperand(0);
3809 SDValue Hi = Op.getOperand(1);
3810 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003811 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003812
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003813 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003814 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003815 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
3816 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
3817 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
3818 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003819 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003820 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
3821 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3822 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003823 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003824 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003825}
3826
Dan Gohmand858e902010-04-17 15:26:15 +00003827SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003828 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003829 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003830 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003831 assert(Op.getNumOperands() == 3 &&
3832 VT == Op.getOperand(1).getValueType() &&
3833 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003834
Dan Gohman9ed06db2008-03-07 20:36:53 +00003835 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003836 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003837 SDValue Lo = Op.getOperand(0);
3838 SDValue Hi = Op.getOperand(1);
3839 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003840 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003841
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003842 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003843 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003844 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3845 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3846 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3847 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003848 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003849 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
3850 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3851 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003852 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003853 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003854}
3855
Dan Gohmand858e902010-04-17 15:26:15 +00003856SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003857 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003858 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003859 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003860 assert(Op.getNumOperands() == 3 &&
3861 VT == Op.getOperand(1).getValueType() &&
3862 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003863
Dan Gohman9ed06db2008-03-07 20:36:53 +00003864 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00003865 SDValue Lo = Op.getOperand(0);
3866 SDValue Hi = Op.getOperand(1);
3867 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003868 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003869
Dale Johannesenf5d97892009-02-04 01:48:28 +00003870 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003871 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00003872 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3873 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3874 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3875 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003876 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00003877 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
3878 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
3879 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003880 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00003881 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003882 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003883}
3884
3885//===----------------------------------------------------------------------===//
3886// Vector related lowering.
3887//
3888
Chris Lattner4a998b92006-04-17 06:00:21 +00003889/// BuildSplatI - Build a canonical splati of Val with an element size of
3890/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00003891static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00003892 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00003893 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00003894
Owen Andersone50ed302009-08-10 22:56:29 +00003895 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00003896 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00003897 };
Chris Lattner70fa4932006-12-01 01:45:39 +00003898
Owen Anderson825b72b2009-08-11 20:47:22 +00003899 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003900
Chris Lattner70fa4932006-12-01 01:45:39 +00003901 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
3902 if (Val == -1)
3903 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00003904
Owen Andersone50ed302009-08-10 22:56:29 +00003905 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003906
Chris Lattner4a998b92006-04-17 06:00:21 +00003907 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00003908 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003909 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003910 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00003911 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
3912 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003913 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003914}
3915
Chris Lattnere7c768e2006-04-18 03:24:30 +00003916/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00003917/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003918static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00003919 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003920 EVT DestVT = MVT::Other) {
3921 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003922 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003923 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00003924}
3925
Chris Lattnere7c768e2006-04-18 03:24:30 +00003926/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
3927/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003928static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00003929 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00003930 DebugLoc dl, EVT DestVT = MVT::Other) {
3931 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003932 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003933 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00003934}
3935
3936
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003937/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
3938/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00003939static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00003940 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003941 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003942 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
3943 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00003944
Nate Begeman9008ca62009-04-27 18:41:29 +00003945 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003946 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003947 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00003948 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003949 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003950}
3951
Chris Lattnerf1b47082006-04-14 05:19:18 +00003952// If this is a case we can't handle, return null and let the default
3953// expansion code take care of it. If we CAN select this case, and if it
3954// selects to a single instruction, return Op. Otherwise, if we can codegen
3955// this case more efficiently than a constant pool load, lower it to the
3956// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00003957SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
3958 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00003959 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003960 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
3961 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00003962
Bob Wilson24e338e2009-03-02 23:24:16 +00003963 // Check if this is a splat of a constant value.
3964 APInt APSplatBits, APSplatUndef;
3965 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003966 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00003967 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00003968 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00003969 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00003970
Bob Wilsonf2950b02009-03-03 19:26:27 +00003971 unsigned SplatBits = APSplatBits.getZExtValue();
3972 unsigned SplatUndef = APSplatUndef.getZExtValue();
3973 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00003974
Bob Wilsonf2950b02009-03-03 19:26:27 +00003975 // First, handle single instruction cases.
3976
3977 // All zeros?
3978 if (SplatBits == 0) {
3979 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00003980 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
3981 SDValue Z = DAG.getConstant(0, MVT::i32);
3982 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003983 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003984 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003985 return Op;
3986 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00003987
Bob Wilsonf2950b02009-03-03 19:26:27 +00003988 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
3989 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
3990 (32-SplatBitSize));
3991 if (SextVal >= -16 && SextVal <= 15)
3992 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00003993
3994
Bob Wilsonf2950b02009-03-03 19:26:27 +00003995 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00003996
Bob Wilsonf2950b02009-03-03 19:26:27 +00003997 // If this value is in the range [-32,30] and is even, use:
3998 // tmp = VSPLTI[bhw], result = add tmp, tmp
3999 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004000 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004001 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004002 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004003 }
4004
4005 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
4006 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
4007 // for fneg/fabs.
4008 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
4009 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00004010 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004011
4012 // Make the VSLW intrinsic, computing 0x8000_0000.
4013 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
4014 OnesV, DAG, dl);
4015
4016 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004017 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004018 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004019 }
4020
4021 // Check to see if this is a wide variety of vsplti*, binop self cases.
4022 static const signed char SplatCsts[] = {
4023 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
4024 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
4025 };
4026
4027 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
4028 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
4029 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
4030 int i = SplatCsts[idx];
4031
4032 // Figure out what shift amount will be used by altivec if shifted by i in
4033 // this splat size.
4034 unsigned TypeShiftAmt = i & (SplatBitSize-1);
4035
4036 // vsplti + shl self.
4037 if (SextVal == (i << (int)TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004038 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004039 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4040 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
4041 Intrinsic::ppc_altivec_vslw
4042 };
4043 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004044 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004045 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004046
Bob Wilsonf2950b02009-03-03 19:26:27 +00004047 // vsplti + srl self.
4048 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004049 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004050 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4051 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
4052 Intrinsic::ppc_altivec_vsrw
4053 };
4054 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004055 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004056 }
4057
Bob Wilsonf2950b02009-03-03 19:26:27 +00004058 // vsplti + sra self.
4059 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004060 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004061 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4062 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
4063 Intrinsic::ppc_altivec_vsraw
4064 };
4065 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004066 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00004067 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004068
Bob Wilsonf2950b02009-03-03 19:26:27 +00004069 // vsplti + rol self.
4070 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
4071 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004072 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004073 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4074 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
4075 Intrinsic::ppc_altivec_vrlw
4076 };
4077 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004078 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004079 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004080
Bob Wilsonf2950b02009-03-03 19:26:27 +00004081 // t = vsplti c, result = vsldoi t, t, 1
Eli Friedmane3837012010-08-02 00:18:19 +00004082 if (SextVal == ((i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004083 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004084 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00004085 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004086 // t = vsplti c, result = vsldoi t, t, 2
Eli Friedmane3837012010-08-02 00:18:19 +00004087 if (SextVal == ((i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004088 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004089 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004090 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004091 // t = vsplti c, result = vsldoi t, t, 3
Eli Friedmane3837012010-08-02 00:18:19 +00004092 if (SextVal == ((i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004093 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004094 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
4095 }
4096 }
4097
4098 // Three instruction sequences.
4099
4100 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
4101 if (SextVal >= 0 && SextVal <= 31) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004102 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
4103 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004104 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004105 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004106 }
4107 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
4108 if (SextVal >= -31 && SextVal <= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004109 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
4110 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004111 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004112 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004113 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004114
Dan Gohman475871a2008-07-27 21:46:04 +00004115 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00004116}
4117
Chris Lattner59138102006-04-17 05:28:54 +00004118/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
4119/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00004120static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00004121 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00004122 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00004123 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00004124 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00004125 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004126
Chris Lattner59138102006-04-17 05:28:54 +00004127 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00004128 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00004129 OP_VMRGHW,
4130 OP_VMRGLW,
4131 OP_VSPLTISW0,
4132 OP_VSPLTISW1,
4133 OP_VSPLTISW2,
4134 OP_VSPLTISW3,
4135 OP_VSLDOI4,
4136 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00004137 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00004138 };
Scott Michelfdc40a02009-02-17 22:15:04 +00004139
Chris Lattner59138102006-04-17 05:28:54 +00004140 if (OpNum == OP_COPY) {
4141 if (LHSID == (1*9+2)*9+3) return LHS;
4142 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
4143 return RHS;
4144 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004145
Dan Gohman475871a2008-07-27 21:46:04 +00004146 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00004147 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
4148 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004149
Nate Begeman9008ca62009-04-27 18:41:29 +00004150 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00004151 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004152 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00004153 case OP_VMRGHW:
4154 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
4155 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
4156 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
4157 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
4158 break;
4159 case OP_VMRGLW:
4160 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
4161 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
4162 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
4163 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
4164 break;
4165 case OP_VSPLTISW0:
4166 for (unsigned i = 0; i != 16; ++i)
4167 ShufIdxs[i] = (i&3)+0;
4168 break;
4169 case OP_VSPLTISW1:
4170 for (unsigned i = 0; i != 16; ++i)
4171 ShufIdxs[i] = (i&3)+4;
4172 break;
4173 case OP_VSPLTISW2:
4174 for (unsigned i = 0; i != 16; ++i)
4175 ShufIdxs[i] = (i&3)+8;
4176 break;
4177 case OP_VSPLTISW3:
4178 for (unsigned i = 0; i != 16; ++i)
4179 ShufIdxs[i] = (i&3)+12;
4180 break;
4181 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00004182 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004183 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00004184 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004185 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00004186 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004187 }
Owen Andersone50ed302009-08-10 22:56:29 +00004188 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004189 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
4190 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004191 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004192 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00004193}
4194
Chris Lattnerf1b47082006-04-14 05:19:18 +00004195/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
4196/// is a shuffle we can handle in a single instruction, return it. Otherwise,
4197/// return the code it can be lowered into. Worst case, it can always be
4198/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00004199SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004200 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004201 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004202 SDValue V1 = Op.getOperand(0);
4203 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004204 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00004205 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004206
Chris Lattnerf1b47082006-04-14 05:19:18 +00004207 // Cases that are handled by instructions that take permute immediates
4208 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
4209 // selected by the instruction selector.
4210 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004211 if (PPC::isSplatShuffleMask(SVOp, 1) ||
4212 PPC::isSplatShuffleMask(SVOp, 2) ||
4213 PPC::isSplatShuffleMask(SVOp, 4) ||
4214 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
4215 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
4216 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
4217 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
4218 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
4219 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
4220 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
4221 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
4222 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00004223 return Op;
4224 }
4225 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004226
Chris Lattnerf1b47082006-04-14 05:19:18 +00004227 // Altivec has a variety of "shuffle immediates" that take two vector inputs
4228 // and produce a fixed permutation. If any of these match, do not lower to
4229 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00004230 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
4231 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
4232 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
4233 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
4234 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
4235 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
4236 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
4237 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
4238 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00004239 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004240
Chris Lattner59138102006-04-17 05:28:54 +00004241 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
4242 // perfect shuffle table to emit an optimal matching sequence.
Nate Begeman9008ca62009-04-27 18:41:29 +00004243 SmallVector<int, 16> PermMask;
4244 SVOp->getMask(PermMask);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004245
Chris Lattner59138102006-04-17 05:28:54 +00004246 unsigned PFIndexes[4];
4247 bool isFourElementShuffle = true;
4248 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
4249 unsigned EltNo = 8; // Start out undef.
4250 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00004251 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00004252 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00004253
Nate Begeman9008ca62009-04-27 18:41:29 +00004254 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00004255 if ((ByteSource & 3) != j) {
4256 isFourElementShuffle = false;
4257 break;
4258 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004259
Chris Lattner59138102006-04-17 05:28:54 +00004260 if (EltNo == 8) {
4261 EltNo = ByteSource/4;
4262 } else if (EltNo != ByteSource/4) {
4263 isFourElementShuffle = false;
4264 break;
4265 }
4266 }
4267 PFIndexes[i] = EltNo;
4268 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004269
4270 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00004271 // perfect shuffle vector to determine if it is cost effective to do this as
4272 // discrete instructions, or whether we should use a vperm.
4273 if (isFourElementShuffle) {
4274 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00004275 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00004276 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00004277
Chris Lattner59138102006-04-17 05:28:54 +00004278 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4279 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00004280
Chris Lattner59138102006-04-17 05:28:54 +00004281 // Determining when to avoid vperm is tricky. Many things affect the cost
4282 // of vperm, particularly how many times the perm mask needs to be computed.
4283 // For example, if the perm mask can be hoisted out of a loop or is already
4284 // used (perhaps because there are multiple permutes with the same shuffle
4285 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
4286 // the loop requires an extra register.
4287 //
4288 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00004289 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00004290 // available, if this block is within a loop, we should avoid using vperm
4291 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00004292 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00004293 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004294 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004295
Chris Lattnerf1b47082006-04-14 05:19:18 +00004296 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
4297 // vector that will get spilled to the constant pool.
4298 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004299
Chris Lattnerf1b47082006-04-14 05:19:18 +00004300 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
4301 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00004302 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004303 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004304
Dan Gohman475871a2008-07-27 21:46:04 +00004305 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00004306 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
4307 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00004308
Chris Lattnerf1b47082006-04-14 05:19:18 +00004309 for (unsigned j = 0; j != BytesPerElement; ++j)
4310 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00004311 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00004312 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004313
Owen Anderson825b72b2009-08-11 20:47:22 +00004314 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00004315 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00004316 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004317}
4318
Chris Lattner90564f22006-04-18 17:59:36 +00004319/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
4320/// altivec comparison. If it is, return true and fill in Opc/isDot with
4321/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00004322static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00004323 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004324 unsigned IntrinsicID =
4325 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00004326 CompareOpc = -1;
4327 isDot = false;
4328 switch (IntrinsicID) {
4329 default: return false;
4330 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00004331 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
4332 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
4333 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
4334 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
4335 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
4336 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
4337 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
4338 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
4339 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
4340 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
4341 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
4342 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
4343 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004344
Chris Lattner1a635d62006-04-14 06:01:58 +00004345 // Normal Comparisons.
4346 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
4347 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
4348 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
4349 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
4350 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
4351 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
4352 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
4353 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
4354 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
4355 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
4356 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
4357 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
4358 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
4359 }
Chris Lattner90564f22006-04-18 17:59:36 +00004360 return true;
4361}
4362
4363/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
4364/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00004365SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004366 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00004367 // If this is a lowered altivec predicate compare, CompareOpc is set to the
4368 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00004369 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00004370 int CompareOpc;
4371 bool isDot;
4372 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00004373 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00004374
Chris Lattner90564f22006-04-18 17:59:36 +00004375 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00004376 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004377 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00004378 Op.getOperand(1), Op.getOperand(2),
4379 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004380 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00004381 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004382
Chris Lattner1a635d62006-04-14 06:01:58 +00004383 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00004384 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00004385 Op.getOperand(2), // LHS
4386 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00004387 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00004388 };
Owen Andersone50ed302009-08-10 22:56:29 +00004389 std::vector<EVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00004390 VTs.push_back(Op.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004391 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00004392 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00004393
Chris Lattner1a635d62006-04-14 06:01:58 +00004394 // Now that we have the comparison, emit a copy from the CR to a GPR.
4395 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00004396 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
4397 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00004398 CompNode.getValue(1));
4399
Chris Lattner1a635d62006-04-14 06:01:58 +00004400 // Unpack the result based on how the target uses it.
4401 unsigned BitNo; // Bit # of CR6.
4402 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004403 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00004404 default: // Can't happen, don't crash on invalid number though.
4405 case 0: // Return the value of the EQ bit of CR6.
4406 BitNo = 0; InvertBit = false;
4407 break;
4408 case 1: // Return the inverted value of the EQ bit of CR6.
4409 BitNo = 0; InvertBit = true;
4410 break;
4411 case 2: // Return the value of the LT bit of CR6.
4412 BitNo = 2; InvertBit = false;
4413 break;
4414 case 3: // Return the inverted value of the LT bit of CR6.
4415 BitNo = 2; InvertBit = true;
4416 break;
4417 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004418
Chris Lattner1a635d62006-04-14 06:01:58 +00004419 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00004420 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
4421 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004422 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00004423 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
4424 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00004425
Chris Lattner1a635d62006-04-14 06:01:58 +00004426 // If we are supposed to, toggle the bit.
4427 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00004428 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
4429 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004430 return Flags;
4431}
4432
Scott Michelfdc40a02009-02-17 22:15:04 +00004433SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004434 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004435 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00004436 // Create a stack slot that is 16-byte aligned.
4437 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004438 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00004439 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004440 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004441
Chris Lattner1a635d62006-04-14 06:01:58 +00004442 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004443 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004444 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004445 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004446 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004447 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004448 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004449}
4450
Dan Gohmand858e902010-04-17 15:26:15 +00004451SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004452 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004453 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00004454 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004455
Owen Anderson825b72b2009-08-11 20:47:22 +00004456 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
4457 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00004458
Dan Gohman475871a2008-07-27 21:46:04 +00004459 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00004460 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004461
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004462 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004463 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
4464 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
4465 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00004466
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004467 // Low parts multiplied together, generating 32-bit results (we ignore the
4468 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00004469 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00004470 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004471
Dan Gohman475871a2008-07-27 21:46:04 +00004472 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00004473 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004474 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00004475 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00004476 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004477 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
4478 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004479 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004480
Owen Anderson825b72b2009-08-11 20:47:22 +00004481 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004482
Chris Lattnercea2aa72006-04-18 04:28:57 +00004483 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00004484 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004485 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004486 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004487
Chris Lattner19a81522006-04-18 03:57:35 +00004488 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004489 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004490 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004491 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004492
Chris Lattner19a81522006-04-18 03:57:35 +00004493 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004494 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004495 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004496 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004497
Chris Lattner19a81522006-04-18 03:57:35 +00004498 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00004499 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00004500 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004501 Ops[i*2 ] = 2*i+1;
4502 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00004503 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004504 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004505 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004506 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004507 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00004508}
4509
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004510/// LowerOperation - Provide custom lowering hooks for some operations.
4511///
Dan Gohmand858e902010-04-17 15:26:15 +00004512SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004513 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004514 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00004515 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00004516 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004517 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Chris Lattner1e61e692010-11-15 02:46:57 +00004518 case ISD::GlobalTLSAddress: llvm_unreachable("TLS not implemented for PPC");
Nate Begeman37efe672006-04-22 18:53:45 +00004519 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004520 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00004521 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
4522 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004523 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00004524 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00004525
4526 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00004527 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00004528
Jim Laskeyefc7e522006-12-04 22:04:42 +00004529 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00004530 case ISD::DYNAMIC_STACKALLOC:
4531 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00004532
Chris Lattner1a635d62006-04-14 06:01:58 +00004533 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004534 case ISD::FP_TO_UINT:
4535 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00004536 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00004537 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00004538 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004539
Chris Lattner1a635d62006-04-14 06:01:58 +00004540 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004541 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
4542 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
4543 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004544
Chris Lattner1a635d62006-04-14 06:01:58 +00004545 // Vector-related lowering.
4546 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4547 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4548 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
4549 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004550 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004551
Chris Lattner3fc027d2007-12-08 06:59:59 +00004552 // Frame & Return address.
4553 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004554 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00004555 }
Dan Gohman475871a2008-07-27 21:46:04 +00004556 return SDValue();
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004557}
4558
Duncan Sands1607f052008-12-01 11:39:25 +00004559void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
4560 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00004561 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00004562 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00004563 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00004564 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00004565 default:
Duncan Sands1607f052008-12-01 11:39:25 +00004566 assert(false && "Do not know how to custom type legalize this operation!");
4567 return;
Roman Divackybdb226e2011-06-28 15:30:42 +00004568 case ISD::VAARG: {
4569 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
4570 || TM.getSubtarget<PPCSubtarget>().isPPC64())
4571 return;
4572
4573 EVT VT = N->getValueType(0);
4574
4575 if (VT == MVT::i64) {
4576 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
4577
4578 Results.push_back(NewNode);
4579 Results.push_back(NewNode.getValue(1));
4580 }
4581 return;
4582 }
Duncan Sands1607f052008-12-01 11:39:25 +00004583 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00004584 assert(N->getValueType(0) == MVT::ppcf128);
4585 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00004586 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004587 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004588 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00004589 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004590 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004591 DAG.getIntPtrConstant(1));
4592
4593 // This sequence changes FPSCR to do round-to-zero, adds the two halves
4594 // of the long double, and puts FPSCR back the way it was. We do not
4595 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00004596 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00004597 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
4598
Owen Anderson825b72b2009-08-11 20:47:22 +00004599 NodeTys.push_back(MVT::f64); // Return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004600 NodeTys.push_back(MVT::Glue); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00004601 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00004602 MFFSreg = Result.getValue(0);
4603 InFlag = Result.getValue(1);
4604
4605 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004606 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004607 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004608 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004609 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004610 InFlag = Result.getValue(0);
4611
4612 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004613 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004614 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004615 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004616 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004617 InFlag = Result.getValue(0);
4618
4619 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004620 NodeTys.push_back(MVT::f64); // result of add
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004621 NodeTys.push_back(MVT::Glue); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00004622 Ops[0] = Lo;
4623 Ops[1] = Hi;
4624 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004625 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00004626 FPreg = Result.getValue(0);
4627 InFlag = Result.getValue(1);
4628
4629 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004630 NodeTys.push_back(MVT::f64);
4631 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004632 Ops[1] = MFFSreg;
4633 Ops[2] = FPreg;
4634 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004635 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00004636 FPreg = Result.getValue(0);
4637
4638 // We know the low half is about to be thrown away, so just use something
4639 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00004640 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00004641 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00004642 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00004643 }
Duncan Sands1607f052008-12-01 11:39:25 +00004644 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004645 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00004646 return;
Chris Lattner1f873002007-11-28 18:44:47 +00004647 }
4648}
4649
4650
Chris Lattner1a635d62006-04-14 06:01:58 +00004651//===----------------------------------------------------------------------===//
4652// Other Lowering Code
4653//===----------------------------------------------------------------------===//
4654
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004655MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004656PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004657 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004658 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004659 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4660
4661 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4662 MachineFunction *F = BB->getParent();
4663 MachineFunction::iterator It = BB;
4664 ++It;
4665
4666 unsigned dest = MI->getOperand(0).getReg();
4667 unsigned ptrA = MI->getOperand(1).getReg();
4668 unsigned ptrB = MI->getOperand(2).getReg();
4669 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004670 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004671
4672 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4673 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4674 F->insert(It, loopMBB);
4675 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004676 exitMBB->splice(exitMBB->begin(), BB,
4677 llvm::next(MachineBasicBlock::iterator(MI)),
4678 BB->end());
4679 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004680
4681 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00004682 unsigned TmpReg = (!BinOpcode) ? incr :
4683 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00004684 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4685 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004686
4687 // thisMBB:
4688 // ...
4689 // fallthrough --> loopMBB
4690 BB->addSuccessor(loopMBB);
4691
4692 // loopMBB:
4693 // l[wd]arx dest, ptr
4694 // add r0, dest, incr
4695 // st[wd]cx. r0, ptr
4696 // bne- loopMBB
4697 // fallthrough --> exitMBB
4698 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004699 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004700 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004701 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004702 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
4703 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004704 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004705 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004706 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004707 BB->addSuccessor(loopMBB);
4708 BB->addSuccessor(exitMBB);
4709
4710 // exitMBB:
4711 // ...
4712 BB = exitMBB;
4713 return BB;
4714}
4715
4716MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00004717PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00004718 MachineBasicBlock *BB,
4719 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004720 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004721 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00004722 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4723 // In 64 bit mode we have to use 64 bits for addresses, even though the
4724 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
4725 // registers without caring whether they're 32 or 64, but here we're
4726 // doing actual arithmetic on the addresses.
4727 bool is64bit = PPCSubTarget.isPPC64();
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004728 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesen97efa362008-08-28 17:53:09 +00004729
4730 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4731 MachineFunction *F = BB->getParent();
4732 MachineFunction::iterator It = BB;
4733 ++It;
4734
4735 unsigned dest = MI->getOperand(0).getReg();
4736 unsigned ptrA = MI->getOperand(1).getReg();
4737 unsigned ptrB = MI->getOperand(2).getReg();
4738 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004739 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00004740
4741 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4742 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4743 F->insert(It, loopMBB);
4744 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004745 exitMBB->splice(exitMBB->begin(), BB,
4746 llvm::next(MachineBasicBlock::iterator(MI)),
4747 BB->end());
4748 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004749
4750 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004751 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004752 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4753 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00004754 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4755 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4756 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4757 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
4758 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4759 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4760 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4761 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4762 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
4763 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004764 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004765 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00004766 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004767
4768 // thisMBB:
4769 // ...
4770 // fallthrough --> loopMBB
4771 BB->addSuccessor(loopMBB);
4772
4773 // The 4-byte load must be aligned, while a char or short may be
4774 // anywhere in the word. Hence all this nasty bookkeeping code.
4775 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4776 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004777 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00004778 // rlwinm ptr, ptr1, 0, 0, 29
4779 // slw incr2, incr, shift
4780 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4781 // slw mask, mask2, shift
4782 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004783 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00004784 // add tmp, tmpDest, incr2
4785 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00004786 // and tmp3, tmp, mask
4787 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004788 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00004789 // bne- loopMBB
4790 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00004791 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004792 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00004793 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004794 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004795 .addReg(ptrA).addReg(ptrB);
4796 } else {
4797 Ptr1Reg = ptrB;
4798 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004799 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004800 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004801 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004802 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4803 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004804 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004805 .addReg(Ptr1Reg).addImm(0).addImm(61);
4806 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004807 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004808 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004809 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004810 .addReg(incr).addReg(ShiftReg);
4811 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004812 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00004813 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004814 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4815 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00004816 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004817 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004818 .addReg(Mask2Reg).addReg(ShiftReg);
4819
4820 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004821 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004822 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004823 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004824 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004825 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004826 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004827 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004828 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004829 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004830 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004831 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Roman Divacky951cd022011-06-17 15:21:10 +00004832 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00004833 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004834 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004835 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004836 BB->addSuccessor(loopMBB);
4837 BB->addSuccessor(exitMBB);
4838
4839 // exitMBB:
4840 // ...
4841 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00004842 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
4843 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004844 return BB;
4845}
4846
4847MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004848PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00004849 MachineBasicBlock *BB) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00004850 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00004851
4852 // To "insert" these instructions we actually have to insert their
4853 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004854 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004855 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004856 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00004857
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004858 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00004859
4860 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4861 MI->getOpcode() == PPC::SELECT_CC_I8 ||
4862 MI->getOpcode() == PPC::SELECT_CC_F4 ||
4863 MI->getOpcode() == PPC::SELECT_CC_F8 ||
4864 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
4865
4866 // The incoming instruction knows the destination vreg to set, the
4867 // condition code register to branch on, the true/false values to
4868 // select between, and a branch opcode to use.
4869
4870 // thisMBB:
4871 // ...
4872 // TrueVal = ...
4873 // cmpTY ccX, r1, r2
4874 // bCC copy1MBB
4875 // fallthrough --> copy0MBB
4876 MachineBasicBlock *thisMBB = BB;
4877 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4878 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
4879 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004880 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00004881 F->insert(It, copy0MBB);
4882 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004883
4884 // Transfer the remainder of BB and its successor edges to sinkMBB.
4885 sinkMBB->splice(sinkMBB->begin(), BB,
4886 llvm::next(MachineBasicBlock::iterator(MI)),
4887 BB->end());
4888 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
4889
Evan Cheng53301922008-07-12 02:23:19 +00004890 // Next, add the true and fallthrough blocks as its successors.
4891 BB->addSuccessor(copy0MBB);
4892 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004893
Dan Gohman14152b42010-07-06 20:24:04 +00004894 BuildMI(BB, dl, TII->get(PPC::BCC))
4895 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
4896
Evan Cheng53301922008-07-12 02:23:19 +00004897 // copy0MBB:
4898 // %FalseValue = ...
4899 // # fallthrough to sinkMBB
4900 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00004901
Evan Cheng53301922008-07-12 02:23:19 +00004902 // Update machine-CFG edges
4903 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004904
Evan Cheng53301922008-07-12 02:23:19 +00004905 // sinkMBB:
4906 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4907 // ...
4908 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00004909 BuildMI(*BB, BB->begin(), dl,
4910 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00004911 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
4912 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4913 }
Dale Johannesen97efa362008-08-28 17:53:09 +00004914 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
4915 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
4916 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
4917 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004918 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
4919 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
4920 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
4921 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004922
4923 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
4924 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
4925 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
4926 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004927 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
4928 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
4929 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
4930 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004931
4932 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
4933 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
4934 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
4935 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004936 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
4937 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
4938 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
4939 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004940
4941 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
4942 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
4943 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
4944 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004945 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
4946 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
4947 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
4948 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004949
4950 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00004951 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004952 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00004953 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004954 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00004955 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004956 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00004957 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004958
4959 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
4960 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
4961 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
4962 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004963 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
4964 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
4965 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
4966 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004967
Dale Johannesen0e55f062008-08-29 18:29:46 +00004968 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
4969 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
4970 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
4971 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
4972 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
4973 BB = EmitAtomicBinary(MI, BB, false, 0);
4974 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
4975 BB = EmitAtomicBinary(MI, BB, true, 0);
4976
Evan Cheng53301922008-07-12 02:23:19 +00004977 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
4978 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
4979 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
4980
4981 unsigned dest = MI->getOperand(0).getReg();
4982 unsigned ptrA = MI->getOperand(1).getReg();
4983 unsigned ptrB = MI->getOperand(2).getReg();
4984 unsigned oldval = MI->getOperand(3).getReg();
4985 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004986 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00004987
Dale Johannesen65e39732008-08-25 18:53:26 +00004988 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4989 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4990 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00004991 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004992 F->insert(It, loop1MBB);
4993 F->insert(It, loop2MBB);
4994 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00004995 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004996 exitMBB->splice(exitMBB->begin(), BB,
4997 llvm::next(MachineBasicBlock::iterator(MI)),
4998 BB->end());
4999 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00005000
5001 // thisMBB:
5002 // ...
5003 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005004 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005005
Dale Johannesen65e39732008-08-25 18:53:26 +00005006 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005007 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00005008 // cmp[wd] dest, oldval
5009 // bne- midMBB
5010 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005011 // st[wd]cx. newval, ptr
5012 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005013 // b exitBB
5014 // midMBB:
5015 // st[wd]cx. dest, ptr
5016 // exitBB:
5017 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005018 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00005019 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005020 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00005021 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005022 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005023 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5024 BB->addSuccessor(loop2MBB);
5025 BB->addSuccessor(midMBB);
5026
5027 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005028 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00005029 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005030 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00005031 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005032 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005033 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005034 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005035
Dale Johannesen65e39732008-08-25 18:53:26 +00005036 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005037 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00005038 .addReg(dest).addReg(ptrA).addReg(ptrB);
5039 BB->addSuccessor(exitMBB);
5040
Evan Cheng53301922008-07-12 02:23:19 +00005041 // exitMBB:
5042 // ...
5043 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005044 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
5045 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
5046 // We must use 64-bit registers for addresses when targeting 64-bit,
5047 // since we're actually doing arithmetic on them. Other registers
5048 // can be 32-bit.
5049 bool is64bit = PPCSubTarget.isPPC64();
5050 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
5051
5052 unsigned dest = MI->getOperand(0).getReg();
5053 unsigned ptrA = MI->getOperand(1).getReg();
5054 unsigned ptrB = MI->getOperand(2).getReg();
5055 unsigned oldval = MI->getOperand(3).getReg();
5056 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005057 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005058
5059 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5060 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5061 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
5062 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5063 F->insert(It, loop1MBB);
5064 F->insert(It, loop2MBB);
5065 F->insert(It, midMBB);
5066 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005067 exitMBB->splice(exitMBB->begin(), BB,
5068 llvm::next(MachineBasicBlock::iterator(MI)),
5069 BB->end());
5070 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005071
5072 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005073 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005074 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5075 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005076 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5077 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5078 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5079 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
5080 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
5081 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
5082 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
5083 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5084 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5085 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5086 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5087 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
5088 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
5089 unsigned Ptr1Reg;
5090 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005091 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005092 // thisMBB:
5093 // ...
5094 // fallthrough --> loopMBB
5095 BB->addSuccessor(loop1MBB);
5096
5097 // The 4-byte load must be aligned, while a char or short may be
5098 // anywhere in the word. Hence all this nasty bookkeeping code.
5099 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5100 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005101 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005102 // rlwinm ptr, ptr1, 0, 0, 29
5103 // slw newval2, newval, shift
5104 // slw oldval2, oldval,shift
5105 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5106 // slw mask, mask2, shift
5107 // and newval3, newval2, mask
5108 // and oldval3, oldval2, mask
5109 // loop1MBB:
5110 // lwarx tmpDest, ptr
5111 // and tmp, tmpDest, mask
5112 // cmpw tmp, oldval3
5113 // bne- midMBB
5114 // loop2MBB:
5115 // andc tmp2, tmpDest, mask
5116 // or tmp4, tmp2, newval3
5117 // stwcx. tmp4, ptr
5118 // bne- loop1MBB
5119 // b exitBB
5120 // midMBB:
5121 // stwcx. tmpDest, ptr
5122 // exitBB:
5123 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005124 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005125 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005126 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005127 .addReg(ptrA).addReg(ptrB);
5128 } else {
5129 Ptr1Reg = ptrB;
5130 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005131 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005132 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005133 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005134 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5135 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005136 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005137 .addReg(Ptr1Reg).addImm(0).addImm(61);
5138 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005139 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005140 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005141 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005142 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005143 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005144 .addReg(oldval).addReg(ShiftReg);
5145 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005146 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005147 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005148 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5149 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
5150 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005151 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005152 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005153 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005154 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005155 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005156 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005157 .addReg(OldVal2Reg).addReg(MaskReg);
5158
5159 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005160 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005161 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005162 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
5163 .addReg(TmpDestReg).addReg(MaskReg);
5164 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005165 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005166 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005167 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5168 BB->addSuccessor(loop2MBB);
5169 BB->addSuccessor(midMBB);
5170
5171 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005172 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
5173 .addReg(TmpDestReg).addReg(MaskReg);
5174 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
5175 .addReg(Tmp2Reg).addReg(NewVal3Reg);
5176 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005177 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005178 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005179 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005180 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005181 BB->addSuccessor(loop1MBB);
5182 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005183
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005184 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005185 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005186 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005187 BB->addSuccessor(exitMBB);
5188
5189 // exitMBB:
5190 // ...
5191 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005192 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
5193 .addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005194 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005195 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00005196 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005197
Dan Gohman14152b42010-07-06 20:24:04 +00005198 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005199 return BB;
5200}
5201
Chris Lattner1a635d62006-04-14 06:01:58 +00005202//===----------------------------------------------------------------------===//
5203// Target Optimization Hooks
5204//===----------------------------------------------------------------------===//
5205
Duncan Sands25cf2272008-11-24 14:53:14 +00005206SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
5207 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00005208 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005209 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00005210 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005211 switch (N->getOpcode()) {
5212 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005213 case PPCISD::SHL:
5214 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005215 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005216 return N->getOperand(0);
5217 }
5218 break;
5219 case PPCISD::SRL:
5220 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005221 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005222 return N->getOperand(0);
5223 }
5224 break;
5225 case PPCISD::SRA:
5226 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005227 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005228 C->isAllOnesValue()) // -1 >>s V -> -1.
5229 return N->getOperand(0);
5230 }
5231 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005232
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005233 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00005234 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005235 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
5236 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
5237 // We allow the src/dst to be either f32/f64, but the intermediate
5238 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00005239 if (N->getOperand(0).getValueType() == MVT::i64 &&
5240 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005241 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005242 if (Val.getValueType() == MVT::f32) {
5243 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005244 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005245 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005246
Owen Anderson825b72b2009-08-11 20:47:22 +00005247 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005248 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005249 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005250 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005251 if (N->getValueType(0) == MVT::f32) {
5252 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00005253 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00005254 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005255 }
5256 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00005257 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005258 // If the intermediate type is i32, we can avoid the load/store here
5259 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005260 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005261 }
5262 }
5263 break;
Chris Lattner51269842006-03-01 05:50:56 +00005264 case ISD::STORE:
5265 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
5266 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00005267 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00005268 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005269 N->getOperand(1).getValueType() == MVT::i32 &&
5270 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005271 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005272 if (Val.getValueType() == MVT::f32) {
5273 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005274 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005275 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005276 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005277 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005278
Owen Anderson825b72b2009-08-11 20:47:22 +00005279 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00005280 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00005281 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005282 return Val;
5283 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005284
Chris Lattnerd9989382006-07-10 20:56:58 +00005285 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00005286 if (cast<StoreSDNode>(N)->isUnindexed() &&
5287 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00005288 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005289 (N->getOperand(1).getValueType() == MVT::i32 ||
5290 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005291 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005292 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00005293 if (BSwapOp.getValueType() == MVT::i16)
5294 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00005295
Dan Gohmanc76909a2009-09-25 20:36:54 +00005296 SDValue Ops[] = {
5297 N->getOperand(0), BSwapOp, N->getOperand(2),
5298 DAG.getValueType(N->getOperand(1).getValueType())
5299 };
5300 return
5301 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
5302 Ops, array_lengthof(Ops),
5303 cast<StoreSDNode>(N)->getMemoryVT(),
5304 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005305 }
5306 break;
5307 case ISD::BSWAP:
5308 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00005309 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00005310 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005311 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005312 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00005313 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00005314 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00005315 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00005316 LD->getChain(), // Chain
5317 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00005318 DAG.getValueType(N->getValueType(0)) // VT
5319 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00005320 SDValue BSLoad =
5321 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
5322 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
5323 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005324
Scott Michelfdc40a02009-02-17 22:15:04 +00005325 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00005326 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00005327 if (N->getValueType(0) == MVT::i16)
5328 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00005329
Chris Lattnerd9989382006-07-10 20:56:58 +00005330 // First, combine the bswap away. This makes the value produced by the
5331 // load dead.
5332 DCI.CombineTo(N, ResVal);
5333
5334 // Next, combine the load away, we give it a bogus result value but a real
5335 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00005336 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00005337
Chris Lattnerd9989382006-07-10 20:56:58 +00005338 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00005339 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005340 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005341
Chris Lattner51269842006-03-01 05:50:56 +00005342 break;
Chris Lattner4468c222006-03-31 06:02:07 +00005343 case PPCISD::VCMP: {
5344 // If a VCMPo node already exists with exactly the same operands as this
5345 // node, use its result instead of this node (VCMPo computes both a CR6 and
5346 // a normal output).
5347 //
5348 if (!N->getOperand(0).hasOneUse() &&
5349 !N->getOperand(1).hasOneUse() &&
5350 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005351
Chris Lattner4468c222006-03-31 06:02:07 +00005352 // Scan all of the users of the LHS, looking for VCMPo's that match.
5353 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005354
Gabor Greifba36cb52008-08-28 21:40:38 +00005355 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00005356 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
5357 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00005358 if (UI->getOpcode() == PPCISD::VCMPo &&
5359 UI->getOperand(1) == N->getOperand(1) &&
5360 UI->getOperand(2) == N->getOperand(2) &&
5361 UI->getOperand(0) == N->getOperand(0)) {
5362 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00005363 break;
5364 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005365
Chris Lattner00901202006-04-18 18:28:22 +00005366 // If there is no VCMPo node, or if the flag value has a single use, don't
5367 // transform this.
5368 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
5369 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005370
5371 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00005372 // chain, this transformation is more complex. Note that multiple things
5373 // could use the value result, which we should ignore.
5374 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005375 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00005376 FlagUser == 0; ++UI) {
5377 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00005378 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00005379 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005380 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00005381 FlagUser = User;
5382 break;
5383 }
5384 }
5385 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005386
Chris Lattner00901202006-04-18 18:28:22 +00005387 // If the user is a MFCR instruction, we know this is safe. Otherwise we
5388 // give up for right now.
5389 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00005390 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00005391 }
5392 break;
5393 }
Chris Lattner90564f22006-04-18 17:59:36 +00005394 case ISD::BR_CC: {
5395 // If this is a branch on an altivec predicate comparison, lower this so
5396 // that we don't have to do a MFCR: instead, branch directly on CR6. This
5397 // lowering is done pre-legalize, because the legalizer lowers the predicate
5398 // compare down to code that is difficult to reassemble.
5399 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00005400 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00005401 int CompareOpc;
5402 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00005403
Chris Lattner90564f22006-04-18 17:59:36 +00005404 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
5405 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
5406 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
5407 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005408
Chris Lattner90564f22006-04-18 17:59:36 +00005409 // If this is a comparison against something other than 0/1, then we know
5410 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005411 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005412 if (Val != 0 && Val != 1) {
5413 if (CC == ISD::SETEQ) // Cond never true, remove branch.
5414 return N->getOperand(0);
5415 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00005416 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00005417 N->getOperand(0), N->getOperand(4));
5418 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005419
Chris Lattner90564f22006-04-18 17:59:36 +00005420 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005421
Chris Lattner90564f22006-04-18 17:59:36 +00005422 // Create the PPCISD altivec 'dot' comparison node.
Owen Andersone50ed302009-08-10 22:56:29 +00005423 std::vector<EVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00005424 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005425 LHS.getOperand(2), // LHS of compare
5426 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00005427 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005428 };
Chris Lattner90564f22006-04-18 17:59:36 +00005429 VTs.push_back(LHS.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005430 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00005431 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005432
Chris Lattner90564f22006-04-18 17:59:36 +00005433 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005434 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005435 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00005436 default: // Can't happen, don't crash on invalid number though.
5437 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005438 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00005439 break;
5440 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005441 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00005442 break;
5443 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005444 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00005445 break;
5446 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005447 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00005448 break;
5449 }
5450
Owen Anderson825b72b2009-08-11 20:47:22 +00005451 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
5452 DAG.getConstant(CompOpc, MVT::i32),
5453 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00005454 N->getOperand(4), CompNode.getValue(1));
5455 }
5456 break;
5457 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005458 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005459
Dan Gohman475871a2008-07-27 21:46:04 +00005460 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005461}
5462
Chris Lattner1a635d62006-04-14 06:01:58 +00005463//===----------------------------------------------------------------------===//
5464// Inline Assembly Support
5465//===----------------------------------------------------------------------===//
5466
Dan Gohman475871a2008-07-27 21:46:04 +00005467void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005468 const APInt &Mask,
Scott Michelfdc40a02009-02-17 22:15:04 +00005469 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005470 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005471 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005472 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005473 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005474 switch (Op.getOpcode()) {
5475 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00005476 case PPCISD::LBRX: {
5477 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00005478 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00005479 KnownZero = 0xFFFF0000;
5480 break;
5481 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005482 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005483 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005484 default: break;
5485 case Intrinsic::ppc_altivec_vcmpbfp_p:
5486 case Intrinsic::ppc_altivec_vcmpeqfp_p:
5487 case Intrinsic::ppc_altivec_vcmpequb_p:
5488 case Intrinsic::ppc_altivec_vcmpequh_p:
5489 case Intrinsic::ppc_altivec_vcmpequw_p:
5490 case Intrinsic::ppc_altivec_vcmpgefp_p:
5491 case Intrinsic::ppc_altivec_vcmpgtfp_p:
5492 case Intrinsic::ppc_altivec_vcmpgtsb_p:
5493 case Intrinsic::ppc_altivec_vcmpgtsh_p:
5494 case Intrinsic::ppc_altivec_vcmpgtsw_p:
5495 case Intrinsic::ppc_altivec_vcmpgtub_p:
5496 case Intrinsic::ppc_altivec_vcmpgtuh_p:
5497 case Intrinsic::ppc_altivec_vcmpgtuw_p:
5498 KnownZero = ~1U; // All bits but the low one are known to be zero.
5499 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005500 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005501 }
5502 }
5503}
5504
5505
Chris Lattner4234f572007-03-25 02:14:49 +00005506/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005507/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00005508PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005509PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
5510 if (Constraint.size() == 1) {
5511 switch (Constraint[0]) {
5512 default: break;
5513 case 'b':
5514 case 'r':
5515 case 'f':
5516 case 'v':
5517 case 'y':
5518 return C_RegisterClass;
5519 }
5520 }
5521 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005522}
5523
John Thompson44ab89e2010-10-29 17:29:13 +00005524/// Examine constraint type and operand type and determine a weight value.
5525/// This object must already have been set up with the operand type
5526/// and the current alternative constraint selected.
5527TargetLowering::ConstraintWeight
5528PPCTargetLowering::getSingleConstraintMatchWeight(
5529 AsmOperandInfo &info, const char *constraint) const {
5530 ConstraintWeight weight = CW_Invalid;
5531 Value *CallOperandVal = info.CallOperandVal;
5532 // If we don't have a value, we can't do a match,
5533 // but allow it at the lowest weight.
5534 if (CallOperandVal == NULL)
5535 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005536 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00005537 // Look at the constraint type.
5538 switch (*constraint) {
5539 default:
5540 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
5541 break;
5542 case 'b':
5543 if (type->isIntegerTy())
5544 weight = CW_Register;
5545 break;
5546 case 'f':
5547 if (type->isFloatTy())
5548 weight = CW_Register;
5549 break;
5550 case 'd':
5551 if (type->isDoubleTy())
5552 weight = CW_Register;
5553 break;
5554 case 'v':
5555 if (type->isVectorTy())
5556 weight = CW_Register;
5557 break;
5558 case 'y':
5559 weight = CW_Register;
5560 break;
5561 }
5562 return weight;
5563}
5564
Scott Michelfdc40a02009-02-17 22:15:04 +00005565std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00005566PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005567 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00005568 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00005569 // GCC RS6000 Constraint Letters
5570 switch (Constraint[0]) {
5571 case 'b': // R1-R31
5572 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00005573 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Chris Lattner331d1bc2006-11-02 01:44:04 +00005574 return std::make_pair(0U, PPC::G8RCRegisterClass);
5575 return std::make_pair(0U, PPC::GPRCRegisterClass);
5576 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00005577 if (VT == MVT::f32)
Chris Lattner331d1bc2006-11-02 01:44:04 +00005578 return std::make_pair(0U, PPC::F4RCRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00005579 else if (VT == MVT::f64)
Chris Lattner331d1bc2006-11-02 01:44:04 +00005580 return std::make_pair(0U, PPC::F8RCRegisterClass);
5581 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005582 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00005583 return std::make_pair(0U, PPC::VRRCRegisterClass);
5584 case 'y': // crrc
5585 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005586 }
5587 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005588
Chris Lattner331d1bc2006-11-02 01:44:04 +00005589 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005590}
Chris Lattner763317d2006-02-07 00:47:13 +00005591
Chris Lattner331d1bc2006-11-02 01:44:04 +00005592
Chris Lattner48884cd2007-08-25 00:47:38 +00005593/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00005594/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00005595void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00005596 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00005597 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00005598 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00005599 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00005600
Eric Christopher100c8332011-06-02 23:16:42 +00005601 // Only support length 1 constraints.
5602 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00005603
Eric Christopher100c8332011-06-02 23:16:42 +00005604 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00005605 switch (Letter) {
5606 default: break;
5607 case 'I':
5608 case 'J':
5609 case 'K':
5610 case 'L':
5611 case 'M':
5612 case 'N':
5613 case 'O':
5614 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00005615 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00005616 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005617 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00005618 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005619 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00005620 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005621 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005622 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005623 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005624 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
5625 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005626 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005627 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005628 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005629 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005630 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005631 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005632 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005633 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005634 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00005635 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005636 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005637 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005638 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00005639 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005640 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005641 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005642 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005643 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005644 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005645 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005646 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005647 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005648 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005649 }
5650 break;
5651 }
5652 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005653
Gabor Greifba36cb52008-08-28 21:40:38 +00005654 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00005655 Ops.push_back(Result);
5656 return;
5657 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005658
Chris Lattner763317d2006-02-07 00:47:13 +00005659 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00005660 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00005661}
Evan Chengc4c62572006-03-13 23:20:37 +00005662
Chris Lattnerc9addb72007-03-30 23:15:24 +00005663// isLegalAddressingMode - Return true if the addressing mode represented
5664// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00005665bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005666 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00005667 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00005668
Chris Lattnerc9addb72007-03-30 23:15:24 +00005669 // PPC allows a sign-extended 16-bit immediate field.
5670 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
5671 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005672
Chris Lattnerc9addb72007-03-30 23:15:24 +00005673 // No global is ever allowed as a base.
5674 if (AM.BaseGV)
5675 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005676
5677 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00005678 switch (AM.Scale) {
5679 case 0: // "r+i" or just "i", depending on HasBaseReg.
5680 break;
5681 case 1:
5682 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
5683 return false;
5684 // Otherwise we have r+r or r+i.
5685 break;
5686 case 2:
5687 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
5688 return false;
5689 // Allow 2*r as r+r.
5690 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00005691 default:
5692 // No other scales are supported.
5693 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00005694 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005695
Chris Lattnerc9addb72007-03-30 23:15:24 +00005696 return true;
5697}
5698
Evan Chengc4c62572006-03-13 23:20:37 +00005699/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00005700/// as the offset of the target addressing mode for load / store of the
5701/// given type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005702bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00005703 // PPC allows a sign-extended 16-bit immediate field.
5704 return (V > -(1 << 16) && V < (1 << 16)-1);
5705}
Reid Spencer3a9ec242006-08-28 01:02:49 +00005706
5707bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00005708 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00005709}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005710
Dan Gohmand858e902010-04-17 15:26:15 +00005711SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
5712 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00005713 MachineFunction &MF = DAG.getMachineFunction();
5714 MachineFrameInfo *MFI = MF.getFrameInfo();
5715 MFI->setReturnAddressIsTaken(true);
5716
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005717 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005718 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00005719
Dale Johannesen08673d22010-05-03 22:59:34 +00005720 // Make sure the function does not optimize away the store of the RA to
5721 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00005722 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00005723 FuncInfo->setLRStoreRequired();
5724 bool isPPC64 = PPCSubTarget.isPPC64();
5725 bool isDarwinABI = PPCSubTarget.isDarwinABI();
5726
5727 if (Depth > 0) {
5728 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
5729 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005730
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00005731 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00005732 isPPC64? MVT::i64 : MVT::i32);
5733 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
5734 DAG.getNode(ISD::ADD, dl, getPointerTy(),
5735 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005736 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005737 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00005738
Chris Lattner3fc027d2007-12-08 06:59:59 +00005739 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00005740 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00005741 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005742 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00005743}
5744
Dan Gohmand858e902010-04-17 15:26:15 +00005745SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
5746 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00005747 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005748 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005749
Owen Andersone50ed302009-08-10 22:56:29 +00005750 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00005751 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00005752
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005753 MachineFunction &MF = DAG.getMachineFunction();
5754 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00005755 MFI->setFrameAddressIsTaken(true);
5756 bool is31 = (DisableFramePointerElim(MF) || MFI->hasVarSizedObjects()) &&
5757 MFI->getStackSize() &&
5758 !MF.getFunction()->hasFnAttr(Attribute::Naked);
5759 unsigned FrameReg = isPPC64 ? (is31 ? PPC::X31 : PPC::X1) :
5760 (is31 ? PPC::R31 : PPC::R1);
5761 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
5762 PtrVT);
5763 while (Depth--)
5764 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005765 FrameAddr, MachinePointerInfo(), false, false,
5766 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005767 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005768}
Dan Gohman54aeea32008-10-21 03:41:46 +00005769
5770bool
5771PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5772 // The PowerPC target isn't yet aware of offsets.
5773 return false;
5774}
Tilmann Schellerffd02002009-07-03 06:45:56 +00005775
Evan Cheng42642d02010-04-01 20:10:42 +00005776/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00005777/// and store operations as a result of memset, memcpy, and memmove
5778/// lowering. If DstAlign is zero that means it's safe to destination
5779/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
5780/// means there isn't a need to check it against alignment requirement,
5781/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00005782/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengf28f8bc2010-04-02 19:36:14 +00005783/// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengc3b0c342010-04-08 07:37:57 +00005784/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
5785/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00005786/// It returns EVT::Other if the type should be determined using generic
5787/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00005788EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
5789 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00005790 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00005791 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00005792 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00005793 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005794 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005795 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00005796 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005797 }
5798}