blob: b79f9f9816c93e65dbb01f0600429521ac41ad5b [file] [log] [blame]
Chris Lattneraa4c91f2003-12-28 07:59:53 +00001//===-- Passes.cpp - Target independent code generation passes ------------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Alkis Evlogimenos7237ece2003-10-02 16:57:49 +00009//
10// This file defines interfaces to access the target independent code
11// generation passes provided by the LLVM backend.
12//
13//===---------------------------------------------------------------------===//
14
Chandler Carruthd04a8d42012-12-03 16:50:05 +000015#include "llvm/CodeGen/Passes.h"
Andrew Trickd5422652012-02-04 02:56:48 +000016#include "llvm/Analysis/Passes.h"
17#include "llvm/Analysis/Verifier.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000018#include "llvm/Assembly/PrintModulePass.h"
Andrew Trickd5422652012-02-04 02:56:48 +000019#include "llvm/CodeGen/GCStrategy.h"
Andrew Trickd5422652012-02-04 02:56:48 +000020#include "llvm/CodeGen/MachineFunctionPass.h"
Andrew Trickd5422652012-02-04 02:56:48 +000021#include "llvm/CodeGen/RegAllocRegistry.h"
Bob Wilson564fbf62012-07-02 19:48:31 +000022#include "llvm/MC/MCAsmInfo.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000023#include "llvm/PassManager.h"
Andrew Trickd5422652012-02-04 02:56:48 +000024#include "llvm/Support/CommandLine.h"
25#include "llvm/Support/Debug.h"
Andrew Trick74613342012-02-04 02:56:45 +000026#include "llvm/Support/ErrorHandling.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000027#include "llvm/Target/TargetLowering.h"
28#include "llvm/Target/TargetOptions.h"
29#include "llvm/Target/TargetSubtargetInfo.h"
30#include "llvm/Transforms/Scalar.h"
Jim Laskey13ec7022006-08-01 14:21:23 +000031
Chris Lattneraa4c91f2003-12-28 07:59:53 +000032using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000033
Andrew Trickd5422652012-02-04 02:56:48 +000034static cl::opt<bool> DisablePostRA("disable-post-ra", cl::Hidden,
35 cl::desc("Disable Post Regalloc"));
36static cl::opt<bool> DisableBranchFold("disable-branch-fold", cl::Hidden,
37 cl::desc("Disable branch folding"));
38static cl::opt<bool> DisableTailDuplicate("disable-tail-duplicate", cl::Hidden,
39 cl::desc("Disable tail duplication"));
40static cl::opt<bool> DisableEarlyTailDup("disable-early-taildup", cl::Hidden,
41 cl::desc("Disable pre-register allocation tail duplication"));
Chandler Carruth9e67db42012-04-16 13:49:17 +000042static cl::opt<bool> DisableBlockPlacement("disable-block-placement",
43 cl::Hidden, cl::desc("Disable the probability-driven block placement, and "
44 "re-enable the old code placement pass"));
Andrew Trickd5422652012-02-04 02:56:48 +000045static cl::opt<bool> EnableBlockPlacementStats("enable-block-placement-stats",
46 cl::Hidden, cl::desc("Collect probability-driven block placement stats"));
47static cl::opt<bool> DisableCodePlace("disable-code-place", cl::Hidden,
48 cl::desc("Disable code placement"));
49static cl::opt<bool> DisableSSC("disable-ssc", cl::Hidden,
50 cl::desc("Disable Stack Slot Coloring"));
51static cl::opt<bool> DisableMachineDCE("disable-machine-dce", cl::Hidden,
52 cl::desc("Disable Machine Dead Code Elimination"));
Jakob Stoklund Olesen0d141f82012-10-03 00:51:32 +000053static cl::opt<bool> DisableEarlyIfConversion("disable-early-ifcvt", cl::Hidden,
54 cl::desc("Disable Early If-conversion"));
Andrew Trickd5422652012-02-04 02:56:48 +000055static cl::opt<bool> DisableMachineLICM("disable-machine-licm", cl::Hidden,
56 cl::desc("Disable Machine LICM"));
57static cl::opt<bool> DisableMachineCSE("disable-machine-cse", cl::Hidden,
58 cl::desc("Disable Machine Common Subexpression Elimination"));
Andrew Trick8dd26252012-02-10 04:10:36 +000059static cl::opt<cl::boolOrDefault>
60OptimizeRegAlloc("optimize-regalloc", cl::Hidden,
61 cl::desc("Enable optimized register allocation compilation path."));
Andrew Trick746f24b2012-02-11 07:11:32 +000062static cl::opt<cl::boolOrDefault>
63EnableMachineSched("enable-misched", cl::Hidden,
Andrew Trick8dd26252012-02-10 04:10:36 +000064 cl::desc("Enable the machine instruction scheduling pass."));
65static cl::opt<bool> EnableStrongPHIElim("strong-phi-elim", cl::Hidden,
66 cl::desc("Use strong PHI elimination."));
Andrew Trickd5422652012-02-04 02:56:48 +000067static cl::opt<bool> DisablePostRAMachineLICM("disable-postra-machine-licm",
68 cl::Hidden,
69 cl::desc("Disable Machine LICM"));
70static cl::opt<bool> DisableMachineSink("disable-machine-sink", cl::Hidden,
71 cl::desc("Disable Machine Sinking"));
72static cl::opt<bool> DisableLSR("disable-lsr", cl::Hidden,
73 cl::desc("Disable Loop Strength Reduction Pass"));
74static cl::opt<bool> DisableCGP("disable-cgp", cl::Hidden,
75 cl::desc("Disable Codegen Prepare"));
76static cl::opt<bool> DisableCopyProp("disable-copyprop", cl::Hidden,
Evan Cheng01b623c2012-02-20 23:28:17 +000077 cl::desc("Disable Copy Propagation pass"));
Andrew Trickd5422652012-02-04 02:56:48 +000078static cl::opt<bool> PrintLSR("print-lsr-output", cl::Hidden,
79 cl::desc("Print LLVM IR produced by the loop-reduce pass"));
80static cl::opt<bool> PrintISelInput("print-isel-input", cl::Hidden,
81 cl::desc("Print LLVM IR input to isel pass"));
82static cl::opt<bool> PrintGCInfo("print-gc", cl::Hidden,
83 cl::desc("Dump garbage collector data"));
84static cl::opt<bool> VerifyMachineCode("verify-machineinstrs", cl::Hidden,
85 cl::desc("Verify generated machine code"),
86 cl::init(getenv("LLVM_VERIFY_MACHINEINSTRS")!=NULL));
Bob Wilson6e1b8122012-05-30 00:17:12 +000087static cl::opt<std::string>
88PrintMachineInstrs("print-machineinstrs", cl::ValueOptional,
89 cl::desc("Print machine instrs"),
90 cl::value_desc("pass-name"), cl::init("option-unspecified"));
Andrew Trickd5422652012-02-04 02:56:48 +000091
Cameron Zwarichd7c7a682013-02-10 06:42:34 +000092// Experimental option to run live interval analysis early.
Jakob Stoklund Olesendcc44362012-08-03 22:12:54 +000093static cl::opt<bool> EarlyLiveIntervals("early-live-intervals", cl::Hidden,
94 cl::desc("Run live interval analysis earlier in the pipeline"));
95
Andrew Trick79bf2882012-02-15 03:21:51 +000096/// Allow standard passes to be disabled by command line options. This supports
97/// simple binary flags that either suppress the pass or do nothing.
98/// i.e. -disable-mypass=false has no effect.
99/// These should be converted to boolOrDefault in order to use applyOverride.
Bob Wilson3fb99a72012-07-02 19:48:37 +0000100static AnalysisID applyDisable(AnalysisID PassID, bool Override) {
Andrew Trick79bf2882012-02-15 03:21:51 +0000101 if (Override)
Bob Wilson3fb99a72012-07-02 19:48:37 +0000102 return 0;
103 return PassID;
Andrew Trick79bf2882012-02-15 03:21:51 +0000104}
105
106/// Allow Pass selection to be overriden by command line options. This supports
107/// flags with ternary conditions. TargetID is passed through by default. The
108/// pass is suppressed when the option is false. When the option is true, the
109/// StandardID is selected if the target provides no default.
110static AnalysisID applyOverride(AnalysisID TargetID, cl::boolOrDefault Override,
111 AnalysisID StandardID) {
Andrew Trick746f24b2012-02-11 07:11:32 +0000112 switch (Override) {
113 case cl::BOU_UNSET:
Andrew Trick79bf2882012-02-15 03:21:51 +0000114 return TargetID;
Andrew Trick746f24b2012-02-11 07:11:32 +0000115 case cl::BOU_TRUE:
Bob Wilson3fb99a72012-07-02 19:48:37 +0000116 if (TargetID)
Andrew Trick79bf2882012-02-15 03:21:51 +0000117 return TargetID;
Bob Wilson3fb99a72012-07-02 19:48:37 +0000118 if (StandardID == 0)
Andrew Trick746f24b2012-02-11 07:11:32 +0000119 report_fatal_error("Target cannot enable pass");
Andrew Trick79bf2882012-02-15 03:21:51 +0000120 return StandardID;
Andrew Trick746f24b2012-02-11 07:11:32 +0000121 case cl::BOU_FALSE:
Bob Wilson3fb99a72012-07-02 19:48:37 +0000122 return 0;
Andrew Trick746f24b2012-02-11 07:11:32 +0000123 }
124 llvm_unreachable("Invalid command line option state");
125}
126
Andrew Trick79bf2882012-02-15 03:21:51 +0000127/// Allow standard passes to be disabled by the command line, regardless of who
128/// is adding the pass.
129///
130/// StandardID is the pass identified in the standard pass pipeline and provided
131/// to addPass(). It may be a target-specific ID in the case that the target
132/// directly adds its own pass, but in that case we harmlessly fall through.
133///
134/// TargetID is the pass that the target has configured to override StandardID.
135///
136/// StandardID may be a pseudo ID. In that case TargetID is the name of the real
137/// pass to run. This allows multiple options to control a single pass depending
138/// on where in the pipeline that pass is added.
139static AnalysisID overridePass(AnalysisID StandardID, AnalysisID TargetID) {
140 if (StandardID == &PostRASchedulerID)
141 return applyDisable(TargetID, DisablePostRA);
142
143 if (StandardID == &BranchFolderPassID)
144 return applyDisable(TargetID, DisableBranchFold);
145
146 if (StandardID == &TailDuplicateID)
147 return applyDisable(TargetID, DisableTailDuplicate);
148
149 if (StandardID == &TargetPassConfig::EarlyTailDuplicateID)
150 return applyDisable(TargetID, DisableEarlyTailDup);
151
152 if (StandardID == &MachineBlockPlacementID)
153 return applyDisable(TargetID, DisableCodePlace);
154
155 if (StandardID == &CodePlacementOptID)
156 return applyDisable(TargetID, DisableCodePlace);
157
158 if (StandardID == &StackSlotColoringID)
159 return applyDisable(TargetID, DisableSSC);
160
161 if (StandardID == &DeadMachineInstructionElimID)
162 return applyDisable(TargetID, DisableMachineDCE);
163
Jakob Stoklund Olesen33242fd2012-07-04 00:09:54 +0000164 if (StandardID == &EarlyIfConverterID)
Jakob Stoklund Olesen0d141f82012-10-03 00:51:32 +0000165 return applyDisable(TargetID, DisableEarlyIfConversion);
Jakob Stoklund Olesen33242fd2012-07-04 00:09:54 +0000166
Andrew Trick79bf2882012-02-15 03:21:51 +0000167 if (StandardID == &MachineLICMID)
168 return applyDisable(TargetID, DisableMachineLICM);
169
170 if (StandardID == &MachineCSEID)
171 return applyDisable(TargetID, DisableMachineCSE);
172
173 if (StandardID == &MachineSchedulerID)
174 return applyOverride(TargetID, EnableMachineSched, StandardID);
175
176 if (StandardID == &TargetPassConfig::PostRAMachineLICMID)
177 return applyDisable(TargetID, DisablePostRAMachineLICM);
178
179 if (StandardID == &MachineSinkingID)
180 return applyDisable(TargetID, DisableMachineSink);
181
182 if (StandardID == &MachineCopyPropagationID)
183 return applyDisable(TargetID, DisableCopyProp);
184
185 return TargetID;
186}
187
Jim Laskeyeb577ba2006-08-02 12:30:23 +0000188//===---------------------------------------------------------------------===//
Andrew Trick74613342012-02-04 02:56:45 +0000189/// TargetPassConfig
190//===---------------------------------------------------------------------===//
191
192INITIALIZE_PASS(TargetPassConfig, "targetpassconfig",
193 "Target Pass Configuration", false, false)
194char TargetPassConfig::ID = 0;
195
Andrew Trick79bf2882012-02-15 03:21:51 +0000196// Pseudo Pass IDs.
197char TargetPassConfig::EarlyTailDuplicateID = 0;
198char TargetPassConfig::PostRAMachineLICMID = 0;
199
Andrew Trick5e108ee2012-02-15 03:21:47 +0000200namespace llvm {
201class PassConfigImpl {
202public:
203 // List of passes explicitly substituted by this target. Normally this is
204 // empty, but it is a convenient way to suppress or replace specific passes
205 // that are part of a standard pass pipeline without overridding the entire
206 // pipeline. This mechanism allows target options to inherit a standard pass's
207 // user interface. For example, a target may disable a standard pass by
Bob Wilson3fb99a72012-07-02 19:48:37 +0000208 // default by substituting a pass ID of zero, and the user may still enable
209 // that standard pass with an explicit command line option.
Andrew Trick5e108ee2012-02-15 03:21:47 +0000210 DenseMap<AnalysisID,AnalysisID> TargetPasses;
Bob Wilson6e1b8122012-05-30 00:17:12 +0000211
212 /// Store the pairs of <AnalysisID, AnalysisID> of which the second pass
213 /// is inserted after each instance of the first one.
214 SmallVector<std::pair<AnalysisID, AnalysisID>, 4> InsertedPasses;
Andrew Trick5e108ee2012-02-15 03:21:47 +0000215};
216} // namespace llvm
217
Andrew Trick74613342012-02-04 02:56:45 +0000218// Out of line virtual method.
Andrew Trick5e108ee2012-02-15 03:21:47 +0000219TargetPassConfig::~TargetPassConfig() {
220 delete Impl;
221}
Andrew Trick74613342012-02-04 02:56:45 +0000222
Andrew Trick61f1e3d2012-02-08 21:22:48 +0000223// Out of line constructor provides default values for pass options and
224// registers all common codegen passes.
Andrew Trick061efcf2012-02-04 02:56:59 +0000225TargetPassConfig::TargetPassConfig(TargetMachine *tm, PassManagerBase &pm)
Bob Wilson30a507a2012-07-02 19:48:45 +0000226 : ImmutablePass(ID), PM(&pm), StartAfter(0), StopAfter(0),
227 Started(true), Stopped(false), TM(tm), Impl(0), Initialized(false),
Andrew Trickffea03f2012-02-08 21:22:39 +0000228 DisableVerify(false),
229 EnableTailMerge(true) {
230
Andrew Trick5e108ee2012-02-15 03:21:47 +0000231 Impl = new PassConfigImpl();
232
Andrew Trick74613342012-02-04 02:56:45 +0000233 // Register all target independent codegen passes to activate their PassIDs,
234 // including this pass itself.
235 initializeCodeGen(*PassRegistry::getPassRegistry());
Andrew Trick79bf2882012-02-15 03:21:51 +0000236
237 // Substitute Pseudo Pass IDs for real ones.
Bob Wilson3fb99a72012-07-02 19:48:37 +0000238 substitutePass(&EarlyTailDuplicateID, &TailDuplicateID);
239 substitutePass(&PostRAMachineLICMID, &MachineLICMID);
Andrew Trick79bf2882012-02-15 03:21:51 +0000240
241 // Temporarily disable experimental passes.
Andrew Trickad1cc1d2012-11-13 08:47:29 +0000242 const TargetSubtargetInfo &ST = TM->getSubtarget<TargetSubtargetInfo>();
243 if (!ST.enableMachineScheduler())
244 disablePass(&MachineSchedulerID);
Andrew Trick74613342012-02-04 02:56:45 +0000245}
246
Bob Wilson6e1b8122012-05-30 00:17:12 +0000247/// Insert InsertedPassID pass after TargetPassID.
Bob Wilson3fb99a72012-07-02 19:48:37 +0000248void TargetPassConfig::insertPass(AnalysisID TargetPassID,
249 AnalysisID InsertedPassID) {
250 assert(TargetPassID != InsertedPassID && "Insert a pass after itself!");
251 std::pair<AnalysisID, AnalysisID> P(TargetPassID, InsertedPassID);
Bob Wilson6e1b8122012-05-30 00:17:12 +0000252 Impl->InsertedPasses.push_back(P);
253}
254
Andrew Trick74613342012-02-04 02:56:45 +0000255/// createPassConfig - Create a pass configuration object to be used by
256/// addPassToEmitX methods for generating a pipeline of CodeGen passes.
257///
258/// Targets may override this to extend TargetPassConfig.
Andrew Trick061efcf2012-02-04 02:56:59 +0000259TargetPassConfig *LLVMTargetMachine::createPassConfig(PassManagerBase &PM) {
260 return new TargetPassConfig(this, PM);
Andrew Trick74613342012-02-04 02:56:45 +0000261}
262
263TargetPassConfig::TargetPassConfig()
Bill Wendling7c4ce302012-05-01 08:27:43 +0000264 : ImmutablePass(ID), PM(0) {
Andrew Trick74613342012-02-04 02:56:45 +0000265 llvm_unreachable("TargetPassConfig should not be constructed on-the-fly");
266}
267
Andrew Trickffea03f2012-02-08 21:22:39 +0000268// Helper to verify the analysis is really immutable.
269void TargetPassConfig::setOpt(bool &Opt, bool Val) {
270 assert(!Initialized && "PassConfig is immutable");
271 Opt = Val;
272}
273
Bob Wilson3fb99a72012-07-02 19:48:37 +0000274void TargetPassConfig::substitutePass(AnalysisID StandardID,
275 AnalysisID TargetID) {
276 Impl->TargetPasses[StandardID] = TargetID;
Andrew Trick5e108ee2012-02-15 03:21:47 +0000277}
Andrew Trick746f24b2012-02-11 07:11:32 +0000278
Andrew Trick5e108ee2012-02-15 03:21:47 +0000279AnalysisID TargetPassConfig::getPassSubstitution(AnalysisID ID) const {
280 DenseMap<AnalysisID, AnalysisID>::const_iterator
281 I = Impl->TargetPasses.find(ID);
282 if (I == Impl->TargetPasses.end())
283 return ID;
284 return I->second;
285}
286
Bob Wilson30a507a2012-07-02 19:48:45 +0000287/// Add a pass to the PassManager if that pass is supposed to be run. If the
288/// Started/Stopped flags indicate either that the compilation should start at
289/// a later pass or that it should stop after an earlier pass, then do not add
290/// the pass. Finally, compare the current pass against the StartAfter
291/// and StopAfter options and change the Started/Stopped flags accordingly.
Bob Wilson564fbf62012-07-02 19:48:31 +0000292void TargetPassConfig::addPass(Pass *P) {
Bob Wilson6b2bb152012-07-02 19:48:39 +0000293 assert(!Initialized && "PassConfig is immutable");
294
Chandler Carruth6068c482012-07-02 22:56:41 +0000295 // Cache the Pass ID here in case the pass manager finds this pass is
296 // redundant with ones already scheduled / available, and deletes it.
297 // Fundamentally, once we add the pass to the manager, we no longer own it
298 // and shouldn't reference it.
299 AnalysisID PassID = P->getPassID();
300
Bob Wilson30a507a2012-07-02 19:48:45 +0000301 if (Started && !Stopped)
302 PM->add(P);
Chandler Carruth6068c482012-07-02 22:56:41 +0000303 if (StopAfter == PassID)
Bob Wilson30a507a2012-07-02 19:48:45 +0000304 Stopped = true;
Chandler Carruth6068c482012-07-02 22:56:41 +0000305 if (StartAfter == PassID)
Bob Wilson30a507a2012-07-02 19:48:45 +0000306 Started = true;
307 if (Stopped && !Started)
308 report_fatal_error("Cannot stop compilation after pass that is not run");
Bob Wilson564fbf62012-07-02 19:48:31 +0000309}
310
Andrew Trick5e108ee2012-02-15 03:21:47 +0000311/// Add a CodeGen pass at this point in the pipeline after checking for target
312/// and command line overrides.
Bob Wilson3fb99a72012-07-02 19:48:37 +0000313AnalysisID TargetPassConfig::addPass(AnalysisID PassID) {
Bob Wilson3fb99a72012-07-02 19:48:37 +0000314 AnalysisID TargetID = getPassSubstitution(PassID);
315 AnalysisID FinalID = overridePass(PassID, TargetID);
316 if (FinalID == 0)
Andrew Trick5e108ee2012-02-15 03:21:47 +0000317 return FinalID;
318
319 Pass *P = Pass::createPass(FinalID);
Andrew Trickebe18ef2012-02-08 21:22:34 +0000320 if (!P)
321 llvm_unreachable("Pass ID not registered");
Bob Wilson564fbf62012-07-02 19:48:31 +0000322 addPass(P);
Bob Wilson6e1b8122012-05-30 00:17:12 +0000323 // Add the passes after the pass P if there is any.
324 for (SmallVector<std::pair<AnalysisID, AnalysisID>, 4>::iterator
325 I = Impl->InsertedPasses.begin(), E = Impl->InsertedPasses.end();
326 I != E; ++I) {
Bob Wilson3fb99a72012-07-02 19:48:37 +0000327 if ((*I).first == PassID) {
Bob Wilson6e1b8122012-05-30 00:17:12 +0000328 assert((*I).second && "Illegal Pass ID!");
329 Pass *NP = Pass::createPass((*I).second);
330 assert(NP && "Pass ID not registered");
Bob Wilson564fbf62012-07-02 19:48:31 +0000331 addPass(NP);
Bob Wilson6e1b8122012-05-30 00:17:12 +0000332 }
333 }
Andrew Trick5e108ee2012-02-15 03:21:47 +0000334 return FinalID;
Andrew Trick061efcf2012-02-04 02:56:59 +0000335}
Andrew Trickd5422652012-02-04 02:56:48 +0000336
Bob Wilson564fbf62012-07-02 19:48:31 +0000337void TargetPassConfig::printAndVerify(const char *Banner) {
Andrew Trickd5422652012-02-04 02:56:48 +0000338 if (TM->shouldPrintMachineCode())
Bob Wilson564fbf62012-07-02 19:48:31 +0000339 addPass(createMachineFunctionPrinterPass(dbgs(), Banner));
Andrew Trickd5422652012-02-04 02:56:48 +0000340
341 if (VerifyMachineCode)
Bob Wilson564fbf62012-07-02 19:48:31 +0000342 addPass(createMachineVerifierPass(Banner));
Andrew Trickd5422652012-02-04 02:56:48 +0000343}
344
Andrew Trick061efcf2012-02-04 02:56:59 +0000345/// Add common target configurable passes that perform LLVM IR to IR transforms
346/// following machine independent optimization.
347void TargetPassConfig::addIRPasses() {
Andrew Trickd5422652012-02-04 02:56:48 +0000348 // Basic AliasAnalysis support.
349 // Add TypeBasedAliasAnalysis before BasicAliasAnalysis so that
350 // BasicAliasAnalysis wins if they disagree. This is intended to help
351 // support "obvious" type-punning idioms.
Bob Wilson564fbf62012-07-02 19:48:31 +0000352 addPass(createTypeBasedAliasAnalysisPass());
353 addPass(createBasicAliasAnalysisPass());
Andrew Trickd5422652012-02-04 02:56:48 +0000354
355 // Before running any passes, run the verifier to determine if the input
356 // coming from the front-end and/or optimizer is valid.
357 if (!DisableVerify)
Bob Wilson564fbf62012-07-02 19:48:31 +0000358 addPass(createVerifierPass());
Andrew Trickd5422652012-02-04 02:56:48 +0000359
360 // Run loop strength reduction before anything else.
361 if (getOptLevel() != CodeGenOpt::None && !DisableLSR) {
Chandler Carruthe4ba75f2013-01-07 14:41:08 +0000362 addPass(createLoopStrengthReducePass());
Andrew Trickd5422652012-02-04 02:56:48 +0000363 if (PrintLSR)
Bob Wilson564fbf62012-07-02 19:48:31 +0000364 addPass(createPrintFunctionPass("\n\n*** Code after LSR ***\n", &dbgs()));
Andrew Trickd5422652012-02-04 02:56:48 +0000365 }
366
Bob Wilson564fbf62012-07-02 19:48:31 +0000367 addPass(createGCLoweringPass());
Andrew Trickd5422652012-02-04 02:56:48 +0000368
369 // Make sure that no unreachable blocks are instruction selected.
Bob Wilson564fbf62012-07-02 19:48:31 +0000370 addPass(createUnreachableBlockEliminationPass());
371}
372
373/// Turn exception handling constructs into something the code generators can
374/// handle.
375void TargetPassConfig::addPassesToHandleExceptions() {
376 switch (TM->getMCAsmInfo()->getExceptionHandlingType()) {
377 case ExceptionHandling::SjLj:
378 // SjLj piggy-backs on dwarf for this bit. The cleanups done apply to both
379 // Dwarf EH prepare needs to be run after SjLj prepare. Otherwise,
380 // catch info can get misplaced when a selector ends up more than one block
381 // removed from the parent invoke(s). This could happen when a landing
382 // pad is shared by multiple invokes and is also a target of a normal
383 // edge from elsewhere.
384 addPass(createSjLjEHPreparePass(TM->getTargetLowering()));
385 // FALLTHROUGH
386 case ExceptionHandling::DwarfCFI:
387 case ExceptionHandling::ARM:
388 case ExceptionHandling::Win64:
389 addPass(createDwarfEHPass(TM));
390 break;
391 case ExceptionHandling::None:
Nadav Rotema04a4a72012-10-19 21:28:43 +0000392 addPass(createLowerInvokePass(TM->getTargetLowering()));
Bob Wilson564fbf62012-07-02 19:48:31 +0000393
394 // The lower invoke pass may create unreachable code. Remove it.
395 addPass(createUnreachableBlockEliminationPass());
396 break;
397 }
Andrew Trick061efcf2012-02-04 02:56:59 +0000398}
Andrew Trickd5422652012-02-04 02:56:48 +0000399
Bill Wendling08510b12012-11-30 22:08:55 +0000400/// Add pass to prepare the LLVM IR for code generation. This should be done
401/// before exception handling preparation passes.
402void TargetPassConfig::addCodeGenPrepare() {
403 if (getOptLevel() != CodeGenOpt::None && !DisableCGP)
404 addPass(createCodeGenPreparePass(getTargetLowering()));
405}
406
Andrew Trick061efcf2012-02-04 02:56:59 +0000407/// Add common passes that perform LLVM IR to IR transforms in preparation for
408/// instruction selection.
409void TargetPassConfig::addISelPrepare() {
Bob Wilson564fbf62012-07-02 19:48:31 +0000410 addPass(createStackProtectorPass(getTargetLowering()));
Andrew Trickd5422652012-02-04 02:56:48 +0000411
412 addPreISel();
413
414 if (PrintISelInput)
Bob Wilson564fbf62012-07-02 19:48:31 +0000415 addPass(createPrintFunctionPass("\n\n"
Bill Wendling7c4ce302012-05-01 08:27:43 +0000416 "*** Final LLVM Code input to ISel ***\n",
417 &dbgs()));
Andrew Trickd5422652012-02-04 02:56:48 +0000418
419 // All passes which modify the LLVM IR are now complete; run the verifier
420 // to ensure that the IR is valid.
421 if (!DisableVerify)
Bob Wilson564fbf62012-07-02 19:48:31 +0000422 addPass(createVerifierPass());
Andrew Trick061efcf2012-02-04 02:56:59 +0000423}
Andrew Trickd5422652012-02-04 02:56:48 +0000424
Andrew Trickf7b96312012-02-09 00:40:55 +0000425/// Add the complete set of target-independent postISel code generator passes.
426///
427/// This can be read as the standard order of major LLVM CodeGen stages. Stages
428/// with nontrivial configuration or multiple passes are broken out below in
429/// add%Stage routines.
430///
431/// Any TargetPassConfig::addXX routine may be overriden by the Target. The
432/// addPre/Post methods with empty header implementations allow injecting
433/// target-specific fixups just before or after major stages. Additionally,
434/// targets have the flexibility to change pass order within a stage by
435/// overriding default implementation of add%Stage routines below. Each
436/// technique has maintainability tradeoffs because alternate pass orders are
437/// not well supported. addPre/Post works better if the target pass is easily
438/// tied to a common pass. But if it has subtle dependencies on multiple passes,
Andrew Trick06efdd22012-02-10 07:08:25 +0000439/// the target should override the stage instead.
Andrew Trickf7b96312012-02-09 00:40:55 +0000440///
441/// TODO: We could use a single addPre/Post(ID) hook to allow pass injection
442/// before/after any target-independent pass. But it's currently overkill.
Andrew Trick061efcf2012-02-04 02:56:59 +0000443void TargetPassConfig::addMachinePasses() {
Bob Wilson6e1b8122012-05-30 00:17:12 +0000444 // Insert a machine instr printer pass after the specified pass.
445 // If -print-machineinstrs specified, print machineinstrs after all passes.
446 if (StringRef(PrintMachineInstrs.getValue()).equals(""))
447 TM->Options.PrintMachineCode = true;
448 else if (!StringRef(PrintMachineInstrs.getValue())
449 .equals("option-unspecified")) {
450 const PassRegistry *PR = PassRegistry::getPassRegistry();
451 const PassInfo *TPI = PR->getPassInfo(PrintMachineInstrs.getValue());
452 const PassInfo *IPI = PR->getPassInfo(StringRef("print-machineinstrs"));
453 assert (TPI && IPI && "Pass ID not registered!");
Roman Divacky59324292012-09-05 22:26:57 +0000454 const char *TID = (const char *)(TPI->getTypeInfo());
455 const char *IID = (const char *)(IPI->getTypeInfo());
Bob Wilson3fb99a72012-07-02 19:48:37 +0000456 insertPass(TID, IID);
Bob Wilson6e1b8122012-05-30 00:17:12 +0000457 }
458
Jakob Stoklund Olesenf86c00f2012-07-04 19:28:27 +0000459 // Print the instruction selected machine code...
460 printAndVerify("After Instruction Selection");
461
Andrew Trickd5422652012-02-04 02:56:48 +0000462 // Expand pseudo-instructions emitted by ISel.
Jakob Stoklund Olesen228e3f52012-08-20 20:52:08 +0000463 if (addPass(&ExpandISelPseudosID))
464 printAndVerify("After ExpandISelPseudos");
Andrew Trickd5422652012-02-04 02:56:48 +0000465
Andrew Trickf7b96312012-02-09 00:40:55 +0000466 // Add passes that optimize machine instructions in SSA form.
Andrew Trickd5422652012-02-04 02:56:48 +0000467 if (getOptLevel() != CodeGenOpt::None) {
Andrew Trickf7b96312012-02-09 00:40:55 +0000468 addMachineSSAOptimization();
Craig Topper8f54a532012-11-19 00:11:50 +0000469 } else {
Andrew Trickf7b96312012-02-09 00:40:55 +0000470 // If the target requests it, assign local variables to stack slots relative
471 // to one another and simplify frame index references where possible.
Bob Wilson3fb99a72012-07-02 19:48:37 +0000472 addPass(&LocalStackSlotAllocationID);
Andrew Trickd5422652012-02-04 02:56:48 +0000473 }
474
475 // Run pre-ra passes.
476 if (addPreRegAlloc())
477 printAndVerify("After PreRegAlloc passes");
478
Andrew Trickf7b96312012-02-09 00:40:55 +0000479 // Run register allocation and passes that are tightly coupled with it,
480 // including phi elimination and scheduling.
Andrew Trick8dd26252012-02-10 04:10:36 +0000481 if (getOptimizeRegAlloc())
482 addOptimizedRegAlloc(createRegAllocPass(true));
483 else
484 addFastRegAlloc(createRegAllocPass(false));
Andrew Trickd5422652012-02-04 02:56:48 +0000485
486 // Run post-ra passes.
487 if (addPostRegAlloc())
488 printAndVerify("After PostRegAlloc passes");
489
490 // Insert prolog/epilog code. Eliminate abstract frame index references...
Bob Wilson3fb99a72012-07-02 19:48:37 +0000491 addPass(&PrologEpilogCodeInserterID);
Andrew Trickd5422652012-02-04 02:56:48 +0000492 printAndVerify("After PrologEpilogCodeInserter");
493
Andrew Trickf7b96312012-02-09 00:40:55 +0000494 /// Add passes that optimize machine instructions after register allocation.
495 if (getOptLevel() != CodeGenOpt::None)
496 addMachineLateOptimization();
Andrew Trickd5422652012-02-04 02:56:48 +0000497
498 // Expand pseudo instructions before second scheduling pass.
Bob Wilson3fb99a72012-07-02 19:48:37 +0000499 addPass(&ExpandPostRAPseudosID);
Jakob Stoklund Olesen2ef5bf62012-03-28 20:49:30 +0000500 printAndVerify("After ExpandPostRAPseudos");
Andrew Trickd5422652012-02-04 02:56:48 +0000501
502 // Run pre-sched2 passes.
503 if (addPreSched2())
Jakob Stoklund Olesen78811662012-03-28 23:31:15 +0000504 printAndVerify("After PreSched2 passes");
Andrew Trickd5422652012-02-04 02:56:48 +0000505
506 // Second pass scheduler.
Andrew Trick79bf2882012-02-15 03:21:51 +0000507 if (getOptLevel() != CodeGenOpt::None) {
Bob Wilson3fb99a72012-07-02 19:48:37 +0000508 addPass(&PostRASchedulerID);
Jakob Stoklund Olesen8b4c5022012-03-28 23:54:28 +0000509 printAndVerify("After PostRAScheduler");
Andrew Trickd5422652012-02-04 02:56:48 +0000510 }
511
Andrew Trickf7b96312012-02-09 00:40:55 +0000512 // GC
Evan Chengab37b2c2012-12-21 02:57:04 +0000513 if (addGCPasses()) {
514 if (PrintGCInfo)
515 addPass(createGCInfoPrinter(dbgs()));
516 }
Andrew Trickd5422652012-02-04 02:56:48 +0000517
Andrew Trickf7b96312012-02-09 00:40:55 +0000518 // Basic block placement.
Andrew Trick79bf2882012-02-15 03:21:51 +0000519 if (getOptLevel() != CodeGenOpt::None)
Andrew Trickf7b96312012-02-09 00:40:55 +0000520 addBlockPlacement();
Andrew Trickd5422652012-02-04 02:56:48 +0000521
522 if (addPreEmitPass())
Jakob Stoklund Olesen8b4c5022012-03-28 23:54:28 +0000523 printAndVerify("After PreEmit passes");
Andrew Trickd5422652012-02-04 02:56:48 +0000524}
525
Andrew Trickf7b96312012-02-09 00:40:55 +0000526/// Add passes that optimize machine instructions in SSA form.
527void TargetPassConfig::addMachineSSAOptimization() {
528 // Pre-ra tail duplication.
Bob Wilson3fb99a72012-07-02 19:48:37 +0000529 if (addPass(&EarlyTailDuplicateID))
Andrew Trickf7b96312012-02-09 00:40:55 +0000530 printAndVerify("After Pre-RegAlloc TailDuplicate");
Andrew Trickf7b96312012-02-09 00:40:55 +0000531
532 // Optimize PHIs before DCE: removing dead PHI cycles may make more
533 // instructions dead.
Bob Wilson3fb99a72012-07-02 19:48:37 +0000534 addPass(&OptimizePHIsID);
Andrew Trickf7b96312012-02-09 00:40:55 +0000535
Nadav Rotemc05d3062012-09-06 09:17:37 +0000536 // This pass merges large allocas. StackSlotColoring is a different pass
537 // which merges spill slots.
538 addPass(&StackColoringID);
539
Andrew Trickf7b96312012-02-09 00:40:55 +0000540 // If the target requests it, assign local variables to stack slots relative
541 // to one another and simplify frame index references where possible.
Bob Wilson3fb99a72012-07-02 19:48:37 +0000542 addPass(&LocalStackSlotAllocationID);
Andrew Trickf7b96312012-02-09 00:40:55 +0000543
544 // With optimization, dead code should already be eliminated. However
545 // there is one known exception: lowered code for arguments that are only
546 // used by tail calls, where the tail calls reuse the incoming stack
547 // arguments directly (see t11 in test/CodeGen/X86/sibcall.ll).
Bob Wilson3fb99a72012-07-02 19:48:37 +0000548 addPass(&DeadMachineInstructionElimID);
Andrew Trickf7b96312012-02-09 00:40:55 +0000549 printAndVerify("After codegen DCE pass");
550
Jakob Stoklund Olesen02c63252013-01-17 00:58:38 +0000551 // Allow targets to insert passes that improve instruction level parallelism,
552 // like if-conversion. Such passes will typically need dominator trees and
553 // loop info, just like LICM and CSE below.
554 if (addILPOpts())
555 printAndVerify("After ILP optimizations");
556
Bob Wilson3fb99a72012-07-02 19:48:37 +0000557 addPass(&MachineLICMID);
558 addPass(&MachineCSEID);
559 addPass(&MachineSinkingID);
Andrew Trickf7b96312012-02-09 00:40:55 +0000560 printAndVerify("After Machine LICM, CSE and Sinking passes");
561
Bob Wilson3fb99a72012-07-02 19:48:37 +0000562 addPass(&PeepholeOptimizerID);
Andrew Trickf7b96312012-02-09 00:40:55 +0000563 printAndVerify("After codegen peephole optimization pass");
564}
565
Andrew Trick74613342012-02-04 02:56:45 +0000566//===---------------------------------------------------------------------===//
Andrew Trickf7b96312012-02-09 00:40:55 +0000567/// Register Allocation Pass Configuration
Jim Laskeyeb577ba2006-08-02 12:30:23 +0000568//===---------------------------------------------------------------------===//
Andrew Trickf7b96312012-02-09 00:40:55 +0000569
Andrew Trick8dd26252012-02-10 04:10:36 +0000570bool TargetPassConfig::getOptimizeRegAlloc() const {
571 switch (OptimizeRegAlloc) {
572 case cl::BOU_UNSET: return getOptLevel() != CodeGenOpt::None;
573 case cl::BOU_TRUE: return true;
574 case cl::BOU_FALSE: return false;
575 }
576 llvm_unreachable("Invalid optimize-regalloc state");
577}
578
Andrew Trickf7b96312012-02-09 00:40:55 +0000579/// RegisterRegAlloc's global Registry tracks allocator registration.
Jim Laskeyeb577ba2006-08-02 12:30:23 +0000580MachinePassRegistry RegisterRegAlloc::Registry;
581
Andrew Trickf7b96312012-02-09 00:40:55 +0000582/// A dummy default pass factory indicates whether the register allocator is
583/// overridden on the command line.
Andrew Trick8dd26252012-02-10 04:10:36 +0000584static FunctionPass *useDefaultRegisterAllocator() { return 0; }
Jakob Stoklund Olesen700bfad2010-05-27 23:57:25 +0000585static RegisterRegAlloc
586defaultRegAlloc("default",
587 "pick register allocator based on -O option",
Andrew Trick8dd26252012-02-10 04:10:36 +0000588 useDefaultRegisterAllocator);
Jim Laskeyeb577ba2006-08-02 12:30:23 +0000589
Andrew Trickf7b96312012-02-09 00:40:55 +0000590/// -regalloc=... command line option.
Dan Gohman844731a2008-05-13 00:00:25 +0000591static cl::opt<RegisterRegAlloc::FunctionPassCtor, false,
592 RegisterPassParser<RegisterRegAlloc> >
593RegAlloc("regalloc",
Andrew Trick8dd26252012-02-10 04:10:36 +0000594 cl::init(&useDefaultRegisterAllocator),
Jakob Stoklund Olesen700bfad2010-05-27 23:57:25 +0000595 cl::desc("Register allocator to use"));
Alkis Evlogimenos7237ece2003-10-02 16:57:49 +0000596
Jim Laskeyeb577ba2006-08-02 12:30:23 +0000597
Andrew Trick8dd26252012-02-10 04:10:36 +0000598/// Instantiate the default register allocator pass for this target for either
599/// the optimized or unoptimized allocation path. This will be added to the pass
600/// manager by addFastRegAlloc in the unoptimized case or addOptimizedRegAlloc
601/// in the optimized case.
602///
603/// A target that uses the standard regalloc pass order for fast or optimized
604/// allocation may still override this for per-target regalloc
605/// selection. But -regalloc=... always takes precedence.
606FunctionPass *TargetPassConfig::createTargetRegisterAllocator(bool Optimized) {
607 if (Optimized)
608 return createGreedyRegisterAllocator();
609 else
610 return createFastRegisterAllocator();
611}
612
613/// Find and instantiate the register allocation pass requested by this target
614/// at the current optimization level. Different register allocators are
615/// defined as separate passes because they may require different analysis.
616///
617/// This helper ensures that the regalloc= option is always available,
618/// even for targets that override the default allocator.
619///
620/// FIXME: When MachinePassRegistry register pass IDs instead of function ptrs,
621/// this can be folded into addPass.
622FunctionPass *TargetPassConfig::createRegAllocPass(bool Optimized) {
Jim Laskey9ff542f2006-08-01 18:29:48 +0000623 RegisterRegAlloc::FunctionPassCtor Ctor = RegisterRegAlloc::getDefault();
Jakob Stoklund Olesen700bfad2010-05-27 23:57:25 +0000624
Andrew Trick8dd26252012-02-10 04:10:36 +0000625 // Initialize the global default.
Jim Laskey13ec7022006-08-01 14:21:23 +0000626 if (!Ctor) {
Jim Laskeyeb577ba2006-08-02 12:30:23 +0000627 Ctor = RegAlloc;
628 RegisterRegAlloc::setDefault(RegAlloc);
Jim Laskey13ec7022006-08-01 14:21:23 +0000629 }
Andrew Trick8dd26252012-02-10 04:10:36 +0000630 if (Ctor != useDefaultRegisterAllocator)
Jakob Stoklund Olesen700bfad2010-05-27 23:57:25 +0000631 return Ctor();
632
Andrew Trick8dd26252012-02-10 04:10:36 +0000633 // With no -regalloc= override, ask the target for a regalloc pass.
634 return createTargetRegisterAllocator(Optimized);
635}
636
637/// Add the minimum set of target-independent passes that are required for
638/// register allocation. No coalescing or scheduling.
639void TargetPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) {
Bob Wilson3fb99a72012-07-02 19:48:37 +0000640 addPass(&PHIEliminationID);
641 addPass(&TwoAddressInstructionPassID);
Andrew Trick8dd26252012-02-10 04:10:36 +0000642
Bob Wilson564fbf62012-07-02 19:48:31 +0000643 addPass(RegAllocPass);
Andrew Trick8dd26252012-02-10 04:10:36 +0000644 printAndVerify("After Register Allocation");
Jim Laskey33a0a6d2006-07-27 20:05:00 +0000645}
Andrew Trickf7b96312012-02-09 00:40:55 +0000646
647/// Add standard target-independent passes that are tightly coupled with
Andrew Trick8dd26252012-02-10 04:10:36 +0000648/// optimized register allocation, including coalescing, machine instruction
649/// scheduling, and register allocation itself.
650void TargetPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) {
Bob Wilson3fb99a72012-07-02 19:48:37 +0000651 addPass(&ProcessImplicitDefsID);
Jakob Stoklund Olesen5984d2b2012-06-25 18:12:18 +0000652
Andrew Trick8dd26252012-02-10 04:10:36 +0000653 // LiveVariables currently requires pure SSA form.
654 //
655 // FIXME: Once TwoAddressInstruction pass no longer uses kill flags,
656 // LiveVariables can be removed completely, and LiveIntervals can be directly
657 // computed. (We still either need to regenerate kill flags after regalloc, or
658 // preferably fix the scavenger to not depend on them).
Bob Wilson3fb99a72012-07-02 19:48:37 +0000659 addPass(&LiveVariablesID);
Andrew Trick8dd26252012-02-10 04:10:36 +0000660
661 // Add passes that move from transformed SSA into conventional SSA. This is a
662 // "copy coalescing" problem.
663 //
664 if (!EnableStrongPHIElim) {
665 // Edge splitting is smarter with machine loop info.
Bob Wilson3fb99a72012-07-02 19:48:37 +0000666 addPass(&MachineLoopInfoID);
667 addPass(&PHIEliminationID);
Andrew Trick8dd26252012-02-10 04:10:36 +0000668 }
Jakob Stoklund Olesendcc44362012-08-03 22:12:54 +0000669
670 // Eventually, we want to run LiveIntervals before PHI elimination.
671 if (EarlyLiveIntervals)
672 addPass(&LiveIntervalsID);
673
Bob Wilson3fb99a72012-07-02 19:48:37 +0000674 addPass(&TwoAddressInstructionPassID);
Andrew Trick8dd26252012-02-10 04:10:36 +0000675
Andrew Trick8dd26252012-02-10 04:10:36 +0000676 if (EnableStrongPHIElim)
Bob Wilson3fb99a72012-07-02 19:48:37 +0000677 addPass(&StrongPHIEliminationID);
Andrew Trick8dd26252012-02-10 04:10:36 +0000678
Bob Wilson3fb99a72012-07-02 19:48:37 +0000679 addPass(&RegisterCoalescerID);
Andrew Trick8dd26252012-02-10 04:10:36 +0000680
681 // PreRA instruction scheduling.
Bob Wilson3fb99a72012-07-02 19:48:37 +0000682 if (addPass(&MachineSchedulerID))
Andrew Trick17d35e52012-03-14 04:00:41 +0000683 printAndVerify("After Machine Scheduling");
Andrew Trick8dd26252012-02-10 04:10:36 +0000684
685 // Add the selected register allocation pass.
Bob Wilson564fbf62012-07-02 19:48:31 +0000686 addPass(RegAllocPass);
Jakob Stoklund Olesen34f5a2b2012-06-26 17:09:29 +0000687 printAndVerify("After Register Allocation, before rewriter");
688
689 // Allow targets to change the register assignments before rewriting.
690 if (addPreRewrite())
691 printAndVerify("After pre-rewrite passes");
Andrew Trickf7b96312012-02-09 00:40:55 +0000692
Jakob Stoklund Olesen05ec7122012-06-08 23:44:45 +0000693 // Finally rewrite virtual registers.
Bob Wilson3fb99a72012-07-02 19:48:37 +0000694 addPass(&VirtRegRewriterID);
Jakob Stoklund Olesen05ec7122012-06-08 23:44:45 +0000695 printAndVerify("After Virtual Register Rewriter");
696
Andrew Trick746f24b2012-02-11 07:11:32 +0000697 // FinalizeRegAlloc is convenient until MachineInstrBundles is more mature,
698 // but eventually, all users of it should probably be moved to addPostRA and
699 // it can go away. Currently, it's the intended place for targets to run
700 // FinalizeMachineBundles, because passes other than MachineScheduling an
701 // RegAlloc itself may not be aware of bundles.
702 if (addFinalizeRegAlloc())
703 printAndVerify("After RegAlloc finalization");
704
Andrew Trickf7b96312012-02-09 00:40:55 +0000705 // Perform stack slot coloring and post-ra machine LICM.
Andrew Trick8dd26252012-02-10 04:10:36 +0000706 //
707 // FIXME: Re-enable coloring with register when it's capable of adding
708 // kill markers.
Bob Wilson3fb99a72012-07-02 19:48:37 +0000709 addPass(&StackSlotColoringID);
Andrew Trick900d7b72012-02-15 07:57:03 +0000710
711 // Run post-ra machine LICM to hoist reloads / remats.
712 //
713 // FIXME: can this move into MachineLateOptimization?
Bob Wilson3fb99a72012-07-02 19:48:37 +0000714 addPass(&PostRAMachineLICMID);
Andrew Trick900d7b72012-02-15 07:57:03 +0000715
716 printAndVerify("After StackSlotColoring and postra Machine LICM");
Andrew Trickf7b96312012-02-09 00:40:55 +0000717}
718
719//===---------------------------------------------------------------------===//
720/// Post RegAlloc Pass Configuration
721//===---------------------------------------------------------------------===//
722
723/// Add passes that optimize machine instructions after register allocation.
724void TargetPassConfig::addMachineLateOptimization() {
725 // Branch folding must be run after regalloc and prolog/epilog insertion.
Bob Wilson3fb99a72012-07-02 19:48:37 +0000726 if (addPass(&BranchFolderPassID))
Jakob Stoklund Olesen663ee202012-03-28 20:47:37 +0000727 printAndVerify("After BranchFolding");
Andrew Trickf7b96312012-02-09 00:40:55 +0000728
729 // Tail duplication.
Bob Wilson3fb99a72012-07-02 19:48:37 +0000730 if (addPass(&TailDuplicateID))
Jakob Stoklund Olesen663ee202012-03-28 20:47:37 +0000731 printAndVerify("After TailDuplicate");
Andrew Trickf7b96312012-02-09 00:40:55 +0000732
733 // Copy propagation.
Bob Wilson3fb99a72012-07-02 19:48:37 +0000734 if (addPass(&MachineCopyPropagationID))
Jakob Stoklund Olesen663ee202012-03-28 20:47:37 +0000735 printAndVerify("After copy propagation pass");
Andrew Trickf7b96312012-02-09 00:40:55 +0000736}
737
Evan Chengab37b2c2012-12-21 02:57:04 +0000738/// Add standard GC passes.
739bool TargetPassConfig::addGCPasses() {
740 addPass(&GCMachineCodeAnalysisID);
741 return true;
742}
743
Andrew Trickf7b96312012-02-09 00:40:55 +0000744/// Add standard basic block placement passes.
745void TargetPassConfig::addBlockPlacement() {
Bob Wilson3fb99a72012-07-02 19:48:37 +0000746 AnalysisID PassID = 0;
Chandler Carruth9e67db42012-04-16 13:49:17 +0000747 if (!DisableBlockPlacement) {
748 // MachineBlockPlacement is a new pass which subsumes the functionality of
749 // CodPlacementOpt. The old code placement pass can be restored by
750 // disabling block placement, but eventually it will be removed.
Bob Wilson3fb99a72012-07-02 19:48:37 +0000751 PassID = addPass(&MachineBlockPlacementID);
Andrew Trickf7b96312012-02-09 00:40:55 +0000752 } else {
Bob Wilson3fb99a72012-07-02 19:48:37 +0000753 PassID = addPass(&CodePlacementOptID);
Andrew Trickf7b96312012-02-09 00:40:55 +0000754 }
Bob Wilson3fb99a72012-07-02 19:48:37 +0000755 if (PassID) {
Andrew Trick79bf2882012-02-15 03:21:51 +0000756 // Run a separate pass to collect block placement statistics.
757 if (EnableBlockPlacementStats)
Bob Wilson3fb99a72012-07-02 19:48:37 +0000758 addPass(&MachineBlockPlacementStatsID);
Andrew Trickf7b96312012-02-09 00:40:55 +0000759
Jakob Stoklund Olesen8b4c5022012-03-28 23:54:28 +0000760 printAndVerify("After machine block placement.");
Andrew Trickf7b96312012-02-09 00:40:55 +0000761 }
762}