blob: 0ee0213d9a47b00124a064478f787876a30e9200 [file] [log] [blame]
Chris Lattnere138b3d2008-01-01 20:36:19 +00001//===-- lib/CodeGen/MachineInstr.cpp --------------------------------------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Brian Gaeke21326fc2004-02-13 04:39:32 +00009//
10// Methods common to all machine instructions.
11//
Chris Lattner035dfbe2002-08-09 20:08:06 +000012//===----------------------------------------------------------------------===//
Vikram S. Adve70bc4b52001-07-21 12:41:50 +000013
Chris Lattner822b4fb2001-09-07 17:18:30 +000014#include "llvm/CodeGen/MachineInstr.h"
Evan Chengfb112882009-03-23 08:01:15 +000015#include "llvm/Constants.h"
Bill Wendling0bcbd1d2012-06-28 00:05:13 +000016#include "llvm/DebugInfo.h"
Dan Gohman8c2b5252009-10-30 01:27:03 +000017#include "llvm/Function.h"
Evan Chengfb112882009-03-23 08:01:15 +000018#include "llvm/InlineAsm.h"
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +000019#include "llvm/LLVMContext.h"
Chris Lattner72aaa3c2010-03-13 08:14:18 +000020#include "llvm/Metadata.h"
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +000021#include "llvm/Module.h"
Chris Lattner5e9cd432009-12-28 08:30:43 +000022#include "llvm/Type.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000023#include "llvm/Value.h"
Dan Gohmancd26ec52009-09-23 01:33:16 +000024#include "llvm/Assembly/Writer.h"
Evan Cheng506049f2010-03-03 01:44:33 +000025#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattner8517e1f2004-02-19 16:17:08 +000026#include "llvm/CodeGen/MachineFunction.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000027#include "llvm/CodeGen/MachineMemOperand.h"
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +000028#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner62ed6b92008-01-01 01:12:31 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000030#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenge837dea2011-06-28 19:10:37 +000031#include "llvm/MC/MCInstrDesc.h"
Chris Lattner72aaa3c2010-03-13 08:14:18 +000032#include "llvm/MC/MCSymbol.h"
Chris Lattner10491642002-10-30 00:48:05 +000033#include "llvm/Target/TargetMachine.h"
Evan Chengbb81d972008-01-31 09:59:15 +000034#include "llvm/Target/TargetInstrInfo.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000035#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohmane33f44c2009-10-07 17:38:06 +000036#include "llvm/Analysis/AliasAnalysis.h"
David Greene3b325332010-01-04 23:48:20 +000037#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000038#include "llvm/Support/ErrorHandling.h"
Dan Gohman2c3f7ae2008-07-17 23:49:46 +000039#include "llvm/Support/LeakDetector.h"
Dan Gohmance42e402008-07-07 20:32:02 +000040#include "llvm/Support/MathExtras.h"
Chris Lattneredfb72c2008-08-24 20:37:32 +000041#include "llvm/Support/raw_ostream.h"
Dan Gohmanb8d2f552008-08-20 15:58:01 +000042#include "llvm/ADT/FoldingSet.h"
Chandler Carruthfc226252012-03-07 09:39:46 +000043#include "llvm/ADT/Hashing.h"
Chris Lattner0742b592004-02-23 18:38:20 +000044using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000045
Chris Lattnerf7382302007-12-30 21:56:09 +000046//===----------------------------------------------------------------------===//
47// MachineOperand Implementation
48//===----------------------------------------------------------------------===//
49
Chris Lattner62ed6b92008-01-01 01:12:31 +000050/// AddRegOperandToRegInfo - Add this register operand to the specified
51/// MachineRegisterInfo. If it is null, then the next/prev fields should be
52/// explicitly nulled out.
53void MachineOperand::AddRegOperandToRegInfo(MachineRegisterInfo *RegInfo) {
Dan Gohmand735b802008-10-03 15:45:36 +000054 assert(isReg() && "Can only add reg operand to use lists");
Jim Grosbachee61d672011-08-24 16:44:17 +000055
Chris Lattner62ed6b92008-01-01 01:12:31 +000056 // If the reginfo pointer is null, just explicitly null out or next/prev
57 // pointers, to ensure they are not garbage.
58 if (RegInfo == 0) {
59 Contents.Reg.Prev = 0;
60 Contents.Reg.Next = 0;
61 return;
62 }
Jim Grosbachee61d672011-08-24 16:44:17 +000063
Chris Lattner62ed6b92008-01-01 01:12:31 +000064 // Otherwise, add this operand to the head of the registers use/def list.
Chris Lattner80fe5312008-01-01 21:08:22 +000065 MachineOperand **Head = &RegInfo->getRegUseDefListHead(getReg());
Jim Grosbachee61d672011-08-24 16:44:17 +000066
Chris Lattner80fe5312008-01-01 21:08:22 +000067 // For SSA values, we prefer to keep the definition at the start of the list.
68 // we do this by skipping over the definition if it is at the head of the
69 // list.
70 if (*Head && (*Head)->isDef())
71 Head = &(*Head)->Contents.Reg.Next;
Jim Grosbachee61d672011-08-24 16:44:17 +000072
Chris Lattner80fe5312008-01-01 21:08:22 +000073 Contents.Reg.Next = *Head;
Chris Lattner62ed6b92008-01-01 01:12:31 +000074 if (Contents.Reg.Next) {
75 assert(getReg() == Contents.Reg.Next->getReg() &&
76 "Different regs on the same list!");
77 Contents.Reg.Next->Contents.Reg.Prev = &Contents.Reg.Next;
78 }
Jim Grosbachee61d672011-08-24 16:44:17 +000079
Chris Lattner80fe5312008-01-01 21:08:22 +000080 Contents.Reg.Prev = Head;
81 *Head = this;
Chris Lattner62ed6b92008-01-01 01:12:31 +000082}
83
Dan Gohman3bc1a372009-04-15 01:17:37 +000084/// RemoveRegOperandFromRegInfo - Remove this register operand from the
85/// MachineRegisterInfo it is linked with.
86void MachineOperand::RemoveRegOperandFromRegInfo() {
87 assert(isOnRegUseList() && "Reg operand is not on a use list");
88 // Unlink this from the doubly linked list of operands.
89 MachineOperand *NextOp = Contents.Reg.Next;
Jim Grosbachee61d672011-08-24 16:44:17 +000090 *Contents.Reg.Prev = NextOp;
Dan Gohman3bc1a372009-04-15 01:17:37 +000091 if (NextOp) {
92 assert(NextOp->getReg() == getReg() && "Corrupt reg use/def chain!");
93 NextOp->Contents.Reg.Prev = Contents.Reg.Prev;
94 }
95 Contents.Reg.Prev = 0;
96 Contents.Reg.Next = 0;
97}
98
Chris Lattner62ed6b92008-01-01 01:12:31 +000099void MachineOperand::setReg(unsigned Reg) {
100 if (getReg() == Reg) return; // No change.
Jim Grosbachee61d672011-08-24 16:44:17 +0000101
Chris Lattner62ed6b92008-01-01 01:12:31 +0000102 // Otherwise, we have to change the register. If this operand is embedded
103 // into a machine function, we need to update the old and new register's
104 // use/def lists.
105 if (MachineInstr *MI = getParent())
106 if (MachineBasicBlock *MBB = MI->getParent())
107 if (MachineFunction *MF = MBB->getParent()) {
108 RemoveRegOperandFromRegInfo();
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +0000109 SmallContents.RegNo = Reg;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000110 AddRegOperandToRegInfo(&MF->getRegInfo());
111 return;
112 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000113
Chris Lattner62ed6b92008-01-01 01:12:31 +0000114 // Otherwise, just change the register, no problem. :)
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +0000115 SmallContents.RegNo = Reg;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000116}
117
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +0000118void MachineOperand::substVirtReg(unsigned Reg, unsigned SubIdx,
119 const TargetRegisterInfo &TRI) {
120 assert(TargetRegisterInfo::isVirtualRegister(Reg));
121 if (SubIdx && getSubReg())
122 SubIdx = TRI.composeSubRegIndices(SubIdx, getSubReg());
123 setReg(Reg);
Jakob Stoklund Olesena5135f62010-06-01 22:39:25 +0000124 if (SubIdx)
125 setSubReg(SubIdx);
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +0000126}
127
128void MachineOperand::substPhysReg(unsigned Reg, const TargetRegisterInfo &TRI) {
129 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
130 if (getSubReg()) {
131 Reg = TRI.getSubReg(Reg, getSubReg());
Jakob Stoklund Olesencf724f02011-05-08 19:21:08 +0000132 // Note that getSubReg() may return 0 if the sub-register doesn't exist.
133 // That won't happen in legal code.
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +0000134 setSubReg(0);
135 }
136 setReg(Reg);
137}
138
Chris Lattner62ed6b92008-01-01 01:12:31 +0000139/// ChangeToImmediate - Replace this operand with a new immediate operand of
140/// the specified value. If an operand is known to be an immediate already,
141/// the setImm method should be used.
142void MachineOperand::ChangeToImmediate(int64_t ImmVal) {
143 // If this operand is currently a register operand, and if this is in a
144 // function, deregister the operand from the register's use/def list.
Dan Gohmand735b802008-10-03 15:45:36 +0000145 if (isReg() && getParent() && getParent()->getParent() &&
Chris Lattner62ed6b92008-01-01 01:12:31 +0000146 getParent()->getParent()->getParent())
147 RemoveRegOperandFromRegInfo();
Jim Grosbachee61d672011-08-24 16:44:17 +0000148
Chris Lattner62ed6b92008-01-01 01:12:31 +0000149 OpKind = MO_Immediate;
150 Contents.ImmVal = ImmVal;
151}
152
153/// ChangeToRegister - Replace this operand with a new register operand of
154/// the specified value. If an operand is known to be an register already,
155/// the setReg method should be used.
156void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp,
Dale Johannesen9653f9e2010-02-10 00:41:49 +0000157 bool isKill, bool isDead, bool isUndef,
158 bool isDebug) {
Jim Grosbachee61d672011-08-24 16:44:17 +0000159 // If this operand is already a register operand, use setReg to update the
Chris Lattner62ed6b92008-01-01 01:12:31 +0000160 // register's use/def lists.
Dan Gohmand735b802008-10-03 15:45:36 +0000161 if (isReg()) {
Dale Johannesene0091802008-09-14 01:44:36 +0000162 assert(!isEarlyClobber());
Chris Lattner62ed6b92008-01-01 01:12:31 +0000163 setReg(Reg);
164 } else {
165 // Otherwise, change this to a register and set the reg#.
166 OpKind = MO_Register;
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +0000167 SmallContents.RegNo = Reg;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000168
169 // If this operand is embedded in a function, add the operand to the
170 // register's use/def list.
171 if (MachineInstr *MI = getParent())
172 if (MachineBasicBlock *MBB = MI->getParent())
173 if (MachineFunction *MF = MBB->getParent())
174 AddRegOperandToRegInfo(&MF->getRegInfo());
175 }
176
177 IsDef = isDef;
178 IsImp = isImp;
179 IsKill = isKill;
180 IsDead = isDead;
Evan Cheng4784f1f2009-06-30 08:49:04 +0000181 IsUndef = isUndef;
Jakob Stoklund Olesen20682152011-12-07 00:22:07 +0000182 IsInternalRead = false;
Dale Johannesene0091802008-09-14 01:44:36 +0000183 IsEarlyClobber = false;
Dale Johannesen9653f9e2010-02-10 00:41:49 +0000184 IsDebug = isDebug;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000185 SubReg = 0;
186}
187
Chris Lattnerf7382302007-12-30 21:56:09 +0000188/// isIdenticalTo - Return true if this operand is identical to the specified
189/// operand.
190bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const {
Chris Lattner31530612009-06-24 17:54:48 +0000191 if (getType() != Other.getType() ||
192 getTargetFlags() != Other.getTargetFlags())
193 return false;
Jim Grosbachee61d672011-08-24 16:44:17 +0000194
Chris Lattnerf7382302007-12-30 21:56:09 +0000195 switch (getType()) {
Chris Lattnerf7382302007-12-30 21:56:09 +0000196 case MachineOperand::MO_Register:
197 return getReg() == Other.getReg() && isDef() == Other.isDef() &&
198 getSubReg() == Other.getSubReg();
199 case MachineOperand::MO_Immediate:
200 return getImm() == Other.getImm();
Cameron Zwarichc20fb632011-07-01 23:45:21 +0000201 case MachineOperand::MO_CImmediate:
202 return getCImm() == Other.getCImm();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000203 case MachineOperand::MO_FPImmediate:
204 return getFPImm() == Other.getFPImm();
Chris Lattnerf7382302007-12-30 21:56:09 +0000205 case MachineOperand::MO_MachineBasicBlock:
206 return getMBB() == Other.getMBB();
207 case MachineOperand::MO_FrameIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000208 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000209 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000210 return getIndex() == Other.getIndex() && getOffset() == Other.getOffset();
Chris Lattnerf7382302007-12-30 21:56:09 +0000211 case MachineOperand::MO_JumpTableIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000212 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000213 case MachineOperand::MO_GlobalAddress:
214 return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset();
215 case MachineOperand::MO_ExternalSymbol:
216 return !strcmp(getSymbolName(), Other.getSymbolName()) &&
217 getOffset() == Other.getOffset();
Dan Gohman8c2b5252009-10-30 01:27:03 +0000218 case MachineOperand::MO_BlockAddress:
219 return getBlockAddress() == Other.getBlockAddress();
Jakob Stoklund Olesen7739cad2012-01-16 19:22:00 +0000220 case MO_RegisterMask:
221 return getRegMask() == Other.getRegMask();
Chris Lattner72aaa3c2010-03-13 08:14:18 +0000222 case MachineOperand::MO_MCSymbol:
223 return getMCSymbol() == Other.getMCSymbol();
Chris Lattner24ad3ed2010-04-07 18:03:19 +0000224 case MachineOperand::MO_Metadata:
225 return getMetadata() == Other.getMetadata();
Chris Lattnerf7382302007-12-30 21:56:09 +0000226 }
Chandler Carruth732f05c2012-01-10 18:08:01 +0000227 llvm_unreachable("Invalid machine operand type");
Chris Lattnerf7382302007-12-30 21:56:09 +0000228}
229
230/// print - Print the specified machine operand.
231///
Mon P Wang5ca6bd12008-10-10 01:43:55 +0000232void MachineOperand::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80f6c582009-11-09 19:38:45 +0000233 // If the instruction is embedded into a basic block, we can find the
234 // target info for the instruction.
235 if (!TM)
236 if (const MachineInstr *MI = getParent())
237 if (const MachineBasicBlock *MBB = MI->getParent())
238 if (const MachineFunction *MF = MBB->getParent())
239 TM = &MF->getTarget();
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000240 const TargetRegisterInfo *TRI = TM ? TM->getRegisterInfo() : 0;
Dan Gohman80f6c582009-11-09 19:38:45 +0000241
Chris Lattnerf7382302007-12-30 21:56:09 +0000242 switch (getType()) {
243 case MachineOperand::MO_Register:
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000244 OS << PrintReg(getReg(), TRI, getSubReg());
Dan Gohman2ccc8392008-12-18 21:51:27 +0000245
Evan Cheng4784f1f2009-06-30 08:49:04 +0000246 if (isDef() || isKill() || isDead() || isImplicit() || isUndef() ||
Jakob Stoklund Olesen04003452011-12-07 01:08:22 +0000247 isInternalRead() || isEarlyClobber()) {
Chris Lattner31530612009-06-24 17:54:48 +0000248 OS << '<';
Chris Lattnerf7382302007-12-30 21:56:09 +0000249 bool NeedComma = false;
Evan Cheng07897072009-10-14 23:37:31 +0000250 if (isDef()) {
Chris Lattner31530612009-06-24 17:54:48 +0000251 if (NeedComma) OS << ',';
Dale Johannesen913d3df2008-09-12 17:49:03 +0000252 if (isEarlyClobber())
253 OS << "earlyclobber,";
Evan Cheng07897072009-10-14 23:37:31 +0000254 if (isImplicit())
255 OS << "imp-";
Chris Lattnerf7382302007-12-30 21:56:09 +0000256 OS << "def";
257 NeedComma = true;
Jakob Stoklund Olesen3429c752012-04-20 21:45:33 +0000258 // <def,read-undef> only makes sense when getSubReg() is set.
259 // Don't clutter the output otherwise.
260 if (isUndef() && getSubReg())
261 OS << ",read-undef";
Evan Cheng5affca02009-10-21 07:56:02 +0000262 } else if (isImplicit()) {
Evan Cheng07897072009-10-14 23:37:31 +0000263 OS << "imp-use";
Evan Cheng5affca02009-10-21 07:56:02 +0000264 NeedComma = true;
265 }
Evan Cheng07897072009-10-14 23:37:31 +0000266
Jakob Stoklund Olesen41afb9d2012-05-04 22:53:26 +0000267 if (isKill() || isDead() || (isUndef() && isUse()) || isInternalRead()) {
Chris Lattner31530612009-06-24 17:54:48 +0000268 if (NeedComma) OS << ',';
Jakob Stoklund Olesen20682152011-12-07 00:22:07 +0000269 NeedComma = false;
270 if (isKill()) {
271 OS << "kill";
272 NeedComma = true;
273 }
274 if (isDead()) {
275 OS << "dead";
276 NeedComma = true;
277 }
Jakob Stoklund Olesen3429c752012-04-20 21:45:33 +0000278 if (isUndef() && isUse()) {
Jakob Stoklund Olesen20682152011-12-07 00:22:07 +0000279 if (NeedComma) OS << ',';
Evan Cheng4784f1f2009-06-30 08:49:04 +0000280 OS << "undef";
Jakob Stoklund Olesen20682152011-12-07 00:22:07 +0000281 NeedComma = true;
282 }
283 if (isInternalRead()) {
284 if (NeedComma) OS << ',';
285 OS << "internal";
286 NeedComma = true;
Evan Cheng4784f1f2009-06-30 08:49:04 +0000287 }
Chris Lattnerf7382302007-12-30 21:56:09 +0000288 }
Chris Lattner31530612009-06-24 17:54:48 +0000289 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000290 }
291 break;
292 case MachineOperand::MO_Immediate:
293 OS << getImm();
294 break;
Devang Patel8594d422011-06-24 20:46:11 +0000295 case MachineOperand::MO_CImmediate:
296 getCImm()->getValue().print(OS, false);
297 break;
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000298 case MachineOperand::MO_FPImmediate:
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000299 if (getFPImm()->getType()->isFloatTy())
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000300 OS << getFPImm()->getValueAPF().convertToFloat();
Chris Lattner31530612009-06-24 17:54:48 +0000301 else
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000302 OS << getFPImm()->getValueAPF().convertToDouble();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000303 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000304 case MachineOperand::MO_MachineBasicBlock:
Dan Gohman0ba90f32009-10-31 20:19:03 +0000305 OS << "<BB#" << getMBB()->getNumber() << ">";
Chris Lattnerf7382302007-12-30 21:56:09 +0000306 break;
307 case MachineOperand::MO_FrameIndex:
Chris Lattner31530612009-06-24 17:54:48 +0000308 OS << "<fi#" << getIndex() << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000309 break;
310 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000311 OS << "<cp#" << getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000312 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000313 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000314 break;
315 case MachineOperand::MO_JumpTableIndex:
Chris Lattner31530612009-06-24 17:54:48 +0000316 OS << "<jt#" << getIndex() << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000317 break;
318 case MachineOperand::MO_GlobalAddress:
Dan Gohman8d4e3b52009-11-06 18:03:10 +0000319 OS << "<ga:";
320 WriteAsOperand(OS, getGlobal(), /*PrintType=*/false);
Chris Lattnerf7382302007-12-30 21:56:09 +0000321 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000322 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000323 break;
324 case MachineOperand::MO_ExternalSymbol:
325 OS << "<es:" << getSymbolName();
326 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000327 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000328 break;
Dan Gohman8c2b5252009-10-30 01:27:03 +0000329 case MachineOperand::MO_BlockAddress:
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000330 OS << '<';
Dan Gohman0ba90f32009-10-31 20:19:03 +0000331 WriteAsOperand(OS, getBlockAddress(), /*PrintType=*/false);
Dan Gohman8c2b5252009-10-30 01:27:03 +0000332 OS << '>';
333 break;
Jakob Stoklund Olesen7739cad2012-01-16 19:22:00 +0000334 case MachineOperand::MO_RegisterMask:
Jakob Stoklund Olesen478a8a02012-02-02 23:52:57 +0000335 OS << "<regmask>";
Jakob Stoklund Olesen7739cad2012-01-16 19:22:00 +0000336 break;
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000337 case MachineOperand::MO_Metadata:
338 OS << '<';
339 WriteAsOperand(OS, getMetadata(), /*PrintType=*/false);
340 OS << '>';
341 break;
Chris Lattner72aaa3c2010-03-13 08:14:18 +0000342 case MachineOperand::MO_MCSymbol:
343 OS << "<MCSym=" << *getMCSymbol() << '>';
344 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000345 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000346
Chris Lattner31530612009-06-24 17:54:48 +0000347 if (unsigned TF = getTargetFlags())
348 OS << "[TF=" << TF << ']';
Chris Lattnerf7382302007-12-30 21:56:09 +0000349}
350
351//===----------------------------------------------------------------------===//
Dan Gohmance42e402008-07-07 20:32:02 +0000352// MachineMemOperand Implementation
353//===----------------------------------------------------------------------===//
354
Chris Lattner40a858f2010-09-21 05:39:30 +0000355/// getAddrSpace - Return the LLVM IR address space number that this pointer
356/// points into.
357unsigned MachinePointerInfo::getAddrSpace() const {
358 if (V == 0) return 0;
359 return cast<PointerType>(V->getType())->getAddressSpace();
360}
361
Chris Lattnere8639032010-09-21 06:22:23 +0000362/// getConstantPool - Return a MachinePointerInfo record that refers to the
363/// constant pool.
364MachinePointerInfo MachinePointerInfo::getConstantPool() {
365 return MachinePointerInfo(PseudoSourceValue::getConstantPool());
366}
367
368/// getFixedStack - Return a MachinePointerInfo record that refers to the
369/// the specified FrameIndex.
370MachinePointerInfo MachinePointerInfo::getFixedStack(int FI, int64_t offset) {
371 return MachinePointerInfo(PseudoSourceValue::getFixedStack(FI), offset);
372}
373
Chris Lattner1daa6f42010-09-21 06:43:24 +0000374MachinePointerInfo MachinePointerInfo::getJumpTable() {
375 return MachinePointerInfo(PseudoSourceValue::getJumpTable());
376}
377
378MachinePointerInfo MachinePointerInfo::getGOT() {
379 return MachinePointerInfo(PseudoSourceValue::getGOT());
380}
Chris Lattner40a858f2010-09-21 05:39:30 +0000381
Chris Lattnerfc448ff2010-09-21 18:51:21 +0000382MachinePointerInfo MachinePointerInfo::getStack(int64_t Offset) {
383 return MachinePointerInfo(PseudoSourceValue::getStack(), Offset);
384}
385
Chris Lattnerda39c392010-09-21 04:32:08 +0000386MachineMemOperand::MachineMemOperand(MachinePointerInfo ptrinfo, unsigned f,
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000387 uint64_t s, unsigned int a,
Rafael Espindola95d594c2012-03-31 18:14:00 +0000388 const MDNode *TBAAInfo,
389 const MDNode *Ranges)
Chris Lattnerda39c392010-09-21 04:32:08 +0000390 : PtrInfo(ptrinfo), Size(s),
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000391 Flags((f & ((1 << MOMaxBits) - 1)) | ((Log2_32(a) + 1) << MOMaxBits)),
Rafael Espindola95d594c2012-03-31 18:14:00 +0000392 TBAAInfo(TBAAInfo), Ranges(Ranges) {
Chris Lattnerda39c392010-09-21 04:32:08 +0000393 assert((PtrInfo.V == 0 || isa<PointerType>(PtrInfo.V->getType())) &&
394 "invalid pointer value");
Dan Gohman28f02fd2009-09-21 19:47:04 +0000395 assert(getBaseAlignment() == a && "Alignment is not a power of 2!");
Dan Gohmanc5e1f982008-07-16 15:56:42 +0000396 assert((isLoad() || isStore()) && "Not a load/store!");
Dan Gohmance42e402008-07-07 20:32:02 +0000397}
398
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000399/// Profile - Gather unique data for the object.
400///
401void MachineMemOperand::Profile(FoldingSetNodeID &ID) const {
Chris Lattnere8e2e802010-09-21 04:23:39 +0000402 ID.AddInteger(getOffset());
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000403 ID.AddInteger(Size);
Chris Lattnere8e2e802010-09-21 04:23:39 +0000404 ID.AddPointer(getValue());
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000405 ID.AddInteger(Flags);
406}
407
Dan Gohmanc76909a2009-09-25 20:36:54 +0000408void MachineMemOperand::refineAlignment(const MachineMemOperand *MMO) {
409 // The Value and Offset may differ due to CSE. But the flags and size
410 // should be the same.
411 assert(MMO->getFlags() == getFlags() && "Flags mismatch!");
412 assert(MMO->getSize() == getSize() && "Size mismatch!");
413
414 if (MMO->getBaseAlignment() >= getBaseAlignment()) {
415 // Update the alignment value.
David Greeneba2b2972010-02-15 16:48:31 +0000416 Flags = (Flags & ((1 << MOMaxBits) - 1)) |
417 ((Log2_32(MMO->getBaseAlignment()) + 1) << MOMaxBits);
Dan Gohmanc76909a2009-09-25 20:36:54 +0000418 // Also update the base and offset, because the new alignment may
419 // not be applicable with the old ones.
Chris Lattnere8e2e802010-09-21 04:23:39 +0000420 PtrInfo = MMO->PtrInfo;
Dan Gohmanc76909a2009-09-25 20:36:54 +0000421 }
422}
423
Dan Gohman4b2ebc12009-09-25 23:33:20 +0000424/// getAlignment - Return the minimum known alignment in bytes of the
425/// actual memory reference.
426uint64_t MachineMemOperand::getAlignment() const {
427 return MinAlign(getBaseAlignment(), getOffset());
428}
429
Dan Gohmanc76909a2009-09-25 20:36:54 +0000430raw_ostream &llvm::operator<<(raw_ostream &OS, const MachineMemOperand &MMO) {
431 assert((MMO.isLoad() || MMO.isStore()) &&
Dan Gohmancd26ec52009-09-23 01:33:16 +0000432 "SV has to be a load, store or both.");
Jim Grosbachee61d672011-08-24 16:44:17 +0000433
Dan Gohmanc76909a2009-09-25 20:36:54 +0000434 if (MMO.isVolatile())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000435 OS << "Volatile ";
436
Dan Gohmanc76909a2009-09-25 20:36:54 +0000437 if (MMO.isLoad())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000438 OS << "LD";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000439 if (MMO.isStore())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000440 OS << "ST";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000441 OS << MMO.getSize();
Jim Grosbachee61d672011-08-24 16:44:17 +0000442
Dan Gohmancd26ec52009-09-23 01:33:16 +0000443 // Print the address information.
444 OS << "[";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000445 if (!MMO.getValue())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000446 OS << "<unknown>";
447 else
Dan Gohmanc76909a2009-09-25 20:36:54 +0000448 WriteAsOperand(OS, MMO.getValue(), /*PrintType=*/false);
Dan Gohmancd26ec52009-09-23 01:33:16 +0000449
450 // If the alignment of the memory reference itself differs from the alignment
451 // of the base pointer, print the base alignment explicitly, next to the base
452 // pointer.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000453 if (MMO.getBaseAlignment() != MMO.getAlignment())
454 OS << "(align=" << MMO.getBaseAlignment() << ")";
Dan Gohmancd26ec52009-09-23 01:33:16 +0000455
Dan Gohmanc76909a2009-09-25 20:36:54 +0000456 if (MMO.getOffset() != 0)
457 OS << "+" << MMO.getOffset();
Dan Gohmancd26ec52009-09-23 01:33:16 +0000458 OS << "]";
459
460 // Print the alignment of the reference.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000461 if (MMO.getBaseAlignment() != MMO.getAlignment() ||
462 MMO.getBaseAlignment() != MMO.getSize())
463 OS << "(align=" << MMO.getAlignment() << ")";
Dan Gohmancd26ec52009-09-23 01:33:16 +0000464
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000465 // Print TBAA info.
466 if (const MDNode *TBAAInfo = MMO.getTBAAInfo()) {
467 OS << "(tbaa=";
468 if (TBAAInfo->getNumOperands() > 0)
469 WriteAsOperand(OS, TBAAInfo->getOperand(0), /*PrintType=*/false);
470 else
471 OS << "<unknown>";
472 OS << ")";
473 }
474
Bill Wendlingd65ba722011-04-29 23:45:22 +0000475 // Print nontemporal info.
476 if (MMO.isNonTemporal())
477 OS << "(nontemporal)";
478
Dan Gohmancd26ec52009-09-23 01:33:16 +0000479 return OS;
480}
481
Dan Gohmance42e402008-07-07 20:32:02 +0000482//===----------------------------------------------------------------------===//
Chris Lattnerf7382302007-12-30 21:56:09 +0000483// MachineInstr Implementation
484//===----------------------------------------------------------------------===//
485
Evan Chengc0f64ff2006-11-27 23:37:22 +0000486/// MachineInstr ctor - This constructor creates a dummy MachineInstr with
Evan Chenge837dea2011-06-28 19:10:37 +0000487/// MCID NULL and no operands.
Evan Chengc0f64ff2006-11-27 23:37:22 +0000488MachineInstr::MachineInstr()
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000489 : MCID(0), Flags(0), AsmPrinterFlags(0),
Benjamin Kramer861ea232012-03-16 16:39:27 +0000490 NumMemRefs(0), MemRefs(0),
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000491 Parent(0) {
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000492 // Make sure that we get added to a machine basicblock
493 LeakDetector::addGarbageObject(this);
Chris Lattner72791222002-10-28 20:59:49 +0000494}
495
Evan Cheng67f660c2006-11-30 07:08:44 +0000496void MachineInstr::addImplicitDefUseOperands() {
Evan Chenge837dea2011-06-28 19:10:37 +0000497 if (MCID->ImplicitDefs)
Craig Topperfac25982012-03-08 08:22:45 +0000498 for (const uint16_t *ImpDefs = MCID->getImplicitDefs(); *ImpDefs; ++ImpDefs)
Chris Lattner8019f412007-12-30 00:41:17 +0000499 addOperand(MachineOperand::CreateReg(*ImpDefs, true, true));
Evan Chenge837dea2011-06-28 19:10:37 +0000500 if (MCID->ImplicitUses)
Craig Topperfac25982012-03-08 08:22:45 +0000501 for (const uint16_t *ImpUses = MCID->getImplicitUses(); *ImpUses; ++ImpUses)
Chris Lattner8019f412007-12-30 00:41:17 +0000502 addOperand(MachineOperand::CreateReg(*ImpUses, false, true));
Evan Chengd7de4962006-11-13 23:34:06 +0000503}
504
Bob Wilson0855cad2010-04-09 04:34:03 +0000505/// MachineInstr ctor - This constructor creates a MachineInstr and adds the
506/// implicit operands. It reserves space for the number of operands specified by
Evan Chenge837dea2011-06-28 19:10:37 +0000507/// the MCInstrDesc.
508MachineInstr::MachineInstr(const MCInstrDesc &tid, bool NoImp)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000509 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Benjamin Kramer861ea232012-03-16 16:39:27 +0000510 NumMemRefs(0), MemRefs(0), Parent(0) {
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000511 unsigned NumImplicitOps = 0;
Bob Wilson1793ab92010-04-09 04:46:43 +0000512 if (!NoImp)
Evan Chenge837dea2011-06-28 19:10:37 +0000513 NumImplicitOps = MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
514 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Evan Chengfa945722007-10-13 02:23:01 +0000515 if (!NoImp)
516 addImplicitDefUseOperands();
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000517 // Make sure that we get added to a machine basicblock
518 LeakDetector::addGarbageObject(this);
Evan Chengd7de4962006-11-13 23:34:06 +0000519}
520
Dale Johannesen06efc022009-01-27 23:20:29 +0000521/// MachineInstr ctor - As above, but with a DebugLoc.
Evan Chenge837dea2011-06-28 19:10:37 +0000522MachineInstr::MachineInstr(const MCInstrDesc &tid, const DebugLoc dl,
Dale Johannesen06efc022009-01-27 23:20:29 +0000523 bool NoImp)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000524 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Benjamin Kramer861ea232012-03-16 16:39:27 +0000525 NumMemRefs(0), MemRefs(0), Parent(0), debugLoc(dl) {
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000526 unsigned NumImplicitOps = 0;
Bob Wilson1793ab92010-04-09 04:46:43 +0000527 if (!NoImp)
Evan Chenge837dea2011-06-28 19:10:37 +0000528 NumImplicitOps = MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
529 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Dale Johannesen06efc022009-01-27 23:20:29 +0000530 if (!NoImp)
531 addImplicitDefUseOperands();
532 // Make sure that we get added to a machine basicblock
533 LeakDetector::addGarbageObject(this);
534}
535
536/// MachineInstr ctor - Work exactly the same as the ctor two above, except
Jim Grosbachee61d672011-08-24 16:44:17 +0000537/// that the MachineInstr is created and added to the end of the specified
Dale Johannesen06efc022009-01-27 23:20:29 +0000538/// basic block.
Evan Chenge837dea2011-06-28 19:10:37 +0000539MachineInstr::MachineInstr(MachineBasicBlock *MBB, const MCInstrDesc &tid)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000540 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Benjamin Kramer861ea232012-03-16 16:39:27 +0000541 NumMemRefs(0), MemRefs(0), Parent(0) {
Dale Johannesen06efc022009-01-27 23:20:29 +0000542 assert(MBB && "Cannot use inserting ctor with null basic block!");
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000543 unsigned NumImplicitOps =
544 MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
Evan Chenge837dea2011-06-28 19:10:37 +0000545 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Dale Johannesen06efc022009-01-27 23:20:29 +0000546 addImplicitDefUseOperands();
547 // Make sure that we get added to a machine basicblock
548 LeakDetector::addGarbageObject(this);
549 MBB->push_back(this); // Add instruction to end of basic block!
550}
551
552/// MachineInstr ctor - As above, but with a DebugLoc.
553///
554MachineInstr::MachineInstr(MachineBasicBlock *MBB, const DebugLoc dl,
Evan Chenge837dea2011-06-28 19:10:37 +0000555 const MCInstrDesc &tid)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000556 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Benjamin Kramer861ea232012-03-16 16:39:27 +0000557 NumMemRefs(0), MemRefs(0), Parent(0), debugLoc(dl) {
Chris Lattnerddd7fcb2002-10-29 23:19:00 +0000558 assert(MBB && "Cannot use inserting ctor with null basic block!");
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000559 unsigned NumImplicitOps =
560 MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
Evan Chenge837dea2011-06-28 19:10:37 +0000561 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Evan Cheng67f660c2006-11-30 07:08:44 +0000562 addImplicitDefUseOperands();
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000563 // Make sure that we get added to a machine basicblock
564 LeakDetector::addGarbageObject(this);
Chris Lattnerddd7fcb2002-10-29 23:19:00 +0000565 MBB->push_back(this); // Add instruction to end of basic block!
566}
567
Misha Brukmance22e762004-07-09 14:45:17 +0000568/// MachineInstr ctor - Copies MachineInstr arg exactly
569///
Evan Cheng1ed99222008-07-19 00:37:25 +0000570MachineInstr::MachineInstr(MachineFunction &MF, const MachineInstr &MI)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000571 : MCID(&MI.getDesc()), Flags(0), AsmPrinterFlags(0),
Benjamin Kramer861ea232012-03-16 16:39:27 +0000572 NumMemRefs(MI.NumMemRefs), MemRefs(MI.MemRefs),
Dan Gohmanc76909a2009-09-25 20:36:54 +0000573 Parent(0), debugLoc(MI.getDebugLoc()) {
Chris Lattner943b5e12006-05-04 19:14:44 +0000574 Operands.reserve(MI.getNumOperands());
Tanya Lattnerb5159ed2004-05-23 20:58:02 +0000575
Misha Brukmance22e762004-07-09 14:45:17 +0000576 // Add operands
Evan Cheng1ed99222008-07-19 00:37:25 +0000577 for (unsigned i = 0; i != MI.getNumOperands(); ++i)
578 addOperand(MI.getOperand(i));
Tanya Lattner0c63e032004-05-24 03:14:18 +0000579
Anton Korobeynikov6dd97472011-03-05 18:43:04 +0000580 // Copy all the flags.
581 Flags = MI.Flags;
582
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000583 // Set parent to null.
Chris Lattnerf20c1a42007-12-31 04:56:33 +0000584 Parent = 0;
Dan Gohman6116a732008-07-21 18:47:29 +0000585
586 LeakDetector::addGarbageObject(this);
Tanya Lattner466b5342004-05-23 19:35:12 +0000587}
588
Misha Brukmance22e762004-07-09 14:45:17 +0000589MachineInstr::~MachineInstr() {
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000590 LeakDetector::removeGarbageObject(this);
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000591#ifndef NDEBUG
Chris Lattner62ed6b92008-01-01 01:12:31 +0000592 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000593 assert(Operands[i].ParentMI == this && "ParentMI mismatch!");
Dan Gohmand735b802008-10-03 15:45:36 +0000594 assert((!Operands[i].isReg() || !Operands[i].isOnRegUseList()) &&
Chris Lattner62ed6b92008-01-01 01:12:31 +0000595 "Reg operand def/use list corrupted");
596 }
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000597#endif
Alkis Evlogimenosaad5c052004-02-16 07:17:43 +0000598}
599
Chris Lattner62ed6b92008-01-01 01:12:31 +0000600/// getRegInfo - If this instruction is embedded into a MachineFunction,
601/// return the MachineRegisterInfo object for the current function, otherwise
602/// return null.
603MachineRegisterInfo *MachineInstr::getRegInfo() {
604 if (MachineBasicBlock *MBB = getParent())
Dan Gohman4e526b92008-07-08 23:59:09 +0000605 return &MBB->getParent()->getRegInfo();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000606 return 0;
607}
608
609/// RemoveRegOperandsFromUseLists - Unlink all of the register operands in
610/// this instruction from their respective use lists. This requires that the
611/// operands already be on their use lists.
612void MachineInstr::RemoveRegOperandsFromUseLists() {
613 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000614 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000615 Operands[i].RemoveRegOperandFromRegInfo();
616 }
617}
618
619/// AddRegOperandsToUseLists - Add all of the register operands in
620/// this instruction from their respective use lists. This requires that the
621/// operands not be on their use lists yet.
622void MachineInstr::AddRegOperandsToUseLists(MachineRegisterInfo &RegInfo) {
623 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000624 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000625 Operands[i].AddRegOperandToRegInfo(&RegInfo);
626 }
627}
628
629
630/// addOperand - Add the specified operand to the instruction. If it is an
631/// implicit operand, it is added to the end of the operand list. If it is
632/// an explicit operand it is added at the end of the explicit operand list
Jim Grosbachee61d672011-08-24 16:44:17 +0000633/// (before the first implicit operand).
Chris Lattner62ed6b92008-01-01 01:12:31 +0000634void MachineInstr::addOperand(const MachineOperand &Op) {
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000635 assert(MCID && "Cannot add operands before providing an instr descriptor");
Dan Gohmand735b802008-10-03 15:45:36 +0000636 bool isImpReg = Op.isReg() && Op.isImplicit();
Dan Gohmanbcf28c02008-12-09 22:45:08 +0000637 MachineRegisterInfo *RegInfo = getRegInfo();
638
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000639 // If the Operands backing store is reallocated, all register operands must
640 // be removed and re-added to RegInfo. It is storing pointers to operands.
641 bool Reallocate = RegInfo &&
642 !Operands.empty() && Operands.size() == Operands.capacity();
Jim Grosbachee61d672011-08-24 16:44:17 +0000643
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000644 // Find the insert location for the new operand. Implicit registers go at
645 // the end, everything goes before the implicit regs.
646 unsigned OpNo = Operands.size();
Jim Grosbachee61d672011-08-24 16:44:17 +0000647
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000648 // Remove all the implicit operands from RegInfo if they need to be shifted.
649 // FIXME: Allow mixed explicit and implicit operands on inline asm.
650 // InstrEmitter::EmitSpecialNode() is marking inline asm clobbers as
651 // implicit-defs, but they must not be moved around. See the FIXME in
652 // InstrEmitter.cpp.
653 if (!isImpReg && !isInlineAsm()) {
654 while (OpNo && Operands[OpNo-1].isReg() && Operands[OpNo-1].isImplicit()) {
655 --OpNo;
656 if (RegInfo)
657 Operands[OpNo].RemoveRegOperandFromRegInfo();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000658 }
659 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000660
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000661 // OpNo now points as the desired insertion point. Unless this is a variadic
662 // instruction, only implicit regs are allowed beyond MCID->getNumOperands().
Jakob Stoklund Olesen33a537a2012-07-04 23:53:23 +0000663 // RegMask operands go between the explicit and implicit operands.
664 assert((isImpReg || Op.isRegMask() || MCID->isVariadic() ||
665 OpNo < MCID->getNumOperands()) &&
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000666 "Trying to add an operand to a machine instr that is already done!");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000667
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000668 // All operands from OpNo have been removed from RegInfo. If the Operands
669 // backing store needs to be reallocated, we also need to remove any other
670 // register operands.
671 if (Reallocate)
672 for (unsigned i = 0; i != OpNo; ++i)
673 if (Operands[i].isReg())
674 Operands[i].RemoveRegOperandFromRegInfo();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000675
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000676 // Insert the new operand at OpNo.
677 Operands.insert(Operands.begin() + OpNo, Op);
678 Operands[OpNo].ParentMI = this;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000679
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000680 // The Operands backing store has now been reallocated, so we can re-add the
681 // operands before OpNo.
682 if (Reallocate)
683 for (unsigned i = 0; i != OpNo; ++i)
684 if (Operands[i].isReg())
685 Operands[i].AddRegOperandToRegInfo(RegInfo);
Jim Grosbachee61d672011-08-24 16:44:17 +0000686
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000687 // When adding a register operand, tell RegInfo about it.
688 if (Operands[OpNo].isReg()) {
689 // Add the new operand to RegInfo, even when RegInfo is NULL.
690 // This will initialize the linked list pointers.
691 Operands[OpNo].AddRegOperandToRegInfo(RegInfo);
692 // If the register operand is flagged as early, mark the operand as such.
693 if (MCID->getOperandConstraint(OpNo, MCOI::EARLY_CLOBBER) != -1)
694 Operands[OpNo].setIsEarlyClobber(true);
695 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000696
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000697 // Re-add all the implicit ops.
698 if (RegInfo) {
699 for (unsigned i = OpNo + 1, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000700 assert(Operands[i].isReg() && "Should only be an implicit reg!");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000701 Operands[i].AddRegOperandToRegInfo(RegInfo);
702 }
Chris Lattner62ed6b92008-01-01 01:12:31 +0000703 }
704}
705
706/// RemoveOperand - Erase an operand from an instruction, leaving it with one
707/// fewer operand than it started with.
708///
709void MachineInstr::RemoveOperand(unsigned OpNo) {
710 assert(OpNo < Operands.size() && "Invalid operand number");
Jim Grosbachee61d672011-08-24 16:44:17 +0000711
Chris Lattner62ed6b92008-01-01 01:12:31 +0000712 // Special case removing the last one.
713 if (OpNo == Operands.size()-1) {
714 // If needed, remove from the reg def/use list.
Dan Gohmand735b802008-10-03 15:45:36 +0000715 if (Operands.back().isReg() && Operands.back().isOnRegUseList())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000716 Operands.back().RemoveRegOperandFromRegInfo();
Jim Grosbachee61d672011-08-24 16:44:17 +0000717
Chris Lattner62ed6b92008-01-01 01:12:31 +0000718 Operands.pop_back();
719 return;
720 }
721
722 // Otherwise, we are removing an interior operand. If we have reginfo to
723 // update, remove all operands that will be shifted down from their reg lists,
724 // move everything down, then re-add them.
725 MachineRegisterInfo *RegInfo = getRegInfo();
726 if (RegInfo) {
727 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000728 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000729 Operands[i].RemoveRegOperandFromRegInfo();
730 }
731 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000732
Chris Lattner62ed6b92008-01-01 01:12:31 +0000733 Operands.erase(Operands.begin()+OpNo);
734
735 if (RegInfo) {
736 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000737 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000738 Operands[i].AddRegOperandToRegInfo(RegInfo);
739 }
740 }
741}
742
Dan Gohmanc76909a2009-09-25 20:36:54 +0000743/// addMemOperand - Add a MachineMemOperand to the machine instruction.
744/// This function should be used only occasionally. The setMemRefs function
745/// is the primary method for setting up a MachineInstr's MemRefs list.
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000746void MachineInstr::addMemOperand(MachineFunction &MF,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000747 MachineMemOperand *MO) {
748 mmo_iterator OldMemRefs = MemRefs;
Benjamin Kramer861ea232012-03-16 16:39:27 +0000749 uint16_t OldNumMemRefs = NumMemRefs;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000750
Benjamin Kramer861ea232012-03-16 16:39:27 +0000751 uint16_t NewNum = NumMemRefs + 1;
Dan Gohmanc76909a2009-09-25 20:36:54 +0000752 mmo_iterator NewMemRefs = MF.allocateMemRefsArray(NewNum);
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000753
Benjamin Kramer861ea232012-03-16 16:39:27 +0000754 std::copy(OldMemRefs, OldMemRefs + OldNumMemRefs, NewMemRefs);
Dan Gohmanc76909a2009-09-25 20:36:54 +0000755 NewMemRefs[NewNum - 1] = MO;
756
757 MemRefs = NewMemRefs;
Benjamin Kramer861ea232012-03-16 16:39:27 +0000758 NumMemRefs = NewNum;
Dan Gohmanc76909a2009-09-25 20:36:54 +0000759}
Chris Lattner62ed6b92008-01-01 01:12:31 +0000760
Benjamin Kramer85f9cef2012-03-17 17:03:45 +0000761bool MachineInstr::hasPropertyInBundle(unsigned Mask, QueryType Type) const {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000762 const MachineBasicBlock *MBB = getParent();
Evan Chengddfd1372011-12-14 02:11:42 +0000763 MachineBasicBlock::const_instr_iterator MII = *this; ++MII;
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000764 while (MII != MBB->end() && MII->isInsideBundle()) {
Benjamin Kramer85f9cef2012-03-17 17:03:45 +0000765 if (MII->getDesc().getFlags() & Mask) {
Evan Cheng43d5d4c2011-12-08 19:23:10 +0000766 if (Type == AnyInBundle)
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000767 return true;
768 } else {
Evan Cheng43d5d4c2011-12-08 19:23:10 +0000769 if (Type == AllInBundle)
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000770 return false;
771 }
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000772 ++MII;
773 }
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000774
Evan Cheng43d5d4c2011-12-08 19:23:10 +0000775 return Type == AllInBundle;
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000776}
777
Evan Cheng506049f2010-03-03 01:44:33 +0000778bool MachineInstr::isIdenticalTo(const MachineInstr *Other,
779 MICheckType Check) const {
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000780 // If opcodes or number of operands are not the same then the two
781 // instructions are obviously not identical.
782 if (Other->getOpcode() != getOpcode() ||
783 Other->getNumOperands() != getNumOperands())
784 return false;
785
Evan Chengddfd1372011-12-14 02:11:42 +0000786 if (isBundle()) {
787 // Both instructions are bundles, compare MIs inside the bundle.
788 MachineBasicBlock::const_instr_iterator I1 = *this;
789 MachineBasicBlock::const_instr_iterator E1 = getParent()->instr_end();
790 MachineBasicBlock::const_instr_iterator I2 = *Other;
791 MachineBasicBlock::const_instr_iterator E2= Other->getParent()->instr_end();
792 while (++I1 != E1 && I1->isInsideBundle()) {
793 ++I2;
794 if (I2 == E2 || !I2->isInsideBundle() || !I1->isIdenticalTo(I2, Check))
795 return false;
796 }
797 }
798
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000799 // Check operands to make sure they match.
800 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
801 const MachineOperand &MO = getOperand(i);
802 const MachineOperand &OMO = Other->getOperand(i);
Evan Chengcbc988b2011-05-12 00:56:58 +0000803 if (!MO.isReg()) {
804 if (!MO.isIdenticalTo(OMO))
805 return false;
806 continue;
807 }
808
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000809 // Clients may or may not want to ignore defs when testing for equality.
810 // For example, machine CSE pass only cares about finding common
811 // subexpressions, so it's safe to ignore virtual register defs.
Evan Chengcbc988b2011-05-12 00:56:58 +0000812 if (MO.isDef()) {
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000813 if (Check == IgnoreDefs)
814 continue;
Evan Chengcbc988b2011-05-12 00:56:58 +0000815 else if (Check == IgnoreVRegDefs) {
816 if (TargetRegisterInfo::isPhysicalRegister(MO.getReg()) ||
817 TargetRegisterInfo::isPhysicalRegister(OMO.getReg()))
818 if (MO.getReg() != OMO.getReg())
819 return false;
820 } else {
821 if (!MO.isIdenticalTo(OMO))
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000822 return false;
Evan Chengcbc988b2011-05-12 00:56:58 +0000823 if (Check == CheckKillDead && MO.isDead() != OMO.isDead())
824 return false;
825 }
826 } else {
827 if (!MO.isIdenticalTo(OMO))
828 return false;
829 if (Check == CheckKillDead && MO.isKill() != OMO.isKill())
830 return false;
831 }
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000832 }
Devang Patel9194c672011-07-07 17:45:33 +0000833 // If DebugLoc does not match then two dbg.values are not identical.
834 if (isDebugValue())
835 if (!getDebugLoc().isUnknown() && !Other->getDebugLoc().isUnknown()
836 && getDebugLoc() != Other->getDebugLoc())
837 return false;
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000838 return true;
Evan Cheng506049f2010-03-03 01:44:33 +0000839}
840
Chris Lattner48d7c062006-04-17 21:35:41 +0000841/// removeFromParent - This method unlinks 'this' from the containing basic
842/// block, and returns it, but does not delete it.
843MachineInstr *MachineInstr::removeFromParent() {
844 assert(getParent() && "Not embedded in a basic block!");
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000845
846 // If it's a bundle then remove the MIs inside the bundle as well.
Evan Chengddfd1372011-12-14 02:11:42 +0000847 if (isBundle()) {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000848 MachineBasicBlock *MBB = getParent();
Evan Chengddfd1372011-12-14 02:11:42 +0000849 MachineBasicBlock::instr_iterator MII = *this; ++MII;
850 MachineBasicBlock::instr_iterator E = MBB->instr_end();
851 while (MII != E && MII->isInsideBundle()) {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000852 MachineInstr *MI = &*MII;
853 ++MII;
854 MBB->remove(MI);
855 }
856 }
Chris Lattner48d7c062006-04-17 21:35:41 +0000857 getParent()->remove(this);
858 return this;
859}
860
861
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000862/// eraseFromParent - This method unlinks 'this' from the containing basic
863/// block, and deletes it.
864void MachineInstr::eraseFromParent() {
865 assert(getParent() && "Not embedded in a basic block!");
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000866 // If it's a bundle then remove the MIs inside the bundle as well.
Evan Chengddfd1372011-12-14 02:11:42 +0000867 if (isBundle()) {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000868 MachineBasicBlock *MBB = getParent();
Evan Chengddfd1372011-12-14 02:11:42 +0000869 MachineBasicBlock::instr_iterator MII = *this; ++MII;
870 MachineBasicBlock::instr_iterator E = MBB->instr_end();
871 while (MII != E && MII->isInsideBundle()) {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000872 MachineInstr *MI = &*MII;
873 ++MII;
874 MBB->erase(MI);
875 }
876 }
Andrew Trickd88d2782012-06-05 21:44:23 +0000877 // Erase the individual instruction, which may itself be inside a bundle.
878 getParent()->erase_instr(this);
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000879}
880
881
Evan Cheng19e3f312007-05-15 01:26:09 +0000882/// getNumExplicitOperands - Returns the number of non-implicit operands.
883///
884unsigned MachineInstr::getNumExplicitOperands() const {
Evan Chenge837dea2011-06-28 19:10:37 +0000885 unsigned NumOperands = MCID->getNumOperands();
886 if (!MCID->isVariadic())
Evan Cheng19e3f312007-05-15 01:26:09 +0000887 return NumOperands;
888
Dan Gohman9407cd42009-04-15 17:59:11 +0000889 for (unsigned i = NumOperands, e = getNumOperands(); i != e; ++i) {
890 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000891 if (!MO.isReg() || !MO.isImplicit())
Evan Cheng19e3f312007-05-15 01:26:09 +0000892 NumOperands++;
893 }
894 return NumOperands;
895}
896
Andrew Trick99a7a132012-02-08 02:17:25 +0000897/// isBundled - Return true if this instruction part of a bundle. This is true
898/// if either itself or its following instruction is marked "InsideBundle".
899bool MachineInstr::isBundled() const {
900 if (isInsideBundle())
901 return true;
902 MachineBasicBlock::const_instr_iterator nextMI = this;
903 ++nextMI;
904 return nextMI != Parent->instr_end() && nextMI->isInsideBundle();
905}
906
Evan Chengc36b7062011-01-07 23:50:32 +0000907bool MachineInstr::isStackAligningInlineAsm() const {
908 if (isInlineAsm()) {
909 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
910 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
911 return true;
912 }
913 return false;
914}
Chris Lattner8ace2cd2006-10-20 22:39:59 +0000915
Jakob Stoklund Olesen9dfaacb2011-10-12 23:37:33 +0000916int MachineInstr::findInlineAsmFlagIdx(unsigned OpIdx,
917 unsigned *GroupNo) const {
918 assert(isInlineAsm() && "Expected an inline asm instruction");
919 assert(OpIdx < getNumOperands() && "OpIdx out of range");
920
921 // Ignore queries about the initial operands.
922 if (OpIdx < InlineAsm::MIOp_FirstOperand)
923 return -1;
924
925 unsigned Group = 0;
926 unsigned NumOps;
927 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e;
928 i += NumOps) {
929 const MachineOperand &FlagMO = getOperand(i);
930 // If we reach the implicit register operands, stop looking.
931 if (!FlagMO.isImm())
932 return -1;
933 NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm());
934 if (i + NumOps > OpIdx) {
935 if (GroupNo)
936 *GroupNo = Group;
937 return i;
938 }
939 ++Group;
940 }
941 return -1;
942}
943
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +0000944const TargetRegisterClass*
945MachineInstr::getRegClassConstraint(unsigned OpIdx,
946 const TargetInstrInfo *TII,
947 const TargetRegisterInfo *TRI) const {
Jakob Stoklund Olesen397fc482012-05-07 22:10:26 +0000948 assert(getParent() && "Can't have an MBB reference here!");
949 assert(getParent()->getParent() && "Can't have an MF reference here!");
950 const MachineFunction &MF = *getParent()->getParent();
951
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +0000952 // Most opcodes have fixed constraints in their MCInstrDesc.
953 if (!isInlineAsm())
Jakob Stoklund Olesen397fc482012-05-07 22:10:26 +0000954 return TII->getRegClass(getDesc(), OpIdx, TRI, MF);
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +0000955
956 if (!getOperand(OpIdx).isReg())
957 return NULL;
958
959 // For tied uses on inline asm, get the constraint from the def.
960 unsigned DefIdx;
961 if (getOperand(OpIdx).isUse() && isRegTiedToDefOperand(OpIdx, &DefIdx))
962 OpIdx = DefIdx;
963
964 // Inline asm stores register class constraints in the flag word.
965 int FlagIdx = findInlineAsmFlagIdx(OpIdx);
966 if (FlagIdx < 0)
967 return NULL;
968
969 unsigned Flag = getOperand(FlagIdx).getImm();
970 unsigned RCID;
971 if (InlineAsm::hasRegClassConstraint(Flag, RCID))
972 return TRI->getRegClass(RCID);
973
974 // Assume that all registers in a memory operand are pointers.
975 if (InlineAsm::getKind(Flag) == InlineAsm::Kind_Mem)
Jakob Stoklund Olesen397fc482012-05-07 22:10:26 +0000976 return TRI->getPointerRegClass(MF);
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +0000977
978 return NULL;
979}
980
Evan Chengddfd1372011-12-14 02:11:42 +0000981/// getBundleSize - Return the number of instructions inside the MI bundle.
982unsigned MachineInstr::getBundleSize() const {
983 assert(isBundle() && "Expecting a bundle");
984
985 MachineBasicBlock::const_instr_iterator I = *this;
986 unsigned Size = 0;
987 while ((++I)->isInsideBundle()) {
988 ++Size;
989 }
990 assert(Size > 1 && "Malformed bundle");
991
992 return Size;
993}
994
Evan Chengfaa51072007-04-26 19:00:32 +0000995/// findRegisterUseOperandIdx() - Returns the MachineOperand that is a use of
Jim Grosbachf9ca50e2009-09-17 17:57:26 +0000996/// the specific register or -1 if it is not found. It further tightens
Evan Cheng76d7e762007-02-23 01:04:26 +0000997/// the search criteria to a use that kills the register if isKill is true.
Evan Cheng6130f662008-03-05 00:59:57 +0000998int MachineInstr::findRegisterUseOperandIdx(unsigned Reg, bool isKill,
999 const TargetRegisterInfo *TRI) const {
Evan Cheng576d1232006-12-06 08:27:42 +00001000 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Chengf277ee42007-05-29 18:35:22 +00001001 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001002 if (!MO.isReg() || !MO.isUse())
Evan Cheng6130f662008-03-05 00:59:57 +00001003 continue;
1004 unsigned MOReg = MO.getReg();
1005 if (!MOReg)
1006 continue;
1007 if (MOReg == Reg ||
1008 (TRI &&
1009 TargetRegisterInfo::isPhysicalRegister(MOReg) &&
1010 TargetRegisterInfo::isPhysicalRegister(Reg) &&
1011 TRI->isSubRegister(MOReg, Reg)))
Evan Cheng76d7e762007-02-23 01:04:26 +00001012 if (!isKill || MO.isKill())
Evan Cheng32eb1f12007-03-26 22:37:45 +00001013 return i;
Evan Cheng576d1232006-12-06 08:27:42 +00001014 }
Evan Cheng32eb1f12007-03-26 22:37:45 +00001015 return -1;
Evan Cheng576d1232006-12-06 08:27:42 +00001016}
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001017
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001018/// readsWritesVirtualRegister - Return a pair of bools (reads, writes)
1019/// indicating if this instruction reads or writes Reg. This also considers
1020/// partial defines.
1021std::pair<bool,bool>
1022MachineInstr::readsWritesVirtualRegister(unsigned Reg,
1023 SmallVectorImpl<unsigned> *Ops) const {
1024 bool PartDef = false; // Partial redefine.
1025 bool FullDef = false; // Full define.
1026 bool Use = false;
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001027
1028 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1029 const MachineOperand &MO = getOperand(i);
1030 if (!MO.isReg() || MO.getReg() != Reg)
1031 continue;
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001032 if (Ops)
1033 Ops->push_back(i);
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001034 if (MO.isUse())
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001035 Use |= !MO.isUndef();
Jakob Stoklund Olesen201f2462011-08-19 00:30:17 +00001036 else if (MO.getSubReg() && !MO.isUndef())
1037 // A partial <def,undef> doesn't count as reading the register.
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001038 PartDef = true;
1039 else
1040 FullDef = true;
1041 }
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001042 // A partial redefine uses Reg unless there is also a full define.
1043 return std::make_pair(Use || (PartDef && !FullDef), PartDef || FullDef);
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001044}
1045
Evan Cheng6130f662008-03-05 00:59:57 +00001046/// findRegisterDefOperandIdx() - Returns the operand index that is a def of
Dan Gohman703bfe62008-05-06 00:20:10 +00001047/// the specified register or -1 if it is not found. If isDead is true, defs
1048/// that are not dead are skipped. If TargetRegisterInfo is non-null, then it
1049/// also checks if there is a def of a super-register.
Evan Cheng1015ba72010-05-21 20:53:24 +00001050int
1051MachineInstr::findRegisterDefOperandIdx(unsigned Reg, bool isDead, bool Overlap,
1052 const TargetRegisterInfo *TRI) const {
1053 bool isPhys = TargetRegisterInfo::isPhysicalRegister(Reg);
Evan Chengb371f452007-02-19 21:49:54 +00001054 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng6130f662008-03-05 00:59:57 +00001055 const MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesen1cf8b0f2012-02-14 23:49:37 +00001056 // Accept regmask operands when Overlap is set.
1057 // Ignore them when looking for a specific def operand (Overlap == false).
1058 if (isPhys && Overlap && MO.isRegMask() && MO.clobbersPhysReg(Reg))
1059 return i;
Dan Gohmand735b802008-10-03 15:45:36 +00001060 if (!MO.isReg() || !MO.isDef())
Evan Cheng6130f662008-03-05 00:59:57 +00001061 continue;
1062 unsigned MOReg = MO.getReg();
Evan Cheng1015ba72010-05-21 20:53:24 +00001063 bool Found = (MOReg == Reg);
1064 if (!Found && TRI && isPhys &&
1065 TargetRegisterInfo::isPhysicalRegister(MOReg)) {
1066 if (Overlap)
1067 Found = TRI->regsOverlap(MOReg, Reg);
1068 else
1069 Found = TRI->isSubRegister(MOReg, Reg);
1070 }
1071 if (Found && (!isDead || MO.isDead()))
1072 return i;
Evan Chengb371f452007-02-19 21:49:54 +00001073 }
Evan Cheng6130f662008-03-05 00:59:57 +00001074 return -1;
Evan Chengb371f452007-02-19 21:49:54 +00001075}
Evan Cheng19e3f312007-05-15 01:26:09 +00001076
Evan Chengf277ee42007-05-29 18:35:22 +00001077/// findFirstPredOperandIdx() - Find the index of the first operand in the
1078/// operand list that is used to represent the predicate. It returns -1 if
1079/// none is found.
1080int MachineInstr::findFirstPredOperandIdx() const {
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00001081 // Don't call MCID.findFirstPredOperandIdx() because this variant
1082 // is sometimes called on an instruction that's not yet complete, and
1083 // so the number of operands is less than the MCID indicates. In
1084 // particular, the PTX target does this.
Evan Chenge837dea2011-06-28 19:10:37 +00001085 const MCInstrDesc &MCID = getDesc();
1086 if (MCID.isPredicable()) {
Evan Cheng19e3f312007-05-15 01:26:09 +00001087 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Evan Chenge837dea2011-06-28 19:10:37 +00001088 if (MCID.OpInfo[i].isPredicate())
Evan Chengf277ee42007-05-29 18:35:22 +00001089 return i;
Evan Cheng19e3f312007-05-15 01:26:09 +00001090 }
1091
Evan Chengf277ee42007-05-29 18:35:22 +00001092 return -1;
Evan Cheng19e3f312007-05-15 01:26:09 +00001093}
Jim Grosbachee61d672011-08-24 16:44:17 +00001094
Bob Wilsond9df5012009-04-09 17:16:43 +00001095/// isRegTiedToUseOperand - Given the index of a register def operand,
1096/// check if the register def is tied to a source operand, due to either
1097/// two-address elimination or inline assembly constraints. Returns the
1098/// first tied use operand index by reference is UseOpIdx is not null.
Jakob Stoklund Olesence9be2c2009-04-29 20:57:16 +00001099bool MachineInstr::
1100isRegTiedToUseOperand(unsigned DefOpIdx, unsigned *UseOpIdx) const {
Chris Lattner518bb532010-02-09 19:54:29 +00001101 if (isInlineAsm()) {
Evan Chengc36b7062011-01-07 23:50:32 +00001102 assert(DefOpIdx > InlineAsm::MIOp_FirstOperand);
Bob Wilsond9df5012009-04-09 17:16:43 +00001103 const MachineOperand &MO = getOperand(DefOpIdx);
Chris Lattnerc30aa7b2009-04-09 23:33:34 +00001104 if (!MO.isReg() || !MO.isDef() || MO.getReg() == 0)
Evan Chengfb112882009-03-23 08:01:15 +00001105 return false;
Evan Chengef5d0702009-06-24 02:05:51 +00001106 // Determine the actual operand index that corresponds to this index.
Evan Chengfb112882009-03-23 08:01:15 +00001107 unsigned DefNo = 0;
Jakob Stoklund Olesen9dfaacb2011-10-12 23:37:33 +00001108 int FlagIdx = findInlineAsmFlagIdx(DefOpIdx, &DefNo);
1109 if (FlagIdx < 0)
1110 return false;
1111
1112 // Which part of the group is DefOpIdx?
1113 unsigned DefPart = DefOpIdx - (FlagIdx + 1);
1114
Evan Chengc36b7062011-01-07 23:50:32 +00001115 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands();
1116 i != e; ++i) {
Evan Chengfb112882009-03-23 08:01:15 +00001117 const MachineOperand &FMO = getOperand(i);
1118 if (!FMO.isImm())
1119 continue;
1120 if (i+1 >= e || !getOperand(i+1).isReg() || !getOperand(i+1).isUse())
1121 continue;
1122 unsigned Idx;
Evan Chengef5d0702009-06-24 02:05:51 +00001123 if (InlineAsm::isUseOperandTiedToDef(FMO.getImm(), Idx) &&
Bob Wilsond9df5012009-04-09 17:16:43 +00001124 Idx == DefNo) {
1125 if (UseOpIdx)
Evan Chengef5d0702009-06-24 02:05:51 +00001126 *UseOpIdx = (unsigned)i + 1 + DefPart;
Evan Chengfb112882009-03-23 08:01:15 +00001127 return true;
Bob Wilsond9df5012009-04-09 17:16:43 +00001128 }
Evan Chengfb112882009-03-23 08:01:15 +00001129 }
Evan Chengef5d0702009-06-24 02:05:51 +00001130 return false;
Evan Chengfb112882009-03-23 08:01:15 +00001131 }
1132
Bob Wilsond9df5012009-04-09 17:16:43 +00001133 assert(getOperand(DefOpIdx).isDef() && "DefOpIdx is not a def!");
Evan Chenge837dea2011-06-28 19:10:37 +00001134 const MCInstrDesc &MCID = getDesc();
1135 for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i) {
Evan Chengef0732d2008-07-10 07:35:43 +00001136 const MachineOperand &MO = getOperand(i);
Dan Gohman2ce7f202008-12-05 05:45:42 +00001137 if (MO.isReg() && MO.isUse() &&
Evan Chenge837dea2011-06-28 19:10:37 +00001138 MCID.getOperandConstraint(i, MCOI::TIED_TO) == (int)DefOpIdx) {
Bob Wilsond9df5012009-04-09 17:16:43 +00001139 if (UseOpIdx)
1140 *UseOpIdx = (unsigned)i;
Evan Chengef0732d2008-07-10 07:35:43 +00001141 return true;
Bob Wilsond9df5012009-04-09 17:16:43 +00001142 }
Evan Cheng32dfbea2007-10-12 08:50:34 +00001143 }
1144 return false;
1145}
1146
Evan Chenga24752f2009-03-19 20:30:06 +00001147/// isRegTiedToDefOperand - Return true if the operand of the specified index
1148/// is a register use and it is tied to an def operand. It also returns the def
1149/// operand index by reference.
Jakob Stoklund Olesence9be2c2009-04-29 20:57:16 +00001150bool MachineInstr::
1151isRegTiedToDefOperand(unsigned UseOpIdx, unsigned *DefOpIdx) const {
Chris Lattner518bb532010-02-09 19:54:29 +00001152 if (isInlineAsm()) {
Evan Chengfb112882009-03-23 08:01:15 +00001153 const MachineOperand &MO = getOperand(UseOpIdx);
Chris Lattner0c8382c2009-04-09 16:50:43 +00001154 if (!MO.isReg() || !MO.isUse() || MO.getReg() == 0)
Evan Chengfb112882009-03-23 08:01:15 +00001155 return false;
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +00001156
1157 // Find the flag operand corresponding to UseOpIdx
Jakob Stoklund Olesen9dfaacb2011-10-12 23:37:33 +00001158 int FlagIdx = findInlineAsmFlagIdx(UseOpIdx);
1159 if (FlagIdx < 0)
Evan Chengef5d0702009-06-24 02:05:51 +00001160 return false;
Jakob Stoklund Olesen9dfaacb2011-10-12 23:37:33 +00001161
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +00001162 const MachineOperand &UFMO = getOperand(FlagIdx);
Evan Chengfb112882009-03-23 08:01:15 +00001163 unsigned DefNo;
1164 if (InlineAsm::isUseOperandTiedToDef(UFMO.getImm(), DefNo)) {
1165 if (!DefOpIdx)
1166 return true;
1167
Evan Chengc36b7062011-01-07 23:50:32 +00001168 unsigned DefIdx = InlineAsm::MIOp_FirstOperand;
Dale Johannesenf1e309e2010-07-02 20:16:09 +00001169 // Remember to adjust the index. First operand is asm string, second is
Evan Chengc36b7062011-01-07 23:50:32 +00001170 // the HasSideEffects and AlignStack bits, then there is a flag for each.
Evan Chengfb112882009-03-23 08:01:15 +00001171 while (DefNo) {
1172 const MachineOperand &FMO = getOperand(DefIdx);
1173 assert(FMO.isImm());
1174 // Skip over this def.
1175 DefIdx += InlineAsm::getNumOperandRegisters(FMO.getImm()) + 1;
1176 --DefNo;
1177 }
Evan Chengef5d0702009-06-24 02:05:51 +00001178 *DefOpIdx = DefIdx + UseOpIdx - FlagIdx;
Evan Chengfb112882009-03-23 08:01:15 +00001179 return true;
1180 }
1181 return false;
1182 }
1183
Evan Chenge837dea2011-06-28 19:10:37 +00001184 const MCInstrDesc &MCID = getDesc();
1185 if (UseOpIdx >= MCID.getNumOperands())
Evan Chenga24752f2009-03-19 20:30:06 +00001186 return false;
1187 const MachineOperand &MO = getOperand(UseOpIdx);
1188 if (!MO.isReg() || !MO.isUse())
1189 return false;
Evan Chenge837dea2011-06-28 19:10:37 +00001190 int DefIdx = MCID.getOperandConstraint(UseOpIdx, MCOI::TIED_TO);
Evan Chenga24752f2009-03-19 20:30:06 +00001191 if (DefIdx == -1)
1192 return false;
1193 if (DefOpIdx)
1194 *DefOpIdx = (unsigned)DefIdx;
1195 return true;
1196}
1197
Dan Gohmane6cd7572010-05-13 20:34:42 +00001198/// clearKillInfo - Clears kill flags on all operands.
1199///
1200void MachineInstr::clearKillInfo() {
1201 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1202 MachineOperand &MO = getOperand(i);
1203 if (MO.isReg() && MO.isUse())
1204 MO.setIsKill(false);
1205 }
1206}
1207
Evan Cheng576d1232006-12-06 08:27:42 +00001208/// copyKillDeadInfo - Copies kill / dead operand properties from MI.
1209///
1210void MachineInstr::copyKillDeadInfo(const MachineInstr *MI) {
1211 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1212 const MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001213 if (!MO.isReg() || (!MO.isKill() && !MO.isDead()))
Evan Cheng576d1232006-12-06 08:27:42 +00001214 continue;
1215 for (unsigned j = 0, ee = getNumOperands(); j != ee; ++j) {
1216 MachineOperand &MOp = getOperand(j);
1217 if (!MOp.isIdenticalTo(MO))
1218 continue;
1219 if (MO.isKill())
1220 MOp.setIsKill();
1221 else
1222 MOp.setIsDead();
1223 break;
1224 }
1225 }
1226}
1227
Evan Cheng19e3f312007-05-15 01:26:09 +00001228/// copyPredicates - Copies predicate operand(s) from MI.
1229void MachineInstr::copyPredicates(const MachineInstr *MI) {
Evan Chengddfd1372011-12-14 02:11:42 +00001230 assert(!isBundle() && "MachineInstr::copyPredicates() can't handle bundles");
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001231
Evan Chenge837dea2011-06-28 19:10:37 +00001232 const MCInstrDesc &MCID = MI->getDesc();
1233 if (!MCID.isPredicable())
Evan Chengb27087f2008-03-13 00:44:09 +00001234 return;
1235 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
Evan Chenge837dea2011-06-28 19:10:37 +00001236 if (MCID.OpInfo[i].isPredicate()) {
Evan Chengb27087f2008-03-13 00:44:09 +00001237 // Predicated operands must be last operands.
1238 addOperand(MI->getOperand(i));
Evan Cheng19e3f312007-05-15 01:26:09 +00001239 }
1240 }
1241}
1242
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +00001243void MachineInstr::substituteRegister(unsigned FromReg,
1244 unsigned ToReg,
1245 unsigned SubIdx,
1246 const TargetRegisterInfo &RegInfo) {
1247 if (TargetRegisterInfo::isPhysicalRegister(ToReg)) {
1248 if (SubIdx)
1249 ToReg = RegInfo.getSubReg(ToReg, SubIdx);
1250 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1251 MachineOperand &MO = getOperand(i);
1252 if (!MO.isReg() || MO.getReg() != FromReg)
1253 continue;
1254 MO.substPhysReg(ToReg, RegInfo);
1255 }
1256 } else {
1257 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1258 MachineOperand &MO = getOperand(i);
1259 if (!MO.isReg() || MO.getReg() != FromReg)
1260 continue;
1261 MO.substVirtReg(ToReg, SubIdx, RegInfo);
1262 }
1263 }
1264}
1265
Evan Cheng9f1c8312008-07-03 09:09:37 +00001266/// isSafeToMove - Return true if it is safe to move this instruction. If
1267/// SawStore is set to true, it means that there is a store (or call) between
1268/// the instruction's location and its intended destination.
Dan Gohmanb3b930a2008-11-18 19:04:29 +00001269bool MachineInstr::isSafeToMove(const TargetInstrInfo *TII,
Evan Chengac1abde2010-03-02 19:03:01 +00001270 AliasAnalysis *AA,
1271 bool &SawStore) const {
Evan Chengb27087f2008-03-13 00:44:09 +00001272 // Ignore stuff that we obviously can't move.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001273 if (mayStore() || isCall()) {
Evan Chengb27087f2008-03-13 00:44:09 +00001274 SawStore = true;
1275 return false;
1276 }
Evan Cheng30a343a2011-01-07 21:08:26 +00001277
1278 if (isLabel() || isDebugValue() ||
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001279 isTerminator() || hasUnmodeledSideEffects())
Evan Chengb27087f2008-03-13 00:44:09 +00001280 return false;
1281
1282 // See if this instruction does a load. If so, we have to guarantee that the
1283 // loaded value doesn't change between the load and the its intended
1284 // destination. The check for isInvariantLoad gives the targe the chance to
1285 // classify the load as always returning a constant, e.g. a constant pool
1286 // load.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001287 if (mayLoad() && !isInvariantLoad(AA))
Evan Chengb27087f2008-03-13 00:44:09 +00001288 // Otherwise, this is a real load. If there is a store between the load and
Evan Cheng7cc2c402009-07-28 21:49:18 +00001289 // end of block, or if the load is volatile, we can't move it.
Dan Gohmand790a5c2008-10-02 15:04:30 +00001290 return !SawStore && !hasVolatileMemoryRef();
Dan Gohman3e4fb702008-09-24 00:06:15 +00001291
Evan Chengb27087f2008-03-13 00:44:09 +00001292 return true;
1293}
1294
Evan Chengdf3b9932008-08-27 20:33:50 +00001295/// isSafeToReMat - Return true if it's safe to rematerialize the specified
1296/// instruction which defined the specified register instead of copying it.
Dan Gohmanb3b930a2008-11-18 19:04:29 +00001297bool MachineInstr::isSafeToReMat(const TargetInstrInfo *TII,
Evan Chengac1abde2010-03-02 19:03:01 +00001298 AliasAnalysis *AA,
1299 unsigned DstReg) const {
Evan Chengdf3b9932008-08-27 20:33:50 +00001300 bool SawStore = false;
Dan Gohmana70dca12009-10-09 23:27:56 +00001301 if (!TII->isTriviallyReMaterializable(this, AA) ||
Evan Chengac1abde2010-03-02 19:03:01 +00001302 !isSafeToMove(TII, AA, SawStore))
Evan Chengdf3b9932008-08-27 20:33:50 +00001303 return false;
1304 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Dan Gohmancbad42c2008-11-18 19:49:32 +00001305 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001306 if (!MO.isReg())
Evan Chengdf3b9932008-08-27 20:33:50 +00001307 continue;
1308 // FIXME: For now, do not remat any instruction with register operands.
1309 // Later on, we can loosen the restriction is the register operands have
1310 // not been modified between the def and use. Note, this is different from
Evan Cheng8763c1c2008-08-27 20:58:54 +00001311 // MachineSink because the code is no longer in two-address form (at least
Evan Chengdf3b9932008-08-27 20:33:50 +00001312 // partially).
1313 if (MO.isUse())
1314 return false;
1315 else if (!MO.isDead() && MO.getReg() != DstReg)
1316 return false;
1317 }
1318 return true;
1319}
1320
Dan Gohman3e4fb702008-09-24 00:06:15 +00001321/// hasVolatileMemoryRef - Return true if this instruction may have a
1322/// volatile memory reference, or if the information describing the
1323/// memory reference is not available. Return false if it is known to
1324/// have no volatile memory references.
1325bool MachineInstr::hasVolatileMemoryRef() const {
1326 // An instruction known never to access memory won't have a volatile access.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001327 if (!mayStore() &&
1328 !mayLoad() &&
1329 !isCall() &&
Evan Chengc36b7062011-01-07 23:50:32 +00001330 !hasUnmodeledSideEffects())
Dan Gohman3e4fb702008-09-24 00:06:15 +00001331 return false;
1332
1333 // Otherwise, if the instruction has no memory reference information,
1334 // conservatively assume it wasn't preserved.
1335 if (memoperands_empty())
1336 return true;
Jim Grosbachee61d672011-08-24 16:44:17 +00001337
Dan Gohman3e4fb702008-09-24 00:06:15 +00001338 // Check the memory reference information for volatile references.
Dan Gohmanc76909a2009-09-25 20:36:54 +00001339 for (mmo_iterator I = memoperands_begin(), E = memoperands_end(); I != E; ++I)
1340 if ((*I)->isVolatile())
Dan Gohman3e4fb702008-09-24 00:06:15 +00001341 return true;
1342
1343 return false;
1344}
1345
Dan Gohmane33f44c2009-10-07 17:38:06 +00001346/// isInvariantLoad - Return true if this instruction is loading from a
1347/// location whose value is invariant across the function. For example,
Dan Gohmanf451cb82010-02-10 16:03:48 +00001348/// loading a value from the constant pool or from the argument area
Dan Gohmane33f44c2009-10-07 17:38:06 +00001349/// of a function if it does not change. This should only return true of
1350/// *all* loads the instruction does are invariant (if it does multiple loads).
1351bool MachineInstr::isInvariantLoad(AliasAnalysis *AA) const {
1352 // If the instruction doesn't load at all, it isn't an invariant load.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001353 if (!mayLoad())
Dan Gohmane33f44c2009-10-07 17:38:06 +00001354 return false;
1355
1356 // If the instruction has lost its memoperands, conservatively assume that
1357 // it may not be an invariant load.
1358 if (memoperands_empty())
1359 return false;
1360
1361 const MachineFrameInfo *MFI = getParent()->getParent()->getFrameInfo();
1362
1363 for (mmo_iterator I = memoperands_begin(),
1364 E = memoperands_end(); I != E; ++I) {
1365 if ((*I)->isVolatile()) return false;
1366 if ((*I)->isStore()) return false;
Pete Cooperd752e0f2011-11-08 18:42:53 +00001367 if ((*I)->isInvariant()) return true;
Dan Gohmane33f44c2009-10-07 17:38:06 +00001368
1369 if (const Value *V = (*I)->getValue()) {
1370 // A load from a constant PseudoSourceValue is invariant.
1371 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V))
1372 if (PSV->isConstant(MFI))
1373 continue;
1374 // If we have an AliasAnalysis, ask it whether the memory is constant.
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00001375 if (AA && AA->pointsToConstantMemory(
1376 AliasAnalysis::Location(V, (*I)->getSize(),
1377 (*I)->getTBAAInfo())))
Dan Gohmane33f44c2009-10-07 17:38:06 +00001378 continue;
1379 }
1380
1381 // Otherwise assume conservatively.
1382 return false;
1383 }
1384
1385 // Everything checks out.
1386 return true;
1387}
1388
Evan Cheng229694f2009-12-03 02:31:43 +00001389/// isConstantValuePHI - If the specified instruction is a PHI that always
1390/// merges together the same virtual register, return the register, otherwise
1391/// return 0.
1392unsigned MachineInstr::isConstantValuePHI() const {
Chris Lattner518bb532010-02-09 19:54:29 +00001393 if (!isPHI())
Evan Cheng229694f2009-12-03 02:31:43 +00001394 return 0;
Evan Chengd8f079c2009-12-07 23:10:34 +00001395 assert(getNumOperands() >= 3 &&
1396 "It's illegal to have a PHI without source operands");
Evan Cheng229694f2009-12-03 02:31:43 +00001397
1398 unsigned Reg = getOperand(1).getReg();
1399 for (unsigned i = 3, e = getNumOperands(); i < e; i += 2)
1400 if (getOperand(i).getReg() != Reg)
1401 return 0;
1402 return Reg;
1403}
1404
Evan Chengc36b7062011-01-07 23:50:32 +00001405bool MachineInstr::hasUnmodeledSideEffects() const {
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001406 if (hasProperty(MCID::UnmodeledSideEffects))
Evan Chengc36b7062011-01-07 23:50:32 +00001407 return true;
1408 if (isInlineAsm()) {
1409 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1410 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1411 return true;
1412 }
1413
1414 return false;
1415}
1416
Evan Chenga57fabe2010-04-08 20:02:37 +00001417/// allDefsAreDead - Return true if all the defs of this instruction are dead.
1418///
1419bool MachineInstr::allDefsAreDead() const {
1420 for (unsigned i = 0, e = getNumOperands(); i < e; ++i) {
1421 const MachineOperand &MO = getOperand(i);
1422 if (!MO.isReg() || MO.isUse())
1423 continue;
1424 if (!MO.isDead())
1425 return false;
1426 }
1427 return true;
1428}
1429
Evan Chengc8f46c42010-10-22 21:49:09 +00001430/// copyImplicitOps - Copy implicit register operands from specified
1431/// instruction to this instruction.
1432void MachineInstr::copyImplicitOps(const MachineInstr *MI) {
1433 for (unsigned i = MI->getDesc().getNumOperands(), e = MI->getNumOperands();
1434 i != e; ++i) {
1435 const MachineOperand &MO = MI->getOperand(i);
1436 if (MO.isReg() && MO.isImplicit())
1437 addOperand(MO);
1438 }
1439}
1440
Brian Gaeke21326fc2004-02-13 04:39:32 +00001441void MachineInstr::dump() const {
David Greene3b325332010-01-04 23:48:20 +00001442 dbgs() << " " << *this;
Mon P Wang5ca6bd12008-10-10 01:43:55 +00001443}
1444
Jim Grosbachee61d672011-08-24 16:44:17 +00001445static void printDebugLoc(DebugLoc DL, const MachineFunction *MF,
Devang Patelda0e89f2010-06-29 21:51:32 +00001446 raw_ostream &CommentOS) {
1447 const LLVMContext &Ctx = MF->getFunction()->getContext();
1448 if (!DL.isUnknown()) { // Print source line info.
1449 DIScope Scope(DL.getScope(Ctx));
1450 // Omit the directory, because it's likely to be long and uninteresting.
1451 if (Scope.Verify())
1452 CommentOS << Scope.getFilename();
1453 else
1454 CommentOS << "<unknown>";
1455 CommentOS << ':' << DL.getLine();
1456 if (DL.getCol() != 0)
1457 CommentOS << ':' << DL.getCol();
1458 DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(DL.getInlinedAt(Ctx));
1459 if (!InlinedAtDL.isUnknown()) {
1460 CommentOS << " @[ ";
1461 printDebugLoc(InlinedAtDL, MF, CommentOS);
1462 CommentOS << " ]";
1463 }
1464 }
1465}
1466
Mon P Wang5ca6bd12008-10-10 01:43:55 +00001467void MachineInstr::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80f6c582009-11-09 19:38:45 +00001468 // We can be a bit tidier if we know the TargetMachine and/or MachineFunction.
1469 const MachineFunction *MF = 0;
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001470 const MachineRegisterInfo *MRI = 0;
Dan Gohman80f6c582009-11-09 19:38:45 +00001471 if (const MachineBasicBlock *MBB = getParent()) {
1472 MF = MBB->getParent();
1473 if (!TM && MF)
1474 TM = &MF->getTarget();
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001475 if (MF)
1476 MRI = &MF->getRegInfo();
Dan Gohman80f6c582009-11-09 19:38:45 +00001477 }
Dan Gohman0ba90f32009-10-31 20:19:03 +00001478
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001479 // Save a list of virtual registers.
1480 SmallVector<unsigned, 8> VirtRegs;
1481
Dan Gohman0ba90f32009-10-31 20:19:03 +00001482 // Print explicitly defined operands on the left of an assignment syntax.
Dan Gohman80f6c582009-11-09 19:38:45 +00001483 unsigned StartOp = 0, e = getNumOperands();
Dan Gohman0ba90f32009-10-31 20:19:03 +00001484 for (; StartOp < e && getOperand(StartOp).isReg() &&
1485 getOperand(StartOp).isDef() &&
1486 !getOperand(StartOp).isImplicit();
1487 ++StartOp) {
1488 if (StartOp != 0) OS << ", ";
1489 getOperand(StartOp).print(OS, TM);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001490 unsigned Reg = getOperand(StartOp).getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001491 if (TargetRegisterInfo::isVirtualRegister(Reg))
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001492 VirtRegs.push_back(Reg);
Chris Lattner6a592272002-10-30 01:55:38 +00001493 }
Tanya Lattnerb1407622004-06-25 00:13:11 +00001494
Dan Gohman0ba90f32009-10-31 20:19:03 +00001495 if (StartOp != 0)
1496 OS << " = ";
1497
1498 // Print the opcode name.
Benjamin Kramerc667ba62012-02-10 13:18:44 +00001499 if (TM && TM->getInstrInfo())
1500 OS << TM->getInstrInfo()->getName(getOpcode());
1501 else
1502 OS << "UNKNOWN";
Misha Brukmanedf128a2005-04-21 22:36:52 +00001503
Dan Gohman0ba90f32009-10-31 20:19:03 +00001504 // Print the rest of the operands.
Dan Gohman80f6c582009-11-09 19:38:45 +00001505 bool OmittedAnyCallClobbers = false;
1506 bool FirstOp = true;
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001507 unsigned AsmDescOp = ~0u;
1508 unsigned AsmOpCount = 0;
Evan Chengc36b7062011-01-07 23:50:32 +00001509
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +00001510 if (isInlineAsm() && e >= InlineAsm::MIOp_FirstOperand) {
Evan Chengc36b7062011-01-07 23:50:32 +00001511 // Print asm string.
1512 OS << " ";
1513 getOperand(InlineAsm::MIOp_AsmString).print(OS, TM);
1514
1515 // Print HasSideEffects, IsAlignStack
1516 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1517 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1518 OS << " [sideeffect]";
1519 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
1520 OS << " [alignstack]";
1521
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001522 StartOp = AsmDescOp = InlineAsm::MIOp_FirstOperand;
Evan Chengc36b7062011-01-07 23:50:32 +00001523 FirstOp = false;
1524 }
1525
1526
Chris Lattner6a592272002-10-30 01:55:38 +00001527 for (unsigned i = StartOp, e = getNumOperands(); i != e; ++i) {
Dan Gohman80f6c582009-11-09 19:38:45 +00001528 const MachineOperand &MO = getOperand(i);
1529
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001530 if (MO.isReg() && TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001531 VirtRegs.push_back(MO.getReg());
1532
Dan Gohman80f6c582009-11-09 19:38:45 +00001533 // Omit call-clobbered registers which aren't used anywhere. This makes
1534 // call instructions much less noisy on targets where calls clobber lots
1535 // of registers. Don't rely on MO.isDead() because we may be called before
1536 // LiveVariables is run, or we may be looking at a non-allocatable reg.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001537 if (MF && isCall() &&
Dan Gohman80f6c582009-11-09 19:38:45 +00001538 MO.isReg() && MO.isImplicit() && MO.isDef()) {
1539 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001540 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Dan Gohman80f6c582009-11-09 19:38:45 +00001541 const MachineRegisterInfo &MRI = MF->getRegInfo();
1542 if (MRI.use_empty(Reg) && !MRI.isLiveOut(Reg)) {
1543 bool HasAliasLive = false;
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +00001544 for (MCRegAliasIterator AI(Reg, TM->getRegisterInfo(), true);
1545 AI.isValid(); ++AI) {
1546 unsigned AliasReg = *AI;
Dan Gohman80f6c582009-11-09 19:38:45 +00001547 if (!MRI.use_empty(AliasReg) || MRI.isLiveOut(AliasReg)) {
1548 HasAliasLive = true;
1549 break;
1550 }
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +00001551 }
Dan Gohman80f6c582009-11-09 19:38:45 +00001552 if (!HasAliasLive) {
1553 OmittedAnyCallClobbers = true;
1554 continue;
1555 }
1556 }
1557 }
1558 }
1559
1560 if (FirstOp) FirstOp = false; else OS << ",";
Chris Lattner6a592272002-10-30 01:55:38 +00001561 OS << " ";
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001562 if (i < getDesc().NumOperands) {
Evan Chenge837dea2011-06-28 19:10:37 +00001563 const MCOperandInfo &MCOI = getDesc().OpInfo[i];
1564 if (MCOI.isPredicate())
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001565 OS << "pred:";
Evan Chenge837dea2011-06-28 19:10:37 +00001566 if (MCOI.isOptionalDef())
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001567 OS << "opt:";
1568 }
Evan Cheng59b36552010-04-28 20:03:13 +00001569 if (isDebugValue() && MO.isMetadata()) {
1570 // Pretty print DBG_VALUE instructions.
1571 const MDNode *MD = MO.getMetadata();
1572 if (const MDString *MDS = dyn_cast<MDString>(MD->getOperand(2)))
1573 OS << "!\"" << MDS->getString() << '\"';
1574 else
1575 MO.print(OS, TM);
Jakob Stoklund Olesenb1e11452010-07-04 23:24:23 +00001576 } else if (TM && (isInsertSubreg() || isRegSequence()) && MO.isImm()) {
1577 OS << TM->getRegisterInfo()->getSubRegIndexName(MO.getImm());
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001578 } else if (i == AsmDescOp && MO.isImm()) {
1579 // Pretty print the inline asm operand descriptor.
1580 OS << '$' << AsmOpCount++;
1581 unsigned Flag = MO.getImm();
1582 switch (InlineAsm::getKind(Flag)) {
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001583 case InlineAsm::Kind_RegUse: OS << ":[reguse"; break;
1584 case InlineAsm::Kind_RegDef: OS << ":[regdef"; break;
1585 case InlineAsm::Kind_RegDefEarlyClobber: OS << ":[regdef-ec"; break;
1586 case InlineAsm::Kind_Clobber: OS << ":[clobber"; break;
1587 case InlineAsm::Kind_Imm: OS << ":[imm"; break;
1588 case InlineAsm::Kind_Mem: OS << ":[mem"; break;
1589 default: OS << ":[??" << InlineAsm::getKind(Flag); break;
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001590 }
1591
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001592 unsigned RCID = 0;
Nick Lewycky3821b182011-10-13 00:54:59 +00001593 if (InlineAsm::hasRegClassConstraint(Flag, RCID)) {
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001594 if (TM)
1595 OS << ':' << TM->getRegisterInfo()->getRegClass(RCID)->getName();
1596 else
1597 OS << ":RC" << RCID;
Nick Lewycky3821b182011-10-13 00:54:59 +00001598 }
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001599
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001600 unsigned TiedTo = 0;
1601 if (InlineAsm::isUseOperandTiedToDef(Flag, TiedTo))
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001602 OS << " tiedto:$" << TiedTo;
1603
1604 OS << ']';
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001605
1606 // Compute the index of the next operand descriptor.
1607 AsmDescOp += 1 + InlineAsm::getNumOperandRegisters(Flag);
Evan Cheng59b36552010-04-28 20:03:13 +00001608 } else
1609 MO.print(OS, TM);
Dan Gohman80f6c582009-11-09 19:38:45 +00001610 }
1611
1612 // Briefly indicate whether any call clobbers were omitted.
1613 if (OmittedAnyCallClobbers) {
Bill Wendling164558e2009-12-25 13:45:50 +00001614 if (!FirstOp) OS << ",";
Dan Gohman80f6c582009-11-09 19:38:45 +00001615 OS << " ...";
Chris Lattner10491642002-10-30 00:48:05 +00001616 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00001617
Dan Gohman0ba90f32009-10-31 20:19:03 +00001618 bool HaveSemi = false;
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001619 if (Flags) {
1620 if (!HaveSemi) OS << ";"; HaveSemi = true;
1621 OS << " flags: ";
1622
1623 if (Flags & FrameSetup)
1624 OS << "FrameSetup";
1625 }
1626
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001627 if (!memoperands_empty()) {
Dan Gohman0ba90f32009-10-31 20:19:03 +00001628 if (!HaveSemi) OS << ";"; HaveSemi = true;
1629
1630 OS << " mem:";
Dan Gohmanc76909a2009-09-25 20:36:54 +00001631 for (mmo_iterator i = memoperands_begin(), e = memoperands_end();
1632 i != e; ++i) {
1633 OS << **i;
Oscar Fuentesee56c422010-08-02 06:00:15 +00001634 if (llvm::next(i) != e)
Dan Gohmancd26ec52009-09-23 01:33:16 +00001635 OS << " ";
Dan Gohman69de1932008-02-06 22:27:42 +00001636 }
1637 }
1638
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001639 // Print the regclass of any virtual registers encountered.
1640 if (MRI && !VirtRegs.empty()) {
1641 if (!HaveSemi) OS << ";"; HaveSemi = true;
1642 for (unsigned i = 0; i != VirtRegs.size(); ++i) {
1643 const TargetRegisterClass *RC = MRI->getRegClass(VirtRegs[i]);
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +00001644 OS << " " << RC->getName() << ':' << PrintReg(VirtRegs[i]);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001645 for (unsigned j = i+1; j != VirtRegs.size();) {
1646 if (MRI->getRegClass(VirtRegs[j]) != RC) {
1647 ++j;
1648 continue;
1649 }
1650 if (VirtRegs[i] != VirtRegs[j])
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +00001651 OS << "," << PrintReg(VirtRegs[j]);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001652 VirtRegs.erase(VirtRegs.begin()+j);
1653 }
1654 }
1655 }
1656
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001657 // Print debug location information.
Devang Patel4d3586d2011-08-04 20:44:26 +00001658 if (isDebugValue() && getOperand(e - 1).isMetadata()) {
1659 if (!HaveSemi) OS << ";"; HaveSemi = true;
1660 DIVariable DV(getOperand(e - 1).getMetadata());
1661 OS << " line no:" << DV.getLineNumber();
1662 if (MDNode *InlinedAt = DV.getInlinedAt()) {
1663 DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(InlinedAt);
1664 if (!InlinedAtDL.isUnknown()) {
1665 OS << " inlined @[ ";
1666 printDebugLoc(InlinedAtDL, MF, OS);
1667 OS << " ]";
1668 }
1669 }
1670 } else if (!debugLoc.isUnknown() && MF) {
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001671 if (!HaveSemi) OS << ";"; HaveSemi = true;
Dan Gohman75ae5932009-11-23 21:29:08 +00001672 OS << " dbg:";
Devang Patelda0e89f2010-06-29 21:51:32 +00001673 printDebugLoc(debugLoc, MF, OS);
Bill Wendlingb5ef2732009-02-19 21:44:55 +00001674 }
1675
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001676 OS << '\n';
Chris Lattner10491642002-10-30 00:48:05 +00001677}
1678
Owen Andersonb487e722008-01-24 01:10:07 +00001679bool MachineInstr::addRegisterKilled(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001680 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +00001681 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001682 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +00001683 bool hasAliases = isPhysReg &&
1684 MCRegAliasIterator(IncomingReg, RegInfo, false).isValid();
Dan Gohman3f629402008-09-03 15:56:16 +00001685 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001686 SmallVector<unsigned,4> DeadOps;
Bill Wendling4a23d722008-03-03 22:14:33 +00001687 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1688 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesenefb8e3e2009-08-04 20:09:25 +00001689 if (!MO.isReg() || !MO.isUse() || MO.isUndef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001690 continue;
1691 unsigned Reg = MO.getReg();
1692 if (!Reg)
1693 continue;
Bill Wendling4a23d722008-03-03 22:14:33 +00001694
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001695 if (Reg == IncomingReg) {
Dan Gohman3f629402008-09-03 15:56:16 +00001696 if (!Found) {
1697 if (MO.isKill())
1698 // The register is already marked kill.
1699 return true;
Jakob Stoklund Olesenece48182009-08-02 19:13:03 +00001700 if (isPhysReg && isRegTiedToDefOperand(i))
1701 // Two-address uses of physregs must not be marked kill.
1702 return true;
Dan Gohman3f629402008-09-03 15:56:16 +00001703 MO.setIsKill();
1704 Found = true;
1705 }
1706 } else if (hasAliases && MO.isKill() &&
1707 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001708 // A super-register kill already exists.
1709 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001710 return true;
1711 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001712 DeadOps.push_back(i);
Bill Wendling4a23d722008-03-03 22:14:33 +00001713 }
1714 }
1715
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001716 // Trim unneeded kill operands.
1717 while (!DeadOps.empty()) {
1718 unsigned OpIdx = DeadOps.back();
1719 if (getOperand(OpIdx).isImplicit())
1720 RemoveOperand(OpIdx);
1721 else
1722 getOperand(OpIdx).setIsKill(false);
1723 DeadOps.pop_back();
1724 }
1725
Bill Wendling4a23d722008-03-03 22:14:33 +00001726 // If not found, this means an alias of one of the operands is killed. Add a
Owen Andersonb487e722008-01-24 01:10:07 +00001727 // new implicit operand if required.
Dan Gohman3f629402008-09-03 15:56:16 +00001728 if (!Found && AddIfNotFound) {
Bill Wendling4a23d722008-03-03 22:14:33 +00001729 addOperand(MachineOperand::CreateReg(IncomingReg,
1730 false /*IsDef*/,
1731 true /*IsImp*/,
1732 true /*IsKill*/));
Owen Andersonb487e722008-01-24 01:10:07 +00001733 return true;
1734 }
Dan Gohman3f629402008-09-03 15:56:16 +00001735 return Found;
Owen Andersonb487e722008-01-24 01:10:07 +00001736}
1737
Jakob Stoklund Olesen1a96c912012-01-26 17:52:15 +00001738void MachineInstr::clearRegisterKills(unsigned Reg,
1739 const TargetRegisterInfo *RegInfo) {
1740 if (!TargetRegisterInfo::isPhysicalRegister(Reg))
1741 RegInfo = 0;
1742 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1743 MachineOperand &MO = getOperand(i);
1744 if (!MO.isReg() || !MO.isUse() || !MO.isKill())
1745 continue;
1746 unsigned OpReg = MO.getReg();
1747 if (OpReg == Reg || (RegInfo && RegInfo->isSuperRegister(Reg, OpReg)))
1748 MO.setIsKill(false);
1749 }
1750}
1751
Owen Andersonb487e722008-01-24 01:10:07 +00001752bool MachineInstr::addRegisterDead(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001753 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +00001754 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001755 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +00001756 bool hasAliases = isPhysReg &&
1757 MCRegAliasIterator(IncomingReg, RegInfo, false).isValid();
Dan Gohman3f629402008-09-03 15:56:16 +00001758 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001759 SmallVector<unsigned,4> DeadOps;
Owen Andersonb487e722008-01-24 01:10:07 +00001760 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1761 MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001762 if (!MO.isReg() || !MO.isDef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001763 continue;
1764 unsigned Reg = MO.getReg();
Dan Gohman3f629402008-09-03 15:56:16 +00001765 if (!Reg)
1766 continue;
1767
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001768 if (Reg == IncomingReg) {
Jakob Stoklund Olesenb793bc12011-04-05 16:53:50 +00001769 MO.setIsDead();
1770 Found = true;
Dan Gohman3f629402008-09-03 15:56:16 +00001771 } else if (hasAliases && MO.isDead() &&
1772 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001773 // There exists a super-register that's marked dead.
1774 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001775 return true;
Jakob Stoklund Olesen275fd252012-05-30 18:38:56 +00001776 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001777 DeadOps.push_back(i);
Owen Andersonb487e722008-01-24 01:10:07 +00001778 }
1779 }
1780
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001781 // Trim unneeded dead operands.
1782 while (!DeadOps.empty()) {
1783 unsigned OpIdx = DeadOps.back();
1784 if (getOperand(OpIdx).isImplicit())
1785 RemoveOperand(OpIdx);
1786 else
1787 getOperand(OpIdx).setIsDead(false);
1788 DeadOps.pop_back();
1789 }
1790
Dan Gohman3f629402008-09-03 15:56:16 +00001791 // If not found, this means an alias of one of the operands is dead. Add a
1792 // new implicit operand if required.
Chris Lattner31530612009-06-24 17:54:48 +00001793 if (Found || !AddIfNotFound)
1794 return Found;
Jim Grosbachee61d672011-08-24 16:44:17 +00001795
Chris Lattner31530612009-06-24 17:54:48 +00001796 addOperand(MachineOperand::CreateReg(IncomingReg,
1797 true /*IsDef*/,
1798 true /*IsImp*/,
1799 false /*IsKill*/,
1800 true /*IsDead*/));
1801 return true;
Owen Andersonb487e722008-01-24 01:10:07 +00001802}
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001803
1804void MachineInstr::addRegisterDefined(unsigned IncomingReg,
1805 const TargetRegisterInfo *RegInfo) {
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +00001806 if (TargetRegisterInfo::isPhysicalRegister(IncomingReg)) {
1807 MachineOperand *MO = findRegisterDefOperand(IncomingReg, false, RegInfo);
1808 if (MO)
1809 return;
1810 } else {
1811 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1812 const MachineOperand &MO = getOperand(i);
1813 if (MO.isReg() && MO.getReg() == IncomingReg && MO.isDef() &&
1814 MO.getSubReg() == 0)
1815 return;
1816 }
1817 }
1818 addOperand(MachineOperand::CreateReg(IncomingReg,
1819 true /*IsDef*/,
1820 true /*IsImp*/));
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001821}
Evan Cheng67eaa082010-03-03 23:37:30 +00001822
Jakob Stoklund Olesena37818d2012-02-03 20:43:39 +00001823void MachineInstr::setPhysRegsDeadExcept(ArrayRef<unsigned> UsedRegs,
Dan Gohmandb497122010-06-18 23:28:01 +00001824 const TargetRegisterInfo &TRI) {
Jakob Stoklund Olesen77180e02012-02-03 21:23:14 +00001825 bool HasRegMask = false;
Dan Gohmandb497122010-06-18 23:28:01 +00001826 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1827 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesen77180e02012-02-03 21:23:14 +00001828 if (MO.isRegMask()) {
1829 HasRegMask = true;
1830 continue;
1831 }
Dan Gohmandb497122010-06-18 23:28:01 +00001832 if (!MO.isReg() || !MO.isDef()) continue;
1833 unsigned Reg = MO.getReg();
Jakob Stoklund Olesen59cb77f2012-02-03 20:43:35 +00001834 if (!TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Dan Gohmandb497122010-06-18 23:28:01 +00001835 bool Dead = true;
Jakob Stoklund Olesena37818d2012-02-03 20:43:39 +00001836 for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end();
1837 I != E; ++I)
Dan Gohmandb497122010-06-18 23:28:01 +00001838 if (TRI.regsOverlap(*I, Reg)) {
1839 Dead = false;
1840 break;
1841 }
1842 // If there are no uses, including partial uses, the def is dead.
1843 if (Dead) MO.setIsDead();
1844 }
Jakob Stoklund Olesen77180e02012-02-03 21:23:14 +00001845
1846 // This is a call with a register mask operand.
1847 // Mask clobbers are always dead, so add defs for the non-dead defines.
1848 if (HasRegMask)
1849 for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end();
1850 I != E; ++I)
1851 addRegisterDefined(*I, &TRI);
Dan Gohmandb497122010-06-18 23:28:01 +00001852}
1853
Evan Cheng67eaa082010-03-03 23:37:30 +00001854unsigned
1855MachineInstrExpressionTrait::getHashValue(const MachineInstr* const &MI) {
Chandler Carruthfc226252012-03-07 09:39:46 +00001856 // Build up a buffer of hash code components.
1857 //
1858 // FIXME: This is a total hack. We should have a hash_value overload for
1859 // MachineOperand, but currently that doesn't work because there are many
1860 // different ideas of "equality" and thus different sets of information that
1861 // contribute to the hash code. This one happens to want to take a specific
Chandler Carruthb53a1d62012-03-07 10:13:40 +00001862 // subset. And it's still not clear that this routine uses the *correct*
1863 // subset of information when computing the hash code. The goal is to use the
1864 // same inputs for the hash code here that MachineInstr::isIdenticalTo uses to
1865 // test for equality when passed the 'IgnoreVRegDefs' filter flag. It would
1866 // be very useful to factor the selection of relevant inputs out of the two
1867 // functions and into a common routine, but it's not clear how that can be
1868 // done.
Chandler Carruthfc226252012-03-07 09:39:46 +00001869 SmallVector<size_t, 8> HashComponents;
1870 HashComponents.reserve(MI->getNumOperands() + 1);
1871 HashComponents.push_back(MI->getOpcode());
Evan Cheng67eaa082010-03-03 23:37:30 +00001872 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1873 const MachineOperand &MO = MI->getOperand(i);
Evan Cheng67eaa082010-03-03 23:37:30 +00001874 switch (MO.getType()) {
Chris Lattner72aaa3c2010-03-13 08:14:18 +00001875 default: break;
1876 case MachineOperand::MO_Register:
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001877 if (MO.isDef() && TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Chris Lattner72aaa3c2010-03-13 08:14:18 +00001878 continue; // Skip virtual register defs.
Chandler Carruthfc226252012-03-07 09:39:46 +00001879 HashComponents.push_back(hash_combine(MO.getType(), MO.getReg()));
Chris Lattner72aaa3c2010-03-13 08:14:18 +00001880 break;
1881 case MachineOperand::MO_Immediate:
Chandler Carruthfc226252012-03-07 09:39:46 +00001882 HashComponents.push_back(hash_combine(MO.getType(), MO.getImm()));
Chris Lattner72aaa3c2010-03-13 08:14:18 +00001883 break;
1884 case MachineOperand::MO_FrameIndex:
Chris Lattner72aaa3c2010-03-13 08:14:18 +00001885 case MachineOperand::MO_JumpTableIndex:
Chandler Carruthfc226252012-03-07 09:39:46 +00001886 HashComponents.push_back(hash_combine(MO.getType(), MO.getIndex()));
Chris Lattner72aaa3c2010-03-13 08:14:18 +00001887 break;
Chandler Carruthb8087452012-07-05 10:03:57 +00001888 case MachineOperand::MO_ConstantPoolIndex:
1889 HashComponents.push_back(hash_combine(MO.getType(), MO.getIndex(),
1890 MO.getOffset()));
1891 break;
Chris Lattner72aaa3c2010-03-13 08:14:18 +00001892 case MachineOperand::MO_MachineBasicBlock:
Chandler Carruthfc226252012-03-07 09:39:46 +00001893 HashComponents.push_back(hash_combine(MO.getType(), MO.getMBB()));
Chris Lattner72aaa3c2010-03-13 08:14:18 +00001894 break;
1895 case MachineOperand::MO_GlobalAddress:
Chandler Carruthb8087452012-07-05 10:03:57 +00001896 HashComponents.push_back(hash_combine(MO.getType(), MO.getGlobal(),
1897 MO.getOffset()));
Chris Lattner72aaa3c2010-03-13 08:14:18 +00001898 break;
1899 case MachineOperand::MO_BlockAddress:
Chandler Carruthfc226252012-03-07 09:39:46 +00001900 HashComponents.push_back(hash_combine(MO.getType(),
Chandler Carruthb8087452012-07-05 10:03:57 +00001901 MO.getBlockAddress(),
1902 MO.getOffset()));
Chris Lattner72aaa3c2010-03-13 08:14:18 +00001903 break;
1904 case MachineOperand::MO_MCSymbol:
Chandler Carruthfc226252012-03-07 09:39:46 +00001905 HashComponents.push_back(hash_combine(MO.getType(), MO.getMCSymbol()));
Chris Lattner72aaa3c2010-03-13 08:14:18 +00001906 break;
Evan Cheng67eaa082010-03-03 23:37:30 +00001907 }
Evan Cheng67eaa082010-03-03 23:37:30 +00001908 }
Chandler Carruthfc226252012-03-07 09:39:46 +00001909 return hash_combine_range(HashComponents.begin(), HashComponents.end());
Evan Cheng67eaa082010-03-03 23:37:30 +00001910}
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +00001911
1912void MachineInstr::emitError(StringRef Msg) const {
1913 // Find the source location cookie.
1914 unsigned LocCookie = 0;
1915 const MDNode *LocMD = 0;
1916 for (unsigned i = getNumOperands(); i != 0; --i) {
1917 if (getOperand(i-1).isMetadata() &&
1918 (LocMD = getOperand(i-1).getMetadata()) &&
1919 LocMD->getNumOperands() != 0) {
1920 if (const ConstantInt *CI = dyn_cast<ConstantInt>(LocMD->getOperand(0))) {
1921 LocCookie = CI->getZExtValue();
1922 break;
1923 }
1924 }
1925 }
1926
1927 if (const MachineBasicBlock *MBB = getParent())
1928 if (const MachineFunction *MF = MBB->getParent())
1929 return MF->getMMI().getModule()->getContext().emitError(LocCookie, Msg);
1930 report_fatal_error(Msg);
1931}