blob: 9104c77115f0d3b2d9d25db3b9864a604a95937d [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===- ARMInstrVFP.td - VFP support for ARM -------------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
Jim Grosbach31b3e682008-09-11 21:41:29 +000010// This file describes the ARM VFP instruction set.
Dan Gohmanf17a25c2007-07-18 16:29:46 +000011//
12//===----------------------------------------------------------------------===//
13
Dan Gohmanf17a25c2007-07-18 16:29:46 +000014def SDT_FTOI :
15SDTypeProfile<1, 1, [SDTCisVT<0, f32>, SDTCisFP<1>]>;
16def SDT_ITOF :
17SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisVT<1, f32>]>;
18def SDT_CMPFP0 :
19SDTypeProfile<0, 1, [SDTCisFP<0>]>;
20def SDT_FMDRR :
21SDTypeProfile<1, 2, [SDTCisVT<0, f64>, SDTCisVT<1, i32>,
22 SDTCisSameAs<1, 2>]>;
23
Evan Chengc63e15e2008-11-11 02:11:05 +000024def arm_ftoui : SDNode<"ARMISD::FTOUI", SDT_FTOI>;
25def arm_ftosi : SDNode<"ARMISD::FTOSI", SDT_FTOI>;
26def arm_sitof : SDNode<"ARMISD::SITOF", SDT_ITOF>;
27def arm_uitof : SDNode<"ARMISD::UITOF", SDT_ITOF>;
Chris Lattner3d254552008-01-15 22:02:54 +000028def arm_fmstat : SDNode<"ARMISD::FMSTAT", SDTNone, [SDNPInFlag,SDNPOutFlag]>;
Evan Chengc63e15e2008-11-11 02:11:05 +000029def arm_cmpfp : SDNode<"ARMISD::CMPFP", SDT_ARMCmp, [SDNPOutFlag]>;
30def arm_cmpfp0 : SDNode<"ARMISD::CMPFPw0",SDT_CMPFP0, [SDNPOutFlag]>;
31def arm_fmdrr : SDNode<"ARMISD::FMDRR", SDT_FMDRR>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000032
33//===----------------------------------------------------------------------===//
34// Load / store Instructions.
35//
36
Dan Gohman5574cc72008-12-03 18:15:48 +000037let canFoldAsLoad = 1 in {
Evan Chengbb786b32008-11-11 21:48:44 +000038def FLDD : ADI5<0b1101, 0b01, (outs DPR:$dst), (ins addrmode5:$addr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000039 "fldd", " $dst, $addr",
40 [(set DPR:$dst, (load addrmode5:$addr))]>;
41
Evan Chengbb786b32008-11-11 21:48:44 +000042def FLDS : ASI5<0b1101, 0b01, (outs SPR:$dst), (ins addrmode5:$addr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000043 "flds", " $dst, $addr",
44 [(set SPR:$dst, (load addrmode5:$addr))]>;
Dan Gohman5574cc72008-12-03 18:15:48 +000045} // canFoldAsLoad
Dan Gohmanf17a25c2007-07-18 16:29:46 +000046
Evan Chengbb786b32008-11-11 21:48:44 +000047def FSTD : ADI5<0b1101, 0b00, (outs), (ins DPR:$src, addrmode5:$addr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000048 "fstd", " $src, $addr",
49 [(store DPR:$src, addrmode5:$addr)]>;
50
Evan Chengbb786b32008-11-11 21:48:44 +000051def FSTS : ASI5<0b1101, 0b00, (outs), (ins SPR:$src, addrmode5:$addr),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000052 "fsts", " $src, $addr",
53 [(store SPR:$src, addrmode5:$addr)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000054
55//===----------------------------------------------------------------------===//
56// Load / store multiple Instructions.
57//
58
Chris Lattnerca4e0fe2008-01-10 05:12:37 +000059let mayLoad = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +000060def FLDMD : AXDI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$dst1,
61 variable_ops),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000062 "fldm${addr:submode}d${p} ${addr:base}, $dst1",
Evan Chengbb786b32008-11-11 21:48:44 +000063 []> {
64 let Inst{20} = 1;
65}
Dan Gohmanf17a25c2007-07-18 16:29:46 +000066
Evan Chengb783fa32007-07-19 01:14:50 +000067def FLDMS : AXSI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$dst1,
68 variable_ops),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000069 "fldm${addr:submode}s${p} ${addr:base}, $dst1",
Evan Chengbb786b32008-11-11 21:48:44 +000070 []> {
71 let Inst{20} = 1;
72}
Chris Lattnerca4e0fe2008-01-10 05:12:37 +000073}
Dan Gohmanf17a25c2007-07-18 16:29:46 +000074
Chris Lattner6887b142008-01-06 08:36:04 +000075let mayStore = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +000076def FSTMD : AXDI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$src1,
77 variable_ops),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000078 "fstm${addr:submode}d${p} ${addr:base}, $src1",
Evan Chengbb786b32008-11-11 21:48:44 +000079 []> {
80 let Inst{20} = 0;
81}
Dan Gohmanf17a25c2007-07-18 16:29:46 +000082
Evan Chengb783fa32007-07-19 01:14:50 +000083def FSTMS : AXSI5<(outs), (ins addrmode5:$addr, pred:$p, reglist:$src1,
84 variable_ops),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000085 "fstm${addr:submode}s${p} ${addr:base}, $src1",
Evan Chengbb786b32008-11-11 21:48:44 +000086 []> {
87 let Inst{20} = 0;
88}
Chris Lattner6887b142008-01-06 08:36:04 +000089} // mayStore
Dan Gohmanf17a25c2007-07-18 16:29:46 +000090
91// FLDMX, FSTMX - mixing S/D registers for pre-armv6 cores
92
93//===----------------------------------------------------------------------===//
94// FP Binary Operations.
95//
96
Evan Chengc63e15e2008-11-11 02:11:05 +000097def FADDD : ADbI<0b11100011, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000098 "faddd", " $dst, $a, $b",
99 [(set DPR:$dst, (fadd DPR:$a, DPR:$b))]>;
100
Evan Chengc63e15e2008-11-11 02:11:05 +0000101def FADDS : ASbI<0b11100011, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000102 "fadds", " $dst, $a, $b",
103 [(set SPR:$dst, (fadd SPR:$a, SPR:$b))]>;
104
Evan Cheng11838a82008-11-12 07:18:38 +0000105// These are encoded as unary instructions.
106def FCMPED : ADuI<0b11101011, 0b0100, 0b1100, (outs), (ins DPR:$a, DPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000107 "fcmped", " $a, $b",
Evan Cheng11838a82008-11-12 07:18:38 +0000108 [(arm_cmpfp DPR:$a, DPR:$b)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000109
Evan Cheng11838a82008-11-12 07:18:38 +0000110def FCMPES : ASuI<0b11101011, 0b0100, 0b1100, (outs), (ins SPR:$a, SPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000111 "fcmpes", " $a, $b",
Evan Cheng11838a82008-11-12 07:18:38 +0000112 [(arm_cmpfp SPR:$a, SPR:$b)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000113
Evan Chengc63e15e2008-11-11 02:11:05 +0000114def FDIVD : ADbI<0b11101000, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000115 "fdivd", " $dst, $a, $b",
116 [(set DPR:$dst, (fdiv DPR:$a, DPR:$b))]>;
117
Evan Chengc63e15e2008-11-11 02:11:05 +0000118def FDIVS : ASbI<0b11101000, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000119 "fdivs", " $dst, $a, $b",
120 [(set SPR:$dst, (fdiv SPR:$a, SPR:$b))]>;
121
Evan Chengc63e15e2008-11-11 02:11:05 +0000122def FMULD : ADbI<0b11100010, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000123 "fmuld", " $dst, $a, $b",
124 [(set DPR:$dst, (fmul DPR:$a, DPR:$b))]>;
125
Evan Chengc63e15e2008-11-11 02:11:05 +0000126def FMULS : ASbI<0b11100010, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000127 "fmuls", " $dst, $a, $b",
128 [(set SPR:$dst, (fmul SPR:$a, SPR:$b))]>;
129
Evan Chengc63e15e2008-11-11 02:11:05 +0000130def FNMULD : ADbI<0b11100010, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000131 "fnmuld", " $dst, $a, $b",
Evan Chengc63e15e2008-11-11 02:11:05 +0000132 [(set DPR:$dst, (fneg (fmul DPR:$a, DPR:$b)))]> {
133 let Inst{6} = 1;
134}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000135
Evan Chengc63e15e2008-11-11 02:11:05 +0000136def FNMULS : ASbI<0b11100010, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000137 "fnmuls", " $dst, $a, $b",
Evan Chengc63e15e2008-11-11 02:11:05 +0000138 [(set SPR:$dst, (fneg (fmul SPR:$a, SPR:$b)))]> {
139 let Inst{6} = 1;
140}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000141
142// Match reassociated forms only if not sign dependent rounding.
143def : Pat<(fmul (fneg DPR:$a), DPR:$b),
144 (FNMULD DPR:$a, DPR:$b)>, Requires<[NoHonorSignDependentRounding]>;
145def : Pat<(fmul (fneg SPR:$a), SPR:$b),
146 (FNMULS SPR:$a, SPR:$b)>, Requires<[NoHonorSignDependentRounding]>;
147
148
Evan Chengc63e15e2008-11-11 02:11:05 +0000149def FSUBD : ADbI<0b11100011, (outs DPR:$dst), (ins DPR:$a, DPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000150 "fsubd", " $dst, $a, $b",
Evan Chengb4d2a362008-11-13 07:59:48 +0000151 [(set DPR:$dst, (fsub DPR:$a, DPR:$b))]> {
152 let Inst{6} = 1;
153}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000154
Evan Chengc63e15e2008-11-11 02:11:05 +0000155def FSUBS : ASbI<0b11100011, (outs SPR:$dst), (ins SPR:$a, SPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000156 "fsubs", " $dst, $a, $b",
Evan Chengb4d2a362008-11-13 07:59:48 +0000157 [(set SPR:$dst, (fsub SPR:$a, SPR:$b))]> {
158 let Inst{6} = 1;
159}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000160
161//===----------------------------------------------------------------------===//
162// FP Unary Operations.
163//
164
Evan Chengc63e15e2008-11-11 02:11:05 +0000165def FABSD : ADuI<0b11101011, 0b0000, 0b1100, (outs DPR:$dst), (ins DPR:$a),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000166 "fabsd", " $dst, $a",
167 [(set DPR:$dst, (fabs DPR:$a))]>;
168
Evan Chengc63e15e2008-11-11 02:11:05 +0000169def FABSS : ASuI<0b11101011, 0b0000, 0b1100, (outs SPR:$dst), (ins SPR:$a),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000170 "fabss", " $dst, $a",
171 [(set SPR:$dst, (fabs SPR:$a))]>;
172
Evan Chengc63e15e2008-11-11 02:11:05 +0000173def FCMPEZD : ADuI<0b11101011, 0b0101, 0b1100, (outs), (ins DPR:$a),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000174 "fcmpezd", " $a",
175 [(arm_cmpfp0 DPR:$a)]>;
176
Evan Chengc63e15e2008-11-11 02:11:05 +0000177def FCMPEZS : ASuI<0b11101011, 0b0101, 0b1100, (outs), (ins SPR:$a),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000178 "fcmpezs", " $a",
179 [(arm_cmpfp0 SPR:$a)]>;
180
Evan Chengc63e15e2008-11-11 02:11:05 +0000181def FCVTDS : ASuI<0b11101011, 0b0111, 0b1100, (outs DPR:$dst), (ins SPR:$a),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000182 "fcvtds", " $dst, $a",
183 [(set DPR:$dst, (fextend SPR:$a))]>;
184
Evan Chengc63e15e2008-11-11 02:11:05 +0000185// Special case encoding: bits 11-8 is 0b1011.
186def FCVTSD : AI<(outs SPR:$dst), (ins DPR:$a), VFPUnaryFrm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000187 "fcvtsd", " $dst, $a",
Evan Chengc63e15e2008-11-11 02:11:05 +0000188 [(set SPR:$dst, (fround DPR:$a))]> {
189 let Inst{27-23} = 0b11101;
190 let Inst{21-16} = 0b110111;
191 let Inst{11-8} = 0b1011;
192 let Inst{7-4} = 0b1100;
193}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000194
Evan Chengd97d7142009-06-12 20:46:18 +0000195let neverHasSideEffects = 1 in {
Evan Chengc63e15e2008-11-11 02:11:05 +0000196def FCPYD : ADuI<0b11101011, 0b0000, 0b0100, (outs DPR:$dst), (ins DPR:$a),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000197 "fcpyd", " $dst, $a", []>;
198
Evan Chengc63e15e2008-11-11 02:11:05 +0000199def FCPYS : ASuI<0b11101011, 0b0000, 0b0100, (outs SPR:$dst), (ins SPR:$a),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000200 "fcpys", " $dst, $a", []>;
Evan Chengd97d7142009-06-12 20:46:18 +0000201} // neverHasSideEffects
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000202
Evan Chengc63e15e2008-11-11 02:11:05 +0000203def FNEGD : ADuI<0b11101011, 0b0001, 0b0100, (outs DPR:$dst), (ins DPR:$a),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000204 "fnegd", " $dst, $a",
205 [(set DPR:$dst, (fneg DPR:$a))]>;
206
Evan Chengc63e15e2008-11-11 02:11:05 +0000207def FNEGS : ASuI<0b11101011, 0b0001, 0b0100, (outs SPR:$dst), (ins SPR:$a),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000208 "fnegs", " $dst, $a",
209 [(set SPR:$dst, (fneg SPR:$a))]>;
210
Evan Chengc63e15e2008-11-11 02:11:05 +0000211def FSQRTD : ADuI<0b11101011, 0b0001, 0b1100, (outs DPR:$dst), (ins DPR:$a),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000212 "fsqrtd", " $dst, $a",
213 [(set DPR:$dst, (fsqrt DPR:$a))]>;
214
Evan Chengc63e15e2008-11-11 02:11:05 +0000215def FSQRTS : ASuI<0b11101011, 0b0001, 0b1100, (outs SPR:$dst), (ins SPR:$a),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000216 "fsqrts", " $dst, $a",
217 [(set SPR:$dst, (fsqrt SPR:$a))]>;
218
219//===----------------------------------------------------------------------===//
220// FP <-> GPR Copies. Int <-> FP Conversions.
221//
222
Evan Cheng74273382008-11-12 06:41:41 +0000223def FMRS : AVConv2I<0b11100001, 0b1010, (outs GPR:$dst), (ins SPR:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000224 "fmrs", " $dst, $src",
225 [(set GPR:$dst, (bitconvert SPR:$src))]>;
226
Evan Cheng74273382008-11-12 06:41:41 +0000227def FMSR : AVConv4I<0b11100000, 0b1010, (outs SPR:$dst), (ins GPR:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000228 "fmsr", " $dst, $src",
229 [(set SPR:$dst, (bitconvert GPR:$src))]>;
230
Evan Cheng74273382008-11-12 06:41:41 +0000231def FMRRD : AVConv3I<0b11000101, 0b1011,
Evan Cheng9d3cc182008-11-11 19:40:26 +0000232 (outs GPR:$dst1, GPR:$dst2), (ins DPR:$src),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000233 "fmrrd", " $dst1, $dst2, $src",
234 [/* FIXME: Can't write pattern for multiple result instr*/]>;
235
236// FMDHR: GPR -> SPR
237// FMDLR: GPR -> SPR
238
Evan Cheng74165932008-12-11 22:02:02 +0000239def FMDRR : AVConv5I<0b11000100, 0b1011,
240 (outs DPR:$dst), (ins GPR:$src1, GPR:$src2),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000241 "fmdrr", " $dst, $src1, $src2",
242 [(set DPR:$dst, (arm_fmdrr GPR:$src1, GPR:$src2))]>;
243
244// FMRDH: SPR -> GPR
245// FMRDL: SPR -> GPR
246// FMRRS: SPR -> GPR
247// FMRX : SPR system reg -> GPR
248
249// FMSRR: GPR -> SPR
250
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000251// FMXR: GPR -> VFP Sstem reg
252
253
254// Int to FP:
255
Evan Cheng74273382008-11-12 06:41:41 +0000256def FSITOD : AVConv1I<0b11101011, 0b1000, 0b1011, (outs DPR:$dst), (ins SPR:$a),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000257 "fsitod", " $dst, $a",
Evan Cheng9d3cc182008-11-11 19:40:26 +0000258 [(set DPR:$dst, (arm_sitof SPR:$a))]> {
Evan Chengbd05c5f2008-11-15 00:40:57 +0000259 let Inst{7} = 1;
Evan Cheng9d3cc182008-11-11 19:40:26 +0000260}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000261
Evan Cheng74273382008-11-12 06:41:41 +0000262def FSITOS : AVConv1I<0b11101011, 0b1000, 0b1010, (outs SPR:$dst), (ins SPR:$a),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000263 "fsitos", " $dst, $a",
Evan Cheng9d3cc182008-11-11 19:40:26 +0000264 [(set SPR:$dst, (arm_sitof SPR:$a))]> {
Evan Chengbd05c5f2008-11-15 00:40:57 +0000265 let Inst{7} = 1;
Evan Cheng9d3cc182008-11-11 19:40:26 +0000266}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000267
Evan Cheng74273382008-11-12 06:41:41 +0000268def FUITOD : AVConv1I<0b11101011, 0b1000, 0b1011, (outs DPR:$dst), (ins SPR:$a),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000269 "fuitod", " $dst, $a",
Evan Chengbd05c5f2008-11-15 00:40:57 +0000270 [(set DPR:$dst, (arm_uitof SPR:$a))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000271
Evan Cheng74273382008-11-12 06:41:41 +0000272def FUITOS : AVConv1I<0b11101011, 0b1000, 0b1010, (outs SPR:$dst), (ins SPR:$a),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000273 "fuitos", " $dst, $a",
Evan Chengbd05c5f2008-11-15 00:40:57 +0000274 [(set SPR:$dst, (arm_uitof SPR:$a))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000275
276// FP to Int:
277// Always set Z bit in the instruction, i.e. "round towards zero" variants.
278
Evan Cheng74273382008-11-12 06:41:41 +0000279def FTOSIZD : AVConv1I<0b11101011, 0b1101, 0b1011,
Evan Cheng9d3cc182008-11-11 19:40:26 +0000280 (outs SPR:$dst), (ins DPR:$a),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000281 "ftosizd", " $dst, $a",
Evan Cheng9d3cc182008-11-11 19:40:26 +0000282 [(set SPR:$dst, (arm_ftosi DPR:$a))]> {
283 let Inst{7} = 1; // Z bit
284}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000285
Evan Cheng74273382008-11-12 06:41:41 +0000286def FTOSIZS : AVConv1I<0b11101011, 0b1101, 0b1010,
Evan Cheng9d3cc182008-11-11 19:40:26 +0000287 (outs SPR:$dst), (ins SPR:$a),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000288 "ftosizs", " $dst, $a",
Evan Cheng9d3cc182008-11-11 19:40:26 +0000289 [(set SPR:$dst, (arm_ftosi SPR:$a))]> {
290 let Inst{7} = 1; // Z bit
291}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000292
Evan Cheng74273382008-11-12 06:41:41 +0000293def FTOUIZD : AVConv1I<0b11101011, 0b1100, 0b1011,
Evan Cheng9d3cc182008-11-11 19:40:26 +0000294 (outs SPR:$dst), (ins DPR:$a),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000295 "ftouizd", " $dst, $a",
Evan Cheng9d3cc182008-11-11 19:40:26 +0000296 [(set SPR:$dst, (arm_ftoui DPR:$a))]> {
297 let Inst{7} = 1; // Z bit
298}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000299
Evan Cheng74273382008-11-12 06:41:41 +0000300def FTOUIZS : AVConv1I<0b11101011, 0b1100, 0b1010,
Evan Cheng9d3cc182008-11-11 19:40:26 +0000301 (outs SPR:$dst), (ins SPR:$a),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000302 "ftouizs", " $dst, $a",
Evan Cheng9d3cc182008-11-11 19:40:26 +0000303 [(set SPR:$dst, (arm_ftoui SPR:$a))]> {
304 let Inst{7} = 1; // Z bit
305}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000306
307//===----------------------------------------------------------------------===//
308// FP FMA Operations.
309//
310
Evan Chengc63e15e2008-11-11 02:11:05 +0000311def FMACD : ADbI<0b11100000, (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000312 "fmacd", " $dst, $a, $b",
313 [(set DPR:$dst, (fadd (fmul DPR:$a, DPR:$b), DPR:$dstin))]>,
314 RegConstraint<"$dstin = $dst">;
315
Evan Chengc63e15e2008-11-11 02:11:05 +0000316def FMACS : ASbI<0b11100000, (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000317 "fmacs", " $dst, $a, $b",
318 [(set SPR:$dst, (fadd (fmul SPR:$a, SPR:$b), SPR:$dstin))]>,
319 RegConstraint<"$dstin = $dst">;
320
Evan Chengc63e15e2008-11-11 02:11:05 +0000321def FMSCD : ADbI<0b11100001, (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000322 "fmscd", " $dst, $a, $b",
323 [(set DPR:$dst, (fsub (fmul DPR:$a, DPR:$b), DPR:$dstin))]>,
324 RegConstraint<"$dstin = $dst">;
325
Evan Chengc63e15e2008-11-11 02:11:05 +0000326def FMSCS : ASbI<0b11100001, (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000327 "fmscs", " $dst, $a, $b",
328 [(set SPR:$dst, (fsub (fmul SPR:$a, SPR:$b), SPR:$dstin))]>,
329 RegConstraint<"$dstin = $dst">;
330
Evan Chengc63e15e2008-11-11 02:11:05 +0000331def FNMACD : ADbI<0b11100000, (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000332 "fnmacd", " $dst, $a, $b",
333 [(set DPR:$dst, (fadd (fneg (fmul DPR:$a, DPR:$b)), DPR:$dstin))]>,
Evan Chengc63e15e2008-11-11 02:11:05 +0000334 RegConstraint<"$dstin = $dst"> {
335 let Inst{6} = 1;
336}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000337
Evan Chengc63e15e2008-11-11 02:11:05 +0000338def FNMACS : ASbI<0b11100000, (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000339 "fnmacs", " $dst, $a, $b",
340 [(set SPR:$dst, (fadd (fneg (fmul SPR:$a, SPR:$b)), SPR:$dstin))]>,
Evan Chengc63e15e2008-11-11 02:11:05 +0000341 RegConstraint<"$dstin = $dst"> {
342 let Inst{6} = 1;
343}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000344
Evan Chengc63e15e2008-11-11 02:11:05 +0000345def FNMSCD : ADbI<0b11100001, (outs DPR:$dst), (ins DPR:$dstin, DPR:$a, DPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000346 "fnmscd", " $dst, $a, $b",
347 [(set DPR:$dst, (fsub (fneg (fmul DPR:$a, DPR:$b)), DPR:$dstin))]>,
Evan Chengc63e15e2008-11-11 02:11:05 +0000348 RegConstraint<"$dstin = $dst"> {
349 let Inst{6} = 1;
350}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000351
Evan Chengc63e15e2008-11-11 02:11:05 +0000352def FNMSCS : ASbI<0b11100001, (outs SPR:$dst), (ins SPR:$dstin, SPR:$a, SPR:$b),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000353 "fnmscs", " $dst, $a, $b",
354 [(set SPR:$dst, (fsub (fneg (fmul SPR:$a, SPR:$b)), SPR:$dstin))]>,
Evan Chengc63e15e2008-11-11 02:11:05 +0000355 RegConstraint<"$dstin = $dst"> {
356 let Inst{6} = 1;
357}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000358
359//===----------------------------------------------------------------------===//
360// FP Conditional moves.
361//
362
Evan Cheng9d3cc182008-11-11 19:40:26 +0000363def FCPYDcc : ADuI<0b11101011, 0b0000, 0b0100,
364 (outs DPR:$dst), (ins DPR:$false, DPR:$true),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000365 "fcpyd", " $dst, $true",
366 [/*(set DPR:$dst, (ARMcmov DPR:$false, DPR:$true, imm:$cc))*/]>,
367 RegConstraint<"$false = $dst">;
368
Evan Cheng9d3cc182008-11-11 19:40:26 +0000369def FCPYScc : ASuI<0b11101011, 0b0000, 0b0100,
370 (outs SPR:$dst), (ins SPR:$false, SPR:$true),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000371 "fcpys", " $dst, $true",
372 [/*(set SPR:$dst, (ARMcmov SPR:$false, SPR:$true, imm:$cc))*/]>,
373 RegConstraint<"$false = $dst">;
374
Evan Cheng9d3cc182008-11-11 19:40:26 +0000375def FNEGDcc : ADuI<0b11101011, 0b0001, 0b0100,
376 (outs DPR:$dst), (ins DPR:$false, DPR:$true),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000377 "fnegd", " $dst, $true",
378 [/*(set DPR:$dst, (ARMcneg DPR:$false, DPR:$true, imm:$cc))*/]>,
379 RegConstraint<"$false = $dst">;
380
Evan Cheng9d3cc182008-11-11 19:40:26 +0000381def FNEGScc : ASuI<0b11101011, 0b0001, 0b0100,
382 (outs SPR:$dst), (ins SPR:$false, SPR:$true),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000383 "fnegs", " $dst, $true",
384 [/*(set SPR:$dst, (ARMcneg SPR:$false, SPR:$true, imm:$cc))*/]>,
385 RegConstraint<"$false = $dst">;
Evan Cheng9d3cc182008-11-11 19:40:26 +0000386
387
388//===----------------------------------------------------------------------===//
389// Misc.
390//
391
392let Defs = [CPSR] in
Evan Chengbb786b32008-11-11 21:48:44 +0000393def FMSTAT : AI<(outs), (ins), VFPMiscFrm, "fmstat", "", [(arm_fmstat)]> {
394 let Inst{27-20} = 0b11101111;
395 let Inst{19-16} = 0b0001;
396 let Inst{15-12} = 0b1111;
397 let Inst{11-8} = 0b1010;
398 let Inst{7} = 0;
399 let Inst{4} = 1;
400}