blob: a413ee6f3e0c41fcc1fce9d577f4a3f4ba42a9f2 [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===-- ARMISelDAGToDAG.cpp - A dag to dag inst selector for ARM ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines an instruction selector for the ARM target.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARM.h"
Evan Chenge5ad88e2008-12-10 21:54:21 +000015#include "ARMAddressingModes.h"
16#include "ARMConstantPoolValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000017#include "ARMISelLowering.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000018#include "ARMTargetMachine.h"
Rafael Espindola84b19be2006-07-16 01:02:57 +000019#include "llvm/CallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000020#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
23#include "llvm/Intrinsics.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunction.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
27#include "llvm/CodeGen/SelectionDAG.h"
28#include "llvm/CodeGen/SelectionDAGISel.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000029#include "llvm/Target/TargetLowering.h"
Chris Lattner72939122007-05-03 00:32:00 +000030#include "llvm/Target/TargetOptions.h"
Chris Lattner3d62d782008-02-03 05:43:57 +000031#include "llvm/Support/Compiler.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000032#include "llvm/Support/Debug.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000033using namespace llvm;
34
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000035//===--------------------------------------------------------------------===//
36/// ARMDAGToDAGISel - ARM specific code to select ARM machine
37/// instructions for SelectionDAG operations.
38///
39namespace {
40class ARMDAGToDAGISel : public SelectionDAGISel {
Evan Cheng3f7eb8e2008-09-18 07:24:33 +000041 ARMTargetMachine &TM;
42
Evan Chenga8e29892007-01-19 07:51:42 +000043 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
44 /// make the right decision when generating code for different targets.
45 const ARMSubtarget *Subtarget;
46
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000047public:
Evan Cheng3f7eb8e2008-09-18 07:24:33 +000048 explicit ARMDAGToDAGISel(ARMTargetMachine &tm)
Dan Gohman79ce2762009-01-15 19:20:50 +000049 : SelectionDAGISel(tm), TM(tm),
Evan Chenga8e29892007-01-19 07:51:42 +000050 Subtarget(&TM.getSubtarget<ARMSubtarget>()) {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000051 }
52
Evan Chenga8e29892007-01-19 07:51:42 +000053 virtual const char *getPassName() const {
54 return "ARM Instruction Selection";
55 }
56
Dan Gohman475871a2008-07-27 21:46:04 +000057 SDNode *Select(SDValue Op);
Dan Gohmanf350b272008-08-23 02:25:05 +000058 virtual void InstructionSelect();
Dan Gohman475871a2008-07-27 21:46:04 +000059 bool SelectAddrMode2(SDValue Op, SDValue N, SDValue &Base,
60 SDValue &Offset, SDValue &Opc);
61 bool SelectAddrMode2Offset(SDValue Op, SDValue N,
62 SDValue &Offset, SDValue &Opc);
63 bool SelectAddrMode3(SDValue Op, SDValue N, SDValue &Base,
64 SDValue &Offset, SDValue &Opc);
65 bool SelectAddrMode3Offset(SDValue Op, SDValue N,
66 SDValue &Offset, SDValue &Opc);
67 bool SelectAddrMode5(SDValue Op, SDValue N, SDValue &Base,
68 SDValue &Offset);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000069
Dan Gohman475871a2008-07-27 21:46:04 +000070 bool SelectAddrModePC(SDValue Op, SDValue N, SDValue &Offset,
71 SDValue &Label);
Evan Chenga8e29892007-01-19 07:51:42 +000072
Dan Gohman475871a2008-07-27 21:46:04 +000073 bool SelectThumbAddrModeRR(SDValue Op, SDValue N, SDValue &Base,
74 SDValue &Offset);
75 bool SelectThumbAddrModeRI5(SDValue Op, SDValue N, unsigned Scale,
76 SDValue &Base, SDValue &OffImm,
77 SDValue &Offset);
78 bool SelectThumbAddrModeS1(SDValue Op, SDValue N, SDValue &Base,
79 SDValue &OffImm, SDValue &Offset);
80 bool SelectThumbAddrModeS2(SDValue Op, SDValue N, SDValue &Base,
81 SDValue &OffImm, SDValue &Offset);
82 bool SelectThumbAddrModeS4(SDValue Op, SDValue N, SDValue &Base,
83 SDValue &OffImm, SDValue &Offset);
84 bool SelectThumbAddrModeSP(SDValue Op, SDValue N, SDValue &Base,
85 SDValue &OffImm);
Evan Chenga8e29892007-01-19 07:51:42 +000086
Dan Gohman475871a2008-07-27 21:46:04 +000087 bool SelectShifterOperandReg(SDValue Op, SDValue N, SDValue &A,
88 SDValue &B, SDValue &C);
Evan Chenga8e29892007-01-19 07:51:42 +000089
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000090 // Include the pieces autogenerated from the target description.
91#include "ARMGenDAGISel.inc"
Bob Wilson224c2442009-05-19 05:53:42 +000092
93private:
94 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
95 /// inline asm expressions.
96 virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op,
97 char ConstraintCode,
98 std::vector<SDValue> &OutOps);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000099};
Evan Chenga8e29892007-01-19 07:51:42 +0000100}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000101
Dan Gohmanf350b272008-08-23 02:25:05 +0000102void ARMDAGToDAGISel::InstructionSelect() {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000103 DEBUG(BB->dump());
104
David Greene8ad4c002008-10-27 21:56:29 +0000105 SelectRoot(*CurDAG);
Dan Gohmanf350b272008-08-23 02:25:05 +0000106 CurDAG->RemoveDeadNodes();
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000107}
108
Dan Gohman475871a2008-07-27 21:46:04 +0000109bool ARMDAGToDAGISel::SelectAddrMode2(SDValue Op, SDValue N,
110 SDValue &Base, SDValue &Offset,
111 SDValue &Opc) {
Evan Chenga13fd102007-03-13 21:05:54 +0000112 if (N.getOpcode() == ISD::MUL) {
113 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
114 // X * [3,5,9] -> X + X * [2,4,8] etc.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000115 int RHSC = (int)RHS->getZExtValue();
Evan Chenga13fd102007-03-13 21:05:54 +0000116 if (RHSC & 1) {
117 RHSC = RHSC & ~1;
118 ARM_AM::AddrOpc AddSub = ARM_AM::add;
119 if (RHSC < 0) {
120 AddSub = ARM_AM::sub;
121 RHSC = - RHSC;
122 }
123 if (isPowerOf2_32(RHSC)) {
124 unsigned ShAmt = Log2_32(RHSC);
125 Base = Offset = N.getOperand(0);
126 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt,
127 ARM_AM::lsl),
128 MVT::i32);
129 return true;
130 }
131 }
132 }
133 }
134
Evan Chenga8e29892007-01-19 07:51:42 +0000135 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB) {
136 Base = N;
137 if (N.getOpcode() == ISD::FrameIndex) {
138 int FI = cast<FrameIndexSDNode>(N)->getIndex();
139 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
140 } else if (N.getOpcode() == ARMISD::Wrapper) {
141 Base = N.getOperand(0);
142 }
143 Offset = CurDAG->getRegister(0, MVT::i32);
144 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(ARM_AM::add, 0,
145 ARM_AM::no_shift),
146 MVT::i32);
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000147 return true;
148 }
Evan Chenga8e29892007-01-19 07:51:42 +0000149
150 // Match simple R +/- imm12 operands.
151 if (N.getOpcode() == ISD::ADD)
152 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000153 int RHSC = (int)RHS->getZExtValue();
Evan Chenge966d642007-01-24 02:45:25 +0000154 if ((RHSC >= 0 && RHSC < 0x1000) ||
155 (RHSC < 0 && RHSC > -0x1000)) { // 12 bits.
Evan Chenga8e29892007-01-19 07:51:42 +0000156 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000157 if (Base.getOpcode() == ISD::FrameIndex) {
158 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
159 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
160 }
Evan Chenga8e29892007-01-19 07:51:42 +0000161 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenge966d642007-01-24 02:45:25 +0000162
163 ARM_AM::AddrOpc AddSub = ARM_AM::add;
164 if (RHSC < 0) {
165 AddSub = ARM_AM::sub;
166 RHSC = - RHSC;
167 }
168 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, RHSC,
Evan Chenga8e29892007-01-19 07:51:42 +0000169 ARM_AM::no_shift),
170 MVT::i32);
171 return true;
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000172 }
Evan Chenga8e29892007-01-19 07:51:42 +0000173 }
174
175 // Otherwise this is R +/- [possibly shifted] R
176 ARM_AM::AddrOpc AddSub = N.getOpcode() == ISD::ADD ? ARM_AM::add:ARM_AM::sub;
177 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(1));
178 unsigned ShAmt = 0;
179
180 Base = N.getOperand(0);
181 Offset = N.getOperand(1);
182
183 if (ShOpcVal != ARM_AM::no_shift) {
184 // Check to see if the RHS of the shift is a constant, if not, we can't fold
185 // it.
186 if (ConstantSDNode *Sh =
187 dyn_cast<ConstantSDNode>(N.getOperand(1).getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000188 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000189 Offset = N.getOperand(1).getOperand(0);
190 } else {
191 ShOpcVal = ARM_AM::no_shift;
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000192 }
193 }
Evan Chenga8e29892007-01-19 07:51:42 +0000194
195 // Try matching (R shl C) + (R).
196 if (N.getOpcode() == ISD::ADD && ShOpcVal == ARM_AM::no_shift) {
197 ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(0));
198 if (ShOpcVal != ARM_AM::no_shift) {
199 // Check to see if the RHS of the shift is a constant, if not, we can't
200 // fold it.
201 if (ConstantSDNode *Sh =
202 dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000203 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000204 Offset = N.getOperand(0).getOperand(0);
205 Base = N.getOperand(1);
206 } else {
207 ShOpcVal = ARM_AM::no_shift;
208 }
209 }
210 }
211
212 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
213 MVT::i32);
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000214 return true;
215}
216
Dan Gohman475871a2008-07-27 21:46:04 +0000217bool ARMDAGToDAGISel::SelectAddrMode2Offset(SDValue Op, SDValue N,
218 SDValue &Offset, SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000219 unsigned Opcode = Op.getOpcode();
220 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
221 ? cast<LoadSDNode>(Op)->getAddressingMode()
222 : cast<StoreSDNode>(Op)->getAddressingMode();
223 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
224 ? ARM_AM::add : ARM_AM::sub;
225 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000226 int Val = (int)C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000227 if (Val >= 0 && Val < 0x1000) { // 12 bits.
228 Offset = CurDAG->getRegister(0, MVT::i32);
229 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, Val,
230 ARM_AM::no_shift),
231 MVT::i32);
232 return true;
233 }
234 }
235
236 Offset = N;
237 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
238 unsigned ShAmt = 0;
239 if (ShOpcVal != ARM_AM::no_shift) {
240 // Check to see if the RHS of the shift is a constant, if not, we can't fold
241 // it.
242 if (ConstantSDNode *Sh = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000243 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000244 Offset = N.getOperand(0);
245 } else {
246 ShOpcVal = ARM_AM::no_shift;
247 }
248 }
249
250 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
251 MVT::i32);
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000252 return true;
253}
254
Evan Chenga8e29892007-01-19 07:51:42 +0000255
Dan Gohman475871a2008-07-27 21:46:04 +0000256bool ARMDAGToDAGISel::SelectAddrMode3(SDValue Op, SDValue N,
257 SDValue &Base, SDValue &Offset,
258 SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000259 if (N.getOpcode() == ISD::SUB) {
260 // X - C is canonicalize to X + -C, no need to handle it here.
261 Base = N.getOperand(0);
262 Offset = N.getOperand(1);
263 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::sub, 0),MVT::i32);
264 return true;
265 }
266
267 if (N.getOpcode() != ISD::ADD) {
268 Base = N;
269 if (N.getOpcode() == ISD::FrameIndex) {
270 int FI = cast<FrameIndexSDNode>(N)->getIndex();
271 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
272 }
273 Offset = CurDAG->getRegister(0, MVT::i32);
274 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0),MVT::i32);
275 return true;
276 }
277
278 // If the RHS is +/- imm8, fold into addr mode.
279 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000280 int RHSC = (int)RHS->getZExtValue();
Evan Chenge966d642007-01-24 02:45:25 +0000281 if ((RHSC >= 0 && RHSC < 256) ||
282 (RHSC < 0 && RHSC > -256)) { // note -256 itself isn't allowed.
Evan Chenga8e29892007-01-19 07:51:42 +0000283 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000284 if (Base.getOpcode() == ISD::FrameIndex) {
285 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
286 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
287 }
Evan Chenga8e29892007-01-19 07:51:42 +0000288 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenge966d642007-01-24 02:45:25 +0000289
290 ARM_AM::AddrOpc AddSub = ARM_AM::add;
291 if (RHSC < 0) {
292 AddSub = ARM_AM::sub;
293 RHSC = - RHSC;
294 }
295 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, RHSC),MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000296 return true;
297 }
298 }
299
300 Base = N.getOperand(0);
301 Offset = N.getOperand(1);
302 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0), MVT::i32);
303 return true;
304}
305
Dan Gohman475871a2008-07-27 21:46:04 +0000306bool ARMDAGToDAGISel::SelectAddrMode3Offset(SDValue Op, SDValue N,
307 SDValue &Offset, SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000308 unsigned Opcode = Op.getOpcode();
309 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
310 ? cast<LoadSDNode>(Op)->getAddressingMode()
311 : cast<StoreSDNode>(Op)->getAddressingMode();
312 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
313 ? ARM_AM::add : ARM_AM::sub;
314 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000315 int Val = (int)C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000316 if (Val >= 0 && Val < 256) {
317 Offset = CurDAG->getRegister(0, MVT::i32);
318 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, Val), MVT::i32);
319 return true;
320 }
321 }
322
323 Offset = N;
324 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, 0), MVT::i32);
325 return true;
326}
327
328
Dan Gohman475871a2008-07-27 21:46:04 +0000329bool ARMDAGToDAGISel::SelectAddrMode5(SDValue Op, SDValue N,
330 SDValue &Base, SDValue &Offset) {
Evan Chenga8e29892007-01-19 07:51:42 +0000331 if (N.getOpcode() != ISD::ADD) {
332 Base = N;
333 if (N.getOpcode() == ISD::FrameIndex) {
334 int FI = cast<FrameIndexSDNode>(N)->getIndex();
335 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
336 } else if (N.getOpcode() == ARMISD::Wrapper) {
337 Base = N.getOperand(0);
338 }
339 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0),
340 MVT::i32);
341 return true;
342 }
343
344 // If the RHS is +/- imm8, fold into addr mode.
345 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000346 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000347 if ((RHSC & 3) == 0) { // The constant is implicitly multiplied by 4.
348 RHSC >>= 2;
Evan Chenge966d642007-01-24 02:45:25 +0000349 if ((RHSC >= 0 && RHSC < 256) ||
350 (RHSC < 0 && RHSC > -256)) { // note -256 itself isn't allowed.
Evan Chenga8e29892007-01-19 07:51:42 +0000351 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000352 if (Base.getOpcode() == ISD::FrameIndex) {
353 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
354 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
355 }
356
357 ARM_AM::AddrOpc AddSub = ARM_AM::add;
358 if (RHSC < 0) {
359 AddSub = ARM_AM::sub;
360 RHSC = - RHSC;
361 }
362 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(AddSub, RHSC),
Evan Chenga8e29892007-01-19 07:51:42 +0000363 MVT::i32);
364 return true;
365 }
366 }
367 }
368
369 Base = N;
370 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0),
371 MVT::i32);
372 return true;
373}
374
Dan Gohman475871a2008-07-27 21:46:04 +0000375bool ARMDAGToDAGISel::SelectAddrModePC(SDValue Op, SDValue N,
376 SDValue &Offset, SDValue &Label) {
Evan Chenga8e29892007-01-19 07:51:42 +0000377 if (N.getOpcode() == ARMISD::PIC_ADD && N.hasOneUse()) {
378 Offset = N.getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +0000379 SDValue N1 = N.getOperand(1);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000380 Label = CurDAG->getTargetConstant(cast<ConstantSDNode>(N1)->getZExtValue(),
Evan Chenga8e29892007-01-19 07:51:42 +0000381 MVT::i32);
382 return true;
383 }
384 return false;
385}
386
Dan Gohman475871a2008-07-27 21:46:04 +0000387bool ARMDAGToDAGISel::SelectThumbAddrModeRR(SDValue Op, SDValue N,
388 SDValue &Base, SDValue &Offset){
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000389 // FIXME dl should come from the parent load or store, not the address
390 DebugLoc dl = Op.getDebugLoc();
Evan Chengc38f2bc2007-01-23 22:59:13 +0000391 if (N.getOpcode() != ISD::ADD) {
392 Base = N;
Dan Gohmanf033b5a2008-12-03 17:10:41 +0000393 // We must materialize a zero in a reg! Returning a constant here
394 // wouldn't work without additional code to position the node within
395 // ISel's topological ordering in a place where ISel will process it
396 // normally. Instead, just explicitly issue a tMOVri8 node!
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000397 Offset = SDValue(CurDAG->getTargetNode(ARM::tMOVi8, dl, MVT::i32,
Evan Chengc38f2bc2007-01-23 22:59:13 +0000398 CurDAG->getTargetConstant(0, MVT::i32)), 0);
399 return true;
400 }
401
Evan Chenga8e29892007-01-19 07:51:42 +0000402 Base = N.getOperand(0);
403 Offset = N.getOperand(1);
404 return true;
405}
406
Evan Cheng79d43262007-01-24 02:21:22 +0000407bool
Dan Gohman475871a2008-07-27 21:46:04 +0000408ARMDAGToDAGISel::SelectThumbAddrModeRI5(SDValue Op, SDValue N,
409 unsigned Scale, SDValue &Base,
410 SDValue &OffImm, SDValue &Offset) {
Evan Cheng79d43262007-01-24 02:21:22 +0000411 if (Scale == 4) {
Dan Gohman475871a2008-07-27 21:46:04 +0000412 SDValue TmpBase, TmpOffImm;
Evan Cheng79d43262007-01-24 02:21:22 +0000413 if (SelectThumbAddrModeSP(Op, N, TmpBase, TmpOffImm))
414 return false; // We want to select tLDRspi / tSTRspi instead.
Evan Cheng012f2d92007-01-24 08:53:17 +0000415 if (N.getOpcode() == ARMISD::Wrapper &&
416 N.getOperand(0).getOpcode() == ISD::TargetConstantPool)
417 return false; // We want to select tLDRpci instead.
Evan Cheng79d43262007-01-24 02:21:22 +0000418 }
419
Evan Chenga8e29892007-01-19 07:51:42 +0000420 if (N.getOpcode() != ISD::ADD) {
421 Base = (N.getOpcode() == ARMISD::Wrapper) ? N.getOperand(0) : N;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000422 Offset = CurDAG->getRegister(0, MVT::i32);
423 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000424 return true;
425 }
426
Evan Chengad0e4652007-02-06 00:22:06 +0000427 // Thumb does not have [sp, r] address mode.
428 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
429 RegisterSDNode *RHSR = dyn_cast<RegisterSDNode>(N.getOperand(1));
430 if ((LHSR && LHSR->getReg() == ARM::SP) ||
431 (RHSR && RHSR->getReg() == ARM::SP)) {
432 Base = N;
433 Offset = CurDAG->getRegister(0, MVT::i32);
434 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
435 return true;
436 }
437
Evan Chenga8e29892007-01-19 07:51:42 +0000438 // If the RHS is + imm5 * scale, fold into addr mode.
439 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000440 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000441 if ((RHSC & (Scale-1)) == 0) { // The constant is implicitly multiplied.
442 RHSC /= Scale;
443 if (RHSC >= 0 && RHSC < 32) {
444 Base = N.getOperand(0);
Evan Chengc38f2bc2007-01-23 22:59:13 +0000445 Offset = CurDAG->getRegister(0, MVT::i32);
446 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000447 return true;
448 }
449 }
450 }
451
Evan Chengc38f2bc2007-01-23 22:59:13 +0000452 Base = N.getOperand(0);
453 Offset = N.getOperand(1);
454 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
455 return true;
Evan Chenga8e29892007-01-19 07:51:42 +0000456}
457
Dan Gohman475871a2008-07-27 21:46:04 +0000458bool ARMDAGToDAGISel::SelectThumbAddrModeS1(SDValue Op, SDValue N,
459 SDValue &Base, SDValue &OffImm,
460 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000461 return SelectThumbAddrModeRI5(Op, N, 1, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000462}
463
Dan Gohman475871a2008-07-27 21:46:04 +0000464bool ARMDAGToDAGISel::SelectThumbAddrModeS2(SDValue Op, SDValue N,
465 SDValue &Base, SDValue &OffImm,
466 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000467 return SelectThumbAddrModeRI5(Op, N, 2, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000468}
469
Dan Gohman475871a2008-07-27 21:46:04 +0000470bool ARMDAGToDAGISel::SelectThumbAddrModeS4(SDValue Op, SDValue N,
471 SDValue &Base, SDValue &OffImm,
472 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000473 return SelectThumbAddrModeRI5(Op, N, 4, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000474}
475
Dan Gohman475871a2008-07-27 21:46:04 +0000476bool ARMDAGToDAGISel::SelectThumbAddrModeSP(SDValue Op, SDValue N,
477 SDValue &Base, SDValue &OffImm) {
Evan Chenga8e29892007-01-19 07:51:42 +0000478 if (N.getOpcode() == ISD::FrameIndex) {
479 int FI = cast<FrameIndexSDNode>(N)->getIndex();
480 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Evan Cheng79d43262007-01-24 02:21:22 +0000481 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000482 return true;
483 }
Evan Cheng79d43262007-01-24 02:21:22 +0000484
Evan Chengad0e4652007-02-06 00:22:06 +0000485 if (N.getOpcode() != ISD::ADD)
486 return false;
487
488 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
Evan Cheng8c1a73a2007-02-06 09:11:20 +0000489 if (N.getOperand(0).getOpcode() == ISD::FrameIndex ||
490 (LHSR && LHSR->getReg() == ARM::SP)) {
Evan Cheng79d43262007-01-24 02:21:22 +0000491 // If the RHS is + imm8 * scale, fold into addr mode.
492 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000493 int RHSC = (int)RHS->getZExtValue();
Evan Cheng79d43262007-01-24 02:21:22 +0000494 if ((RHSC & 3) == 0) { // The constant is implicitly multiplied.
495 RHSC >>= 2;
496 if (RHSC >= 0 && RHSC < 256) {
Evan Chengad0e4652007-02-06 00:22:06 +0000497 Base = N.getOperand(0);
Evan Cheng8c1a73a2007-02-06 09:11:20 +0000498 if (Base.getOpcode() == ISD::FrameIndex) {
499 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
500 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
501 }
Evan Cheng79d43262007-01-24 02:21:22 +0000502 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
503 return true;
504 }
505 }
506 }
507 }
Evan Chenga8e29892007-01-19 07:51:42 +0000508
509 return false;
510}
511
Dan Gohman475871a2008-07-27 21:46:04 +0000512bool ARMDAGToDAGISel::SelectShifterOperandReg(SDValue Op,
513 SDValue N,
514 SDValue &BaseReg,
515 SDValue &ShReg,
516 SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000517 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
518
519 // Don't match base register only case. That is matched to a separate
520 // lower complexity pattern with explicit register operand.
521 if (ShOpcVal == ARM_AM::no_shift) return false;
522
523 BaseReg = N.getOperand(0);
524 unsigned ShImmVal = 0;
525 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
526 ShReg = CurDAG->getRegister(0, MVT::i32);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000527 ShImmVal = RHS->getZExtValue() & 31;
Evan Chenga8e29892007-01-19 07:51:42 +0000528 } else {
529 ShReg = N.getOperand(1);
530 }
531 Opc = CurDAG->getTargetConstant(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal),
532 MVT::i32);
533 return true;
534}
535
Evan Chengee568cf2007-07-05 07:15:27 +0000536/// getAL - Returns a ARMCC::AL immediate node.
Dan Gohman475871a2008-07-27 21:46:04 +0000537static inline SDValue getAL(SelectionDAG *CurDAG) {
Evan Cheng44bec522007-05-15 01:29:07 +0000538 return CurDAG->getTargetConstant((uint64_t)ARMCC::AL, MVT::i32);
539}
540
Evan Chenga8e29892007-01-19 07:51:42 +0000541
Dan Gohman475871a2008-07-27 21:46:04 +0000542SDNode *ARMDAGToDAGISel::Select(SDValue Op) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000543 SDNode *N = Op.getNode();
Dale Johannesened2eee62009-02-06 01:31:28 +0000544 DebugLoc dl = N->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +0000545
Dan Gohmane8be6c62008-07-17 19:10:17 +0000546 if (N->isMachineOpcode())
Evan Chenga8e29892007-01-19 07:51:42 +0000547 return NULL; // Already selected.
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000548
549 switch (N->getOpcode()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000550 default: break;
551 case ISD::Constant: {
Anton Korobeynikov0eebf652009-06-08 22:53:56 +0000552 // ARMv6T2 and later should materialize imms via MOV / MOVT pair.
553 if (Subtarget->hasV6T2Ops())
554 break;
555
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000556 unsigned Val = cast<ConstantSDNode>(N)->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000557 bool UseCP = true;
558 if (Subtarget->isThumb())
559 UseCP = (Val > 255 && // MOV
560 ~Val > 255 && // MOV + MVN
561 !ARM_AM::isThumbImmShiftedVal(Val)); // MOV + LSL
562 else
563 UseCP = (ARM_AM::getSOImmVal(Val) == -1 && // MOV
564 ARM_AM::getSOImmVal(~Val) == -1 && // MVN
565 !ARM_AM::isSOImmTwoPartVal(Val)); // two instrs.
Anton Korobeynikov0eebf652009-06-08 22:53:56 +0000566
Evan Chenga8e29892007-01-19 07:51:42 +0000567 if (UseCP) {
Dan Gohman475871a2008-07-27 21:46:04 +0000568 SDValue CPIdx =
Evan Chenga8e29892007-01-19 07:51:42 +0000569 CurDAG->getTargetConstantPool(ConstantInt::get(Type::Int32Ty, Val),
570 TLI.getPointerTy());
Evan Cheng012f2d92007-01-24 08:53:17 +0000571
572 SDNode *ResNode;
573 if (Subtarget->isThumb())
Dale Johannesened2eee62009-02-06 01:31:28 +0000574 ResNode = CurDAG->getTargetNode(ARM::tLDRcp, dl, MVT::i32, MVT::Other,
Evan Cheng012f2d92007-01-24 08:53:17 +0000575 CPIdx, CurDAG->getEntryNode());
576 else {
Dan Gohman475871a2008-07-27 21:46:04 +0000577 SDValue Ops[] = {
Anton Korobeynikov0eebf652009-06-08 22:53:56 +0000578 CPIdx,
Evan Cheng012f2d92007-01-24 08:53:17 +0000579 CurDAG->getRegister(0, MVT::i32),
580 CurDAG->getTargetConstant(0, MVT::i32),
Evan Chengee568cf2007-07-05 07:15:27 +0000581 getAL(CurDAG),
582 CurDAG->getRegister(0, MVT::i32),
Evan Cheng012f2d92007-01-24 08:53:17 +0000583 CurDAG->getEntryNode()
584 };
Dale Johannesened2eee62009-02-06 01:31:28 +0000585 ResNode=CurDAG->getTargetNode(ARM::LDRcp, dl, MVT::i32, MVT::Other,
586 Ops, 6);
Evan Cheng012f2d92007-01-24 08:53:17 +0000587 }
Dan Gohman475871a2008-07-27 21:46:04 +0000588 ReplaceUses(Op, SDValue(ResNode, 0));
Evan Chenga8e29892007-01-19 07:51:42 +0000589 return NULL;
590 }
Anton Korobeynikov0eebf652009-06-08 22:53:56 +0000591
Evan Chenga8e29892007-01-19 07:51:42 +0000592 // Other cases are autogenerated.
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000593 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000594 }
Rafael Espindolaf819a492006-11-09 13:58:55 +0000595 case ISD::FrameIndex: {
Evan Chenga8e29892007-01-19 07:51:42 +0000596 // Selects to ADDri FI, 0 which in turn will become ADDri SP, imm.
Rafael Espindolaf819a492006-11-09 13:58:55 +0000597 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Dan Gohman475871a2008-07-27 21:46:04 +0000598 SDValue TFI = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000599 if (Subtarget->isThumb()) {
Evan Cheng44bec522007-05-15 01:29:07 +0000600 return CurDAG->SelectNodeTo(N, ARM::tADDrSPi, MVT::i32, TFI,
601 CurDAG->getTargetConstant(0, MVT::i32));
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000602 } else {
Dan Gohman475871a2008-07-27 21:46:04 +0000603 SDValue Ops[] = { TFI, CurDAG->getTargetConstant(0, MVT::i32),
Evan Cheng13ab0202007-07-10 18:08:01 +0000604 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
605 CurDAG->getRegister(0, MVT::i32) };
606 return CurDAG->SelectNodeTo(N, ARM::ADDri, MVT::i32, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +0000607 }
Evan Chenga8e29892007-01-19 07:51:42 +0000608 }
Evan Chengad0e4652007-02-06 00:22:06 +0000609 case ISD::ADD: {
Evan Cheng9d7b5302009-03-26 19:09:01 +0000610 if (!Subtarget->isThumb())
611 break;
Evan Chengad0e4652007-02-06 00:22:06 +0000612 // Select add sp, c to tADDhirr.
Dan Gohman475871a2008-07-27 21:46:04 +0000613 SDValue N0 = Op.getOperand(0);
614 SDValue N1 = Op.getOperand(1);
Evan Chengad0e4652007-02-06 00:22:06 +0000615 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(Op.getOperand(0));
616 RegisterSDNode *RHSR = dyn_cast<RegisterSDNode>(Op.getOperand(1));
617 if (LHSR && LHSR->getReg() == ARM::SP) {
618 std::swap(N0, N1);
619 std::swap(LHSR, RHSR);
620 }
621 if (RHSR && RHSR->getReg() == ARM::SP) {
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000622 SDValue Val = SDValue(CurDAG->getTargetNode(ARM::tMOVlor2hir, dl,
623 Op.getValueType(), N0, N0), 0);
624 return CurDAG->SelectNodeTo(N, ARM::tADDhirr, Op.getValueType(), Val, N1);
Evan Chengad0e4652007-02-06 00:22:06 +0000625 }
626 break;
627 }
Evan Chenga8e29892007-01-19 07:51:42 +0000628 case ISD::MUL:
Evan Cheng79d43262007-01-24 02:21:22 +0000629 if (Subtarget->isThumb())
630 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000631 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000632 unsigned RHSV = C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000633 if (!RHSV) break;
634 if (isPowerOf2_32(RHSV-1)) { // 2^n+1?
Dan Gohman475871a2008-07-27 21:46:04 +0000635 SDValue V = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000636 unsigned ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, Log2_32(RHSV-1));
Dan Gohman475871a2008-07-27 21:46:04 +0000637 SDValue Ops[] = { V, V, CurDAG->getRegister(0, MVT::i32),
Evan Cheng44bec522007-05-15 01:29:07 +0000638 CurDAG->getTargetConstant(ShImm, MVT::i32),
Evan Cheng13ab0202007-07-10 18:08:01 +0000639 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
640 CurDAG->getRegister(0, MVT::i32) };
641 return CurDAG->SelectNodeTo(N, ARM::ADDrs, MVT::i32, Ops, 7);
Evan Chenga8e29892007-01-19 07:51:42 +0000642 }
643 if (isPowerOf2_32(RHSV+1)) { // 2^n-1?
Dan Gohman475871a2008-07-27 21:46:04 +0000644 SDValue V = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000645 unsigned ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, Log2_32(RHSV+1));
Dan Gohman475871a2008-07-27 21:46:04 +0000646 SDValue Ops[] = { V, V, CurDAG->getRegister(0, MVT::i32),
Evan Cheng44bec522007-05-15 01:29:07 +0000647 CurDAG->getTargetConstant(ShImm, MVT::i32),
Evan Chengee568cf2007-07-05 07:15:27 +0000648 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
Evan Cheng13ab0202007-07-10 18:08:01 +0000649 CurDAG->getRegister(0, MVT::i32) };
650 return CurDAG->SelectNodeTo(N, ARM::RSBrs, MVT::i32, Ops, 7);
Evan Chenga8e29892007-01-19 07:51:42 +0000651 }
652 }
653 break;
654 case ARMISD::FMRRD:
Dale Johannesened2eee62009-02-06 01:31:28 +0000655 return CurDAG->getTargetNode(ARM::FMRRD, dl, MVT::i32, MVT::i32,
Evan Chengee568cf2007-07-05 07:15:27 +0000656 Op.getOperand(0), getAL(CurDAG),
657 CurDAG->getRegister(0, MVT::i32));
Dan Gohman525178c2007-10-08 18:33:35 +0000658 case ISD::UMUL_LOHI: {
Dan Gohman475871a2008-07-27 21:46:04 +0000659 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Evan Cheng13ab0202007-07-10 18:08:01 +0000660 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
661 CurDAG->getRegister(0, MVT::i32) };
Dale Johannesened2eee62009-02-06 01:31:28 +0000662 return CurDAG->getTargetNode(ARM::UMULL, dl, MVT::i32, MVT::i32, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +0000663 }
Dan Gohman525178c2007-10-08 18:33:35 +0000664 case ISD::SMUL_LOHI: {
Dan Gohman475871a2008-07-27 21:46:04 +0000665 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Evan Cheng13ab0202007-07-10 18:08:01 +0000666 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
667 CurDAG->getRegister(0, MVT::i32) };
Dale Johannesened2eee62009-02-06 01:31:28 +0000668 return CurDAG->getTargetNode(ARM::SMULL, dl, MVT::i32, MVT::i32, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +0000669 }
Evan Chenga8e29892007-01-19 07:51:42 +0000670 case ISD::LOAD: {
671 LoadSDNode *LD = cast<LoadSDNode>(Op);
672 ISD::MemIndexedMode AM = LD->getAddressingMode();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000673 MVT LoadedVT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +0000674 if (AM != ISD::UNINDEXED) {
Dan Gohman475871a2008-07-27 21:46:04 +0000675 SDValue Offset, AMOpc;
Evan Chenga8e29892007-01-19 07:51:42 +0000676 bool isPre = (AM == ISD::PRE_INC) || (AM == ISD::PRE_DEC);
677 unsigned Opcode = 0;
678 bool Match = false;
679 if (LoadedVT == MVT::i32 &&
680 SelectAddrMode2Offset(Op, LD->getOffset(), Offset, AMOpc)) {
681 Opcode = isPre ? ARM::LDR_PRE : ARM::LDR_POST;
682 Match = true;
683 } else if (LoadedVT == MVT::i16 &&
684 SelectAddrMode3Offset(Op, LD->getOffset(), Offset, AMOpc)) {
685 Match = true;
686 Opcode = (LD->getExtensionType() == ISD::SEXTLOAD)
687 ? (isPre ? ARM::LDRSH_PRE : ARM::LDRSH_POST)
688 : (isPre ? ARM::LDRH_PRE : ARM::LDRH_POST);
689 } else if (LoadedVT == MVT::i8 || LoadedVT == MVT::i1) {
690 if (LD->getExtensionType() == ISD::SEXTLOAD) {
691 if (SelectAddrMode3Offset(Op, LD->getOffset(), Offset, AMOpc)) {
692 Match = true;
693 Opcode = isPre ? ARM::LDRSB_PRE : ARM::LDRSB_POST;
694 }
695 } else {
696 if (SelectAddrMode2Offset(Op, LD->getOffset(), Offset, AMOpc)) {
697 Match = true;
698 Opcode = isPre ? ARM::LDRB_PRE : ARM::LDRB_POST;
699 }
700 }
701 }
Rafael Espindolaf819a492006-11-09 13:58:55 +0000702
Evan Chenga8e29892007-01-19 07:51:42 +0000703 if (Match) {
Dan Gohman475871a2008-07-27 21:46:04 +0000704 SDValue Chain = LD->getChain();
705 SDValue Base = LD->getBasePtr();
Dan Gohman475871a2008-07-27 21:46:04 +0000706 SDValue Ops[]= { Base, Offset, AMOpc, getAL(CurDAG),
Evan Chengee568cf2007-07-05 07:15:27 +0000707 CurDAG->getRegister(0, MVT::i32), Chain };
Dale Johannesened2eee62009-02-06 01:31:28 +0000708 return CurDAG->getTargetNode(Opcode, dl, MVT::i32, MVT::i32,
Evan Chengee568cf2007-07-05 07:15:27 +0000709 MVT::Other, Ops, 6);
Evan Chenga8e29892007-01-19 07:51:42 +0000710 }
711 }
712 // Other cases are autogenerated.
Rafael Espindolaf819a492006-11-09 13:58:55 +0000713 break;
Rafael Espindola337c4ad62006-06-12 12:28:08 +0000714 }
Evan Chengee568cf2007-07-05 07:15:27 +0000715 case ARMISD::BRCOND: {
716 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
717 // Emits: (Bcc:void (bb:Other):$dst, (imm:i32):$cc)
718 // Pattern complexity = 6 cost = 1 size = 0
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000719
Evan Chengee568cf2007-07-05 07:15:27 +0000720 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
721 // Emits: (tBcc:void (bb:Other):$dst, (imm:i32):$cc)
722 // Pattern complexity = 6 cost = 1 size = 0
723
724 unsigned Opc = Subtarget->isThumb() ? ARM::tBcc : ARM::Bcc;
Dan Gohman475871a2008-07-27 21:46:04 +0000725 SDValue Chain = Op.getOperand(0);
726 SDValue N1 = Op.getOperand(1);
727 SDValue N2 = Op.getOperand(2);
728 SDValue N3 = Op.getOperand(3);
729 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +0000730 assert(N1.getOpcode() == ISD::BasicBlock);
731 assert(N2.getOpcode() == ISD::Constant);
732 assert(N3.getOpcode() == ISD::Register);
733
Dan Gohman475871a2008-07-27 21:46:04 +0000734 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000735 cast<ConstantSDNode>(N2)->getZExtValue()),
736 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000737 SDValue Ops[] = { N1, Tmp2, N3, Chain, InFlag };
Dale Johannesenf90b2a72009-02-06 02:08:06 +0000738 SDNode *ResNode = CurDAG->getTargetNode(Opc, dl, MVT::Other,
739 MVT::Flag, Ops, 5);
Dan Gohman475871a2008-07-27 21:46:04 +0000740 Chain = SDValue(ResNode, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +0000741 if (Op.getNode()->getNumValues() == 2) {
Dan Gohman475871a2008-07-27 21:46:04 +0000742 InFlag = SDValue(ResNode, 1);
Gabor Greifba36cb52008-08-28 21:40:38 +0000743 ReplaceUses(SDValue(Op.getNode(), 1), InFlag);
Chris Lattnera47b9bc2008-02-03 03:20:59 +0000744 }
Gabor Greifba36cb52008-08-28 21:40:38 +0000745 ReplaceUses(SDValue(Op.getNode(), 0), SDValue(Chain.getNode(), Chain.getResNo()));
Evan Chengee568cf2007-07-05 07:15:27 +0000746 return NULL;
747 }
748 case ARMISD::CMOV: {
749 bool isThumb = Subtarget->isThumb();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000750 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +0000751 SDValue N0 = Op.getOperand(0);
752 SDValue N1 = Op.getOperand(1);
753 SDValue N2 = Op.getOperand(2);
754 SDValue N3 = Op.getOperand(3);
755 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +0000756 assert(N2.getOpcode() == ISD::Constant);
757 assert(N3.getOpcode() == ISD::Register);
758
759 // Pattern: (ARMcmov:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc)
760 // Emits: (MOVCCs:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc)
761 // Pattern complexity = 18 cost = 1 size = 0
Dan Gohman475871a2008-07-27 21:46:04 +0000762 SDValue CPTmp0;
763 SDValue CPTmp1;
764 SDValue CPTmp2;
Evan Chengee568cf2007-07-05 07:15:27 +0000765 if (!isThumb && VT == MVT::i32 &&
766 SelectShifterOperandReg(Op, N1, CPTmp0, CPTmp1, CPTmp2)) {
Dan Gohman475871a2008-07-27 21:46:04 +0000767 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000768 cast<ConstantSDNode>(N2)->getZExtValue()),
769 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000770 SDValue Ops[] = { N0, CPTmp0, CPTmp1, CPTmp2, Tmp2, N3, InFlag };
Gabor Greifba36cb52008-08-28 21:40:38 +0000771 return CurDAG->SelectNodeTo(Op.getNode(), ARM::MOVCCs, MVT::i32, Ops, 7);
Evan Chengee568cf2007-07-05 07:15:27 +0000772 }
773
774 // Pattern: (ARMcmov:i32 GPR:i32:$false,
775 // (imm:i32)<<P:Predicate_so_imm>><<X:so_imm_XFORM>>:$true,
776 // (imm:i32):$cc)
777 // Emits: (MOVCCi:i32 GPR:i32:$false,
778 // (so_imm_XFORM:i32 (imm:i32):$true), (imm:i32):$cc)
779 // Pattern complexity = 10 cost = 1 size = 0
780 if (VT == MVT::i32 &&
781 N3.getOpcode() == ISD::Constant &&
Gabor Greifba36cb52008-08-28 21:40:38 +0000782 Predicate_so_imm(N3.getNode())) {
Dan Gohman475871a2008-07-27 21:46:04 +0000783 SDValue Tmp1 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000784 cast<ConstantSDNode>(N1)->getZExtValue()),
785 MVT::i32);
Gabor Greifba36cb52008-08-28 21:40:38 +0000786 Tmp1 = Transform_so_imm_XFORM(Tmp1.getNode());
Dan Gohman475871a2008-07-27 21:46:04 +0000787 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000788 cast<ConstantSDNode>(N2)->getZExtValue()),
789 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000790 SDValue Ops[] = { N0, Tmp1, Tmp2, N3, InFlag };
Gabor Greifba36cb52008-08-28 21:40:38 +0000791 return CurDAG->SelectNodeTo(Op.getNode(), ARM::MOVCCi, MVT::i32, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +0000792 }
793
794 // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
795 // Emits: (MOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
796 // Pattern complexity = 6 cost = 1 size = 0
797 //
798 // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
799 // Emits: (tMOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
800 // Pattern complexity = 6 cost = 11 size = 0
801 //
802 // Also FCPYScc and FCPYDcc.
Dan Gohman475871a2008-07-27 21:46:04 +0000803 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000804 cast<ConstantSDNode>(N2)->getZExtValue()),
805 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000806 SDValue Ops[] = { N0, N1, Tmp2, N3, InFlag };
Evan Chengee568cf2007-07-05 07:15:27 +0000807 unsigned Opc = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000808 switch (VT.getSimpleVT()) {
Evan Chengee568cf2007-07-05 07:15:27 +0000809 default: assert(false && "Illegal conditional move type!");
810 break;
811 case MVT::i32:
812 Opc = isThumb ? ARM::tMOVCCr : ARM::MOVCCr;
813 break;
814 case MVT::f32:
815 Opc = ARM::FCPYScc;
816 break;
817 case MVT::f64:
818 Opc = ARM::FCPYDcc;
819 break;
820 }
Gabor Greifba36cb52008-08-28 21:40:38 +0000821 return CurDAG->SelectNodeTo(Op.getNode(), Opc, VT, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +0000822 }
823 case ARMISD::CNEG: {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000824 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +0000825 SDValue N0 = Op.getOperand(0);
826 SDValue N1 = Op.getOperand(1);
827 SDValue N2 = Op.getOperand(2);
828 SDValue N3 = Op.getOperand(3);
829 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +0000830 assert(N2.getOpcode() == ISD::Constant);
831 assert(N3.getOpcode() == ISD::Register);
832
Dan Gohman475871a2008-07-27 21:46:04 +0000833 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000834 cast<ConstantSDNode>(N2)->getZExtValue()),
835 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000836 SDValue Ops[] = { N0, N1, Tmp2, N3, InFlag };
Evan Chengee568cf2007-07-05 07:15:27 +0000837 unsigned Opc = 0;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000838 switch (VT.getSimpleVT()) {
Evan Chengee568cf2007-07-05 07:15:27 +0000839 default: assert(false && "Illegal conditional move type!");
840 break;
841 case MVT::f32:
842 Opc = ARM::FNEGScc;
843 break;
844 case MVT::f64:
845 Opc = ARM::FNEGDcc;
Evan Chenge5ad88e2008-12-10 21:54:21 +0000846 break;
Evan Chengee568cf2007-07-05 07:15:27 +0000847 }
Gabor Greifba36cb52008-08-28 21:40:38 +0000848 return CurDAG->SelectNodeTo(Op.getNode(), Opc, VT, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +0000849 }
Evan Chenge5ad88e2008-12-10 21:54:21 +0000850
851 case ISD::DECLARE: {
852 SDValue Chain = Op.getOperand(0);
853 SDValue N1 = Op.getOperand(1);
854 SDValue N2 = Op.getOperand(2);
855 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N1);
Chris Lattner8c4d1b22009-02-12 17:38:23 +0000856 // FIXME: handle VLAs.
857 if (!FINode) {
858 ReplaceUses(Op.getValue(0), Chain);
859 return NULL;
860 }
Evan Chenge5ad88e2008-12-10 21:54:21 +0000861 if (N2.getOpcode() == ARMISD::PIC_ADD && isa<LoadSDNode>(N2.getOperand(0)))
862 N2 = N2.getOperand(0);
863 LoadSDNode *Ld = dyn_cast<LoadSDNode>(N2);
Chris Lattner8c4d1b22009-02-12 17:38:23 +0000864 if (!Ld) {
865 ReplaceUses(Op.getValue(0), Chain);
866 return NULL;
867 }
Evan Chenge5ad88e2008-12-10 21:54:21 +0000868 SDValue BasePtr = Ld->getBasePtr();
869 assert(BasePtr.getOpcode() == ARMISD::Wrapper &&
870 isa<ConstantPoolSDNode>(BasePtr.getOperand(0)) &&
871 "llvm.dbg.variable should be a constantpool node");
872 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(BasePtr.getOperand(0));
873 GlobalValue *GV = 0;
874 if (CP->isMachineConstantPoolEntry()) {
875 ARMConstantPoolValue *ACPV = (ARMConstantPoolValue*)CP->getMachineCPVal();
876 GV = ACPV->getGV();
877 } else
878 GV = dyn_cast<GlobalValue>(CP->getConstVal());
Chris Lattner8c4d1b22009-02-12 17:38:23 +0000879 if (!GV) {
880 ReplaceUses(Op.getValue(0), Chain);
881 return NULL;
Evan Chenge5ad88e2008-12-10 21:54:21 +0000882 }
Chris Lattner8c4d1b22009-02-12 17:38:23 +0000883
884 SDValue Tmp1 = CurDAG->getTargetFrameIndex(FINode->getIndex(),
885 TLI.getPointerTy());
886 SDValue Tmp2 = CurDAG->getTargetGlobalAddress(GV, TLI.getPointerTy());
887 SDValue Ops[] = { Tmp1, Tmp2, Chain };
888 return CurDAG->getTargetNode(TargetInstrInfo::DECLARE, dl,
889 MVT::Other, Ops, 3);
Evan Chengee568cf2007-07-05 07:15:27 +0000890 }
Evan Chenge5ad88e2008-12-10 21:54:21 +0000891 }
892
Evan Chenga8e29892007-01-19 07:51:42 +0000893 return SelectCode(Op);
894}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000895
Bob Wilson224c2442009-05-19 05:53:42 +0000896bool ARMDAGToDAGISel::
897SelectInlineAsmMemoryOperand(const SDValue &Op, char ConstraintCode,
898 std::vector<SDValue> &OutOps) {
899 assert(ConstraintCode == 'm' && "unexpected asm memory constraint");
900
901 SDValue Base, Offset, Opc;
902 if (!SelectAddrMode2(Op, Op, Base, Offset, Opc))
903 return true;
904
905 OutOps.push_back(Base);
906 OutOps.push_back(Offset);
907 OutOps.push_back(Opc);
908 return false;
909}
910
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000911/// createARMISelDag - This pass converts a legalized DAG into a
912/// ARM-specific DAG, ready for instruction scheduling.
913///
Evan Chenga8e29892007-01-19 07:51:42 +0000914FunctionPass *llvm::createARMISelDag(ARMTargetMachine &TM) {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000915 return new ARMDAGToDAGISel(TM);
916}