blob: 07570ae8e2064e591745009b0929f37e169bd860 [file] [log] [blame]
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00001//===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Evan Cheng94b95502011-07-26 00:24:13 +000010#include "MCTargetDesc/ARMBaseInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000011#include "MCTargetDesc/ARMAddressingModes.h"
12#include "MCTargetDesc/ARMMCExpr.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000013#include "llvm/MC/MCParser/MCAsmLexer.h"
14#include "llvm/MC/MCParser/MCAsmParser.h"
15#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Rafael Espindola64695402011-05-16 16:17:21 +000016#include "llvm/MC/MCAsmInfo.h"
Jim Grosbach642fc9c2010-11-05 22:33:53 +000017#include "llvm/MC/MCContext.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000018#include "llvm/MC/MCStreamer.h"
19#include "llvm/MC/MCExpr.h"
20#include "llvm/MC/MCInst.h"
Evan Cheng94b95502011-07-26 00:24:13 +000021#include "llvm/MC/MCRegisterInfo.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000022#include "llvm/MC/MCSubtargetInfo.h"
Evan Cheng94b95502011-07-26 00:24:13 +000023#include "llvm/MC/MCTargetAsmParser.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000024#include "llvm/Target/TargetRegistry.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000025#include "llvm/Support/SourceMgr.h"
Daniel Dunbarfa315de2010-08-11 06:37:12 +000026#include "llvm/Support/raw_ostream.h"
Benjamin Kramer75ca4b92011-07-08 21:06:23 +000027#include "llvm/ADT/OwningPtr.h"
Evan Cheng94b95502011-07-26 00:24:13 +000028#include "llvm/ADT/STLExtras.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000029#include "llvm/ADT/SmallVector.h"
Owen Anderson0c9f2502011-01-13 22:50:36 +000030#include "llvm/ADT/StringExtras.h"
Daniel Dunbar345a9a62010-08-11 06:37:20 +000031#include "llvm/ADT/StringSwitch.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000032#include "llvm/ADT/Twine.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000033
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000034using namespace llvm;
35
Chris Lattner3a697562010-10-28 17:20:03 +000036namespace {
Bill Wendling146018f2010-11-06 21:42:12 +000037
38class ARMOperand;
Jim Grosbach16c74252010-10-29 14:46:02 +000039
Evan Cheng94b95502011-07-26 00:24:13 +000040class ARMAsmParser : public MCTargetAsmParser {
Evan Chengffc0e732011-07-09 05:47:46 +000041 MCSubtargetInfo &STI;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000042 MCAsmParser &Parser;
43
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000044 MCAsmParser &getParser() const { return Parser; }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000045 MCAsmLexer &getLexer() const { return Parser.getLexer(); }
46
47 void Warning(SMLoc L, const Twine &Msg) { Parser.Warning(L, Msg); }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000048 bool Error(SMLoc L, const Twine &Msg) { return Parser.Error(L, Msg); }
49
Jim Grosbach1355cf12011-07-26 17:10:22 +000050 int tryParseRegister();
51 bool tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach0d87ec22011-07-26 20:41:24 +000052 int tryParseShiftRegister(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000053 bool parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7ce05792011-08-03 23:50:40 +000054 bool parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000055 bool parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &, StringRef Mnemonic);
56 bool parsePrefix(ARMMCExpr::VariantKind &RefKind);
57 const MCExpr *applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +000058 MCSymbolRefExpr::VariantKind Variant);
59
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000060
Jim Grosbach7ce05792011-08-03 23:50:40 +000061 bool parseMemRegOffsetShift(ARM_AM::ShiftOpc &ShiftType,
62 unsigned &ShiftAmount);
Jim Grosbach1355cf12011-07-26 17:10:22 +000063 bool parseDirectiveWord(unsigned Size, SMLoc L);
64 bool parseDirectiveThumb(SMLoc L);
65 bool parseDirectiveThumbFunc(SMLoc L);
66 bool parseDirectiveCode(SMLoc L);
67 bool parseDirectiveSyntax(SMLoc L);
Kevin Enderby515d5092009-10-15 20:48:48 +000068
Jim Grosbach1355cf12011-07-26 17:10:22 +000069 StringRef splitMnemonic(StringRef Mnemonic, unsigned &PredicationCode,
Jim Grosbach5f160572011-07-19 20:10:31 +000070 bool &CarrySetting, unsigned &ProcessorIMod);
Jim Grosbach1355cf12011-07-26 17:10:22 +000071 void getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +000072 bool &CanAcceptPredicationCode);
Jim Grosbach16c74252010-10-29 14:46:02 +000073
Evan Chengebdeeab2011-07-08 01:53:10 +000074 bool isThumb() const {
75 // FIXME: Can tablegen auto-generate this?
Evan Chengffc0e732011-07-09 05:47:46 +000076 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
Evan Chengebdeeab2011-07-08 01:53:10 +000077 }
Evan Chengebdeeab2011-07-08 01:53:10 +000078 bool isThumbOne() const {
Evan Chengffc0e732011-07-09 05:47:46 +000079 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) == 0;
Evan Chengebdeeab2011-07-08 01:53:10 +000080 }
Evan Cheng32869202011-07-08 22:36:29 +000081 void SwitchMode() {
Evan Chengffc0e732011-07-09 05:47:46 +000082 unsigned FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb));
83 setAvailableFeatures(FB);
Evan Cheng32869202011-07-08 22:36:29 +000084 }
Evan Chengebdeeab2011-07-08 01:53:10 +000085
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000086 /// @name Auto-generated Match Functions
87 /// {
Daniel Dunbar3483aca2010-08-11 05:24:50 +000088
Chris Lattner0692ee62010-09-06 19:11:01 +000089#define GET_ASSEMBLER_HEADER
90#include "ARMGenAsmMatcher.inc"
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000091
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000092 /// }
93
Jim Grosbach43904292011-07-25 20:14:50 +000094 OperandMatchResultTy parseCoprocNumOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +000095 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +000096 OperandMatchResultTy parseCoprocRegOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +000097 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +000098 OperandMatchResultTy parseMemBarrierOptOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +000099 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000100 OperandMatchResultTy parseProcIFlagsOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000101 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000102 OperandMatchResultTy parseMSRMaskOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000103 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbachf6c05252011-07-21 17:23:04 +0000104 OperandMatchResultTy parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &O,
105 StringRef Op, int Low, int High);
106 OperandMatchResultTy parsePKHLSLImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
107 return parsePKHImm(O, "lsl", 0, 31);
108 }
109 OperandMatchResultTy parsePKHASRImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
110 return parsePKHImm(O, "asr", 1, 32);
111 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000112 OperandMatchResultTy parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach580f4a92011-07-25 22:20:28 +0000113 OperandMatchResultTy parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000114 OperandMatchResultTy parseRotImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000115 OperandMatchResultTy parseBitfield(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000116 OperandMatchResultTy parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach251bf252011-08-10 21:56:18 +0000117 OperandMatchResultTy parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*>&);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000118
119 // Asm Match Converter Methods
Jim Grosbach1355cf12011-07-26 17:10:22 +0000120 bool cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000121 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach548340c2011-08-11 19:22:40 +0000122 bool cvtStWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
123 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000124 bool cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000125 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7b8f46c2011-08-11 21:17:22 +0000126 bool cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
127 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000128 bool cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
129 const SmallVectorImpl<MCParsedAsmOperand*> &);
130 bool cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
131 const SmallVectorImpl<MCParsedAsmOperand*> &);
132 bool cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
133 const SmallVectorImpl<MCParsedAsmOperand*> &);
134 bool cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
135 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000136 bool cvtLdrdPre(MCInst &Inst, unsigned Opcode,
137 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach14605d12011-08-11 20:28:23 +0000138 bool cvtStrdPre(MCInst &Inst, unsigned Opcode,
139 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach623a4542011-08-10 22:42:16 +0000140 bool cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
141 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach189610f2011-07-26 18:25:39 +0000142
143 bool validateInstruction(MCInst &Inst,
144 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbachf8fce712011-08-11 17:35:48 +0000145 void processInstruction(MCInst &Inst,
146 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbach189610f2011-07-26 18:25:39 +0000147
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000148public:
Evan Chengffc0e732011-07-09 05:47:46 +0000149 ARMAsmParser(MCSubtargetInfo &_STI, MCAsmParser &_Parser)
Evan Cheng94b95502011-07-26 00:24:13 +0000150 : MCTargetAsmParser(), STI(_STI), Parser(_Parser) {
Evan Chengebdeeab2011-07-08 01:53:10 +0000151 MCAsmParserExtension::Initialize(_Parser);
Evan Cheng32869202011-07-08 22:36:29 +0000152
Evan Chengebdeeab2011-07-08 01:53:10 +0000153 // Initialize the set of available features.
Evan Chengffc0e732011-07-09 05:47:46 +0000154 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Evan Chengebdeeab2011-07-08 01:53:10 +0000155 }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000156
Jim Grosbach1355cf12011-07-26 17:10:22 +0000157 // Implementation of the MCTargetAsmParser interface:
158 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc);
159 bool ParseInstruction(StringRef Name, SMLoc NameLoc,
Jim Grosbach189610f2011-07-26 18:25:39 +0000160 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000161 bool ParseDirective(AsmToken DirectiveID);
162
163 bool MatchAndEmitInstruction(SMLoc IDLoc,
164 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
165 MCStreamer &Out);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000166};
Jim Grosbach16c74252010-10-29 14:46:02 +0000167} // end anonymous namespace
168
Chris Lattner3a697562010-10-28 17:20:03 +0000169namespace {
170
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000171/// ARMOperand - Instances of this class represent a parsed ARM machine
172/// instruction.
Bill Wendling146018f2010-11-06 21:42:12 +0000173class ARMOperand : public MCParsedAsmOperand {
Sean Callanan76264762010-04-02 22:27:05 +0000174 enum KindTy {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000175 CondCode,
Jim Grosbachd67641b2010-12-06 18:21:12 +0000176 CCOut,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000177 CoprocNum,
178 CoprocReg,
Kevin Enderbycfe07242009-10-13 22:19:02 +0000179 Immediate,
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000180 MemBarrierOpt,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000181 Memory,
Jim Grosbach7ce05792011-08-03 23:50:40 +0000182 PostIndexRegister,
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000183 MSRMask,
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000184 ProcIFlags,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000185 Register,
Bill Wendling8d5acb72010-11-06 19:56:04 +0000186 RegisterList,
Bill Wendling0f630752010-11-17 04:32:08 +0000187 DPRRegisterList,
188 SPRRegisterList,
Jim Grosbache8606dc2011-07-13 17:50:29 +0000189 ShiftedRegister,
Owen Anderson92a20222011-07-21 18:54:16 +0000190 ShiftedImmediate,
Jim Grosbach580f4a92011-07-25 22:20:28 +0000191 ShifterImmediate,
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000192 RotateImmediate,
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000193 BitfieldDescriptor,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000194 Token
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000195 } Kind;
196
Sean Callanan76264762010-04-02 22:27:05 +0000197 SMLoc StartLoc, EndLoc;
Bill Wendling24d22d22010-11-18 21:50:54 +0000198 SmallVector<unsigned, 8> Registers;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000199
200 union {
201 struct {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000202 ARMCC::CondCodes Val;
203 } CC;
204
205 struct {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000206 ARM_MB::MemBOpt Val;
207 } MBOpt;
208
209 struct {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000210 unsigned Val;
211 } Cop;
212
213 struct {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000214 ARM_PROC::IFlags Val;
215 } IFlags;
216
217 struct {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000218 unsigned Val;
219 } MMask;
220
221 struct {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000222 const char *Data;
223 unsigned Length;
224 } Tok;
225
226 struct {
227 unsigned RegNum;
228 } Reg;
229
Bill Wendling8155e5b2010-11-06 22:19:43 +0000230 struct {
Kevin Enderbycfe07242009-10-13 22:19:02 +0000231 const MCExpr *Val;
232 } Imm;
Jim Grosbach16c74252010-10-29 14:46:02 +0000233
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +0000234 /// Combined record for all forms of ARM address expressions.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000235 struct {
236 unsigned BaseRegNum;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000237 // Offset is in OffsetReg or OffsetImm. If both are zero, no offset
238 // was specified.
239 const MCConstantExpr *OffsetImm; // Offset immediate value
240 unsigned OffsetRegNum; // Offset register num, when OffsetImm == NULL
241 ARM_AM::ShiftOpc ShiftType; // Shift type for OffsetReg
Jim Grosbach0d6fac32011-08-05 22:03:36 +0000242 unsigned ShiftImm; // shift for OffsetReg.
Jim Grosbach7ce05792011-08-03 23:50:40 +0000243 unsigned isNegative : 1; // Negated OffsetReg? (~'U' bit)
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000244 } Mem;
Owen Anderson00828302011-03-18 22:50:18 +0000245
246 struct {
Jim Grosbach7ce05792011-08-03 23:50:40 +0000247 unsigned RegNum;
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000248 bool isAdd;
249 ARM_AM::ShiftOpc ShiftTy;
250 unsigned ShiftImm;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000251 } PostIdxReg;
252
253 struct {
Jim Grosbach580f4a92011-07-25 22:20:28 +0000254 bool isASR;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000255 unsigned Imm;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000256 } ShifterImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000257 struct {
258 ARM_AM::ShiftOpc ShiftTy;
259 unsigned SrcReg;
260 unsigned ShiftReg;
261 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000262 } RegShiftedReg;
Owen Anderson92a20222011-07-21 18:54:16 +0000263 struct {
264 ARM_AM::ShiftOpc ShiftTy;
265 unsigned SrcReg;
266 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000267 } RegShiftedImm;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000268 struct {
269 unsigned Imm;
270 } RotImm;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000271 struct {
272 unsigned LSB;
273 unsigned Width;
274 } Bitfield;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000275 };
Jim Grosbach16c74252010-10-29 14:46:02 +0000276
Bill Wendling146018f2010-11-06 21:42:12 +0000277 ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
278public:
Sean Callanan76264762010-04-02 22:27:05 +0000279 ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() {
280 Kind = o.Kind;
281 StartLoc = o.StartLoc;
282 EndLoc = o.EndLoc;
283 switch (Kind) {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000284 case CondCode:
285 CC = o.CC;
286 break;
Sean Callanan76264762010-04-02 22:27:05 +0000287 case Token:
Daniel Dunbar8462b302010-08-11 06:36:53 +0000288 Tok = o.Tok;
Sean Callanan76264762010-04-02 22:27:05 +0000289 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +0000290 case CCOut:
Sean Callanan76264762010-04-02 22:27:05 +0000291 case Register:
292 Reg = o.Reg;
293 break;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000294 case RegisterList:
Bill Wendling0f630752010-11-17 04:32:08 +0000295 case DPRRegisterList:
296 case SPRRegisterList:
Bill Wendling24d22d22010-11-18 21:50:54 +0000297 Registers = o.Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000298 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000299 case CoprocNum:
300 case CoprocReg:
301 Cop = o.Cop;
302 break;
Sean Callanan76264762010-04-02 22:27:05 +0000303 case Immediate:
304 Imm = o.Imm;
305 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000306 case MemBarrierOpt:
307 MBOpt = o.MBOpt;
308 break;
Sean Callanan76264762010-04-02 22:27:05 +0000309 case Memory:
310 Mem = o.Mem;
311 break;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000312 case PostIndexRegister:
313 PostIdxReg = o.PostIdxReg;
314 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000315 case MSRMask:
316 MMask = o.MMask;
317 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000318 case ProcIFlags:
319 IFlags = o.IFlags;
Owen Anderson00828302011-03-18 22:50:18 +0000320 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000321 case ShifterImmediate:
322 ShifterImm = o.ShifterImm;
Owen Anderson00828302011-03-18 22:50:18 +0000323 break;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000324 case ShiftedRegister:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000325 RegShiftedReg = o.RegShiftedReg;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000326 break;
Owen Anderson92a20222011-07-21 18:54:16 +0000327 case ShiftedImmediate:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000328 RegShiftedImm = o.RegShiftedImm;
Owen Anderson92a20222011-07-21 18:54:16 +0000329 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000330 case RotateImmediate:
331 RotImm = o.RotImm;
332 break;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000333 case BitfieldDescriptor:
334 Bitfield = o.Bitfield;
335 break;
Sean Callanan76264762010-04-02 22:27:05 +0000336 }
337 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000338
Sean Callanan76264762010-04-02 22:27:05 +0000339 /// getStartLoc - Get the location of the first token of this operand.
340 SMLoc getStartLoc() const { return StartLoc; }
341 /// getEndLoc - Get the location of the last token of this operand.
342 SMLoc getEndLoc() const { return EndLoc; }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000343
Daniel Dunbar8462b302010-08-11 06:36:53 +0000344 ARMCC::CondCodes getCondCode() const {
345 assert(Kind == CondCode && "Invalid access!");
346 return CC.Val;
347 }
348
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000349 unsigned getCoproc() const {
350 assert((Kind == CoprocNum || Kind == CoprocReg) && "Invalid access!");
351 return Cop.Val;
352 }
353
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000354 StringRef getToken() const {
355 assert(Kind == Token && "Invalid access!");
356 return StringRef(Tok.Data, Tok.Length);
357 }
358
359 unsigned getReg() const {
Benjamin Kramer6aa49432010-12-07 15:50:35 +0000360 assert((Kind == Register || Kind == CCOut) && "Invalid access!");
Bill Wendling7729e062010-11-09 22:44:22 +0000361 return Reg.RegNum;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000362 }
363
Bill Wendling5fa22a12010-11-09 23:28:44 +0000364 const SmallVectorImpl<unsigned> &getRegList() const {
Bill Wendling0f630752010-11-17 04:32:08 +0000365 assert((Kind == RegisterList || Kind == DPRRegisterList ||
366 Kind == SPRRegisterList) && "Invalid access!");
Bill Wendling24d22d22010-11-18 21:50:54 +0000367 return Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000368 }
369
Kevin Enderbycfe07242009-10-13 22:19:02 +0000370 const MCExpr *getImm() const {
371 assert(Kind == Immediate && "Invalid access!");
372 return Imm.Val;
373 }
374
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000375 ARM_MB::MemBOpt getMemBarrierOpt() const {
376 assert(Kind == MemBarrierOpt && "Invalid access!");
377 return MBOpt.Val;
378 }
379
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000380 ARM_PROC::IFlags getProcIFlags() const {
381 assert(Kind == ProcIFlags && "Invalid access!");
382 return IFlags.Val;
383 }
384
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000385 unsigned getMSRMask() const {
386 assert(Kind == MSRMask && "Invalid access!");
387 return MMask.Val;
388 }
389
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000390 bool isCoprocNum() const { return Kind == CoprocNum; }
391 bool isCoprocReg() const { return Kind == CoprocReg; }
Daniel Dunbar8462b302010-08-11 06:36:53 +0000392 bool isCondCode() const { return Kind == CondCode; }
Jim Grosbachd67641b2010-12-06 18:21:12 +0000393 bool isCCOut() const { return Kind == CCOut; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000394 bool isImm() const { return Kind == Immediate; }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000395 bool isImm0_255() const {
396 if (Kind != Immediate)
397 return false;
398 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
399 if (!CE) return false;
400 int64_t Value = CE->getValue();
401 return Value >= 0 && Value < 256;
402 }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000403 bool isImm0_7() const {
404 if (Kind != Immediate)
405 return false;
406 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
407 if (!CE) return false;
408 int64_t Value = CE->getValue();
409 return Value >= 0 && Value < 8;
410 }
411 bool isImm0_15() const {
412 if (Kind != Immediate)
413 return false;
414 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
415 if (!CE) return false;
416 int64_t Value = CE->getValue();
417 return Value >= 0 && Value < 16;
418 }
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000419 bool isImm0_31() const {
420 if (Kind != Immediate)
421 return false;
422 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
423 if (!CE) return false;
424 int64_t Value = CE->getValue();
425 return Value >= 0 && Value < 32;
426 }
Jim Grosbachf4943352011-07-25 23:09:14 +0000427 bool isImm1_16() const {
428 if (Kind != Immediate)
429 return false;
430 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
431 if (!CE) return false;
432 int64_t Value = CE->getValue();
433 return Value > 0 && Value < 17;
434 }
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000435 bool isImm1_32() const {
436 if (Kind != Immediate)
437 return false;
438 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
439 if (!CE) return false;
440 int64_t Value = CE->getValue();
441 return Value > 0 && Value < 33;
442 }
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000443 bool isImm0_65535() const {
444 if (Kind != Immediate)
445 return false;
446 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
447 if (!CE) return false;
448 int64_t Value = CE->getValue();
449 return Value >= 0 && Value < 65536;
450 }
Jim Grosbachffa32252011-07-19 19:13:28 +0000451 bool isImm0_65535Expr() const {
452 if (Kind != Immediate)
453 return false;
454 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
455 // If it's not a constant expression, it'll generate a fixup and be
456 // handled later.
457 if (!CE) return true;
458 int64_t Value = CE->getValue();
459 return Value >= 0 && Value < 65536;
460 }
Jim Grosbached838482011-07-26 16:24:27 +0000461 bool isImm24bit() const {
462 if (Kind != Immediate)
463 return false;
464 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
465 if (!CE) return false;
466 int64_t Value = CE->getValue();
467 return Value >= 0 && Value <= 0xffffff;
468 }
Jim Grosbachf6c05252011-07-21 17:23:04 +0000469 bool isPKHLSLImm() const {
470 if (Kind != Immediate)
471 return false;
472 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
473 if (!CE) return false;
474 int64_t Value = CE->getValue();
475 return Value >= 0 && Value < 32;
476 }
477 bool isPKHASRImm() const {
478 if (Kind != Immediate)
479 return false;
480 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
481 if (!CE) return false;
482 int64_t Value = CE->getValue();
483 return Value > 0 && Value <= 32;
484 }
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000485 bool isARMSOImm() const {
486 if (Kind != Immediate)
487 return false;
488 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
489 if (!CE) return false;
490 int64_t Value = CE->getValue();
491 return ARM_AM::getSOImmVal(Value) != -1;
492 }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000493 bool isT2SOImm() const {
494 if (Kind != Immediate)
495 return false;
496 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
497 if (!CE) return false;
498 int64_t Value = CE->getValue();
499 return ARM_AM::getT2SOImmVal(Value) != -1;
500 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000501 bool isSetEndImm() const {
502 if (Kind != Immediate)
503 return false;
504 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
505 if (!CE) return false;
506 int64_t Value = CE->getValue();
507 return Value == 1 || Value == 0;
508 }
Bill Wendlingb32e7842010-11-08 00:32:40 +0000509 bool isReg() const { return Kind == Register; }
Bill Wendling8d5acb72010-11-06 19:56:04 +0000510 bool isRegList() const { return Kind == RegisterList; }
Bill Wendling0f630752010-11-17 04:32:08 +0000511 bool isDPRRegList() const { return Kind == DPRRegisterList; }
512 bool isSPRRegList() const { return Kind == SPRRegisterList; }
Chris Lattner14b93852010-10-29 00:27:31 +0000513 bool isToken() const { return Kind == Token; }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000514 bool isMemBarrierOpt() const { return Kind == MemBarrierOpt; }
Chris Lattner14b93852010-10-29 00:27:31 +0000515 bool isMemory() const { return Kind == Memory; }
Jim Grosbach580f4a92011-07-25 22:20:28 +0000516 bool isShifterImm() const { return Kind == ShifterImmediate; }
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000517 bool isRegShiftedReg() const { return Kind == ShiftedRegister; }
518 bool isRegShiftedImm() const { return Kind == ShiftedImmediate; }
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000519 bool isRotImm() const { return Kind == RotateImmediate; }
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000520 bool isBitfield() const { return Kind == BitfieldDescriptor; }
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000521 bool isPostIdxRegShifted() const { return Kind == PostIndexRegister; }
522 bool isPostIdxReg() const {
523 return Kind == PostIndexRegister && PostIdxReg.ShiftTy == ARM_AM::no_shift;
524 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000525 bool isMemNoOffset() const {
526 if (Kind != Memory)
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000527 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000528 // No offset of any kind.
529 return Mem.OffsetRegNum == 0 && Mem.OffsetImm == 0;
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000530 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000531 bool isAddrMode2() const {
532 if (Kind != Memory)
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000533 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000534 // Check for register offset.
535 if (Mem.OffsetRegNum) return true;
536 // Immediate offset in range [-4095, 4095].
537 if (!Mem.OffsetImm) return true;
538 int64_t Val = Mem.OffsetImm->getValue();
539 return Val > -4096 && Val < 4096;
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000540 }
Jim Grosbach039c2e12011-08-04 23:01:30 +0000541 bool isAM2OffsetImm() const {
542 if (Kind != Immediate)
543 return false;
544 // Immediate offset in range [-4095, 4095].
545 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
546 if (!CE) return false;
547 int64_t Val = CE->getValue();
548 return Val > -4096 && Val < 4096;
549 }
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000550 bool isAddrMode3() const {
551 if (Kind != Memory)
552 return false;
553 // No shifts are legal for AM3.
554 if (Mem.ShiftType != ARM_AM::no_shift) return false;
555 // Check for register offset.
556 if (Mem.OffsetRegNum) return true;
557 // Immediate offset in range [-255, 255].
558 if (!Mem.OffsetImm) return true;
559 int64_t Val = Mem.OffsetImm->getValue();
560 return Val > -256 && Val < 256;
561 }
562 bool isAM3Offset() const {
563 if (Kind != Immediate && Kind != PostIndexRegister)
564 return false;
565 if (Kind == PostIndexRegister)
566 return PostIdxReg.ShiftTy == ARM_AM::no_shift;
567 // Immediate offset in range [-255, 255].
568 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
569 if (!CE) return false;
570 int64_t Val = CE->getValue();
Jim Grosbach251bf252011-08-10 21:56:18 +0000571 // Special case, #-0 is INT32_MIN.
572 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000573 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000574 bool isAddrMode5() const {
575 if (Kind != Memory)
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000576 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000577 // Check for register offset.
578 if (Mem.OffsetRegNum) return false;
579 // Immediate offset in range [-1020, 1020] and a multiple of 4.
580 if (!Mem.OffsetImm) return true;
581 int64_t Val = Mem.OffsetImm->getValue();
582 return Val >= -1020 && Val <= 1020 && ((Val & 3) == 0);
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000583 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000584 bool isMemRegOffset() const {
585 if (Kind != Memory || !Mem.OffsetRegNum)
Bill Wendlingf4caf692010-12-14 03:36:38 +0000586 return false;
Daniel Dunbard3df5f32011-01-18 05:34:11 +0000587 return true;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000588 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000589 bool isMemThumbRR() const {
590 // Thumb reg+reg addressing is simple. Just two registers, a base and
591 // an offset. No shifts, negations or any other complicating factors.
592 if (Kind != Memory || !Mem.OffsetRegNum || Mem.isNegative ||
593 Mem.ShiftType != ARM_AM::no_shift)
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000594 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000595 return true;
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000596 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000597 bool isMemImm8Offset() const {
598 if (Kind != Memory || Mem.OffsetRegNum != 0)
599 return false;
600 // Immediate offset in range [-255, 255].
601 if (!Mem.OffsetImm) return true;
602 int64_t Val = Mem.OffsetImm->getValue();
603 return Val > -256 && Val < 256;
604 }
605 bool isMemImm12Offset() const {
Jim Grosbach09176e12011-08-08 20:59:31 +0000606 // If we have an immediate that's not a constant, treat it as a label
607 // reference needing a fixup. If it is a constant, it's something else
608 // and we reject it.
609 if (Kind == Immediate && !isa<MCConstantExpr>(getImm()))
610 return true;
611
Jim Grosbach7ce05792011-08-03 23:50:40 +0000612 if (Kind != Memory || Mem.OffsetRegNum != 0)
613 return false;
614 // Immediate offset in range [-4095, 4095].
615 if (!Mem.OffsetImm) return true;
616 int64_t Val = Mem.OffsetImm->getValue();
617 return Val > -4096 && Val < 4096;
618 }
619 bool isPostIdxImm8() const {
620 if (Kind != Immediate)
621 return false;
622 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
623 if (!CE) return false;
624 int64_t Val = CE->getValue();
625 return Val > -256 && Val < 256;
626 }
627
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000628 bool isMSRMask() const { return Kind == MSRMask; }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000629 bool isProcIFlags() const { return Kind == ProcIFlags; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000630
631 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
Chris Lattner14b93852010-10-29 00:27:31 +0000632 // Add as immediates when possible. Null MCExpr = 0.
633 if (Expr == 0)
634 Inst.addOperand(MCOperand::CreateImm(0));
635 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000636 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
637 else
638 Inst.addOperand(MCOperand::CreateExpr(Expr));
639 }
640
Daniel Dunbar8462b302010-08-11 06:36:53 +0000641 void addCondCodeOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000642 assert(N == 2 && "Invalid number of operands!");
Daniel Dunbar8462b302010-08-11 06:36:53 +0000643 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
Jim Grosbach04f74942010-12-06 18:30:57 +0000644 unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR;
645 Inst.addOperand(MCOperand::CreateReg(RegNum));
Daniel Dunbar8462b302010-08-11 06:36:53 +0000646 }
647
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000648 void addCoprocNumOperands(MCInst &Inst, unsigned N) const {
649 assert(N == 1 && "Invalid number of operands!");
650 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
651 }
652
653 void addCoprocRegOperands(MCInst &Inst, unsigned N) const {
654 assert(N == 1 && "Invalid number of operands!");
655 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
656 }
657
Jim Grosbachd67641b2010-12-06 18:21:12 +0000658 void addCCOutOperands(MCInst &Inst, unsigned N) const {
659 assert(N == 1 && "Invalid number of operands!");
660 Inst.addOperand(MCOperand::CreateReg(getReg()));
661 }
662
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000663 void addRegOperands(MCInst &Inst, unsigned N) const {
664 assert(N == 1 && "Invalid number of operands!");
665 Inst.addOperand(MCOperand::CreateReg(getReg()));
666 }
667
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000668 void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const {
Jim Grosbache8606dc2011-07-13 17:50:29 +0000669 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000670 assert(isRegShiftedReg() && "addRegShiftedRegOperands() on non RegShiftedReg!");
671 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.SrcReg));
672 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.ShiftReg));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000673 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000674 ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm)));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000675 }
676
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000677 void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson152d4a42011-07-21 23:38:37 +0000678 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000679 assert(isRegShiftedImm() && "addRegShiftedImmOperands() on non RegShiftedImm!");
680 Inst.addOperand(MCOperand::CreateReg(RegShiftedImm.SrcReg));
Owen Anderson92a20222011-07-21 18:54:16 +0000681 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000682 ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, RegShiftedImm.ShiftImm)));
Owen Anderson92a20222011-07-21 18:54:16 +0000683 }
684
685
Jim Grosbach580f4a92011-07-25 22:20:28 +0000686 void addShifterImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson00828302011-03-18 22:50:18 +0000687 assert(N == 1 && "Invalid number of operands!");
Jim Grosbach580f4a92011-07-25 22:20:28 +0000688 Inst.addOperand(MCOperand::CreateImm((ShifterImm.isASR << 5) |
689 ShifterImm.Imm));
Owen Anderson00828302011-03-18 22:50:18 +0000690 }
691
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000692 void addRegListOperands(MCInst &Inst, unsigned N) const {
Bill Wendling7729e062010-11-09 22:44:22 +0000693 assert(N == 1 && "Invalid number of operands!");
Bill Wendling5fa22a12010-11-09 23:28:44 +0000694 const SmallVectorImpl<unsigned> &RegList = getRegList();
695 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +0000696 I = RegList.begin(), E = RegList.end(); I != E; ++I)
697 Inst.addOperand(MCOperand::CreateReg(*I));
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000698 }
699
Bill Wendling0f630752010-11-17 04:32:08 +0000700 void addDPRRegListOperands(MCInst &Inst, unsigned N) const {
701 addRegListOperands(Inst, N);
702 }
703
704 void addSPRRegListOperands(MCInst &Inst, unsigned N) const {
705 addRegListOperands(Inst, N);
706 }
707
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000708 void addRotImmOperands(MCInst &Inst, unsigned N) const {
709 assert(N == 1 && "Invalid number of operands!");
710 // Encoded as val>>3. The printer handles display as 8, 16, 24.
711 Inst.addOperand(MCOperand::CreateImm(RotImm.Imm >> 3));
712 }
713
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000714 void addBitfieldOperands(MCInst &Inst, unsigned N) const {
715 assert(N == 1 && "Invalid number of operands!");
716 // Munge the lsb/width into a bitfield mask.
717 unsigned lsb = Bitfield.LSB;
718 unsigned width = Bitfield.Width;
719 // Make a 32-bit mask w/ the referenced bits clear and all other bits set.
720 uint32_t Mask = ~(((uint32_t)0xffffffff >> lsb) << (32 - width) >>
721 (32 - (lsb + width)));
722 Inst.addOperand(MCOperand::CreateImm(Mask));
723 }
724
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000725 void addImmOperands(MCInst &Inst, unsigned N) const {
726 assert(N == 1 && "Invalid number of operands!");
727 addExpr(Inst, getImm());
728 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000729
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000730 void addImm0_255Operands(MCInst &Inst, unsigned N) const {
731 assert(N == 1 && "Invalid number of operands!");
732 addExpr(Inst, getImm());
733 }
734
Jim Grosbach83ab0702011-07-13 22:01:08 +0000735 void addImm0_7Operands(MCInst &Inst, unsigned N) const {
736 assert(N == 1 && "Invalid number of operands!");
737 addExpr(Inst, getImm());
738 }
739
740 void addImm0_15Operands(MCInst &Inst, unsigned N) const {
741 assert(N == 1 && "Invalid number of operands!");
742 addExpr(Inst, getImm());
743 }
744
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000745 void addImm0_31Operands(MCInst &Inst, unsigned N) const {
746 assert(N == 1 && "Invalid number of operands!");
747 addExpr(Inst, getImm());
748 }
749
Jim Grosbachf4943352011-07-25 23:09:14 +0000750 void addImm1_16Operands(MCInst &Inst, unsigned N) const {
751 assert(N == 1 && "Invalid number of operands!");
752 // The constant encodes as the immediate-1, and we store in the instruction
753 // the bits as encoded, so subtract off one here.
754 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
755 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
756 }
757
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000758 void addImm1_32Operands(MCInst &Inst, unsigned N) const {
759 assert(N == 1 && "Invalid number of operands!");
760 // The constant encodes as the immediate-1, and we store in the instruction
761 // the bits as encoded, so subtract off one here.
762 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
763 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
764 }
765
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000766 void addImm0_65535Operands(MCInst &Inst, unsigned N) const {
767 assert(N == 1 && "Invalid number of operands!");
768 addExpr(Inst, getImm());
769 }
770
Jim Grosbachffa32252011-07-19 19:13:28 +0000771 void addImm0_65535ExprOperands(MCInst &Inst, unsigned N) const {
772 assert(N == 1 && "Invalid number of operands!");
773 addExpr(Inst, getImm());
774 }
775
Jim Grosbached838482011-07-26 16:24:27 +0000776 void addImm24bitOperands(MCInst &Inst, unsigned N) const {
777 assert(N == 1 && "Invalid number of operands!");
778 addExpr(Inst, getImm());
779 }
780
Jim Grosbachf6c05252011-07-21 17:23:04 +0000781 void addPKHLSLImmOperands(MCInst &Inst, unsigned N) const {
782 assert(N == 1 && "Invalid number of operands!");
783 addExpr(Inst, getImm());
784 }
785
786 void addPKHASRImmOperands(MCInst &Inst, unsigned N) const {
787 assert(N == 1 && "Invalid number of operands!");
788 // An ASR value of 32 encodes as 0, so that's how we want to add it to
789 // the instruction as well.
790 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
791 int Val = CE->getValue();
792 Inst.addOperand(MCOperand::CreateImm(Val == 32 ? 0 : Val));
793 }
794
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000795 void addARMSOImmOperands(MCInst &Inst, unsigned N) const {
796 assert(N == 1 && "Invalid number of operands!");
797 addExpr(Inst, getImm());
798 }
799
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000800 void addT2SOImmOperands(MCInst &Inst, unsigned N) const {
801 assert(N == 1 && "Invalid number of operands!");
802 addExpr(Inst, getImm());
803 }
804
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000805 void addSetEndImmOperands(MCInst &Inst, unsigned N) const {
806 assert(N == 1 && "Invalid number of operands!");
807 addExpr(Inst, getImm());
808 }
809
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000810 void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const {
811 assert(N == 1 && "Invalid number of operands!");
812 Inst.addOperand(MCOperand::CreateImm(unsigned(getMemBarrierOpt())));
813 }
814
Jim Grosbach7ce05792011-08-03 23:50:40 +0000815 void addMemNoOffsetOperands(MCInst &Inst, unsigned N) const {
816 assert(N == 1 && "Invalid number of operands!");
817 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000818 }
819
Jim Grosbach7ce05792011-08-03 23:50:40 +0000820 void addAddrMode2Operands(MCInst &Inst, unsigned N) const {
821 assert(N == 3 && "Invalid number of operands!");
822 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
823 if (!Mem.OffsetRegNum) {
824 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
825 // Special case for #-0
826 if (Val == INT32_MIN) Val = 0;
827 if (Val < 0) Val = -Val;
828 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
829 } else {
830 // For register offset, we encode the shift type and negation flag
831 // here.
832 Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add,
Jim Grosbachdd32ba32011-08-11 22:05:09 +0000833 Mem.ShiftImm, Mem.ShiftType);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000834 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000835 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
836 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
837 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000838 }
839
Jim Grosbach039c2e12011-08-04 23:01:30 +0000840 void addAM2OffsetImmOperands(MCInst &Inst, unsigned N) const {
841 assert(N == 2 && "Invalid number of operands!");
842 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
843 assert(CE && "non-constant AM2OffsetImm operand!");
844 int32_t Val = CE->getValue();
845 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
846 // Special case for #-0
847 if (Val == INT32_MIN) Val = 0;
848 if (Val < 0) Val = -Val;
849 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
850 Inst.addOperand(MCOperand::CreateReg(0));
851 Inst.addOperand(MCOperand::CreateImm(Val));
852 }
853
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000854 void addAddrMode3Operands(MCInst &Inst, unsigned N) const {
855 assert(N == 3 && "Invalid number of operands!");
856 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
857 if (!Mem.OffsetRegNum) {
858 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
859 // Special case for #-0
860 if (Val == INT32_MIN) Val = 0;
861 if (Val < 0) Val = -Val;
862 Val = ARM_AM::getAM3Opc(AddSub, Val);
863 } else {
864 // For register offset, we encode the shift type and negation flag
865 // here.
866 Val = ARM_AM::getAM3Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add, 0);
867 }
868 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
869 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
870 Inst.addOperand(MCOperand::CreateImm(Val));
871 }
872
873 void addAM3OffsetOperands(MCInst &Inst, unsigned N) const {
874 assert(N == 2 && "Invalid number of operands!");
875 if (Kind == PostIndexRegister) {
876 int32_t Val =
877 ARM_AM::getAM3Opc(PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub, 0);
878 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
879 Inst.addOperand(MCOperand::CreateImm(Val));
Jim Grosbach251bf252011-08-10 21:56:18 +0000880 return;
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000881 }
882
883 // Constant offset.
884 const MCConstantExpr *CE = static_cast<const MCConstantExpr*>(getImm());
885 int32_t Val = CE->getValue();
886 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
887 // Special case for #-0
888 if (Val == INT32_MIN) Val = 0;
889 if (Val < 0) Val = -Val;
Jim Grosbach251bf252011-08-10 21:56:18 +0000890 Val = ARM_AM::getAM3Opc(AddSub, Val);
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000891 Inst.addOperand(MCOperand::CreateReg(0));
892 Inst.addOperand(MCOperand::CreateImm(Val));
893 }
894
Jim Grosbach7ce05792011-08-03 23:50:40 +0000895 void addAddrMode5Operands(MCInst &Inst, unsigned N) const {
896 assert(N == 2 && "Invalid number of operands!");
897 // The lower two bits are always zero and as such are not encoded.
898 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() / 4 : 0;
899 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
900 // Special case for #-0
901 if (Val == INT32_MIN) Val = 0;
902 if (Val < 0) Val = -Val;
903 Val = ARM_AM::getAM5Opc(AddSub, Val);
904 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
905 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000906 }
907
Jim Grosbach7ce05792011-08-03 23:50:40 +0000908 void addMemImm8OffsetOperands(MCInst &Inst, unsigned N) const {
909 assert(N == 2 && "Invalid number of operands!");
910 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
911 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
912 Inst.addOperand(MCOperand::CreateImm(Val));
Chris Lattner14b93852010-10-29 00:27:31 +0000913 }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000914
Jim Grosbach7ce05792011-08-03 23:50:40 +0000915 void addMemImm12OffsetOperands(MCInst &Inst, unsigned N) const {
916 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach09176e12011-08-08 20:59:31 +0000917 // If this is an immediate, it's a label reference.
918 if (Kind == Immediate) {
919 addExpr(Inst, getImm());
920 Inst.addOperand(MCOperand::CreateImm(0));
921 return;
922 }
923
924 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach7ce05792011-08-03 23:50:40 +0000925 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
926 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
927 Inst.addOperand(MCOperand::CreateImm(Val));
Bill Wendlingf4caf692010-12-14 03:36:38 +0000928 }
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000929
Jim Grosbach7ce05792011-08-03 23:50:40 +0000930 void addMemRegOffsetOperands(MCInst &Inst, unsigned N) const {
931 assert(N == 3 && "Invalid number of operands!");
932 unsigned Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add,
Jim Grosbach0d6fac32011-08-05 22:03:36 +0000933 Mem.ShiftImm, Mem.ShiftType);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000934 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
935 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
936 Inst.addOperand(MCOperand::CreateImm(Val));
937 }
938
939 void addMemThumbRROperands(MCInst &Inst, unsigned N) const {
940 assert(N == 2 && "Invalid number of operands!");
941 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
942 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
943 }
944
945 void addPostIdxImm8Operands(MCInst &Inst, unsigned N) const {
946 assert(N == 1 && "Invalid number of operands!");
947 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
948 assert(CE && "non-constant post-idx-imm8 operand!");
949 int Imm = CE->getValue();
950 bool isAdd = Imm >= 0;
951 Imm = (Imm < 0 ? -Imm : Imm) | (int)isAdd << 8;
952 Inst.addOperand(MCOperand::CreateImm(Imm));
953 }
954
955 void addPostIdxRegOperands(MCInst &Inst, unsigned N) const {
956 assert(N == 2 && "Invalid number of operands!");
957 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000958 Inst.addOperand(MCOperand::CreateImm(PostIdxReg.isAdd));
959 }
960
961 void addPostIdxRegShiftedOperands(MCInst &Inst, unsigned N) const {
962 assert(N == 2 && "Invalid number of operands!");
963 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
964 // The sign, shift type, and shift amount are encoded in a single operand
965 // using the AM2 encoding helpers.
966 ARM_AM::AddrOpc opc = PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub;
967 unsigned Imm = ARM_AM::getAM2Opc(opc, PostIdxReg.ShiftImm,
968 PostIdxReg.ShiftTy);
969 Inst.addOperand(MCOperand::CreateImm(Imm));
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000970 }
971
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000972 void addMSRMaskOperands(MCInst &Inst, unsigned N) const {
973 assert(N == 1 && "Invalid number of operands!");
974 Inst.addOperand(MCOperand::CreateImm(unsigned(getMSRMask())));
975 }
976
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000977 void addProcIFlagsOperands(MCInst &Inst, unsigned N) const {
978 assert(N == 1 && "Invalid number of operands!");
979 Inst.addOperand(MCOperand::CreateImm(unsigned(getProcIFlags())));
980 }
981
Jim Grosbachb7f689b2011-07-13 15:34:57 +0000982 virtual void print(raw_ostream &OS) const;
Daniel Dunbarb3cb6962010-08-11 06:37:04 +0000983
Chris Lattner3a697562010-10-28 17:20:03 +0000984 static ARMOperand *CreateCondCode(ARMCC::CondCodes CC, SMLoc S) {
985 ARMOperand *Op = new ARMOperand(CondCode);
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000986 Op->CC.Val = CC;
987 Op->StartLoc = S;
988 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +0000989 return Op;
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000990 }
991
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000992 static ARMOperand *CreateCoprocNum(unsigned CopVal, SMLoc S) {
993 ARMOperand *Op = new ARMOperand(CoprocNum);
994 Op->Cop.Val = CopVal;
995 Op->StartLoc = S;
996 Op->EndLoc = S;
997 return Op;
998 }
999
1000 static ARMOperand *CreateCoprocReg(unsigned CopVal, SMLoc S) {
1001 ARMOperand *Op = new ARMOperand(CoprocReg);
1002 Op->Cop.Val = CopVal;
1003 Op->StartLoc = S;
1004 Op->EndLoc = S;
1005 return Op;
1006 }
1007
Jim Grosbachd67641b2010-12-06 18:21:12 +00001008 static ARMOperand *CreateCCOut(unsigned RegNum, SMLoc S) {
1009 ARMOperand *Op = new ARMOperand(CCOut);
1010 Op->Reg.RegNum = RegNum;
1011 Op->StartLoc = S;
1012 Op->EndLoc = S;
1013 return Op;
1014 }
1015
Chris Lattner3a697562010-10-28 17:20:03 +00001016 static ARMOperand *CreateToken(StringRef Str, SMLoc S) {
1017 ARMOperand *Op = new ARMOperand(Token);
Sean Callanan76264762010-04-02 22:27:05 +00001018 Op->Tok.Data = Str.data();
1019 Op->Tok.Length = Str.size();
1020 Op->StartLoc = S;
1021 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +00001022 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001023 }
1024
Bill Wendling50d0f582010-11-18 23:43:05 +00001025 static ARMOperand *CreateReg(unsigned RegNum, SMLoc S, SMLoc E) {
Chris Lattner3a697562010-10-28 17:20:03 +00001026 ARMOperand *Op = new ARMOperand(Register);
Sean Callanan76264762010-04-02 22:27:05 +00001027 Op->Reg.RegNum = RegNum;
Sean Callanan76264762010-04-02 22:27:05 +00001028 Op->StartLoc = S;
1029 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001030 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001031 }
1032
Jim Grosbache8606dc2011-07-13 17:50:29 +00001033 static ARMOperand *CreateShiftedRegister(ARM_AM::ShiftOpc ShTy,
1034 unsigned SrcReg,
1035 unsigned ShiftReg,
1036 unsigned ShiftImm,
1037 SMLoc S, SMLoc E) {
1038 ARMOperand *Op = new ARMOperand(ShiftedRegister);
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001039 Op->RegShiftedReg.ShiftTy = ShTy;
1040 Op->RegShiftedReg.SrcReg = SrcReg;
1041 Op->RegShiftedReg.ShiftReg = ShiftReg;
1042 Op->RegShiftedReg.ShiftImm = ShiftImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001043 Op->StartLoc = S;
1044 Op->EndLoc = E;
1045 return Op;
1046 }
1047
Owen Anderson92a20222011-07-21 18:54:16 +00001048 static ARMOperand *CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy,
1049 unsigned SrcReg,
1050 unsigned ShiftImm,
1051 SMLoc S, SMLoc E) {
1052 ARMOperand *Op = new ARMOperand(ShiftedImmediate);
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001053 Op->RegShiftedImm.ShiftTy = ShTy;
1054 Op->RegShiftedImm.SrcReg = SrcReg;
1055 Op->RegShiftedImm.ShiftImm = ShiftImm;
Owen Anderson92a20222011-07-21 18:54:16 +00001056 Op->StartLoc = S;
1057 Op->EndLoc = E;
1058 return Op;
1059 }
1060
Jim Grosbach580f4a92011-07-25 22:20:28 +00001061 static ARMOperand *CreateShifterImm(bool isASR, unsigned Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001062 SMLoc S, SMLoc E) {
Jim Grosbach580f4a92011-07-25 22:20:28 +00001063 ARMOperand *Op = new ARMOperand(ShifterImmediate);
1064 Op->ShifterImm.isASR = isASR;
1065 Op->ShifterImm.Imm = Imm;
Owen Anderson00828302011-03-18 22:50:18 +00001066 Op->StartLoc = S;
1067 Op->EndLoc = E;
1068 return Op;
1069 }
1070
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001071 static ARMOperand *CreateRotImm(unsigned Imm, SMLoc S, SMLoc E) {
1072 ARMOperand *Op = new ARMOperand(RotateImmediate);
1073 Op->RotImm.Imm = Imm;
1074 Op->StartLoc = S;
1075 Op->EndLoc = E;
1076 return Op;
1077 }
1078
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001079 static ARMOperand *CreateBitfield(unsigned LSB, unsigned Width,
1080 SMLoc S, SMLoc E) {
1081 ARMOperand *Op = new ARMOperand(BitfieldDescriptor);
1082 Op->Bitfield.LSB = LSB;
1083 Op->Bitfield.Width = Width;
1084 Op->StartLoc = S;
1085 Op->EndLoc = E;
1086 return Op;
1087 }
1088
Bill Wendling7729e062010-11-09 22:44:22 +00001089 static ARMOperand *
Bill Wendling5fa22a12010-11-09 23:28:44 +00001090 CreateRegList(const SmallVectorImpl<std::pair<unsigned, SMLoc> > &Regs,
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001091 SMLoc StartLoc, SMLoc EndLoc) {
Bill Wendling0f630752010-11-17 04:32:08 +00001092 KindTy Kind = RegisterList;
1093
Evan Cheng275944a2011-07-25 21:32:49 +00001094 if (llvm::ARMMCRegisterClasses[ARM::DPRRegClassID].
1095 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001096 Kind = DPRRegisterList;
Evan Cheng275944a2011-07-25 21:32:49 +00001097 else if (llvm::ARMMCRegisterClasses[ARM::SPRRegClassID].
1098 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001099 Kind = SPRRegisterList;
1100
1101 ARMOperand *Op = new ARMOperand(Kind);
Bill Wendling5fa22a12010-11-09 23:28:44 +00001102 for (SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001103 I = Regs.begin(), E = Regs.end(); I != E; ++I)
Bill Wendling24d22d22010-11-18 21:50:54 +00001104 Op->Registers.push_back(I->first);
Bill Wendlingcb21d1c2010-11-19 00:38:19 +00001105 array_pod_sort(Op->Registers.begin(), Op->Registers.end());
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001106 Op->StartLoc = StartLoc;
1107 Op->EndLoc = EndLoc;
Bill Wendling8d5acb72010-11-06 19:56:04 +00001108 return Op;
1109 }
1110
Chris Lattner3a697562010-10-28 17:20:03 +00001111 static ARMOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) {
1112 ARMOperand *Op = new ARMOperand(Immediate);
Sean Callanan76264762010-04-02 22:27:05 +00001113 Op->Imm.Val = Val;
Sean Callanan76264762010-04-02 22:27:05 +00001114 Op->StartLoc = S;
1115 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001116 return Op;
Kevin Enderbycfe07242009-10-13 22:19:02 +00001117 }
1118
Jim Grosbach7ce05792011-08-03 23:50:40 +00001119 static ARMOperand *CreateMem(unsigned BaseRegNum,
1120 const MCConstantExpr *OffsetImm,
1121 unsigned OffsetRegNum,
1122 ARM_AM::ShiftOpc ShiftType,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001123 unsigned ShiftImm,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001124 bool isNegative,
Chris Lattner3a697562010-10-28 17:20:03 +00001125 SMLoc S, SMLoc E) {
1126 ARMOperand *Op = new ARMOperand(Memory);
Sean Callanan76264762010-04-02 22:27:05 +00001127 Op->Mem.BaseRegNum = BaseRegNum;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001128 Op->Mem.OffsetImm = OffsetImm;
1129 Op->Mem.OffsetRegNum = OffsetRegNum;
Sean Callanan76264762010-04-02 22:27:05 +00001130 Op->Mem.ShiftType = ShiftType;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001131 Op->Mem.ShiftImm = ShiftImm;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001132 Op->Mem.isNegative = isNegative;
1133 Op->StartLoc = S;
1134 Op->EndLoc = E;
1135 return Op;
1136 }
Jim Grosbach16c74252010-10-29 14:46:02 +00001137
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001138 static ARMOperand *CreatePostIdxReg(unsigned RegNum, bool isAdd,
1139 ARM_AM::ShiftOpc ShiftTy,
1140 unsigned ShiftImm,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001141 SMLoc S, SMLoc E) {
1142 ARMOperand *Op = new ARMOperand(PostIndexRegister);
1143 Op->PostIdxReg.RegNum = RegNum;
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001144 Op->PostIdxReg.isAdd = isAdd;
1145 Op->PostIdxReg.ShiftTy = ShiftTy;
1146 Op->PostIdxReg.ShiftImm = ShiftImm;
Sean Callanan76264762010-04-02 22:27:05 +00001147 Op->StartLoc = S;
1148 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001149 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001150 }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001151
1152 static ARMOperand *CreateMemBarrierOpt(ARM_MB::MemBOpt Opt, SMLoc S) {
1153 ARMOperand *Op = new ARMOperand(MemBarrierOpt);
1154 Op->MBOpt.Val = Opt;
1155 Op->StartLoc = S;
1156 Op->EndLoc = S;
1157 return Op;
1158 }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001159
1160 static ARMOperand *CreateProcIFlags(ARM_PROC::IFlags IFlags, SMLoc S) {
1161 ARMOperand *Op = new ARMOperand(ProcIFlags);
1162 Op->IFlags.Val = IFlags;
1163 Op->StartLoc = S;
1164 Op->EndLoc = S;
1165 return Op;
1166 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001167
1168 static ARMOperand *CreateMSRMask(unsigned MMask, SMLoc S) {
1169 ARMOperand *Op = new ARMOperand(MSRMask);
1170 Op->MMask.Val = MMask;
1171 Op->StartLoc = S;
1172 Op->EndLoc = S;
1173 return Op;
1174 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001175};
1176
1177} // end anonymous namespace.
1178
Jim Grosbachb7f689b2011-07-13 15:34:57 +00001179void ARMOperand::print(raw_ostream &OS) const {
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001180 switch (Kind) {
1181 case CondCode:
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +00001182 OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001183 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +00001184 case CCOut:
1185 OS << "<ccout " << getReg() << ">";
1186 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001187 case CoprocNum:
1188 OS << "<coprocessor number: " << getCoproc() << ">";
1189 break;
1190 case CoprocReg:
1191 OS << "<coprocessor register: " << getCoproc() << ">";
1192 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001193 case MSRMask:
1194 OS << "<mask: " << getMSRMask() << ">";
1195 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001196 case Immediate:
1197 getImm()->print(OS);
1198 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001199 case MemBarrierOpt:
1200 OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt()) << ">";
1201 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001202 case Memory:
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001203 OS << "<memory "
Jim Grosbach7ce05792011-08-03 23:50:40 +00001204 << " base:" << Mem.BaseRegNum;
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001205 OS << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001206 break;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001207 case PostIndexRegister:
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001208 OS << "post-idx register " << (PostIdxReg.isAdd ? "" : "-")
1209 << PostIdxReg.RegNum;
1210 if (PostIdxReg.ShiftTy != ARM_AM::no_shift)
1211 OS << ARM_AM::getShiftOpcStr(PostIdxReg.ShiftTy) << " "
1212 << PostIdxReg.ShiftImm;
1213 OS << ">";
Jim Grosbach7ce05792011-08-03 23:50:40 +00001214 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001215 case ProcIFlags: {
1216 OS << "<ARM_PROC::";
1217 unsigned IFlags = getProcIFlags();
1218 for (int i=2; i >= 0; --i)
1219 if (IFlags & (1 << i))
1220 OS << ARM_PROC::IFlagsToString(1 << i);
1221 OS << ">";
1222 break;
1223 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001224 case Register:
Bill Wendling50d0f582010-11-18 23:43:05 +00001225 OS << "<register " << getReg() << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001226 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +00001227 case ShifterImmediate:
1228 OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl")
1229 << " #" << ShifterImm.Imm << ">";
Jim Grosbache8606dc2011-07-13 17:50:29 +00001230 break;
1231 case ShiftedRegister:
Owen Anderson92a20222011-07-21 18:54:16 +00001232 OS << "<so_reg_reg "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001233 << RegShiftedReg.SrcReg
1234 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedReg.ShiftImm))
1235 << ", " << RegShiftedReg.ShiftReg << ", "
1236 << ARM_AM::getSORegOffset(RegShiftedReg.ShiftImm)
Jim Grosbache8606dc2011-07-13 17:50:29 +00001237 << ">";
Owen Anderson00828302011-03-18 22:50:18 +00001238 break;
Owen Anderson92a20222011-07-21 18:54:16 +00001239 case ShiftedImmediate:
1240 OS << "<so_reg_imm "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001241 << RegShiftedImm.SrcReg
1242 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedImm.ShiftImm))
1243 << ", " << ARM_AM::getSORegOffset(RegShiftedImm.ShiftImm)
Owen Anderson92a20222011-07-21 18:54:16 +00001244 << ">";
1245 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001246 case RotateImmediate:
1247 OS << "<ror " << " #" << (RotImm.Imm * 8) << ">";
1248 break;
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001249 case BitfieldDescriptor:
1250 OS << "<bitfield " << "lsb: " << Bitfield.LSB
1251 << ", width: " << Bitfield.Width << ">";
1252 break;
Bill Wendling0f630752010-11-17 04:32:08 +00001253 case RegisterList:
1254 case DPRRegisterList:
1255 case SPRRegisterList: {
Bill Wendling8d5acb72010-11-06 19:56:04 +00001256 OS << "<register_list ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001257
Bill Wendling5fa22a12010-11-09 23:28:44 +00001258 const SmallVectorImpl<unsigned> &RegList = getRegList();
1259 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001260 I = RegList.begin(), E = RegList.end(); I != E; ) {
1261 OS << *I;
1262 if (++I < E) OS << ", ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001263 }
1264
1265 OS << ">";
1266 break;
1267 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001268 case Token:
1269 OS << "'" << getToken() << "'";
1270 break;
1271 }
1272}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00001273
1274/// @name Auto-generated Match Functions
1275/// {
1276
1277static unsigned MatchRegisterName(StringRef Name);
1278
1279/// }
1280
Bob Wilson69df7232011-02-03 21:46:10 +00001281bool ARMAsmParser::ParseRegister(unsigned &RegNo,
1282 SMLoc &StartLoc, SMLoc &EndLoc) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001283 RegNo = tryParseRegister();
Roman Divackybf755322011-01-27 17:14:22 +00001284
1285 return (RegNo == (unsigned)-1);
1286}
1287
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001288/// Try to parse a register name. The token must be an Identifier when called,
Chris Lattnere5658fa2010-10-30 04:09:10 +00001289/// and if it is a register name the token is eaten and the register number is
1290/// returned. Otherwise return -1.
1291///
Jim Grosbach1355cf12011-07-26 17:10:22 +00001292int ARMAsmParser::tryParseRegister() {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001293 const AsmToken &Tok = Parser.getTok();
Jim Grosbach7ce05792011-08-03 23:50:40 +00001294 if (Tok.isNot(AsmToken::Identifier)) return -1;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001295
Chris Lattnere5658fa2010-10-30 04:09:10 +00001296 // FIXME: Validate register for the current architecture; we have to do
1297 // validation later, so maybe there is no need for this here.
Owen Anderson0c9f2502011-01-13 22:50:36 +00001298 std::string upperCase = Tok.getString().str();
1299 std::string lowerCase = LowercaseString(upperCase);
1300 unsigned RegNum = MatchRegisterName(lowerCase);
1301 if (!RegNum) {
1302 RegNum = StringSwitch<unsigned>(lowerCase)
1303 .Case("r13", ARM::SP)
1304 .Case("r14", ARM::LR)
1305 .Case("r15", ARM::PC)
1306 .Case("ip", ARM::R12)
1307 .Default(0);
1308 }
1309 if (!RegNum) return -1;
Bob Wilson69df7232011-02-03 21:46:10 +00001310
Chris Lattnere5658fa2010-10-30 04:09:10 +00001311 Parser.Lex(); // Eat identifier token.
1312 return RegNum;
1313}
Jim Grosbachd4462a52010-11-01 16:44:21 +00001314
Jim Grosbach19906722011-07-13 18:49:30 +00001315// Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0.
1316// If a recoverable error occurs, return 1. If an irrecoverable error
1317// occurs, return -1. An irrecoverable error is one where tokens have been
1318// consumed in the process of trying to parse the shifter (i.e., when it is
1319// indeed a shifter operand, but malformed).
Jim Grosbach0d87ec22011-07-26 20:41:24 +00001320int ARMAsmParser::tryParseShiftRegister(
Owen Anderson00828302011-03-18 22:50:18 +00001321 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1322 SMLoc S = Parser.getTok().getLoc();
1323 const AsmToken &Tok = Parser.getTok();
1324 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1325
1326 std::string upperCase = Tok.getString().str();
1327 std::string lowerCase = LowercaseString(upperCase);
1328 ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase)
1329 .Case("lsl", ARM_AM::lsl)
1330 .Case("lsr", ARM_AM::lsr)
1331 .Case("asr", ARM_AM::asr)
1332 .Case("ror", ARM_AM::ror)
1333 .Case("rrx", ARM_AM::rrx)
1334 .Default(ARM_AM::no_shift);
1335
1336 if (ShiftTy == ARM_AM::no_shift)
Jim Grosbach19906722011-07-13 18:49:30 +00001337 return 1;
Owen Anderson00828302011-03-18 22:50:18 +00001338
Jim Grosbache8606dc2011-07-13 17:50:29 +00001339 Parser.Lex(); // Eat the operator.
Owen Anderson00828302011-03-18 22:50:18 +00001340
Jim Grosbache8606dc2011-07-13 17:50:29 +00001341 // The source register for the shift has already been added to the
1342 // operand list, so we need to pop it off and combine it into the shifted
1343 // register operand instead.
Benjamin Kramereac07962011-07-14 18:41:22 +00001344 OwningPtr<ARMOperand> PrevOp((ARMOperand*)Operands.pop_back_val());
Jim Grosbache8606dc2011-07-13 17:50:29 +00001345 if (!PrevOp->isReg())
1346 return Error(PrevOp->getStartLoc(), "shift must be of a register");
1347 int SrcReg = PrevOp->getReg();
1348 int64_t Imm = 0;
1349 int ShiftReg = 0;
1350 if (ShiftTy == ARM_AM::rrx) {
1351 // RRX Doesn't have an explicit shift amount. The encoder expects
1352 // the shift register to be the same as the source register. Seems odd,
1353 // but OK.
1354 ShiftReg = SrcReg;
1355 } else {
1356 // Figure out if this is shifted by a constant or a register (for non-RRX).
1357 if (Parser.getTok().is(AsmToken::Hash)) {
1358 Parser.Lex(); // Eat hash.
1359 SMLoc ImmLoc = Parser.getTok().getLoc();
1360 const MCExpr *ShiftExpr = 0;
Jim Grosbach19906722011-07-13 18:49:30 +00001361 if (getParser().ParseExpression(ShiftExpr)) {
1362 Error(ImmLoc, "invalid immediate shift value");
1363 return -1;
1364 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001365 // The expression must be evaluatable as an immediate.
1366 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr);
Jim Grosbach19906722011-07-13 18:49:30 +00001367 if (!CE) {
1368 Error(ImmLoc, "invalid immediate shift value");
1369 return -1;
1370 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001371 // Range check the immediate.
1372 // lsl, ror: 0 <= imm <= 31
1373 // lsr, asr: 0 <= imm <= 32
1374 Imm = CE->getValue();
1375 if (Imm < 0 ||
1376 ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) ||
1377 ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) {
Jim Grosbach19906722011-07-13 18:49:30 +00001378 Error(ImmLoc, "immediate shift value out of range");
1379 return -1;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001380 }
1381 } else if (Parser.getTok().is(AsmToken::Identifier)) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001382 ShiftReg = tryParseRegister();
Jim Grosbache8606dc2011-07-13 17:50:29 +00001383 SMLoc L = Parser.getTok().getLoc();
Jim Grosbach19906722011-07-13 18:49:30 +00001384 if (ShiftReg == -1) {
1385 Error (L, "expected immediate or register in shift operand");
1386 return -1;
1387 }
1388 } else {
1389 Error (Parser.getTok().getLoc(),
Jim Grosbache8606dc2011-07-13 17:50:29 +00001390 "expected immediate or register in shift operand");
Jim Grosbach19906722011-07-13 18:49:30 +00001391 return -1;
1392 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001393 }
1394
Owen Anderson92a20222011-07-21 18:54:16 +00001395 if (ShiftReg && ShiftTy != ARM_AM::rrx)
1396 Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg,
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001397 ShiftReg, Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001398 S, Parser.getTok().getLoc()));
Owen Anderson92a20222011-07-21 18:54:16 +00001399 else
1400 Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm,
1401 S, Parser.getTok().getLoc()));
Owen Anderson00828302011-03-18 22:50:18 +00001402
Jim Grosbach19906722011-07-13 18:49:30 +00001403 return 0;
Owen Anderson00828302011-03-18 22:50:18 +00001404}
1405
1406
Bill Wendling50d0f582010-11-18 23:43:05 +00001407/// Try to parse a register name. The token must be an Identifier when called.
1408/// If it's a register, an AsmOperand is created. Another AsmOperand is created
1409/// if there is a "writeback". 'true' if it's not a register.
Chris Lattner3a697562010-10-28 17:20:03 +00001410///
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001411/// TODO this is likely to change to allow different register types and or to
1412/// parse for a specific register type.
Bill Wendling50d0f582010-11-18 23:43:05 +00001413bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001414tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001415 SMLoc S = Parser.getTok().getLoc();
Jim Grosbach1355cf12011-07-26 17:10:22 +00001416 int RegNo = tryParseRegister();
Bill Wendlinge7176102010-11-06 22:36:58 +00001417 if (RegNo == -1)
Bill Wendling50d0f582010-11-18 23:43:05 +00001418 return true;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001419
Bill Wendling50d0f582010-11-18 23:43:05 +00001420 Operands.push_back(ARMOperand::CreateReg(RegNo, S, Parser.getTok().getLoc()));
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001421
Chris Lattnere5658fa2010-10-30 04:09:10 +00001422 const AsmToken &ExclaimTok = Parser.getTok();
1423 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bill Wendling50d0f582010-11-18 23:43:05 +00001424 Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(),
1425 ExclaimTok.getLoc()));
Chris Lattnere5658fa2010-10-30 04:09:10 +00001426 Parser.Lex(); // Eat exclaim token
Kevin Enderby99e6d4e2009-10-07 18:01:35 +00001427 }
1428
Bill Wendling50d0f582010-11-18 23:43:05 +00001429 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001430}
1431
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001432/// MatchCoprocessorOperandName - Try to parse an coprocessor related
1433/// instruction with a symbolic operand name. Example: "p1", "p7", "c3",
1434/// "c5", ...
1435static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001436 // Use the same layout as the tablegen'erated register name matcher. Ugly,
1437 // but efficient.
1438 switch (Name.size()) {
1439 default: break;
1440 case 2:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001441 if (Name[0] != CoprocOp)
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001442 return -1;
1443 switch (Name[1]) {
1444 default: return -1;
1445 case '0': return 0;
1446 case '1': return 1;
1447 case '2': return 2;
1448 case '3': return 3;
1449 case '4': return 4;
1450 case '5': return 5;
1451 case '6': return 6;
1452 case '7': return 7;
1453 case '8': return 8;
1454 case '9': return 9;
1455 }
1456 break;
1457 case 3:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001458 if (Name[0] != CoprocOp || Name[1] != '1')
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001459 return -1;
1460 switch (Name[2]) {
1461 default: return -1;
1462 case '0': return 10;
1463 case '1': return 11;
1464 case '2': return 12;
1465 case '3': return 13;
1466 case '4': return 14;
1467 case '5': return 15;
1468 }
1469 break;
1470 }
1471
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001472 return -1;
1473}
1474
Jim Grosbach43904292011-07-25 20:14:50 +00001475/// parseCoprocNumOperand - Try to parse an coprocessor number operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001476/// token must be an Identifier when called, and if it is a coprocessor
1477/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001478ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001479parseCoprocNumOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001480 SMLoc S = Parser.getTok().getLoc();
1481 const AsmToken &Tok = Parser.getTok();
1482 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1483
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001484 int Num = MatchCoprocessorOperandName(Tok.getString(), 'p');
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001485 if (Num == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001486 return MatchOperand_NoMatch;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001487
1488 Parser.Lex(); // Eat identifier token.
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001489 Operands.push_back(ARMOperand::CreateCoprocNum(Num, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001490 return MatchOperand_Success;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001491}
1492
Jim Grosbach43904292011-07-25 20:14:50 +00001493/// parseCoprocRegOperand - Try to parse an coprocessor register operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001494/// token must be an Identifier when called, and if it is a coprocessor
1495/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001496ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001497parseCoprocRegOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001498 SMLoc S = Parser.getTok().getLoc();
1499 const AsmToken &Tok = Parser.getTok();
1500 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1501
1502 int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c');
1503 if (Reg == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001504 return MatchOperand_NoMatch;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001505
1506 Parser.Lex(); // Eat identifier token.
1507 Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001508 return MatchOperand_Success;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001509}
1510
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001511/// Parse a register list, return it if successful else return null. The first
1512/// token must be a '{' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00001513bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001514parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan18b83232010-01-19 21:44:56 +00001515 assert(Parser.getTok().is(AsmToken::LCurly) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00001516 "Token is not a Left Curly Brace");
Bill Wendlinge7176102010-11-06 22:36:58 +00001517 SMLoc S = Parser.getTok().getLoc();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001518
Bill Wendling7729e062010-11-09 22:44:22 +00001519 // Read the rest of the registers in the list.
1520 unsigned PrevRegNum = 0;
Bill Wendling5fa22a12010-11-09 23:28:44 +00001521 SmallVector<std::pair<unsigned, SMLoc>, 32> Registers;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001522
Bill Wendling7729e062010-11-09 22:44:22 +00001523 do {
Bill Wendlinge7176102010-11-06 22:36:58 +00001524 bool IsRange = Parser.getTok().is(AsmToken::Minus);
Bill Wendling7729e062010-11-09 22:44:22 +00001525 Parser.Lex(); // Eat non-identifier token.
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001526
Sean Callanan18b83232010-01-19 21:44:56 +00001527 const AsmToken &RegTok = Parser.getTok();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001528 SMLoc RegLoc = RegTok.getLoc();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001529 if (RegTok.isNot(AsmToken::Identifier)) {
1530 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001531 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001532 }
Bill Wendlinge7176102010-11-06 22:36:58 +00001533
Jim Grosbach1355cf12011-07-26 17:10:22 +00001534 int RegNum = tryParseRegister();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001535 if (RegNum == -1) {
1536 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001537 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001538 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001539
Bill Wendlinge7176102010-11-06 22:36:58 +00001540 if (IsRange) {
1541 int Reg = PrevRegNum;
1542 do {
1543 ++Reg;
1544 Registers.push_back(std::make_pair(Reg, RegLoc));
1545 } while (Reg != RegNum);
1546 } else {
1547 Registers.push_back(std::make_pair(RegNum, RegLoc));
1548 }
1549
1550 PrevRegNum = RegNum;
Bill Wendling7729e062010-11-09 22:44:22 +00001551 } while (Parser.getTok().is(AsmToken::Comma) ||
1552 Parser.getTok().is(AsmToken::Minus));
Bill Wendlinge7176102010-11-06 22:36:58 +00001553
1554 // Process the right curly brace of the list.
Sean Callanan18b83232010-01-19 21:44:56 +00001555 const AsmToken &RCurlyTok = Parser.getTok();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001556 if (RCurlyTok.isNot(AsmToken::RCurly)) {
1557 Error(RCurlyTok.getLoc(), "'}' expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001558 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001559 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001560
Bill Wendlinge7176102010-11-06 22:36:58 +00001561 SMLoc E = RCurlyTok.getLoc();
1562 Parser.Lex(); // Eat right curly brace token.
Jim Grosbach03f44a02010-11-29 23:18:01 +00001563
Bill Wendlinge7176102010-11-06 22:36:58 +00001564 // Verify the register list.
Bill Wendling5fa22a12010-11-09 23:28:44 +00001565 SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendlinge7176102010-11-06 22:36:58 +00001566 RI = Registers.begin(), RE = Registers.end();
1567
Bill Wendling7caebff2011-01-12 21:20:59 +00001568 unsigned HighRegNum = getARMRegisterNumbering(RI->first);
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001569 bool EmittedWarning = false;
1570
Bill Wendling7caebff2011-01-12 21:20:59 +00001571 DenseMap<unsigned, bool> RegMap;
1572 RegMap[HighRegNum] = true;
1573
Bill Wendlinge7176102010-11-06 22:36:58 +00001574 for (++RI; RI != RE; ++RI) {
Bill Wendling7729e062010-11-09 22:44:22 +00001575 const std::pair<unsigned, SMLoc> &RegInfo = *RI;
Bill Wendling7caebff2011-01-12 21:20:59 +00001576 unsigned Reg = getARMRegisterNumbering(RegInfo.first);
Bill Wendlinge7176102010-11-06 22:36:58 +00001577
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001578 if (RegMap[Reg]) {
Bill Wendlinge7176102010-11-06 22:36:58 +00001579 Error(RegInfo.second, "register duplicated in register list");
Bill Wendling50d0f582010-11-18 23:43:05 +00001580 return true;
Bill Wendlinge7176102010-11-06 22:36:58 +00001581 }
1582
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001583 if (!EmittedWarning && Reg < HighRegNum)
Bill Wendlinge7176102010-11-06 22:36:58 +00001584 Warning(RegInfo.second,
1585 "register not in ascending order in register list");
1586
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001587 RegMap[Reg] = true;
1588 HighRegNum = std::max(Reg, HighRegNum);
Bill Wendlinge7176102010-11-06 22:36:58 +00001589 }
1590
Bill Wendling50d0f582010-11-18 23:43:05 +00001591 Operands.push_back(ARMOperand::CreateRegList(Registers, S, E));
1592 return false;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001593}
1594
Jim Grosbach43904292011-07-25 20:14:50 +00001595/// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options.
Jim Grosbachf922c472011-02-12 01:34:40 +00001596ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001597parseMemBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001598 SMLoc S = Parser.getTok().getLoc();
1599 const AsmToken &Tok = Parser.getTok();
1600 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1601 StringRef OptStr = Tok.getString();
1602
1603 unsigned Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size()))
1604 .Case("sy", ARM_MB::SY)
1605 .Case("st", ARM_MB::ST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001606 .Case("sh", ARM_MB::ISH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001607 .Case("ish", ARM_MB::ISH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001608 .Case("shst", ARM_MB::ISHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001609 .Case("ishst", ARM_MB::ISHST)
1610 .Case("nsh", ARM_MB::NSH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001611 .Case("un", ARM_MB::NSH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001612 .Case("nshst", ARM_MB::NSHST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001613 .Case("unst", ARM_MB::NSHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001614 .Case("osh", ARM_MB::OSH)
1615 .Case("oshst", ARM_MB::OSHST)
1616 .Default(~0U);
1617
1618 if (Opt == ~0U)
Jim Grosbachf922c472011-02-12 01:34:40 +00001619 return MatchOperand_NoMatch;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001620
1621 Parser.Lex(); // Eat identifier token.
1622 Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001623 return MatchOperand_Success;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001624}
1625
Jim Grosbach43904292011-07-25 20:14:50 +00001626/// parseProcIFlagsOperand - Try to parse iflags from CPS instruction.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001627ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001628parseProcIFlagsOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001629 SMLoc S = Parser.getTok().getLoc();
1630 const AsmToken &Tok = Parser.getTok();
1631 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1632 StringRef IFlagsStr = Tok.getString();
1633
1634 unsigned IFlags = 0;
1635 for (int i = 0, e = IFlagsStr.size(); i != e; ++i) {
1636 unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1))
1637 .Case("a", ARM_PROC::A)
1638 .Case("i", ARM_PROC::I)
1639 .Case("f", ARM_PROC::F)
1640 .Default(~0U);
1641
1642 // If some specific iflag is already set, it means that some letter is
1643 // present more than once, this is not acceptable.
1644 if (Flag == ~0U || (IFlags & Flag))
1645 return MatchOperand_NoMatch;
1646
1647 IFlags |= Flag;
1648 }
1649
1650 Parser.Lex(); // Eat identifier token.
1651 Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S));
1652 return MatchOperand_Success;
1653}
1654
Jim Grosbach43904292011-07-25 20:14:50 +00001655/// parseMSRMaskOperand - Try to parse mask flags from MSR instruction.
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001656ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001657parseMSRMaskOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001658 SMLoc S = Parser.getTok().getLoc();
1659 const AsmToken &Tok = Parser.getTok();
1660 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1661 StringRef Mask = Tok.getString();
1662
1663 // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf"
1664 size_t Start = 0, Next = Mask.find('_');
1665 StringRef Flags = "";
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001666 std::string SpecReg = LowercaseString(Mask.slice(Start, Next));
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001667 if (Next != StringRef::npos)
1668 Flags = Mask.slice(Next+1, Mask.size());
1669
1670 // FlagsVal contains the complete mask:
1671 // 3-0: Mask
1672 // 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1673 unsigned FlagsVal = 0;
1674
1675 if (SpecReg == "apsr") {
1676 FlagsVal = StringSwitch<unsigned>(Flags)
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001677 .Case("nzcvq", 0x8) // same as CPSR_f
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001678 .Case("g", 0x4) // same as CPSR_s
1679 .Case("nzcvqg", 0xc) // same as CPSR_fs
1680 .Default(~0U);
1681
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001682 if (FlagsVal == ~0U) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001683 if (!Flags.empty())
1684 return MatchOperand_NoMatch;
1685 else
1686 FlagsVal = 0; // No flag
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001687 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001688 } else if (SpecReg == "cpsr" || SpecReg == "spsr") {
Bruno Cardoso Lopes56926a32011-05-25 00:35:03 +00001689 if (Flags == "all") // cpsr_all is an alias for cpsr_fc
1690 Flags = "fc";
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001691 for (int i = 0, e = Flags.size(); i != e; ++i) {
1692 unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1))
1693 .Case("c", 1)
1694 .Case("x", 2)
1695 .Case("s", 4)
1696 .Case("f", 8)
1697 .Default(~0U);
1698
1699 // If some specific flag is already set, it means that some letter is
1700 // present more than once, this is not acceptable.
1701 if (FlagsVal == ~0U || (FlagsVal & Flag))
1702 return MatchOperand_NoMatch;
1703 FlagsVal |= Flag;
1704 }
1705 } else // No match for special register.
1706 return MatchOperand_NoMatch;
1707
1708 // Special register without flags are equivalent to "fc" flags.
1709 if (!FlagsVal)
1710 FlagsVal = 0x9;
1711
1712 // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1713 if (SpecReg == "spsr")
1714 FlagsVal |= 16;
1715
1716 Parser.Lex(); // Eat identifier token.
1717 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
1718 return MatchOperand_Success;
1719}
1720
Jim Grosbachf6c05252011-07-21 17:23:04 +00001721ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1722parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands, StringRef Op,
1723 int Low, int High) {
1724 const AsmToken &Tok = Parser.getTok();
1725 if (Tok.isNot(AsmToken::Identifier)) {
1726 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1727 return MatchOperand_ParseFail;
1728 }
1729 StringRef ShiftName = Tok.getString();
1730 std::string LowerOp = LowercaseString(Op);
1731 std::string UpperOp = UppercaseString(Op);
1732 if (ShiftName != LowerOp && ShiftName != UpperOp) {
1733 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1734 return MatchOperand_ParseFail;
1735 }
1736 Parser.Lex(); // Eat shift type token.
1737
1738 // There must be a '#' and a shift amount.
1739 if (Parser.getTok().isNot(AsmToken::Hash)) {
1740 Error(Parser.getTok().getLoc(), "'#' expected");
1741 return MatchOperand_ParseFail;
1742 }
1743 Parser.Lex(); // Eat hash token.
1744
1745 const MCExpr *ShiftAmount;
1746 SMLoc Loc = Parser.getTok().getLoc();
1747 if (getParser().ParseExpression(ShiftAmount)) {
1748 Error(Loc, "illegal expression");
1749 return MatchOperand_ParseFail;
1750 }
1751 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1752 if (!CE) {
1753 Error(Loc, "constant expression expected");
1754 return MatchOperand_ParseFail;
1755 }
1756 int Val = CE->getValue();
1757 if (Val < Low || Val > High) {
1758 Error(Loc, "immediate value out of range");
1759 return MatchOperand_ParseFail;
1760 }
1761
1762 Operands.push_back(ARMOperand::CreateImm(CE, Loc, Parser.getTok().getLoc()));
1763
1764 return MatchOperand_Success;
1765}
1766
Jim Grosbachc27d4f92011-07-22 17:44:50 +00001767ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1768parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1769 const AsmToken &Tok = Parser.getTok();
1770 SMLoc S = Tok.getLoc();
1771 if (Tok.isNot(AsmToken::Identifier)) {
1772 Error(Tok.getLoc(), "'be' or 'le' operand expected");
1773 return MatchOperand_ParseFail;
1774 }
1775 int Val = StringSwitch<int>(Tok.getString())
1776 .Case("be", 1)
1777 .Case("le", 0)
1778 .Default(-1);
1779 Parser.Lex(); // Eat the token.
1780
1781 if (Val == -1) {
1782 Error(Tok.getLoc(), "'be' or 'le' operand expected");
1783 return MatchOperand_ParseFail;
1784 }
1785 Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::Create(Val,
1786 getContext()),
1787 S, Parser.getTok().getLoc()));
1788 return MatchOperand_Success;
1789}
1790
Jim Grosbach580f4a92011-07-25 22:20:28 +00001791/// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT
1792/// instructions. Legal values are:
1793/// lsl #n 'n' in [0,31]
1794/// asr #n 'n' in [1,32]
1795/// n == 32 encoded as n == 0.
1796ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1797parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1798 const AsmToken &Tok = Parser.getTok();
1799 SMLoc S = Tok.getLoc();
1800 if (Tok.isNot(AsmToken::Identifier)) {
1801 Error(S, "shift operator 'asr' or 'lsl' expected");
1802 return MatchOperand_ParseFail;
1803 }
1804 StringRef ShiftName = Tok.getString();
1805 bool isASR;
1806 if (ShiftName == "lsl" || ShiftName == "LSL")
1807 isASR = false;
1808 else if (ShiftName == "asr" || ShiftName == "ASR")
1809 isASR = true;
1810 else {
1811 Error(S, "shift operator 'asr' or 'lsl' expected");
1812 return MatchOperand_ParseFail;
1813 }
1814 Parser.Lex(); // Eat the operator.
1815
1816 // A '#' and a shift amount.
1817 if (Parser.getTok().isNot(AsmToken::Hash)) {
1818 Error(Parser.getTok().getLoc(), "'#' expected");
1819 return MatchOperand_ParseFail;
1820 }
1821 Parser.Lex(); // Eat hash token.
1822
1823 const MCExpr *ShiftAmount;
1824 SMLoc E = Parser.getTok().getLoc();
1825 if (getParser().ParseExpression(ShiftAmount)) {
1826 Error(E, "malformed shift expression");
1827 return MatchOperand_ParseFail;
1828 }
1829 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1830 if (!CE) {
1831 Error(E, "shift amount must be an immediate");
1832 return MatchOperand_ParseFail;
1833 }
1834
1835 int64_t Val = CE->getValue();
1836 if (isASR) {
1837 // Shift amount must be in [1,32]
1838 if (Val < 1 || Val > 32) {
1839 Error(E, "'asr' shift amount must be in range [1,32]");
1840 return MatchOperand_ParseFail;
1841 }
1842 // asr #32 encoded as asr #0.
1843 if (Val == 32) Val = 0;
1844 } else {
1845 // Shift amount must be in [1,32]
1846 if (Val < 0 || Val > 31) {
1847 Error(E, "'lsr' shift amount must be in range [0,31]");
1848 return MatchOperand_ParseFail;
1849 }
1850 }
1851
1852 E = Parser.getTok().getLoc();
1853 Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, E));
1854
1855 return MatchOperand_Success;
1856}
1857
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001858/// parseRotImm - Parse the shifter immediate operand for SXTB/UXTB family
1859/// of instructions. Legal values are:
1860/// ror #n 'n' in {0, 8, 16, 24}
1861ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1862parseRotImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1863 const AsmToken &Tok = Parser.getTok();
1864 SMLoc S = Tok.getLoc();
1865 if (Tok.isNot(AsmToken::Identifier)) {
1866 Error(S, "rotate operator 'ror' expected");
1867 return MatchOperand_ParseFail;
1868 }
1869 StringRef ShiftName = Tok.getString();
1870 if (ShiftName != "ror" && ShiftName != "ROR") {
1871 Error(S, "rotate operator 'ror' expected");
1872 return MatchOperand_ParseFail;
1873 }
1874 Parser.Lex(); // Eat the operator.
1875
1876 // A '#' and a rotate amount.
1877 if (Parser.getTok().isNot(AsmToken::Hash)) {
1878 Error(Parser.getTok().getLoc(), "'#' expected");
1879 return MatchOperand_ParseFail;
1880 }
1881 Parser.Lex(); // Eat hash token.
1882
1883 const MCExpr *ShiftAmount;
1884 SMLoc E = Parser.getTok().getLoc();
1885 if (getParser().ParseExpression(ShiftAmount)) {
1886 Error(E, "malformed rotate expression");
1887 return MatchOperand_ParseFail;
1888 }
1889 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1890 if (!CE) {
1891 Error(E, "rotate amount must be an immediate");
1892 return MatchOperand_ParseFail;
1893 }
1894
1895 int64_t Val = CE->getValue();
1896 // Shift amount must be in {0, 8, 16, 24} (0 is undocumented extension)
1897 // normally, zero is represented in asm by omitting the rotate operand
1898 // entirely.
1899 if (Val != 8 && Val != 16 && Val != 24 && Val != 0) {
1900 Error(E, "'ror' rotate amount must be 8, 16, or 24");
1901 return MatchOperand_ParseFail;
1902 }
1903
1904 E = Parser.getTok().getLoc();
1905 Operands.push_back(ARMOperand::CreateRotImm(Val, S, E));
1906
1907 return MatchOperand_Success;
1908}
1909
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001910ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1911parseBitfield(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1912 SMLoc S = Parser.getTok().getLoc();
1913 // The bitfield descriptor is really two operands, the LSB and the width.
1914 if (Parser.getTok().isNot(AsmToken::Hash)) {
1915 Error(Parser.getTok().getLoc(), "'#' expected");
1916 return MatchOperand_ParseFail;
1917 }
1918 Parser.Lex(); // Eat hash token.
1919
1920 const MCExpr *LSBExpr;
1921 SMLoc E = Parser.getTok().getLoc();
1922 if (getParser().ParseExpression(LSBExpr)) {
1923 Error(E, "malformed immediate expression");
1924 return MatchOperand_ParseFail;
1925 }
1926 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LSBExpr);
1927 if (!CE) {
1928 Error(E, "'lsb' operand must be an immediate");
1929 return MatchOperand_ParseFail;
1930 }
1931
1932 int64_t LSB = CE->getValue();
1933 // The LSB must be in the range [0,31]
1934 if (LSB < 0 || LSB > 31) {
1935 Error(E, "'lsb' operand must be in the range [0,31]");
1936 return MatchOperand_ParseFail;
1937 }
1938 E = Parser.getTok().getLoc();
1939
1940 // Expect another immediate operand.
1941 if (Parser.getTok().isNot(AsmToken::Comma)) {
1942 Error(Parser.getTok().getLoc(), "too few operands");
1943 return MatchOperand_ParseFail;
1944 }
1945 Parser.Lex(); // Eat hash token.
1946 if (Parser.getTok().isNot(AsmToken::Hash)) {
1947 Error(Parser.getTok().getLoc(), "'#' expected");
1948 return MatchOperand_ParseFail;
1949 }
1950 Parser.Lex(); // Eat hash token.
1951
1952 const MCExpr *WidthExpr;
1953 if (getParser().ParseExpression(WidthExpr)) {
1954 Error(E, "malformed immediate expression");
1955 return MatchOperand_ParseFail;
1956 }
1957 CE = dyn_cast<MCConstantExpr>(WidthExpr);
1958 if (!CE) {
1959 Error(E, "'width' operand must be an immediate");
1960 return MatchOperand_ParseFail;
1961 }
1962
1963 int64_t Width = CE->getValue();
1964 // The LSB must be in the range [1,32-lsb]
1965 if (Width < 1 || Width > 32 - LSB) {
1966 Error(E, "'width' operand must be in the range [1,32-lsb]");
1967 return MatchOperand_ParseFail;
1968 }
1969 E = Parser.getTok().getLoc();
1970
1971 Operands.push_back(ARMOperand::CreateBitfield(LSB, Width, S, E));
1972
1973 return MatchOperand_Success;
1974}
1975
Jim Grosbach7ce05792011-08-03 23:50:40 +00001976ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1977parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1978 // Check for a post-index addressing register operand. Specifically:
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001979 // postidx_reg := '+' register {, shift}
1980 // | '-' register {, shift}
1981 // | register {, shift}
Jim Grosbach7ce05792011-08-03 23:50:40 +00001982
1983 // This method must return MatchOperand_NoMatch without consuming any tokens
1984 // in the case where there is no match, as other alternatives take other
1985 // parse methods.
1986 AsmToken Tok = Parser.getTok();
1987 SMLoc S = Tok.getLoc();
1988 bool haveEaten = false;
Jim Grosbach16578b52011-08-05 16:11:38 +00001989 bool isAdd = true;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001990 int Reg = -1;
1991 if (Tok.is(AsmToken::Plus)) {
1992 Parser.Lex(); // Eat the '+' token.
1993 haveEaten = true;
1994 } else if (Tok.is(AsmToken::Minus)) {
1995 Parser.Lex(); // Eat the '-' token.
Jim Grosbach16578b52011-08-05 16:11:38 +00001996 isAdd = false;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001997 haveEaten = true;
1998 }
1999 if (Parser.getTok().is(AsmToken::Identifier))
2000 Reg = tryParseRegister();
2001 if (Reg == -1) {
2002 if (!haveEaten)
2003 return MatchOperand_NoMatch;
2004 Error(Parser.getTok().getLoc(), "register expected");
2005 return MatchOperand_ParseFail;
2006 }
2007 SMLoc E = Parser.getTok().getLoc();
2008
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002009 ARM_AM::ShiftOpc ShiftTy = ARM_AM::no_shift;
2010 unsigned ShiftImm = 0;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002011 if (Parser.getTok().is(AsmToken::Comma)) {
2012 Parser.Lex(); // Eat the ','.
2013 if (parseMemRegOffsetShift(ShiftTy, ShiftImm))
2014 return MatchOperand_ParseFail;
2015 }
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002016
2017 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ShiftTy,
2018 ShiftImm, S, E));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002019
2020 return MatchOperand_Success;
2021}
2022
Jim Grosbach251bf252011-08-10 21:56:18 +00002023ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2024parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2025 // Check for a post-index addressing register operand. Specifically:
2026 // am3offset := '+' register
2027 // | '-' register
2028 // | register
2029 // | # imm
2030 // | # + imm
2031 // | # - imm
2032
2033 // This method must return MatchOperand_NoMatch without consuming any tokens
2034 // in the case where there is no match, as other alternatives take other
2035 // parse methods.
2036 AsmToken Tok = Parser.getTok();
2037 SMLoc S = Tok.getLoc();
2038
2039 // Do immediates first, as we always parse those if we have a '#'.
2040 if (Parser.getTok().is(AsmToken::Hash)) {
2041 Parser.Lex(); // Eat the '#'.
2042 // Explicitly look for a '-', as we need to encode negative zero
2043 // differently.
2044 bool isNegative = Parser.getTok().is(AsmToken::Minus);
2045 const MCExpr *Offset;
2046 if (getParser().ParseExpression(Offset))
2047 return MatchOperand_ParseFail;
2048 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
2049 if (!CE) {
2050 Error(S, "constant expression expected");
2051 return MatchOperand_ParseFail;
2052 }
2053 SMLoc E = Tok.getLoc();
2054 // Negative zero is encoded as the flag value INT32_MIN.
2055 int32_t Val = CE->getValue();
2056 if (isNegative && Val == 0)
2057 Val = INT32_MIN;
2058
2059 Operands.push_back(
2060 ARMOperand::CreateImm(MCConstantExpr::Create(Val, getContext()), S, E));
2061
2062 return MatchOperand_Success;
2063 }
2064
2065
2066 bool haveEaten = false;
2067 bool isAdd = true;
2068 int Reg = -1;
2069 if (Tok.is(AsmToken::Plus)) {
2070 Parser.Lex(); // Eat the '+' token.
2071 haveEaten = true;
2072 } else if (Tok.is(AsmToken::Minus)) {
2073 Parser.Lex(); // Eat the '-' token.
2074 isAdd = false;
2075 haveEaten = true;
2076 }
2077 if (Parser.getTok().is(AsmToken::Identifier))
2078 Reg = tryParseRegister();
2079 if (Reg == -1) {
2080 if (!haveEaten)
2081 return MatchOperand_NoMatch;
2082 Error(Parser.getTok().getLoc(), "register expected");
2083 return MatchOperand_ParseFail;
2084 }
2085 SMLoc E = Parser.getTok().getLoc();
2086
2087 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ARM_AM::no_shift,
2088 0, S, E));
2089
2090 return MatchOperand_Success;
2091}
2092
Jim Grosbach1355cf12011-07-26 17:10:22 +00002093/// cvtLdWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002094/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2095/// when they refer multiple MIOperands inside a single one.
2096bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002097cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002098 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2099 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2100
2101 // Create a writeback register dummy placeholder.
2102 Inst.addOperand(MCOperand::CreateImm(0));
2103
Jim Grosbach7ce05792011-08-03 23:50:40 +00002104 ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002105 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2106 return true;
2107}
2108
Jim Grosbach548340c2011-08-11 19:22:40 +00002109/// cvtStWriteBackRegAddrModeImm12 - Convert parsed operands to MCInst.
2110/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2111/// when they refer multiple MIOperands inside a single one.
2112bool ARMAsmParser::
2113cvtStWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
2114 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2115 // Create a writeback register dummy placeholder.
2116 Inst.addOperand(MCOperand::CreateImm(0));
2117 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2118 ((ARMOperand*)Operands[3])->addMemImm12OffsetOperands(Inst, 2);
2119 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2120 return true;
2121}
2122
Jim Grosbach1355cf12011-07-26 17:10:22 +00002123/// cvtStWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002124/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2125/// when they refer multiple MIOperands inside a single one.
2126bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002127cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002128 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2129 // Create a writeback register dummy placeholder.
2130 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach548340c2011-08-11 19:22:40 +00002131 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2132 ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3);
2133 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002134 return true;
2135}
2136
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002137/// cvtStWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
2138/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2139/// when they refer multiple MIOperands inside a single one.
2140bool ARMAsmParser::
2141cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
2142 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2143 // Create a writeback register dummy placeholder.
2144 Inst.addOperand(MCOperand::CreateImm(0));
2145 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2146 ((ARMOperand*)Operands[3])->addAddrMode3Operands(Inst, 3);
2147 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2148 return true;
2149}
2150
Jim Grosbach7ce05792011-08-03 23:50:40 +00002151/// cvtLdExtTWriteBackImm - Convert parsed operands to MCInst.
2152/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2153/// when they refer multiple MIOperands inside a single one.
2154bool ARMAsmParser::
2155cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
2156 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2157 // Rt
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002158 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002159 // Create a writeback register dummy placeholder.
2160 Inst.addOperand(MCOperand::CreateImm(0));
2161 // addr
2162 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2163 // offset
2164 ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1);
2165 // pred
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002166 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2167 return true;
2168}
2169
Jim Grosbach7ce05792011-08-03 23:50:40 +00002170/// cvtLdExtTWriteBackReg - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002171/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2172/// when they refer multiple MIOperands inside a single one.
2173bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002174cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
2175 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2176 // Rt
Owen Andersonaa3402e2011-07-28 17:18:57 +00002177 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002178 // Create a writeback register dummy placeholder.
2179 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002180 // addr
2181 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2182 // offset
2183 ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2);
2184 // pred
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002185 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2186 return true;
2187}
2188
Jim Grosbach7ce05792011-08-03 23:50:40 +00002189/// cvtStExtTWriteBackImm - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002190/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2191/// when they refer multiple MIOperands inside a single one.
2192bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002193cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
2194 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002195 // Create a writeback register dummy placeholder.
2196 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002197 // Rt
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002198 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002199 // addr
2200 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2201 // offset
2202 ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1);
2203 // pred
2204 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2205 return true;
2206}
2207
2208/// cvtStExtTWriteBackReg - Convert parsed operands to MCInst.
2209/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2210/// when they refer multiple MIOperands inside a single one.
2211bool ARMAsmParser::
2212cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
2213 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2214 // Create a writeback register dummy placeholder.
2215 Inst.addOperand(MCOperand::CreateImm(0));
2216 // Rt
2217 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2218 // addr
2219 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2220 // offset
2221 ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2);
2222 // pred
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002223 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2224 return true;
2225}
2226
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002227/// cvtLdrdPre - Convert parsed operands to MCInst.
2228/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2229/// when they refer multiple MIOperands inside a single one.
2230bool ARMAsmParser::
2231cvtLdrdPre(MCInst &Inst, unsigned Opcode,
2232 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2233 // Rt, Rt2
2234 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2235 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2236 // Create a writeback register dummy placeholder.
2237 Inst.addOperand(MCOperand::CreateImm(0));
2238 // addr
2239 ((ARMOperand*)Operands[4])->addAddrMode3Operands(Inst, 3);
2240 // pred
2241 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2242 return true;
2243}
2244
Jim Grosbach14605d12011-08-11 20:28:23 +00002245/// cvtStrdPre - Convert parsed operands to MCInst.
2246/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2247/// when they refer multiple MIOperands inside a single one.
2248bool ARMAsmParser::
2249cvtStrdPre(MCInst &Inst, unsigned Opcode,
2250 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2251 // Create a writeback register dummy placeholder.
2252 Inst.addOperand(MCOperand::CreateImm(0));
2253 // Rt, Rt2
2254 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2255 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2256 // addr
2257 ((ARMOperand*)Operands[4])->addAddrMode3Operands(Inst, 3);
2258 // pred
2259 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2260 return true;
2261}
2262
Jim Grosbach623a4542011-08-10 22:42:16 +00002263/// cvtLdWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
2264/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2265/// when they refer multiple MIOperands inside a single one.
2266bool ARMAsmParser::
2267cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
2268 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2269 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2270 // Create a writeback register dummy placeholder.
2271 Inst.addOperand(MCOperand::CreateImm(0));
2272 ((ARMOperand*)Operands[3])->addAddrMode3Operands(Inst, 3);
2273 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2274 return true;
2275}
2276
2277
Bill Wendlinge7176102010-11-06 22:36:58 +00002278/// Parse an ARM memory expression, return false if successful else return true
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002279/// or an error. The first token must be a '[' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00002280bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002281parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan76264762010-04-02 22:27:05 +00002282 SMLoc S, E;
Sean Callanan18b83232010-01-19 21:44:56 +00002283 assert(Parser.getTok().is(AsmToken::LBrac) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00002284 "Token is not a Left Bracket");
Sean Callanan76264762010-04-02 22:27:05 +00002285 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002286 Parser.Lex(); // Eat left bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002287
Sean Callanan18b83232010-01-19 21:44:56 +00002288 const AsmToken &BaseRegTok = Parser.getTok();
Jim Grosbach1355cf12011-07-26 17:10:22 +00002289 int BaseRegNum = tryParseRegister();
Jim Grosbach7ce05792011-08-03 23:50:40 +00002290 if (BaseRegNum == -1)
2291 return Error(BaseRegTok.getLoc(), "register expected");
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002292
Daniel Dunbar05710932011-01-18 05:34:17 +00002293 // The next token must either be a comma or a closing bracket.
2294 const AsmToken &Tok = Parser.getTok();
2295 if (!Tok.is(AsmToken::Comma) && !Tok.is(AsmToken::RBrac))
Jim Grosbach7ce05792011-08-03 23:50:40 +00002296 return Error(Tok.getLoc(), "malformed memory operand");
Daniel Dunbar05710932011-01-18 05:34:17 +00002297
Jim Grosbach7ce05792011-08-03 23:50:40 +00002298 if (Tok.is(AsmToken::RBrac)) {
Sean Callanan76264762010-04-02 22:27:05 +00002299 E = Tok.getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002300 Parser.Lex(); // Eat right bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002301
Jim Grosbach7ce05792011-08-03 23:50:40 +00002302 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, 0, ARM_AM::no_shift,
2303 0, false, S, E));
Jim Grosbach03f44a02010-11-29 23:18:01 +00002304
Jim Grosbach7ce05792011-08-03 23:50:40 +00002305 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002306 }
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002307
Jim Grosbach7ce05792011-08-03 23:50:40 +00002308 assert(Tok.is(AsmToken::Comma) && "Lost comma in memory operand?!");
2309 Parser.Lex(); // Eat the comma.
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002310
Jim Grosbach7ce05792011-08-03 23:50:40 +00002311 // If we have a '#' it's an immediate offset, else assume it's a register
2312 // offset.
2313 if (Parser.getTok().is(AsmToken::Hash)) {
2314 Parser.Lex(); // Eat the '#'.
2315 E = Parser.getTok().getLoc();
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002316
Jim Grosbach7ce05792011-08-03 23:50:40 +00002317 // FIXME: Special case #-0 so we can correctly set the U bit.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002318
Jim Grosbach7ce05792011-08-03 23:50:40 +00002319 const MCExpr *Offset;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002320 if (getParser().ParseExpression(Offset))
2321 return true;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002322
2323 // The expression has to be a constant. Memory references with relocations
2324 // don't come through here, as they use the <label> forms of the relevant
2325 // instructions.
2326 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
2327 if (!CE)
2328 return Error (E, "constant expression expected");
2329
2330 // Now we should have the closing ']'
2331 E = Parser.getTok().getLoc();
2332 if (Parser.getTok().isNot(AsmToken::RBrac))
2333 return Error(E, "']' expected");
2334 Parser.Lex(); // Eat right bracket token.
2335
2336 // Don't worry about range checking the value here. That's handled by
2337 // the is*() predicates.
2338 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, CE, 0,
2339 ARM_AM::no_shift, 0, false, S,E));
2340
2341 // If there's a pre-indexing writeback marker, '!', just add it as a token
2342 // operand.
2343 if (Parser.getTok().is(AsmToken::Exclaim)) {
2344 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
2345 Parser.Lex(); // Eat the '!'.
2346 }
2347
2348 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002349 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00002350
2351 // The register offset is optionally preceded by a '+' or '-'
2352 bool isNegative = false;
2353 if (Parser.getTok().is(AsmToken::Minus)) {
2354 isNegative = true;
2355 Parser.Lex(); // Eat the '-'.
2356 } else if (Parser.getTok().is(AsmToken::Plus)) {
2357 // Nothing to do.
2358 Parser.Lex(); // Eat the '+'.
2359 }
2360
2361 E = Parser.getTok().getLoc();
2362 int OffsetRegNum = tryParseRegister();
2363 if (OffsetRegNum == -1)
2364 return Error(E, "register expected");
2365
2366 // If there's a shift operator, handle it.
2367 ARM_AM::ShiftOpc ShiftType = ARM_AM::no_shift;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002368 unsigned ShiftImm = 0;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002369 if (Parser.getTok().is(AsmToken::Comma)) {
2370 Parser.Lex(); // Eat the ','.
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002371 if (parseMemRegOffsetShift(ShiftType, ShiftImm))
Jim Grosbach7ce05792011-08-03 23:50:40 +00002372 return true;
2373 }
2374
2375 // Now we should have the closing ']'
2376 E = Parser.getTok().getLoc();
2377 if (Parser.getTok().isNot(AsmToken::RBrac))
2378 return Error(E, "']' expected");
2379 Parser.Lex(); // Eat right bracket token.
2380
2381 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, OffsetRegNum,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002382 ShiftType, ShiftImm, isNegative,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002383 S, E));
2384
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002385 // If there's a pre-indexing writeback marker, '!', just add it as a token
2386 // operand.
2387 if (Parser.getTok().is(AsmToken::Exclaim)) {
2388 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
2389 Parser.Lex(); // Eat the '!'.
2390 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00002391
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002392 return false;
2393}
2394
Jim Grosbach7ce05792011-08-03 23:50:40 +00002395/// parseMemRegOffsetShift - one of these two:
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002396/// ( lsl | lsr | asr | ror ) , # shift_amount
2397/// rrx
Jim Grosbach7ce05792011-08-03 23:50:40 +00002398/// return true if it parses a shift otherwise it returns false.
2399bool ARMAsmParser::parseMemRegOffsetShift(ARM_AM::ShiftOpc &St,
2400 unsigned &Amount) {
2401 SMLoc Loc = Parser.getTok().getLoc();
Sean Callanan18b83232010-01-19 21:44:56 +00002402 const AsmToken &Tok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002403 if (Tok.isNot(AsmToken::Identifier))
2404 return true;
Benjamin Kramer38e59892010-07-14 22:38:02 +00002405 StringRef ShiftName = Tok.getString();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002406 if (ShiftName == "lsl" || ShiftName == "LSL")
Owen Anderson00828302011-03-18 22:50:18 +00002407 St = ARM_AM::lsl;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002408 else if (ShiftName == "lsr" || ShiftName == "LSR")
Owen Anderson00828302011-03-18 22:50:18 +00002409 St = ARM_AM::lsr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002410 else if (ShiftName == "asr" || ShiftName == "ASR")
Owen Anderson00828302011-03-18 22:50:18 +00002411 St = ARM_AM::asr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002412 else if (ShiftName == "ror" || ShiftName == "ROR")
Owen Anderson00828302011-03-18 22:50:18 +00002413 St = ARM_AM::ror;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002414 else if (ShiftName == "rrx" || ShiftName == "RRX")
Owen Anderson00828302011-03-18 22:50:18 +00002415 St = ARM_AM::rrx;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002416 else
Jim Grosbach7ce05792011-08-03 23:50:40 +00002417 return Error(Loc, "illegal shift operator");
Sean Callananb9a25b72010-01-19 20:27:46 +00002418 Parser.Lex(); // Eat shift type token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002419
Jim Grosbach7ce05792011-08-03 23:50:40 +00002420 // rrx stands alone.
2421 Amount = 0;
2422 if (St != ARM_AM::rrx) {
2423 Loc = Parser.getTok().getLoc();
2424 // A '#' and a shift amount.
2425 const AsmToken &HashTok = Parser.getTok();
2426 if (HashTok.isNot(AsmToken::Hash))
2427 return Error(HashTok.getLoc(), "'#' expected");
2428 Parser.Lex(); // Eat hash token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002429
Jim Grosbach7ce05792011-08-03 23:50:40 +00002430 const MCExpr *Expr;
2431 if (getParser().ParseExpression(Expr))
2432 return true;
2433 // Range check the immediate.
2434 // lsl, ror: 0 <= imm <= 31
2435 // lsr, asr: 0 <= imm <= 32
2436 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
2437 if (!CE)
2438 return Error(Loc, "shift amount must be an immediate");
2439 int64_t Imm = CE->getValue();
2440 if (Imm < 0 ||
2441 ((St == ARM_AM::lsl || St == ARM_AM::ror) && Imm > 31) ||
2442 ((St == ARM_AM::lsr || St == ARM_AM::asr) && Imm > 32))
2443 return Error(Loc, "immediate shift value out of range");
2444 Amount = Imm;
2445 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002446
2447 return false;
2448}
2449
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002450/// Parse a arm instruction operand. For now this parses the operand regardless
2451/// of the mnemonic.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002452bool ARMAsmParser::parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002453 StringRef Mnemonic) {
Sean Callanan76264762010-04-02 22:27:05 +00002454 SMLoc S, E;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002455
2456 // Check if the current operand has a custom associated parser, if so, try to
2457 // custom parse the operand, or fallback to the general approach.
Jim Grosbachf922c472011-02-12 01:34:40 +00002458 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
2459 if (ResTy == MatchOperand_Success)
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002460 return false;
Jim Grosbachf922c472011-02-12 01:34:40 +00002461 // If there wasn't a custom match, try the generic matcher below. Otherwise,
2462 // there was a match, but an error occurred, in which case, just return that
2463 // the operand parsing failed.
2464 if (ResTy == MatchOperand_ParseFail)
2465 return true;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002466
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002467 switch (getLexer().getKind()) {
Bill Wendling146018f2010-11-06 21:42:12 +00002468 default:
2469 Error(Parser.getTok().getLoc(), "unexpected token in operand");
Bill Wendling50d0f582010-11-18 23:43:05 +00002470 return true;
Jim Grosbach19906722011-07-13 18:49:30 +00002471 case AsmToken::Identifier: {
Jim Grosbach1355cf12011-07-26 17:10:22 +00002472 if (!tryParseRegisterWithWriteBack(Operands))
Bill Wendling50d0f582010-11-18 23:43:05 +00002473 return false;
Jim Grosbach0d87ec22011-07-26 20:41:24 +00002474 int Res = tryParseShiftRegister(Operands);
Jim Grosbach19906722011-07-13 18:49:30 +00002475 if (Res == 0) // success
Owen Anderson00828302011-03-18 22:50:18 +00002476 return false;
Jim Grosbach19906722011-07-13 18:49:30 +00002477 else if (Res == -1) // irrecoverable error
2478 return true;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00002479
2480 // Fall though for the Identifier case that is not a register or a
2481 // special name.
Jim Grosbach19906722011-07-13 18:49:30 +00002482 }
Kevin Enderby67b212e2011-01-13 20:32:36 +00002483 case AsmToken::Integer: // things like 1f and 2b as a branch targets
2484 case AsmToken::Dot: { // . as a branch target
Kevin Enderby515d5092009-10-15 20:48:48 +00002485 // This was not a register so parse other operands that start with an
2486 // identifier (like labels) as expressions and create them as immediates.
2487 const MCExpr *IdVal;
Sean Callanan76264762010-04-02 22:27:05 +00002488 S = Parser.getTok().getLoc();
Kevin Enderby515d5092009-10-15 20:48:48 +00002489 if (getParser().ParseExpression(IdVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002490 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002491 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002492 Operands.push_back(ARMOperand::CreateImm(IdVal, S, E));
2493 return false;
2494 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002495 case AsmToken::LBrac:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002496 return parseMemory(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002497 case AsmToken::LCurly:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002498 return parseRegisterList(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002499 case AsmToken::Hash:
Kevin Enderby079469f2009-10-13 23:33:38 +00002500 // #42 -> immediate.
2501 // TODO: ":lower16:" and ":upper16:" modifiers after # before immediate
Sean Callanan76264762010-04-02 22:27:05 +00002502 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002503 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002504 const MCExpr *ImmVal;
2505 if (getParser().ParseExpression(ImmVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002506 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002507 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002508 Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E));
2509 return false;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002510 case AsmToken::Colon: {
2511 // ":lower16:" and ":upper16:" expression prefixes
Evan Cheng75972122011-01-13 07:58:56 +00002512 // FIXME: Check it's an expression prefix,
2513 // e.g. (FOO - :lower16:BAR) isn't legal.
2514 ARMMCExpr::VariantKind RefKind;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002515 if (parsePrefix(RefKind))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002516 return true;
2517
Evan Cheng75972122011-01-13 07:58:56 +00002518 const MCExpr *SubExprVal;
2519 if (getParser().ParseExpression(SubExprVal))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002520 return true;
2521
Evan Cheng75972122011-01-13 07:58:56 +00002522 const MCExpr *ExprVal = ARMMCExpr::Create(RefKind, SubExprVal,
2523 getContext());
Jason W Kim9081b4b2011-01-11 23:53:41 +00002524 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Evan Cheng75972122011-01-13 07:58:56 +00002525 Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E));
Jason W Kim9081b4b2011-01-11 23:53:41 +00002526 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002527 }
Jason W Kim9081b4b2011-01-11 23:53:41 +00002528 }
2529}
2530
Jim Grosbach1355cf12011-07-26 17:10:22 +00002531// parsePrefix - Parse ARM 16-bit relocations expression prefix, i.e.
Evan Cheng75972122011-01-13 07:58:56 +00002532// :lower16: and :upper16:.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002533bool ARMAsmParser::parsePrefix(ARMMCExpr::VariantKind &RefKind) {
Evan Cheng75972122011-01-13 07:58:56 +00002534 RefKind = ARMMCExpr::VK_ARM_None;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002535
2536 // :lower16: and :upper16: modifiers
Jason W Kim8a8696d2011-01-13 00:27:00 +00002537 assert(getLexer().is(AsmToken::Colon) && "expected a :");
Jason W Kim9081b4b2011-01-11 23:53:41 +00002538 Parser.Lex(); // Eat ':'
2539
2540 if (getLexer().isNot(AsmToken::Identifier)) {
2541 Error(Parser.getTok().getLoc(), "expected prefix identifier in operand");
2542 return true;
2543 }
2544
2545 StringRef IDVal = Parser.getTok().getIdentifier();
2546 if (IDVal == "lower16") {
Evan Cheng75972122011-01-13 07:58:56 +00002547 RefKind = ARMMCExpr::VK_ARM_LO16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002548 } else if (IDVal == "upper16") {
Evan Cheng75972122011-01-13 07:58:56 +00002549 RefKind = ARMMCExpr::VK_ARM_HI16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002550 } else {
2551 Error(Parser.getTok().getLoc(), "unexpected prefix in operand");
2552 return true;
2553 }
2554 Parser.Lex();
2555
2556 if (getLexer().isNot(AsmToken::Colon)) {
2557 Error(Parser.getTok().getLoc(), "unexpected token after prefix");
2558 return true;
2559 }
2560 Parser.Lex(); // Eat the last ':'
2561 return false;
2562}
2563
2564const MCExpr *
Jim Grosbach1355cf12011-07-26 17:10:22 +00002565ARMAsmParser::applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +00002566 MCSymbolRefExpr::VariantKind Variant) {
2567 // Recurse over the given expression, rebuilding it to apply the given variant
2568 // to the leftmost symbol.
2569 if (Variant == MCSymbolRefExpr::VK_None)
2570 return E;
2571
2572 switch (E->getKind()) {
2573 case MCExpr::Target:
2574 llvm_unreachable("Can't handle target expr yet");
2575 case MCExpr::Constant:
2576 llvm_unreachable("Can't handle lower16/upper16 of constant yet");
2577
2578 case MCExpr::SymbolRef: {
2579 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
2580
2581 if (SRE->getKind() != MCSymbolRefExpr::VK_None)
2582 return 0;
2583
2584 return MCSymbolRefExpr::Create(&SRE->getSymbol(), Variant, getContext());
2585 }
2586
2587 case MCExpr::Unary:
2588 llvm_unreachable("Can't handle unary expressions yet");
2589
2590 case MCExpr::Binary: {
2591 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
Jim Grosbach1355cf12011-07-26 17:10:22 +00002592 const MCExpr *LHS = applyPrefixToExpr(BE->getLHS(), Variant);
Jason W Kim9081b4b2011-01-11 23:53:41 +00002593 const MCExpr *RHS = BE->getRHS();
2594 if (!LHS)
2595 return 0;
2596
2597 return MCBinaryExpr::Create(BE->getOpcode(), LHS, RHS, getContext());
2598 }
2599 }
2600
2601 assert(0 && "Invalid expression kind!");
2602 return 0;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002603}
2604
Daniel Dunbar352e1482011-01-11 15:59:50 +00002605/// \brief Given a mnemonic, split out possible predication code and carry
2606/// setting letters to form a canonical mnemonic and flags.
2607//
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002608// FIXME: Would be nice to autogen this.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002609StringRef ARMAsmParser::splitMnemonic(StringRef Mnemonic,
Jim Grosbach5f160572011-07-19 20:10:31 +00002610 unsigned &PredicationCode,
2611 bool &CarrySetting,
2612 unsigned &ProcessorIMod) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002613 PredicationCode = ARMCC::AL;
2614 CarrySetting = false;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002615 ProcessorIMod = 0;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002616
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002617 // Ignore some mnemonics we know aren't predicated forms.
Daniel Dunbar352e1482011-01-11 15:59:50 +00002618 //
2619 // FIXME: Would be nice to autogen this.
Jim Grosbach5f160572011-07-19 20:10:31 +00002620 if ((Mnemonic == "movs" && isThumb()) ||
2621 Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" ||
2622 Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" ||
2623 Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" ||
2624 Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" ||
2625 Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" ||
2626 Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" ||
2627 Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal")
Daniel Dunbar352e1482011-01-11 15:59:50 +00002628 return Mnemonic;
Daniel Dunbar5747b132010-08-11 06:37:16 +00002629
Jim Grosbach3f00e312011-07-11 17:09:57 +00002630 // First, split out any predication code. Ignore mnemonics we know aren't
2631 // predicated but do have a carry-set and so weren't caught above.
Jim Grosbachab40f4b2011-07-20 18:20:31 +00002632 if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" &&
Jim Grosbach71725a02011-07-27 21:58:11 +00002633 Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls" &&
Jim Grosbach49f2ced2011-07-27 22:01:42 +00002634 Mnemonic != "umlals" && Mnemonic != "umulls") {
Jim Grosbach3f00e312011-07-11 17:09:57 +00002635 unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2))
2636 .Case("eq", ARMCC::EQ)
2637 .Case("ne", ARMCC::NE)
2638 .Case("hs", ARMCC::HS)
2639 .Case("cs", ARMCC::HS)
2640 .Case("lo", ARMCC::LO)
2641 .Case("cc", ARMCC::LO)
2642 .Case("mi", ARMCC::MI)
2643 .Case("pl", ARMCC::PL)
2644 .Case("vs", ARMCC::VS)
2645 .Case("vc", ARMCC::VC)
2646 .Case("hi", ARMCC::HI)
2647 .Case("ls", ARMCC::LS)
2648 .Case("ge", ARMCC::GE)
2649 .Case("lt", ARMCC::LT)
2650 .Case("gt", ARMCC::GT)
2651 .Case("le", ARMCC::LE)
2652 .Case("al", ARMCC::AL)
2653 .Default(~0U);
2654 if (CC != ~0U) {
2655 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2);
2656 PredicationCode = CC;
2657 }
Bill Wendling52925b62010-10-29 23:50:21 +00002658 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002659
Daniel Dunbar352e1482011-01-11 15:59:50 +00002660 // Next, determine if we have a carry setting bit. We explicitly ignore all
2661 // the instructions we know end in 's'.
2662 if (Mnemonic.endswith("s") &&
2663 !(Mnemonic == "asrs" || Mnemonic == "cps" || Mnemonic == "mls" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002664 Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" ||
2665 Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" ||
2666 Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" ||
Jim Grosbache1cf5902011-07-29 20:26:09 +00002667 Mnemonic == "vrsqrts" || Mnemonic == "srs" ||
2668 (Mnemonic == "movs" && isThumb()))) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002669 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1);
2670 CarrySetting = true;
2671 }
2672
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002673 // The "cps" instruction can have a interrupt mode operand which is glued into
2674 // the mnemonic. Check if this is the case, split it and parse the imod op
2675 if (Mnemonic.startswith("cps")) {
2676 // Split out any imod code.
2677 unsigned IMod =
2678 StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2))
2679 .Case("ie", ARM_PROC::IE)
2680 .Case("id", ARM_PROC::ID)
2681 .Default(~0U);
2682 if (IMod != ~0U) {
2683 Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2);
2684 ProcessorIMod = IMod;
2685 }
2686 }
2687
Daniel Dunbar352e1482011-01-11 15:59:50 +00002688 return Mnemonic;
2689}
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002690
2691/// \brief Given a canonical mnemonic, determine if the instruction ever allows
2692/// inclusion of carry set or predication code operands.
2693//
2694// FIXME: It would be nice to autogen this.
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00002695void ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002696getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00002697 bool &CanAcceptPredicationCode) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002698 if (Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
2699 Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" ||
2700 Mnemonic == "smull" || Mnemonic == "add" || Mnemonic == "adc" ||
2701 Mnemonic == "mul" || Mnemonic == "bic" || Mnemonic == "asr" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00002702 Mnemonic == "umlal" || Mnemonic == "orr" || Mnemonic == "mvn" ||
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002703 Mnemonic == "rsb" || Mnemonic == "rsc" || Mnemonic == "orn" ||
2704 Mnemonic == "sbc" || Mnemonic == "mla" || Mnemonic == "umull" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00002705 Mnemonic == "eor" || Mnemonic == "smlal" ||
Evan Chengebdeeab2011-07-08 01:53:10 +00002706 (Mnemonic == "mov" && !isThumbOne())) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002707 CanAcceptCarrySet = true;
2708 } else {
2709 CanAcceptCarrySet = false;
2710 }
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002711
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002712 if (Mnemonic == "cbnz" || Mnemonic == "setend" || Mnemonic == "dmb" ||
2713 Mnemonic == "cps" || Mnemonic == "mcr2" || Mnemonic == "it" ||
2714 Mnemonic == "mcrr2" || Mnemonic == "cbz" || Mnemonic == "cdp2" ||
2715 Mnemonic == "trap" || Mnemonic == "mrc2" || Mnemonic == "mrrc2" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002716 Mnemonic == "dsb" || Mnemonic == "isb" || Mnemonic == "clrex" ||
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002717 Mnemonic == "setend" ||
Jim Grosbach48c693f2011-07-28 23:22:41 +00002718 ((Mnemonic == "pld" || Mnemonic == "pli") && !isThumb()) ||
Jim Grosbache1cf5902011-07-29 20:26:09 +00002719 ((Mnemonic.startswith("rfe") || Mnemonic.startswith("srs"))
2720 && !isThumb()) ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002721 Mnemonic.startswith("cps") || (Mnemonic == "movs" && isThumb())) {
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002722 CanAcceptPredicationCode = false;
2723 } else {
2724 CanAcceptPredicationCode = true;
2725 }
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002726
Evan Chengebdeeab2011-07-08 01:53:10 +00002727 if (isThumb())
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002728 if (Mnemonic == "bkpt" || Mnemonic == "mcr" || Mnemonic == "mcrr" ||
Jim Grosbach63b46fa2011-06-30 22:10:46 +00002729 Mnemonic == "mrc" || Mnemonic == "mrrc" || Mnemonic == "cdp")
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002730 CanAcceptPredicationCode = false;
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002731}
2732
2733/// Parse an arm instruction mnemonic followed by its operands.
2734bool ARMAsmParser::ParseInstruction(StringRef Name, SMLoc NameLoc,
2735 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2736 // Create the leading tokens for the mnemonic, split by '.' characters.
2737 size_t Start = 0, Next = Name.find('.');
Jim Grosbachffa32252011-07-19 19:13:28 +00002738 StringRef Mnemonic = Name.slice(Start, Next);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002739
Daniel Dunbar352e1482011-01-11 15:59:50 +00002740 // Split out the predication code and carry setting flag from the mnemonic.
2741 unsigned PredicationCode;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002742 unsigned ProcessorIMod;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002743 bool CarrySetting;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002744 Mnemonic = splitMnemonic(Mnemonic, PredicationCode, CarrySetting,
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002745 ProcessorIMod);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002746
Jim Grosbachffa32252011-07-19 19:13:28 +00002747 Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc));
2748
2749 // FIXME: This is all a pretty gross hack. We should automatically handle
2750 // optional operands like this via tblgen.
Bill Wendling9717fa92010-11-21 10:56:05 +00002751
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002752 // Next, add the CCOut and ConditionCode operands, if needed.
2753 //
2754 // For mnemonics which can ever incorporate a carry setting bit or predication
2755 // code, our matching model involves us always generating CCOut and
2756 // ConditionCode operands to match the mnemonic "as written" and then we let
2757 // the matcher deal with finding the right instruction or generating an
2758 // appropriate error.
2759 bool CanAcceptCarrySet, CanAcceptPredicationCode;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002760 getMnemonicAcceptInfo(Mnemonic, CanAcceptCarrySet, CanAcceptPredicationCode);
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002761
Jim Grosbach33c16a22011-07-14 22:04:21 +00002762 // If we had a carry-set on an instruction that can't do that, issue an
2763 // error.
2764 if (!CanAcceptCarrySet && CarrySetting) {
2765 Parser.EatToEndOfStatement();
Jim Grosbachffa32252011-07-19 19:13:28 +00002766 return Error(NameLoc, "instruction '" + Mnemonic +
Jim Grosbach33c16a22011-07-14 22:04:21 +00002767 "' can not set flags, but 's' suffix specified");
2768 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002769 // If we had a predication code on an instruction that can't do that, issue an
2770 // error.
2771 if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) {
2772 Parser.EatToEndOfStatement();
2773 return Error(NameLoc, "instruction '" + Mnemonic +
2774 "' is not predicable, but condition code specified");
2775 }
Jim Grosbach33c16a22011-07-14 22:04:21 +00002776
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002777 // Add the carry setting operand, if necessary.
2778 //
2779 // FIXME: It would be awesome if we could somehow invent a location such that
2780 // match errors on this operand would print a nice diagnostic about how the
2781 // 's' character in the mnemonic resulted in a CCOut operand.
Jim Grosbach33c16a22011-07-14 22:04:21 +00002782 if (CanAcceptCarrySet)
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002783 Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0,
2784 NameLoc));
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002785
2786 // Add the predication code operand, if necessary.
2787 if (CanAcceptPredicationCode) {
2788 Operands.push_back(ARMOperand::CreateCondCode(
2789 ARMCC::CondCodes(PredicationCode), NameLoc));
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002790 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002791
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002792 // Add the processor imod operand, if necessary.
2793 if (ProcessorIMod) {
2794 Operands.push_back(ARMOperand::CreateImm(
2795 MCConstantExpr::Create(ProcessorIMod, getContext()),
2796 NameLoc, NameLoc));
2797 } else {
2798 // This mnemonic can't ever accept a imod, but the user wrote
2799 // one (or misspelled another mnemonic).
2800
2801 // FIXME: Issue a nice error.
2802 }
2803
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002804 // Add the remaining tokens in the mnemonic.
Daniel Dunbar5747b132010-08-11 06:37:16 +00002805 while (Next != StringRef::npos) {
2806 Start = Next;
2807 Next = Name.find('.', Start + 1);
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002808 StringRef ExtraToken = Name.slice(Start, Next);
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002809
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002810 Operands.push_back(ARMOperand::CreateToken(ExtraToken, NameLoc));
Daniel Dunbar5747b132010-08-11 06:37:16 +00002811 }
2812
2813 // Read the remaining operands.
2814 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002815 // Read the first operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002816 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00002817 Parser.EatToEndOfStatement();
2818 return true;
2819 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002820
2821 while (getLexer().is(AsmToken::Comma)) {
Sean Callananb9a25b72010-01-19 20:27:46 +00002822 Parser.Lex(); // Eat the comma.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002823
2824 // Parse and remember the operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002825 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00002826 Parser.EatToEndOfStatement();
2827 return true;
2828 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002829 }
2830 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002831
Chris Lattnercbf8a982010-09-11 16:18:25 +00002832 if (getLexer().isNot(AsmToken::EndOfStatement)) {
2833 Parser.EatToEndOfStatement();
Chris Lattner34e53142010-09-08 05:10:46 +00002834 return TokError("unexpected token in argument list");
Chris Lattnercbf8a982010-09-11 16:18:25 +00002835 }
Bill Wendling146018f2010-11-06 21:42:12 +00002836
Chris Lattner34e53142010-09-08 05:10:46 +00002837 Parser.Lex(); // Consume the EndOfStatement
Jim Grosbachffa32252011-07-19 19:13:28 +00002838
2839
2840 // The 'mov' mnemonic is special. One variant has a cc_out operand, while
2841 // another does not. Specifically, the MOVW instruction does not. So we
2842 // special case it here and remove the defaulted (non-setting) cc_out
2843 // operand if that's the instruction we're trying to match.
2844 //
2845 // We do this post-processing of the explicit operands rather than just
2846 // conditionally adding the cc_out in the first place because we need
2847 // to check the type of the parsed immediate operand.
2848 if (Mnemonic == "mov" && Operands.size() > 4 &&
2849 !static_cast<ARMOperand*>(Operands[4])->isARMSOImm() &&
Jim Grosbach731f2092011-07-19 19:45:44 +00002850 static_cast<ARMOperand*>(Operands[4])->isImm0_65535Expr() &&
2851 static_cast<ARMOperand*>(Operands[1])->getReg() == 0) {
Jim Grosbachffa32252011-07-19 19:13:28 +00002852 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
2853 Operands.erase(Operands.begin() + 1);
2854 delete Op;
2855 }
2856
Jim Grosbachcf121c32011-07-28 21:57:55 +00002857 // ARM mode 'blx' need special handling, as the register operand version
2858 // is predicable, but the label operand version is not. So, we can't rely
2859 // on the Mnemonic based checking to correctly figure out when to put
2860 // a CondCode operand in the list. If we're trying to match the label
2861 // version, remove the CondCode operand here.
2862 if (!isThumb() && Mnemonic == "blx" && Operands.size() == 3 &&
2863 static_cast<ARMOperand*>(Operands[2])->isImm()) {
2864 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
2865 Operands.erase(Operands.begin() + 1);
2866 delete Op;
2867 }
Chris Lattner98986712010-01-14 22:21:20 +00002868 return false;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002869}
2870
Jim Grosbach189610f2011-07-26 18:25:39 +00002871// Validate context-sensitive operand constraints.
2872// FIXME: We would really like to be able to tablegen'erate this.
2873bool ARMAsmParser::
2874validateInstruction(MCInst &Inst,
2875 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2876 switch (Inst.getOpcode()) {
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002877 case ARM::LDRD:
2878 case ARM::LDRD_PRE:
2879 case ARM::LDRD_POST:
Jim Grosbach189610f2011-07-26 18:25:39 +00002880 case ARM::LDREXD: {
2881 // Rt2 must be Rt + 1.
2882 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg());
2883 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg());
2884 if (Rt2 != Rt + 1)
2885 return Error(Operands[3]->getStartLoc(),
2886 "destination operands must be sequential");
2887 return false;
2888 }
Jim Grosbach14605d12011-08-11 20:28:23 +00002889 case ARM::STRD: {
2890 // Rt2 must be Rt + 1.
2891 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg());
2892 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg());
2893 if (Rt2 != Rt + 1)
2894 return Error(Operands[3]->getStartLoc(),
2895 "source operands must be sequential");
2896 return false;
2897 }
Jim Grosbach53642c52011-08-10 20:49:18 +00002898 case ARM::STRD_PRE:
2899 case ARM::STRD_POST:
Jim Grosbach189610f2011-07-26 18:25:39 +00002900 case ARM::STREXD: {
2901 // Rt2 must be Rt + 1.
2902 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(1).getReg());
2903 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(2).getReg());
2904 if (Rt2 != Rt + 1)
Jim Grosbach14605d12011-08-11 20:28:23 +00002905 return Error(Operands[3]->getStartLoc(),
Jim Grosbach189610f2011-07-26 18:25:39 +00002906 "source operands must be sequential");
2907 return false;
2908 }
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002909 case ARM::SBFX:
2910 case ARM::UBFX: {
2911 // width must be in range [1, 32-lsb]
2912 unsigned lsb = Inst.getOperand(2).getImm();
2913 unsigned widthm1 = Inst.getOperand(3).getImm();
2914 if (widthm1 >= 32 - lsb)
2915 return Error(Operands[5]->getStartLoc(),
2916 "bitfield width must be in range [1,32-lsb]");
2917 }
Jim Grosbach189610f2011-07-26 18:25:39 +00002918 }
2919
2920 return false;
2921}
2922
Jim Grosbachf8fce712011-08-11 17:35:48 +00002923void ARMAsmParser::
2924processInstruction(MCInst &Inst,
2925 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2926 switch (Inst.getOpcode()) {
2927 case ARM::LDMIA_UPD:
2928 // If this is a load of a single register via a 'pop', then we should use
2929 // a post-indexed LDR instruction instead, per the ARM ARM.
2930 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "pop" &&
2931 Inst.getNumOperands() == 5) {
2932 MCInst TmpInst;
2933 TmpInst.setOpcode(ARM::LDR_POST_IMM);
2934 TmpInst.addOperand(Inst.getOperand(4)); // Rt
2935 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
2936 TmpInst.addOperand(Inst.getOperand(1)); // Rn
2937 TmpInst.addOperand(MCOperand::CreateReg(0)); // am2offset
2938 TmpInst.addOperand(MCOperand::CreateImm(4));
2939 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
2940 TmpInst.addOperand(Inst.getOperand(3));
2941 Inst = TmpInst;
2942 }
2943 break;
Jim Grosbachf6713912011-08-11 18:07:11 +00002944 case ARM::STMDB_UPD:
2945 // If this is a store of a single register via a 'push', then we should use
2946 // a pre-indexed STR instruction instead, per the ARM ARM.
2947 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "push" &&
2948 Inst.getNumOperands() == 5) {
2949 MCInst TmpInst;
2950 TmpInst.setOpcode(ARM::STR_PRE_IMM);
2951 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
2952 TmpInst.addOperand(Inst.getOperand(4)); // Rt
2953 TmpInst.addOperand(Inst.getOperand(1)); // addrmode_imm12
2954 TmpInst.addOperand(MCOperand::CreateImm(-4));
2955 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
2956 TmpInst.addOperand(Inst.getOperand(3));
2957 Inst = TmpInst;
2958 }
2959 break;
Jim Grosbachf8fce712011-08-11 17:35:48 +00002960 }
2961}
2962
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002963bool ARMAsmParser::
2964MatchAndEmitInstruction(SMLoc IDLoc,
2965 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
2966 MCStreamer &Out) {
2967 MCInst Inst;
2968 unsigned ErrorInfo;
Jim Grosbach5a187002011-07-19 18:32:48 +00002969 MatchResultTy MatchResult;
Kevin Enderby193c3ac2010-12-09 19:19:43 +00002970 MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo);
Kevin Enderby193c3ac2010-12-09 19:19:43 +00002971 switch (MatchResult) {
Chris Lattnere73d4f82010-10-28 21:41:58 +00002972 case Match_Success:
Jim Grosbach189610f2011-07-26 18:25:39 +00002973 // Context sensitive operand constraints aren't handled by the matcher,
2974 // so check them here.
2975 if (validateInstruction(Inst, Operands))
2976 return true;
2977
Jim Grosbachf8fce712011-08-11 17:35:48 +00002978 // Some instructions need post-processing to, for example, tweak which
2979 // encoding is selected.
2980 processInstruction(Inst, Operands);
2981
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002982 Out.EmitInstruction(Inst);
2983 return false;
Chris Lattnere73d4f82010-10-28 21:41:58 +00002984 case Match_MissingFeature:
2985 Error(IDLoc, "instruction requires a CPU feature not currently enabled");
2986 return true;
2987 case Match_InvalidOperand: {
2988 SMLoc ErrorLoc = IDLoc;
2989 if (ErrorInfo != ~0U) {
2990 if (ErrorInfo >= Operands.size())
2991 return Error(IDLoc, "too few operands for instruction");
Jim Grosbach16c74252010-10-29 14:46:02 +00002992
Chris Lattnere73d4f82010-10-28 21:41:58 +00002993 ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
2994 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
2995 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002996
Chris Lattnere73d4f82010-10-28 21:41:58 +00002997 return Error(ErrorLoc, "invalid operand for instruction");
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002998 }
Chris Lattnere73d4f82010-10-28 21:41:58 +00002999 case Match_MnemonicFail:
3000 return Error(IDLoc, "unrecognized instruction mnemonic");
Daniel Dunbarb4129152011-02-04 17:12:23 +00003001 case Match_ConversionFail:
3002 return Error(IDLoc, "unable to convert operands to instruction");
Chris Lattnere73d4f82010-10-28 21:41:58 +00003003 }
Jim Grosbach16c74252010-10-29 14:46:02 +00003004
Eric Christopherc223e2b2010-10-29 09:26:59 +00003005 llvm_unreachable("Implement any new match types added!");
Bill Wendling146018f2010-11-06 21:42:12 +00003006 return true;
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003007}
3008
Jim Grosbach1355cf12011-07-26 17:10:22 +00003009/// parseDirective parses the arm specific directives
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003010bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) {
3011 StringRef IDVal = DirectiveID.getIdentifier();
3012 if (IDVal == ".word")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003013 return parseDirectiveWord(4, DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003014 else if (IDVal == ".thumb")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003015 return parseDirectiveThumb(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003016 else if (IDVal == ".thumb_func")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003017 return parseDirectiveThumbFunc(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003018 else if (IDVal == ".code")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003019 return parseDirectiveCode(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003020 else if (IDVal == ".syntax")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003021 return parseDirectiveSyntax(DirectiveID.getLoc());
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003022 return true;
3023}
3024
Jim Grosbach1355cf12011-07-26 17:10:22 +00003025/// parseDirectiveWord
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003026/// ::= .word [ expression (, expression)* ]
Jim Grosbach1355cf12011-07-26 17:10:22 +00003027bool ARMAsmParser::parseDirectiveWord(unsigned Size, SMLoc L) {
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003028 if (getLexer().isNot(AsmToken::EndOfStatement)) {
3029 for (;;) {
3030 const MCExpr *Value;
3031 if (getParser().ParseExpression(Value))
3032 return true;
3033
Chris Lattneraaec2052010-01-19 19:46:13 +00003034 getParser().getStreamer().EmitValue(Value, Size, 0/*addrspace*/);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003035
3036 if (getLexer().is(AsmToken::EndOfStatement))
3037 break;
Jim Grosbach16c74252010-10-29 14:46:02 +00003038
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003039 // FIXME: Improve diagnostic.
3040 if (getLexer().isNot(AsmToken::Comma))
3041 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003042 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003043 }
3044 }
3045
Sean Callananb9a25b72010-01-19 20:27:46 +00003046 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003047 return false;
3048}
3049
Jim Grosbach1355cf12011-07-26 17:10:22 +00003050/// parseDirectiveThumb
Kevin Enderby515d5092009-10-15 20:48:48 +00003051/// ::= .thumb
Jim Grosbach1355cf12011-07-26 17:10:22 +00003052bool ARMAsmParser::parseDirectiveThumb(SMLoc L) {
Kevin Enderby515d5092009-10-15 20:48:48 +00003053 if (getLexer().isNot(AsmToken::EndOfStatement))
3054 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003055 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003056
3057 // TODO: set thumb mode
3058 // TODO: tell the MC streamer the mode
3059 // getParser().getStreamer().Emit???();
3060 return false;
3061}
3062
Jim Grosbach1355cf12011-07-26 17:10:22 +00003063/// parseDirectiveThumbFunc
Kevin Enderby515d5092009-10-15 20:48:48 +00003064/// ::= .thumbfunc symbol_name
Jim Grosbach1355cf12011-07-26 17:10:22 +00003065bool ARMAsmParser::parseDirectiveThumbFunc(SMLoc L) {
Rafael Espindola64695402011-05-16 16:17:21 +00003066 const MCAsmInfo &MAI = getParser().getStreamer().getContext().getAsmInfo();
3067 bool isMachO = MAI.hasSubsectionsViaSymbols();
3068 StringRef Name;
3069
3070 // Darwin asm has function name after .thumb_func direction
3071 // ELF doesn't
3072 if (isMachO) {
3073 const AsmToken &Tok = Parser.getTok();
3074 if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String))
3075 return Error(L, "unexpected token in .thumb_func directive");
3076 Name = Tok.getString();
3077 Parser.Lex(); // Consume the identifier token.
3078 }
3079
Kevin Enderby515d5092009-10-15 20:48:48 +00003080 if (getLexer().isNot(AsmToken::EndOfStatement))
3081 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003082 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003083
Rafael Espindola64695402011-05-16 16:17:21 +00003084 // FIXME: assuming function name will be the line following .thumb_func
3085 if (!isMachO) {
3086 Name = Parser.getTok().getString();
3087 }
3088
Jim Grosbach642fc9c2010-11-05 22:33:53 +00003089 // Mark symbol as a thumb symbol.
3090 MCSymbol *Func = getParser().getContext().GetOrCreateSymbol(Name);
3091 getParser().getStreamer().EmitThumbFunc(Func);
Kevin Enderby515d5092009-10-15 20:48:48 +00003092 return false;
3093}
3094
Jim Grosbach1355cf12011-07-26 17:10:22 +00003095/// parseDirectiveSyntax
Kevin Enderby515d5092009-10-15 20:48:48 +00003096/// ::= .syntax unified | divided
Jim Grosbach1355cf12011-07-26 17:10:22 +00003097bool ARMAsmParser::parseDirectiveSyntax(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00003098 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00003099 if (Tok.isNot(AsmToken::Identifier))
3100 return Error(L, "unexpected token in .syntax directive");
Benjamin Kramer38e59892010-07-14 22:38:02 +00003101 StringRef Mode = Tok.getString();
Duncan Sands58c86912010-06-29 13:04:35 +00003102 if (Mode == "unified" || Mode == "UNIFIED")
Sean Callananb9a25b72010-01-19 20:27:46 +00003103 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00003104 else if (Mode == "divided" || Mode == "DIVIDED")
Kevin Enderby9e56fb12011-01-27 23:22:36 +00003105 return Error(L, "'.syntax divided' arm asssembly not supported");
Kevin Enderby515d5092009-10-15 20:48:48 +00003106 else
3107 return Error(L, "unrecognized syntax mode in .syntax directive");
3108
3109 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00003110 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003111 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003112
3113 // TODO tell the MC streamer the mode
3114 // getParser().getStreamer().Emit???();
3115 return false;
3116}
3117
Jim Grosbach1355cf12011-07-26 17:10:22 +00003118/// parseDirectiveCode
Kevin Enderby515d5092009-10-15 20:48:48 +00003119/// ::= .code 16 | 32
Jim Grosbach1355cf12011-07-26 17:10:22 +00003120bool ARMAsmParser::parseDirectiveCode(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00003121 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00003122 if (Tok.isNot(AsmToken::Integer))
3123 return Error(L, "unexpected token in .code directive");
Sean Callanan18b83232010-01-19 21:44:56 +00003124 int64_t Val = Parser.getTok().getIntVal();
Duncan Sands58c86912010-06-29 13:04:35 +00003125 if (Val == 16)
Sean Callananb9a25b72010-01-19 20:27:46 +00003126 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00003127 else if (Val == 32)
Sean Callananb9a25b72010-01-19 20:27:46 +00003128 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003129 else
3130 return Error(L, "invalid operand to .code directive");
3131
3132 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00003133 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00003134 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00003135
Evan Cheng32869202011-07-08 22:36:29 +00003136 if (Val == 16) {
Evan Chengbd27f5a2011-07-27 00:38:12 +00003137 if (!isThumb()) {
Evan Chengffc0e732011-07-09 05:47:46 +00003138 SwitchMode();
Evan Chengbd27f5a2011-07-27 00:38:12 +00003139 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
3140 }
Evan Cheng32869202011-07-08 22:36:29 +00003141 } else {
Evan Chengbd27f5a2011-07-27 00:38:12 +00003142 if (isThumb()) {
Evan Chengffc0e732011-07-09 05:47:46 +00003143 SwitchMode();
Evan Chengbd27f5a2011-07-27 00:38:12 +00003144 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
3145 }
Evan Chengeb0caa12011-07-08 22:49:55 +00003146 }
Jim Grosbach2a301702010-11-05 22:40:53 +00003147
Kevin Enderby515d5092009-10-15 20:48:48 +00003148 return false;
3149}
3150
Sean Callanan90b70972010-04-07 20:29:34 +00003151extern "C" void LLVMInitializeARMAsmLexer();
3152
Kevin Enderby9c41fa82009-10-30 22:55:57 +00003153/// Force static initialization.
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003154extern "C" void LLVMInitializeARMAsmParser() {
Evan Cheng94b95502011-07-26 00:24:13 +00003155 RegisterMCAsmParser<ARMAsmParser> X(TheARMTarget);
3156 RegisterMCAsmParser<ARMAsmParser> Y(TheThumbTarget);
Sean Callanan90b70972010-04-07 20:29:34 +00003157 LLVMInitializeARMAsmLexer();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003158}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00003159
Chris Lattner0692ee62010-09-06 19:11:01 +00003160#define GET_REGISTER_MATCHER
3161#define GET_MATCHER_IMPLEMENTATION
Daniel Dunbar3483aca2010-08-11 05:24:50 +00003162#include "ARMGenAsmMatcher.inc"