blob: ec5a1cd099ed000ab60db2b8d77dce156323a80d [file] [log] [blame]
Chris Lattnere138b3d2008-01-01 20:36:19 +00001//===-- lib/CodeGen/MachineInstr.cpp --------------------------------------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Brian Gaeke21326fc2004-02-13 04:39:32 +00009//
10// Methods common to all machine instructions.
11//
Chris Lattner035dfbe2002-08-09 20:08:06 +000012//===----------------------------------------------------------------------===//
Vikram S. Adve70bc4b52001-07-21 12:41:50 +000013
Chris Lattner822b4fb2001-09-07 17:18:30 +000014#include "llvm/CodeGen/MachineInstr.h"
Evan Chengfb112882009-03-23 08:01:15 +000015#include "llvm/Constants.h"
Dan Gohman8c2b5252009-10-30 01:27:03 +000016#include "llvm/Function.h"
Evan Chengfb112882009-03-23 08:01:15 +000017#include "llvm/InlineAsm.h"
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +000018#include "llvm/LLVMContext.h"
Chris Lattner72aaa3c2010-03-13 08:14:18 +000019#include "llvm/Metadata.h"
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +000020#include "llvm/Module.h"
Chris Lattner5e9cd432009-12-28 08:30:43 +000021#include "llvm/Type.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000022#include "llvm/Value.h"
Dan Gohmancd26ec52009-09-23 01:33:16 +000023#include "llvm/Assembly/Writer.h"
Evan Cheng506049f2010-03-03 01:44:33 +000024#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattner8517e1f2004-02-19 16:17:08 +000025#include "llvm/CodeGen/MachineFunction.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000026#include "llvm/CodeGen/MachineMemOperand.h"
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +000027#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner62ed6b92008-01-01 01:12:31 +000028#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000029#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenge837dea2011-06-28 19:10:37 +000030#include "llvm/MC/MCInstrDesc.h"
Chris Lattner72aaa3c2010-03-13 08:14:18 +000031#include "llvm/MC/MCSymbol.h"
Chris Lattner10491642002-10-30 00:48:05 +000032#include "llvm/Target/TargetMachine.h"
Evan Chengbb81d972008-01-31 09:59:15 +000033#include "llvm/Target/TargetInstrInfo.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000034#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohmane33f44c2009-10-07 17:38:06 +000035#include "llvm/Analysis/AliasAnalysis.h"
Argyrios Kyrtzidisa26eae62009-04-30 23:22:31 +000036#include "llvm/Analysis/DebugInfo.h"
David Greene3b325332010-01-04 23:48:20 +000037#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000038#include "llvm/Support/ErrorHandling.h"
Dan Gohman2c3f7ae2008-07-17 23:49:46 +000039#include "llvm/Support/LeakDetector.h"
Dan Gohmance42e402008-07-07 20:32:02 +000040#include "llvm/Support/MathExtras.h"
Chris Lattneredfb72c2008-08-24 20:37:32 +000041#include "llvm/Support/raw_ostream.h"
Dan Gohmanb8d2f552008-08-20 15:58:01 +000042#include "llvm/ADT/FoldingSet.h"
Chris Lattner0742b592004-02-23 18:38:20 +000043using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000044
Chris Lattnerf7382302007-12-30 21:56:09 +000045//===----------------------------------------------------------------------===//
46// MachineOperand Implementation
47//===----------------------------------------------------------------------===//
48
Chris Lattner62ed6b92008-01-01 01:12:31 +000049/// AddRegOperandToRegInfo - Add this register operand to the specified
50/// MachineRegisterInfo. If it is null, then the next/prev fields should be
51/// explicitly nulled out.
52void MachineOperand::AddRegOperandToRegInfo(MachineRegisterInfo *RegInfo) {
Dan Gohmand735b802008-10-03 15:45:36 +000053 assert(isReg() && "Can only add reg operand to use lists");
Jim Grosbachee61d672011-08-24 16:44:17 +000054
Chris Lattner62ed6b92008-01-01 01:12:31 +000055 // If the reginfo pointer is null, just explicitly null out or next/prev
56 // pointers, to ensure they are not garbage.
57 if (RegInfo == 0) {
58 Contents.Reg.Prev = 0;
59 Contents.Reg.Next = 0;
60 return;
61 }
Jim Grosbachee61d672011-08-24 16:44:17 +000062
Chris Lattner62ed6b92008-01-01 01:12:31 +000063 // Otherwise, add this operand to the head of the registers use/def list.
Chris Lattner80fe5312008-01-01 21:08:22 +000064 MachineOperand **Head = &RegInfo->getRegUseDefListHead(getReg());
Jim Grosbachee61d672011-08-24 16:44:17 +000065
Chris Lattner80fe5312008-01-01 21:08:22 +000066 // For SSA values, we prefer to keep the definition at the start of the list.
67 // we do this by skipping over the definition if it is at the head of the
68 // list.
69 if (*Head && (*Head)->isDef())
70 Head = &(*Head)->Contents.Reg.Next;
Jim Grosbachee61d672011-08-24 16:44:17 +000071
Chris Lattner80fe5312008-01-01 21:08:22 +000072 Contents.Reg.Next = *Head;
Chris Lattner62ed6b92008-01-01 01:12:31 +000073 if (Contents.Reg.Next) {
74 assert(getReg() == Contents.Reg.Next->getReg() &&
75 "Different regs on the same list!");
76 Contents.Reg.Next->Contents.Reg.Prev = &Contents.Reg.Next;
77 }
Jim Grosbachee61d672011-08-24 16:44:17 +000078
Chris Lattner80fe5312008-01-01 21:08:22 +000079 Contents.Reg.Prev = Head;
80 *Head = this;
Chris Lattner62ed6b92008-01-01 01:12:31 +000081}
82
Dan Gohman3bc1a372009-04-15 01:17:37 +000083/// RemoveRegOperandFromRegInfo - Remove this register operand from the
84/// MachineRegisterInfo it is linked with.
85void MachineOperand::RemoveRegOperandFromRegInfo() {
86 assert(isOnRegUseList() && "Reg operand is not on a use list");
87 // Unlink this from the doubly linked list of operands.
88 MachineOperand *NextOp = Contents.Reg.Next;
Jim Grosbachee61d672011-08-24 16:44:17 +000089 *Contents.Reg.Prev = NextOp;
Dan Gohman3bc1a372009-04-15 01:17:37 +000090 if (NextOp) {
91 assert(NextOp->getReg() == getReg() && "Corrupt reg use/def chain!");
92 NextOp->Contents.Reg.Prev = Contents.Reg.Prev;
93 }
94 Contents.Reg.Prev = 0;
95 Contents.Reg.Next = 0;
96}
97
Chris Lattner62ed6b92008-01-01 01:12:31 +000098void MachineOperand::setReg(unsigned Reg) {
99 if (getReg() == Reg) return; // No change.
Jim Grosbachee61d672011-08-24 16:44:17 +0000100
Chris Lattner62ed6b92008-01-01 01:12:31 +0000101 // Otherwise, we have to change the register. If this operand is embedded
102 // into a machine function, we need to update the old and new register's
103 // use/def lists.
104 if (MachineInstr *MI = getParent())
105 if (MachineBasicBlock *MBB = MI->getParent())
106 if (MachineFunction *MF = MBB->getParent()) {
107 RemoveRegOperandFromRegInfo();
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +0000108 SmallContents.RegNo = Reg;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000109 AddRegOperandToRegInfo(&MF->getRegInfo());
110 return;
111 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000112
Chris Lattner62ed6b92008-01-01 01:12:31 +0000113 // Otherwise, just change the register, no problem. :)
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +0000114 SmallContents.RegNo = Reg;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000115}
116
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +0000117void MachineOperand::substVirtReg(unsigned Reg, unsigned SubIdx,
118 const TargetRegisterInfo &TRI) {
119 assert(TargetRegisterInfo::isVirtualRegister(Reg));
120 if (SubIdx && getSubReg())
121 SubIdx = TRI.composeSubRegIndices(SubIdx, getSubReg());
122 setReg(Reg);
Jakob Stoklund Olesena5135f62010-06-01 22:39:25 +0000123 if (SubIdx)
124 setSubReg(SubIdx);
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +0000125}
126
127void MachineOperand::substPhysReg(unsigned Reg, const TargetRegisterInfo &TRI) {
128 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
129 if (getSubReg()) {
130 Reg = TRI.getSubReg(Reg, getSubReg());
Jakob Stoklund Olesencf724f02011-05-08 19:21:08 +0000131 // Note that getSubReg() may return 0 if the sub-register doesn't exist.
132 // That won't happen in legal code.
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +0000133 setSubReg(0);
134 }
135 setReg(Reg);
136}
137
Chris Lattner62ed6b92008-01-01 01:12:31 +0000138/// ChangeToImmediate - Replace this operand with a new immediate operand of
139/// the specified value. If an operand is known to be an immediate already,
140/// the setImm method should be used.
141void MachineOperand::ChangeToImmediate(int64_t ImmVal) {
142 // If this operand is currently a register operand, and if this is in a
143 // function, deregister the operand from the register's use/def list.
Dan Gohmand735b802008-10-03 15:45:36 +0000144 if (isReg() && getParent() && getParent()->getParent() &&
Chris Lattner62ed6b92008-01-01 01:12:31 +0000145 getParent()->getParent()->getParent())
146 RemoveRegOperandFromRegInfo();
Jim Grosbachee61d672011-08-24 16:44:17 +0000147
Chris Lattner62ed6b92008-01-01 01:12:31 +0000148 OpKind = MO_Immediate;
149 Contents.ImmVal = ImmVal;
150}
151
152/// ChangeToRegister - Replace this operand with a new register operand of
153/// the specified value. If an operand is known to be an register already,
154/// the setReg method should be used.
155void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp,
Dale Johannesen9653f9e2010-02-10 00:41:49 +0000156 bool isKill, bool isDead, bool isUndef,
157 bool isDebug) {
Jim Grosbachee61d672011-08-24 16:44:17 +0000158 // If this operand is already a register operand, use setReg to update the
Chris Lattner62ed6b92008-01-01 01:12:31 +0000159 // register's use/def lists.
Dan Gohmand735b802008-10-03 15:45:36 +0000160 if (isReg()) {
Dale Johannesene0091802008-09-14 01:44:36 +0000161 assert(!isEarlyClobber());
Chris Lattner62ed6b92008-01-01 01:12:31 +0000162 setReg(Reg);
163 } else {
164 // Otherwise, change this to a register and set the reg#.
165 OpKind = MO_Register;
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +0000166 SmallContents.RegNo = Reg;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000167
168 // If this operand is embedded in a function, add the operand to the
169 // register's use/def list.
170 if (MachineInstr *MI = getParent())
171 if (MachineBasicBlock *MBB = MI->getParent())
172 if (MachineFunction *MF = MBB->getParent())
173 AddRegOperandToRegInfo(&MF->getRegInfo());
174 }
175
176 IsDef = isDef;
177 IsImp = isImp;
178 IsKill = isKill;
179 IsDead = isDead;
Evan Cheng4784f1f2009-06-30 08:49:04 +0000180 IsUndef = isUndef;
Jakob Stoklund Olesen20682152011-12-07 00:22:07 +0000181 IsInternalRead = false;
Dale Johannesene0091802008-09-14 01:44:36 +0000182 IsEarlyClobber = false;
Dale Johannesen9653f9e2010-02-10 00:41:49 +0000183 IsDebug = isDebug;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000184 SubReg = 0;
185}
186
Chris Lattnerf7382302007-12-30 21:56:09 +0000187/// isIdenticalTo - Return true if this operand is identical to the specified
188/// operand.
189bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const {
Chris Lattner31530612009-06-24 17:54:48 +0000190 if (getType() != Other.getType() ||
191 getTargetFlags() != Other.getTargetFlags())
192 return false;
Jim Grosbachee61d672011-08-24 16:44:17 +0000193
Chris Lattnerf7382302007-12-30 21:56:09 +0000194 switch (getType()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000195 default: llvm_unreachable("Unrecognized operand type");
Chris Lattnerf7382302007-12-30 21:56:09 +0000196 case MachineOperand::MO_Register:
197 return getReg() == Other.getReg() && isDef() == Other.isDef() &&
198 getSubReg() == Other.getSubReg();
199 case MachineOperand::MO_Immediate:
200 return getImm() == Other.getImm();
Cameron Zwarichc20fb632011-07-01 23:45:21 +0000201 case MachineOperand::MO_CImmediate:
202 return getCImm() == Other.getCImm();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000203 case MachineOperand::MO_FPImmediate:
204 return getFPImm() == Other.getFPImm();
Chris Lattnerf7382302007-12-30 21:56:09 +0000205 case MachineOperand::MO_MachineBasicBlock:
206 return getMBB() == Other.getMBB();
207 case MachineOperand::MO_FrameIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000208 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000209 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000210 return getIndex() == Other.getIndex() && getOffset() == Other.getOffset();
Chris Lattnerf7382302007-12-30 21:56:09 +0000211 case MachineOperand::MO_JumpTableIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000212 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000213 case MachineOperand::MO_GlobalAddress:
214 return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset();
215 case MachineOperand::MO_ExternalSymbol:
216 return !strcmp(getSymbolName(), Other.getSymbolName()) &&
217 getOffset() == Other.getOffset();
Dan Gohman8c2b5252009-10-30 01:27:03 +0000218 case MachineOperand::MO_BlockAddress:
219 return getBlockAddress() == Other.getBlockAddress();
Chris Lattner72aaa3c2010-03-13 08:14:18 +0000220 case MachineOperand::MO_MCSymbol:
221 return getMCSymbol() == Other.getMCSymbol();
Chris Lattner24ad3ed2010-04-07 18:03:19 +0000222 case MachineOperand::MO_Metadata:
223 return getMetadata() == Other.getMetadata();
Chris Lattnerf7382302007-12-30 21:56:09 +0000224 }
225}
226
227/// print - Print the specified machine operand.
228///
Mon P Wang5ca6bd12008-10-10 01:43:55 +0000229void MachineOperand::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80f6c582009-11-09 19:38:45 +0000230 // If the instruction is embedded into a basic block, we can find the
231 // target info for the instruction.
232 if (!TM)
233 if (const MachineInstr *MI = getParent())
234 if (const MachineBasicBlock *MBB = MI->getParent())
235 if (const MachineFunction *MF = MBB->getParent())
236 TM = &MF->getTarget();
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000237 const TargetRegisterInfo *TRI = TM ? TM->getRegisterInfo() : 0;
Dan Gohman80f6c582009-11-09 19:38:45 +0000238
Chris Lattnerf7382302007-12-30 21:56:09 +0000239 switch (getType()) {
240 case MachineOperand::MO_Register:
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000241 OS << PrintReg(getReg(), TRI, getSubReg());
Dan Gohman2ccc8392008-12-18 21:51:27 +0000242
Evan Cheng4784f1f2009-06-30 08:49:04 +0000243 if (isDef() || isKill() || isDead() || isImplicit() || isUndef() ||
Jakob Stoklund Olesen04003452011-12-07 01:08:22 +0000244 isInternalRead() || isEarlyClobber()) {
Chris Lattner31530612009-06-24 17:54:48 +0000245 OS << '<';
Chris Lattnerf7382302007-12-30 21:56:09 +0000246 bool NeedComma = false;
Evan Cheng07897072009-10-14 23:37:31 +0000247 if (isDef()) {
Chris Lattner31530612009-06-24 17:54:48 +0000248 if (NeedComma) OS << ',';
Dale Johannesen913d3df2008-09-12 17:49:03 +0000249 if (isEarlyClobber())
250 OS << "earlyclobber,";
Evan Cheng07897072009-10-14 23:37:31 +0000251 if (isImplicit())
252 OS << "imp-";
Chris Lattnerf7382302007-12-30 21:56:09 +0000253 OS << "def";
254 NeedComma = true;
Evan Cheng5affca02009-10-21 07:56:02 +0000255 } else if (isImplicit()) {
Evan Cheng07897072009-10-14 23:37:31 +0000256 OS << "imp-use";
Evan Cheng5affca02009-10-21 07:56:02 +0000257 NeedComma = true;
258 }
Evan Cheng07897072009-10-14 23:37:31 +0000259
Jakob Stoklund Olesen20682152011-12-07 00:22:07 +0000260 if (isKill() || isDead() || isUndef() || isInternalRead()) {
Chris Lattner31530612009-06-24 17:54:48 +0000261 if (NeedComma) OS << ',';
Jakob Stoklund Olesen20682152011-12-07 00:22:07 +0000262 NeedComma = false;
263 if (isKill()) {
264 OS << "kill";
265 NeedComma = true;
266 }
267 if (isDead()) {
268 OS << "dead";
269 NeedComma = true;
270 }
Evan Cheng4784f1f2009-06-30 08:49:04 +0000271 if (isUndef()) {
Jakob Stoklund Olesen20682152011-12-07 00:22:07 +0000272 if (NeedComma) OS << ',';
Evan Cheng4784f1f2009-06-30 08:49:04 +0000273 OS << "undef";
Jakob Stoklund Olesen20682152011-12-07 00:22:07 +0000274 NeedComma = true;
275 }
276 if (isInternalRead()) {
277 if (NeedComma) OS << ',';
278 OS << "internal";
279 NeedComma = true;
Evan Cheng4784f1f2009-06-30 08:49:04 +0000280 }
Chris Lattnerf7382302007-12-30 21:56:09 +0000281 }
Chris Lattner31530612009-06-24 17:54:48 +0000282 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000283 }
284 break;
285 case MachineOperand::MO_Immediate:
286 OS << getImm();
287 break;
Devang Patel8594d422011-06-24 20:46:11 +0000288 case MachineOperand::MO_CImmediate:
289 getCImm()->getValue().print(OS, false);
290 break;
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000291 case MachineOperand::MO_FPImmediate:
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000292 if (getFPImm()->getType()->isFloatTy())
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000293 OS << getFPImm()->getValueAPF().convertToFloat();
Chris Lattner31530612009-06-24 17:54:48 +0000294 else
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000295 OS << getFPImm()->getValueAPF().convertToDouble();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000296 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000297 case MachineOperand::MO_MachineBasicBlock:
Dan Gohman0ba90f32009-10-31 20:19:03 +0000298 OS << "<BB#" << getMBB()->getNumber() << ">";
Chris Lattnerf7382302007-12-30 21:56:09 +0000299 break;
300 case MachineOperand::MO_FrameIndex:
Chris Lattner31530612009-06-24 17:54:48 +0000301 OS << "<fi#" << getIndex() << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000302 break;
303 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000304 OS << "<cp#" << getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000305 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000306 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000307 break;
308 case MachineOperand::MO_JumpTableIndex:
Chris Lattner31530612009-06-24 17:54:48 +0000309 OS << "<jt#" << getIndex() << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000310 break;
311 case MachineOperand::MO_GlobalAddress:
Dan Gohman8d4e3b52009-11-06 18:03:10 +0000312 OS << "<ga:";
313 WriteAsOperand(OS, getGlobal(), /*PrintType=*/false);
Chris Lattnerf7382302007-12-30 21:56:09 +0000314 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000315 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000316 break;
317 case MachineOperand::MO_ExternalSymbol:
318 OS << "<es:" << getSymbolName();
319 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000320 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000321 break;
Dan Gohman8c2b5252009-10-30 01:27:03 +0000322 case MachineOperand::MO_BlockAddress:
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000323 OS << '<';
Dan Gohman0ba90f32009-10-31 20:19:03 +0000324 WriteAsOperand(OS, getBlockAddress(), /*PrintType=*/false);
Dan Gohman8c2b5252009-10-30 01:27:03 +0000325 OS << '>';
326 break;
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000327 case MachineOperand::MO_Metadata:
328 OS << '<';
329 WriteAsOperand(OS, getMetadata(), /*PrintType=*/false);
330 OS << '>';
331 break;
Chris Lattner72aaa3c2010-03-13 08:14:18 +0000332 case MachineOperand::MO_MCSymbol:
333 OS << "<MCSym=" << *getMCSymbol() << '>';
334 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000335 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000336 llvm_unreachable("Unrecognized operand type");
Chris Lattnerf7382302007-12-30 21:56:09 +0000337 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000338
Chris Lattner31530612009-06-24 17:54:48 +0000339 if (unsigned TF = getTargetFlags())
340 OS << "[TF=" << TF << ']';
Chris Lattnerf7382302007-12-30 21:56:09 +0000341}
342
343//===----------------------------------------------------------------------===//
Dan Gohmance42e402008-07-07 20:32:02 +0000344// MachineMemOperand Implementation
345//===----------------------------------------------------------------------===//
346
Chris Lattner40a858f2010-09-21 05:39:30 +0000347/// getAddrSpace - Return the LLVM IR address space number that this pointer
348/// points into.
349unsigned MachinePointerInfo::getAddrSpace() const {
350 if (V == 0) return 0;
351 return cast<PointerType>(V->getType())->getAddressSpace();
352}
353
Chris Lattnere8639032010-09-21 06:22:23 +0000354/// getConstantPool - Return a MachinePointerInfo record that refers to the
355/// constant pool.
356MachinePointerInfo MachinePointerInfo::getConstantPool() {
357 return MachinePointerInfo(PseudoSourceValue::getConstantPool());
358}
359
360/// getFixedStack - Return a MachinePointerInfo record that refers to the
361/// the specified FrameIndex.
362MachinePointerInfo MachinePointerInfo::getFixedStack(int FI, int64_t offset) {
363 return MachinePointerInfo(PseudoSourceValue::getFixedStack(FI), offset);
364}
365
Chris Lattner1daa6f42010-09-21 06:43:24 +0000366MachinePointerInfo MachinePointerInfo::getJumpTable() {
367 return MachinePointerInfo(PseudoSourceValue::getJumpTable());
368}
369
370MachinePointerInfo MachinePointerInfo::getGOT() {
371 return MachinePointerInfo(PseudoSourceValue::getGOT());
372}
Chris Lattner40a858f2010-09-21 05:39:30 +0000373
Chris Lattnerfc448ff2010-09-21 18:51:21 +0000374MachinePointerInfo MachinePointerInfo::getStack(int64_t Offset) {
375 return MachinePointerInfo(PseudoSourceValue::getStack(), Offset);
376}
377
Chris Lattnerda39c392010-09-21 04:32:08 +0000378MachineMemOperand::MachineMemOperand(MachinePointerInfo ptrinfo, unsigned f,
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000379 uint64_t s, unsigned int a,
380 const MDNode *TBAAInfo)
Chris Lattnerda39c392010-09-21 04:32:08 +0000381 : PtrInfo(ptrinfo), Size(s),
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000382 Flags((f & ((1 << MOMaxBits) - 1)) | ((Log2_32(a) + 1) << MOMaxBits)),
383 TBAAInfo(TBAAInfo) {
Chris Lattnerda39c392010-09-21 04:32:08 +0000384 assert((PtrInfo.V == 0 || isa<PointerType>(PtrInfo.V->getType())) &&
385 "invalid pointer value");
Dan Gohman28f02fd2009-09-21 19:47:04 +0000386 assert(getBaseAlignment() == a && "Alignment is not a power of 2!");
Dan Gohmanc5e1f982008-07-16 15:56:42 +0000387 assert((isLoad() || isStore()) && "Not a load/store!");
Dan Gohmance42e402008-07-07 20:32:02 +0000388}
389
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000390/// Profile - Gather unique data for the object.
391///
392void MachineMemOperand::Profile(FoldingSetNodeID &ID) const {
Chris Lattnere8e2e802010-09-21 04:23:39 +0000393 ID.AddInteger(getOffset());
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000394 ID.AddInteger(Size);
Chris Lattnere8e2e802010-09-21 04:23:39 +0000395 ID.AddPointer(getValue());
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000396 ID.AddInteger(Flags);
397}
398
Dan Gohmanc76909a2009-09-25 20:36:54 +0000399void MachineMemOperand::refineAlignment(const MachineMemOperand *MMO) {
400 // The Value and Offset may differ due to CSE. But the flags and size
401 // should be the same.
402 assert(MMO->getFlags() == getFlags() && "Flags mismatch!");
403 assert(MMO->getSize() == getSize() && "Size mismatch!");
404
405 if (MMO->getBaseAlignment() >= getBaseAlignment()) {
406 // Update the alignment value.
David Greeneba2b2972010-02-15 16:48:31 +0000407 Flags = (Flags & ((1 << MOMaxBits) - 1)) |
408 ((Log2_32(MMO->getBaseAlignment()) + 1) << MOMaxBits);
Dan Gohmanc76909a2009-09-25 20:36:54 +0000409 // Also update the base and offset, because the new alignment may
410 // not be applicable with the old ones.
Chris Lattnere8e2e802010-09-21 04:23:39 +0000411 PtrInfo = MMO->PtrInfo;
Dan Gohmanc76909a2009-09-25 20:36:54 +0000412 }
413}
414
Dan Gohman4b2ebc12009-09-25 23:33:20 +0000415/// getAlignment - Return the minimum known alignment in bytes of the
416/// actual memory reference.
417uint64_t MachineMemOperand::getAlignment() const {
418 return MinAlign(getBaseAlignment(), getOffset());
419}
420
Dan Gohmanc76909a2009-09-25 20:36:54 +0000421raw_ostream &llvm::operator<<(raw_ostream &OS, const MachineMemOperand &MMO) {
422 assert((MMO.isLoad() || MMO.isStore()) &&
Dan Gohmancd26ec52009-09-23 01:33:16 +0000423 "SV has to be a load, store or both.");
Jim Grosbachee61d672011-08-24 16:44:17 +0000424
Dan Gohmanc76909a2009-09-25 20:36:54 +0000425 if (MMO.isVolatile())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000426 OS << "Volatile ";
427
Dan Gohmanc76909a2009-09-25 20:36:54 +0000428 if (MMO.isLoad())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000429 OS << "LD";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000430 if (MMO.isStore())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000431 OS << "ST";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000432 OS << MMO.getSize();
Jim Grosbachee61d672011-08-24 16:44:17 +0000433
Dan Gohmancd26ec52009-09-23 01:33:16 +0000434 // Print the address information.
435 OS << "[";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000436 if (!MMO.getValue())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000437 OS << "<unknown>";
438 else
Dan Gohmanc76909a2009-09-25 20:36:54 +0000439 WriteAsOperand(OS, MMO.getValue(), /*PrintType=*/false);
Dan Gohmancd26ec52009-09-23 01:33:16 +0000440
441 // If the alignment of the memory reference itself differs from the alignment
442 // of the base pointer, print the base alignment explicitly, next to the base
443 // pointer.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000444 if (MMO.getBaseAlignment() != MMO.getAlignment())
445 OS << "(align=" << MMO.getBaseAlignment() << ")";
Dan Gohmancd26ec52009-09-23 01:33:16 +0000446
Dan Gohmanc76909a2009-09-25 20:36:54 +0000447 if (MMO.getOffset() != 0)
448 OS << "+" << MMO.getOffset();
Dan Gohmancd26ec52009-09-23 01:33:16 +0000449 OS << "]";
450
451 // Print the alignment of the reference.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000452 if (MMO.getBaseAlignment() != MMO.getAlignment() ||
453 MMO.getBaseAlignment() != MMO.getSize())
454 OS << "(align=" << MMO.getAlignment() << ")";
Dan Gohmancd26ec52009-09-23 01:33:16 +0000455
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000456 // Print TBAA info.
457 if (const MDNode *TBAAInfo = MMO.getTBAAInfo()) {
458 OS << "(tbaa=";
459 if (TBAAInfo->getNumOperands() > 0)
460 WriteAsOperand(OS, TBAAInfo->getOperand(0), /*PrintType=*/false);
461 else
462 OS << "<unknown>";
463 OS << ")";
464 }
465
Bill Wendlingd65ba722011-04-29 23:45:22 +0000466 // Print nontemporal info.
467 if (MMO.isNonTemporal())
468 OS << "(nontemporal)";
469
Dan Gohmancd26ec52009-09-23 01:33:16 +0000470 return OS;
471}
472
Dan Gohmance42e402008-07-07 20:32:02 +0000473//===----------------------------------------------------------------------===//
Chris Lattnerf7382302007-12-30 21:56:09 +0000474// MachineInstr Implementation
475//===----------------------------------------------------------------------===//
476
Evan Chengc0f64ff2006-11-27 23:37:22 +0000477/// MachineInstr ctor - This constructor creates a dummy MachineInstr with
Evan Chenge837dea2011-06-28 19:10:37 +0000478/// MCID NULL and no operands.
Evan Chengc0f64ff2006-11-27 23:37:22 +0000479MachineInstr::MachineInstr()
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000480 : MCID(0), Flags(0), AsmPrinterFlags(0),
Anton Korobeynikov6dd97472011-03-05 18:43:04 +0000481 MemRefs(0), MemRefsEnd(0),
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000482 Parent(0) {
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000483 // Make sure that we get added to a machine basicblock
484 LeakDetector::addGarbageObject(this);
Chris Lattner72791222002-10-28 20:59:49 +0000485}
486
Evan Cheng67f660c2006-11-30 07:08:44 +0000487void MachineInstr::addImplicitDefUseOperands() {
Evan Chenge837dea2011-06-28 19:10:37 +0000488 if (MCID->ImplicitDefs)
489 for (const unsigned *ImpDefs = MCID->ImplicitDefs; *ImpDefs; ++ImpDefs)
Chris Lattner8019f412007-12-30 00:41:17 +0000490 addOperand(MachineOperand::CreateReg(*ImpDefs, true, true));
Evan Chenge837dea2011-06-28 19:10:37 +0000491 if (MCID->ImplicitUses)
492 for (const unsigned *ImpUses = MCID->ImplicitUses; *ImpUses; ++ImpUses)
Chris Lattner8019f412007-12-30 00:41:17 +0000493 addOperand(MachineOperand::CreateReg(*ImpUses, false, true));
Evan Chengd7de4962006-11-13 23:34:06 +0000494}
495
Bob Wilson0855cad2010-04-09 04:34:03 +0000496/// MachineInstr ctor - This constructor creates a MachineInstr and adds the
497/// implicit operands. It reserves space for the number of operands specified by
Evan Chenge837dea2011-06-28 19:10:37 +0000498/// the MCInstrDesc.
499MachineInstr::MachineInstr(const MCInstrDesc &tid, bool NoImp)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000500 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000501 MemRefs(0), MemRefsEnd(0), Parent(0) {
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000502 unsigned NumImplicitOps = 0;
Bob Wilson1793ab92010-04-09 04:46:43 +0000503 if (!NoImp)
Evan Chenge837dea2011-06-28 19:10:37 +0000504 NumImplicitOps = MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
505 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Evan Chengfa945722007-10-13 02:23:01 +0000506 if (!NoImp)
507 addImplicitDefUseOperands();
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000508 // Make sure that we get added to a machine basicblock
509 LeakDetector::addGarbageObject(this);
Evan Chengd7de4962006-11-13 23:34:06 +0000510}
511
Dale Johannesen06efc022009-01-27 23:20:29 +0000512/// MachineInstr ctor - As above, but with a DebugLoc.
Evan Chenge837dea2011-06-28 19:10:37 +0000513MachineInstr::MachineInstr(const MCInstrDesc &tid, const DebugLoc dl,
Dale Johannesen06efc022009-01-27 23:20:29 +0000514 bool NoImp)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000515 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Anton Korobeynikov6dd97472011-03-05 18:43:04 +0000516 MemRefs(0), MemRefsEnd(0), Parent(0), debugLoc(dl) {
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000517 unsigned NumImplicitOps = 0;
Bob Wilson1793ab92010-04-09 04:46:43 +0000518 if (!NoImp)
Evan Chenge837dea2011-06-28 19:10:37 +0000519 NumImplicitOps = MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
520 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Dale Johannesen06efc022009-01-27 23:20:29 +0000521 if (!NoImp)
522 addImplicitDefUseOperands();
523 // Make sure that we get added to a machine basicblock
524 LeakDetector::addGarbageObject(this);
525}
526
527/// MachineInstr ctor - Work exactly the same as the ctor two above, except
Jim Grosbachee61d672011-08-24 16:44:17 +0000528/// that the MachineInstr is created and added to the end of the specified
Dale Johannesen06efc022009-01-27 23:20:29 +0000529/// basic block.
Evan Chenge837dea2011-06-28 19:10:37 +0000530MachineInstr::MachineInstr(MachineBasicBlock *MBB, const MCInstrDesc &tid)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000531 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000532 MemRefs(0), MemRefsEnd(0), Parent(0) {
Dale Johannesen06efc022009-01-27 23:20:29 +0000533 assert(MBB && "Cannot use inserting ctor with null basic block!");
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000534 unsigned NumImplicitOps =
535 MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
Evan Chenge837dea2011-06-28 19:10:37 +0000536 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Dale Johannesen06efc022009-01-27 23:20:29 +0000537 addImplicitDefUseOperands();
538 // Make sure that we get added to a machine basicblock
539 LeakDetector::addGarbageObject(this);
540 MBB->push_back(this); // Add instruction to end of basic block!
541}
542
543/// MachineInstr ctor - As above, but with a DebugLoc.
544///
545MachineInstr::MachineInstr(MachineBasicBlock *MBB, const DebugLoc dl,
Evan Chenge837dea2011-06-28 19:10:37 +0000546 const MCInstrDesc &tid)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000547 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Anton Korobeynikov6dd97472011-03-05 18:43:04 +0000548 MemRefs(0), MemRefsEnd(0), Parent(0), debugLoc(dl) {
Chris Lattnerddd7fcb2002-10-29 23:19:00 +0000549 assert(MBB && "Cannot use inserting ctor with null basic block!");
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000550 unsigned NumImplicitOps =
551 MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
Evan Chenge837dea2011-06-28 19:10:37 +0000552 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Evan Cheng67f660c2006-11-30 07:08:44 +0000553 addImplicitDefUseOperands();
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000554 // Make sure that we get added to a machine basicblock
555 LeakDetector::addGarbageObject(this);
Chris Lattnerddd7fcb2002-10-29 23:19:00 +0000556 MBB->push_back(this); // Add instruction to end of basic block!
557}
558
Misha Brukmance22e762004-07-09 14:45:17 +0000559/// MachineInstr ctor - Copies MachineInstr arg exactly
560///
Evan Cheng1ed99222008-07-19 00:37:25 +0000561MachineInstr::MachineInstr(MachineFunction &MF, const MachineInstr &MI)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000562 : MCID(&MI.getDesc()), Flags(0), AsmPrinterFlags(0),
Dan Gohmanc76909a2009-09-25 20:36:54 +0000563 MemRefs(MI.MemRefs), MemRefsEnd(MI.MemRefsEnd),
564 Parent(0), debugLoc(MI.getDebugLoc()) {
Chris Lattner943b5e12006-05-04 19:14:44 +0000565 Operands.reserve(MI.getNumOperands());
Tanya Lattnerb5159ed2004-05-23 20:58:02 +0000566
Misha Brukmance22e762004-07-09 14:45:17 +0000567 // Add operands
Evan Cheng1ed99222008-07-19 00:37:25 +0000568 for (unsigned i = 0; i != MI.getNumOperands(); ++i)
569 addOperand(MI.getOperand(i));
Tanya Lattner0c63e032004-05-24 03:14:18 +0000570
Anton Korobeynikov6dd97472011-03-05 18:43:04 +0000571 // Copy all the flags.
572 Flags = MI.Flags;
573
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000574 // Set parent to null.
Chris Lattnerf20c1a42007-12-31 04:56:33 +0000575 Parent = 0;
Dan Gohman6116a732008-07-21 18:47:29 +0000576
577 LeakDetector::addGarbageObject(this);
Tanya Lattner466b5342004-05-23 19:35:12 +0000578}
579
Misha Brukmance22e762004-07-09 14:45:17 +0000580MachineInstr::~MachineInstr() {
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000581 LeakDetector::removeGarbageObject(this);
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000582#ifndef NDEBUG
Chris Lattner62ed6b92008-01-01 01:12:31 +0000583 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000584 assert(Operands[i].ParentMI == this && "ParentMI mismatch!");
Dan Gohmand735b802008-10-03 15:45:36 +0000585 assert((!Operands[i].isReg() || !Operands[i].isOnRegUseList()) &&
Chris Lattner62ed6b92008-01-01 01:12:31 +0000586 "Reg operand def/use list corrupted");
587 }
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000588#endif
Alkis Evlogimenosaad5c052004-02-16 07:17:43 +0000589}
590
Chris Lattner62ed6b92008-01-01 01:12:31 +0000591/// getRegInfo - If this instruction is embedded into a MachineFunction,
592/// return the MachineRegisterInfo object for the current function, otherwise
593/// return null.
594MachineRegisterInfo *MachineInstr::getRegInfo() {
595 if (MachineBasicBlock *MBB = getParent())
Dan Gohman4e526b92008-07-08 23:59:09 +0000596 return &MBB->getParent()->getRegInfo();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000597 return 0;
598}
599
600/// RemoveRegOperandsFromUseLists - Unlink all of the register operands in
601/// this instruction from their respective use lists. This requires that the
602/// operands already be on their use lists.
603void MachineInstr::RemoveRegOperandsFromUseLists() {
604 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000605 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000606 Operands[i].RemoveRegOperandFromRegInfo();
607 }
608}
609
610/// AddRegOperandsToUseLists - Add all of the register operands in
611/// this instruction from their respective use lists. This requires that the
612/// operands not be on their use lists yet.
613void MachineInstr::AddRegOperandsToUseLists(MachineRegisterInfo &RegInfo) {
614 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000615 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000616 Operands[i].AddRegOperandToRegInfo(&RegInfo);
617 }
618}
619
620
621/// addOperand - Add the specified operand to the instruction. If it is an
622/// implicit operand, it is added to the end of the operand list. If it is
623/// an explicit operand it is added at the end of the explicit operand list
Jim Grosbachee61d672011-08-24 16:44:17 +0000624/// (before the first implicit operand).
Chris Lattner62ed6b92008-01-01 01:12:31 +0000625void MachineInstr::addOperand(const MachineOperand &Op) {
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000626 assert(MCID && "Cannot add operands before providing an instr descriptor");
Dan Gohmand735b802008-10-03 15:45:36 +0000627 bool isImpReg = Op.isReg() && Op.isImplicit();
Dan Gohmanbcf28c02008-12-09 22:45:08 +0000628 MachineRegisterInfo *RegInfo = getRegInfo();
629
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000630 // If the Operands backing store is reallocated, all register operands must
631 // be removed and re-added to RegInfo. It is storing pointers to operands.
632 bool Reallocate = RegInfo &&
633 !Operands.empty() && Operands.size() == Operands.capacity();
Jim Grosbachee61d672011-08-24 16:44:17 +0000634
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000635 // Find the insert location for the new operand. Implicit registers go at
636 // the end, everything goes before the implicit regs.
637 unsigned OpNo = Operands.size();
Jim Grosbachee61d672011-08-24 16:44:17 +0000638
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000639 // Remove all the implicit operands from RegInfo if they need to be shifted.
640 // FIXME: Allow mixed explicit and implicit operands on inline asm.
641 // InstrEmitter::EmitSpecialNode() is marking inline asm clobbers as
642 // implicit-defs, but they must not be moved around. See the FIXME in
643 // InstrEmitter.cpp.
644 if (!isImpReg && !isInlineAsm()) {
645 while (OpNo && Operands[OpNo-1].isReg() && Operands[OpNo-1].isImplicit()) {
646 --OpNo;
647 if (RegInfo)
648 Operands[OpNo].RemoveRegOperandFromRegInfo();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000649 }
650 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000651
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000652 // OpNo now points as the desired insertion point. Unless this is a variadic
653 // instruction, only implicit regs are allowed beyond MCID->getNumOperands().
654 assert((isImpReg || MCID->isVariadic() || OpNo < MCID->getNumOperands()) &&
655 "Trying to add an operand to a machine instr that is already done!");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000656
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000657 // All operands from OpNo have been removed from RegInfo. If the Operands
658 // backing store needs to be reallocated, we also need to remove any other
659 // register operands.
660 if (Reallocate)
661 for (unsigned i = 0; i != OpNo; ++i)
662 if (Operands[i].isReg())
663 Operands[i].RemoveRegOperandFromRegInfo();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000664
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000665 // Insert the new operand at OpNo.
666 Operands.insert(Operands.begin() + OpNo, Op);
667 Operands[OpNo].ParentMI = this;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000668
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000669 // The Operands backing store has now been reallocated, so we can re-add the
670 // operands before OpNo.
671 if (Reallocate)
672 for (unsigned i = 0; i != OpNo; ++i)
673 if (Operands[i].isReg())
674 Operands[i].AddRegOperandToRegInfo(RegInfo);
Jim Grosbachee61d672011-08-24 16:44:17 +0000675
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000676 // When adding a register operand, tell RegInfo about it.
677 if (Operands[OpNo].isReg()) {
678 // Add the new operand to RegInfo, even when RegInfo is NULL.
679 // This will initialize the linked list pointers.
680 Operands[OpNo].AddRegOperandToRegInfo(RegInfo);
681 // If the register operand is flagged as early, mark the operand as such.
682 if (MCID->getOperandConstraint(OpNo, MCOI::EARLY_CLOBBER) != -1)
683 Operands[OpNo].setIsEarlyClobber(true);
684 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000685
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000686 // Re-add all the implicit ops.
687 if (RegInfo) {
688 for (unsigned i = OpNo + 1, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000689 assert(Operands[i].isReg() && "Should only be an implicit reg!");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000690 Operands[i].AddRegOperandToRegInfo(RegInfo);
691 }
Chris Lattner62ed6b92008-01-01 01:12:31 +0000692 }
693}
694
695/// RemoveOperand - Erase an operand from an instruction, leaving it with one
696/// fewer operand than it started with.
697///
698void MachineInstr::RemoveOperand(unsigned OpNo) {
699 assert(OpNo < Operands.size() && "Invalid operand number");
Jim Grosbachee61d672011-08-24 16:44:17 +0000700
Chris Lattner62ed6b92008-01-01 01:12:31 +0000701 // Special case removing the last one.
702 if (OpNo == Operands.size()-1) {
703 // If needed, remove from the reg def/use list.
Dan Gohmand735b802008-10-03 15:45:36 +0000704 if (Operands.back().isReg() && Operands.back().isOnRegUseList())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000705 Operands.back().RemoveRegOperandFromRegInfo();
Jim Grosbachee61d672011-08-24 16:44:17 +0000706
Chris Lattner62ed6b92008-01-01 01:12:31 +0000707 Operands.pop_back();
708 return;
709 }
710
711 // Otherwise, we are removing an interior operand. If we have reginfo to
712 // update, remove all operands that will be shifted down from their reg lists,
713 // move everything down, then re-add them.
714 MachineRegisterInfo *RegInfo = getRegInfo();
715 if (RegInfo) {
716 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000717 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000718 Operands[i].RemoveRegOperandFromRegInfo();
719 }
720 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000721
Chris Lattner62ed6b92008-01-01 01:12:31 +0000722 Operands.erase(Operands.begin()+OpNo);
723
724 if (RegInfo) {
725 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000726 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000727 Operands[i].AddRegOperandToRegInfo(RegInfo);
728 }
729 }
730}
731
Dan Gohmanc76909a2009-09-25 20:36:54 +0000732/// addMemOperand - Add a MachineMemOperand to the machine instruction.
733/// This function should be used only occasionally. The setMemRefs function
734/// is the primary method for setting up a MachineInstr's MemRefs list.
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000735void MachineInstr::addMemOperand(MachineFunction &MF,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000736 MachineMemOperand *MO) {
737 mmo_iterator OldMemRefs = MemRefs;
738 mmo_iterator OldMemRefsEnd = MemRefsEnd;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000739
Dan Gohmanc76909a2009-09-25 20:36:54 +0000740 size_t NewNum = (MemRefsEnd - MemRefs) + 1;
741 mmo_iterator NewMemRefs = MF.allocateMemRefsArray(NewNum);
742 mmo_iterator NewMemRefsEnd = NewMemRefs + NewNum;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000743
Dan Gohmanc76909a2009-09-25 20:36:54 +0000744 std::copy(OldMemRefs, OldMemRefsEnd, NewMemRefs);
745 NewMemRefs[NewNum - 1] = MO;
746
747 MemRefs = NewMemRefs;
748 MemRefsEnd = NewMemRefsEnd;
749}
Chris Lattner62ed6b92008-01-01 01:12:31 +0000750
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000751bool
Evan Cheng43d5d4c2011-12-08 19:23:10 +0000752MachineInstr::hasProperty(unsigned MCFlag, QueryType Type) const {
Evan Chengddfd1372011-12-14 02:11:42 +0000753 if (Type == IgnoreBundle || !isBundle())
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000754 return getDesc().getFlags() & (1 << MCFlag);
755
756 const MachineBasicBlock *MBB = getParent();
Evan Chengddfd1372011-12-14 02:11:42 +0000757 MachineBasicBlock::const_instr_iterator MII = *this; ++MII;
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000758 while (MII != MBB->end() && MII->isInsideBundle()) {
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000759 if (MII->getDesc().getFlags() & (1 << MCFlag)) {
Evan Cheng43d5d4c2011-12-08 19:23:10 +0000760 if (Type == AnyInBundle)
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000761 return true;
762 } else {
Evan Cheng43d5d4c2011-12-08 19:23:10 +0000763 if (Type == AllInBundle)
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000764 return false;
765 }
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000766 ++MII;
767 }
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000768
Evan Cheng43d5d4c2011-12-08 19:23:10 +0000769 return Type == AllInBundle;
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000770}
771
Evan Cheng506049f2010-03-03 01:44:33 +0000772bool MachineInstr::isIdenticalTo(const MachineInstr *Other,
773 MICheckType Check) const {
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000774 // If opcodes or number of operands are not the same then the two
775 // instructions are obviously not identical.
776 if (Other->getOpcode() != getOpcode() ||
777 Other->getNumOperands() != getNumOperands())
778 return false;
779
Evan Chengddfd1372011-12-14 02:11:42 +0000780 if (isBundle()) {
781 // Both instructions are bundles, compare MIs inside the bundle.
782 MachineBasicBlock::const_instr_iterator I1 = *this;
783 MachineBasicBlock::const_instr_iterator E1 = getParent()->instr_end();
784 MachineBasicBlock::const_instr_iterator I2 = *Other;
785 MachineBasicBlock::const_instr_iterator E2= Other->getParent()->instr_end();
786 while (++I1 != E1 && I1->isInsideBundle()) {
787 ++I2;
788 if (I2 == E2 || !I2->isInsideBundle() || !I1->isIdenticalTo(I2, Check))
789 return false;
790 }
791 }
792
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000793 // Check operands to make sure they match.
794 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
795 const MachineOperand &MO = getOperand(i);
796 const MachineOperand &OMO = Other->getOperand(i);
Evan Chengcbc988b2011-05-12 00:56:58 +0000797 if (!MO.isReg()) {
798 if (!MO.isIdenticalTo(OMO))
799 return false;
800 continue;
801 }
802
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000803 // Clients may or may not want to ignore defs when testing for equality.
804 // For example, machine CSE pass only cares about finding common
805 // subexpressions, so it's safe to ignore virtual register defs.
Evan Chengcbc988b2011-05-12 00:56:58 +0000806 if (MO.isDef()) {
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000807 if (Check == IgnoreDefs)
808 continue;
Evan Chengcbc988b2011-05-12 00:56:58 +0000809 else if (Check == IgnoreVRegDefs) {
810 if (TargetRegisterInfo::isPhysicalRegister(MO.getReg()) ||
811 TargetRegisterInfo::isPhysicalRegister(OMO.getReg()))
812 if (MO.getReg() != OMO.getReg())
813 return false;
814 } else {
815 if (!MO.isIdenticalTo(OMO))
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000816 return false;
Evan Chengcbc988b2011-05-12 00:56:58 +0000817 if (Check == CheckKillDead && MO.isDead() != OMO.isDead())
818 return false;
819 }
820 } else {
821 if (!MO.isIdenticalTo(OMO))
822 return false;
823 if (Check == CheckKillDead && MO.isKill() != OMO.isKill())
824 return false;
825 }
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000826 }
Devang Patel9194c672011-07-07 17:45:33 +0000827 // If DebugLoc does not match then two dbg.values are not identical.
828 if (isDebugValue())
829 if (!getDebugLoc().isUnknown() && !Other->getDebugLoc().isUnknown()
830 && getDebugLoc() != Other->getDebugLoc())
831 return false;
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000832 return true;
Evan Cheng506049f2010-03-03 01:44:33 +0000833}
834
Chris Lattner48d7c062006-04-17 21:35:41 +0000835/// removeFromParent - This method unlinks 'this' from the containing basic
836/// block, and returns it, but does not delete it.
837MachineInstr *MachineInstr::removeFromParent() {
838 assert(getParent() && "Not embedded in a basic block!");
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000839
840 // If it's a bundle then remove the MIs inside the bundle as well.
Evan Chengddfd1372011-12-14 02:11:42 +0000841 if (isBundle()) {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000842 MachineBasicBlock *MBB = getParent();
Evan Chengddfd1372011-12-14 02:11:42 +0000843 MachineBasicBlock::instr_iterator MII = *this; ++MII;
844 MachineBasicBlock::instr_iterator E = MBB->instr_end();
845 while (MII != E && MII->isInsideBundle()) {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000846 MachineInstr *MI = &*MII;
847 ++MII;
848 MBB->remove(MI);
849 }
850 }
Chris Lattner48d7c062006-04-17 21:35:41 +0000851 getParent()->remove(this);
852 return this;
853}
854
855
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000856/// eraseFromParent - This method unlinks 'this' from the containing basic
857/// block, and deletes it.
858void MachineInstr::eraseFromParent() {
859 assert(getParent() && "Not embedded in a basic block!");
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000860 // If it's a bundle then remove the MIs inside the bundle as well.
Evan Chengddfd1372011-12-14 02:11:42 +0000861 if (isBundle()) {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000862 MachineBasicBlock *MBB = getParent();
Evan Chengddfd1372011-12-14 02:11:42 +0000863 MachineBasicBlock::instr_iterator MII = *this; ++MII;
864 MachineBasicBlock::instr_iterator E = MBB->instr_end();
865 while (MII != E && MII->isInsideBundle()) {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000866 MachineInstr *MI = &*MII;
867 ++MII;
868 MBB->erase(MI);
869 }
870 }
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000871 getParent()->erase(this);
872}
873
874
Evan Cheng19e3f312007-05-15 01:26:09 +0000875/// getNumExplicitOperands - Returns the number of non-implicit operands.
876///
877unsigned MachineInstr::getNumExplicitOperands() const {
Evan Chenge837dea2011-06-28 19:10:37 +0000878 unsigned NumOperands = MCID->getNumOperands();
879 if (!MCID->isVariadic())
Evan Cheng19e3f312007-05-15 01:26:09 +0000880 return NumOperands;
881
Dan Gohman9407cd42009-04-15 17:59:11 +0000882 for (unsigned i = NumOperands, e = getNumOperands(); i != e; ++i) {
883 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000884 if (!MO.isReg() || !MO.isImplicit())
Evan Cheng19e3f312007-05-15 01:26:09 +0000885 NumOperands++;
886 }
887 return NumOperands;
888}
889
Evan Chengc36b7062011-01-07 23:50:32 +0000890bool MachineInstr::isStackAligningInlineAsm() const {
891 if (isInlineAsm()) {
892 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
893 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
894 return true;
895 }
896 return false;
897}
Chris Lattner8ace2cd2006-10-20 22:39:59 +0000898
Jakob Stoklund Olesen9dfaacb2011-10-12 23:37:33 +0000899int MachineInstr::findInlineAsmFlagIdx(unsigned OpIdx,
900 unsigned *GroupNo) const {
901 assert(isInlineAsm() && "Expected an inline asm instruction");
902 assert(OpIdx < getNumOperands() && "OpIdx out of range");
903
904 // Ignore queries about the initial operands.
905 if (OpIdx < InlineAsm::MIOp_FirstOperand)
906 return -1;
907
908 unsigned Group = 0;
909 unsigned NumOps;
910 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e;
911 i += NumOps) {
912 const MachineOperand &FlagMO = getOperand(i);
913 // If we reach the implicit register operands, stop looking.
914 if (!FlagMO.isImm())
915 return -1;
916 NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm());
917 if (i + NumOps > OpIdx) {
918 if (GroupNo)
919 *GroupNo = Group;
920 return i;
921 }
922 ++Group;
923 }
924 return -1;
925}
926
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +0000927const TargetRegisterClass*
928MachineInstr::getRegClassConstraint(unsigned OpIdx,
929 const TargetInstrInfo *TII,
930 const TargetRegisterInfo *TRI) const {
931 // Most opcodes have fixed constraints in their MCInstrDesc.
932 if (!isInlineAsm())
933 return TII->getRegClass(getDesc(), OpIdx, TRI);
934
935 if (!getOperand(OpIdx).isReg())
936 return NULL;
937
938 // For tied uses on inline asm, get the constraint from the def.
939 unsigned DefIdx;
940 if (getOperand(OpIdx).isUse() && isRegTiedToDefOperand(OpIdx, &DefIdx))
941 OpIdx = DefIdx;
942
943 // Inline asm stores register class constraints in the flag word.
944 int FlagIdx = findInlineAsmFlagIdx(OpIdx);
945 if (FlagIdx < 0)
946 return NULL;
947
948 unsigned Flag = getOperand(FlagIdx).getImm();
949 unsigned RCID;
950 if (InlineAsm::hasRegClassConstraint(Flag, RCID))
951 return TRI->getRegClass(RCID);
952
953 // Assume that all registers in a memory operand are pointers.
954 if (InlineAsm::getKind(Flag) == InlineAsm::Kind_Mem)
955 return TRI->getPointerRegClass();
956
957 return NULL;
958}
959
Evan Chengddfd1372011-12-14 02:11:42 +0000960/// getBundleSize - Return the number of instructions inside the MI bundle.
961unsigned MachineInstr::getBundleSize() const {
962 assert(isBundle() && "Expecting a bundle");
963
964 MachineBasicBlock::const_instr_iterator I = *this;
965 unsigned Size = 0;
966 while ((++I)->isInsideBundle()) {
967 ++Size;
968 }
969 assert(Size > 1 && "Malformed bundle");
970
971 return Size;
972}
973
Evan Chengfaa51072007-04-26 19:00:32 +0000974/// findRegisterUseOperandIdx() - Returns the MachineOperand that is a use of
Jim Grosbachf9ca50e2009-09-17 17:57:26 +0000975/// the specific register or -1 if it is not found. It further tightens
Evan Cheng76d7e762007-02-23 01:04:26 +0000976/// the search criteria to a use that kills the register if isKill is true.
Evan Cheng6130f662008-03-05 00:59:57 +0000977int MachineInstr::findRegisterUseOperandIdx(unsigned Reg, bool isKill,
978 const TargetRegisterInfo *TRI) const {
Evan Cheng576d1232006-12-06 08:27:42 +0000979 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Chengf277ee42007-05-29 18:35:22 +0000980 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000981 if (!MO.isReg() || !MO.isUse())
Evan Cheng6130f662008-03-05 00:59:57 +0000982 continue;
983 unsigned MOReg = MO.getReg();
984 if (!MOReg)
985 continue;
986 if (MOReg == Reg ||
987 (TRI &&
988 TargetRegisterInfo::isPhysicalRegister(MOReg) &&
989 TargetRegisterInfo::isPhysicalRegister(Reg) &&
990 TRI->isSubRegister(MOReg, Reg)))
Evan Cheng76d7e762007-02-23 01:04:26 +0000991 if (!isKill || MO.isKill())
Evan Cheng32eb1f12007-03-26 22:37:45 +0000992 return i;
Evan Cheng576d1232006-12-06 08:27:42 +0000993 }
Evan Cheng32eb1f12007-03-26 22:37:45 +0000994 return -1;
Evan Cheng576d1232006-12-06 08:27:42 +0000995}
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +0000996
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +0000997/// readsWritesVirtualRegister - Return a pair of bools (reads, writes)
998/// indicating if this instruction reads or writes Reg. This also considers
999/// partial defines.
1000std::pair<bool,bool>
1001MachineInstr::readsWritesVirtualRegister(unsigned Reg,
1002 SmallVectorImpl<unsigned> *Ops) const {
1003 bool PartDef = false; // Partial redefine.
1004 bool FullDef = false; // Full define.
1005 bool Use = false;
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001006
1007 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1008 const MachineOperand &MO = getOperand(i);
1009 if (!MO.isReg() || MO.getReg() != Reg)
1010 continue;
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001011 if (Ops)
1012 Ops->push_back(i);
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001013 if (MO.isUse())
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001014 Use |= !MO.isUndef();
Jakob Stoklund Olesen201f2462011-08-19 00:30:17 +00001015 else if (MO.getSubReg() && !MO.isUndef())
1016 // A partial <def,undef> doesn't count as reading the register.
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001017 PartDef = true;
1018 else
1019 FullDef = true;
1020 }
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001021 // A partial redefine uses Reg unless there is also a full define.
1022 return std::make_pair(Use || (PartDef && !FullDef), PartDef || FullDef);
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001023}
1024
Evan Cheng6130f662008-03-05 00:59:57 +00001025/// findRegisterDefOperandIdx() - Returns the operand index that is a def of
Dan Gohman703bfe62008-05-06 00:20:10 +00001026/// the specified register or -1 if it is not found. If isDead is true, defs
1027/// that are not dead are skipped. If TargetRegisterInfo is non-null, then it
1028/// also checks if there is a def of a super-register.
Evan Cheng1015ba72010-05-21 20:53:24 +00001029int
1030MachineInstr::findRegisterDefOperandIdx(unsigned Reg, bool isDead, bool Overlap,
1031 const TargetRegisterInfo *TRI) const {
1032 bool isPhys = TargetRegisterInfo::isPhysicalRegister(Reg);
Evan Chengb371f452007-02-19 21:49:54 +00001033 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng6130f662008-03-05 00:59:57 +00001034 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001035 if (!MO.isReg() || !MO.isDef())
Evan Cheng6130f662008-03-05 00:59:57 +00001036 continue;
1037 unsigned MOReg = MO.getReg();
Evan Cheng1015ba72010-05-21 20:53:24 +00001038 bool Found = (MOReg == Reg);
1039 if (!Found && TRI && isPhys &&
1040 TargetRegisterInfo::isPhysicalRegister(MOReg)) {
1041 if (Overlap)
1042 Found = TRI->regsOverlap(MOReg, Reg);
1043 else
1044 Found = TRI->isSubRegister(MOReg, Reg);
1045 }
1046 if (Found && (!isDead || MO.isDead()))
1047 return i;
Evan Chengb371f452007-02-19 21:49:54 +00001048 }
Evan Cheng6130f662008-03-05 00:59:57 +00001049 return -1;
Evan Chengb371f452007-02-19 21:49:54 +00001050}
Evan Cheng19e3f312007-05-15 01:26:09 +00001051
Evan Chengf277ee42007-05-29 18:35:22 +00001052/// findFirstPredOperandIdx() - Find the index of the first operand in the
1053/// operand list that is used to represent the predicate. It returns -1 if
1054/// none is found.
1055int MachineInstr::findFirstPredOperandIdx() const {
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00001056 // Don't call MCID.findFirstPredOperandIdx() because this variant
1057 // is sometimes called on an instruction that's not yet complete, and
1058 // so the number of operands is less than the MCID indicates. In
1059 // particular, the PTX target does this.
Evan Chenge837dea2011-06-28 19:10:37 +00001060 const MCInstrDesc &MCID = getDesc();
1061 if (MCID.isPredicable()) {
Evan Cheng19e3f312007-05-15 01:26:09 +00001062 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Evan Chenge837dea2011-06-28 19:10:37 +00001063 if (MCID.OpInfo[i].isPredicate())
Evan Chengf277ee42007-05-29 18:35:22 +00001064 return i;
Evan Cheng19e3f312007-05-15 01:26:09 +00001065 }
1066
Evan Chengf277ee42007-05-29 18:35:22 +00001067 return -1;
Evan Cheng19e3f312007-05-15 01:26:09 +00001068}
Jim Grosbachee61d672011-08-24 16:44:17 +00001069
Bob Wilsond9df5012009-04-09 17:16:43 +00001070/// isRegTiedToUseOperand - Given the index of a register def operand,
1071/// check if the register def is tied to a source operand, due to either
1072/// two-address elimination or inline assembly constraints. Returns the
1073/// first tied use operand index by reference is UseOpIdx is not null.
Jakob Stoklund Olesence9be2c2009-04-29 20:57:16 +00001074bool MachineInstr::
1075isRegTiedToUseOperand(unsigned DefOpIdx, unsigned *UseOpIdx) const {
Chris Lattner518bb532010-02-09 19:54:29 +00001076 if (isInlineAsm()) {
Evan Chengc36b7062011-01-07 23:50:32 +00001077 assert(DefOpIdx > InlineAsm::MIOp_FirstOperand);
Bob Wilsond9df5012009-04-09 17:16:43 +00001078 const MachineOperand &MO = getOperand(DefOpIdx);
Chris Lattnerc30aa7b2009-04-09 23:33:34 +00001079 if (!MO.isReg() || !MO.isDef() || MO.getReg() == 0)
Evan Chengfb112882009-03-23 08:01:15 +00001080 return false;
Evan Chengef5d0702009-06-24 02:05:51 +00001081 // Determine the actual operand index that corresponds to this index.
Evan Chengfb112882009-03-23 08:01:15 +00001082 unsigned DefNo = 0;
Jakob Stoklund Olesen9dfaacb2011-10-12 23:37:33 +00001083 int FlagIdx = findInlineAsmFlagIdx(DefOpIdx, &DefNo);
1084 if (FlagIdx < 0)
1085 return false;
1086
1087 // Which part of the group is DefOpIdx?
1088 unsigned DefPart = DefOpIdx - (FlagIdx + 1);
1089
Evan Chengc36b7062011-01-07 23:50:32 +00001090 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands();
1091 i != e; ++i) {
Evan Chengfb112882009-03-23 08:01:15 +00001092 const MachineOperand &FMO = getOperand(i);
1093 if (!FMO.isImm())
1094 continue;
1095 if (i+1 >= e || !getOperand(i+1).isReg() || !getOperand(i+1).isUse())
1096 continue;
1097 unsigned Idx;
Evan Chengef5d0702009-06-24 02:05:51 +00001098 if (InlineAsm::isUseOperandTiedToDef(FMO.getImm(), Idx) &&
Bob Wilsond9df5012009-04-09 17:16:43 +00001099 Idx == DefNo) {
1100 if (UseOpIdx)
Evan Chengef5d0702009-06-24 02:05:51 +00001101 *UseOpIdx = (unsigned)i + 1 + DefPart;
Evan Chengfb112882009-03-23 08:01:15 +00001102 return true;
Bob Wilsond9df5012009-04-09 17:16:43 +00001103 }
Evan Chengfb112882009-03-23 08:01:15 +00001104 }
Evan Chengef5d0702009-06-24 02:05:51 +00001105 return false;
Evan Chengfb112882009-03-23 08:01:15 +00001106 }
1107
Bob Wilsond9df5012009-04-09 17:16:43 +00001108 assert(getOperand(DefOpIdx).isDef() && "DefOpIdx is not a def!");
Evan Chenge837dea2011-06-28 19:10:37 +00001109 const MCInstrDesc &MCID = getDesc();
1110 for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i) {
Evan Chengef0732d2008-07-10 07:35:43 +00001111 const MachineOperand &MO = getOperand(i);
Dan Gohman2ce7f202008-12-05 05:45:42 +00001112 if (MO.isReg() && MO.isUse() &&
Evan Chenge837dea2011-06-28 19:10:37 +00001113 MCID.getOperandConstraint(i, MCOI::TIED_TO) == (int)DefOpIdx) {
Bob Wilsond9df5012009-04-09 17:16:43 +00001114 if (UseOpIdx)
1115 *UseOpIdx = (unsigned)i;
Evan Chengef0732d2008-07-10 07:35:43 +00001116 return true;
Bob Wilsond9df5012009-04-09 17:16:43 +00001117 }
Evan Cheng32dfbea2007-10-12 08:50:34 +00001118 }
1119 return false;
1120}
1121
Evan Chenga24752f2009-03-19 20:30:06 +00001122/// isRegTiedToDefOperand - Return true if the operand of the specified index
1123/// is a register use and it is tied to an def operand. It also returns the def
1124/// operand index by reference.
Jakob Stoklund Olesence9be2c2009-04-29 20:57:16 +00001125bool MachineInstr::
1126isRegTiedToDefOperand(unsigned UseOpIdx, unsigned *DefOpIdx) const {
Chris Lattner518bb532010-02-09 19:54:29 +00001127 if (isInlineAsm()) {
Evan Chengfb112882009-03-23 08:01:15 +00001128 const MachineOperand &MO = getOperand(UseOpIdx);
Chris Lattner0c8382c2009-04-09 16:50:43 +00001129 if (!MO.isReg() || !MO.isUse() || MO.getReg() == 0)
Evan Chengfb112882009-03-23 08:01:15 +00001130 return false;
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +00001131
1132 // Find the flag operand corresponding to UseOpIdx
Jakob Stoklund Olesen9dfaacb2011-10-12 23:37:33 +00001133 int FlagIdx = findInlineAsmFlagIdx(UseOpIdx);
1134 if (FlagIdx < 0)
Evan Chengef5d0702009-06-24 02:05:51 +00001135 return false;
Jakob Stoklund Olesen9dfaacb2011-10-12 23:37:33 +00001136
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +00001137 const MachineOperand &UFMO = getOperand(FlagIdx);
Evan Chengfb112882009-03-23 08:01:15 +00001138 unsigned DefNo;
1139 if (InlineAsm::isUseOperandTiedToDef(UFMO.getImm(), DefNo)) {
1140 if (!DefOpIdx)
1141 return true;
1142
Evan Chengc36b7062011-01-07 23:50:32 +00001143 unsigned DefIdx = InlineAsm::MIOp_FirstOperand;
Dale Johannesenf1e309e2010-07-02 20:16:09 +00001144 // Remember to adjust the index. First operand is asm string, second is
Evan Chengc36b7062011-01-07 23:50:32 +00001145 // the HasSideEffects and AlignStack bits, then there is a flag for each.
Evan Chengfb112882009-03-23 08:01:15 +00001146 while (DefNo) {
1147 const MachineOperand &FMO = getOperand(DefIdx);
1148 assert(FMO.isImm());
1149 // Skip over this def.
1150 DefIdx += InlineAsm::getNumOperandRegisters(FMO.getImm()) + 1;
1151 --DefNo;
1152 }
Evan Chengef5d0702009-06-24 02:05:51 +00001153 *DefOpIdx = DefIdx + UseOpIdx - FlagIdx;
Evan Chengfb112882009-03-23 08:01:15 +00001154 return true;
1155 }
1156 return false;
1157 }
1158
Evan Chenge837dea2011-06-28 19:10:37 +00001159 const MCInstrDesc &MCID = getDesc();
1160 if (UseOpIdx >= MCID.getNumOperands())
Evan Chenga24752f2009-03-19 20:30:06 +00001161 return false;
1162 const MachineOperand &MO = getOperand(UseOpIdx);
1163 if (!MO.isReg() || !MO.isUse())
1164 return false;
Evan Chenge837dea2011-06-28 19:10:37 +00001165 int DefIdx = MCID.getOperandConstraint(UseOpIdx, MCOI::TIED_TO);
Evan Chenga24752f2009-03-19 20:30:06 +00001166 if (DefIdx == -1)
1167 return false;
1168 if (DefOpIdx)
1169 *DefOpIdx = (unsigned)DefIdx;
1170 return true;
1171}
1172
Dan Gohmane6cd7572010-05-13 20:34:42 +00001173/// clearKillInfo - Clears kill flags on all operands.
1174///
1175void MachineInstr::clearKillInfo() {
1176 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1177 MachineOperand &MO = getOperand(i);
1178 if (MO.isReg() && MO.isUse())
1179 MO.setIsKill(false);
1180 }
1181}
1182
Evan Cheng576d1232006-12-06 08:27:42 +00001183/// copyKillDeadInfo - Copies kill / dead operand properties from MI.
1184///
1185void MachineInstr::copyKillDeadInfo(const MachineInstr *MI) {
1186 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1187 const MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001188 if (!MO.isReg() || (!MO.isKill() && !MO.isDead()))
Evan Cheng576d1232006-12-06 08:27:42 +00001189 continue;
1190 for (unsigned j = 0, ee = getNumOperands(); j != ee; ++j) {
1191 MachineOperand &MOp = getOperand(j);
1192 if (!MOp.isIdenticalTo(MO))
1193 continue;
1194 if (MO.isKill())
1195 MOp.setIsKill();
1196 else
1197 MOp.setIsDead();
1198 break;
1199 }
1200 }
1201}
1202
Evan Cheng19e3f312007-05-15 01:26:09 +00001203/// copyPredicates - Copies predicate operand(s) from MI.
1204void MachineInstr::copyPredicates(const MachineInstr *MI) {
Evan Chengddfd1372011-12-14 02:11:42 +00001205 assert(!isBundle() && "MachineInstr::copyPredicates() can't handle bundles");
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001206
Evan Chenge837dea2011-06-28 19:10:37 +00001207 const MCInstrDesc &MCID = MI->getDesc();
1208 if (!MCID.isPredicable())
Evan Chengb27087f2008-03-13 00:44:09 +00001209 return;
1210 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
Evan Chenge837dea2011-06-28 19:10:37 +00001211 if (MCID.OpInfo[i].isPredicate()) {
Evan Chengb27087f2008-03-13 00:44:09 +00001212 // Predicated operands must be last operands.
1213 addOperand(MI->getOperand(i));
Evan Cheng19e3f312007-05-15 01:26:09 +00001214 }
1215 }
1216}
1217
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +00001218void MachineInstr::substituteRegister(unsigned FromReg,
1219 unsigned ToReg,
1220 unsigned SubIdx,
1221 const TargetRegisterInfo &RegInfo) {
1222 if (TargetRegisterInfo::isPhysicalRegister(ToReg)) {
1223 if (SubIdx)
1224 ToReg = RegInfo.getSubReg(ToReg, SubIdx);
1225 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1226 MachineOperand &MO = getOperand(i);
1227 if (!MO.isReg() || MO.getReg() != FromReg)
1228 continue;
1229 MO.substPhysReg(ToReg, RegInfo);
1230 }
1231 } else {
1232 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1233 MachineOperand &MO = getOperand(i);
1234 if (!MO.isReg() || MO.getReg() != FromReg)
1235 continue;
1236 MO.substVirtReg(ToReg, SubIdx, RegInfo);
1237 }
1238 }
1239}
1240
Evan Cheng9f1c8312008-07-03 09:09:37 +00001241/// isSafeToMove - Return true if it is safe to move this instruction. If
1242/// SawStore is set to true, it means that there is a store (or call) between
1243/// the instruction's location and its intended destination.
Dan Gohmanb3b930a2008-11-18 19:04:29 +00001244bool MachineInstr::isSafeToMove(const TargetInstrInfo *TII,
Evan Chengac1abde2010-03-02 19:03:01 +00001245 AliasAnalysis *AA,
1246 bool &SawStore) const {
Evan Chengb27087f2008-03-13 00:44:09 +00001247 // Ignore stuff that we obviously can't move.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001248 if (mayStore() || isCall()) {
Evan Chengb27087f2008-03-13 00:44:09 +00001249 SawStore = true;
1250 return false;
1251 }
Evan Cheng30a343a2011-01-07 21:08:26 +00001252
1253 if (isLabel() || isDebugValue() ||
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001254 isTerminator() || hasUnmodeledSideEffects())
Evan Chengb27087f2008-03-13 00:44:09 +00001255 return false;
1256
1257 // See if this instruction does a load. If so, we have to guarantee that the
1258 // loaded value doesn't change between the load and the its intended
1259 // destination. The check for isInvariantLoad gives the targe the chance to
1260 // classify the load as always returning a constant, e.g. a constant pool
1261 // load.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001262 if (mayLoad() && !isInvariantLoad(AA))
Evan Chengb27087f2008-03-13 00:44:09 +00001263 // Otherwise, this is a real load. If there is a store between the load and
Evan Cheng7cc2c402009-07-28 21:49:18 +00001264 // end of block, or if the load is volatile, we can't move it.
Dan Gohmand790a5c2008-10-02 15:04:30 +00001265 return !SawStore && !hasVolatileMemoryRef();
Dan Gohman3e4fb702008-09-24 00:06:15 +00001266
Evan Chengb27087f2008-03-13 00:44:09 +00001267 return true;
1268}
1269
Evan Chengdf3b9932008-08-27 20:33:50 +00001270/// isSafeToReMat - Return true if it's safe to rematerialize the specified
1271/// instruction which defined the specified register instead of copying it.
Dan Gohmanb3b930a2008-11-18 19:04:29 +00001272bool MachineInstr::isSafeToReMat(const TargetInstrInfo *TII,
Evan Chengac1abde2010-03-02 19:03:01 +00001273 AliasAnalysis *AA,
1274 unsigned DstReg) const {
Evan Chengdf3b9932008-08-27 20:33:50 +00001275 bool SawStore = false;
Dan Gohmana70dca12009-10-09 23:27:56 +00001276 if (!TII->isTriviallyReMaterializable(this, AA) ||
Evan Chengac1abde2010-03-02 19:03:01 +00001277 !isSafeToMove(TII, AA, SawStore))
Evan Chengdf3b9932008-08-27 20:33:50 +00001278 return false;
1279 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Dan Gohmancbad42c2008-11-18 19:49:32 +00001280 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001281 if (!MO.isReg())
Evan Chengdf3b9932008-08-27 20:33:50 +00001282 continue;
1283 // FIXME: For now, do not remat any instruction with register operands.
1284 // Later on, we can loosen the restriction is the register operands have
1285 // not been modified between the def and use. Note, this is different from
Evan Cheng8763c1c2008-08-27 20:58:54 +00001286 // MachineSink because the code is no longer in two-address form (at least
Evan Chengdf3b9932008-08-27 20:33:50 +00001287 // partially).
1288 if (MO.isUse())
1289 return false;
1290 else if (!MO.isDead() && MO.getReg() != DstReg)
1291 return false;
1292 }
1293 return true;
1294}
1295
Dan Gohman3e4fb702008-09-24 00:06:15 +00001296/// hasVolatileMemoryRef - Return true if this instruction may have a
1297/// volatile memory reference, or if the information describing the
1298/// memory reference is not available. Return false if it is known to
1299/// have no volatile memory references.
1300bool MachineInstr::hasVolatileMemoryRef() const {
1301 // An instruction known never to access memory won't have a volatile access.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001302 if (!mayStore() &&
1303 !mayLoad() &&
1304 !isCall() &&
Evan Chengc36b7062011-01-07 23:50:32 +00001305 !hasUnmodeledSideEffects())
Dan Gohman3e4fb702008-09-24 00:06:15 +00001306 return false;
1307
1308 // Otherwise, if the instruction has no memory reference information,
1309 // conservatively assume it wasn't preserved.
1310 if (memoperands_empty())
1311 return true;
Jim Grosbachee61d672011-08-24 16:44:17 +00001312
Dan Gohman3e4fb702008-09-24 00:06:15 +00001313 // Check the memory reference information for volatile references.
Dan Gohmanc76909a2009-09-25 20:36:54 +00001314 for (mmo_iterator I = memoperands_begin(), E = memoperands_end(); I != E; ++I)
1315 if ((*I)->isVolatile())
Dan Gohman3e4fb702008-09-24 00:06:15 +00001316 return true;
1317
1318 return false;
1319}
1320
Dan Gohmane33f44c2009-10-07 17:38:06 +00001321/// isInvariantLoad - Return true if this instruction is loading from a
1322/// location whose value is invariant across the function. For example,
Dan Gohmanf451cb82010-02-10 16:03:48 +00001323/// loading a value from the constant pool or from the argument area
Dan Gohmane33f44c2009-10-07 17:38:06 +00001324/// of a function if it does not change. This should only return true of
1325/// *all* loads the instruction does are invariant (if it does multiple loads).
1326bool MachineInstr::isInvariantLoad(AliasAnalysis *AA) const {
1327 // If the instruction doesn't load at all, it isn't an invariant load.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001328 if (!mayLoad())
Dan Gohmane33f44c2009-10-07 17:38:06 +00001329 return false;
1330
1331 // If the instruction has lost its memoperands, conservatively assume that
1332 // it may not be an invariant load.
1333 if (memoperands_empty())
1334 return false;
1335
1336 const MachineFrameInfo *MFI = getParent()->getParent()->getFrameInfo();
1337
1338 for (mmo_iterator I = memoperands_begin(),
1339 E = memoperands_end(); I != E; ++I) {
1340 if ((*I)->isVolatile()) return false;
1341 if ((*I)->isStore()) return false;
Pete Cooperd752e0f2011-11-08 18:42:53 +00001342 if ((*I)->isInvariant()) return true;
Dan Gohmane33f44c2009-10-07 17:38:06 +00001343
1344 if (const Value *V = (*I)->getValue()) {
1345 // A load from a constant PseudoSourceValue is invariant.
1346 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V))
1347 if (PSV->isConstant(MFI))
1348 continue;
1349 // If we have an AliasAnalysis, ask it whether the memory is constant.
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00001350 if (AA && AA->pointsToConstantMemory(
1351 AliasAnalysis::Location(V, (*I)->getSize(),
1352 (*I)->getTBAAInfo())))
Dan Gohmane33f44c2009-10-07 17:38:06 +00001353 continue;
1354 }
1355
1356 // Otherwise assume conservatively.
1357 return false;
1358 }
1359
1360 // Everything checks out.
1361 return true;
1362}
1363
Evan Cheng229694f2009-12-03 02:31:43 +00001364/// isConstantValuePHI - If the specified instruction is a PHI that always
1365/// merges together the same virtual register, return the register, otherwise
1366/// return 0.
1367unsigned MachineInstr::isConstantValuePHI() const {
Chris Lattner518bb532010-02-09 19:54:29 +00001368 if (!isPHI())
Evan Cheng229694f2009-12-03 02:31:43 +00001369 return 0;
Evan Chengd8f079c2009-12-07 23:10:34 +00001370 assert(getNumOperands() >= 3 &&
1371 "It's illegal to have a PHI without source operands");
Evan Cheng229694f2009-12-03 02:31:43 +00001372
1373 unsigned Reg = getOperand(1).getReg();
1374 for (unsigned i = 3, e = getNumOperands(); i < e; i += 2)
1375 if (getOperand(i).getReg() != Reg)
1376 return 0;
1377 return Reg;
1378}
1379
Evan Chengc36b7062011-01-07 23:50:32 +00001380bool MachineInstr::hasUnmodeledSideEffects() const {
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001381 if (hasProperty(MCID::UnmodeledSideEffects))
Evan Chengc36b7062011-01-07 23:50:32 +00001382 return true;
1383 if (isInlineAsm()) {
1384 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1385 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1386 return true;
1387 }
1388
1389 return false;
1390}
1391
Evan Chenga57fabe2010-04-08 20:02:37 +00001392/// allDefsAreDead - Return true if all the defs of this instruction are dead.
1393///
1394bool MachineInstr::allDefsAreDead() const {
1395 for (unsigned i = 0, e = getNumOperands(); i < e; ++i) {
1396 const MachineOperand &MO = getOperand(i);
1397 if (!MO.isReg() || MO.isUse())
1398 continue;
1399 if (!MO.isDead())
1400 return false;
1401 }
1402 return true;
1403}
1404
Evan Chengc8f46c42010-10-22 21:49:09 +00001405/// copyImplicitOps - Copy implicit register operands from specified
1406/// instruction to this instruction.
1407void MachineInstr::copyImplicitOps(const MachineInstr *MI) {
1408 for (unsigned i = MI->getDesc().getNumOperands(), e = MI->getNumOperands();
1409 i != e; ++i) {
1410 const MachineOperand &MO = MI->getOperand(i);
1411 if (MO.isReg() && MO.isImplicit())
1412 addOperand(MO);
1413 }
1414}
1415
Brian Gaeke21326fc2004-02-13 04:39:32 +00001416void MachineInstr::dump() const {
David Greene3b325332010-01-04 23:48:20 +00001417 dbgs() << " " << *this;
Mon P Wang5ca6bd12008-10-10 01:43:55 +00001418}
1419
Jim Grosbachee61d672011-08-24 16:44:17 +00001420static void printDebugLoc(DebugLoc DL, const MachineFunction *MF,
Devang Patelda0e89f2010-06-29 21:51:32 +00001421 raw_ostream &CommentOS) {
1422 const LLVMContext &Ctx = MF->getFunction()->getContext();
1423 if (!DL.isUnknown()) { // Print source line info.
1424 DIScope Scope(DL.getScope(Ctx));
1425 // Omit the directory, because it's likely to be long and uninteresting.
1426 if (Scope.Verify())
1427 CommentOS << Scope.getFilename();
1428 else
1429 CommentOS << "<unknown>";
1430 CommentOS << ':' << DL.getLine();
1431 if (DL.getCol() != 0)
1432 CommentOS << ':' << DL.getCol();
1433 DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(DL.getInlinedAt(Ctx));
1434 if (!InlinedAtDL.isUnknown()) {
1435 CommentOS << " @[ ";
1436 printDebugLoc(InlinedAtDL, MF, CommentOS);
1437 CommentOS << " ]";
1438 }
1439 }
1440}
1441
Mon P Wang5ca6bd12008-10-10 01:43:55 +00001442void MachineInstr::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80f6c582009-11-09 19:38:45 +00001443 // We can be a bit tidier if we know the TargetMachine and/or MachineFunction.
1444 const MachineFunction *MF = 0;
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001445 const MachineRegisterInfo *MRI = 0;
Dan Gohman80f6c582009-11-09 19:38:45 +00001446 if (const MachineBasicBlock *MBB = getParent()) {
1447 MF = MBB->getParent();
1448 if (!TM && MF)
1449 TM = &MF->getTarget();
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001450 if (MF)
1451 MRI = &MF->getRegInfo();
Dan Gohman80f6c582009-11-09 19:38:45 +00001452 }
Dan Gohman0ba90f32009-10-31 20:19:03 +00001453
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001454 // Save a list of virtual registers.
1455 SmallVector<unsigned, 8> VirtRegs;
1456
Dan Gohman0ba90f32009-10-31 20:19:03 +00001457 // Print explicitly defined operands on the left of an assignment syntax.
Dan Gohman80f6c582009-11-09 19:38:45 +00001458 unsigned StartOp = 0, e = getNumOperands();
Dan Gohman0ba90f32009-10-31 20:19:03 +00001459 for (; StartOp < e && getOperand(StartOp).isReg() &&
1460 getOperand(StartOp).isDef() &&
1461 !getOperand(StartOp).isImplicit();
1462 ++StartOp) {
1463 if (StartOp != 0) OS << ", ";
1464 getOperand(StartOp).print(OS, TM);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001465 unsigned Reg = getOperand(StartOp).getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001466 if (TargetRegisterInfo::isVirtualRegister(Reg))
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001467 VirtRegs.push_back(Reg);
Chris Lattner6a592272002-10-30 01:55:38 +00001468 }
Tanya Lattnerb1407622004-06-25 00:13:11 +00001469
Dan Gohman0ba90f32009-10-31 20:19:03 +00001470 if (StartOp != 0)
1471 OS << " = ";
1472
1473 // Print the opcode name.
Chris Lattner749c6f62008-01-07 07:27:27 +00001474 OS << getDesc().getName();
Misha Brukmanedf128a2005-04-21 22:36:52 +00001475
Dan Gohman0ba90f32009-10-31 20:19:03 +00001476 // Print the rest of the operands.
Dan Gohman80f6c582009-11-09 19:38:45 +00001477 bool OmittedAnyCallClobbers = false;
1478 bool FirstOp = true;
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001479 unsigned AsmDescOp = ~0u;
1480 unsigned AsmOpCount = 0;
Evan Chengc36b7062011-01-07 23:50:32 +00001481
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +00001482 if (isInlineAsm() && e >= InlineAsm::MIOp_FirstOperand) {
Evan Chengc36b7062011-01-07 23:50:32 +00001483 // Print asm string.
1484 OS << " ";
1485 getOperand(InlineAsm::MIOp_AsmString).print(OS, TM);
1486
1487 // Print HasSideEffects, IsAlignStack
1488 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1489 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1490 OS << " [sideeffect]";
1491 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
1492 OS << " [alignstack]";
1493
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001494 StartOp = AsmDescOp = InlineAsm::MIOp_FirstOperand;
Evan Chengc36b7062011-01-07 23:50:32 +00001495 FirstOp = false;
1496 }
1497
1498
Chris Lattner6a592272002-10-30 01:55:38 +00001499 for (unsigned i = StartOp, e = getNumOperands(); i != e; ++i) {
Dan Gohman80f6c582009-11-09 19:38:45 +00001500 const MachineOperand &MO = getOperand(i);
1501
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001502 if (MO.isReg() && TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001503 VirtRegs.push_back(MO.getReg());
1504
Dan Gohman80f6c582009-11-09 19:38:45 +00001505 // Omit call-clobbered registers which aren't used anywhere. This makes
1506 // call instructions much less noisy on targets where calls clobber lots
1507 // of registers. Don't rely on MO.isDead() because we may be called before
1508 // LiveVariables is run, or we may be looking at a non-allocatable reg.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001509 if (MF && isCall() &&
Dan Gohman80f6c582009-11-09 19:38:45 +00001510 MO.isReg() && MO.isImplicit() && MO.isDef()) {
1511 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001512 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Dan Gohman80f6c582009-11-09 19:38:45 +00001513 const MachineRegisterInfo &MRI = MF->getRegInfo();
1514 if (MRI.use_empty(Reg) && !MRI.isLiveOut(Reg)) {
1515 bool HasAliasLive = false;
1516 for (const unsigned *Alias = TM->getRegisterInfo()->getAliasSet(Reg);
1517 unsigned AliasReg = *Alias; ++Alias)
1518 if (!MRI.use_empty(AliasReg) || MRI.isLiveOut(AliasReg)) {
1519 HasAliasLive = true;
1520 break;
1521 }
1522 if (!HasAliasLive) {
1523 OmittedAnyCallClobbers = true;
1524 continue;
1525 }
1526 }
1527 }
1528 }
1529
1530 if (FirstOp) FirstOp = false; else OS << ",";
Chris Lattner6a592272002-10-30 01:55:38 +00001531 OS << " ";
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001532 if (i < getDesc().NumOperands) {
Evan Chenge837dea2011-06-28 19:10:37 +00001533 const MCOperandInfo &MCOI = getDesc().OpInfo[i];
1534 if (MCOI.isPredicate())
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001535 OS << "pred:";
Evan Chenge837dea2011-06-28 19:10:37 +00001536 if (MCOI.isOptionalDef())
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001537 OS << "opt:";
1538 }
Evan Cheng59b36552010-04-28 20:03:13 +00001539 if (isDebugValue() && MO.isMetadata()) {
1540 // Pretty print DBG_VALUE instructions.
1541 const MDNode *MD = MO.getMetadata();
1542 if (const MDString *MDS = dyn_cast<MDString>(MD->getOperand(2)))
1543 OS << "!\"" << MDS->getString() << '\"';
1544 else
1545 MO.print(OS, TM);
Jakob Stoklund Olesenb1e11452010-07-04 23:24:23 +00001546 } else if (TM && (isInsertSubreg() || isRegSequence()) && MO.isImm()) {
1547 OS << TM->getRegisterInfo()->getSubRegIndexName(MO.getImm());
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001548 } else if (i == AsmDescOp && MO.isImm()) {
1549 // Pretty print the inline asm operand descriptor.
1550 OS << '$' << AsmOpCount++;
1551 unsigned Flag = MO.getImm();
1552 switch (InlineAsm::getKind(Flag)) {
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001553 case InlineAsm::Kind_RegUse: OS << ":[reguse"; break;
1554 case InlineAsm::Kind_RegDef: OS << ":[regdef"; break;
1555 case InlineAsm::Kind_RegDefEarlyClobber: OS << ":[regdef-ec"; break;
1556 case InlineAsm::Kind_Clobber: OS << ":[clobber"; break;
1557 case InlineAsm::Kind_Imm: OS << ":[imm"; break;
1558 case InlineAsm::Kind_Mem: OS << ":[mem"; break;
1559 default: OS << ":[??" << InlineAsm::getKind(Flag); break;
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001560 }
1561
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001562 unsigned RCID = 0;
Nick Lewycky3821b182011-10-13 00:54:59 +00001563 if (InlineAsm::hasRegClassConstraint(Flag, RCID)) {
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001564 if (TM)
1565 OS << ':' << TM->getRegisterInfo()->getRegClass(RCID)->getName();
1566 else
1567 OS << ":RC" << RCID;
Nick Lewycky3821b182011-10-13 00:54:59 +00001568 }
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001569
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001570 unsigned TiedTo = 0;
1571 if (InlineAsm::isUseOperandTiedToDef(Flag, TiedTo))
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001572 OS << " tiedto:$" << TiedTo;
1573
1574 OS << ']';
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001575
1576 // Compute the index of the next operand descriptor.
1577 AsmDescOp += 1 + InlineAsm::getNumOperandRegisters(Flag);
Evan Cheng59b36552010-04-28 20:03:13 +00001578 } else
1579 MO.print(OS, TM);
Dan Gohman80f6c582009-11-09 19:38:45 +00001580 }
1581
1582 // Briefly indicate whether any call clobbers were omitted.
1583 if (OmittedAnyCallClobbers) {
Bill Wendling164558e2009-12-25 13:45:50 +00001584 if (!FirstOp) OS << ",";
Dan Gohman80f6c582009-11-09 19:38:45 +00001585 OS << " ...";
Chris Lattner10491642002-10-30 00:48:05 +00001586 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00001587
Dan Gohman0ba90f32009-10-31 20:19:03 +00001588 bool HaveSemi = false;
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001589 if (Flags) {
1590 if (!HaveSemi) OS << ";"; HaveSemi = true;
1591 OS << " flags: ";
1592
1593 if (Flags & FrameSetup)
1594 OS << "FrameSetup";
1595 }
1596
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001597 if (!memoperands_empty()) {
Dan Gohman0ba90f32009-10-31 20:19:03 +00001598 if (!HaveSemi) OS << ";"; HaveSemi = true;
1599
1600 OS << " mem:";
Dan Gohmanc76909a2009-09-25 20:36:54 +00001601 for (mmo_iterator i = memoperands_begin(), e = memoperands_end();
1602 i != e; ++i) {
1603 OS << **i;
Oscar Fuentesee56c422010-08-02 06:00:15 +00001604 if (llvm::next(i) != e)
Dan Gohmancd26ec52009-09-23 01:33:16 +00001605 OS << " ";
Dan Gohman69de1932008-02-06 22:27:42 +00001606 }
1607 }
1608
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001609 // Print the regclass of any virtual registers encountered.
1610 if (MRI && !VirtRegs.empty()) {
1611 if (!HaveSemi) OS << ";"; HaveSemi = true;
1612 for (unsigned i = 0; i != VirtRegs.size(); ++i) {
1613 const TargetRegisterClass *RC = MRI->getRegClass(VirtRegs[i]);
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +00001614 OS << " " << RC->getName() << ':' << PrintReg(VirtRegs[i]);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001615 for (unsigned j = i+1; j != VirtRegs.size();) {
1616 if (MRI->getRegClass(VirtRegs[j]) != RC) {
1617 ++j;
1618 continue;
1619 }
1620 if (VirtRegs[i] != VirtRegs[j])
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +00001621 OS << "," << PrintReg(VirtRegs[j]);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001622 VirtRegs.erase(VirtRegs.begin()+j);
1623 }
1624 }
1625 }
1626
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001627 // Print debug location information.
Devang Patel4d3586d2011-08-04 20:44:26 +00001628 if (isDebugValue() && getOperand(e - 1).isMetadata()) {
1629 if (!HaveSemi) OS << ";"; HaveSemi = true;
1630 DIVariable DV(getOperand(e - 1).getMetadata());
1631 OS << " line no:" << DV.getLineNumber();
1632 if (MDNode *InlinedAt = DV.getInlinedAt()) {
1633 DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(InlinedAt);
1634 if (!InlinedAtDL.isUnknown()) {
1635 OS << " inlined @[ ";
1636 printDebugLoc(InlinedAtDL, MF, OS);
1637 OS << " ]";
1638 }
1639 }
1640 } else if (!debugLoc.isUnknown() && MF) {
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001641 if (!HaveSemi) OS << ";"; HaveSemi = true;
Dan Gohman75ae5932009-11-23 21:29:08 +00001642 OS << " dbg:";
Devang Patelda0e89f2010-06-29 21:51:32 +00001643 printDebugLoc(debugLoc, MF, OS);
Bill Wendlingb5ef2732009-02-19 21:44:55 +00001644 }
1645
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001646 OS << '\n';
Chris Lattner10491642002-10-30 00:48:05 +00001647}
1648
Owen Andersonb487e722008-01-24 01:10:07 +00001649bool MachineInstr::addRegisterKilled(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001650 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +00001651 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001652 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001653 bool hasAliases = isPhysReg && RegInfo->getAliasSet(IncomingReg);
Dan Gohman3f629402008-09-03 15:56:16 +00001654 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001655 SmallVector<unsigned,4> DeadOps;
Bill Wendling4a23d722008-03-03 22:14:33 +00001656 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1657 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesenefb8e3e2009-08-04 20:09:25 +00001658 if (!MO.isReg() || !MO.isUse() || MO.isUndef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001659 continue;
1660 unsigned Reg = MO.getReg();
1661 if (!Reg)
1662 continue;
Bill Wendling4a23d722008-03-03 22:14:33 +00001663
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001664 if (Reg == IncomingReg) {
Dan Gohman3f629402008-09-03 15:56:16 +00001665 if (!Found) {
1666 if (MO.isKill())
1667 // The register is already marked kill.
1668 return true;
Jakob Stoklund Olesenece48182009-08-02 19:13:03 +00001669 if (isPhysReg && isRegTiedToDefOperand(i))
1670 // Two-address uses of physregs must not be marked kill.
1671 return true;
Dan Gohman3f629402008-09-03 15:56:16 +00001672 MO.setIsKill();
1673 Found = true;
1674 }
1675 } else if (hasAliases && MO.isKill() &&
1676 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001677 // A super-register kill already exists.
1678 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001679 return true;
1680 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001681 DeadOps.push_back(i);
Bill Wendling4a23d722008-03-03 22:14:33 +00001682 }
1683 }
1684
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001685 // Trim unneeded kill operands.
1686 while (!DeadOps.empty()) {
1687 unsigned OpIdx = DeadOps.back();
1688 if (getOperand(OpIdx).isImplicit())
1689 RemoveOperand(OpIdx);
1690 else
1691 getOperand(OpIdx).setIsKill(false);
1692 DeadOps.pop_back();
1693 }
1694
Bill Wendling4a23d722008-03-03 22:14:33 +00001695 // If not found, this means an alias of one of the operands is killed. Add a
Owen Andersonb487e722008-01-24 01:10:07 +00001696 // new implicit operand if required.
Dan Gohman3f629402008-09-03 15:56:16 +00001697 if (!Found && AddIfNotFound) {
Bill Wendling4a23d722008-03-03 22:14:33 +00001698 addOperand(MachineOperand::CreateReg(IncomingReg,
1699 false /*IsDef*/,
1700 true /*IsImp*/,
1701 true /*IsKill*/));
Owen Andersonb487e722008-01-24 01:10:07 +00001702 return true;
1703 }
Dan Gohman3f629402008-09-03 15:56:16 +00001704 return Found;
Owen Andersonb487e722008-01-24 01:10:07 +00001705}
1706
1707bool MachineInstr::addRegisterDead(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001708 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +00001709 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001710 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Evan Cheng01b2e232008-06-27 22:11:49 +00001711 bool hasAliases = isPhysReg && RegInfo->getAliasSet(IncomingReg);
Dan Gohman3f629402008-09-03 15:56:16 +00001712 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001713 SmallVector<unsigned,4> DeadOps;
Owen Andersonb487e722008-01-24 01:10:07 +00001714 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1715 MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001716 if (!MO.isReg() || !MO.isDef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001717 continue;
1718 unsigned Reg = MO.getReg();
Dan Gohman3f629402008-09-03 15:56:16 +00001719 if (!Reg)
1720 continue;
1721
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001722 if (Reg == IncomingReg) {
Jakob Stoklund Olesenb793bc12011-04-05 16:53:50 +00001723 MO.setIsDead();
1724 Found = true;
Dan Gohman3f629402008-09-03 15:56:16 +00001725 } else if (hasAliases && MO.isDead() &&
1726 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001727 // There exists a super-register that's marked dead.
1728 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001729 return true;
Owen Anderson22ae9992008-08-14 18:34:18 +00001730 if (RegInfo->getSubRegisters(IncomingReg) &&
1731 RegInfo->getSuperRegisters(Reg) &&
1732 RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001733 DeadOps.push_back(i);
Owen Andersonb487e722008-01-24 01:10:07 +00001734 }
1735 }
1736
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001737 // Trim unneeded dead operands.
1738 while (!DeadOps.empty()) {
1739 unsigned OpIdx = DeadOps.back();
1740 if (getOperand(OpIdx).isImplicit())
1741 RemoveOperand(OpIdx);
1742 else
1743 getOperand(OpIdx).setIsDead(false);
1744 DeadOps.pop_back();
1745 }
1746
Dan Gohman3f629402008-09-03 15:56:16 +00001747 // If not found, this means an alias of one of the operands is dead. Add a
1748 // new implicit operand if required.
Chris Lattner31530612009-06-24 17:54:48 +00001749 if (Found || !AddIfNotFound)
1750 return Found;
Jim Grosbachee61d672011-08-24 16:44:17 +00001751
Chris Lattner31530612009-06-24 17:54:48 +00001752 addOperand(MachineOperand::CreateReg(IncomingReg,
1753 true /*IsDef*/,
1754 true /*IsImp*/,
1755 false /*IsKill*/,
1756 true /*IsDead*/));
1757 return true;
Owen Andersonb487e722008-01-24 01:10:07 +00001758}
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001759
1760void MachineInstr::addRegisterDefined(unsigned IncomingReg,
1761 const TargetRegisterInfo *RegInfo) {
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +00001762 if (TargetRegisterInfo::isPhysicalRegister(IncomingReg)) {
1763 MachineOperand *MO = findRegisterDefOperand(IncomingReg, false, RegInfo);
1764 if (MO)
1765 return;
1766 } else {
1767 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1768 const MachineOperand &MO = getOperand(i);
1769 if (MO.isReg() && MO.getReg() == IncomingReg && MO.isDef() &&
1770 MO.getSubReg() == 0)
1771 return;
1772 }
1773 }
1774 addOperand(MachineOperand::CreateReg(IncomingReg,
1775 true /*IsDef*/,
1776 true /*IsImp*/));
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001777}
Evan Cheng67eaa082010-03-03 23:37:30 +00001778
Dan Gohmandb497122010-06-18 23:28:01 +00001779void MachineInstr::setPhysRegsDeadExcept(const SmallVectorImpl<unsigned> &UsedRegs,
1780 const TargetRegisterInfo &TRI) {
1781 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1782 MachineOperand &MO = getOperand(i);
1783 if (!MO.isReg() || !MO.isDef()) continue;
1784 unsigned Reg = MO.getReg();
1785 if (Reg == 0) continue;
1786 bool Dead = true;
1787 for (SmallVectorImpl<unsigned>::const_iterator I = UsedRegs.begin(),
1788 E = UsedRegs.end(); I != E; ++I)
1789 if (TRI.regsOverlap(*I, Reg)) {
1790 Dead = false;
1791 break;
1792 }
1793 // If there are no uses, including partial uses, the def is dead.
1794 if (Dead) MO.setIsDead();
1795 }
1796}
1797
Evan Cheng67eaa082010-03-03 23:37:30 +00001798unsigned
1799MachineInstrExpressionTrait::getHashValue(const MachineInstr* const &MI) {
1800 unsigned Hash = MI->getOpcode() * 37;
1801 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1802 const MachineOperand &MO = MI->getOperand(i);
1803 uint64_t Key = (uint64_t)MO.getType() << 32;
1804 switch (MO.getType()) {
Chris Lattner72aaa3c2010-03-13 08:14:18 +00001805 default: break;
1806 case MachineOperand::MO_Register:
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001807 if (MO.isDef() && TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Chris Lattner72aaa3c2010-03-13 08:14:18 +00001808 continue; // Skip virtual register defs.
1809 Key |= MO.getReg();
1810 break;
1811 case MachineOperand::MO_Immediate:
1812 Key |= MO.getImm();
1813 break;
1814 case MachineOperand::MO_FrameIndex:
1815 case MachineOperand::MO_ConstantPoolIndex:
1816 case MachineOperand::MO_JumpTableIndex:
1817 Key |= MO.getIndex();
1818 break;
1819 case MachineOperand::MO_MachineBasicBlock:
1820 Key |= DenseMapInfo<void*>::getHashValue(MO.getMBB());
1821 break;
1822 case MachineOperand::MO_GlobalAddress:
1823 Key |= DenseMapInfo<void*>::getHashValue(MO.getGlobal());
1824 break;
1825 case MachineOperand::MO_BlockAddress:
1826 Key |= DenseMapInfo<void*>::getHashValue(MO.getBlockAddress());
1827 break;
1828 case MachineOperand::MO_MCSymbol:
1829 Key |= DenseMapInfo<void*>::getHashValue(MO.getMCSymbol());
1830 break;
Evan Cheng67eaa082010-03-03 23:37:30 +00001831 }
1832 Key += ~(Key << 32);
1833 Key ^= (Key >> 22);
1834 Key += ~(Key << 13);
1835 Key ^= (Key >> 8);
1836 Key += (Key << 3);
1837 Key ^= (Key >> 15);
1838 Key += ~(Key << 27);
1839 Key ^= (Key >> 31);
1840 Hash = (unsigned)Key + Hash * 37;
1841 }
1842 return Hash;
1843}
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +00001844
1845void MachineInstr::emitError(StringRef Msg) const {
1846 // Find the source location cookie.
1847 unsigned LocCookie = 0;
1848 const MDNode *LocMD = 0;
1849 for (unsigned i = getNumOperands(); i != 0; --i) {
1850 if (getOperand(i-1).isMetadata() &&
1851 (LocMD = getOperand(i-1).getMetadata()) &&
1852 LocMD->getNumOperands() != 0) {
1853 if (const ConstantInt *CI = dyn_cast<ConstantInt>(LocMD->getOperand(0))) {
1854 LocCookie = CI->getZExtValue();
1855 break;
1856 }
1857 }
1858 }
1859
1860 if (const MachineBasicBlock *MBB = getParent())
1861 if (const MachineFunction *MF = MBB->getParent())
1862 return MF->getMMI().getModule()->getContext().emitError(LocCookie, Msg);
1863 report_fatal_error(Msg);
1864}