Chris Lattner | e138b3d | 2008-01-01 20:36:19 +0000 | [diff] [blame] | 1 | //===-- lib/CodeGen/MachineInstr.cpp --------------------------------------===// |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 2 | // |
John Criswell | b576c94 | 2003-10-20 19:43:21 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 7 | // |
John Criswell | b576c94 | 2003-10-20 19:43:21 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
Brian Gaeke | 21326fc | 2004-02-13 04:39:32 +0000 | [diff] [blame] | 9 | // |
| 10 | // Methods common to all machine instructions. |
| 11 | // |
Chris Lattner | 035dfbe | 2002-08-09 20:08:06 +0000 | [diff] [blame] | 12 | //===----------------------------------------------------------------------===// |
Vikram S. Adve | 70bc4b5 | 2001-07-21 12:41:50 +0000 | [diff] [blame] | 13 | |
Chris Lattner | 822b4fb | 2001-09-07 17:18:30 +0000 | [diff] [blame] | 14 | #include "llvm/CodeGen/MachineInstr.h" |
Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 15 | #include "llvm/Constants.h" |
Dan Gohman | 8c2b525 | 2009-10-30 01:27:03 +0000 | [diff] [blame] | 16 | #include "llvm/Function.h" |
Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 17 | #include "llvm/InlineAsm.h" |
Jakob Stoklund Olesen | d519de0 | 2011-07-02 03:53:34 +0000 | [diff] [blame] | 18 | #include "llvm/LLVMContext.h" |
Chris Lattner | 72aaa3c | 2010-03-13 08:14:18 +0000 | [diff] [blame] | 19 | #include "llvm/Metadata.h" |
Jakob Stoklund Olesen | d519de0 | 2011-07-02 03:53:34 +0000 | [diff] [blame] | 20 | #include "llvm/Module.h" |
Chris Lattner | 5e9cd43 | 2009-12-28 08:30:43 +0000 | [diff] [blame] | 21 | #include "llvm/Type.h" |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 22 | #include "llvm/Value.h" |
Dan Gohman | cd26ec5 | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 23 | #include "llvm/Assembly/Writer.h" |
Evan Cheng | 506049f | 2010-03-03 01:44:33 +0000 | [diff] [blame] | 24 | #include "llvm/CodeGen/MachineConstantPool.h" |
Chris Lattner | 8517e1f | 2004-02-19 16:17:08 +0000 | [diff] [blame] | 25 | #include "llvm/CodeGen/MachineFunction.h" |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 26 | #include "llvm/CodeGen/MachineMemOperand.h" |
Jakob Stoklund Olesen | d519de0 | 2011-07-02 03:53:34 +0000 | [diff] [blame] | 27 | #include "llvm/CodeGen/MachineModuleInfo.h" |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 28 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Dan Gohman | 69de193 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 29 | #include "llvm/CodeGen/PseudoSourceValue.h" |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 30 | #include "llvm/MC/MCInstrDesc.h" |
Chris Lattner | 72aaa3c | 2010-03-13 08:14:18 +0000 | [diff] [blame] | 31 | #include "llvm/MC/MCSymbol.h" |
Chris Lattner | 1049164 | 2002-10-30 00:48:05 +0000 | [diff] [blame] | 32 | #include "llvm/Target/TargetMachine.h" |
Evan Cheng | bb81d97 | 2008-01-31 09:59:15 +0000 | [diff] [blame] | 33 | #include "llvm/Target/TargetInstrInfo.h" |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 34 | #include "llvm/Target/TargetRegisterInfo.h" |
Dan Gohman | e33f44c | 2009-10-07 17:38:06 +0000 | [diff] [blame] | 35 | #include "llvm/Analysis/AliasAnalysis.h" |
Argyrios Kyrtzidis | a26eae6 | 2009-04-30 23:22:31 +0000 | [diff] [blame] | 36 | #include "llvm/Analysis/DebugInfo.h" |
David Greene | 3b32533 | 2010-01-04 23:48:20 +0000 | [diff] [blame] | 37 | #include "llvm/Support/Debug.h" |
Torok Edwin | c25e758 | 2009-07-11 20:10:48 +0000 | [diff] [blame] | 38 | #include "llvm/Support/ErrorHandling.h" |
Dan Gohman | 2c3f7ae | 2008-07-17 23:49:46 +0000 | [diff] [blame] | 39 | #include "llvm/Support/LeakDetector.h" |
Dan Gohman | ce42e40 | 2008-07-07 20:32:02 +0000 | [diff] [blame] | 40 | #include "llvm/Support/MathExtras.h" |
Chris Lattner | edfb72c | 2008-08-24 20:37:32 +0000 | [diff] [blame] | 41 | #include "llvm/Support/raw_ostream.h" |
Dan Gohman | b8d2f55 | 2008-08-20 15:58:01 +0000 | [diff] [blame] | 42 | #include "llvm/ADT/FoldingSet.h" |
Chris Lattner | 0742b59 | 2004-02-23 18:38:20 +0000 | [diff] [blame] | 43 | using namespace llvm; |
Brian Gaeke | d0fde30 | 2003-11-11 22:41:34 +0000 | [diff] [blame] | 44 | |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 45 | //===----------------------------------------------------------------------===// |
| 46 | // MachineOperand Implementation |
| 47 | //===----------------------------------------------------------------------===// |
| 48 | |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 49 | /// AddRegOperandToRegInfo - Add this register operand to the specified |
| 50 | /// MachineRegisterInfo. If it is null, then the next/prev fields should be |
| 51 | /// explicitly nulled out. |
| 52 | void MachineOperand::AddRegOperandToRegInfo(MachineRegisterInfo *RegInfo) { |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 53 | assert(isReg() && "Can only add reg operand to use lists"); |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 54 | |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 55 | // If the reginfo pointer is null, just explicitly null out or next/prev |
| 56 | // pointers, to ensure they are not garbage. |
| 57 | if (RegInfo == 0) { |
| 58 | Contents.Reg.Prev = 0; |
| 59 | Contents.Reg.Next = 0; |
| 60 | return; |
| 61 | } |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 62 | |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 63 | // Otherwise, add this operand to the head of the registers use/def list. |
Chris Lattner | 80fe531 | 2008-01-01 21:08:22 +0000 | [diff] [blame] | 64 | MachineOperand **Head = &RegInfo->getRegUseDefListHead(getReg()); |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 65 | |
Chris Lattner | 80fe531 | 2008-01-01 21:08:22 +0000 | [diff] [blame] | 66 | // For SSA values, we prefer to keep the definition at the start of the list. |
| 67 | // we do this by skipping over the definition if it is at the head of the |
| 68 | // list. |
| 69 | if (*Head && (*Head)->isDef()) |
| 70 | Head = &(*Head)->Contents.Reg.Next; |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 71 | |
Chris Lattner | 80fe531 | 2008-01-01 21:08:22 +0000 | [diff] [blame] | 72 | Contents.Reg.Next = *Head; |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 73 | if (Contents.Reg.Next) { |
| 74 | assert(getReg() == Contents.Reg.Next->getReg() && |
| 75 | "Different regs on the same list!"); |
| 76 | Contents.Reg.Next->Contents.Reg.Prev = &Contents.Reg.Next; |
| 77 | } |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 78 | |
Chris Lattner | 80fe531 | 2008-01-01 21:08:22 +0000 | [diff] [blame] | 79 | Contents.Reg.Prev = Head; |
| 80 | *Head = this; |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 81 | } |
| 82 | |
Dan Gohman | 3bc1a37 | 2009-04-15 01:17:37 +0000 | [diff] [blame] | 83 | /// RemoveRegOperandFromRegInfo - Remove this register operand from the |
| 84 | /// MachineRegisterInfo it is linked with. |
| 85 | void MachineOperand::RemoveRegOperandFromRegInfo() { |
| 86 | assert(isOnRegUseList() && "Reg operand is not on a use list"); |
| 87 | // Unlink this from the doubly linked list of operands. |
| 88 | MachineOperand *NextOp = Contents.Reg.Next; |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 89 | *Contents.Reg.Prev = NextOp; |
Dan Gohman | 3bc1a37 | 2009-04-15 01:17:37 +0000 | [diff] [blame] | 90 | if (NextOp) { |
| 91 | assert(NextOp->getReg() == getReg() && "Corrupt reg use/def chain!"); |
| 92 | NextOp->Contents.Reg.Prev = Contents.Reg.Prev; |
| 93 | } |
| 94 | Contents.Reg.Prev = 0; |
| 95 | Contents.Reg.Next = 0; |
| 96 | } |
| 97 | |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 98 | void MachineOperand::setReg(unsigned Reg) { |
| 99 | if (getReg() == Reg) return; // No change. |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 100 | |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 101 | // Otherwise, we have to change the register. If this operand is embedded |
| 102 | // into a machine function, we need to update the old and new register's |
| 103 | // use/def lists. |
| 104 | if (MachineInstr *MI = getParent()) |
| 105 | if (MachineBasicBlock *MBB = MI->getParent()) |
| 106 | if (MachineFunction *MF = MBB->getParent()) { |
| 107 | RemoveRegOperandFromRegInfo(); |
Jakob Stoklund Olesen | 2594746 | 2010-10-19 20:56:32 +0000 | [diff] [blame] | 108 | SmallContents.RegNo = Reg; |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 109 | AddRegOperandToRegInfo(&MF->getRegInfo()); |
| 110 | return; |
| 111 | } |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 112 | |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 113 | // Otherwise, just change the register, no problem. :) |
Jakob Stoklund Olesen | 2594746 | 2010-10-19 20:56:32 +0000 | [diff] [blame] | 114 | SmallContents.RegNo = Reg; |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 115 | } |
| 116 | |
Jakob Stoklund Olesen | 2da5337 | 2010-05-28 18:18:53 +0000 | [diff] [blame] | 117 | void MachineOperand::substVirtReg(unsigned Reg, unsigned SubIdx, |
| 118 | const TargetRegisterInfo &TRI) { |
| 119 | assert(TargetRegisterInfo::isVirtualRegister(Reg)); |
| 120 | if (SubIdx && getSubReg()) |
| 121 | SubIdx = TRI.composeSubRegIndices(SubIdx, getSubReg()); |
| 122 | setReg(Reg); |
Jakob Stoklund Olesen | a5135f6 | 2010-06-01 22:39:25 +0000 | [diff] [blame] | 123 | if (SubIdx) |
| 124 | setSubReg(SubIdx); |
Jakob Stoklund Olesen | 2da5337 | 2010-05-28 18:18:53 +0000 | [diff] [blame] | 125 | } |
| 126 | |
| 127 | void MachineOperand::substPhysReg(unsigned Reg, const TargetRegisterInfo &TRI) { |
| 128 | assert(TargetRegisterInfo::isPhysicalRegister(Reg)); |
| 129 | if (getSubReg()) { |
| 130 | Reg = TRI.getSubReg(Reg, getSubReg()); |
Jakob Stoklund Olesen | cf724f0 | 2011-05-08 19:21:08 +0000 | [diff] [blame] | 131 | // Note that getSubReg() may return 0 if the sub-register doesn't exist. |
| 132 | // That won't happen in legal code. |
Jakob Stoklund Olesen | 2da5337 | 2010-05-28 18:18:53 +0000 | [diff] [blame] | 133 | setSubReg(0); |
| 134 | } |
| 135 | setReg(Reg); |
| 136 | } |
| 137 | |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 138 | /// ChangeToImmediate - Replace this operand with a new immediate operand of |
| 139 | /// the specified value. If an operand is known to be an immediate already, |
| 140 | /// the setImm method should be used. |
| 141 | void MachineOperand::ChangeToImmediate(int64_t ImmVal) { |
| 142 | // If this operand is currently a register operand, and if this is in a |
| 143 | // function, deregister the operand from the register's use/def list. |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 144 | if (isReg() && getParent() && getParent()->getParent() && |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 145 | getParent()->getParent()->getParent()) |
| 146 | RemoveRegOperandFromRegInfo(); |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 147 | |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 148 | OpKind = MO_Immediate; |
| 149 | Contents.ImmVal = ImmVal; |
| 150 | } |
| 151 | |
| 152 | /// ChangeToRegister - Replace this operand with a new register operand of |
| 153 | /// the specified value. If an operand is known to be an register already, |
| 154 | /// the setReg method should be used. |
| 155 | void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp, |
Dale Johannesen | 9653f9e | 2010-02-10 00:41:49 +0000 | [diff] [blame] | 156 | bool isKill, bool isDead, bool isUndef, |
| 157 | bool isDebug) { |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 158 | // If this operand is already a register operand, use setReg to update the |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 159 | // register's use/def lists. |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 160 | if (isReg()) { |
Dale Johannesen | e009180 | 2008-09-14 01:44:36 +0000 | [diff] [blame] | 161 | assert(!isEarlyClobber()); |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 162 | setReg(Reg); |
| 163 | } else { |
| 164 | // Otherwise, change this to a register and set the reg#. |
| 165 | OpKind = MO_Register; |
Jakob Stoklund Olesen | 2594746 | 2010-10-19 20:56:32 +0000 | [diff] [blame] | 166 | SmallContents.RegNo = Reg; |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 167 | |
| 168 | // If this operand is embedded in a function, add the operand to the |
| 169 | // register's use/def list. |
| 170 | if (MachineInstr *MI = getParent()) |
| 171 | if (MachineBasicBlock *MBB = MI->getParent()) |
| 172 | if (MachineFunction *MF = MBB->getParent()) |
| 173 | AddRegOperandToRegInfo(&MF->getRegInfo()); |
| 174 | } |
| 175 | |
| 176 | IsDef = isDef; |
| 177 | IsImp = isImp; |
| 178 | IsKill = isKill; |
| 179 | IsDead = isDead; |
Evan Cheng | 4784f1f | 2009-06-30 08:49:04 +0000 | [diff] [blame] | 180 | IsUndef = isUndef; |
Jakob Stoklund Olesen | 2068215 | 2011-12-07 00:22:07 +0000 | [diff] [blame] | 181 | IsInternalRead = false; |
Dale Johannesen | e009180 | 2008-09-14 01:44:36 +0000 | [diff] [blame] | 182 | IsEarlyClobber = false; |
Dale Johannesen | 9653f9e | 2010-02-10 00:41:49 +0000 | [diff] [blame] | 183 | IsDebug = isDebug; |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 184 | SubReg = 0; |
| 185 | } |
| 186 | |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 187 | /// isIdenticalTo - Return true if this operand is identical to the specified |
| 188 | /// operand. |
| 189 | bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const { |
Chris Lattner | 3153061 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 190 | if (getType() != Other.getType() || |
| 191 | getTargetFlags() != Other.getTargetFlags()) |
| 192 | return false; |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 193 | |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 194 | switch (getType()) { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 195 | default: llvm_unreachable("Unrecognized operand type"); |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 196 | case MachineOperand::MO_Register: |
| 197 | return getReg() == Other.getReg() && isDef() == Other.isDef() && |
| 198 | getSubReg() == Other.getSubReg(); |
| 199 | case MachineOperand::MO_Immediate: |
| 200 | return getImm() == Other.getImm(); |
Cameron Zwarich | c20fb63 | 2011-07-01 23:45:21 +0000 | [diff] [blame] | 201 | case MachineOperand::MO_CImmediate: |
| 202 | return getCImm() == Other.getCImm(); |
Nate Begeman | e8b7ccf | 2008-02-14 07:39:30 +0000 | [diff] [blame] | 203 | case MachineOperand::MO_FPImmediate: |
| 204 | return getFPImm() == Other.getFPImm(); |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 205 | case MachineOperand::MO_MachineBasicBlock: |
| 206 | return getMBB() == Other.getMBB(); |
| 207 | case MachineOperand::MO_FrameIndex: |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 208 | return getIndex() == Other.getIndex(); |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 209 | case MachineOperand::MO_ConstantPoolIndex: |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 210 | return getIndex() == Other.getIndex() && getOffset() == Other.getOffset(); |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 211 | case MachineOperand::MO_JumpTableIndex: |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 212 | return getIndex() == Other.getIndex(); |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 213 | case MachineOperand::MO_GlobalAddress: |
| 214 | return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset(); |
| 215 | case MachineOperand::MO_ExternalSymbol: |
| 216 | return !strcmp(getSymbolName(), Other.getSymbolName()) && |
| 217 | getOffset() == Other.getOffset(); |
Dan Gohman | 8c2b525 | 2009-10-30 01:27:03 +0000 | [diff] [blame] | 218 | case MachineOperand::MO_BlockAddress: |
| 219 | return getBlockAddress() == Other.getBlockAddress(); |
Chris Lattner | 72aaa3c | 2010-03-13 08:14:18 +0000 | [diff] [blame] | 220 | case MachineOperand::MO_MCSymbol: |
| 221 | return getMCSymbol() == Other.getMCSymbol(); |
Chris Lattner | 24ad3ed | 2010-04-07 18:03:19 +0000 | [diff] [blame] | 222 | case MachineOperand::MO_Metadata: |
| 223 | return getMetadata() == Other.getMetadata(); |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 224 | } |
| 225 | } |
| 226 | |
| 227 | /// print - Print the specified machine operand. |
| 228 | /// |
Mon P Wang | 5ca6bd1 | 2008-10-10 01:43:55 +0000 | [diff] [blame] | 229 | void MachineOperand::print(raw_ostream &OS, const TargetMachine *TM) const { |
Dan Gohman | 80f6c58 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 230 | // If the instruction is embedded into a basic block, we can find the |
| 231 | // target info for the instruction. |
| 232 | if (!TM) |
| 233 | if (const MachineInstr *MI = getParent()) |
| 234 | if (const MachineBasicBlock *MBB = MI->getParent()) |
| 235 | if (const MachineFunction *MF = MBB->getParent()) |
| 236 | TM = &MF->getTarget(); |
Jakob Stoklund Olesen | 4314268 | 2011-01-09 03:05:53 +0000 | [diff] [blame] | 237 | const TargetRegisterInfo *TRI = TM ? TM->getRegisterInfo() : 0; |
Dan Gohman | 80f6c58 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 238 | |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 239 | switch (getType()) { |
| 240 | case MachineOperand::MO_Register: |
Jakob Stoklund Olesen | 4314268 | 2011-01-09 03:05:53 +0000 | [diff] [blame] | 241 | OS << PrintReg(getReg(), TRI, getSubReg()); |
Dan Gohman | 2ccc839 | 2008-12-18 21:51:27 +0000 | [diff] [blame] | 242 | |
Evan Cheng | 4784f1f | 2009-06-30 08:49:04 +0000 | [diff] [blame] | 243 | if (isDef() || isKill() || isDead() || isImplicit() || isUndef() || |
Jakob Stoklund Olesen | 0400345 | 2011-12-07 01:08:22 +0000 | [diff] [blame] | 244 | isInternalRead() || isEarlyClobber()) { |
Chris Lattner | 3153061 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 245 | OS << '<'; |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 246 | bool NeedComma = false; |
Evan Cheng | 0789707 | 2009-10-14 23:37:31 +0000 | [diff] [blame] | 247 | if (isDef()) { |
Chris Lattner | 3153061 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 248 | if (NeedComma) OS << ','; |
Dale Johannesen | 913d3df | 2008-09-12 17:49:03 +0000 | [diff] [blame] | 249 | if (isEarlyClobber()) |
| 250 | OS << "earlyclobber,"; |
Evan Cheng | 0789707 | 2009-10-14 23:37:31 +0000 | [diff] [blame] | 251 | if (isImplicit()) |
| 252 | OS << "imp-"; |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 253 | OS << "def"; |
| 254 | NeedComma = true; |
Evan Cheng | 5affca0 | 2009-10-21 07:56:02 +0000 | [diff] [blame] | 255 | } else if (isImplicit()) { |
Evan Cheng | 0789707 | 2009-10-14 23:37:31 +0000 | [diff] [blame] | 256 | OS << "imp-use"; |
Evan Cheng | 5affca0 | 2009-10-21 07:56:02 +0000 | [diff] [blame] | 257 | NeedComma = true; |
| 258 | } |
Evan Cheng | 0789707 | 2009-10-14 23:37:31 +0000 | [diff] [blame] | 259 | |
Jakob Stoklund Olesen | 2068215 | 2011-12-07 00:22:07 +0000 | [diff] [blame] | 260 | if (isKill() || isDead() || isUndef() || isInternalRead()) { |
Chris Lattner | 3153061 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 261 | if (NeedComma) OS << ','; |
Jakob Stoklund Olesen | 2068215 | 2011-12-07 00:22:07 +0000 | [diff] [blame] | 262 | NeedComma = false; |
| 263 | if (isKill()) { |
| 264 | OS << "kill"; |
| 265 | NeedComma = true; |
| 266 | } |
| 267 | if (isDead()) { |
| 268 | OS << "dead"; |
| 269 | NeedComma = true; |
| 270 | } |
Evan Cheng | 4784f1f | 2009-06-30 08:49:04 +0000 | [diff] [blame] | 271 | if (isUndef()) { |
Jakob Stoklund Olesen | 2068215 | 2011-12-07 00:22:07 +0000 | [diff] [blame] | 272 | if (NeedComma) OS << ','; |
Evan Cheng | 4784f1f | 2009-06-30 08:49:04 +0000 | [diff] [blame] | 273 | OS << "undef"; |
Jakob Stoklund Olesen | 2068215 | 2011-12-07 00:22:07 +0000 | [diff] [blame] | 274 | NeedComma = true; |
| 275 | } |
| 276 | if (isInternalRead()) { |
| 277 | if (NeedComma) OS << ','; |
| 278 | OS << "internal"; |
| 279 | NeedComma = true; |
Evan Cheng | 4784f1f | 2009-06-30 08:49:04 +0000 | [diff] [blame] | 280 | } |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 281 | } |
Chris Lattner | 3153061 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 282 | OS << '>'; |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 283 | } |
| 284 | break; |
| 285 | case MachineOperand::MO_Immediate: |
| 286 | OS << getImm(); |
| 287 | break; |
Devang Patel | 8594d42 | 2011-06-24 20:46:11 +0000 | [diff] [blame] | 288 | case MachineOperand::MO_CImmediate: |
| 289 | getCImm()->getValue().print(OS, false); |
| 290 | break; |
Nate Begeman | e8b7ccf | 2008-02-14 07:39:30 +0000 | [diff] [blame] | 291 | case MachineOperand::MO_FPImmediate: |
Chris Lattner | cf0fe8d | 2009-10-05 05:54:46 +0000 | [diff] [blame] | 292 | if (getFPImm()->getType()->isFloatTy()) |
Nate Begeman | e8b7ccf | 2008-02-14 07:39:30 +0000 | [diff] [blame] | 293 | OS << getFPImm()->getValueAPF().convertToFloat(); |
Chris Lattner | 3153061 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 294 | else |
Nate Begeman | e8b7ccf | 2008-02-14 07:39:30 +0000 | [diff] [blame] | 295 | OS << getFPImm()->getValueAPF().convertToDouble(); |
Nate Begeman | e8b7ccf | 2008-02-14 07:39:30 +0000 | [diff] [blame] | 296 | break; |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 297 | case MachineOperand::MO_MachineBasicBlock: |
Dan Gohman | 0ba90f3 | 2009-10-31 20:19:03 +0000 | [diff] [blame] | 298 | OS << "<BB#" << getMBB()->getNumber() << ">"; |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 299 | break; |
| 300 | case MachineOperand::MO_FrameIndex: |
Chris Lattner | 3153061 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 301 | OS << "<fi#" << getIndex() << '>'; |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 302 | break; |
| 303 | case MachineOperand::MO_ConstantPoolIndex: |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 304 | OS << "<cp#" << getIndex(); |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 305 | if (getOffset()) OS << "+" << getOffset(); |
Chris Lattner | 3153061 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 306 | OS << '>'; |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 307 | break; |
| 308 | case MachineOperand::MO_JumpTableIndex: |
Chris Lattner | 3153061 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 309 | OS << "<jt#" << getIndex() << '>'; |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 310 | break; |
| 311 | case MachineOperand::MO_GlobalAddress: |
Dan Gohman | 8d4e3b5 | 2009-11-06 18:03:10 +0000 | [diff] [blame] | 312 | OS << "<ga:"; |
| 313 | WriteAsOperand(OS, getGlobal(), /*PrintType=*/false); |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 314 | if (getOffset()) OS << "+" << getOffset(); |
Chris Lattner | 3153061 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 315 | OS << '>'; |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 316 | break; |
| 317 | case MachineOperand::MO_ExternalSymbol: |
| 318 | OS << "<es:" << getSymbolName(); |
| 319 | if (getOffset()) OS << "+" << getOffset(); |
Chris Lattner | 3153061 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 320 | OS << '>'; |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 321 | break; |
Dan Gohman | 8c2b525 | 2009-10-30 01:27:03 +0000 | [diff] [blame] | 322 | case MachineOperand::MO_BlockAddress: |
Dale Johannesen | 5f72a5e | 2010-01-13 00:00:24 +0000 | [diff] [blame] | 323 | OS << '<'; |
Dan Gohman | 0ba90f3 | 2009-10-31 20:19:03 +0000 | [diff] [blame] | 324 | WriteAsOperand(OS, getBlockAddress(), /*PrintType=*/false); |
Dan Gohman | 8c2b525 | 2009-10-30 01:27:03 +0000 | [diff] [blame] | 325 | OS << '>'; |
| 326 | break; |
Dale Johannesen | 5f72a5e | 2010-01-13 00:00:24 +0000 | [diff] [blame] | 327 | case MachineOperand::MO_Metadata: |
| 328 | OS << '<'; |
| 329 | WriteAsOperand(OS, getMetadata(), /*PrintType=*/false); |
| 330 | OS << '>'; |
| 331 | break; |
Chris Lattner | 72aaa3c | 2010-03-13 08:14:18 +0000 | [diff] [blame] | 332 | case MachineOperand::MO_MCSymbol: |
| 333 | OS << "<MCSym=" << *getMCSymbol() << '>'; |
| 334 | break; |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 335 | default: |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 336 | llvm_unreachable("Unrecognized operand type"); |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 337 | } |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 338 | |
Chris Lattner | 3153061 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 339 | if (unsigned TF = getTargetFlags()) |
| 340 | OS << "[TF=" << TF << ']'; |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 341 | } |
| 342 | |
| 343 | //===----------------------------------------------------------------------===// |
Dan Gohman | ce42e40 | 2008-07-07 20:32:02 +0000 | [diff] [blame] | 344 | // MachineMemOperand Implementation |
| 345 | //===----------------------------------------------------------------------===// |
| 346 | |
Chris Lattner | 40a858f | 2010-09-21 05:39:30 +0000 | [diff] [blame] | 347 | /// getAddrSpace - Return the LLVM IR address space number that this pointer |
| 348 | /// points into. |
| 349 | unsigned MachinePointerInfo::getAddrSpace() const { |
| 350 | if (V == 0) return 0; |
| 351 | return cast<PointerType>(V->getType())->getAddressSpace(); |
| 352 | } |
| 353 | |
Chris Lattner | e863903 | 2010-09-21 06:22:23 +0000 | [diff] [blame] | 354 | /// getConstantPool - Return a MachinePointerInfo record that refers to the |
| 355 | /// constant pool. |
| 356 | MachinePointerInfo MachinePointerInfo::getConstantPool() { |
| 357 | return MachinePointerInfo(PseudoSourceValue::getConstantPool()); |
| 358 | } |
| 359 | |
| 360 | /// getFixedStack - Return a MachinePointerInfo record that refers to the |
| 361 | /// the specified FrameIndex. |
| 362 | MachinePointerInfo MachinePointerInfo::getFixedStack(int FI, int64_t offset) { |
| 363 | return MachinePointerInfo(PseudoSourceValue::getFixedStack(FI), offset); |
| 364 | } |
| 365 | |
Chris Lattner | 1daa6f4 | 2010-09-21 06:43:24 +0000 | [diff] [blame] | 366 | MachinePointerInfo MachinePointerInfo::getJumpTable() { |
| 367 | return MachinePointerInfo(PseudoSourceValue::getJumpTable()); |
| 368 | } |
| 369 | |
| 370 | MachinePointerInfo MachinePointerInfo::getGOT() { |
| 371 | return MachinePointerInfo(PseudoSourceValue::getGOT()); |
| 372 | } |
Chris Lattner | 40a858f | 2010-09-21 05:39:30 +0000 | [diff] [blame] | 373 | |
Chris Lattner | fc448ff | 2010-09-21 18:51:21 +0000 | [diff] [blame] | 374 | MachinePointerInfo MachinePointerInfo::getStack(int64_t Offset) { |
| 375 | return MachinePointerInfo(PseudoSourceValue::getStack(), Offset); |
| 376 | } |
| 377 | |
Chris Lattner | da39c39 | 2010-09-21 04:32:08 +0000 | [diff] [blame] | 378 | MachineMemOperand::MachineMemOperand(MachinePointerInfo ptrinfo, unsigned f, |
Dan Gohman | f96e4bd | 2010-10-20 00:31:05 +0000 | [diff] [blame] | 379 | uint64_t s, unsigned int a, |
| 380 | const MDNode *TBAAInfo) |
Chris Lattner | da39c39 | 2010-09-21 04:32:08 +0000 | [diff] [blame] | 381 | : PtrInfo(ptrinfo), Size(s), |
Dan Gohman | f96e4bd | 2010-10-20 00:31:05 +0000 | [diff] [blame] | 382 | Flags((f & ((1 << MOMaxBits) - 1)) | ((Log2_32(a) + 1) << MOMaxBits)), |
| 383 | TBAAInfo(TBAAInfo) { |
Chris Lattner | da39c39 | 2010-09-21 04:32:08 +0000 | [diff] [blame] | 384 | assert((PtrInfo.V == 0 || isa<PointerType>(PtrInfo.V->getType())) && |
| 385 | "invalid pointer value"); |
Dan Gohman | 28f02fd | 2009-09-21 19:47:04 +0000 | [diff] [blame] | 386 | assert(getBaseAlignment() == a && "Alignment is not a power of 2!"); |
Dan Gohman | c5e1f98 | 2008-07-16 15:56:42 +0000 | [diff] [blame] | 387 | assert((isLoad() || isStore()) && "Not a load/store!"); |
Dan Gohman | ce42e40 | 2008-07-07 20:32:02 +0000 | [diff] [blame] | 388 | } |
| 389 | |
Dan Gohman | b8d2f55 | 2008-08-20 15:58:01 +0000 | [diff] [blame] | 390 | /// Profile - Gather unique data for the object. |
| 391 | /// |
| 392 | void MachineMemOperand::Profile(FoldingSetNodeID &ID) const { |
Chris Lattner | e8e2e80 | 2010-09-21 04:23:39 +0000 | [diff] [blame] | 393 | ID.AddInteger(getOffset()); |
Dan Gohman | b8d2f55 | 2008-08-20 15:58:01 +0000 | [diff] [blame] | 394 | ID.AddInteger(Size); |
Chris Lattner | e8e2e80 | 2010-09-21 04:23:39 +0000 | [diff] [blame] | 395 | ID.AddPointer(getValue()); |
Dan Gohman | b8d2f55 | 2008-08-20 15:58:01 +0000 | [diff] [blame] | 396 | ID.AddInteger(Flags); |
| 397 | } |
| 398 | |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 399 | void MachineMemOperand::refineAlignment(const MachineMemOperand *MMO) { |
| 400 | // The Value and Offset may differ due to CSE. But the flags and size |
| 401 | // should be the same. |
| 402 | assert(MMO->getFlags() == getFlags() && "Flags mismatch!"); |
| 403 | assert(MMO->getSize() == getSize() && "Size mismatch!"); |
| 404 | |
| 405 | if (MMO->getBaseAlignment() >= getBaseAlignment()) { |
| 406 | // Update the alignment value. |
David Greene | ba2b297 | 2010-02-15 16:48:31 +0000 | [diff] [blame] | 407 | Flags = (Flags & ((1 << MOMaxBits) - 1)) | |
| 408 | ((Log2_32(MMO->getBaseAlignment()) + 1) << MOMaxBits); |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 409 | // Also update the base and offset, because the new alignment may |
| 410 | // not be applicable with the old ones. |
Chris Lattner | e8e2e80 | 2010-09-21 04:23:39 +0000 | [diff] [blame] | 411 | PtrInfo = MMO->PtrInfo; |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 412 | } |
| 413 | } |
| 414 | |
Dan Gohman | 4b2ebc1 | 2009-09-25 23:33:20 +0000 | [diff] [blame] | 415 | /// getAlignment - Return the minimum known alignment in bytes of the |
| 416 | /// actual memory reference. |
| 417 | uint64_t MachineMemOperand::getAlignment() const { |
| 418 | return MinAlign(getBaseAlignment(), getOffset()); |
| 419 | } |
| 420 | |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 421 | raw_ostream &llvm::operator<<(raw_ostream &OS, const MachineMemOperand &MMO) { |
| 422 | assert((MMO.isLoad() || MMO.isStore()) && |
Dan Gohman | cd26ec5 | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 423 | "SV has to be a load, store or both."); |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 424 | |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 425 | if (MMO.isVolatile()) |
Dan Gohman | cd26ec5 | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 426 | OS << "Volatile "; |
| 427 | |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 428 | if (MMO.isLoad()) |
Dan Gohman | cd26ec5 | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 429 | OS << "LD"; |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 430 | if (MMO.isStore()) |
Dan Gohman | cd26ec5 | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 431 | OS << "ST"; |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 432 | OS << MMO.getSize(); |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 433 | |
Dan Gohman | cd26ec5 | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 434 | // Print the address information. |
| 435 | OS << "["; |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 436 | if (!MMO.getValue()) |
Dan Gohman | cd26ec5 | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 437 | OS << "<unknown>"; |
| 438 | else |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 439 | WriteAsOperand(OS, MMO.getValue(), /*PrintType=*/false); |
Dan Gohman | cd26ec5 | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 440 | |
| 441 | // If the alignment of the memory reference itself differs from the alignment |
| 442 | // of the base pointer, print the base alignment explicitly, next to the base |
| 443 | // pointer. |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 444 | if (MMO.getBaseAlignment() != MMO.getAlignment()) |
| 445 | OS << "(align=" << MMO.getBaseAlignment() << ")"; |
Dan Gohman | cd26ec5 | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 446 | |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 447 | if (MMO.getOffset() != 0) |
| 448 | OS << "+" << MMO.getOffset(); |
Dan Gohman | cd26ec5 | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 449 | OS << "]"; |
| 450 | |
| 451 | // Print the alignment of the reference. |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 452 | if (MMO.getBaseAlignment() != MMO.getAlignment() || |
| 453 | MMO.getBaseAlignment() != MMO.getSize()) |
| 454 | OS << "(align=" << MMO.getAlignment() << ")"; |
Dan Gohman | cd26ec5 | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 455 | |
Dan Gohman | f96e4bd | 2010-10-20 00:31:05 +0000 | [diff] [blame] | 456 | // Print TBAA info. |
| 457 | if (const MDNode *TBAAInfo = MMO.getTBAAInfo()) { |
| 458 | OS << "(tbaa="; |
| 459 | if (TBAAInfo->getNumOperands() > 0) |
| 460 | WriteAsOperand(OS, TBAAInfo->getOperand(0), /*PrintType=*/false); |
| 461 | else |
| 462 | OS << "<unknown>"; |
| 463 | OS << ")"; |
| 464 | } |
| 465 | |
Bill Wendling | d65ba72 | 2011-04-29 23:45:22 +0000 | [diff] [blame] | 466 | // Print nontemporal info. |
| 467 | if (MMO.isNonTemporal()) |
| 468 | OS << "(nontemporal)"; |
| 469 | |
Dan Gohman | cd26ec5 | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 470 | return OS; |
| 471 | } |
| 472 | |
Dan Gohman | ce42e40 | 2008-07-07 20:32:02 +0000 | [diff] [blame] | 473 | //===----------------------------------------------------------------------===// |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 474 | // MachineInstr Implementation |
| 475 | //===----------------------------------------------------------------------===// |
| 476 | |
Evan Cheng | c0f64ff | 2006-11-27 23:37:22 +0000 | [diff] [blame] | 477 | /// MachineInstr ctor - This constructor creates a dummy MachineInstr with |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 478 | /// MCID NULL and no operands. |
Evan Cheng | c0f64ff | 2006-11-27 23:37:22 +0000 | [diff] [blame] | 479 | MachineInstr::MachineInstr() |
Jakob Stoklund Olesen | cc84cda | 2011-09-29 01:47:36 +0000 | [diff] [blame] | 480 | : MCID(0), Flags(0), AsmPrinterFlags(0), |
Anton Korobeynikov | 6dd9747 | 2011-03-05 18:43:04 +0000 | [diff] [blame] | 481 | MemRefs(0), MemRefsEnd(0), |
Chris Lattner | a4f2bb0 | 2010-04-02 20:17:23 +0000 | [diff] [blame] | 482 | Parent(0) { |
Dan Gohman | 2c3f7ae | 2008-07-17 23:49:46 +0000 | [diff] [blame] | 483 | // Make sure that we get added to a machine basicblock |
| 484 | LeakDetector::addGarbageObject(this); |
Chris Lattner | 7279122 | 2002-10-28 20:59:49 +0000 | [diff] [blame] | 485 | } |
| 486 | |
Evan Cheng | 67f660c | 2006-11-30 07:08:44 +0000 | [diff] [blame] | 487 | void MachineInstr::addImplicitDefUseOperands() { |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 488 | if (MCID->ImplicitDefs) |
| 489 | for (const unsigned *ImpDefs = MCID->ImplicitDefs; *ImpDefs; ++ImpDefs) |
Chris Lattner | 8019f41 | 2007-12-30 00:41:17 +0000 | [diff] [blame] | 490 | addOperand(MachineOperand::CreateReg(*ImpDefs, true, true)); |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 491 | if (MCID->ImplicitUses) |
| 492 | for (const unsigned *ImpUses = MCID->ImplicitUses; *ImpUses; ++ImpUses) |
Chris Lattner | 8019f41 | 2007-12-30 00:41:17 +0000 | [diff] [blame] | 493 | addOperand(MachineOperand::CreateReg(*ImpUses, false, true)); |
Evan Cheng | d7de496 | 2006-11-13 23:34:06 +0000 | [diff] [blame] | 494 | } |
| 495 | |
Bob Wilson | 0855cad | 2010-04-09 04:34:03 +0000 | [diff] [blame] | 496 | /// MachineInstr ctor - This constructor creates a MachineInstr and adds the |
| 497 | /// implicit operands. It reserves space for the number of operands specified by |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 498 | /// the MCInstrDesc. |
| 499 | MachineInstr::MachineInstr(const MCInstrDesc &tid, bool NoImp) |
Jakob Stoklund Olesen | cc84cda | 2011-09-29 01:47:36 +0000 | [diff] [blame] | 500 | : MCID(&tid), Flags(0), AsmPrinterFlags(0), |
Chris Lattner | a4f2bb0 | 2010-04-02 20:17:23 +0000 | [diff] [blame] | 501 | MemRefs(0), MemRefsEnd(0), Parent(0) { |
Jakob Stoklund Olesen | cc84cda | 2011-09-29 01:47:36 +0000 | [diff] [blame] | 502 | unsigned NumImplicitOps = 0; |
Bob Wilson | 1793ab9 | 2010-04-09 04:46:43 +0000 | [diff] [blame] | 503 | if (!NoImp) |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 504 | NumImplicitOps = MCID->getNumImplicitDefs() + MCID->getNumImplicitUses(); |
| 505 | Operands.reserve(NumImplicitOps + MCID->getNumOperands()); |
Evan Cheng | fa94572 | 2007-10-13 02:23:01 +0000 | [diff] [blame] | 506 | if (!NoImp) |
| 507 | addImplicitDefUseOperands(); |
Dan Gohman | 2c3f7ae | 2008-07-17 23:49:46 +0000 | [diff] [blame] | 508 | // Make sure that we get added to a machine basicblock |
| 509 | LeakDetector::addGarbageObject(this); |
Evan Cheng | d7de496 | 2006-11-13 23:34:06 +0000 | [diff] [blame] | 510 | } |
| 511 | |
Dale Johannesen | 06efc02 | 2009-01-27 23:20:29 +0000 | [diff] [blame] | 512 | /// MachineInstr ctor - As above, but with a DebugLoc. |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 513 | MachineInstr::MachineInstr(const MCInstrDesc &tid, const DebugLoc dl, |
Dale Johannesen | 06efc02 | 2009-01-27 23:20:29 +0000 | [diff] [blame] | 514 | bool NoImp) |
Jakob Stoklund Olesen | cc84cda | 2011-09-29 01:47:36 +0000 | [diff] [blame] | 515 | : MCID(&tid), Flags(0), AsmPrinterFlags(0), |
Anton Korobeynikov | 6dd9747 | 2011-03-05 18:43:04 +0000 | [diff] [blame] | 516 | MemRefs(0), MemRefsEnd(0), Parent(0), debugLoc(dl) { |
Jakob Stoklund Olesen | cc84cda | 2011-09-29 01:47:36 +0000 | [diff] [blame] | 517 | unsigned NumImplicitOps = 0; |
Bob Wilson | 1793ab9 | 2010-04-09 04:46:43 +0000 | [diff] [blame] | 518 | if (!NoImp) |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 519 | NumImplicitOps = MCID->getNumImplicitDefs() + MCID->getNumImplicitUses(); |
| 520 | Operands.reserve(NumImplicitOps + MCID->getNumOperands()); |
Dale Johannesen | 06efc02 | 2009-01-27 23:20:29 +0000 | [diff] [blame] | 521 | if (!NoImp) |
| 522 | addImplicitDefUseOperands(); |
| 523 | // Make sure that we get added to a machine basicblock |
| 524 | LeakDetector::addGarbageObject(this); |
| 525 | } |
| 526 | |
| 527 | /// MachineInstr ctor - Work exactly the same as the ctor two above, except |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 528 | /// that the MachineInstr is created and added to the end of the specified |
Dale Johannesen | 06efc02 | 2009-01-27 23:20:29 +0000 | [diff] [blame] | 529 | /// basic block. |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 530 | MachineInstr::MachineInstr(MachineBasicBlock *MBB, const MCInstrDesc &tid) |
Jakob Stoklund Olesen | cc84cda | 2011-09-29 01:47:36 +0000 | [diff] [blame] | 531 | : MCID(&tid), Flags(0), AsmPrinterFlags(0), |
Chris Lattner | a4f2bb0 | 2010-04-02 20:17:23 +0000 | [diff] [blame] | 532 | MemRefs(0), MemRefsEnd(0), Parent(0) { |
Dale Johannesen | 06efc02 | 2009-01-27 23:20:29 +0000 | [diff] [blame] | 533 | assert(MBB && "Cannot use inserting ctor with null basic block!"); |
Jakob Stoklund Olesen | cc84cda | 2011-09-29 01:47:36 +0000 | [diff] [blame] | 534 | unsigned NumImplicitOps = |
| 535 | MCID->getNumImplicitDefs() + MCID->getNumImplicitUses(); |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 536 | Operands.reserve(NumImplicitOps + MCID->getNumOperands()); |
Dale Johannesen | 06efc02 | 2009-01-27 23:20:29 +0000 | [diff] [blame] | 537 | addImplicitDefUseOperands(); |
| 538 | // Make sure that we get added to a machine basicblock |
| 539 | LeakDetector::addGarbageObject(this); |
| 540 | MBB->push_back(this); // Add instruction to end of basic block! |
| 541 | } |
| 542 | |
| 543 | /// MachineInstr ctor - As above, but with a DebugLoc. |
| 544 | /// |
| 545 | MachineInstr::MachineInstr(MachineBasicBlock *MBB, const DebugLoc dl, |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 546 | const MCInstrDesc &tid) |
Jakob Stoklund Olesen | cc84cda | 2011-09-29 01:47:36 +0000 | [diff] [blame] | 547 | : MCID(&tid), Flags(0), AsmPrinterFlags(0), |
Anton Korobeynikov | 6dd9747 | 2011-03-05 18:43:04 +0000 | [diff] [blame] | 548 | MemRefs(0), MemRefsEnd(0), Parent(0), debugLoc(dl) { |
Chris Lattner | ddd7fcb | 2002-10-29 23:19:00 +0000 | [diff] [blame] | 549 | assert(MBB && "Cannot use inserting ctor with null basic block!"); |
Jakob Stoklund Olesen | cc84cda | 2011-09-29 01:47:36 +0000 | [diff] [blame] | 550 | unsigned NumImplicitOps = |
| 551 | MCID->getNumImplicitDefs() + MCID->getNumImplicitUses(); |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 552 | Operands.reserve(NumImplicitOps + MCID->getNumOperands()); |
Evan Cheng | 67f660c | 2006-11-30 07:08:44 +0000 | [diff] [blame] | 553 | addImplicitDefUseOperands(); |
Dan Gohman | 2c3f7ae | 2008-07-17 23:49:46 +0000 | [diff] [blame] | 554 | // Make sure that we get added to a machine basicblock |
| 555 | LeakDetector::addGarbageObject(this); |
Chris Lattner | ddd7fcb | 2002-10-29 23:19:00 +0000 | [diff] [blame] | 556 | MBB->push_back(this); // Add instruction to end of basic block! |
| 557 | } |
| 558 | |
Misha Brukman | ce22e76 | 2004-07-09 14:45:17 +0000 | [diff] [blame] | 559 | /// MachineInstr ctor - Copies MachineInstr arg exactly |
| 560 | /// |
Evan Cheng | 1ed9922 | 2008-07-19 00:37:25 +0000 | [diff] [blame] | 561 | MachineInstr::MachineInstr(MachineFunction &MF, const MachineInstr &MI) |
Jakob Stoklund Olesen | cc84cda | 2011-09-29 01:47:36 +0000 | [diff] [blame] | 562 | : MCID(&MI.getDesc()), Flags(0), AsmPrinterFlags(0), |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 563 | MemRefs(MI.MemRefs), MemRefsEnd(MI.MemRefsEnd), |
| 564 | Parent(0), debugLoc(MI.getDebugLoc()) { |
Chris Lattner | 943b5e1 | 2006-05-04 19:14:44 +0000 | [diff] [blame] | 565 | Operands.reserve(MI.getNumOperands()); |
Tanya Lattner | b5159ed | 2004-05-23 20:58:02 +0000 | [diff] [blame] | 566 | |
Misha Brukman | ce22e76 | 2004-07-09 14:45:17 +0000 | [diff] [blame] | 567 | // Add operands |
Evan Cheng | 1ed9922 | 2008-07-19 00:37:25 +0000 | [diff] [blame] | 568 | for (unsigned i = 0; i != MI.getNumOperands(); ++i) |
| 569 | addOperand(MI.getOperand(i)); |
Tanya Lattner | 0c63e03 | 2004-05-24 03:14:18 +0000 | [diff] [blame] | 570 | |
Anton Korobeynikov | 6dd9747 | 2011-03-05 18:43:04 +0000 | [diff] [blame] | 571 | // Copy all the flags. |
| 572 | Flags = MI.Flags; |
| 573 | |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 574 | // Set parent to null. |
Chris Lattner | f20c1a4 | 2007-12-31 04:56:33 +0000 | [diff] [blame] | 575 | Parent = 0; |
Dan Gohman | 6116a73 | 2008-07-21 18:47:29 +0000 | [diff] [blame] | 576 | |
| 577 | LeakDetector::addGarbageObject(this); |
Tanya Lattner | 466b534 | 2004-05-23 19:35:12 +0000 | [diff] [blame] | 578 | } |
| 579 | |
Misha Brukman | ce22e76 | 2004-07-09 14:45:17 +0000 | [diff] [blame] | 580 | MachineInstr::~MachineInstr() { |
Dan Gohman | 2c3f7ae | 2008-07-17 23:49:46 +0000 | [diff] [blame] | 581 | LeakDetector::removeGarbageObject(this); |
Chris Lattner | e12d6ab | 2007-12-30 06:11:04 +0000 | [diff] [blame] | 582 | #ifndef NDEBUG |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 583 | for (unsigned i = 0, e = Operands.size(); i != e; ++i) { |
Chris Lattner | e12d6ab | 2007-12-30 06:11:04 +0000 | [diff] [blame] | 584 | assert(Operands[i].ParentMI == this && "ParentMI mismatch!"); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 585 | assert((!Operands[i].isReg() || !Operands[i].isOnRegUseList()) && |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 586 | "Reg operand def/use list corrupted"); |
| 587 | } |
Chris Lattner | e12d6ab | 2007-12-30 06:11:04 +0000 | [diff] [blame] | 588 | #endif |
Alkis Evlogimenos | aad5c05 | 2004-02-16 07:17:43 +0000 | [diff] [blame] | 589 | } |
| 590 | |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 591 | /// getRegInfo - If this instruction is embedded into a MachineFunction, |
| 592 | /// return the MachineRegisterInfo object for the current function, otherwise |
| 593 | /// return null. |
| 594 | MachineRegisterInfo *MachineInstr::getRegInfo() { |
| 595 | if (MachineBasicBlock *MBB = getParent()) |
Dan Gohman | 4e526b9 | 2008-07-08 23:59:09 +0000 | [diff] [blame] | 596 | return &MBB->getParent()->getRegInfo(); |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 597 | return 0; |
| 598 | } |
| 599 | |
| 600 | /// RemoveRegOperandsFromUseLists - Unlink all of the register operands in |
| 601 | /// this instruction from their respective use lists. This requires that the |
| 602 | /// operands already be on their use lists. |
| 603 | void MachineInstr::RemoveRegOperandsFromUseLists() { |
| 604 | for (unsigned i = 0, e = Operands.size(); i != e; ++i) { |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 605 | if (Operands[i].isReg()) |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 606 | Operands[i].RemoveRegOperandFromRegInfo(); |
| 607 | } |
| 608 | } |
| 609 | |
| 610 | /// AddRegOperandsToUseLists - Add all of the register operands in |
| 611 | /// this instruction from their respective use lists. This requires that the |
| 612 | /// operands not be on their use lists yet. |
| 613 | void MachineInstr::AddRegOperandsToUseLists(MachineRegisterInfo &RegInfo) { |
| 614 | for (unsigned i = 0, e = Operands.size(); i != e; ++i) { |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 615 | if (Operands[i].isReg()) |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 616 | Operands[i].AddRegOperandToRegInfo(&RegInfo); |
| 617 | } |
| 618 | } |
| 619 | |
| 620 | |
| 621 | /// addOperand - Add the specified operand to the instruction. If it is an |
| 622 | /// implicit operand, it is added to the end of the operand list. If it is |
| 623 | /// an explicit operand it is added at the end of the explicit operand list |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 624 | /// (before the first implicit operand). |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 625 | void MachineInstr::addOperand(const MachineOperand &Op) { |
Jakob Stoklund Olesen | 3627a46 | 2011-09-29 00:40:51 +0000 | [diff] [blame] | 626 | assert(MCID && "Cannot add operands before providing an instr descriptor"); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 627 | bool isImpReg = Op.isReg() && Op.isImplicit(); |
Dan Gohman | bcf28c0 | 2008-12-09 22:45:08 +0000 | [diff] [blame] | 628 | MachineRegisterInfo *RegInfo = getRegInfo(); |
| 629 | |
Jakob Stoklund Olesen | 3627a46 | 2011-09-29 00:40:51 +0000 | [diff] [blame] | 630 | // If the Operands backing store is reallocated, all register operands must |
| 631 | // be removed and re-added to RegInfo. It is storing pointers to operands. |
| 632 | bool Reallocate = RegInfo && |
| 633 | !Operands.empty() && Operands.size() == Operands.capacity(); |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 634 | |
Jakob Stoklund Olesen | 3627a46 | 2011-09-29 00:40:51 +0000 | [diff] [blame] | 635 | // Find the insert location for the new operand. Implicit registers go at |
| 636 | // the end, everything goes before the implicit regs. |
| 637 | unsigned OpNo = Operands.size(); |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 638 | |
Jakob Stoklund Olesen | 3627a46 | 2011-09-29 00:40:51 +0000 | [diff] [blame] | 639 | // Remove all the implicit operands from RegInfo if they need to be shifted. |
| 640 | // FIXME: Allow mixed explicit and implicit operands on inline asm. |
| 641 | // InstrEmitter::EmitSpecialNode() is marking inline asm clobbers as |
| 642 | // implicit-defs, but they must not be moved around. See the FIXME in |
| 643 | // InstrEmitter.cpp. |
| 644 | if (!isImpReg && !isInlineAsm()) { |
| 645 | while (OpNo && Operands[OpNo-1].isReg() && Operands[OpNo-1].isImplicit()) { |
| 646 | --OpNo; |
| 647 | if (RegInfo) |
| 648 | Operands[OpNo].RemoveRegOperandFromRegInfo(); |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 649 | } |
| 650 | } |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 651 | |
Jakob Stoklund Olesen | 3627a46 | 2011-09-29 00:40:51 +0000 | [diff] [blame] | 652 | // OpNo now points as the desired insertion point. Unless this is a variadic |
| 653 | // instruction, only implicit regs are allowed beyond MCID->getNumOperands(). |
| 654 | assert((isImpReg || MCID->isVariadic() || OpNo < MCID->getNumOperands()) && |
| 655 | "Trying to add an operand to a machine instr that is already done!"); |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 656 | |
Jakob Stoklund Olesen | 3627a46 | 2011-09-29 00:40:51 +0000 | [diff] [blame] | 657 | // All operands from OpNo have been removed from RegInfo. If the Operands |
| 658 | // backing store needs to be reallocated, we also need to remove any other |
| 659 | // register operands. |
| 660 | if (Reallocate) |
| 661 | for (unsigned i = 0; i != OpNo; ++i) |
| 662 | if (Operands[i].isReg()) |
| 663 | Operands[i].RemoveRegOperandFromRegInfo(); |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 664 | |
Jakob Stoklund Olesen | 3627a46 | 2011-09-29 00:40:51 +0000 | [diff] [blame] | 665 | // Insert the new operand at OpNo. |
| 666 | Operands.insert(Operands.begin() + OpNo, Op); |
| 667 | Operands[OpNo].ParentMI = this; |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 668 | |
Jakob Stoklund Olesen | 3627a46 | 2011-09-29 00:40:51 +0000 | [diff] [blame] | 669 | // The Operands backing store has now been reallocated, so we can re-add the |
| 670 | // operands before OpNo. |
| 671 | if (Reallocate) |
| 672 | for (unsigned i = 0; i != OpNo; ++i) |
| 673 | if (Operands[i].isReg()) |
| 674 | Operands[i].AddRegOperandToRegInfo(RegInfo); |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 675 | |
Jakob Stoklund Olesen | 3627a46 | 2011-09-29 00:40:51 +0000 | [diff] [blame] | 676 | // When adding a register operand, tell RegInfo about it. |
| 677 | if (Operands[OpNo].isReg()) { |
| 678 | // Add the new operand to RegInfo, even when RegInfo is NULL. |
| 679 | // This will initialize the linked list pointers. |
| 680 | Operands[OpNo].AddRegOperandToRegInfo(RegInfo); |
| 681 | // If the register operand is flagged as early, mark the operand as such. |
| 682 | if (MCID->getOperandConstraint(OpNo, MCOI::EARLY_CLOBBER) != -1) |
| 683 | Operands[OpNo].setIsEarlyClobber(true); |
| 684 | } |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 685 | |
Jakob Stoklund Olesen | 3627a46 | 2011-09-29 00:40:51 +0000 | [diff] [blame] | 686 | // Re-add all the implicit ops. |
| 687 | if (RegInfo) { |
| 688 | for (unsigned i = OpNo + 1, e = Operands.size(); i != e; ++i) { |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 689 | assert(Operands[i].isReg() && "Should only be an implicit reg!"); |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 690 | Operands[i].AddRegOperandToRegInfo(RegInfo); |
| 691 | } |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 692 | } |
| 693 | } |
| 694 | |
| 695 | /// RemoveOperand - Erase an operand from an instruction, leaving it with one |
| 696 | /// fewer operand than it started with. |
| 697 | /// |
| 698 | void MachineInstr::RemoveOperand(unsigned OpNo) { |
| 699 | assert(OpNo < Operands.size() && "Invalid operand number"); |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 700 | |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 701 | // Special case removing the last one. |
| 702 | if (OpNo == Operands.size()-1) { |
| 703 | // If needed, remove from the reg def/use list. |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 704 | if (Operands.back().isReg() && Operands.back().isOnRegUseList()) |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 705 | Operands.back().RemoveRegOperandFromRegInfo(); |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 706 | |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 707 | Operands.pop_back(); |
| 708 | return; |
| 709 | } |
| 710 | |
| 711 | // Otherwise, we are removing an interior operand. If we have reginfo to |
| 712 | // update, remove all operands that will be shifted down from their reg lists, |
| 713 | // move everything down, then re-add them. |
| 714 | MachineRegisterInfo *RegInfo = getRegInfo(); |
| 715 | if (RegInfo) { |
| 716 | for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) { |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 717 | if (Operands[i].isReg()) |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 718 | Operands[i].RemoveRegOperandFromRegInfo(); |
| 719 | } |
| 720 | } |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 721 | |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 722 | Operands.erase(Operands.begin()+OpNo); |
| 723 | |
| 724 | if (RegInfo) { |
| 725 | for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) { |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 726 | if (Operands[i].isReg()) |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 727 | Operands[i].AddRegOperandToRegInfo(RegInfo); |
| 728 | } |
| 729 | } |
| 730 | } |
| 731 | |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 732 | /// addMemOperand - Add a MachineMemOperand to the machine instruction. |
| 733 | /// This function should be used only occasionally. The setMemRefs function |
| 734 | /// is the primary method for setting up a MachineInstr's MemRefs list. |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 735 | void MachineInstr::addMemOperand(MachineFunction &MF, |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 736 | MachineMemOperand *MO) { |
| 737 | mmo_iterator OldMemRefs = MemRefs; |
| 738 | mmo_iterator OldMemRefsEnd = MemRefsEnd; |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 739 | |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 740 | size_t NewNum = (MemRefsEnd - MemRefs) + 1; |
| 741 | mmo_iterator NewMemRefs = MF.allocateMemRefsArray(NewNum); |
| 742 | mmo_iterator NewMemRefsEnd = NewMemRefs + NewNum; |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 743 | |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 744 | std::copy(OldMemRefs, OldMemRefsEnd, NewMemRefs); |
| 745 | NewMemRefs[NewNum - 1] = MO; |
| 746 | |
| 747 | MemRefs = NewMemRefs; |
| 748 | MemRefsEnd = NewMemRefsEnd; |
| 749 | } |
Chris Lattner | 62ed6b9 | 2008-01-01 01:12:31 +0000 | [diff] [blame] | 750 | |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 751 | bool |
Evan Cheng | 43d5d4c | 2011-12-08 19:23:10 +0000 | [diff] [blame] | 752 | MachineInstr::hasProperty(unsigned MCFlag, QueryType Type) const { |
Evan Cheng | ddfd137 | 2011-12-14 02:11:42 +0000 | [diff] [blame^] | 753 | if (Type == IgnoreBundle || !isBundle()) |
Evan Cheng | 7c2a4a3 | 2011-12-06 22:12:01 +0000 | [diff] [blame] | 754 | return getDesc().getFlags() & (1 << MCFlag); |
| 755 | |
| 756 | const MachineBasicBlock *MBB = getParent(); |
Evan Cheng | ddfd137 | 2011-12-14 02:11:42 +0000 | [diff] [blame^] | 757 | MachineBasicBlock::const_instr_iterator MII = *this; ++MII; |
Evan Cheng | 7c2a4a3 | 2011-12-06 22:12:01 +0000 | [diff] [blame] | 758 | while (MII != MBB->end() && MII->isInsideBundle()) { |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 759 | if (MII->getDesc().getFlags() & (1 << MCFlag)) { |
Evan Cheng | 43d5d4c | 2011-12-08 19:23:10 +0000 | [diff] [blame] | 760 | if (Type == AnyInBundle) |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 761 | return true; |
| 762 | } else { |
Evan Cheng | 43d5d4c | 2011-12-08 19:23:10 +0000 | [diff] [blame] | 763 | if (Type == AllInBundle) |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 764 | return false; |
| 765 | } |
Evan Cheng | 7c2a4a3 | 2011-12-06 22:12:01 +0000 | [diff] [blame] | 766 | ++MII; |
| 767 | } |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 768 | |
Evan Cheng | 43d5d4c | 2011-12-08 19:23:10 +0000 | [diff] [blame] | 769 | return Type == AllInBundle; |
Evan Cheng | 7c2a4a3 | 2011-12-06 22:12:01 +0000 | [diff] [blame] | 770 | } |
| 771 | |
Evan Cheng | 506049f | 2010-03-03 01:44:33 +0000 | [diff] [blame] | 772 | bool MachineInstr::isIdenticalTo(const MachineInstr *Other, |
| 773 | MICheckType Check) const { |
Evan Cheng | 34cdf6e | 2010-03-03 21:54:14 +0000 | [diff] [blame] | 774 | // If opcodes or number of operands are not the same then the two |
| 775 | // instructions are obviously not identical. |
| 776 | if (Other->getOpcode() != getOpcode() || |
| 777 | Other->getNumOperands() != getNumOperands()) |
| 778 | return false; |
| 779 | |
Evan Cheng | ddfd137 | 2011-12-14 02:11:42 +0000 | [diff] [blame^] | 780 | if (isBundle()) { |
| 781 | // Both instructions are bundles, compare MIs inside the bundle. |
| 782 | MachineBasicBlock::const_instr_iterator I1 = *this; |
| 783 | MachineBasicBlock::const_instr_iterator E1 = getParent()->instr_end(); |
| 784 | MachineBasicBlock::const_instr_iterator I2 = *Other; |
| 785 | MachineBasicBlock::const_instr_iterator E2= Other->getParent()->instr_end(); |
| 786 | while (++I1 != E1 && I1->isInsideBundle()) { |
| 787 | ++I2; |
| 788 | if (I2 == E2 || !I2->isInsideBundle() || !I1->isIdenticalTo(I2, Check)) |
| 789 | return false; |
| 790 | } |
| 791 | } |
| 792 | |
Evan Cheng | 34cdf6e | 2010-03-03 21:54:14 +0000 | [diff] [blame] | 793 | // Check operands to make sure they match. |
| 794 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { |
| 795 | const MachineOperand &MO = getOperand(i); |
| 796 | const MachineOperand &OMO = Other->getOperand(i); |
Evan Cheng | cbc988b | 2011-05-12 00:56:58 +0000 | [diff] [blame] | 797 | if (!MO.isReg()) { |
| 798 | if (!MO.isIdenticalTo(OMO)) |
| 799 | return false; |
| 800 | continue; |
| 801 | } |
| 802 | |
Evan Cheng | 34cdf6e | 2010-03-03 21:54:14 +0000 | [diff] [blame] | 803 | // Clients may or may not want to ignore defs when testing for equality. |
| 804 | // For example, machine CSE pass only cares about finding common |
| 805 | // subexpressions, so it's safe to ignore virtual register defs. |
Evan Cheng | cbc988b | 2011-05-12 00:56:58 +0000 | [diff] [blame] | 806 | if (MO.isDef()) { |
Evan Cheng | 34cdf6e | 2010-03-03 21:54:14 +0000 | [diff] [blame] | 807 | if (Check == IgnoreDefs) |
| 808 | continue; |
Evan Cheng | cbc988b | 2011-05-12 00:56:58 +0000 | [diff] [blame] | 809 | else if (Check == IgnoreVRegDefs) { |
| 810 | if (TargetRegisterInfo::isPhysicalRegister(MO.getReg()) || |
| 811 | TargetRegisterInfo::isPhysicalRegister(OMO.getReg())) |
| 812 | if (MO.getReg() != OMO.getReg()) |
| 813 | return false; |
| 814 | } else { |
| 815 | if (!MO.isIdenticalTo(OMO)) |
Evan Cheng | 34cdf6e | 2010-03-03 21:54:14 +0000 | [diff] [blame] | 816 | return false; |
Evan Cheng | cbc988b | 2011-05-12 00:56:58 +0000 | [diff] [blame] | 817 | if (Check == CheckKillDead && MO.isDead() != OMO.isDead()) |
| 818 | return false; |
| 819 | } |
| 820 | } else { |
| 821 | if (!MO.isIdenticalTo(OMO)) |
| 822 | return false; |
| 823 | if (Check == CheckKillDead && MO.isKill() != OMO.isKill()) |
| 824 | return false; |
| 825 | } |
Evan Cheng | 34cdf6e | 2010-03-03 21:54:14 +0000 | [diff] [blame] | 826 | } |
Devang Patel | 9194c67 | 2011-07-07 17:45:33 +0000 | [diff] [blame] | 827 | // If DebugLoc does not match then two dbg.values are not identical. |
| 828 | if (isDebugValue()) |
| 829 | if (!getDebugLoc().isUnknown() && !Other->getDebugLoc().isUnknown() |
| 830 | && getDebugLoc() != Other->getDebugLoc()) |
| 831 | return false; |
Evan Cheng | 34cdf6e | 2010-03-03 21:54:14 +0000 | [diff] [blame] | 832 | return true; |
Evan Cheng | 506049f | 2010-03-03 01:44:33 +0000 | [diff] [blame] | 833 | } |
| 834 | |
Chris Lattner | 48d7c06 | 2006-04-17 21:35:41 +0000 | [diff] [blame] | 835 | /// removeFromParent - This method unlinks 'this' from the containing basic |
| 836 | /// block, and returns it, but does not delete it. |
| 837 | MachineInstr *MachineInstr::removeFromParent() { |
| 838 | assert(getParent() && "Not embedded in a basic block!"); |
Evan Cheng | 7c2a4a3 | 2011-12-06 22:12:01 +0000 | [diff] [blame] | 839 | |
| 840 | // If it's a bundle then remove the MIs inside the bundle as well. |
Evan Cheng | ddfd137 | 2011-12-14 02:11:42 +0000 | [diff] [blame^] | 841 | if (isBundle()) { |
Evan Cheng | 7c2a4a3 | 2011-12-06 22:12:01 +0000 | [diff] [blame] | 842 | MachineBasicBlock *MBB = getParent(); |
Evan Cheng | ddfd137 | 2011-12-14 02:11:42 +0000 | [diff] [blame^] | 843 | MachineBasicBlock::instr_iterator MII = *this; ++MII; |
| 844 | MachineBasicBlock::instr_iterator E = MBB->instr_end(); |
| 845 | while (MII != E && MII->isInsideBundle()) { |
Evan Cheng | 7c2a4a3 | 2011-12-06 22:12:01 +0000 | [diff] [blame] | 846 | MachineInstr *MI = &*MII; |
| 847 | ++MII; |
| 848 | MBB->remove(MI); |
| 849 | } |
| 850 | } |
Chris Lattner | 48d7c06 | 2006-04-17 21:35:41 +0000 | [diff] [blame] | 851 | getParent()->remove(this); |
| 852 | return this; |
| 853 | } |
| 854 | |
| 855 | |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 856 | /// eraseFromParent - This method unlinks 'this' from the containing basic |
| 857 | /// block, and deletes it. |
| 858 | void MachineInstr::eraseFromParent() { |
| 859 | assert(getParent() && "Not embedded in a basic block!"); |
Evan Cheng | 7c2a4a3 | 2011-12-06 22:12:01 +0000 | [diff] [blame] | 860 | // If it's a bundle then remove the MIs inside the bundle as well. |
Evan Cheng | ddfd137 | 2011-12-14 02:11:42 +0000 | [diff] [blame^] | 861 | if (isBundle()) { |
Evan Cheng | 7c2a4a3 | 2011-12-06 22:12:01 +0000 | [diff] [blame] | 862 | MachineBasicBlock *MBB = getParent(); |
Evan Cheng | ddfd137 | 2011-12-14 02:11:42 +0000 | [diff] [blame^] | 863 | MachineBasicBlock::instr_iterator MII = *this; ++MII; |
| 864 | MachineBasicBlock::instr_iterator E = MBB->instr_end(); |
| 865 | while (MII != E && MII->isInsideBundle()) { |
Evan Cheng | 7c2a4a3 | 2011-12-06 22:12:01 +0000 | [diff] [blame] | 866 | MachineInstr *MI = &*MII; |
| 867 | ++MII; |
| 868 | MBB->erase(MI); |
| 869 | } |
| 870 | } |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 871 | getParent()->erase(this); |
| 872 | } |
| 873 | |
| 874 | |
Evan Cheng | 19e3f31 | 2007-05-15 01:26:09 +0000 | [diff] [blame] | 875 | /// getNumExplicitOperands - Returns the number of non-implicit operands. |
| 876 | /// |
| 877 | unsigned MachineInstr::getNumExplicitOperands() const { |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 878 | unsigned NumOperands = MCID->getNumOperands(); |
| 879 | if (!MCID->isVariadic()) |
Evan Cheng | 19e3f31 | 2007-05-15 01:26:09 +0000 | [diff] [blame] | 880 | return NumOperands; |
| 881 | |
Dan Gohman | 9407cd4 | 2009-04-15 17:59:11 +0000 | [diff] [blame] | 882 | for (unsigned i = NumOperands, e = getNumOperands(); i != e; ++i) { |
| 883 | const MachineOperand &MO = getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 884 | if (!MO.isReg() || !MO.isImplicit()) |
Evan Cheng | 19e3f31 | 2007-05-15 01:26:09 +0000 | [diff] [blame] | 885 | NumOperands++; |
| 886 | } |
| 887 | return NumOperands; |
| 888 | } |
| 889 | |
Evan Cheng | c36b706 | 2011-01-07 23:50:32 +0000 | [diff] [blame] | 890 | bool MachineInstr::isStackAligningInlineAsm() const { |
| 891 | if (isInlineAsm()) { |
| 892 | unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm(); |
| 893 | if (ExtraInfo & InlineAsm::Extra_IsAlignStack) |
| 894 | return true; |
| 895 | } |
| 896 | return false; |
| 897 | } |
Chris Lattner | 8ace2cd | 2006-10-20 22:39:59 +0000 | [diff] [blame] | 898 | |
Jakob Stoklund Olesen | 9dfaacb | 2011-10-12 23:37:33 +0000 | [diff] [blame] | 899 | int MachineInstr::findInlineAsmFlagIdx(unsigned OpIdx, |
| 900 | unsigned *GroupNo) const { |
| 901 | assert(isInlineAsm() && "Expected an inline asm instruction"); |
| 902 | assert(OpIdx < getNumOperands() && "OpIdx out of range"); |
| 903 | |
| 904 | // Ignore queries about the initial operands. |
| 905 | if (OpIdx < InlineAsm::MIOp_FirstOperand) |
| 906 | return -1; |
| 907 | |
| 908 | unsigned Group = 0; |
| 909 | unsigned NumOps; |
| 910 | for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e; |
| 911 | i += NumOps) { |
| 912 | const MachineOperand &FlagMO = getOperand(i); |
| 913 | // If we reach the implicit register operands, stop looking. |
| 914 | if (!FlagMO.isImm()) |
| 915 | return -1; |
| 916 | NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm()); |
| 917 | if (i + NumOps > OpIdx) { |
| 918 | if (GroupNo) |
| 919 | *GroupNo = Group; |
| 920 | return i; |
| 921 | } |
| 922 | ++Group; |
| 923 | } |
| 924 | return -1; |
| 925 | } |
| 926 | |
Jakob Stoklund Olesen | f591697 | 2011-10-12 23:37:36 +0000 | [diff] [blame] | 927 | const TargetRegisterClass* |
| 928 | MachineInstr::getRegClassConstraint(unsigned OpIdx, |
| 929 | const TargetInstrInfo *TII, |
| 930 | const TargetRegisterInfo *TRI) const { |
| 931 | // Most opcodes have fixed constraints in their MCInstrDesc. |
| 932 | if (!isInlineAsm()) |
| 933 | return TII->getRegClass(getDesc(), OpIdx, TRI); |
| 934 | |
| 935 | if (!getOperand(OpIdx).isReg()) |
| 936 | return NULL; |
| 937 | |
| 938 | // For tied uses on inline asm, get the constraint from the def. |
| 939 | unsigned DefIdx; |
| 940 | if (getOperand(OpIdx).isUse() && isRegTiedToDefOperand(OpIdx, &DefIdx)) |
| 941 | OpIdx = DefIdx; |
| 942 | |
| 943 | // Inline asm stores register class constraints in the flag word. |
| 944 | int FlagIdx = findInlineAsmFlagIdx(OpIdx); |
| 945 | if (FlagIdx < 0) |
| 946 | return NULL; |
| 947 | |
| 948 | unsigned Flag = getOperand(FlagIdx).getImm(); |
| 949 | unsigned RCID; |
| 950 | if (InlineAsm::hasRegClassConstraint(Flag, RCID)) |
| 951 | return TRI->getRegClass(RCID); |
| 952 | |
| 953 | // Assume that all registers in a memory operand are pointers. |
| 954 | if (InlineAsm::getKind(Flag) == InlineAsm::Kind_Mem) |
| 955 | return TRI->getPointerRegClass(); |
| 956 | |
| 957 | return NULL; |
| 958 | } |
| 959 | |
Evan Cheng | ddfd137 | 2011-12-14 02:11:42 +0000 | [diff] [blame^] | 960 | /// getBundleSize - Return the number of instructions inside the MI bundle. |
| 961 | unsigned MachineInstr::getBundleSize() const { |
| 962 | assert(isBundle() && "Expecting a bundle"); |
| 963 | |
| 964 | MachineBasicBlock::const_instr_iterator I = *this; |
| 965 | unsigned Size = 0; |
| 966 | while ((++I)->isInsideBundle()) { |
| 967 | ++Size; |
| 968 | } |
| 969 | assert(Size > 1 && "Malformed bundle"); |
| 970 | |
| 971 | return Size; |
| 972 | } |
| 973 | |
Evan Cheng | faa5107 | 2007-04-26 19:00:32 +0000 | [diff] [blame] | 974 | /// findRegisterUseOperandIdx() - Returns the MachineOperand that is a use of |
Jim Grosbach | f9ca50e | 2009-09-17 17:57:26 +0000 | [diff] [blame] | 975 | /// the specific register or -1 if it is not found. It further tightens |
Evan Cheng | 76d7e76 | 2007-02-23 01:04:26 +0000 | [diff] [blame] | 976 | /// the search criteria to a use that kills the register if isKill is true. |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 977 | int MachineInstr::findRegisterUseOperandIdx(unsigned Reg, bool isKill, |
| 978 | const TargetRegisterInfo *TRI) const { |
Evan Cheng | 576d123 | 2006-12-06 08:27:42 +0000 | [diff] [blame] | 979 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { |
Evan Cheng | f277ee4 | 2007-05-29 18:35:22 +0000 | [diff] [blame] | 980 | const MachineOperand &MO = getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 981 | if (!MO.isReg() || !MO.isUse()) |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 982 | continue; |
| 983 | unsigned MOReg = MO.getReg(); |
| 984 | if (!MOReg) |
| 985 | continue; |
| 986 | if (MOReg == Reg || |
| 987 | (TRI && |
| 988 | TargetRegisterInfo::isPhysicalRegister(MOReg) && |
| 989 | TargetRegisterInfo::isPhysicalRegister(Reg) && |
| 990 | TRI->isSubRegister(MOReg, Reg))) |
Evan Cheng | 76d7e76 | 2007-02-23 01:04:26 +0000 | [diff] [blame] | 991 | if (!isKill || MO.isKill()) |
Evan Cheng | 32eb1f1 | 2007-03-26 22:37:45 +0000 | [diff] [blame] | 992 | return i; |
Evan Cheng | 576d123 | 2006-12-06 08:27:42 +0000 | [diff] [blame] | 993 | } |
Evan Cheng | 32eb1f1 | 2007-03-26 22:37:45 +0000 | [diff] [blame] | 994 | return -1; |
Evan Cheng | 576d123 | 2006-12-06 08:27:42 +0000 | [diff] [blame] | 995 | } |
Jakob Stoklund Olesen | 7ebc4d6 | 2010-05-19 20:36:22 +0000 | [diff] [blame] | 996 | |
Jakob Stoklund Olesen | 18b2c9d | 2010-05-21 20:02:01 +0000 | [diff] [blame] | 997 | /// readsWritesVirtualRegister - Return a pair of bools (reads, writes) |
| 998 | /// indicating if this instruction reads or writes Reg. This also considers |
| 999 | /// partial defines. |
| 1000 | std::pair<bool,bool> |
| 1001 | MachineInstr::readsWritesVirtualRegister(unsigned Reg, |
| 1002 | SmallVectorImpl<unsigned> *Ops) const { |
| 1003 | bool PartDef = false; // Partial redefine. |
| 1004 | bool FullDef = false; // Full define. |
| 1005 | bool Use = false; |
Jakob Stoklund Olesen | 7ebc4d6 | 2010-05-19 20:36:22 +0000 | [diff] [blame] | 1006 | |
| 1007 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { |
| 1008 | const MachineOperand &MO = getOperand(i); |
| 1009 | if (!MO.isReg() || MO.getReg() != Reg) |
| 1010 | continue; |
Jakob Stoklund Olesen | 18b2c9d | 2010-05-21 20:02:01 +0000 | [diff] [blame] | 1011 | if (Ops) |
| 1012 | Ops->push_back(i); |
Jakob Stoklund Olesen | 7ebc4d6 | 2010-05-19 20:36:22 +0000 | [diff] [blame] | 1013 | if (MO.isUse()) |
Jakob Stoklund Olesen | 18b2c9d | 2010-05-21 20:02:01 +0000 | [diff] [blame] | 1014 | Use |= !MO.isUndef(); |
Jakob Stoklund Olesen | 201f246 | 2011-08-19 00:30:17 +0000 | [diff] [blame] | 1015 | else if (MO.getSubReg() && !MO.isUndef()) |
| 1016 | // A partial <def,undef> doesn't count as reading the register. |
Jakob Stoklund Olesen | 7ebc4d6 | 2010-05-19 20:36:22 +0000 | [diff] [blame] | 1017 | PartDef = true; |
| 1018 | else |
| 1019 | FullDef = true; |
| 1020 | } |
Jakob Stoklund Olesen | 18b2c9d | 2010-05-21 20:02:01 +0000 | [diff] [blame] | 1021 | // A partial redefine uses Reg unless there is also a full define. |
| 1022 | return std::make_pair(Use || (PartDef && !FullDef), PartDef || FullDef); |
Jakob Stoklund Olesen | 7ebc4d6 | 2010-05-19 20:36:22 +0000 | [diff] [blame] | 1023 | } |
| 1024 | |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 1025 | /// findRegisterDefOperandIdx() - Returns the operand index that is a def of |
Dan Gohman | 703bfe6 | 2008-05-06 00:20:10 +0000 | [diff] [blame] | 1026 | /// the specified register or -1 if it is not found. If isDead is true, defs |
| 1027 | /// that are not dead are skipped. If TargetRegisterInfo is non-null, then it |
| 1028 | /// also checks if there is a def of a super-register. |
Evan Cheng | 1015ba7 | 2010-05-21 20:53:24 +0000 | [diff] [blame] | 1029 | int |
| 1030 | MachineInstr::findRegisterDefOperandIdx(unsigned Reg, bool isDead, bool Overlap, |
| 1031 | const TargetRegisterInfo *TRI) const { |
| 1032 | bool isPhys = TargetRegisterInfo::isPhysicalRegister(Reg); |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 1033 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 1034 | const MachineOperand &MO = getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1035 | if (!MO.isReg() || !MO.isDef()) |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 1036 | continue; |
| 1037 | unsigned MOReg = MO.getReg(); |
Evan Cheng | 1015ba7 | 2010-05-21 20:53:24 +0000 | [diff] [blame] | 1038 | bool Found = (MOReg == Reg); |
| 1039 | if (!Found && TRI && isPhys && |
| 1040 | TargetRegisterInfo::isPhysicalRegister(MOReg)) { |
| 1041 | if (Overlap) |
| 1042 | Found = TRI->regsOverlap(MOReg, Reg); |
| 1043 | else |
| 1044 | Found = TRI->isSubRegister(MOReg, Reg); |
| 1045 | } |
| 1046 | if (Found && (!isDead || MO.isDead())) |
| 1047 | return i; |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 1048 | } |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 1049 | return -1; |
Evan Cheng | b371f45 | 2007-02-19 21:49:54 +0000 | [diff] [blame] | 1050 | } |
Evan Cheng | 19e3f31 | 2007-05-15 01:26:09 +0000 | [diff] [blame] | 1051 | |
Evan Cheng | f277ee4 | 2007-05-29 18:35:22 +0000 | [diff] [blame] | 1052 | /// findFirstPredOperandIdx() - Find the index of the first operand in the |
| 1053 | /// operand list that is used to represent the predicate. It returns -1 if |
| 1054 | /// none is found. |
| 1055 | int MachineInstr::findFirstPredOperandIdx() const { |
Jim Grosbach | f8e1e3e | 2011-08-29 22:24:09 +0000 | [diff] [blame] | 1056 | // Don't call MCID.findFirstPredOperandIdx() because this variant |
| 1057 | // is sometimes called on an instruction that's not yet complete, and |
| 1058 | // so the number of operands is less than the MCID indicates. In |
| 1059 | // particular, the PTX target does this. |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 1060 | const MCInstrDesc &MCID = getDesc(); |
| 1061 | if (MCID.isPredicable()) { |
Evan Cheng | 19e3f31 | 2007-05-15 01:26:09 +0000 | [diff] [blame] | 1062 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 1063 | if (MCID.OpInfo[i].isPredicate()) |
Evan Cheng | f277ee4 | 2007-05-29 18:35:22 +0000 | [diff] [blame] | 1064 | return i; |
Evan Cheng | 19e3f31 | 2007-05-15 01:26:09 +0000 | [diff] [blame] | 1065 | } |
| 1066 | |
Evan Cheng | f277ee4 | 2007-05-29 18:35:22 +0000 | [diff] [blame] | 1067 | return -1; |
Evan Cheng | 19e3f31 | 2007-05-15 01:26:09 +0000 | [diff] [blame] | 1068 | } |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 1069 | |
Bob Wilson | d9df501 | 2009-04-09 17:16:43 +0000 | [diff] [blame] | 1070 | /// isRegTiedToUseOperand - Given the index of a register def operand, |
| 1071 | /// check if the register def is tied to a source operand, due to either |
| 1072 | /// two-address elimination or inline assembly constraints. Returns the |
| 1073 | /// first tied use operand index by reference is UseOpIdx is not null. |
Jakob Stoklund Olesen | ce9be2c | 2009-04-29 20:57:16 +0000 | [diff] [blame] | 1074 | bool MachineInstr:: |
| 1075 | isRegTiedToUseOperand(unsigned DefOpIdx, unsigned *UseOpIdx) const { |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 1076 | if (isInlineAsm()) { |
Evan Cheng | c36b706 | 2011-01-07 23:50:32 +0000 | [diff] [blame] | 1077 | assert(DefOpIdx > InlineAsm::MIOp_FirstOperand); |
Bob Wilson | d9df501 | 2009-04-09 17:16:43 +0000 | [diff] [blame] | 1078 | const MachineOperand &MO = getOperand(DefOpIdx); |
Chris Lattner | c30aa7b | 2009-04-09 23:33:34 +0000 | [diff] [blame] | 1079 | if (!MO.isReg() || !MO.isDef() || MO.getReg() == 0) |
Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 1080 | return false; |
Evan Cheng | ef5d070 | 2009-06-24 02:05:51 +0000 | [diff] [blame] | 1081 | // Determine the actual operand index that corresponds to this index. |
Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 1082 | unsigned DefNo = 0; |
Jakob Stoklund Olesen | 9dfaacb | 2011-10-12 23:37:33 +0000 | [diff] [blame] | 1083 | int FlagIdx = findInlineAsmFlagIdx(DefOpIdx, &DefNo); |
| 1084 | if (FlagIdx < 0) |
| 1085 | return false; |
| 1086 | |
| 1087 | // Which part of the group is DefOpIdx? |
| 1088 | unsigned DefPart = DefOpIdx - (FlagIdx + 1); |
| 1089 | |
Evan Cheng | c36b706 | 2011-01-07 23:50:32 +0000 | [diff] [blame] | 1090 | for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); |
| 1091 | i != e; ++i) { |
Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 1092 | const MachineOperand &FMO = getOperand(i); |
| 1093 | if (!FMO.isImm()) |
| 1094 | continue; |
| 1095 | if (i+1 >= e || !getOperand(i+1).isReg() || !getOperand(i+1).isUse()) |
| 1096 | continue; |
| 1097 | unsigned Idx; |
Evan Cheng | ef5d070 | 2009-06-24 02:05:51 +0000 | [diff] [blame] | 1098 | if (InlineAsm::isUseOperandTiedToDef(FMO.getImm(), Idx) && |
Bob Wilson | d9df501 | 2009-04-09 17:16:43 +0000 | [diff] [blame] | 1099 | Idx == DefNo) { |
| 1100 | if (UseOpIdx) |
Evan Cheng | ef5d070 | 2009-06-24 02:05:51 +0000 | [diff] [blame] | 1101 | *UseOpIdx = (unsigned)i + 1 + DefPart; |
Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 1102 | return true; |
Bob Wilson | d9df501 | 2009-04-09 17:16:43 +0000 | [diff] [blame] | 1103 | } |
Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 1104 | } |
Evan Cheng | ef5d070 | 2009-06-24 02:05:51 +0000 | [diff] [blame] | 1105 | return false; |
Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 1106 | } |
| 1107 | |
Bob Wilson | d9df501 | 2009-04-09 17:16:43 +0000 | [diff] [blame] | 1108 | assert(getOperand(DefOpIdx).isDef() && "DefOpIdx is not a def!"); |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 1109 | const MCInstrDesc &MCID = getDesc(); |
| 1110 | for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i) { |
Evan Cheng | ef0732d | 2008-07-10 07:35:43 +0000 | [diff] [blame] | 1111 | const MachineOperand &MO = getOperand(i); |
Dan Gohman | 2ce7f20 | 2008-12-05 05:45:42 +0000 | [diff] [blame] | 1112 | if (MO.isReg() && MO.isUse() && |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 1113 | MCID.getOperandConstraint(i, MCOI::TIED_TO) == (int)DefOpIdx) { |
Bob Wilson | d9df501 | 2009-04-09 17:16:43 +0000 | [diff] [blame] | 1114 | if (UseOpIdx) |
| 1115 | *UseOpIdx = (unsigned)i; |
Evan Cheng | ef0732d | 2008-07-10 07:35:43 +0000 | [diff] [blame] | 1116 | return true; |
Bob Wilson | d9df501 | 2009-04-09 17:16:43 +0000 | [diff] [blame] | 1117 | } |
Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 1118 | } |
| 1119 | return false; |
| 1120 | } |
| 1121 | |
Evan Cheng | a24752f | 2009-03-19 20:30:06 +0000 | [diff] [blame] | 1122 | /// isRegTiedToDefOperand - Return true if the operand of the specified index |
| 1123 | /// is a register use and it is tied to an def operand. It also returns the def |
| 1124 | /// operand index by reference. |
Jakob Stoklund Olesen | ce9be2c | 2009-04-29 20:57:16 +0000 | [diff] [blame] | 1125 | bool MachineInstr:: |
| 1126 | isRegTiedToDefOperand(unsigned UseOpIdx, unsigned *DefOpIdx) const { |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 1127 | if (isInlineAsm()) { |
Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 1128 | const MachineOperand &MO = getOperand(UseOpIdx); |
Chris Lattner | 0c8382c | 2009-04-09 16:50:43 +0000 | [diff] [blame] | 1129 | if (!MO.isReg() || !MO.isUse() || MO.getReg() == 0) |
Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 1130 | return false; |
Jakob Stoklund Olesen | 57e599a | 2009-07-16 20:58:34 +0000 | [diff] [blame] | 1131 | |
| 1132 | // Find the flag operand corresponding to UseOpIdx |
Jakob Stoklund Olesen | 9dfaacb | 2011-10-12 23:37:33 +0000 | [diff] [blame] | 1133 | int FlagIdx = findInlineAsmFlagIdx(UseOpIdx); |
| 1134 | if (FlagIdx < 0) |
Evan Cheng | ef5d070 | 2009-06-24 02:05:51 +0000 | [diff] [blame] | 1135 | return false; |
Jakob Stoklund Olesen | 9dfaacb | 2011-10-12 23:37:33 +0000 | [diff] [blame] | 1136 | |
Jakob Stoklund Olesen | 57e599a | 2009-07-16 20:58:34 +0000 | [diff] [blame] | 1137 | const MachineOperand &UFMO = getOperand(FlagIdx); |
Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 1138 | unsigned DefNo; |
| 1139 | if (InlineAsm::isUseOperandTiedToDef(UFMO.getImm(), DefNo)) { |
| 1140 | if (!DefOpIdx) |
| 1141 | return true; |
| 1142 | |
Evan Cheng | c36b706 | 2011-01-07 23:50:32 +0000 | [diff] [blame] | 1143 | unsigned DefIdx = InlineAsm::MIOp_FirstOperand; |
Dale Johannesen | f1e309e | 2010-07-02 20:16:09 +0000 | [diff] [blame] | 1144 | // Remember to adjust the index. First operand is asm string, second is |
Evan Cheng | c36b706 | 2011-01-07 23:50:32 +0000 | [diff] [blame] | 1145 | // the HasSideEffects and AlignStack bits, then there is a flag for each. |
Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 1146 | while (DefNo) { |
| 1147 | const MachineOperand &FMO = getOperand(DefIdx); |
| 1148 | assert(FMO.isImm()); |
| 1149 | // Skip over this def. |
| 1150 | DefIdx += InlineAsm::getNumOperandRegisters(FMO.getImm()) + 1; |
| 1151 | --DefNo; |
| 1152 | } |
Evan Cheng | ef5d070 | 2009-06-24 02:05:51 +0000 | [diff] [blame] | 1153 | *DefOpIdx = DefIdx + UseOpIdx - FlagIdx; |
Evan Cheng | fb11288 | 2009-03-23 08:01:15 +0000 | [diff] [blame] | 1154 | return true; |
| 1155 | } |
| 1156 | return false; |
| 1157 | } |
| 1158 | |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 1159 | const MCInstrDesc &MCID = getDesc(); |
| 1160 | if (UseOpIdx >= MCID.getNumOperands()) |
Evan Cheng | a24752f | 2009-03-19 20:30:06 +0000 | [diff] [blame] | 1161 | return false; |
| 1162 | const MachineOperand &MO = getOperand(UseOpIdx); |
| 1163 | if (!MO.isReg() || !MO.isUse()) |
| 1164 | return false; |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 1165 | int DefIdx = MCID.getOperandConstraint(UseOpIdx, MCOI::TIED_TO); |
Evan Cheng | a24752f | 2009-03-19 20:30:06 +0000 | [diff] [blame] | 1166 | if (DefIdx == -1) |
| 1167 | return false; |
| 1168 | if (DefOpIdx) |
| 1169 | *DefOpIdx = (unsigned)DefIdx; |
| 1170 | return true; |
| 1171 | } |
| 1172 | |
Dan Gohman | e6cd757 | 2010-05-13 20:34:42 +0000 | [diff] [blame] | 1173 | /// clearKillInfo - Clears kill flags on all operands. |
| 1174 | /// |
| 1175 | void MachineInstr::clearKillInfo() { |
| 1176 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { |
| 1177 | MachineOperand &MO = getOperand(i); |
| 1178 | if (MO.isReg() && MO.isUse()) |
| 1179 | MO.setIsKill(false); |
| 1180 | } |
| 1181 | } |
| 1182 | |
Evan Cheng | 576d123 | 2006-12-06 08:27:42 +0000 | [diff] [blame] | 1183 | /// copyKillDeadInfo - Copies kill / dead operand properties from MI. |
| 1184 | /// |
| 1185 | void MachineInstr::copyKillDeadInfo(const MachineInstr *MI) { |
| 1186 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 1187 | const MachineOperand &MO = MI->getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1188 | if (!MO.isReg() || (!MO.isKill() && !MO.isDead())) |
Evan Cheng | 576d123 | 2006-12-06 08:27:42 +0000 | [diff] [blame] | 1189 | continue; |
| 1190 | for (unsigned j = 0, ee = getNumOperands(); j != ee; ++j) { |
| 1191 | MachineOperand &MOp = getOperand(j); |
| 1192 | if (!MOp.isIdenticalTo(MO)) |
| 1193 | continue; |
| 1194 | if (MO.isKill()) |
| 1195 | MOp.setIsKill(); |
| 1196 | else |
| 1197 | MOp.setIsDead(); |
| 1198 | break; |
| 1199 | } |
| 1200 | } |
| 1201 | } |
| 1202 | |
Evan Cheng | 19e3f31 | 2007-05-15 01:26:09 +0000 | [diff] [blame] | 1203 | /// copyPredicates - Copies predicate operand(s) from MI. |
| 1204 | void MachineInstr::copyPredicates(const MachineInstr *MI) { |
Evan Cheng | ddfd137 | 2011-12-14 02:11:42 +0000 | [diff] [blame^] | 1205 | assert(!isBundle() && "MachineInstr::copyPredicates() can't handle bundles"); |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 1206 | |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 1207 | const MCInstrDesc &MCID = MI->getDesc(); |
| 1208 | if (!MCID.isPredicable()) |
Evan Cheng | b27087f | 2008-03-13 00:44:09 +0000 | [diff] [blame] | 1209 | return; |
| 1210 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 1211 | if (MCID.OpInfo[i].isPredicate()) { |
Evan Cheng | b27087f | 2008-03-13 00:44:09 +0000 | [diff] [blame] | 1212 | // Predicated operands must be last operands. |
| 1213 | addOperand(MI->getOperand(i)); |
Evan Cheng | 19e3f31 | 2007-05-15 01:26:09 +0000 | [diff] [blame] | 1214 | } |
| 1215 | } |
| 1216 | } |
| 1217 | |
Jakob Stoklund Olesen | 9edf7de | 2010-06-02 22:47:25 +0000 | [diff] [blame] | 1218 | void MachineInstr::substituteRegister(unsigned FromReg, |
| 1219 | unsigned ToReg, |
| 1220 | unsigned SubIdx, |
| 1221 | const TargetRegisterInfo &RegInfo) { |
| 1222 | if (TargetRegisterInfo::isPhysicalRegister(ToReg)) { |
| 1223 | if (SubIdx) |
| 1224 | ToReg = RegInfo.getSubReg(ToReg, SubIdx); |
| 1225 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { |
| 1226 | MachineOperand &MO = getOperand(i); |
| 1227 | if (!MO.isReg() || MO.getReg() != FromReg) |
| 1228 | continue; |
| 1229 | MO.substPhysReg(ToReg, RegInfo); |
| 1230 | } |
| 1231 | } else { |
| 1232 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { |
| 1233 | MachineOperand &MO = getOperand(i); |
| 1234 | if (!MO.isReg() || MO.getReg() != FromReg) |
| 1235 | continue; |
| 1236 | MO.substVirtReg(ToReg, SubIdx, RegInfo); |
| 1237 | } |
| 1238 | } |
| 1239 | } |
| 1240 | |
Evan Cheng | 9f1c831 | 2008-07-03 09:09:37 +0000 | [diff] [blame] | 1241 | /// isSafeToMove - Return true if it is safe to move this instruction. If |
| 1242 | /// SawStore is set to true, it means that there is a store (or call) between |
| 1243 | /// the instruction's location and its intended destination. |
Dan Gohman | b3b930a | 2008-11-18 19:04:29 +0000 | [diff] [blame] | 1244 | bool MachineInstr::isSafeToMove(const TargetInstrInfo *TII, |
Evan Cheng | ac1abde | 2010-03-02 19:03:01 +0000 | [diff] [blame] | 1245 | AliasAnalysis *AA, |
| 1246 | bool &SawStore) const { |
Evan Cheng | b27087f | 2008-03-13 00:44:09 +0000 | [diff] [blame] | 1247 | // Ignore stuff that we obviously can't move. |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 1248 | if (mayStore() || isCall()) { |
Evan Cheng | b27087f | 2008-03-13 00:44:09 +0000 | [diff] [blame] | 1249 | SawStore = true; |
| 1250 | return false; |
| 1251 | } |
Evan Cheng | 30a343a | 2011-01-07 21:08:26 +0000 | [diff] [blame] | 1252 | |
| 1253 | if (isLabel() || isDebugValue() || |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 1254 | isTerminator() || hasUnmodeledSideEffects()) |
Evan Cheng | b27087f | 2008-03-13 00:44:09 +0000 | [diff] [blame] | 1255 | return false; |
| 1256 | |
| 1257 | // See if this instruction does a load. If so, we have to guarantee that the |
| 1258 | // loaded value doesn't change between the load and the its intended |
| 1259 | // destination. The check for isInvariantLoad gives the targe the chance to |
| 1260 | // classify the load as always returning a constant, e.g. a constant pool |
| 1261 | // load. |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 1262 | if (mayLoad() && !isInvariantLoad(AA)) |
Evan Cheng | b27087f | 2008-03-13 00:44:09 +0000 | [diff] [blame] | 1263 | // Otherwise, this is a real load. If there is a store between the load and |
Evan Cheng | 7cc2c40 | 2009-07-28 21:49:18 +0000 | [diff] [blame] | 1264 | // end of block, or if the load is volatile, we can't move it. |
Dan Gohman | d790a5c | 2008-10-02 15:04:30 +0000 | [diff] [blame] | 1265 | return !SawStore && !hasVolatileMemoryRef(); |
Dan Gohman | 3e4fb70 | 2008-09-24 00:06:15 +0000 | [diff] [blame] | 1266 | |
Evan Cheng | b27087f | 2008-03-13 00:44:09 +0000 | [diff] [blame] | 1267 | return true; |
| 1268 | } |
| 1269 | |
Evan Cheng | df3b993 | 2008-08-27 20:33:50 +0000 | [diff] [blame] | 1270 | /// isSafeToReMat - Return true if it's safe to rematerialize the specified |
| 1271 | /// instruction which defined the specified register instead of copying it. |
Dan Gohman | b3b930a | 2008-11-18 19:04:29 +0000 | [diff] [blame] | 1272 | bool MachineInstr::isSafeToReMat(const TargetInstrInfo *TII, |
Evan Cheng | ac1abde | 2010-03-02 19:03:01 +0000 | [diff] [blame] | 1273 | AliasAnalysis *AA, |
| 1274 | unsigned DstReg) const { |
Evan Cheng | df3b993 | 2008-08-27 20:33:50 +0000 | [diff] [blame] | 1275 | bool SawStore = false; |
Dan Gohman | a70dca1 | 2009-10-09 23:27:56 +0000 | [diff] [blame] | 1276 | if (!TII->isTriviallyReMaterializable(this, AA) || |
Evan Cheng | ac1abde | 2010-03-02 19:03:01 +0000 | [diff] [blame] | 1277 | !isSafeToMove(TII, AA, SawStore)) |
Evan Cheng | df3b993 | 2008-08-27 20:33:50 +0000 | [diff] [blame] | 1278 | return false; |
| 1279 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { |
Dan Gohman | cbad42c | 2008-11-18 19:49:32 +0000 | [diff] [blame] | 1280 | const MachineOperand &MO = getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1281 | if (!MO.isReg()) |
Evan Cheng | df3b993 | 2008-08-27 20:33:50 +0000 | [diff] [blame] | 1282 | continue; |
| 1283 | // FIXME: For now, do not remat any instruction with register operands. |
| 1284 | // Later on, we can loosen the restriction is the register operands have |
| 1285 | // not been modified between the def and use. Note, this is different from |
Evan Cheng | 8763c1c | 2008-08-27 20:58:54 +0000 | [diff] [blame] | 1286 | // MachineSink because the code is no longer in two-address form (at least |
Evan Cheng | df3b993 | 2008-08-27 20:33:50 +0000 | [diff] [blame] | 1287 | // partially). |
| 1288 | if (MO.isUse()) |
| 1289 | return false; |
| 1290 | else if (!MO.isDead() && MO.getReg() != DstReg) |
| 1291 | return false; |
| 1292 | } |
| 1293 | return true; |
| 1294 | } |
| 1295 | |
Dan Gohman | 3e4fb70 | 2008-09-24 00:06:15 +0000 | [diff] [blame] | 1296 | /// hasVolatileMemoryRef - Return true if this instruction may have a |
| 1297 | /// volatile memory reference, or if the information describing the |
| 1298 | /// memory reference is not available. Return false if it is known to |
| 1299 | /// have no volatile memory references. |
| 1300 | bool MachineInstr::hasVolatileMemoryRef() const { |
| 1301 | // An instruction known never to access memory won't have a volatile access. |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 1302 | if (!mayStore() && |
| 1303 | !mayLoad() && |
| 1304 | !isCall() && |
Evan Cheng | c36b706 | 2011-01-07 23:50:32 +0000 | [diff] [blame] | 1305 | !hasUnmodeledSideEffects()) |
Dan Gohman | 3e4fb70 | 2008-09-24 00:06:15 +0000 | [diff] [blame] | 1306 | return false; |
| 1307 | |
| 1308 | // Otherwise, if the instruction has no memory reference information, |
| 1309 | // conservatively assume it wasn't preserved. |
| 1310 | if (memoperands_empty()) |
| 1311 | return true; |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 1312 | |
Dan Gohman | 3e4fb70 | 2008-09-24 00:06:15 +0000 | [diff] [blame] | 1313 | // Check the memory reference information for volatile references. |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 1314 | for (mmo_iterator I = memoperands_begin(), E = memoperands_end(); I != E; ++I) |
| 1315 | if ((*I)->isVolatile()) |
Dan Gohman | 3e4fb70 | 2008-09-24 00:06:15 +0000 | [diff] [blame] | 1316 | return true; |
| 1317 | |
| 1318 | return false; |
| 1319 | } |
| 1320 | |
Dan Gohman | e33f44c | 2009-10-07 17:38:06 +0000 | [diff] [blame] | 1321 | /// isInvariantLoad - Return true if this instruction is loading from a |
| 1322 | /// location whose value is invariant across the function. For example, |
Dan Gohman | f451cb8 | 2010-02-10 16:03:48 +0000 | [diff] [blame] | 1323 | /// loading a value from the constant pool or from the argument area |
Dan Gohman | e33f44c | 2009-10-07 17:38:06 +0000 | [diff] [blame] | 1324 | /// of a function if it does not change. This should only return true of |
| 1325 | /// *all* loads the instruction does are invariant (if it does multiple loads). |
| 1326 | bool MachineInstr::isInvariantLoad(AliasAnalysis *AA) const { |
| 1327 | // If the instruction doesn't load at all, it isn't an invariant load. |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 1328 | if (!mayLoad()) |
Dan Gohman | e33f44c | 2009-10-07 17:38:06 +0000 | [diff] [blame] | 1329 | return false; |
| 1330 | |
| 1331 | // If the instruction has lost its memoperands, conservatively assume that |
| 1332 | // it may not be an invariant load. |
| 1333 | if (memoperands_empty()) |
| 1334 | return false; |
| 1335 | |
| 1336 | const MachineFrameInfo *MFI = getParent()->getParent()->getFrameInfo(); |
| 1337 | |
| 1338 | for (mmo_iterator I = memoperands_begin(), |
| 1339 | E = memoperands_end(); I != E; ++I) { |
| 1340 | if ((*I)->isVolatile()) return false; |
| 1341 | if ((*I)->isStore()) return false; |
Pete Cooper | d752e0f | 2011-11-08 18:42:53 +0000 | [diff] [blame] | 1342 | if ((*I)->isInvariant()) return true; |
Dan Gohman | e33f44c | 2009-10-07 17:38:06 +0000 | [diff] [blame] | 1343 | |
| 1344 | if (const Value *V = (*I)->getValue()) { |
| 1345 | // A load from a constant PseudoSourceValue is invariant. |
| 1346 | if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V)) |
| 1347 | if (PSV->isConstant(MFI)) |
| 1348 | continue; |
| 1349 | // If we have an AliasAnalysis, ask it whether the memory is constant. |
Dan Gohman | f96e4bd | 2010-10-20 00:31:05 +0000 | [diff] [blame] | 1350 | if (AA && AA->pointsToConstantMemory( |
| 1351 | AliasAnalysis::Location(V, (*I)->getSize(), |
| 1352 | (*I)->getTBAAInfo()))) |
Dan Gohman | e33f44c | 2009-10-07 17:38:06 +0000 | [diff] [blame] | 1353 | continue; |
| 1354 | } |
| 1355 | |
| 1356 | // Otherwise assume conservatively. |
| 1357 | return false; |
| 1358 | } |
| 1359 | |
| 1360 | // Everything checks out. |
| 1361 | return true; |
| 1362 | } |
| 1363 | |
Evan Cheng | 229694f | 2009-12-03 02:31:43 +0000 | [diff] [blame] | 1364 | /// isConstantValuePHI - If the specified instruction is a PHI that always |
| 1365 | /// merges together the same virtual register, return the register, otherwise |
| 1366 | /// return 0. |
| 1367 | unsigned MachineInstr::isConstantValuePHI() const { |
Chris Lattner | 518bb53 | 2010-02-09 19:54:29 +0000 | [diff] [blame] | 1368 | if (!isPHI()) |
Evan Cheng | 229694f | 2009-12-03 02:31:43 +0000 | [diff] [blame] | 1369 | return 0; |
Evan Cheng | d8f079c | 2009-12-07 23:10:34 +0000 | [diff] [blame] | 1370 | assert(getNumOperands() >= 3 && |
| 1371 | "It's illegal to have a PHI without source operands"); |
Evan Cheng | 229694f | 2009-12-03 02:31:43 +0000 | [diff] [blame] | 1372 | |
| 1373 | unsigned Reg = getOperand(1).getReg(); |
| 1374 | for (unsigned i = 3, e = getNumOperands(); i < e; i += 2) |
| 1375 | if (getOperand(i).getReg() != Reg) |
| 1376 | return 0; |
| 1377 | return Reg; |
| 1378 | } |
| 1379 | |
Evan Cheng | c36b706 | 2011-01-07 23:50:32 +0000 | [diff] [blame] | 1380 | bool MachineInstr::hasUnmodeledSideEffects() const { |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 1381 | if (hasProperty(MCID::UnmodeledSideEffects)) |
Evan Cheng | c36b706 | 2011-01-07 23:50:32 +0000 | [diff] [blame] | 1382 | return true; |
| 1383 | if (isInlineAsm()) { |
| 1384 | unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm(); |
| 1385 | if (ExtraInfo & InlineAsm::Extra_HasSideEffects) |
| 1386 | return true; |
| 1387 | } |
| 1388 | |
| 1389 | return false; |
| 1390 | } |
| 1391 | |
Evan Cheng | a57fabe | 2010-04-08 20:02:37 +0000 | [diff] [blame] | 1392 | /// allDefsAreDead - Return true if all the defs of this instruction are dead. |
| 1393 | /// |
| 1394 | bool MachineInstr::allDefsAreDead() const { |
| 1395 | for (unsigned i = 0, e = getNumOperands(); i < e; ++i) { |
| 1396 | const MachineOperand &MO = getOperand(i); |
| 1397 | if (!MO.isReg() || MO.isUse()) |
| 1398 | continue; |
| 1399 | if (!MO.isDead()) |
| 1400 | return false; |
| 1401 | } |
| 1402 | return true; |
| 1403 | } |
| 1404 | |
Evan Cheng | c8f46c4 | 2010-10-22 21:49:09 +0000 | [diff] [blame] | 1405 | /// copyImplicitOps - Copy implicit register operands from specified |
| 1406 | /// instruction to this instruction. |
| 1407 | void MachineInstr::copyImplicitOps(const MachineInstr *MI) { |
| 1408 | for (unsigned i = MI->getDesc().getNumOperands(), e = MI->getNumOperands(); |
| 1409 | i != e; ++i) { |
| 1410 | const MachineOperand &MO = MI->getOperand(i); |
| 1411 | if (MO.isReg() && MO.isImplicit()) |
| 1412 | addOperand(MO); |
| 1413 | } |
| 1414 | } |
| 1415 | |
Brian Gaeke | 21326fc | 2004-02-13 04:39:32 +0000 | [diff] [blame] | 1416 | void MachineInstr::dump() const { |
David Greene | 3b32533 | 2010-01-04 23:48:20 +0000 | [diff] [blame] | 1417 | dbgs() << " " << *this; |
Mon P Wang | 5ca6bd1 | 2008-10-10 01:43:55 +0000 | [diff] [blame] | 1418 | } |
| 1419 | |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 1420 | static void printDebugLoc(DebugLoc DL, const MachineFunction *MF, |
Devang Patel | da0e89f | 2010-06-29 21:51:32 +0000 | [diff] [blame] | 1421 | raw_ostream &CommentOS) { |
| 1422 | const LLVMContext &Ctx = MF->getFunction()->getContext(); |
| 1423 | if (!DL.isUnknown()) { // Print source line info. |
| 1424 | DIScope Scope(DL.getScope(Ctx)); |
| 1425 | // Omit the directory, because it's likely to be long and uninteresting. |
| 1426 | if (Scope.Verify()) |
| 1427 | CommentOS << Scope.getFilename(); |
| 1428 | else |
| 1429 | CommentOS << "<unknown>"; |
| 1430 | CommentOS << ':' << DL.getLine(); |
| 1431 | if (DL.getCol() != 0) |
| 1432 | CommentOS << ':' << DL.getCol(); |
| 1433 | DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(DL.getInlinedAt(Ctx)); |
| 1434 | if (!InlinedAtDL.isUnknown()) { |
| 1435 | CommentOS << " @[ "; |
| 1436 | printDebugLoc(InlinedAtDL, MF, CommentOS); |
| 1437 | CommentOS << " ]"; |
| 1438 | } |
| 1439 | } |
| 1440 | } |
| 1441 | |
Mon P Wang | 5ca6bd1 | 2008-10-10 01:43:55 +0000 | [diff] [blame] | 1442 | void MachineInstr::print(raw_ostream &OS, const TargetMachine *TM) const { |
Dan Gohman | 80f6c58 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1443 | // We can be a bit tidier if we know the TargetMachine and/or MachineFunction. |
| 1444 | const MachineFunction *MF = 0; |
Jakob Stoklund Olesen | a0c5bf1 | 2010-07-28 18:35:46 +0000 | [diff] [blame] | 1445 | const MachineRegisterInfo *MRI = 0; |
Dan Gohman | 80f6c58 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1446 | if (const MachineBasicBlock *MBB = getParent()) { |
| 1447 | MF = MBB->getParent(); |
| 1448 | if (!TM && MF) |
| 1449 | TM = &MF->getTarget(); |
Jakob Stoklund Olesen | a0c5bf1 | 2010-07-28 18:35:46 +0000 | [diff] [blame] | 1450 | if (MF) |
| 1451 | MRI = &MF->getRegInfo(); |
Dan Gohman | 80f6c58 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1452 | } |
Dan Gohman | 0ba90f3 | 2009-10-31 20:19:03 +0000 | [diff] [blame] | 1453 | |
Jakob Stoklund Olesen | a0c5bf1 | 2010-07-28 18:35:46 +0000 | [diff] [blame] | 1454 | // Save a list of virtual registers. |
| 1455 | SmallVector<unsigned, 8> VirtRegs; |
| 1456 | |
Dan Gohman | 0ba90f3 | 2009-10-31 20:19:03 +0000 | [diff] [blame] | 1457 | // Print explicitly defined operands on the left of an assignment syntax. |
Dan Gohman | 80f6c58 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1458 | unsigned StartOp = 0, e = getNumOperands(); |
Dan Gohman | 0ba90f3 | 2009-10-31 20:19:03 +0000 | [diff] [blame] | 1459 | for (; StartOp < e && getOperand(StartOp).isReg() && |
| 1460 | getOperand(StartOp).isDef() && |
| 1461 | !getOperand(StartOp).isImplicit(); |
| 1462 | ++StartOp) { |
| 1463 | if (StartOp != 0) OS << ", "; |
| 1464 | getOperand(StartOp).print(OS, TM); |
Jakob Stoklund Olesen | a0c5bf1 | 2010-07-28 18:35:46 +0000 | [diff] [blame] | 1465 | unsigned Reg = getOperand(StartOp).getReg(); |
Jakob Stoklund Olesen | c9df025 | 2011-01-10 02:58:51 +0000 | [diff] [blame] | 1466 | if (TargetRegisterInfo::isVirtualRegister(Reg)) |
Jakob Stoklund Olesen | a0c5bf1 | 2010-07-28 18:35:46 +0000 | [diff] [blame] | 1467 | VirtRegs.push_back(Reg); |
Chris Lattner | 6a59227 | 2002-10-30 01:55:38 +0000 | [diff] [blame] | 1468 | } |
Tanya Lattner | b140762 | 2004-06-25 00:13:11 +0000 | [diff] [blame] | 1469 | |
Dan Gohman | 0ba90f3 | 2009-10-31 20:19:03 +0000 | [diff] [blame] | 1470 | if (StartOp != 0) |
| 1471 | OS << " = "; |
| 1472 | |
| 1473 | // Print the opcode name. |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 1474 | OS << getDesc().getName(); |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 1475 | |
Dan Gohman | 0ba90f3 | 2009-10-31 20:19:03 +0000 | [diff] [blame] | 1476 | // Print the rest of the operands. |
Dan Gohman | 80f6c58 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1477 | bool OmittedAnyCallClobbers = false; |
| 1478 | bool FirstOp = true; |
Jakob Stoklund Olesen | 7a2ecd3 | 2011-06-27 04:08:29 +0000 | [diff] [blame] | 1479 | unsigned AsmDescOp = ~0u; |
| 1480 | unsigned AsmOpCount = 0; |
Evan Cheng | c36b706 | 2011-01-07 23:50:32 +0000 | [diff] [blame] | 1481 | |
Jakob Stoklund Olesen | 3627a46 | 2011-09-29 00:40:51 +0000 | [diff] [blame] | 1482 | if (isInlineAsm() && e >= InlineAsm::MIOp_FirstOperand) { |
Evan Cheng | c36b706 | 2011-01-07 23:50:32 +0000 | [diff] [blame] | 1483 | // Print asm string. |
| 1484 | OS << " "; |
| 1485 | getOperand(InlineAsm::MIOp_AsmString).print(OS, TM); |
| 1486 | |
| 1487 | // Print HasSideEffects, IsAlignStack |
| 1488 | unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm(); |
| 1489 | if (ExtraInfo & InlineAsm::Extra_HasSideEffects) |
| 1490 | OS << " [sideeffect]"; |
| 1491 | if (ExtraInfo & InlineAsm::Extra_IsAlignStack) |
| 1492 | OS << " [alignstack]"; |
| 1493 | |
Jakob Stoklund Olesen | 7a2ecd3 | 2011-06-27 04:08:29 +0000 | [diff] [blame] | 1494 | StartOp = AsmDescOp = InlineAsm::MIOp_FirstOperand; |
Evan Cheng | c36b706 | 2011-01-07 23:50:32 +0000 | [diff] [blame] | 1495 | FirstOp = false; |
| 1496 | } |
| 1497 | |
| 1498 | |
Chris Lattner | 6a59227 | 2002-10-30 01:55:38 +0000 | [diff] [blame] | 1499 | for (unsigned i = StartOp, e = getNumOperands(); i != e; ++i) { |
Dan Gohman | 80f6c58 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1500 | const MachineOperand &MO = getOperand(i); |
| 1501 | |
Jakob Stoklund Olesen | c9df025 | 2011-01-10 02:58:51 +0000 | [diff] [blame] | 1502 | if (MO.isReg() && TargetRegisterInfo::isVirtualRegister(MO.getReg())) |
Jakob Stoklund Olesen | a0c5bf1 | 2010-07-28 18:35:46 +0000 | [diff] [blame] | 1503 | VirtRegs.push_back(MO.getReg()); |
| 1504 | |
Dan Gohman | 80f6c58 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1505 | // Omit call-clobbered registers which aren't used anywhere. This makes |
| 1506 | // call instructions much less noisy on targets where calls clobber lots |
| 1507 | // of registers. Don't rely on MO.isDead() because we may be called before |
| 1508 | // LiveVariables is run, or we may be looking at a non-allocatable reg. |
Evan Cheng | 5a96b3d | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 1509 | if (MF && isCall() && |
Dan Gohman | 80f6c58 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1510 | MO.isReg() && MO.isImplicit() && MO.isDef()) { |
| 1511 | unsigned Reg = MO.getReg(); |
Jakob Stoklund Olesen | c9df025 | 2011-01-10 02:58:51 +0000 | [diff] [blame] | 1512 | if (TargetRegisterInfo::isPhysicalRegister(Reg)) { |
Dan Gohman | 80f6c58 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1513 | const MachineRegisterInfo &MRI = MF->getRegInfo(); |
| 1514 | if (MRI.use_empty(Reg) && !MRI.isLiveOut(Reg)) { |
| 1515 | bool HasAliasLive = false; |
| 1516 | for (const unsigned *Alias = TM->getRegisterInfo()->getAliasSet(Reg); |
| 1517 | unsigned AliasReg = *Alias; ++Alias) |
| 1518 | if (!MRI.use_empty(AliasReg) || MRI.isLiveOut(AliasReg)) { |
| 1519 | HasAliasLive = true; |
| 1520 | break; |
| 1521 | } |
| 1522 | if (!HasAliasLive) { |
| 1523 | OmittedAnyCallClobbers = true; |
| 1524 | continue; |
| 1525 | } |
| 1526 | } |
| 1527 | } |
| 1528 | } |
| 1529 | |
| 1530 | if (FirstOp) FirstOp = false; else OS << ","; |
Chris Lattner | 6a59227 | 2002-10-30 01:55:38 +0000 | [diff] [blame] | 1531 | OS << " "; |
Jakob Stoklund Olesen | b1bb4af | 2010-01-19 22:08:34 +0000 | [diff] [blame] | 1532 | if (i < getDesc().NumOperands) { |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 1533 | const MCOperandInfo &MCOI = getDesc().OpInfo[i]; |
| 1534 | if (MCOI.isPredicate()) |
Jakob Stoklund Olesen | b1bb4af | 2010-01-19 22:08:34 +0000 | [diff] [blame] | 1535 | OS << "pred:"; |
Evan Cheng | e837dea | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 1536 | if (MCOI.isOptionalDef()) |
Jakob Stoklund Olesen | b1bb4af | 2010-01-19 22:08:34 +0000 | [diff] [blame] | 1537 | OS << "opt:"; |
| 1538 | } |
Evan Cheng | 59b3655 | 2010-04-28 20:03:13 +0000 | [diff] [blame] | 1539 | if (isDebugValue() && MO.isMetadata()) { |
| 1540 | // Pretty print DBG_VALUE instructions. |
| 1541 | const MDNode *MD = MO.getMetadata(); |
| 1542 | if (const MDString *MDS = dyn_cast<MDString>(MD->getOperand(2))) |
| 1543 | OS << "!\"" << MDS->getString() << '\"'; |
| 1544 | else |
| 1545 | MO.print(OS, TM); |
Jakob Stoklund Olesen | b1e1145 | 2010-07-04 23:24:23 +0000 | [diff] [blame] | 1546 | } else if (TM && (isInsertSubreg() || isRegSequence()) && MO.isImm()) { |
| 1547 | OS << TM->getRegisterInfo()->getSubRegIndexName(MO.getImm()); |
Jakob Stoklund Olesen | 7a2ecd3 | 2011-06-27 04:08:29 +0000 | [diff] [blame] | 1548 | } else if (i == AsmDescOp && MO.isImm()) { |
| 1549 | // Pretty print the inline asm operand descriptor. |
| 1550 | OS << '$' << AsmOpCount++; |
| 1551 | unsigned Flag = MO.getImm(); |
| 1552 | switch (InlineAsm::getKind(Flag)) { |
Jakob Stoklund Olesen | 459b74b | 2011-10-12 23:37:29 +0000 | [diff] [blame] | 1553 | case InlineAsm::Kind_RegUse: OS << ":[reguse"; break; |
| 1554 | case InlineAsm::Kind_RegDef: OS << ":[regdef"; break; |
| 1555 | case InlineAsm::Kind_RegDefEarlyClobber: OS << ":[regdef-ec"; break; |
| 1556 | case InlineAsm::Kind_Clobber: OS << ":[clobber"; break; |
| 1557 | case InlineAsm::Kind_Imm: OS << ":[imm"; break; |
| 1558 | case InlineAsm::Kind_Mem: OS << ":[mem"; break; |
| 1559 | default: OS << ":[??" << InlineAsm::getKind(Flag); break; |
Jakob Stoklund Olesen | 7a2ecd3 | 2011-06-27 04:08:29 +0000 | [diff] [blame] | 1560 | } |
| 1561 | |
Jakob Stoklund Olesen | 459b74b | 2011-10-12 23:37:29 +0000 | [diff] [blame] | 1562 | unsigned RCID = 0; |
Nick Lewycky | 3821b18 | 2011-10-13 00:54:59 +0000 | [diff] [blame] | 1563 | if (InlineAsm::hasRegClassConstraint(Flag, RCID)) { |
Jakob Stoklund Olesen | 459b74b | 2011-10-12 23:37:29 +0000 | [diff] [blame] | 1564 | if (TM) |
| 1565 | OS << ':' << TM->getRegisterInfo()->getRegClass(RCID)->getName(); |
| 1566 | else |
| 1567 | OS << ":RC" << RCID; |
Nick Lewycky | 3821b18 | 2011-10-13 00:54:59 +0000 | [diff] [blame] | 1568 | } |
Jakob Stoklund Olesen | 459b74b | 2011-10-12 23:37:29 +0000 | [diff] [blame] | 1569 | |
Jakob Stoklund Olesen | 7a2ecd3 | 2011-06-27 04:08:29 +0000 | [diff] [blame] | 1570 | unsigned TiedTo = 0; |
| 1571 | if (InlineAsm::isUseOperandTiedToDef(Flag, TiedTo)) |
Jakob Stoklund Olesen | 459b74b | 2011-10-12 23:37:29 +0000 | [diff] [blame] | 1572 | OS << " tiedto:$" << TiedTo; |
| 1573 | |
| 1574 | OS << ']'; |
Jakob Stoklund Olesen | 7a2ecd3 | 2011-06-27 04:08:29 +0000 | [diff] [blame] | 1575 | |
| 1576 | // Compute the index of the next operand descriptor. |
| 1577 | AsmDescOp += 1 + InlineAsm::getNumOperandRegisters(Flag); |
Evan Cheng | 59b3655 | 2010-04-28 20:03:13 +0000 | [diff] [blame] | 1578 | } else |
| 1579 | MO.print(OS, TM); |
Dan Gohman | 80f6c58 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1580 | } |
| 1581 | |
| 1582 | // Briefly indicate whether any call clobbers were omitted. |
| 1583 | if (OmittedAnyCallClobbers) { |
Bill Wendling | 164558e | 2009-12-25 13:45:50 +0000 | [diff] [blame] | 1584 | if (!FirstOp) OS << ","; |
Dan Gohman | 80f6c58 | 2009-11-09 19:38:45 +0000 | [diff] [blame] | 1585 | OS << " ..."; |
Chris Lattner | 1049164 | 2002-10-30 00:48:05 +0000 | [diff] [blame] | 1586 | } |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 1587 | |
Dan Gohman | 0ba90f3 | 2009-10-31 20:19:03 +0000 | [diff] [blame] | 1588 | bool HaveSemi = false; |
Anton Korobeynikov | 6dd9747 | 2011-03-05 18:43:04 +0000 | [diff] [blame] | 1589 | if (Flags) { |
| 1590 | if (!HaveSemi) OS << ";"; HaveSemi = true; |
| 1591 | OS << " flags: "; |
| 1592 | |
| 1593 | if (Flags & FrameSetup) |
| 1594 | OS << "FrameSetup"; |
| 1595 | } |
| 1596 | |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 1597 | if (!memoperands_empty()) { |
Dan Gohman | 0ba90f3 | 2009-10-31 20:19:03 +0000 | [diff] [blame] | 1598 | if (!HaveSemi) OS << ";"; HaveSemi = true; |
| 1599 | |
| 1600 | OS << " mem:"; |
Dan Gohman | c76909a | 2009-09-25 20:36:54 +0000 | [diff] [blame] | 1601 | for (mmo_iterator i = memoperands_begin(), e = memoperands_end(); |
| 1602 | i != e; ++i) { |
| 1603 | OS << **i; |
Oscar Fuentes | ee56c42 | 2010-08-02 06:00:15 +0000 | [diff] [blame] | 1604 | if (llvm::next(i) != e) |
Dan Gohman | cd26ec5 | 2009-09-23 01:33:16 +0000 | [diff] [blame] | 1605 | OS << " "; |
Dan Gohman | 69de193 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 1606 | } |
| 1607 | } |
| 1608 | |
Jakob Stoklund Olesen | a0c5bf1 | 2010-07-28 18:35:46 +0000 | [diff] [blame] | 1609 | // Print the regclass of any virtual registers encountered. |
| 1610 | if (MRI && !VirtRegs.empty()) { |
| 1611 | if (!HaveSemi) OS << ";"; HaveSemi = true; |
| 1612 | for (unsigned i = 0; i != VirtRegs.size(); ++i) { |
| 1613 | const TargetRegisterClass *RC = MRI->getRegClass(VirtRegs[i]); |
Jakob Stoklund Olesen | 4314268 | 2011-01-09 03:05:53 +0000 | [diff] [blame] | 1614 | OS << " " << RC->getName() << ':' << PrintReg(VirtRegs[i]); |
Jakob Stoklund Olesen | a0c5bf1 | 2010-07-28 18:35:46 +0000 | [diff] [blame] | 1615 | for (unsigned j = i+1; j != VirtRegs.size();) { |
| 1616 | if (MRI->getRegClass(VirtRegs[j]) != RC) { |
| 1617 | ++j; |
| 1618 | continue; |
| 1619 | } |
| 1620 | if (VirtRegs[i] != VirtRegs[j]) |
Jakob Stoklund Olesen | 4314268 | 2011-01-09 03:05:53 +0000 | [diff] [blame] | 1621 | OS << "," << PrintReg(VirtRegs[j]); |
Jakob Stoklund Olesen | a0c5bf1 | 2010-07-28 18:35:46 +0000 | [diff] [blame] | 1622 | VirtRegs.erase(VirtRegs.begin()+j); |
| 1623 | } |
| 1624 | } |
| 1625 | } |
| 1626 | |
Anton Korobeynikov | 6dd9747 | 2011-03-05 18:43:04 +0000 | [diff] [blame] | 1627 | // Print debug location information. |
Devang Patel | 4d3586d | 2011-08-04 20:44:26 +0000 | [diff] [blame] | 1628 | if (isDebugValue() && getOperand(e - 1).isMetadata()) { |
| 1629 | if (!HaveSemi) OS << ";"; HaveSemi = true; |
| 1630 | DIVariable DV(getOperand(e - 1).getMetadata()); |
| 1631 | OS << " line no:" << DV.getLineNumber(); |
| 1632 | if (MDNode *InlinedAt = DV.getInlinedAt()) { |
| 1633 | DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(InlinedAt); |
| 1634 | if (!InlinedAtDL.isUnknown()) { |
| 1635 | OS << " inlined @[ "; |
| 1636 | printDebugLoc(InlinedAtDL, MF, OS); |
| 1637 | OS << " ]"; |
| 1638 | } |
| 1639 | } |
| 1640 | } else if (!debugLoc.isUnknown() && MF) { |
Anton Korobeynikov | 6dd9747 | 2011-03-05 18:43:04 +0000 | [diff] [blame] | 1641 | if (!HaveSemi) OS << ";"; HaveSemi = true; |
Dan Gohman | 75ae593 | 2009-11-23 21:29:08 +0000 | [diff] [blame] | 1642 | OS << " dbg:"; |
Devang Patel | da0e89f | 2010-06-29 21:51:32 +0000 | [diff] [blame] | 1643 | printDebugLoc(debugLoc, MF, OS); |
Bill Wendling | b5ef273 | 2009-02-19 21:44:55 +0000 | [diff] [blame] | 1644 | } |
| 1645 | |
Anton Korobeynikov | 6dd9747 | 2011-03-05 18:43:04 +0000 | [diff] [blame] | 1646 | OS << '\n'; |
Chris Lattner | 1049164 | 2002-10-30 00:48:05 +0000 | [diff] [blame] | 1647 | } |
| 1648 | |
Owen Anderson | b487e72 | 2008-01-24 01:10:07 +0000 | [diff] [blame] | 1649 | bool MachineInstr::addRegisterKilled(unsigned IncomingReg, |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1650 | const TargetRegisterInfo *RegInfo, |
Owen Anderson | b487e72 | 2008-01-24 01:10:07 +0000 | [diff] [blame] | 1651 | bool AddIfNotFound) { |
Evan Cheng | 9b6d7b9 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1652 | bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg); |
Dan Gohman | 2ebc11a | 2008-07-03 01:18:51 +0000 | [diff] [blame] | 1653 | bool hasAliases = isPhysReg && RegInfo->getAliasSet(IncomingReg); |
Dan Gohman | 3f62940 | 2008-09-03 15:56:16 +0000 | [diff] [blame] | 1654 | bool Found = false; |
Evan Cheng | 9b6d7b9 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1655 | SmallVector<unsigned,4> DeadOps; |
Bill Wendling | 4a23d72 | 2008-03-03 22:14:33 +0000 | [diff] [blame] | 1656 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { |
| 1657 | MachineOperand &MO = getOperand(i); |
Jakob Stoklund Olesen | efb8e3e | 2009-08-04 20:09:25 +0000 | [diff] [blame] | 1658 | if (!MO.isReg() || !MO.isUse() || MO.isUndef()) |
Evan Cheng | 9b6d7b9 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1659 | continue; |
| 1660 | unsigned Reg = MO.getReg(); |
| 1661 | if (!Reg) |
| 1662 | continue; |
Bill Wendling | 4a23d72 | 2008-03-03 22:14:33 +0000 | [diff] [blame] | 1663 | |
Evan Cheng | 9b6d7b9 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1664 | if (Reg == IncomingReg) { |
Dan Gohman | 3f62940 | 2008-09-03 15:56:16 +0000 | [diff] [blame] | 1665 | if (!Found) { |
| 1666 | if (MO.isKill()) |
| 1667 | // The register is already marked kill. |
| 1668 | return true; |
Jakob Stoklund Olesen | ece4818 | 2009-08-02 19:13:03 +0000 | [diff] [blame] | 1669 | if (isPhysReg && isRegTiedToDefOperand(i)) |
| 1670 | // Two-address uses of physregs must not be marked kill. |
| 1671 | return true; |
Dan Gohman | 3f62940 | 2008-09-03 15:56:16 +0000 | [diff] [blame] | 1672 | MO.setIsKill(); |
| 1673 | Found = true; |
| 1674 | } |
| 1675 | } else if (hasAliases && MO.isKill() && |
| 1676 | TargetRegisterInfo::isPhysicalRegister(Reg)) { |
Evan Cheng | 9b6d7b9 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1677 | // A super-register kill already exists. |
| 1678 | if (RegInfo->isSuperRegister(IncomingReg, Reg)) |
Dan Gohman | 2ebc11a | 2008-07-03 01:18:51 +0000 | [diff] [blame] | 1679 | return true; |
| 1680 | if (RegInfo->isSubRegister(IncomingReg, Reg)) |
Evan Cheng | 9b6d7b9 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1681 | DeadOps.push_back(i); |
Bill Wendling | 4a23d72 | 2008-03-03 22:14:33 +0000 | [diff] [blame] | 1682 | } |
| 1683 | } |
| 1684 | |
Evan Cheng | 9b6d7b9 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1685 | // Trim unneeded kill operands. |
| 1686 | while (!DeadOps.empty()) { |
| 1687 | unsigned OpIdx = DeadOps.back(); |
| 1688 | if (getOperand(OpIdx).isImplicit()) |
| 1689 | RemoveOperand(OpIdx); |
| 1690 | else |
| 1691 | getOperand(OpIdx).setIsKill(false); |
| 1692 | DeadOps.pop_back(); |
| 1693 | } |
| 1694 | |
Bill Wendling | 4a23d72 | 2008-03-03 22:14:33 +0000 | [diff] [blame] | 1695 | // If not found, this means an alias of one of the operands is killed. Add a |
Owen Anderson | b487e72 | 2008-01-24 01:10:07 +0000 | [diff] [blame] | 1696 | // new implicit operand if required. |
Dan Gohman | 3f62940 | 2008-09-03 15:56:16 +0000 | [diff] [blame] | 1697 | if (!Found && AddIfNotFound) { |
Bill Wendling | 4a23d72 | 2008-03-03 22:14:33 +0000 | [diff] [blame] | 1698 | addOperand(MachineOperand::CreateReg(IncomingReg, |
| 1699 | false /*IsDef*/, |
| 1700 | true /*IsImp*/, |
| 1701 | true /*IsKill*/)); |
Owen Anderson | b487e72 | 2008-01-24 01:10:07 +0000 | [diff] [blame] | 1702 | return true; |
| 1703 | } |
Dan Gohman | 3f62940 | 2008-09-03 15:56:16 +0000 | [diff] [blame] | 1704 | return Found; |
Owen Anderson | b487e72 | 2008-01-24 01:10:07 +0000 | [diff] [blame] | 1705 | } |
| 1706 | |
| 1707 | bool MachineInstr::addRegisterDead(unsigned IncomingReg, |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1708 | const TargetRegisterInfo *RegInfo, |
Owen Anderson | b487e72 | 2008-01-24 01:10:07 +0000 | [diff] [blame] | 1709 | bool AddIfNotFound) { |
Evan Cheng | 9b6d7b9 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1710 | bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg); |
Evan Cheng | 01b2e23 | 2008-06-27 22:11:49 +0000 | [diff] [blame] | 1711 | bool hasAliases = isPhysReg && RegInfo->getAliasSet(IncomingReg); |
Dan Gohman | 3f62940 | 2008-09-03 15:56:16 +0000 | [diff] [blame] | 1712 | bool Found = false; |
Evan Cheng | 9b6d7b9 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1713 | SmallVector<unsigned,4> DeadOps; |
Owen Anderson | b487e72 | 2008-01-24 01:10:07 +0000 | [diff] [blame] | 1714 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { |
| 1715 | MachineOperand &MO = getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1716 | if (!MO.isReg() || !MO.isDef()) |
Evan Cheng | 9b6d7b9 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1717 | continue; |
| 1718 | unsigned Reg = MO.getReg(); |
Dan Gohman | 3f62940 | 2008-09-03 15:56:16 +0000 | [diff] [blame] | 1719 | if (!Reg) |
| 1720 | continue; |
| 1721 | |
Evan Cheng | 9b6d7b9 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1722 | if (Reg == IncomingReg) { |
Jakob Stoklund Olesen | b793bc1 | 2011-04-05 16:53:50 +0000 | [diff] [blame] | 1723 | MO.setIsDead(); |
| 1724 | Found = true; |
Dan Gohman | 3f62940 | 2008-09-03 15:56:16 +0000 | [diff] [blame] | 1725 | } else if (hasAliases && MO.isDead() && |
| 1726 | TargetRegisterInfo::isPhysicalRegister(Reg)) { |
Evan Cheng | 9b6d7b9 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1727 | // There exists a super-register that's marked dead. |
| 1728 | if (RegInfo->isSuperRegister(IncomingReg, Reg)) |
Dan Gohman | 2ebc11a | 2008-07-03 01:18:51 +0000 | [diff] [blame] | 1729 | return true; |
Owen Anderson | 22ae999 | 2008-08-14 18:34:18 +0000 | [diff] [blame] | 1730 | if (RegInfo->getSubRegisters(IncomingReg) && |
| 1731 | RegInfo->getSuperRegisters(Reg) && |
| 1732 | RegInfo->isSubRegister(IncomingReg, Reg)) |
Evan Cheng | 9b6d7b9 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1733 | DeadOps.push_back(i); |
Owen Anderson | b487e72 | 2008-01-24 01:10:07 +0000 | [diff] [blame] | 1734 | } |
| 1735 | } |
| 1736 | |
Evan Cheng | 9b6d7b9 | 2008-04-16 09:41:59 +0000 | [diff] [blame] | 1737 | // Trim unneeded dead operands. |
| 1738 | while (!DeadOps.empty()) { |
| 1739 | unsigned OpIdx = DeadOps.back(); |
| 1740 | if (getOperand(OpIdx).isImplicit()) |
| 1741 | RemoveOperand(OpIdx); |
| 1742 | else |
| 1743 | getOperand(OpIdx).setIsDead(false); |
| 1744 | DeadOps.pop_back(); |
| 1745 | } |
| 1746 | |
Dan Gohman | 3f62940 | 2008-09-03 15:56:16 +0000 | [diff] [blame] | 1747 | // If not found, this means an alias of one of the operands is dead. Add a |
| 1748 | // new implicit operand if required. |
Chris Lattner | 3153061 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 1749 | if (Found || !AddIfNotFound) |
| 1750 | return Found; |
Jim Grosbach | ee61d67 | 2011-08-24 16:44:17 +0000 | [diff] [blame] | 1751 | |
Chris Lattner | 3153061 | 2009-06-24 17:54:48 +0000 | [diff] [blame] | 1752 | addOperand(MachineOperand::CreateReg(IncomingReg, |
| 1753 | true /*IsDef*/, |
| 1754 | true /*IsImp*/, |
| 1755 | false /*IsKill*/, |
| 1756 | true /*IsDead*/)); |
| 1757 | return true; |
Owen Anderson | b487e72 | 2008-01-24 01:10:07 +0000 | [diff] [blame] | 1758 | } |
Jakob Stoklund Olesen | 8efadf9 | 2010-01-06 00:29:28 +0000 | [diff] [blame] | 1759 | |
| 1760 | void MachineInstr::addRegisterDefined(unsigned IncomingReg, |
| 1761 | const TargetRegisterInfo *RegInfo) { |
Jakob Stoklund Olesen | 63e6a48 | 2010-05-21 16:32:16 +0000 | [diff] [blame] | 1762 | if (TargetRegisterInfo::isPhysicalRegister(IncomingReg)) { |
| 1763 | MachineOperand *MO = findRegisterDefOperand(IncomingReg, false, RegInfo); |
| 1764 | if (MO) |
| 1765 | return; |
| 1766 | } else { |
| 1767 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { |
| 1768 | const MachineOperand &MO = getOperand(i); |
| 1769 | if (MO.isReg() && MO.getReg() == IncomingReg && MO.isDef() && |
| 1770 | MO.getSubReg() == 0) |
| 1771 | return; |
| 1772 | } |
| 1773 | } |
| 1774 | addOperand(MachineOperand::CreateReg(IncomingReg, |
| 1775 | true /*IsDef*/, |
| 1776 | true /*IsImp*/)); |
Jakob Stoklund Olesen | 8efadf9 | 2010-01-06 00:29:28 +0000 | [diff] [blame] | 1777 | } |
Evan Cheng | 67eaa08 | 2010-03-03 23:37:30 +0000 | [diff] [blame] | 1778 | |
Dan Gohman | db49712 | 2010-06-18 23:28:01 +0000 | [diff] [blame] | 1779 | void MachineInstr::setPhysRegsDeadExcept(const SmallVectorImpl<unsigned> &UsedRegs, |
| 1780 | const TargetRegisterInfo &TRI) { |
| 1781 | for (unsigned i = 0, e = getNumOperands(); i != e; ++i) { |
| 1782 | MachineOperand &MO = getOperand(i); |
| 1783 | if (!MO.isReg() || !MO.isDef()) continue; |
| 1784 | unsigned Reg = MO.getReg(); |
| 1785 | if (Reg == 0) continue; |
| 1786 | bool Dead = true; |
| 1787 | for (SmallVectorImpl<unsigned>::const_iterator I = UsedRegs.begin(), |
| 1788 | E = UsedRegs.end(); I != E; ++I) |
| 1789 | if (TRI.regsOverlap(*I, Reg)) { |
| 1790 | Dead = false; |
| 1791 | break; |
| 1792 | } |
| 1793 | // If there are no uses, including partial uses, the def is dead. |
| 1794 | if (Dead) MO.setIsDead(); |
| 1795 | } |
| 1796 | } |
| 1797 | |
Evan Cheng | 67eaa08 | 2010-03-03 23:37:30 +0000 | [diff] [blame] | 1798 | unsigned |
| 1799 | MachineInstrExpressionTrait::getHashValue(const MachineInstr* const &MI) { |
| 1800 | unsigned Hash = MI->getOpcode() * 37; |
| 1801 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 1802 | const MachineOperand &MO = MI->getOperand(i); |
| 1803 | uint64_t Key = (uint64_t)MO.getType() << 32; |
| 1804 | switch (MO.getType()) { |
Chris Lattner | 72aaa3c | 2010-03-13 08:14:18 +0000 | [diff] [blame] | 1805 | default: break; |
| 1806 | case MachineOperand::MO_Register: |
Jakob Stoklund Olesen | c9df025 | 2011-01-10 02:58:51 +0000 | [diff] [blame] | 1807 | if (MO.isDef() && TargetRegisterInfo::isVirtualRegister(MO.getReg())) |
Chris Lattner | 72aaa3c | 2010-03-13 08:14:18 +0000 | [diff] [blame] | 1808 | continue; // Skip virtual register defs. |
| 1809 | Key |= MO.getReg(); |
| 1810 | break; |
| 1811 | case MachineOperand::MO_Immediate: |
| 1812 | Key |= MO.getImm(); |
| 1813 | break; |
| 1814 | case MachineOperand::MO_FrameIndex: |
| 1815 | case MachineOperand::MO_ConstantPoolIndex: |
| 1816 | case MachineOperand::MO_JumpTableIndex: |
| 1817 | Key |= MO.getIndex(); |
| 1818 | break; |
| 1819 | case MachineOperand::MO_MachineBasicBlock: |
| 1820 | Key |= DenseMapInfo<void*>::getHashValue(MO.getMBB()); |
| 1821 | break; |
| 1822 | case MachineOperand::MO_GlobalAddress: |
| 1823 | Key |= DenseMapInfo<void*>::getHashValue(MO.getGlobal()); |
| 1824 | break; |
| 1825 | case MachineOperand::MO_BlockAddress: |
| 1826 | Key |= DenseMapInfo<void*>::getHashValue(MO.getBlockAddress()); |
| 1827 | break; |
| 1828 | case MachineOperand::MO_MCSymbol: |
| 1829 | Key |= DenseMapInfo<void*>::getHashValue(MO.getMCSymbol()); |
| 1830 | break; |
Evan Cheng | 67eaa08 | 2010-03-03 23:37:30 +0000 | [diff] [blame] | 1831 | } |
| 1832 | Key += ~(Key << 32); |
| 1833 | Key ^= (Key >> 22); |
| 1834 | Key += ~(Key << 13); |
| 1835 | Key ^= (Key >> 8); |
| 1836 | Key += (Key << 3); |
| 1837 | Key ^= (Key >> 15); |
| 1838 | Key += ~(Key << 27); |
| 1839 | Key ^= (Key >> 31); |
| 1840 | Hash = (unsigned)Key + Hash * 37; |
| 1841 | } |
| 1842 | return Hash; |
| 1843 | } |
Jakob Stoklund Olesen | d519de0 | 2011-07-02 03:53:34 +0000 | [diff] [blame] | 1844 | |
| 1845 | void MachineInstr::emitError(StringRef Msg) const { |
| 1846 | // Find the source location cookie. |
| 1847 | unsigned LocCookie = 0; |
| 1848 | const MDNode *LocMD = 0; |
| 1849 | for (unsigned i = getNumOperands(); i != 0; --i) { |
| 1850 | if (getOperand(i-1).isMetadata() && |
| 1851 | (LocMD = getOperand(i-1).getMetadata()) && |
| 1852 | LocMD->getNumOperands() != 0) { |
| 1853 | if (const ConstantInt *CI = dyn_cast<ConstantInt>(LocMD->getOperand(0))) { |
| 1854 | LocCookie = CI->getZExtValue(); |
| 1855 | break; |
| 1856 | } |
| 1857 | } |
| 1858 | } |
| 1859 | |
| 1860 | if (const MachineBasicBlock *MBB = getParent()) |
| 1861 | if (const MachineFunction *MF = MBB->getParent()) |
| 1862 | return MF->getMMI().getModule()->getContext().emitError(LocCookie, Msg); |
| 1863 | report_fatal_error(Msg); |
| 1864 | } |