Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 1 | //===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | |
| 10 | #include "ARM.h" |
Bill Wendling | 92b5a2e | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 11 | #include "ARMAddressingModes.h" |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 12 | #include "ARMMCExpr.h" |
Evan Cheng | b72d2a9 | 2011-01-11 21:46:47 +0000 | [diff] [blame] | 13 | #include "ARMBaseRegisterInfo.h" |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 14 | #include "ARMSubtarget.h" |
Chris Lattner | c6ef277 | 2010-01-22 01:44:57 +0000 | [diff] [blame] | 15 | #include "llvm/MC/MCParser/MCAsmLexer.h" |
| 16 | #include "llvm/MC/MCParser/MCAsmParser.h" |
| 17 | #include "llvm/MC/MCParser/MCParsedAsmOperand.h" |
Rafael Espindola | 6469540 | 2011-05-16 16:17:21 +0000 | [diff] [blame] | 18 | #include "llvm/MC/MCAsmInfo.h" |
Jim Grosbach | 642fc9c | 2010-11-05 22:33:53 +0000 | [diff] [blame] | 19 | #include "llvm/MC/MCContext.h" |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 20 | #include "llvm/MC/MCStreamer.h" |
| 21 | #include "llvm/MC/MCExpr.h" |
| 22 | #include "llvm/MC/MCInst.h" |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 23 | #include "llvm/Target/TargetRegistry.h" |
| 24 | #include "llvm/Target/TargetAsmParser.h" |
Chris Lattner | c6ef277 | 2010-01-22 01:44:57 +0000 | [diff] [blame] | 25 | #include "llvm/Support/SourceMgr.h" |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 26 | #include "llvm/Support/raw_ostream.h" |
Chris Lattner | c6ef277 | 2010-01-22 01:44:57 +0000 | [diff] [blame] | 27 | #include "llvm/ADT/SmallVector.h" |
Owen Anderson | 0c9f250 | 2011-01-13 22:50:36 +0000 | [diff] [blame] | 28 | #include "llvm/ADT/StringExtras.h" |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 29 | #include "llvm/ADT/StringSwitch.h" |
Chris Lattner | c6ef277 | 2010-01-22 01:44:57 +0000 | [diff] [blame] | 30 | #include "llvm/ADT/Twine.h" |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 31 | using namespace llvm; |
| 32 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 33 | namespace { |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 34 | |
| 35 | class ARMOperand; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 36 | |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 37 | class ARMAsmParser : public TargetAsmParser { |
| 38 | MCAsmParser &Parser; |
Daniel Dunbar | d73ada7 | 2010-07-19 00:33:49 +0000 | [diff] [blame] | 39 | TargetMachine &TM; |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 40 | |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 41 | MCAsmParser &getParser() const { return Parser; } |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 42 | MCAsmLexer &getLexer() const { return Parser.getLexer(); } |
| 43 | |
| 44 | void Warning(SMLoc L, const Twine &Msg) { Parser.Warning(L, Msg); } |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 45 | bool Error(SMLoc L, const Twine &Msg) { return Parser.Error(L, Msg); } |
| 46 | |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 47 | int TryParseRegister(); |
Roman Divacky | bf75532 | 2011-01-27 17:14:22 +0000 | [diff] [blame] | 48 | virtual bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 49 | bool TryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &); |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 50 | bool TryParseShiftRegister(SmallVectorImpl<MCParsedAsmOperand*> &); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 51 | bool ParseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &); |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 52 | bool ParseMemory(SmallVectorImpl<MCParsedAsmOperand*> &, |
| 53 | ARMII::AddrMode AddrMode); |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 54 | bool ParseOperand(SmallVectorImpl<MCParsedAsmOperand*> &, StringRef Mnemonic); |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 55 | bool ParsePrefix(ARMMCExpr::VariantKind &RefKind); |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 56 | const MCExpr *ApplyPrefixToExpr(const MCExpr *E, |
| 57 | MCSymbolRefExpr::VariantKind Variant); |
| 58 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 59 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 60 | bool ParseMemoryOffsetReg(bool &Negative, |
| 61 | bool &OffsetRegShifted, |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 62 | enum ARM_AM::ShiftOpc &ShiftType, |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 63 | const MCExpr *&ShiftAmount, |
| 64 | const MCExpr *&Offset, |
| 65 | bool &OffsetIsReg, |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 66 | int &OffsetRegNum, |
| 67 | SMLoc &E); |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 68 | bool ParseShift(enum ARM_AM::ShiftOpc &St, |
| 69 | const MCExpr *&ShiftAmount, SMLoc &E); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 70 | bool ParseDirectiveWord(unsigned Size, SMLoc L); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 71 | bool ParseDirectiveThumb(SMLoc L); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 72 | bool ParseDirectiveThumbFunc(SMLoc L); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 73 | bool ParseDirectiveCode(SMLoc L); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 74 | bool ParseDirectiveSyntax(SMLoc L); |
| 75 | |
Chris Lattner | 7036f8b | 2010-09-29 01:42:58 +0000 | [diff] [blame] | 76 | bool MatchAndEmitInstruction(SMLoc IDLoc, |
Chris Lattner | 7c51a31 | 2010-09-29 01:50:45 +0000 | [diff] [blame] | 77 | SmallVectorImpl<MCParsedAsmOperand*> &Operands, |
Chris Lattner | fa42fad | 2010-10-28 21:28:01 +0000 | [diff] [blame] | 78 | MCStreamer &Out); |
Bruno Cardoso Lopes | fdcee77 | 2011-01-18 20:55:11 +0000 | [diff] [blame] | 79 | void GetMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet, |
| 80 | bool &CanAcceptPredicationCode); |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 81 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 82 | /// @name Auto-generated Match Functions |
| 83 | /// { |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 84 | |
Chris Lattner | 0692ee6 | 2010-09-06 19:11:01 +0000 | [diff] [blame] | 85 | #define GET_ASSEMBLER_HEADER |
| 86 | #include "ARMGenAsmMatcher.inc" |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 87 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 88 | /// } |
| 89 | |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 90 | OperandMatchResultTy tryParseCoprocNumOperand( |
| 91 | SmallVectorImpl<MCParsedAsmOperand*>&); |
| 92 | OperandMatchResultTy tryParseCoprocRegOperand( |
| 93 | SmallVectorImpl<MCParsedAsmOperand*>&); |
| 94 | OperandMatchResultTy tryParseMemBarrierOptOperand( |
Bruno Cardoso Lopes | 8bba1a5 | 2011-02-18 19:49:06 +0000 | [diff] [blame] | 95 | SmallVectorImpl<MCParsedAsmOperand*>&); |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 96 | OperandMatchResultTy tryParseProcIFlagsOperand( |
Bruno Cardoso Lopes | 8bba1a5 | 2011-02-18 19:49:06 +0000 | [diff] [blame] | 97 | SmallVectorImpl<MCParsedAsmOperand*>&); |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 98 | OperandMatchResultTy tryParseMSRMaskOperand( |
Bruno Cardoso Lopes | 8bba1a5 | 2011-02-18 19:49:06 +0000 | [diff] [blame] | 99 | SmallVectorImpl<MCParsedAsmOperand*>&); |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 100 | OperandMatchResultTy tryParseMemMode2Operand( |
| 101 | SmallVectorImpl<MCParsedAsmOperand*>&); |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 102 | OperandMatchResultTy tryParseMemMode3Operand( |
| 103 | SmallVectorImpl<MCParsedAsmOperand*>&); |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 104 | |
| 105 | // Asm Match Converter Methods |
| 106 | bool CvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode, |
| 107 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
| 108 | bool CvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode, |
| 109 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 110 | bool CvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode, |
| 111 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
| 112 | bool CvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode, |
| 113 | const SmallVectorImpl<MCParsedAsmOperand*> &); |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 114 | |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 115 | public: |
Daniel Dunbar | d73ada7 | 2010-07-19 00:33:49 +0000 | [diff] [blame] | 116 | ARMAsmParser(const Target &T, MCAsmParser &_Parser, TargetMachine &_TM) |
Jim Grosbach | 833c93c | 2010-11-01 16:59:54 +0000 | [diff] [blame] | 117 | : TargetAsmParser(T), Parser(_Parser), TM(_TM) { |
Sean Callanan | f6d9109 | 2011-04-18 20:20:44 +0000 | [diff] [blame] | 118 | MCAsmParserExtension::Initialize(_Parser); |
Jim Grosbach | 833c93c | 2010-11-01 16:59:54 +0000 | [diff] [blame] | 119 | // Initialize the set of available features. |
| 120 | setAvailableFeatures(ComputeAvailableFeatures( |
| 121 | &TM.getSubtarget<ARMSubtarget>())); |
| 122 | } |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 123 | |
Benjamin Kramer | 38e5989 | 2010-07-14 22:38:02 +0000 | [diff] [blame] | 124 | virtual bool ParseInstruction(StringRef Name, SMLoc NameLoc, |
Chris Lattner | 9898671 | 2010-01-14 22:21:20 +0000 | [diff] [blame] | 125 | SmallVectorImpl<MCParsedAsmOperand*> &Operands); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 126 | virtual bool ParseDirective(AsmToken DirectiveID); |
| 127 | }; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 128 | } // end anonymous namespace |
| 129 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 130 | namespace { |
| 131 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 132 | /// ARMOperand - Instances of this class represent a parsed ARM machine |
| 133 | /// instruction. |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 134 | class ARMOperand : public MCParsedAsmOperand { |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 135 | enum KindTy { |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 136 | CondCode, |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 137 | CCOut, |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 138 | CoprocNum, |
| 139 | CoprocReg, |
Kevin Enderby | cfe0724 | 2009-10-13 22:19:02 +0000 | [diff] [blame] | 140 | Immediate, |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 141 | MemBarrierOpt, |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 142 | Memory, |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 143 | MSRMask, |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 144 | ProcIFlags, |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 145 | Register, |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 146 | RegisterList, |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 147 | DPRRegisterList, |
| 148 | SPRRegisterList, |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 149 | Shifter, |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 150 | Token |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 151 | } Kind; |
| 152 | |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 153 | SMLoc StartLoc, EndLoc; |
Bill Wendling | 24d22d2 | 2010-11-18 21:50:54 +0000 | [diff] [blame] | 154 | SmallVector<unsigned, 8> Registers; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 155 | |
| 156 | union { |
| 157 | struct { |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 158 | ARMCC::CondCodes Val; |
| 159 | } CC; |
| 160 | |
| 161 | struct { |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 162 | ARM_MB::MemBOpt Val; |
| 163 | } MBOpt; |
| 164 | |
| 165 | struct { |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 166 | unsigned Val; |
| 167 | } Cop; |
| 168 | |
| 169 | struct { |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 170 | ARM_PROC::IFlags Val; |
| 171 | } IFlags; |
| 172 | |
| 173 | struct { |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 174 | unsigned Val; |
| 175 | } MMask; |
| 176 | |
| 177 | struct { |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 178 | const char *Data; |
| 179 | unsigned Length; |
| 180 | } Tok; |
| 181 | |
| 182 | struct { |
| 183 | unsigned RegNum; |
| 184 | } Reg; |
| 185 | |
Bill Wendling | 8155e5b | 2010-11-06 22:19:43 +0000 | [diff] [blame] | 186 | struct { |
Kevin Enderby | cfe0724 | 2009-10-13 22:19:02 +0000 | [diff] [blame] | 187 | const MCExpr *Val; |
| 188 | } Imm; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 189 | |
Daniel Dunbar | 6a5c22e | 2011-01-10 15:26:21 +0000 | [diff] [blame] | 190 | /// Combined record for all forms of ARM address expressions. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 191 | struct { |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 192 | ARMII::AddrMode AddrMode; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 193 | unsigned BaseRegNum; |
Daniel Dunbar | 2637dc9 | 2011-01-18 05:55:15 +0000 | [diff] [blame] | 194 | union { |
| 195 | unsigned RegNum; ///< Offset register num, when OffsetIsReg. |
| 196 | const MCExpr *Value; ///< Offset value, when !OffsetIsReg. |
| 197 | } Offset; |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 198 | const MCExpr *ShiftAmount; // used when OffsetRegShifted is true |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 199 | enum ARM_AM::ShiftOpc ShiftType; // used when OffsetRegShifted is true |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 200 | unsigned OffsetRegShifted : 1; // only used when OffsetIsReg is true |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 201 | unsigned Preindexed : 1; |
| 202 | unsigned Postindexed : 1; |
| 203 | unsigned OffsetIsReg : 1; |
| 204 | unsigned Negative : 1; // only used when OffsetIsReg is true |
| 205 | unsigned Writeback : 1; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 206 | } Mem; |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 207 | |
| 208 | struct { |
| 209 | ARM_AM::ShiftOpc ShiftTy; |
| 210 | unsigned RegNum; |
| 211 | } Shift; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 212 | }; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 213 | |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 214 | ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {} |
| 215 | public: |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 216 | ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() { |
| 217 | Kind = o.Kind; |
| 218 | StartLoc = o.StartLoc; |
| 219 | EndLoc = o.EndLoc; |
| 220 | switch (Kind) { |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 221 | case CondCode: |
| 222 | CC = o.CC; |
| 223 | break; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 224 | case Token: |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 225 | Tok = o.Tok; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 226 | break; |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 227 | case CCOut: |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 228 | case Register: |
| 229 | Reg = o.Reg; |
| 230 | break; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 231 | case RegisterList: |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 232 | case DPRRegisterList: |
| 233 | case SPRRegisterList: |
Bill Wendling | 24d22d2 | 2010-11-18 21:50:54 +0000 | [diff] [blame] | 234 | Registers = o.Registers; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 235 | break; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 236 | case CoprocNum: |
| 237 | case CoprocReg: |
| 238 | Cop = o.Cop; |
| 239 | break; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 240 | case Immediate: |
| 241 | Imm = o.Imm; |
| 242 | break; |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 243 | case MemBarrierOpt: |
| 244 | MBOpt = o.MBOpt; |
| 245 | break; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 246 | case Memory: |
| 247 | Mem = o.Mem; |
| 248 | break; |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 249 | case MSRMask: |
| 250 | MMask = o.MMask; |
| 251 | break; |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 252 | case ProcIFlags: |
| 253 | IFlags = o.IFlags; |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 254 | break; |
| 255 | case Shifter: |
| 256 | Shift = o.Shift; |
| 257 | break; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 258 | } |
| 259 | } |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 260 | |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 261 | /// getStartLoc - Get the location of the first token of this operand. |
| 262 | SMLoc getStartLoc() const { return StartLoc; } |
| 263 | /// getEndLoc - Get the location of the last token of this operand. |
| 264 | SMLoc getEndLoc() const { return EndLoc; } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 265 | |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 266 | ARMCC::CondCodes getCondCode() const { |
| 267 | assert(Kind == CondCode && "Invalid access!"); |
| 268 | return CC.Val; |
| 269 | } |
| 270 | |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 271 | unsigned getCoproc() const { |
| 272 | assert((Kind == CoprocNum || Kind == CoprocReg) && "Invalid access!"); |
| 273 | return Cop.Val; |
| 274 | } |
| 275 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 276 | StringRef getToken() const { |
| 277 | assert(Kind == Token && "Invalid access!"); |
| 278 | return StringRef(Tok.Data, Tok.Length); |
| 279 | } |
| 280 | |
| 281 | unsigned getReg() const { |
Benjamin Kramer | 6aa4943 | 2010-12-07 15:50:35 +0000 | [diff] [blame] | 282 | assert((Kind == Register || Kind == CCOut) && "Invalid access!"); |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 283 | return Reg.RegNum; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 284 | } |
| 285 | |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 286 | const SmallVectorImpl<unsigned> &getRegList() const { |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 287 | assert((Kind == RegisterList || Kind == DPRRegisterList || |
| 288 | Kind == SPRRegisterList) && "Invalid access!"); |
Bill Wendling | 24d22d2 | 2010-11-18 21:50:54 +0000 | [diff] [blame] | 289 | return Registers; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 290 | } |
| 291 | |
Kevin Enderby | cfe0724 | 2009-10-13 22:19:02 +0000 | [diff] [blame] | 292 | const MCExpr *getImm() const { |
| 293 | assert(Kind == Immediate && "Invalid access!"); |
| 294 | return Imm.Val; |
| 295 | } |
| 296 | |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 297 | ARM_MB::MemBOpt getMemBarrierOpt() const { |
| 298 | assert(Kind == MemBarrierOpt && "Invalid access!"); |
| 299 | return MBOpt.Val; |
| 300 | } |
| 301 | |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 302 | ARM_PROC::IFlags getProcIFlags() const { |
| 303 | assert(Kind == ProcIFlags && "Invalid access!"); |
| 304 | return IFlags.Val; |
| 305 | } |
| 306 | |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 307 | unsigned getMSRMask() const { |
| 308 | assert(Kind == MSRMask && "Invalid access!"); |
| 309 | return MMask.Val; |
| 310 | } |
| 311 | |
Daniel Dunbar | 6ec5620 | 2011-01-18 05:55:21 +0000 | [diff] [blame] | 312 | /// @name Memory Operand Accessors |
| 313 | /// @{ |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 314 | ARMII::AddrMode getMemAddrMode() const { |
| 315 | return Mem.AddrMode; |
| 316 | } |
Daniel Dunbar | 6ec5620 | 2011-01-18 05:55:21 +0000 | [diff] [blame] | 317 | unsigned getMemBaseRegNum() const { |
| 318 | return Mem.BaseRegNum; |
| 319 | } |
| 320 | unsigned getMemOffsetRegNum() const { |
| 321 | assert(Mem.OffsetIsReg && "Invalid access!"); |
| 322 | return Mem.Offset.RegNum; |
| 323 | } |
| 324 | const MCExpr *getMemOffset() const { |
| 325 | assert(!Mem.OffsetIsReg && "Invalid access!"); |
| 326 | return Mem.Offset.Value; |
| 327 | } |
| 328 | unsigned getMemOffsetRegShifted() const { |
| 329 | assert(Mem.OffsetIsReg && "Invalid access!"); |
| 330 | return Mem.OffsetRegShifted; |
| 331 | } |
| 332 | const MCExpr *getMemShiftAmount() const { |
| 333 | assert(Mem.OffsetIsReg && Mem.OffsetRegShifted && "Invalid access!"); |
| 334 | return Mem.ShiftAmount; |
| 335 | } |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 336 | enum ARM_AM::ShiftOpc getMemShiftType() const { |
Daniel Dunbar | 6ec5620 | 2011-01-18 05:55:21 +0000 | [diff] [blame] | 337 | assert(Mem.OffsetIsReg && Mem.OffsetRegShifted && "Invalid access!"); |
| 338 | return Mem.ShiftType; |
| 339 | } |
| 340 | bool getMemPreindexed() const { return Mem.Preindexed; } |
| 341 | bool getMemPostindexed() const { return Mem.Postindexed; } |
| 342 | bool getMemOffsetIsReg() const { return Mem.OffsetIsReg; } |
| 343 | bool getMemNegative() const { return Mem.Negative; } |
| 344 | bool getMemWriteback() const { return Mem.Writeback; } |
| 345 | |
| 346 | /// @} |
| 347 | |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 348 | bool isCoprocNum() const { return Kind == CoprocNum; } |
| 349 | bool isCoprocReg() const { return Kind == CoprocReg; } |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 350 | bool isCondCode() const { return Kind == CondCode; } |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 351 | bool isCCOut() const { return Kind == CCOut; } |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 352 | bool isImm() const { return Kind == Immediate; } |
Bill Wendling | b32e784 | 2010-11-08 00:32:40 +0000 | [diff] [blame] | 353 | bool isReg() const { return Kind == Register; } |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 354 | bool isRegList() const { return Kind == RegisterList; } |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 355 | bool isDPRRegList() const { return Kind == DPRRegisterList; } |
| 356 | bool isSPRRegList() const { return Kind == SPRRegisterList; } |
Chris Lattner | 14b9385 | 2010-10-29 00:27:31 +0000 | [diff] [blame] | 357 | bool isToken() const { return Kind == Token; } |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 358 | bool isMemBarrierOpt() const { return Kind == MemBarrierOpt; } |
Chris Lattner | 14b9385 | 2010-10-29 00:27:31 +0000 | [diff] [blame] | 359 | bool isMemory() const { return Kind == Memory; } |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 360 | bool isShifter() const { return Kind == Shifter; } |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 361 | bool isMemMode2() const { |
| 362 | if (getMemAddrMode() != ARMII::AddrMode2) |
| 363 | return false; |
| 364 | |
| 365 | if (getMemOffsetIsReg()) |
| 366 | return true; |
| 367 | |
| 368 | if (getMemNegative() && |
| 369 | !(getMemPostindexed() || getMemPreindexed())) |
| 370 | return false; |
| 371 | |
| 372 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset()); |
| 373 | if (!CE) return false; |
| 374 | int64_t Value = CE->getValue(); |
| 375 | |
| 376 | // The offset must be in the range 0-4095 (imm12). |
| 377 | if (Value > 4095 || Value < -4095) |
| 378 | return false; |
| 379 | |
| 380 | return true; |
| 381 | } |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 382 | bool isMemMode3() const { |
| 383 | if (getMemAddrMode() != ARMII::AddrMode3) |
| 384 | return false; |
| 385 | |
| 386 | if (getMemOffsetIsReg()) { |
| 387 | if (getMemOffsetRegShifted()) |
| 388 | return false; // No shift with offset reg allowed |
| 389 | return true; |
| 390 | } |
| 391 | |
| 392 | if (getMemNegative() && |
| 393 | !(getMemPostindexed() || getMemPreindexed())) |
| 394 | return false; |
| 395 | |
| 396 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset()); |
| 397 | if (!CE) return false; |
| 398 | int64_t Value = CE->getValue(); |
| 399 | |
| 400 | // The offset must be in the range 0-255 (imm8). |
| 401 | if (Value > 255 || Value < -255) |
| 402 | return false; |
| 403 | |
| 404 | return true; |
| 405 | } |
Bill Wendling | 87f4f9a | 2010-11-08 23:49:57 +0000 | [diff] [blame] | 406 | bool isMemMode5() const { |
Daniel Dunbar | 4b46267 | 2011-01-18 05:55:27 +0000 | [diff] [blame] | 407 | if (!isMemory() || getMemOffsetIsReg() || getMemWriteback() || |
| 408 | getMemNegative()) |
Bill Wendling | 87f4f9a | 2010-11-08 23:49:57 +0000 | [diff] [blame] | 409 | return false; |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 410 | |
Daniel Dunbar | 4b46267 | 2011-01-18 05:55:27 +0000 | [diff] [blame] | 411 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset()); |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 412 | if (!CE) return false; |
| 413 | |
Bill Wendling | 87f4f9a | 2010-11-08 23:49:57 +0000 | [diff] [blame] | 414 | // The offset must be a multiple of 4 in the range 0-1020. |
| 415 | int64_t Value = CE->getValue(); |
| 416 | return ((Value & 0x3) == 0 && Value <= 1020 && Value >= -1020); |
| 417 | } |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 418 | bool isMemMode7() const { |
| 419 | if (!isMemory() || |
| 420 | getMemPreindexed() || |
| 421 | getMemPostindexed() || |
| 422 | getMemOffsetIsReg() || |
| 423 | getMemNegative() || |
| 424 | getMemWriteback()) |
| 425 | return false; |
| 426 | |
| 427 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset()); |
| 428 | if (!CE) return false; |
| 429 | |
| 430 | if (CE->getValue()) |
| 431 | return false; |
| 432 | |
| 433 | return true; |
| 434 | } |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 435 | bool isMemModeRegThumb() const { |
Daniel Dunbar | 4b46267 | 2011-01-18 05:55:27 +0000 | [diff] [blame] | 436 | if (!isMemory() || !getMemOffsetIsReg() || getMemWriteback()) |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 437 | return false; |
Daniel Dunbar | d3df5f3 | 2011-01-18 05:34:11 +0000 | [diff] [blame] | 438 | return true; |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 439 | } |
| 440 | bool isMemModeImmThumb() const { |
Daniel Dunbar | 4b46267 | 2011-01-18 05:55:27 +0000 | [diff] [blame] | 441 | if (!isMemory() || getMemOffsetIsReg() || getMemWriteback()) |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 442 | return false; |
| 443 | |
Daniel Dunbar | 4b46267 | 2011-01-18 05:55:27 +0000 | [diff] [blame] | 444 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset()); |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 445 | if (!CE) return false; |
| 446 | |
| 447 | // The offset must be a multiple of 4 in the range 0-124. |
| 448 | uint64_t Value = CE->getValue(); |
| 449 | return ((Value & 0x3) == 0 && Value <= 124); |
| 450 | } |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 451 | bool isMSRMask() const { return Kind == MSRMask; } |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 452 | bool isProcIFlags() const { return Kind == ProcIFlags; } |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 453 | |
| 454 | void addExpr(MCInst &Inst, const MCExpr *Expr) const { |
Chris Lattner | 14b9385 | 2010-10-29 00:27:31 +0000 | [diff] [blame] | 455 | // Add as immediates when possible. Null MCExpr = 0. |
| 456 | if (Expr == 0) |
| 457 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 458 | else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr)) |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 459 | Inst.addOperand(MCOperand::CreateImm(CE->getValue())); |
| 460 | else |
| 461 | Inst.addOperand(MCOperand::CreateExpr(Expr)); |
| 462 | } |
| 463 | |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 464 | void addCondCodeOperands(MCInst &Inst, unsigned N) const { |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 465 | assert(N == 2 && "Invalid number of operands!"); |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 466 | Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode()))); |
Jim Grosbach | 04f7494 | 2010-12-06 18:30:57 +0000 | [diff] [blame] | 467 | unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR; |
| 468 | Inst.addOperand(MCOperand::CreateReg(RegNum)); |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 469 | } |
| 470 | |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 471 | void addCoprocNumOperands(MCInst &Inst, unsigned N) const { |
| 472 | assert(N == 1 && "Invalid number of operands!"); |
| 473 | Inst.addOperand(MCOperand::CreateImm(getCoproc())); |
| 474 | } |
| 475 | |
| 476 | void addCoprocRegOperands(MCInst &Inst, unsigned N) const { |
| 477 | assert(N == 1 && "Invalid number of operands!"); |
| 478 | Inst.addOperand(MCOperand::CreateImm(getCoproc())); |
| 479 | } |
| 480 | |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 481 | void addCCOutOperands(MCInst &Inst, unsigned N) const { |
| 482 | assert(N == 1 && "Invalid number of operands!"); |
| 483 | Inst.addOperand(MCOperand::CreateReg(getReg())); |
| 484 | } |
| 485 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 486 | void addRegOperands(MCInst &Inst, unsigned N) const { |
| 487 | assert(N == 1 && "Invalid number of operands!"); |
| 488 | Inst.addOperand(MCOperand::CreateReg(getReg())); |
| 489 | } |
| 490 | |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 491 | void addShifterOperands(MCInst &Inst, unsigned N) const { |
| 492 | assert(N == 1 && "Invalid number of operands!"); |
| 493 | Inst.addOperand(MCOperand::CreateImm( |
| 494 | ARM_AM::getSORegOpc(Shift.ShiftTy, 0))); |
| 495 | } |
| 496 | |
Bill Wendling | 87f4f9a | 2010-11-08 23:49:57 +0000 | [diff] [blame] | 497 | void addRegListOperands(MCInst &Inst, unsigned N) const { |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 498 | assert(N == 1 && "Invalid number of operands!"); |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 499 | const SmallVectorImpl<unsigned> &RegList = getRegList(); |
| 500 | for (SmallVectorImpl<unsigned>::const_iterator |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 501 | I = RegList.begin(), E = RegList.end(); I != E; ++I) |
| 502 | Inst.addOperand(MCOperand::CreateReg(*I)); |
Bill Wendling | 87f4f9a | 2010-11-08 23:49:57 +0000 | [diff] [blame] | 503 | } |
| 504 | |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 505 | void addDPRRegListOperands(MCInst &Inst, unsigned N) const { |
| 506 | addRegListOperands(Inst, N); |
| 507 | } |
| 508 | |
| 509 | void addSPRRegListOperands(MCInst &Inst, unsigned N) const { |
| 510 | addRegListOperands(Inst, N); |
| 511 | } |
| 512 | |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 513 | void addImmOperands(MCInst &Inst, unsigned N) const { |
| 514 | assert(N == 1 && "Invalid number of operands!"); |
| 515 | addExpr(Inst, getImm()); |
| 516 | } |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 517 | |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 518 | void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const { |
| 519 | assert(N == 1 && "Invalid number of operands!"); |
| 520 | Inst.addOperand(MCOperand::CreateImm(unsigned(getMemBarrierOpt()))); |
| 521 | } |
| 522 | |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 523 | void addMemMode7Operands(MCInst &Inst, unsigned N) const { |
| 524 | assert(N == 1 && isMemMode7() && "Invalid number of operands!"); |
| 525 | Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum())); |
| 526 | |
| 527 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset()); |
Matt Beaumont-Gay | 1866af4 | 2011-03-24 22:05:48 +0000 | [diff] [blame] | 528 | (void)CE; |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 529 | assert((CE || CE->getValue() == 0) && |
| 530 | "No offset operand support in mode 7"); |
| 531 | } |
| 532 | |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 533 | void addMemMode2Operands(MCInst &Inst, unsigned N) const { |
| 534 | assert(isMemMode2() && "Invalid mode or number of operands!"); |
| 535 | Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum())); |
| 536 | unsigned IdxMode = (getMemPreindexed() | getMemPostindexed() << 1); |
| 537 | |
| 538 | if (getMemOffsetIsReg()) { |
| 539 | Inst.addOperand(MCOperand::CreateReg(getMemOffsetRegNum())); |
| 540 | |
| 541 | ARM_AM::AddrOpc AMOpc = getMemNegative() ? ARM_AM::sub : ARM_AM::add; |
| 542 | ARM_AM::ShiftOpc ShOpc = ARM_AM::no_shift; |
| 543 | int64_t ShiftAmount = 0; |
| 544 | |
| 545 | if (getMemOffsetRegShifted()) { |
| 546 | ShOpc = getMemShiftType(); |
| 547 | const MCConstantExpr *CE = |
| 548 | dyn_cast<MCConstantExpr>(getMemShiftAmount()); |
| 549 | ShiftAmount = CE->getValue(); |
| 550 | } |
| 551 | |
| 552 | Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM2Opc(AMOpc, ShiftAmount, |
| 553 | ShOpc, IdxMode))); |
| 554 | return; |
| 555 | } |
| 556 | |
| 557 | // Create a operand placeholder to always yield the same number of operands. |
| 558 | Inst.addOperand(MCOperand::CreateReg(0)); |
| 559 | |
| 560 | // FIXME: #-0 is encoded differently than #0. Does the parser preserve |
| 561 | // the difference? |
| 562 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset()); |
| 563 | assert(CE && "Non-constant mode 2 offset operand!"); |
| 564 | int64_t Offset = CE->getValue(); |
| 565 | |
| 566 | if (Offset >= 0) |
| 567 | Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM2Opc(ARM_AM::add, |
| 568 | Offset, ARM_AM::no_shift, IdxMode))); |
| 569 | else |
| 570 | Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM2Opc(ARM_AM::sub, |
| 571 | -Offset, ARM_AM::no_shift, IdxMode))); |
| 572 | } |
| 573 | |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 574 | void addMemMode3Operands(MCInst &Inst, unsigned N) const { |
| 575 | assert(isMemMode3() && "Invalid mode or number of operands!"); |
| 576 | Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum())); |
| 577 | unsigned IdxMode = (getMemPreindexed() | getMemPostindexed() << 1); |
| 578 | |
| 579 | if (getMemOffsetIsReg()) { |
| 580 | Inst.addOperand(MCOperand::CreateReg(getMemOffsetRegNum())); |
| 581 | |
| 582 | ARM_AM::AddrOpc AMOpc = getMemNegative() ? ARM_AM::sub : ARM_AM::add; |
| 583 | Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM3Opc(AMOpc, 0, |
| 584 | IdxMode))); |
| 585 | return; |
| 586 | } |
| 587 | |
| 588 | // Create a operand placeholder to always yield the same number of operands. |
| 589 | Inst.addOperand(MCOperand::CreateReg(0)); |
| 590 | |
| 591 | // FIXME: #-0 is encoded differently than #0. Does the parser preserve |
| 592 | // the difference? |
| 593 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset()); |
| 594 | assert(CE && "Non-constant mode 3 offset operand!"); |
| 595 | int64_t Offset = CE->getValue(); |
| 596 | |
| 597 | if (Offset >= 0) |
| 598 | Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM3Opc(ARM_AM::add, |
| 599 | Offset, IdxMode))); |
| 600 | else |
| 601 | Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM3Opc(ARM_AM::sub, |
| 602 | -Offset, IdxMode))); |
| 603 | } |
| 604 | |
Chris Lattner | 14b9385 | 2010-10-29 00:27:31 +0000 | [diff] [blame] | 605 | void addMemMode5Operands(MCInst &Inst, unsigned N) const { |
| 606 | assert(N == 2 && isMemMode5() && "Invalid number of operands!"); |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 607 | |
Daniel Dunbar | 4b46267 | 2011-01-18 05:55:27 +0000 | [diff] [blame] | 608 | Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum())); |
| 609 | assert(!getMemOffsetIsReg() && "Invalid mode 5 operand"); |
Bill Wendling | 92b5a2e | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 610 | |
Jim Grosbach | 80eb233 | 2010-10-29 17:41:25 +0000 | [diff] [blame] | 611 | // FIXME: #-0 is encoded differently than #0. Does the parser preserve |
| 612 | // the difference? |
Daniel Dunbar | 4b46267 | 2011-01-18 05:55:27 +0000 | [diff] [blame] | 613 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset()); |
Daniel Dunbar | d3df5f3 | 2011-01-18 05:34:11 +0000 | [diff] [blame] | 614 | assert(CE && "Non-constant mode 5 offset operand!"); |
Bill Wendling | 92b5a2e | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 615 | |
Daniel Dunbar | d3df5f3 | 2011-01-18 05:34:11 +0000 | [diff] [blame] | 616 | // The MCInst offset operand doesn't include the low two bits (like |
| 617 | // the instruction encoding). |
| 618 | int64_t Offset = CE->getValue() / 4; |
| 619 | if (Offset >= 0) |
| 620 | Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::add, |
| 621 | Offset))); |
| 622 | else |
| 623 | Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::sub, |
| 624 | -Offset))); |
Chris Lattner | 14b9385 | 2010-10-29 00:27:31 +0000 | [diff] [blame] | 625 | } |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 626 | |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 627 | void addMemModeRegThumbOperands(MCInst &Inst, unsigned N) const { |
| 628 | assert(N == 2 && isMemModeRegThumb() && "Invalid number of operands!"); |
Daniel Dunbar | 4b46267 | 2011-01-18 05:55:27 +0000 | [diff] [blame] | 629 | Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum())); |
| 630 | Inst.addOperand(MCOperand::CreateReg(getMemOffsetRegNum())); |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 631 | } |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 632 | |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 633 | void addMemModeImmThumbOperands(MCInst &Inst, unsigned N) const { |
| 634 | assert(N == 2 && isMemModeImmThumb() && "Invalid number of operands!"); |
Daniel Dunbar | 4b46267 | 2011-01-18 05:55:27 +0000 | [diff] [blame] | 635 | Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum())); |
| 636 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset()); |
Bill Wendling | f4caf69 | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 637 | assert(CE && "Non-constant mode offset operand!"); |
| 638 | Inst.addOperand(MCOperand::CreateImm(CE->getValue())); |
Bill Wendling | ef4a68b | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 639 | } |
| 640 | |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 641 | void addMSRMaskOperands(MCInst &Inst, unsigned N) const { |
| 642 | assert(N == 1 && "Invalid number of operands!"); |
| 643 | Inst.addOperand(MCOperand::CreateImm(unsigned(getMSRMask()))); |
| 644 | } |
| 645 | |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 646 | void addProcIFlagsOperands(MCInst &Inst, unsigned N) const { |
| 647 | assert(N == 1 && "Invalid number of operands!"); |
| 648 | Inst.addOperand(MCOperand::CreateImm(unsigned(getProcIFlags()))); |
| 649 | } |
| 650 | |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 651 | virtual void dump(raw_ostream &OS) const; |
Daniel Dunbar | b3cb696 | 2010-08-11 06:37:04 +0000 | [diff] [blame] | 652 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 653 | static ARMOperand *CreateCondCode(ARMCC::CondCodes CC, SMLoc S) { |
| 654 | ARMOperand *Op = new ARMOperand(CondCode); |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 655 | Op->CC.Val = CC; |
| 656 | Op->StartLoc = S; |
| 657 | Op->EndLoc = S; |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 658 | return Op; |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 659 | } |
| 660 | |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 661 | static ARMOperand *CreateCoprocNum(unsigned CopVal, SMLoc S) { |
| 662 | ARMOperand *Op = new ARMOperand(CoprocNum); |
| 663 | Op->Cop.Val = CopVal; |
| 664 | Op->StartLoc = S; |
| 665 | Op->EndLoc = S; |
| 666 | return Op; |
| 667 | } |
| 668 | |
| 669 | static ARMOperand *CreateCoprocReg(unsigned CopVal, SMLoc S) { |
| 670 | ARMOperand *Op = new ARMOperand(CoprocReg); |
| 671 | Op->Cop.Val = CopVal; |
| 672 | Op->StartLoc = S; |
| 673 | Op->EndLoc = S; |
| 674 | return Op; |
| 675 | } |
| 676 | |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 677 | static ARMOperand *CreateCCOut(unsigned RegNum, SMLoc S) { |
| 678 | ARMOperand *Op = new ARMOperand(CCOut); |
| 679 | Op->Reg.RegNum = RegNum; |
| 680 | Op->StartLoc = S; |
| 681 | Op->EndLoc = S; |
| 682 | return Op; |
| 683 | } |
| 684 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 685 | static ARMOperand *CreateToken(StringRef Str, SMLoc S) { |
| 686 | ARMOperand *Op = new ARMOperand(Token); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 687 | Op->Tok.Data = Str.data(); |
| 688 | Op->Tok.Length = Str.size(); |
| 689 | Op->StartLoc = S; |
| 690 | Op->EndLoc = S; |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 691 | return Op; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 692 | } |
| 693 | |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 694 | static ARMOperand *CreateReg(unsigned RegNum, SMLoc S, SMLoc E) { |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 695 | ARMOperand *Op = new ARMOperand(Register); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 696 | Op->Reg.RegNum = RegNum; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 697 | Op->StartLoc = S; |
| 698 | Op->EndLoc = E; |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 699 | return Op; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 700 | } |
| 701 | |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 702 | static ARMOperand *CreateShifter(ARM_AM::ShiftOpc ShTy, |
| 703 | SMLoc S, SMLoc E) { |
| 704 | ARMOperand *Op = new ARMOperand(Shifter); |
| 705 | Op->Shift.ShiftTy = ShTy; |
| 706 | Op->StartLoc = S; |
| 707 | Op->EndLoc = E; |
| 708 | return Op; |
| 709 | } |
| 710 | |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 711 | static ARMOperand * |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 712 | CreateRegList(const SmallVectorImpl<std::pair<unsigned, SMLoc> > &Regs, |
Matt Beaumont-Gay | cc8d10e | 2010-11-10 00:08:58 +0000 | [diff] [blame] | 713 | SMLoc StartLoc, SMLoc EndLoc) { |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 714 | KindTy Kind = RegisterList; |
| 715 | |
| 716 | if (ARM::DPRRegClass.contains(Regs.front().first)) |
| 717 | Kind = DPRRegisterList; |
| 718 | else if (ARM::SPRRegClass.contains(Regs.front().first)) |
| 719 | Kind = SPRRegisterList; |
| 720 | |
| 721 | ARMOperand *Op = new ARMOperand(Kind); |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 722 | for (SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 723 | I = Regs.begin(), E = Regs.end(); I != E; ++I) |
Bill Wendling | 24d22d2 | 2010-11-18 21:50:54 +0000 | [diff] [blame] | 724 | Op->Registers.push_back(I->first); |
Bill Wendling | cb21d1c | 2010-11-19 00:38:19 +0000 | [diff] [blame] | 725 | array_pod_sort(Op->Registers.begin(), Op->Registers.end()); |
Matt Beaumont-Gay | cc8d10e | 2010-11-10 00:08:58 +0000 | [diff] [blame] | 726 | Op->StartLoc = StartLoc; |
| 727 | Op->EndLoc = EndLoc; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 728 | return Op; |
| 729 | } |
| 730 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 731 | static ARMOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) { |
| 732 | ARMOperand *Op = new ARMOperand(Immediate); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 733 | Op->Imm.Val = Val; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 734 | Op->StartLoc = S; |
| 735 | Op->EndLoc = E; |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 736 | return Op; |
Kevin Enderby | cfe0724 | 2009-10-13 22:19:02 +0000 | [diff] [blame] | 737 | } |
| 738 | |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 739 | static ARMOperand *CreateMem(ARMII::AddrMode AddrMode, unsigned BaseRegNum, |
| 740 | bool OffsetIsReg, const MCExpr *Offset, |
| 741 | int OffsetRegNum, bool OffsetRegShifted, |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 742 | enum ARM_AM::ShiftOpc ShiftType, |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 743 | const MCExpr *ShiftAmount, bool Preindexed, |
| 744 | bool Postindexed, bool Negative, bool Writeback, |
| 745 | SMLoc S, SMLoc E) { |
Daniel Dunbar | 023835d | 2011-01-18 05:34:05 +0000 | [diff] [blame] | 746 | assert((OffsetRegNum == -1 || OffsetIsReg) && |
| 747 | "OffsetRegNum must imply OffsetIsReg!"); |
| 748 | assert((!OffsetRegShifted || OffsetIsReg) && |
| 749 | "OffsetRegShifted must imply OffsetIsReg!"); |
Daniel Dunbar | d3df5f3 | 2011-01-18 05:34:11 +0000 | [diff] [blame] | 750 | assert((Offset || OffsetIsReg) && |
| 751 | "Offset must exists unless register offset is used!"); |
Daniel Dunbar | 023835d | 2011-01-18 05:34:05 +0000 | [diff] [blame] | 752 | assert((!ShiftAmount || (OffsetIsReg && OffsetRegShifted)) && |
| 753 | "Cannot have shift amount without shifted register offset!"); |
| 754 | assert((!Offset || !OffsetIsReg) && |
| 755 | "Cannot have expression offset and register offset!"); |
| 756 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 757 | ARMOperand *Op = new ARMOperand(Memory); |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 758 | Op->Mem.AddrMode = AddrMode; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 759 | Op->Mem.BaseRegNum = BaseRegNum; |
| 760 | Op->Mem.OffsetIsReg = OffsetIsReg; |
Daniel Dunbar | 2637dc9 | 2011-01-18 05:55:15 +0000 | [diff] [blame] | 761 | if (OffsetIsReg) |
| 762 | Op->Mem.Offset.RegNum = OffsetRegNum; |
| 763 | else |
| 764 | Op->Mem.Offset.Value = Offset; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 765 | Op->Mem.OffsetRegShifted = OffsetRegShifted; |
| 766 | Op->Mem.ShiftType = ShiftType; |
| 767 | Op->Mem.ShiftAmount = ShiftAmount; |
| 768 | Op->Mem.Preindexed = Preindexed; |
| 769 | Op->Mem.Postindexed = Postindexed; |
| 770 | Op->Mem.Negative = Negative; |
| 771 | Op->Mem.Writeback = Writeback; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 772 | |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 773 | Op->StartLoc = S; |
| 774 | Op->EndLoc = E; |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 775 | return Op; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 776 | } |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 777 | |
| 778 | static ARMOperand *CreateMemBarrierOpt(ARM_MB::MemBOpt Opt, SMLoc S) { |
| 779 | ARMOperand *Op = new ARMOperand(MemBarrierOpt); |
| 780 | Op->MBOpt.Val = Opt; |
| 781 | Op->StartLoc = S; |
| 782 | Op->EndLoc = S; |
| 783 | return Op; |
| 784 | } |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 785 | |
| 786 | static ARMOperand *CreateProcIFlags(ARM_PROC::IFlags IFlags, SMLoc S) { |
| 787 | ARMOperand *Op = new ARMOperand(ProcIFlags); |
| 788 | Op->IFlags.Val = IFlags; |
| 789 | Op->StartLoc = S; |
| 790 | Op->EndLoc = S; |
| 791 | return Op; |
| 792 | } |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 793 | |
| 794 | static ARMOperand *CreateMSRMask(unsigned MMask, SMLoc S) { |
| 795 | ARMOperand *Op = new ARMOperand(MSRMask); |
| 796 | Op->MMask.Val = MMask; |
| 797 | Op->StartLoc = S; |
| 798 | Op->EndLoc = S; |
| 799 | return Op; |
| 800 | } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 801 | }; |
| 802 | |
| 803 | } // end anonymous namespace. |
| 804 | |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 805 | void ARMOperand::dump(raw_ostream &OS) const { |
| 806 | switch (Kind) { |
| 807 | case CondCode: |
Daniel Dunbar | 6a5c22e | 2011-01-10 15:26:21 +0000 | [diff] [blame] | 808 | OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">"; |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 809 | break; |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 810 | case CCOut: |
| 811 | OS << "<ccout " << getReg() << ">"; |
| 812 | break; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 813 | case CoprocNum: |
| 814 | OS << "<coprocessor number: " << getCoproc() << ">"; |
| 815 | break; |
| 816 | case CoprocReg: |
| 817 | OS << "<coprocessor register: " << getCoproc() << ">"; |
| 818 | break; |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 819 | case MSRMask: |
| 820 | OS << "<mask: " << getMSRMask() << ">"; |
| 821 | break; |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 822 | case Immediate: |
| 823 | getImm()->print(OS); |
| 824 | break; |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 825 | case MemBarrierOpt: |
| 826 | OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt()) << ">"; |
| 827 | break; |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 828 | case Memory: |
Daniel Dunbar | 6ec5620 | 2011-01-18 05:55:21 +0000 | [diff] [blame] | 829 | OS << "<memory " |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 830 | << "am:" << ARMII::AddrModeToString(getMemAddrMode()) |
| 831 | << " base:" << getMemBaseRegNum(); |
Daniel Dunbar | 6ec5620 | 2011-01-18 05:55:21 +0000 | [diff] [blame] | 832 | if (getMemOffsetIsReg()) { |
| 833 | OS << " offset:<register " << getMemOffsetRegNum(); |
| 834 | if (getMemOffsetRegShifted()) { |
| 835 | OS << " offset-shift-type:" << getMemShiftType(); |
| 836 | OS << " offset-shift-amount:" << *getMemShiftAmount(); |
| 837 | } |
| 838 | } else { |
| 839 | OS << " offset:" << *getMemOffset(); |
| 840 | } |
| 841 | if (getMemOffsetIsReg()) |
| 842 | OS << " (offset-is-reg)"; |
| 843 | if (getMemPreindexed()) |
| 844 | OS << " (pre-indexed)"; |
| 845 | if (getMemPostindexed()) |
| 846 | OS << " (post-indexed)"; |
| 847 | if (getMemNegative()) |
| 848 | OS << " (negative)"; |
| 849 | if (getMemWriteback()) |
| 850 | OS << " (writeback)"; |
| 851 | OS << ">"; |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 852 | break; |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 853 | case ProcIFlags: { |
| 854 | OS << "<ARM_PROC::"; |
| 855 | unsigned IFlags = getProcIFlags(); |
| 856 | for (int i=2; i >= 0; --i) |
| 857 | if (IFlags & (1 << i)) |
| 858 | OS << ARM_PROC::IFlagsToString(1 << i); |
| 859 | OS << ">"; |
| 860 | break; |
| 861 | } |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 862 | case Register: |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 863 | OS << "<register " << getReg() << ">"; |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 864 | break; |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 865 | case Shifter: |
| 866 | OS << "<shifter " << getShiftOpcStr(Shift.ShiftTy) << ">"; |
| 867 | break; |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 868 | case RegisterList: |
| 869 | case DPRRegisterList: |
| 870 | case SPRRegisterList: { |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 871 | OS << "<register_list "; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 872 | |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 873 | const SmallVectorImpl<unsigned> &RegList = getRegList(); |
| 874 | for (SmallVectorImpl<unsigned>::const_iterator |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 875 | I = RegList.begin(), E = RegList.end(); I != E; ) { |
| 876 | OS << *I; |
| 877 | if (++I < E) OS << ", "; |
Bill Wendling | 8d5acb7 | 2010-11-06 19:56:04 +0000 | [diff] [blame] | 878 | } |
| 879 | |
| 880 | OS << ">"; |
| 881 | break; |
| 882 | } |
Daniel Dunbar | fa315de | 2010-08-11 06:37:12 +0000 | [diff] [blame] | 883 | case Token: |
| 884 | OS << "'" << getToken() << "'"; |
| 885 | break; |
| 886 | } |
| 887 | } |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 888 | |
| 889 | /// @name Auto-generated Match Functions |
| 890 | /// { |
| 891 | |
| 892 | static unsigned MatchRegisterName(StringRef Name); |
| 893 | |
| 894 | /// } |
| 895 | |
Bob Wilson | 69df723 | 2011-02-03 21:46:10 +0000 | [diff] [blame] | 896 | bool ARMAsmParser::ParseRegister(unsigned &RegNo, |
| 897 | SMLoc &StartLoc, SMLoc &EndLoc) { |
Roman Divacky | bf75532 | 2011-01-27 17:14:22 +0000 | [diff] [blame] | 898 | RegNo = TryParseRegister(); |
| 899 | |
| 900 | return (RegNo == (unsigned)-1); |
| 901 | } |
| 902 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 903 | /// Try to parse a register name. The token must be an Identifier when called, |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 904 | /// and if it is a register name the token is eaten and the register number is |
| 905 | /// returned. Otherwise return -1. |
| 906 | /// |
| 907 | int ARMAsmParser::TryParseRegister() { |
| 908 | const AsmToken &Tok = Parser.getTok(); |
| 909 | assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier"); |
Jim Grosbach | d4462a5 | 2010-11-01 16:44:21 +0000 | [diff] [blame] | 910 | |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 911 | // FIXME: Validate register for the current architecture; we have to do |
| 912 | // validation later, so maybe there is no need for this here. |
Owen Anderson | 0c9f250 | 2011-01-13 22:50:36 +0000 | [diff] [blame] | 913 | std::string upperCase = Tok.getString().str(); |
| 914 | std::string lowerCase = LowercaseString(upperCase); |
| 915 | unsigned RegNum = MatchRegisterName(lowerCase); |
| 916 | if (!RegNum) { |
| 917 | RegNum = StringSwitch<unsigned>(lowerCase) |
| 918 | .Case("r13", ARM::SP) |
| 919 | .Case("r14", ARM::LR) |
| 920 | .Case("r15", ARM::PC) |
| 921 | .Case("ip", ARM::R12) |
| 922 | .Default(0); |
| 923 | } |
| 924 | if (!RegNum) return -1; |
Bob Wilson | 69df723 | 2011-02-03 21:46:10 +0000 | [diff] [blame] | 925 | |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 926 | Parser.Lex(); // Eat identifier token. |
| 927 | return RegNum; |
| 928 | } |
Jim Grosbach | d4462a5 | 2010-11-01 16:44:21 +0000 | [diff] [blame] | 929 | |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 930 | /// Try to parse a register name. The token must be an Identifier when called, |
| 931 | /// and if it is a register name the token is eaten and the register number is |
| 932 | /// returned. Otherwise return -1. |
| 933 | /// |
| 934 | bool ARMAsmParser::TryParseShiftRegister( |
| 935 | SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 936 | SMLoc S = Parser.getTok().getLoc(); |
| 937 | const AsmToken &Tok = Parser.getTok(); |
| 938 | assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier"); |
| 939 | |
| 940 | std::string upperCase = Tok.getString().str(); |
| 941 | std::string lowerCase = LowercaseString(upperCase); |
| 942 | ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase) |
| 943 | .Case("lsl", ARM_AM::lsl) |
| 944 | .Case("lsr", ARM_AM::lsr) |
| 945 | .Case("asr", ARM_AM::asr) |
| 946 | .Case("ror", ARM_AM::ror) |
| 947 | .Case("rrx", ARM_AM::rrx) |
| 948 | .Default(ARM_AM::no_shift); |
| 949 | |
| 950 | if (ShiftTy == ARM_AM::no_shift) |
| 951 | return true; |
| 952 | |
| 953 | Parser.Lex(); // Eat shift-type operand; |
| 954 | int RegNum = TryParseRegister(); |
| 955 | if (RegNum == -1) |
| 956 | return Error(Parser.getTok().getLoc(), "register expected"); |
| 957 | |
| 958 | Operands.push_back(ARMOperand::CreateReg(RegNum,S, Parser.getTok().getLoc())); |
| 959 | Operands.push_back(ARMOperand::CreateShifter(ShiftTy, |
| 960 | S, Parser.getTok().getLoc())); |
| 961 | |
| 962 | return false; |
| 963 | } |
| 964 | |
| 965 | |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 966 | /// Try to parse a register name. The token must be an Identifier when called. |
| 967 | /// If it's a register, an AsmOperand is created. Another AsmOperand is created |
| 968 | /// if there is a "writeback". 'true' if it's not a register. |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 969 | /// |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 970 | /// TODO this is likely to change to allow different register types and or to |
| 971 | /// parse for a specific register type. |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 972 | bool ARMAsmParser:: |
| 973 | TryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 974 | SMLoc S = Parser.getTok().getLoc(); |
| 975 | int RegNo = TryParseRegister(); |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 976 | if (RegNo == -1) |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 977 | return true; |
Jim Grosbach | d4462a5 | 2010-11-01 16:44:21 +0000 | [diff] [blame] | 978 | |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 979 | Operands.push_back(ARMOperand::CreateReg(RegNo, S, Parser.getTok().getLoc())); |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 980 | |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 981 | const AsmToken &ExclaimTok = Parser.getTok(); |
| 982 | if (ExclaimTok.is(AsmToken::Exclaim)) { |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 983 | Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(), |
| 984 | ExclaimTok.getLoc())); |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 985 | Parser.Lex(); // Eat exclaim token |
Kevin Enderby | 99e6d4e | 2009-10-07 18:01:35 +0000 | [diff] [blame] | 986 | } |
| 987 | |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 988 | return false; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 989 | } |
| 990 | |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 991 | /// MatchCoprocessorOperandName - Try to parse an coprocessor related |
| 992 | /// instruction with a symbolic operand name. Example: "p1", "p7", "c3", |
| 993 | /// "c5", ... |
| 994 | static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) { |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 995 | // Use the same layout as the tablegen'erated register name matcher. Ugly, |
| 996 | // but efficient. |
| 997 | switch (Name.size()) { |
| 998 | default: break; |
| 999 | case 2: |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1000 | if (Name[0] != CoprocOp) |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1001 | return -1; |
| 1002 | switch (Name[1]) { |
| 1003 | default: return -1; |
| 1004 | case '0': return 0; |
| 1005 | case '1': return 1; |
| 1006 | case '2': return 2; |
| 1007 | case '3': return 3; |
| 1008 | case '4': return 4; |
| 1009 | case '5': return 5; |
| 1010 | case '6': return 6; |
| 1011 | case '7': return 7; |
| 1012 | case '8': return 8; |
| 1013 | case '9': return 9; |
| 1014 | } |
| 1015 | break; |
| 1016 | case 3: |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1017 | if (Name[0] != CoprocOp || Name[1] != '1') |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1018 | return -1; |
| 1019 | switch (Name[2]) { |
| 1020 | default: return -1; |
| 1021 | case '0': return 10; |
| 1022 | case '1': return 11; |
| 1023 | case '2': return 12; |
| 1024 | case '3': return 13; |
| 1025 | case '4': return 14; |
| 1026 | case '5': return 15; |
| 1027 | } |
| 1028 | break; |
| 1029 | } |
| 1030 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1031 | return -1; |
| 1032 | } |
| 1033 | |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1034 | /// tryParseCoprocNumOperand - Try to parse an coprocessor number operand. The |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1035 | /// token must be an Identifier when called, and if it is a coprocessor |
| 1036 | /// number, the token is eaten and the operand is added to the operand list. |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1037 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
| 1038 | tryParseCoprocNumOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1039 | SMLoc S = Parser.getTok().getLoc(); |
| 1040 | const AsmToken &Tok = Parser.getTok(); |
| 1041 | assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier"); |
| 1042 | |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1043 | int Num = MatchCoprocessorOperandName(Tok.getString(), 'p'); |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1044 | if (Num == -1) |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1045 | return MatchOperand_NoMatch; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1046 | |
| 1047 | Parser.Lex(); // Eat identifier token. |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1048 | Operands.push_back(ARMOperand::CreateCoprocNum(Num, S)); |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1049 | return MatchOperand_Success; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1050 | } |
| 1051 | |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1052 | /// tryParseCoprocRegOperand - Try to parse an coprocessor register operand. The |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1053 | /// token must be an Identifier when called, and if it is a coprocessor |
| 1054 | /// number, the token is eaten and the operand is added to the operand list. |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1055 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
| 1056 | tryParseCoprocRegOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1057 | SMLoc S = Parser.getTok().getLoc(); |
| 1058 | const AsmToken &Tok = Parser.getTok(); |
| 1059 | assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier"); |
| 1060 | |
| 1061 | int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c'); |
| 1062 | if (Reg == -1) |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1063 | return MatchOperand_NoMatch; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1064 | |
| 1065 | Parser.Lex(); // Eat identifier token. |
| 1066 | Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S)); |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1067 | return MatchOperand_Success; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1068 | } |
| 1069 | |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 1070 | /// Parse a register list, return it if successful else return null. The first |
| 1071 | /// token must be a '{' when called. |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1072 | bool ARMAsmParser:: |
| 1073 | ParseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1074 | assert(Parser.getTok().is(AsmToken::LCurly) && |
Bill Wendling | a60f157 | 2010-11-06 10:48:18 +0000 | [diff] [blame] | 1075 | "Token is not a Left Curly Brace"); |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1076 | SMLoc S = Parser.getTok().getLoc(); |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 1077 | |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 1078 | // Read the rest of the registers in the list. |
| 1079 | unsigned PrevRegNum = 0; |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 1080 | SmallVector<std::pair<unsigned, SMLoc>, 32> Registers; |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 1081 | |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 1082 | do { |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1083 | bool IsRange = Parser.getTok().is(AsmToken::Minus); |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 1084 | Parser.Lex(); // Eat non-identifier token. |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 1085 | |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1086 | const AsmToken &RegTok = Parser.getTok(); |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 1087 | SMLoc RegLoc = RegTok.getLoc(); |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 1088 | if (RegTok.isNot(AsmToken::Identifier)) { |
| 1089 | Error(RegLoc, "register expected"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1090 | return true; |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 1091 | } |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1092 | |
Bill Wendling | 1d6a265 | 2010-11-06 10:40:24 +0000 | [diff] [blame] | 1093 | int RegNum = TryParseRegister(); |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 1094 | if (RegNum == -1) { |
| 1095 | Error(RegLoc, "register expected"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1096 | return true; |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 1097 | } |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 1098 | |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1099 | if (IsRange) { |
| 1100 | int Reg = PrevRegNum; |
| 1101 | do { |
| 1102 | ++Reg; |
| 1103 | Registers.push_back(std::make_pair(Reg, RegLoc)); |
| 1104 | } while (Reg != RegNum); |
| 1105 | } else { |
| 1106 | Registers.push_back(std::make_pair(RegNum, RegLoc)); |
| 1107 | } |
| 1108 | |
| 1109 | PrevRegNum = RegNum; |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 1110 | } while (Parser.getTok().is(AsmToken::Comma) || |
| 1111 | Parser.getTok().is(AsmToken::Minus)); |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1112 | |
| 1113 | // Process the right curly brace of the list. |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1114 | const AsmToken &RCurlyTok = Parser.getTok(); |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 1115 | if (RCurlyTok.isNot(AsmToken::RCurly)) { |
| 1116 | Error(RCurlyTok.getLoc(), "'}' expected"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1117 | return true; |
Chris Lattner | c0ddfaa | 2010-10-28 17:23:41 +0000 | [diff] [blame] | 1118 | } |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 1119 | |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1120 | SMLoc E = RCurlyTok.getLoc(); |
| 1121 | Parser.Lex(); // Eat right curly brace token. |
Jim Grosbach | 03f44a0 | 2010-11-29 23:18:01 +0000 | [diff] [blame] | 1122 | |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1123 | // Verify the register list. |
Bill Wendling | 5fa22a1 | 2010-11-09 23:28:44 +0000 | [diff] [blame] | 1124 | SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1125 | RI = Registers.begin(), RE = Registers.end(); |
| 1126 | |
Bill Wendling | 7caebff | 2011-01-12 21:20:59 +0000 | [diff] [blame] | 1127 | unsigned HighRegNum = getARMRegisterNumbering(RI->first); |
Bill Wendling | 8e8b18b | 2010-11-09 23:45:59 +0000 | [diff] [blame] | 1128 | bool EmittedWarning = false; |
| 1129 | |
Bill Wendling | 7caebff | 2011-01-12 21:20:59 +0000 | [diff] [blame] | 1130 | DenseMap<unsigned, bool> RegMap; |
| 1131 | RegMap[HighRegNum] = true; |
| 1132 | |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1133 | for (++RI; RI != RE; ++RI) { |
Bill Wendling | 7729e06 | 2010-11-09 22:44:22 +0000 | [diff] [blame] | 1134 | const std::pair<unsigned, SMLoc> &RegInfo = *RI; |
Bill Wendling | 7caebff | 2011-01-12 21:20:59 +0000 | [diff] [blame] | 1135 | unsigned Reg = getARMRegisterNumbering(RegInfo.first); |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1136 | |
Bill Wendling | 8e8b18b | 2010-11-09 23:45:59 +0000 | [diff] [blame] | 1137 | if (RegMap[Reg]) { |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1138 | Error(RegInfo.second, "register duplicated in register list"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1139 | return true; |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1140 | } |
| 1141 | |
Bill Wendling | 8e8b18b | 2010-11-09 23:45:59 +0000 | [diff] [blame] | 1142 | if (!EmittedWarning && Reg < HighRegNum) |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1143 | Warning(RegInfo.second, |
| 1144 | "register not in ascending order in register list"); |
| 1145 | |
Bill Wendling | 8e8b18b | 2010-11-09 23:45:59 +0000 | [diff] [blame] | 1146 | RegMap[Reg] = true; |
| 1147 | HighRegNum = std::max(Reg, HighRegNum); |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1148 | } |
| 1149 | |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1150 | Operands.push_back(ARMOperand::CreateRegList(Registers, S, E)); |
| 1151 | return false; |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 1152 | } |
| 1153 | |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1154 | /// tryParseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options. |
| 1155 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
| 1156 | tryParseMemBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 1157 | SMLoc S = Parser.getTok().getLoc(); |
| 1158 | const AsmToken &Tok = Parser.getTok(); |
| 1159 | assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier"); |
| 1160 | StringRef OptStr = Tok.getString(); |
| 1161 | |
| 1162 | unsigned Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size())) |
| 1163 | .Case("sy", ARM_MB::SY) |
| 1164 | .Case("st", ARM_MB::ST) |
| 1165 | .Case("ish", ARM_MB::ISH) |
| 1166 | .Case("ishst", ARM_MB::ISHST) |
| 1167 | .Case("nsh", ARM_MB::NSH) |
| 1168 | .Case("nshst", ARM_MB::NSHST) |
| 1169 | .Case("osh", ARM_MB::OSH) |
| 1170 | .Case("oshst", ARM_MB::OSHST) |
| 1171 | .Default(~0U); |
| 1172 | |
| 1173 | if (Opt == ~0U) |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1174 | return MatchOperand_NoMatch; |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 1175 | |
| 1176 | Parser.Lex(); // Eat identifier token. |
| 1177 | Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S)); |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1178 | return MatchOperand_Success; |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 1179 | } |
| 1180 | |
Bruno Cardoso Lopes | 8bba1a5 | 2011-02-18 19:49:06 +0000 | [diff] [blame] | 1181 | /// tryParseProcIFlagsOperand - Try to parse iflags from CPS instruction. |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1182 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
| 1183 | tryParseProcIFlagsOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 1184 | SMLoc S = Parser.getTok().getLoc(); |
| 1185 | const AsmToken &Tok = Parser.getTok(); |
| 1186 | assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier"); |
| 1187 | StringRef IFlagsStr = Tok.getString(); |
| 1188 | |
| 1189 | unsigned IFlags = 0; |
| 1190 | for (int i = 0, e = IFlagsStr.size(); i != e; ++i) { |
| 1191 | unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1)) |
| 1192 | .Case("a", ARM_PROC::A) |
| 1193 | .Case("i", ARM_PROC::I) |
| 1194 | .Case("f", ARM_PROC::F) |
| 1195 | .Default(~0U); |
| 1196 | |
| 1197 | // If some specific iflag is already set, it means that some letter is |
| 1198 | // present more than once, this is not acceptable. |
| 1199 | if (Flag == ~0U || (IFlags & Flag)) |
| 1200 | return MatchOperand_NoMatch; |
| 1201 | |
| 1202 | IFlags |= Flag; |
| 1203 | } |
| 1204 | |
| 1205 | Parser.Lex(); // Eat identifier token. |
| 1206 | Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S)); |
| 1207 | return MatchOperand_Success; |
| 1208 | } |
| 1209 | |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 1210 | /// tryParseMSRMaskOperand - Try to parse mask flags from MSR instruction. |
| 1211 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
| 1212 | tryParseMSRMaskOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 1213 | SMLoc S = Parser.getTok().getLoc(); |
| 1214 | const AsmToken &Tok = Parser.getTok(); |
| 1215 | assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier"); |
| 1216 | StringRef Mask = Tok.getString(); |
| 1217 | |
| 1218 | // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf" |
| 1219 | size_t Start = 0, Next = Mask.find('_'); |
| 1220 | StringRef Flags = ""; |
| 1221 | StringRef SpecReg = Mask.slice(Start, Next); |
| 1222 | if (Next != StringRef::npos) |
| 1223 | Flags = Mask.slice(Next+1, Mask.size()); |
| 1224 | |
| 1225 | // FlagsVal contains the complete mask: |
| 1226 | // 3-0: Mask |
| 1227 | // 4: Special Reg (cpsr, apsr => 0; spsr => 1) |
| 1228 | unsigned FlagsVal = 0; |
| 1229 | |
| 1230 | if (SpecReg == "apsr") { |
| 1231 | FlagsVal = StringSwitch<unsigned>(Flags) |
| 1232 | .Case("nzcvq", 0x8) // same as CPSR_c |
| 1233 | .Case("g", 0x4) // same as CPSR_s |
| 1234 | .Case("nzcvqg", 0xc) // same as CPSR_fs |
| 1235 | .Default(~0U); |
| 1236 | |
Joerg Sonnenberger | 4b19c98 | 2011-02-19 00:43:45 +0000 | [diff] [blame] | 1237 | if (FlagsVal == ~0U) { |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 1238 | if (!Flags.empty()) |
| 1239 | return MatchOperand_NoMatch; |
| 1240 | else |
| 1241 | FlagsVal = 0; // No flag |
Joerg Sonnenberger | 4b19c98 | 2011-02-19 00:43:45 +0000 | [diff] [blame] | 1242 | } |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 1243 | } else if (SpecReg == "cpsr" || SpecReg == "spsr") { |
Bruno Cardoso Lopes | 56926a3 | 2011-05-25 00:35:03 +0000 | [diff] [blame] | 1244 | if (Flags == "all") // cpsr_all is an alias for cpsr_fc |
| 1245 | Flags = "fc"; |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 1246 | for (int i = 0, e = Flags.size(); i != e; ++i) { |
| 1247 | unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1)) |
| 1248 | .Case("c", 1) |
| 1249 | .Case("x", 2) |
| 1250 | .Case("s", 4) |
| 1251 | .Case("f", 8) |
| 1252 | .Default(~0U); |
| 1253 | |
| 1254 | // If some specific flag is already set, it means that some letter is |
| 1255 | // present more than once, this is not acceptable. |
| 1256 | if (FlagsVal == ~0U || (FlagsVal & Flag)) |
| 1257 | return MatchOperand_NoMatch; |
| 1258 | FlagsVal |= Flag; |
| 1259 | } |
| 1260 | } else // No match for special register. |
| 1261 | return MatchOperand_NoMatch; |
| 1262 | |
| 1263 | // Special register without flags are equivalent to "fc" flags. |
| 1264 | if (!FlagsVal) |
| 1265 | FlagsVal = 0x9; |
| 1266 | |
| 1267 | // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1) |
| 1268 | if (SpecReg == "spsr") |
| 1269 | FlagsVal |= 16; |
| 1270 | |
| 1271 | Parser.Lex(); // Eat identifier token. |
| 1272 | Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S)); |
| 1273 | return MatchOperand_Success; |
| 1274 | } |
| 1275 | |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 1276 | /// tryParseMemMode2Operand - Try to parse memory addressing mode 2 operand. |
| 1277 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
| 1278 | tryParseMemMode2Operand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
Matt Beaumont-Gay | e3662cc | 2011-04-01 00:06:01 +0000 | [diff] [blame] | 1279 | assert(Parser.getTok().is(AsmToken::LBrac) && "Token is not a \"[\""); |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 1280 | |
| 1281 | if (ParseMemory(Operands, ARMII::AddrMode2)) |
| 1282 | return MatchOperand_NoMatch; |
| 1283 | |
| 1284 | return MatchOperand_Success; |
| 1285 | } |
| 1286 | |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 1287 | /// tryParseMemMode3Operand - Try to parse memory addressing mode 3 operand. |
| 1288 | ARMAsmParser::OperandMatchResultTy ARMAsmParser:: |
| 1289 | tryParseMemMode3Operand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 1290 | assert(Parser.getTok().is(AsmToken::LBrac) && "Token is not a \"[\""); |
| 1291 | |
| 1292 | if (ParseMemory(Operands, ARMII::AddrMode3)) |
| 1293 | return MatchOperand_NoMatch; |
| 1294 | |
| 1295 | return MatchOperand_Success; |
| 1296 | } |
| 1297 | |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 1298 | /// CvtLdWriteBackRegAddrMode2 - Convert parsed operands to MCInst. |
| 1299 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 1300 | /// when they refer multiple MIOperands inside a single one. |
| 1301 | bool ARMAsmParser:: |
| 1302 | CvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode, |
| 1303 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 1304 | ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1); |
| 1305 | |
| 1306 | // Create a writeback register dummy placeholder. |
| 1307 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 1308 | |
| 1309 | ((ARMOperand*)Operands[3])->addMemMode2Operands(Inst, 3); |
| 1310 | ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2); |
| 1311 | return true; |
| 1312 | } |
| 1313 | |
| 1314 | /// CvtStWriteBackRegAddrMode2 - Convert parsed operands to MCInst. |
| 1315 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 1316 | /// when they refer multiple MIOperands inside a single one. |
| 1317 | bool ARMAsmParser:: |
| 1318 | CvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode, |
| 1319 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 1320 | // Create a writeback register dummy placeholder. |
| 1321 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 1322 | ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1); |
| 1323 | ((ARMOperand*)Operands[3])->addMemMode2Operands(Inst, 3); |
| 1324 | ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2); |
| 1325 | return true; |
| 1326 | } |
| 1327 | |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 1328 | /// CvtLdWriteBackRegAddrMode3 - Convert parsed operands to MCInst. |
| 1329 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 1330 | /// when they refer multiple MIOperands inside a single one. |
| 1331 | bool ARMAsmParser:: |
| 1332 | CvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode, |
| 1333 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 1334 | ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1); |
| 1335 | |
| 1336 | // Create a writeback register dummy placeholder. |
| 1337 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 1338 | |
| 1339 | ((ARMOperand*)Operands[3])->addMemMode3Operands(Inst, 3); |
| 1340 | ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2); |
| 1341 | return true; |
| 1342 | } |
| 1343 | |
| 1344 | /// CvtStWriteBackRegAddrMode3 - Convert parsed operands to MCInst. |
| 1345 | /// Needed here because the Asm Gen Matcher can't handle properly tied operands |
| 1346 | /// when they refer multiple MIOperands inside a single one. |
| 1347 | bool ARMAsmParser:: |
| 1348 | CvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode, |
| 1349 | const SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 1350 | // Create a writeback register dummy placeholder. |
| 1351 | Inst.addOperand(MCOperand::CreateImm(0)); |
| 1352 | ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1); |
| 1353 | ((ARMOperand*)Operands[3])->addMemMode3Operands(Inst, 3); |
| 1354 | ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2); |
| 1355 | return true; |
| 1356 | } |
| 1357 | |
Bill Wendling | e717610 | 2010-11-06 22:36:58 +0000 | [diff] [blame] | 1358 | /// Parse an ARM memory expression, return false if successful else return true |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1359 | /// or an error. The first token must be a '[' when called. |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1360 | /// |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1361 | /// TODO Only preindexing and postindexing addressing are started, unindexed |
| 1362 | /// with option, etc are still to do. |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1363 | bool ARMAsmParser:: |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 1364 | ParseMemory(SmallVectorImpl<MCParsedAsmOperand*> &Operands, |
| 1365 | ARMII::AddrMode AddrMode = ARMII::AddrModeNone) { |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1366 | SMLoc S, E; |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1367 | assert(Parser.getTok().is(AsmToken::LBrac) && |
Bill Wendling | a60f157 | 2010-11-06 10:48:18 +0000 | [diff] [blame] | 1368 | "Token is not a Left Bracket"); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1369 | S = Parser.getTok().getLoc(); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1370 | Parser.Lex(); // Eat left bracket token. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1371 | |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1372 | const AsmToken &BaseRegTok = Parser.getTok(); |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 1373 | if (BaseRegTok.isNot(AsmToken::Identifier)) { |
| 1374 | Error(BaseRegTok.getLoc(), "register expected"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1375 | return true; |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 1376 | } |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 1377 | int BaseRegNum = TryParseRegister(); |
| 1378 | if (BaseRegNum == -1) { |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 1379 | Error(BaseRegTok.getLoc(), "register expected"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1380 | return true; |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 1381 | } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1382 | |
Daniel Dunbar | 0571093 | 2011-01-18 05:34:17 +0000 | [diff] [blame] | 1383 | // The next token must either be a comma or a closing bracket. |
| 1384 | const AsmToken &Tok = Parser.getTok(); |
| 1385 | if (!Tok.is(AsmToken::Comma) && !Tok.is(AsmToken::RBrac)) |
| 1386 | return true; |
| 1387 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1388 | bool Preindexed = false; |
| 1389 | bool Postindexed = false; |
| 1390 | bool OffsetIsReg = false; |
| 1391 | bool Negative = false; |
| 1392 | bool Writeback = false; |
Daniel Dunbar | 05d8b71 | 2011-01-18 05:34:24 +0000 | [diff] [blame] | 1393 | ARMOperand *WBOp = 0; |
| 1394 | int OffsetRegNum = -1; |
| 1395 | bool OffsetRegShifted = false; |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1396 | enum ARM_AM::ShiftOpc ShiftType = ARM_AM::lsl; |
Daniel Dunbar | 05d8b71 | 2011-01-18 05:34:24 +0000 | [diff] [blame] | 1397 | const MCExpr *ShiftAmount = 0; |
| 1398 | const MCExpr *Offset = 0; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1399 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1400 | // First look for preindexed address forms, that is after the "[Rn" we now |
| 1401 | // have to see if the next token is a comma. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1402 | if (Tok.is(AsmToken::Comma)) { |
| 1403 | Preindexed = true; |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1404 | Parser.Lex(); // Eat comma token. |
Daniel Dunbar | 05d8b71 | 2011-01-18 05:34:24 +0000 | [diff] [blame] | 1405 | |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 1406 | if (ParseMemoryOffsetReg(Negative, OffsetRegShifted, ShiftType, ShiftAmount, |
| 1407 | Offset, OffsetIsReg, OffsetRegNum, E)) |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1408 | return true; |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1409 | const AsmToken &RBracTok = Parser.getTok(); |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 1410 | if (RBracTok.isNot(AsmToken::RBrac)) { |
| 1411 | Error(RBracTok.getLoc(), "']' expected"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1412 | return true; |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 1413 | } |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1414 | E = RBracTok.getLoc(); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1415 | Parser.Lex(); // Eat right bracket token. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1416 | |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1417 | const AsmToken &ExclaimTok = Parser.getTok(); |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1418 | if (ExclaimTok.is(AsmToken::Exclaim)) { |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 1419 | // None of addrmode3 instruction uses "!" |
| 1420 | if (AddrMode == ARMII::AddrMode3) |
| 1421 | return true; |
| 1422 | |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1423 | WBOp = ARMOperand::CreateToken(ExclaimTok.getString(), |
| 1424 | ExclaimTok.getLoc()); |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1425 | Writeback = true; |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1426 | Parser.Lex(); // Eat exclaim token |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 1427 | } else { // In addressing mode 2, pre-indexed mode always end with "!" |
| 1428 | if (AddrMode == ARMII::AddrMode2) |
| 1429 | Preindexed = false; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1430 | } |
Daniel Dunbar | 0571093 | 2011-01-18 05:34:17 +0000 | [diff] [blame] | 1431 | } else { |
| 1432 | // The "[Rn" we have so far was not followed by a comma. |
| 1433 | |
Jim Grosbach | 80eb233 | 2010-10-29 17:41:25 +0000 | [diff] [blame] | 1434 | // If there's anything other than the right brace, this is a post indexing |
| 1435 | // addressing form. |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1436 | E = Tok.getLoc(); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1437 | Parser.Lex(); // Eat right bracket token. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1438 | |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1439 | const AsmToken &NextTok = Parser.getTok(); |
Jim Grosbach | 03f44a0 | 2010-11-29 23:18:01 +0000 | [diff] [blame] | 1440 | |
Kevin Enderby | e2a98dd | 2009-10-15 21:42:45 +0000 | [diff] [blame] | 1441 | if (NextTok.isNot(AsmToken::EndOfStatement)) { |
Jim Grosbach | 80eb233 | 2010-10-29 17:41:25 +0000 | [diff] [blame] | 1442 | Postindexed = true; |
| 1443 | Writeback = true; |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1444 | |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 1445 | if (NextTok.isNot(AsmToken::Comma)) { |
| 1446 | Error(NextTok.getLoc(), "',' expected"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1447 | return true; |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 1448 | } |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1449 | |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1450 | Parser.Lex(); // Eat comma token. |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1451 | |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 1452 | if (ParseMemoryOffsetReg(Negative, OffsetRegShifted, ShiftType, |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 1453 | ShiftAmount, Offset, OffsetIsReg, OffsetRegNum, |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 1454 | E)) |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1455 | return true; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1456 | } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1457 | } |
Daniel Dunbar | 05d8b71 | 2011-01-18 05:34:24 +0000 | [diff] [blame] | 1458 | |
| 1459 | // Force Offset to exist if used. |
| 1460 | if (!OffsetIsReg) { |
| 1461 | if (!Offset) |
| 1462 | Offset = MCConstantExpr::Create(0, getContext()); |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 1463 | } else { |
| 1464 | if (AddrMode == ARMII::AddrMode3 && OffsetRegShifted) { |
| 1465 | Error(E, "shift amount not supported"); |
| 1466 | return true; |
| 1467 | } |
Daniel Dunbar | 05d8b71 | 2011-01-18 05:34:24 +0000 | [diff] [blame] | 1468 | } |
| 1469 | |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 1470 | Operands.push_back(ARMOperand::CreateMem(AddrMode, BaseRegNum, OffsetIsReg, |
| 1471 | Offset, OffsetRegNum, OffsetRegShifted, |
| 1472 | ShiftType, ShiftAmount, Preindexed, |
| 1473 | Postindexed, Negative, Writeback, S, E)); |
Daniel Dunbar | 05d8b71 | 2011-01-18 05:34:24 +0000 | [diff] [blame] | 1474 | if (WBOp) |
| 1475 | Operands.push_back(WBOp); |
| 1476 | |
| 1477 | return false; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1478 | } |
| 1479 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1480 | /// Parse the offset of a memory operand after we have seen "[Rn," or "[Rn]," |
| 1481 | /// we will parse the following (were +/- means that a plus or minus is |
| 1482 | /// optional): |
| 1483 | /// +/-Rm |
| 1484 | /// +/-Rm, shift |
| 1485 | /// #offset |
| 1486 | /// we return false on success or an error otherwise. |
| 1487 | bool ARMAsmParser::ParseMemoryOffsetReg(bool &Negative, |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1488 | bool &OffsetRegShifted, |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1489 | enum ARM_AM::ShiftOpc &ShiftType, |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1490 | const MCExpr *&ShiftAmount, |
| 1491 | const MCExpr *&Offset, |
| 1492 | bool &OffsetIsReg, |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1493 | int &OffsetRegNum, |
| 1494 | SMLoc &E) { |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1495 | Negative = false; |
| 1496 | OffsetRegShifted = false; |
| 1497 | OffsetIsReg = false; |
| 1498 | OffsetRegNum = -1; |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1499 | const AsmToken &NextTok = Parser.getTok(); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1500 | E = NextTok.getLoc(); |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1501 | if (NextTok.is(AsmToken::Plus)) |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1502 | Parser.Lex(); // Eat plus token. |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1503 | else if (NextTok.is(AsmToken::Minus)) { |
| 1504 | Negative = true; |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1505 | Parser.Lex(); // Eat minus token |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1506 | } |
| 1507 | // See if there is a register following the "[Rn," or "[Rn]," we have so far. |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1508 | const AsmToken &OffsetRegTok = Parser.getTok(); |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1509 | if (OffsetRegTok.is(AsmToken::Identifier)) { |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 1510 | SMLoc CurLoc = OffsetRegTok.getLoc(); |
| 1511 | OffsetRegNum = TryParseRegister(); |
| 1512 | if (OffsetRegNum != -1) { |
Chris Lattner | 550276e | 2010-10-28 20:52:15 +0000 | [diff] [blame] | 1513 | OffsetIsReg = true; |
Chris Lattner | e5658fa | 2010-10-30 04:09:10 +0000 | [diff] [blame] | 1514 | E = CurLoc; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1515 | } |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1516 | } |
Jim Grosbach | d4462a5 | 2010-11-01 16:44:21 +0000 | [diff] [blame] | 1517 | |
Bill Wendling | 12f40e9 | 2010-11-06 10:51:53 +0000 | [diff] [blame] | 1518 | // If we parsed a register as the offset then there can be a shift after that. |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1519 | if (OffsetRegNum != -1) { |
| 1520 | // Look for a comma then a shift |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1521 | const AsmToken &Tok = Parser.getTok(); |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1522 | if (Tok.is(AsmToken::Comma)) { |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1523 | Parser.Lex(); // Eat comma token. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1524 | |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1525 | const AsmToken &Tok = Parser.getTok(); |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1526 | if (ParseShift(ShiftType, ShiftAmount, E)) |
Duncan Sands | 3472766 | 2010-07-12 08:16:59 +0000 | [diff] [blame] | 1527 | return Error(Tok.getLoc(), "shift expected"); |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1528 | OffsetRegShifted = true; |
| 1529 | } |
| 1530 | } |
| 1531 | else { // the "[Rn," or "[Rn,]" we have so far was not followed by "Rm" |
| 1532 | // Look for #offset following the "[Rn," or "[Rn]," |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1533 | const AsmToken &HashTok = Parser.getTok(); |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1534 | if (HashTok.isNot(AsmToken::Hash)) |
| 1535 | return Error(HashTok.getLoc(), "'#' expected"); |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 1536 | |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1537 | Parser.Lex(); // Eat hash token. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1538 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1539 | if (getParser().ParseExpression(Offset)) |
| 1540 | return true; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1541 | E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1); |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1542 | } |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1543 | return false; |
| 1544 | } |
| 1545 | |
| 1546 | /// ParseShift as one of these two: |
| 1547 | /// ( lsl | lsr | asr | ror ) , # shift_amount |
| 1548 | /// rrx |
| 1549 | /// and returns true if it parses a shift otherwise it returns false. |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1550 | bool ARMAsmParser::ParseShift(ARM_AM::ShiftOpc &St, |
| 1551 | const MCExpr *&ShiftAmount, SMLoc &E) { |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1552 | const AsmToken &Tok = Parser.getTok(); |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1553 | if (Tok.isNot(AsmToken::Identifier)) |
| 1554 | return true; |
Benjamin Kramer | 38e5989 | 2010-07-14 22:38:02 +0000 | [diff] [blame] | 1555 | StringRef ShiftName = Tok.getString(); |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1556 | if (ShiftName == "lsl" || ShiftName == "LSL") |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1557 | St = ARM_AM::lsl; |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1558 | else if (ShiftName == "lsr" || ShiftName == "LSR") |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1559 | St = ARM_AM::lsr; |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1560 | else if (ShiftName == "asr" || ShiftName == "ASR") |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1561 | St = ARM_AM::asr; |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1562 | else if (ShiftName == "ror" || ShiftName == "ROR") |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1563 | St = ARM_AM::ror; |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1564 | else if (ShiftName == "rrx" || ShiftName == "RRX") |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1565 | St = ARM_AM::rrx; |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1566 | else |
| 1567 | return true; |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1568 | Parser.Lex(); // Eat shift type token. |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1569 | |
| 1570 | // Rrx stands alone. |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1571 | if (St == ARM_AM::rrx) |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1572 | return false; |
| 1573 | |
| 1574 | // Otherwise, there must be a '#' and a shift amount. |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1575 | const AsmToken &HashTok = Parser.getTok(); |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1576 | if (HashTok.isNot(AsmToken::Hash)) |
| 1577 | return Error(HashTok.getLoc(), "'#' expected"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1578 | Parser.Lex(); // Eat hash token. |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1579 | |
| 1580 | if (getParser().ParseExpression(ShiftAmount)) |
| 1581 | return true; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1582 | |
| 1583 | return false; |
| 1584 | } |
| 1585 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 1586 | /// Parse a arm instruction operand. For now this parses the operand regardless |
| 1587 | /// of the mnemonic. |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1588 | bool ARMAsmParser::ParseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands, |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1589 | StringRef Mnemonic) { |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1590 | SMLoc S, E; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1591 | |
| 1592 | // Check if the current operand has a custom associated parser, if so, try to |
| 1593 | // custom parse the operand, or fallback to the general approach. |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1594 | OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic); |
| 1595 | if (ResTy == MatchOperand_Success) |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1596 | return false; |
Jim Grosbach | f922c47 | 2011-02-12 01:34:40 +0000 | [diff] [blame] | 1597 | // If there wasn't a custom match, try the generic matcher below. Otherwise, |
| 1598 | // there was a match, but an error occurred, in which case, just return that |
| 1599 | // the operand parsing failed. |
| 1600 | if (ResTy == MatchOperand_ParseFail) |
| 1601 | return true; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1602 | |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1603 | switch (getLexer().getKind()) { |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 1604 | default: |
| 1605 | Error(Parser.getTok().getLoc(), "unexpected token in operand"); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1606 | return true; |
Kevin Enderby | 67b212e | 2011-01-13 20:32:36 +0000 | [diff] [blame] | 1607 | case AsmToken::Identifier: |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1608 | if (!TryParseRegisterWithWriteBack(Operands)) |
| 1609 | return false; |
Owen Anderson | 0082830 | 2011-03-18 22:50:18 +0000 | [diff] [blame] | 1610 | if (!TryParseShiftRegister(Operands)) |
| 1611 | return false; |
| 1612 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 1613 | |
| 1614 | // Fall though for the Identifier case that is not a register or a |
| 1615 | // special name. |
Kevin Enderby | 67b212e | 2011-01-13 20:32:36 +0000 | [diff] [blame] | 1616 | case AsmToken::Integer: // things like 1f and 2b as a branch targets |
| 1617 | case AsmToken::Dot: { // . as a branch target |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 1618 | // This was not a register so parse other operands that start with an |
| 1619 | // identifier (like labels) as expressions and create them as immediates. |
| 1620 | const MCExpr *IdVal; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1621 | S = Parser.getTok().getLoc(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 1622 | if (getParser().ParseExpression(IdVal)) |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1623 | return true; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1624 | E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1625 | Operands.push_back(ARMOperand::CreateImm(IdVal, S, E)); |
| 1626 | return false; |
| 1627 | } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1628 | case AsmToken::LBrac: |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1629 | return ParseMemory(Operands); |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 1630 | case AsmToken::LCurly: |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1631 | return ParseRegisterList(Operands); |
Kevin Enderby | d7894f1 | 2009-10-09 21:12:28 +0000 | [diff] [blame] | 1632 | case AsmToken::Hash: |
Kevin Enderby | 079469f | 2009-10-13 23:33:38 +0000 | [diff] [blame] | 1633 | // #42 -> immediate. |
| 1634 | // TODO: ":lower16:" and ":upper16:" modifiers after # before immediate |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1635 | S = Parser.getTok().getLoc(); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1636 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 1637 | const MCExpr *ImmVal; |
| 1638 | if (getParser().ParseExpression(ImmVal)) |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1639 | return true; |
Sean Callanan | 7626476 | 2010-04-02 22:27:05 +0000 | [diff] [blame] | 1640 | E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1); |
Bill Wendling | 50d0f58 | 2010-11-18 23:43:05 +0000 | [diff] [blame] | 1641 | Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E)); |
| 1642 | return false; |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 1643 | case AsmToken::Colon: { |
| 1644 | // ":lower16:" and ":upper16:" expression prefixes |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 1645 | // FIXME: Check it's an expression prefix, |
| 1646 | // e.g. (FOO - :lower16:BAR) isn't legal. |
| 1647 | ARMMCExpr::VariantKind RefKind; |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 1648 | if (ParsePrefix(RefKind)) |
| 1649 | return true; |
| 1650 | |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 1651 | const MCExpr *SubExprVal; |
| 1652 | if (getParser().ParseExpression(SubExprVal)) |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 1653 | return true; |
| 1654 | |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 1655 | const MCExpr *ExprVal = ARMMCExpr::Create(RefKind, SubExprVal, |
| 1656 | getContext()); |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 1657 | E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1); |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 1658 | Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E)); |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 1659 | return false; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1660 | } |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 1661 | } |
| 1662 | } |
| 1663 | |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 1664 | // ParsePrefix - Parse ARM 16-bit relocations expression prefix, i.e. |
| 1665 | // :lower16: and :upper16:. |
| 1666 | bool ARMAsmParser::ParsePrefix(ARMMCExpr::VariantKind &RefKind) { |
| 1667 | RefKind = ARMMCExpr::VK_ARM_None; |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 1668 | |
| 1669 | // :lower16: and :upper16: modifiers |
Jason W Kim | 8a8696d | 2011-01-13 00:27:00 +0000 | [diff] [blame] | 1670 | assert(getLexer().is(AsmToken::Colon) && "expected a :"); |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 1671 | Parser.Lex(); // Eat ':' |
| 1672 | |
| 1673 | if (getLexer().isNot(AsmToken::Identifier)) { |
| 1674 | Error(Parser.getTok().getLoc(), "expected prefix identifier in operand"); |
| 1675 | return true; |
| 1676 | } |
| 1677 | |
| 1678 | StringRef IDVal = Parser.getTok().getIdentifier(); |
| 1679 | if (IDVal == "lower16") { |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 1680 | RefKind = ARMMCExpr::VK_ARM_LO16; |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 1681 | } else if (IDVal == "upper16") { |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 1682 | RefKind = ARMMCExpr::VK_ARM_HI16; |
Jason W Kim | 9081b4b | 2011-01-11 23:53:41 +0000 | [diff] [blame] | 1683 | } else { |
| 1684 | Error(Parser.getTok().getLoc(), "unexpected prefix in operand"); |
| 1685 | return true; |
| 1686 | } |
| 1687 | Parser.Lex(); |
| 1688 | |
| 1689 | if (getLexer().isNot(AsmToken::Colon)) { |
| 1690 | Error(Parser.getTok().getLoc(), "unexpected token after prefix"); |
| 1691 | return true; |
| 1692 | } |
| 1693 | Parser.Lex(); // Eat the last ':' |
| 1694 | return false; |
| 1695 | } |
| 1696 | |
| 1697 | const MCExpr * |
| 1698 | ARMAsmParser::ApplyPrefixToExpr(const MCExpr *E, |
| 1699 | MCSymbolRefExpr::VariantKind Variant) { |
| 1700 | // Recurse over the given expression, rebuilding it to apply the given variant |
| 1701 | // to the leftmost symbol. |
| 1702 | if (Variant == MCSymbolRefExpr::VK_None) |
| 1703 | return E; |
| 1704 | |
| 1705 | switch (E->getKind()) { |
| 1706 | case MCExpr::Target: |
| 1707 | llvm_unreachable("Can't handle target expr yet"); |
| 1708 | case MCExpr::Constant: |
| 1709 | llvm_unreachable("Can't handle lower16/upper16 of constant yet"); |
| 1710 | |
| 1711 | case MCExpr::SymbolRef: { |
| 1712 | const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E); |
| 1713 | |
| 1714 | if (SRE->getKind() != MCSymbolRefExpr::VK_None) |
| 1715 | return 0; |
| 1716 | |
| 1717 | return MCSymbolRefExpr::Create(&SRE->getSymbol(), Variant, getContext()); |
| 1718 | } |
| 1719 | |
| 1720 | case MCExpr::Unary: |
| 1721 | llvm_unreachable("Can't handle unary expressions yet"); |
| 1722 | |
| 1723 | case MCExpr::Binary: { |
| 1724 | const MCBinaryExpr *BE = cast<MCBinaryExpr>(E); |
| 1725 | const MCExpr *LHS = ApplyPrefixToExpr(BE->getLHS(), Variant); |
| 1726 | const MCExpr *RHS = BE->getRHS(); |
| 1727 | if (!LHS) |
| 1728 | return 0; |
| 1729 | |
| 1730 | return MCBinaryExpr::Create(BE->getOpcode(), LHS, RHS, getContext()); |
| 1731 | } |
| 1732 | } |
| 1733 | |
| 1734 | assert(0 && "Invalid expression kind!"); |
| 1735 | return 0; |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1736 | } |
| 1737 | |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 1738 | /// \brief Given a mnemonic, split out possible predication code and carry |
| 1739 | /// setting letters to form a canonical mnemonic and flags. |
| 1740 | // |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 1741 | // FIXME: Would be nice to autogen this. |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1742 | static StringRef SplitMnemonic(StringRef Mnemonic, |
| 1743 | unsigned &PredicationCode, |
| 1744 | bool &CarrySetting, |
| 1745 | unsigned &ProcessorIMod) { |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 1746 | PredicationCode = ARMCC::AL; |
| 1747 | CarrySetting = false; |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1748 | ProcessorIMod = 0; |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 1749 | |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 1750 | // Ignore some mnemonics we know aren't predicated forms. |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 1751 | // |
| 1752 | // FIXME: Would be nice to autogen this. |
Daniel Dunbar | 8ab1112 | 2011-01-10 21:01:03 +0000 | [diff] [blame] | 1753 | if (Mnemonic == "teq" || Mnemonic == "vceq" || |
| 1754 | Mnemonic == "movs" || |
| 1755 | Mnemonic == "svc" || |
| 1756 | (Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" || |
| 1757 | Mnemonic == "vmls" || Mnemonic == "vnmls") || |
| 1758 | Mnemonic == "vacge" || Mnemonic == "vcge" || |
| 1759 | Mnemonic == "vclt" || |
| 1760 | Mnemonic == "vacgt" || Mnemonic == "vcgt" || |
| 1761 | Mnemonic == "vcle" || |
| 1762 | (Mnemonic == "smlal" || Mnemonic == "umaal" || Mnemonic == "umlal" || |
| 1763 | Mnemonic == "vabal" || Mnemonic == "vmlal" || Mnemonic == "vpadal" || |
Jim Grosbach | d1f0bbe | 2011-06-27 20:59:10 +0000 | [diff] [blame] | 1764 | Mnemonic == "vqdmlal" || Mnemonic == "bics")) |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 1765 | return Mnemonic; |
Daniel Dunbar | 5747b13 | 2010-08-11 06:37:16 +0000 | [diff] [blame] | 1766 | |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 1767 | // First, split out any predication code. |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 1768 | unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2)) |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 1769 | .Case("eq", ARMCC::EQ) |
| 1770 | .Case("ne", ARMCC::NE) |
| 1771 | .Case("hs", ARMCC::HS) |
Jim Grosbach | 660a9ec | 2011-06-27 20:40:29 +0000 | [diff] [blame] | 1772 | .Case("cs", ARMCC::HS) |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 1773 | .Case("lo", ARMCC::LO) |
Jim Grosbach | 660a9ec | 2011-06-27 20:40:29 +0000 | [diff] [blame] | 1774 | .Case("cc", ARMCC::LO) |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 1775 | .Case("mi", ARMCC::MI) |
| 1776 | .Case("pl", ARMCC::PL) |
| 1777 | .Case("vs", ARMCC::VS) |
| 1778 | .Case("vc", ARMCC::VC) |
| 1779 | .Case("hi", ARMCC::HI) |
| 1780 | .Case("ls", ARMCC::LS) |
| 1781 | .Case("ge", ARMCC::GE) |
| 1782 | .Case("lt", ARMCC::LT) |
| 1783 | .Case("gt", ARMCC::GT) |
| 1784 | .Case("le", ARMCC::LE) |
| 1785 | .Case("al", ARMCC::AL) |
| 1786 | .Default(~0U); |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 1787 | if (CC != ~0U) { |
| 1788 | Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2); |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 1789 | PredicationCode = CC; |
Bill Wendling | 52925b6 | 2010-10-29 23:50:21 +0000 | [diff] [blame] | 1790 | } |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 1791 | |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 1792 | // Next, determine if we have a carry setting bit. We explicitly ignore all |
| 1793 | // the instructions we know end in 's'. |
| 1794 | if (Mnemonic.endswith("s") && |
| 1795 | !(Mnemonic == "asrs" || Mnemonic == "cps" || Mnemonic == "mls" || |
| 1796 | Mnemonic == "movs" || Mnemonic == "mrs" || Mnemonic == "smmls" || |
| 1797 | Mnemonic == "vabs" || Mnemonic == "vcls" || Mnemonic == "vmls" || |
| 1798 | Mnemonic == "vmrs" || Mnemonic == "vnmls" || Mnemonic == "vqabs" || |
| 1799 | Mnemonic == "vrecps" || Mnemonic == "vrsqrts")) { |
| 1800 | Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1); |
| 1801 | CarrySetting = true; |
| 1802 | } |
| 1803 | |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1804 | // The "cps" instruction can have a interrupt mode operand which is glued into |
| 1805 | // the mnemonic. Check if this is the case, split it and parse the imod op |
| 1806 | if (Mnemonic.startswith("cps")) { |
| 1807 | // Split out any imod code. |
| 1808 | unsigned IMod = |
| 1809 | StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2)) |
| 1810 | .Case("ie", ARM_PROC::IE) |
| 1811 | .Case("id", ARM_PROC::ID) |
| 1812 | .Default(~0U); |
| 1813 | if (IMod != ~0U) { |
| 1814 | Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2); |
| 1815 | ProcessorIMod = IMod; |
| 1816 | } |
| 1817 | } |
| 1818 | |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 1819 | return Mnemonic; |
| 1820 | } |
Daniel Dunbar | 3771dd0 | 2011-01-11 15:59:53 +0000 | [diff] [blame] | 1821 | |
| 1822 | /// \brief Given a canonical mnemonic, determine if the instruction ever allows |
| 1823 | /// inclusion of carry set or predication code operands. |
| 1824 | // |
| 1825 | // FIXME: It would be nice to autogen this. |
Bruno Cardoso Lopes | fdcee77 | 2011-01-18 20:55:11 +0000 | [diff] [blame] | 1826 | void ARMAsmParser:: |
| 1827 | GetMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet, |
| 1828 | bool &CanAcceptPredicationCode) { |
| 1829 | bool isThumb = TM.getSubtarget<ARMSubtarget>().isThumb(); |
| 1830 | |
Daniel Dunbar | eb9f3f9 | 2011-01-11 19:06:29 +0000 | [diff] [blame] | 1831 | if (Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" || |
| 1832 | Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" || |
| 1833 | Mnemonic == "smull" || Mnemonic == "add" || Mnemonic == "adc" || |
| 1834 | Mnemonic == "mul" || Mnemonic == "bic" || Mnemonic == "asr" || |
Bruno Cardoso Lopes | be64b39 | 2011-05-27 23:46:09 +0000 | [diff] [blame] | 1835 | Mnemonic == "umlal" || Mnemonic == "orr" || Mnemonic == "mvn" || |
Daniel Dunbar | eb9f3f9 | 2011-01-11 19:06:29 +0000 | [diff] [blame] | 1836 | Mnemonic == "rsb" || Mnemonic == "rsc" || Mnemonic == "orn" || |
| 1837 | Mnemonic == "sbc" || Mnemonic == "mla" || Mnemonic == "umull" || |
Bruno Cardoso Lopes | be64b39 | 2011-05-27 23:46:09 +0000 | [diff] [blame] | 1838 | Mnemonic == "eor" || Mnemonic == "smlal" || |
| 1839 | (Mnemonic == "mov" && !isThumb)) { |
Daniel Dunbar | eb9f3f9 | 2011-01-11 19:06:29 +0000 | [diff] [blame] | 1840 | CanAcceptCarrySet = true; |
| 1841 | } else { |
| 1842 | CanAcceptCarrySet = false; |
| 1843 | } |
Daniel Dunbar | 3771dd0 | 2011-01-11 15:59:53 +0000 | [diff] [blame] | 1844 | |
Daniel Dunbar | eb9f3f9 | 2011-01-11 19:06:29 +0000 | [diff] [blame] | 1845 | if (Mnemonic == "cbnz" || Mnemonic == "setend" || Mnemonic == "dmb" || |
| 1846 | Mnemonic == "cps" || Mnemonic == "mcr2" || Mnemonic == "it" || |
| 1847 | Mnemonic == "mcrr2" || Mnemonic == "cbz" || Mnemonic == "cdp2" || |
| 1848 | Mnemonic == "trap" || Mnemonic == "mrc2" || Mnemonic == "mrrc2" || |
Bruno Cardoso Lopes | e47f375 | 2011-01-20 19:18:32 +0000 | [diff] [blame] | 1849 | Mnemonic == "dsb" || Mnemonic == "movs" || Mnemonic == "isb" || |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1850 | Mnemonic == "clrex" || Mnemonic.startswith("cps")) { |
Daniel Dunbar | 3771dd0 | 2011-01-11 15:59:53 +0000 | [diff] [blame] | 1851 | CanAcceptPredicationCode = false; |
| 1852 | } else { |
| 1853 | CanAcceptPredicationCode = true; |
| 1854 | } |
Bruno Cardoso Lopes | fa5bd27 | 2011-01-20 16:35:57 +0000 | [diff] [blame] | 1855 | |
| 1856 | if (isThumb) |
| 1857 | if (Mnemonic == "bkpt" || Mnemonic == "mcr" || Mnemonic == "mcrr" || |
Bruno Cardoso Lopes | be64b39 | 2011-05-27 23:46:09 +0000 | [diff] [blame] | 1858 | Mnemonic == "mrc" || Mnemonic == "mrrc" || Mnemonic == "cdp" || |
| 1859 | Mnemonic == "mov") |
Bruno Cardoso Lopes | fa5bd27 | 2011-01-20 16:35:57 +0000 | [diff] [blame] | 1860 | CanAcceptPredicationCode = false; |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 1861 | } |
| 1862 | |
| 1863 | /// Parse an arm instruction mnemonic followed by its operands. |
| 1864 | bool ARMAsmParser::ParseInstruction(StringRef Name, SMLoc NameLoc, |
| 1865 | SmallVectorImpl<MCParsedAsmOperand*> &Operands) { |
| 1866 | // Create the leading tokens for the mnemonic, split by '.' characters. |
| 1867 | size_t Start = 0, Next = Name.find('.'); |
| 1868 | StringRef Head = Name.slice(Start, Next); |
| 1869 | |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 1870 | // Split out the predication code and carry setting flag from the mnemonic. |
| 1871 | unsigned PredicationCode; |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1872 | unsigned ProcessorIMod; |
Daniel Dunbar | 352e148 | 2011-01-11 15:59:50 +0000 | [diff] [blame] | 1873 | bool CarrySetting; |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1874 | Head = SplitMnemonic(Head, PredicationCode, CarrySetting, |
| 1875 | ProcessorIMod); |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 1876 | |
Chris Lattner | 3a69756 | 2010-10-28 17:20:03 +0000 | [diff] [blame] | 1877 | Operands.push_back(ARMOperand::CreateToken(Head, NameLoc)); |
Bill Wendling | 9717fa9 | 2010-11-21 10:56:05 +0000 | [diff] [blame] | 1878 | |
Daniel Dunbar | 3771dd0 | 2011-01-11 15:59:53 +0000 | [diff] [blame] | 1879 | // Next, add the CCOut and ConditionCode operands, if needed. |
| 1880 | // |
| 1881 | // For mnemonics which can ever incorporate a carry setting bit or predication |
| 1882 | // code, our matching model involves us always generating CCOut and |
| 1883 | // ConditionCode operands to match the mnemonic "as written" and then we let |
| 1884 | // the matcher deal with finding the right instruction or generating an |
| 1885 | // appropriate error. |
| 1886 | bool CanAcceptCarrySet, CanAcceptPredicationCode; |
| 1887 | GetMnemonicAcceptInfo(Head, CanAcceptCarrySet, CanAcceptPredicationCode); |
| 1888 | |
| 1889 | // Add the carry setting operand, if necessary. |
| 1890 | // |
| 1891 | // FIXME: It would be awesome if we could somehow invent a location such that |
| 1892 | // match errors on this operand would print a nice diagnostic about how the |
| 1893 | // 's' character in the mnemonic resulted in a CCOut operand. |
| 1894 | if (CanAcceptCarrySet) { |
| 1895 | Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0, |
| 1896 | NameLoc)); |
| 1897 | } else { |
| 1898 | // This mnemonic can't ever accept a carry set, but the user wrote one (or |
| 1899 | // misspelled another mnemonic). |
| 1900 | |
| 1901 | // FIXME: Issue a nice error. |
| 1902 | } |
| 1903 | |
| 1904 | // Add the predication code operand, if necessary. |
| 1905 | if (CanAcceptPredicationCode) { |
| 1906 | Operands.push_back(ARMOperand::CreateCondCode( |
| 1907 | ARMCC::CondCodes(PredicationCode), NameLoc)); |
| 1908 | } else { |
| 1909 | // This mnemonic can't ever accept a predication code, but the user wrote |
| 1910 | // one (or misspelled another mnemonic). |
| 1911 | |
| 1912 | // FIXME: Issue a nice error. |
Daniel Dunbar | badbd2f | 2011-01-10 12:24:52 +0000 | [diff] [blame] | 1913 | } |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 1914 | |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1915 | // Add the processor imod operand, if necessary. |
| 1916 | if (ProcessorIMod) { |
| 1917 | Operands.push_back(ARMOperand::CreateImm( |
| 1918 | MCConstantExpr::Create(ProcessorIMod, getContext()), |
| 1919 | NameLoc, NameLoc)); |
| 1920 | } else { |
| 1921 | // This mnemonic can't ever accept a imod, but the user wrote |
| 1922 | // one (or misspelled another mnemonic). |
| 1923 | |
| 1924 | // FIXME: Issue a nice error. |
| 1925 | } |
| 1926 | |
Daniel Dunbar | 345a9a6 | 2010-08-11 06:37:20 +0000 | [diff] [blame] | 1927 | // Add the remaining tokens in the mnemonic. |
Daniel Dunbar | 5747b13 | 2010-08-11 06:37:16 +0000 | [diff] [blame] | 1928 | while (Next != StringRef::npos) { |
| 1929 | Start = Next; |
| 1930 | Next = Name.find('.', Start + 1); |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1931 | StringRef ExtraToken = Name.slice(Start, Next); |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1932 | |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1933 | Operands.push_back(ARMOperand::CreateToken(ExtraToken, NameLoc)); |
Daniel Dunbar | 5747b13 | 2010-08-11 06:37:16 +0000 | [diff] [blame] | 1934 | } |
| 1935 | |
| 1936 | // Read the remaining operands. |
| 1937 | if (getLexer().isNot(AsmToken::EndOfStatement)) { |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1938 | // Read the first operand. |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1939 | if (ParseOperand(Operands, Head)) { |
Chris Lattner | cbf8a98 | 2010-09-11 16:18:25 +0000 | [diff] [blame] | 1940 | Parser.EatToEndOfStatement(); |
| 1941 | return true; |
| 1942 | } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1943 | |
| 1944 | while (getLexer().is(AsmToken::Comma)) { |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1945 | Parser.Lex(); // Eat the comma. |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1946 | |
| 1947 | // Parse and remember the operand. |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 1948 | if (ParseOperand(Operands, Head)) { |
Chris Lattner | cbf8a98 | 2010-09-11 16:18:25 +0000 | [diff] [blame] | 1949 | Parser.EatToEndOfStatement(); |
| 1950 | return true; |
| 1951 | } |
Kevin Enderby | a7ba3a8 | 2009-10-06 22:26:42 +0000 | [diff] [blame] | 1952 | } |
| 1953 | } |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 1954 | |
Chris Lattner | cbf8a98 | 2010-09-11 16:18:25 +0000 | [diff] [blame] | 1955 | if (getLexer().isNot(AsmToken::EndOfStatement)) { |
| 1956 | Parser.EatToEndOfStatement(); |
Chris Lattner | 34e5314 | 2010-09-08 05:10:46 +0000 | [diff] [blame] | 1957 | return TokError("unexpected token in argument list"); |
Chris Lattner | cbf8a98 | 2010-09-11 16:18:25 +0000 | [diff] [blame] | 1958 | } |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 1959 | |
Chris Lattner | 34e5314 | 2010-09-08 05:10:46 +0000 | [diff] [blame] | 1960 | Parser.Lex(); // Consume the EndOfStatement |
Chris Lattner | 9898671 | 2010-01-14 22:21:20 +0000 | [diff] [blame] | 1961 | return false; |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 1962 | } |
| 1963 | |
Chris Lattner | fa42fad | 2010-10-28 21:28:01 +0000 | [diff] [blame] | 1964 | bool ARMAsmParser:: |
| 1965 | MatchAndEmitInstruction(SMLoc IDLoc, |
| 1966 | SmallVectorImpl<MCParsedAsmOperand*> &Operands, |
| 1967 | MCStreamer &Out) { |
| 1968 | MCInst Inst; |
| 1969 | unsigned ErrorInfo; |
Kevin Enderby | 193c3ac | 2010-12-09 19:19:43 +0000 | [diff] [blame] | 1970 | MatchResultTy MatchResult, MatchResult2; |
| 1971 | MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo); |
| 1972 | if (MatchResult != Match_Success) { |
| 1973 | // If we get a Match_InvalidOperand it might be some arithmetic instruction |
| 1974 | // that does not update the condition codes. So try adding a CCOut operand |
| 1975 | // with a value of reg0. |
| 1976 | if (MatchResult == Match_InvalidOperand) { |
| 1977 | Operands.insert(Operands.begin() + 1, |
| 1978 | ARMOperand::CreateCCOut(0, |
| 1979 | ((ARMOperand*)Operands[0])->getStartLoc())); |
| 1980 | MatchResult2 = MatchInstructionImpl(Operands, Inst, ErrorInfo); |
| 1981 | if (MatchResult2 == Match_Success) |
| 1982 | MatchResult = Match_Success; |
Kevin Enderby | 44a9e8f | 2010-12-10 01:41:56 +0000 | [diff] [blame] | 1983 | else { |
| 1984 | ARMOperand *CCOut = ((ARMOperand*)Operands[1]); |
Kevin Enderby | 193c3ac | 2010-12-09 19:19:43 +0000 | [diff] [blame] | 1985 | Operands.erase(Operands.begin() + 1); |
Kevin Enderby | 44a9e8f | 2010-12-10 01:41:56 +0000 | [diff] [blame] | 1986 | delete CCOut; |
| 1987 | } |
Kevin Enderby | 193c3ac | 2010-12-09 19:19:43 +0000 | [diff] [blame] | 1988 | } |
| 1989 | // If we get a Match_MnemonicFail it might be some arithmetic instruction |
| 1990 | // that updates the condition codes if it ends in 's'. So see if the |
| 1991 | // mnemonic ends in 's' and if so try removing the 's' and adding a CCOut |
| 1992 | // operand with a value of CPSR. |
| 1993 | else if(MatchResult == Match_MnemonicFail) { |
| 1994 | // Get the instruction mnemonic, which is the first token. |
| 1995 | StringRef Mnemonic = ((ARMOperand*)Operands[0])->getToken(); |
| 1996 | if (Mnemonic.substr(Mnemonic.size()-1) == "s") { |
| 1997 | // removed the 's' from the mnemonic for matching. |
| 1998 | StringRef MnemonicNoS = Mnemonic.slice(0, Mnemonic.size() - 1); |
| 1999 | SMLoc NameLoc = ((ARMOperand*)Operands[0])->getStartLoc(); |
Kevin Enderby | 44a9e8f | 2010-12-10 01:41:56 +0000 | [diff] [blame] | 2000 | ARMOperand *OldMnemonic = ((ARMOperand*)Operands[0]); |
| 2001 | Operands.erase(Operands.begin()); |
| 2002 | delete OldMnemonic; |
| 2003 | Operands.insert(Operands.begin(), |
Kevin Enderby | 193c3ac | 2010-12-09 19:19:43 +0000 | [diff] [blame] | 2004 | ARMOperand::CreateToken(MnemonicNoS, NameLoc)); |
| 2005 | Operands.insert(Operands.begin() + 1, |
| 2006 | ARMOperand::CreateCCOut(ARM::CPSR, NameLoc)); |
| 2007 | MatchResult2 = MatchInstructionImpl(Operands, Inst, ErrorInfo); |
| 2008 | if (MatchResult2 == Match_Success) |
| 2009 | MatchResult = Match_Success; |
| 2010 | else { |
Kevin Enderby | 44a9e8f | 2010-12-10 01:41:56 +0000 | [diff] [blame] | 2011 | ARMOperand *OldMnemonic = ((ARMOperand*)Operands[0]); |
| 2012 | Operands.erase(Operands.begin()); |
| 2013 | delete OldMnemonic; |
| 2014 | Operands.insert(Operands.begin(), |
Kevin Enderby | 193c3ac | 2010-12-09 19:19:43 +0000 | [diff] [blame] | 2015 | ARMOperand::CreateToken(Mnemonic, NameLoc)); |
Kevin Enderby | 44a9e8f | 2010-12-10 01:41:56 +0000 | [diff] [blame] | 2016 | ARMOperand *CCOut = ((ARMOperand*)Operands[1]); |
| 2017 | Operands.erase(Operands.begin() + 1); |
| 2018 | delete CCOut; |
Kevin Enderby | 193c3ac | 2010-12-09 19:19:43 +0000 | [diff] [blame] | 2019 | } |
| 2020 | } |
| 2021 | } |
| 2022 | } |
| 2023 | switch (MatchResult) { |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 2024 | case Match_Success: |
Chris Lattner | fa42fad | 2010-10-28 21:28:01 +0000 | [diff] [blame] | 2025 | Out.EmitInstruction(Inst); |
| 2026 | return false; |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 2027 | case Match_MissingFeature: |
| 2028 | Error(IDLoc, "instruction requires a CPU feature not currently enabled"); |
| 2029 | return true; |
| 2030 | case Match_InvalidOperand: { |
| 2031 | SMLoc ErrorLoc = IDLoc; |
| 2032 | if (ErrorInfo != ~0U) { |
| 2033 | if (ErrorInfo >= Operands.size()) |
| 2034 | return Error(IDLoc, "too few operands for instruction"); |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 2035 | |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 2036 | ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc(); |
| 2037 | if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc; |
| 2038 | } |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 2039 | |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 2040 | return Error(ErrorLoc, "invalid operand for instruction"); |
Chris Lattner | fa42fad | 2010-10-28 21:28:01 +0000 | [diff] [blame] | 2041 | } |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 2042 | case Match_MnemonicFail: |
| 2043 | return Error(IDLoc, "unrecognized instruction mnemonic"); |
Daniel Dunbar | b412915 | 2011-02-04 17:12:23 +0000 | [diff] [blame] | 2044 | case Match_ConversionFail: |
| 2045 | return Error(IDLoc, "unable to convert operands to instruction"); |
Chris Lattner | e73d4f8 | 2010-10-28 21:41:58 +0000 | [diff] [blame] | 2046 | } |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 2047 | |
Eric Christopher | c223e2b | 2010-10-29 09:26:59 +0000 | [diff] [blame] | 2048 | llvm_unreachable("Implement any new match types added!"); |
Bill Wendling | 146018f | 2010-11-06 21:42:12 +0000 | [diff] [blame] | 2049 | return true; |
Chris Lattner | fa42fad | 2010-10-28 21:28:01 +0000 | [diff] [blame] | 2050 | } |
| 2051 | |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2052 | /// ParseDirective parses the arm specific directives |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 2053 | bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) { |
| 2054 | StringRef IDVal = DirectiveID.getIdentifier(); |
| 2055 | if (IDVal == ".word") |
| 2056 | return ParseDirectiveWord(4, DirectiveID.getLoc()); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2057 | else if (IDVal == ".thumb") |
| 2058 | return ParseDirectiveThumb(DirectiveID.getLoc()); |
| 2059 | else if (IDVal == ".thumb_func") |
| 2060 | return ParseDirectiveThumbFunc(DirectiveID.getLoc()); |
| 2061 | else if (IDVal == ".code") |
| 2062 | return ParseDirectiveCode(DirectiveID.getLoc()); |
| 2063 | else if (IDVal == ".syntax") |
| 2064 | return ParseDirectiveSyntax(DirectiveID.getLoc()); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 2065 | return true; |
| 2066 | } |
| 2067 | |
| 2068 | /// ParseDirectiveWord |
| 2069 | /// ::= .word [ expression (, expression)* ] |
| 2070 | bool ARMAsmParser::ParseDirectiveWord(unsigned Size, SMLoc L) { |
| 2071 | if (getLexer().isNot(AsmToken::EndOfStatement)) { |
| 2072 | for (;;) { |
| 2073 | const MCExpr *Value; |
| 2074 | if (getParser().ParseExpression(Value)) |
| 2075 | return true; |
| 2076 | |
Chris Lattner | aaec205 | 2010-01-19 19:46:13 +0000 | [diff] [blame] | 2077 | getParser().getStreamer().EmitValue(Value, Size, 0/*addrspace*/); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 2078 | |
| 2079 | if (getLexer().is(AsmToken::EndOfStatement)) |
| 2080 | break; |
Jim Grosbach | 16c7425 | 2010-10-29 14:46:02 +0000 | [diff] [blame] | 2081 | |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 2082 | // FIXME: Improve diagnostic. |
| 2083 | if (getLexer().isNot(AsmToken::Comma)) |
| 2084 | return Error(L, "unexpected token in directive"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 2085 | Parser.Lex(); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 2086 | } |
| 2087 | } |
| 2088 | |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 2089 | Parser.Lex(); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 2090 | return false; |
| 2091 | } |
| 2092 | |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2093 | /// ParseDirectiveThumb |
| 2094 | /// ::= .thumb |
| 2095 | bool ARMAsmParser::ParseDirectiveThumb(SMLoc L) { |
| 2096 | if (getLexer().isNot(AsmToken::EndOfStatement)) |
| 2097 | return Error(L, "unexpected token in directive"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 2098 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2099 | |
| 2100 | // TODO: set thumb mode |
| 2101 | // TODO: tell the MC streamer the mode |
| 2102 | // getParser().getStreamer().Emit???(); |
| 2103 | return false; |
| 2104 | } |
| 2105 | |
| 2106 | /// ParseDirectiveThumbFunc |
| 2107 | /// ::= .thumbfunc symbol_name |
| 2108 | bool ARMAsmParser::ParseDirectiveThumbFunc(SMLoc L) { |
Rafael Espindola | 6469540 | 2011-05-16 16:17:21 +0000 | [diff] [blame] | 2109 | const MCAsmInfo &MAI = getParser().getStreamer().getContext().getAsmInfo(); |
| 2110 | bool isMachO = MAI.hasSubsectionsViaSymbols(); |
| 2111 | StringRef Name; |
| 2112 | |
| 2113 | // Darwin asm has function name after .thumb_func direction |
| 2114 | // ELF doesn't |
| 2115 | if (isMachO) { |
| 2116 | const AsmToken &Tok = Parser.getTok(); |
| 2117 | if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String)) |
| 2118 | return Error(L, "unexpected token in .thumb_func directive"); |
| 2119 | Name = Tok.getString(); |
| 2120 | Parser.Lex(); // Consume the identifier token. |
| 2121 | } |
| 2122 | |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2123 | if (getLexer().isNot(AsmToken::EndOfStatement)) |
| 2124 | return Error(L, "unexpected token in directive"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 2125 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2126 | |
Rafael Espindola | 6469540 | 2011-05-16 16:17:21 +0000 | [diff] [blame] | 2127 | // FIXME: assuming function name will be the line following .thumb_func |
| 2128 | if (!isMachO) { |
| 2129 | Name = Parser.getTok().getString(); |
| 2130 | } |
| 2131 | |
Jim Grosbach | 642fc9c | 2010-11-05 22:33:53 +0000 | [diff] [blame] | 2132 | // Mark symbol as a thumb symbol. |
| 2133 | MCSymbol *Func = getParser().getContext().GetOrCreateSymbol(Name); |
| 2134 | getParser().getStreamer().EmitThumbFunc(Func); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2135 | return false; |
| 2136 | } |
| 2137 | |
| 2138 | /// ParseDirectiveSyntax |
| 2139 | /// ::= .syntax unified | divided |
| 2140 | bool ARMAsmParser::ParseDirectiveSyntax(SMLoc L) { |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 2141 | const AsmToken &Tok = Parser.getTok(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2142 | if (Tok.isNot(AsmToken::Identifier)) |
| 2143 | return Error(L, "unexpected token in .syntax directive"); |
Benjamin Kramer | 38e5989 | 2010-07-14 22:38:02 +0000 | [diff] [blame] | 2144 | StringRef Mode = Tok.getString(); |
Duncan Sands | 58c8691 | 2010-06-29 13:04:35 +0000 | [diff] [blame] | 2145 | if (Mode == "unified" || Mode == "UNIFIED") |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 2146 | Parser.Lex(); |
Duncan Sands | 58c8691 | 2010-06-29 13:04:35 +0000 | [diff] [blame] | 2147 | else if (Mode == "divided" || Mode == "DIVIDED") |
Kevin Enderby | 9e56fb1 | 2011-01-27 23:22:36 +0000 | [diff] [blame] | 2148 | return Error(L, "'.syntax divided' arm asssembly not supported"); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2149 | else |
| 2150 | return Error(L, "unrecognized syntax mode in .syntax directive"); |
| 2151 | |
| 2152 | if (getLexer().isNot(AsmToken::EndOfStatement)) |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 2153 | return Error(Parser.getTok().getLoc(), "unexpected token in directive"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 2154 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2155 | |
| 2156 | // TODO tell the MC streamer the mode |
| 2157 | // getParser().getStreamer().Emit???(); |
| 2158 | return false; |
| 2159 | } |
| 2160 | |
| 2161 | /// ParseDirectiveCode |
| 2162 | /// ::= .code 16 | 32 |
| 2163 | bool ARMAsmParser::ParseDirectiveCode(SMLoc L) { |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 2164 | const AsmToken &Tok = Parser.getTok(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2165 | if (Tok.isNot(AsmToken::Integer)) |
| 2166 | return Error(L, "unexpected token in .code directive"); |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 2167 | int64_t Val = Parser.getTok().getIntVal(); |
Duncan Sands | 58c8691 | 2010-06-29 13:04:35 +0000 | [diff] [blame] | 2168 | if (Val == 16) |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 2169 | Parser.Lex(); |
Duncan Sands | 58c8691 | 2010-06-29 13:04:35 +0000 | [diff] [blame] | 2170 | else if (Val == 32) |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 2171 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2172 | else |
| 2173 | return Error(L, "invalid operand to .code directive"); |
| 2174 | |
| 2175 | if (getLexer().isNot(AsmToken::EndOfStatement)) |
Sean Callanan | 18b8323 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 2176 | return Error(Parser.getTok().getLoc(), "unexpected token in directive"); |
Sean Callanan | b9a25b7 | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 2177 | Parser.Lex(); |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2178 | |
Kevin Enderby | fef9ff4 | 2011-01-13 01:07:01 +0000 | [diff] [blame] | 2179 | // FIXME: We need to be able switch subtargets at this point so that |
| 2180 | // MatchInstructionImpl() will work when it gets the AvailableFeatures which |
| 2181 | // includes Feature_IsThumb or not to match the right instructions. This is |
| 2182 | // blocked on the FIXME in llvm-mc.cpp when creating the TargetMachine. |
| 2183 | if (Val == 16){ |
| 2184 | assert(TM.getSubtarget<ARMSubtarget>().isThumb() && |
| 2185 | "switching between arm/thumb not yet suppported via .code 16)"); |
Jim Grosbach | 2a30170 | 2010-11-05 22:40:53 +0000 | [diff] [blame] | 2186 | getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16); |
Kevin Enderby | fef9ff4 | 2011-01-13 01:07:01 +0000 | [diff] [blame] | 2187 | } |
| 2188 | else{ |
| 2189 | assert(!TM.getSubtarget<ARMSubtarget>().isThumb() && |
| 2190 | "switching between thumb/arm not yet suppported via .code 32)"); |
Jim Grosbach | 2a30170 | 2010-11-05 22:40:53 +0000 | [diff] [blame] | 2191 | getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32); |
Kevin Enderby | fef9ff4 | 2011-01-13 01:07:01 +0000 | [diff] [blame] | 2192 | } |
Jim Grosbach | 2a30170 | 2010-11-05 22:40:53 +0000 | [diff] [blame] | 2193 | |
Kevin Enderby | 515d509 | 2009-10-15 20:48:48 +0000 | [diff] [blame] | 2194 | return false; |
| 2195 | } |
| 2196 | |
Sean Callanan | 90b7097 | 2010-04-07 20:29:34 +0000 | [diff] [blame] | 2197 | extern "C" void LLVMInitializeARMAsmLexer(); |
| 2198 | |
Kevin Enderby | 9c41fa8 | 2009-10-30 22:55:57 +0000 | [diff] [blame] | 2199 | /// Force static initialization. |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 2200 | extern "C" void LLVMInitializeARMAsmParser() { |
| 2201 | RegisterAsmParser<ARMAsmParser> X(TheARMTarget); |
| 2202 | RegisterAsmParser<ARMAsmParser> Y(TheThumbTarget); |
Sean Callanan | 90b7097 | 2010-04-07 20:29:34 +0000 | [diff] [blame] | 2203 | LLVMInitializeARMAsmLexer(); |
Kevin Enderby | ca9c42c | 2009-09-15 00:27:25 +0000 | [diff] [blame] | 2204 | } |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 2205 | |
Chris Lattner | 0692ee6 | 2010-09-06 19:11:01 +0000 | [diff] [blame] | 2206 | #define GET_REGISTER_MATCHER |
| 2207 | #define GET_MATCHER_IMPLEMENTATION |
Daniel Dunbar | 3483aca | 2010-08-11 05:24:50 +0000 | [diff] [blame] | 2208 | #include "ARMGenAsmMatcher.inc" |