blob: 88306633dbd5a8b0f2260af6b21c7b94ce98043b [file] [log] [blame]
Jim Grosbach31c24bf2009-11-07 22:00:39 +00001//===- ARMBaseInstrInfo.cpp - ARM Instruction Information -------*- C++ -*-===//
David Goodwin334c2642009-07-08 16:09:28 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the Base ARM implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARMBaseInstrInfo.h"
15#include "ARM.h"
16#include "ARMAddressingModes.h"
Evan Chengd457e6e2009-11-07 04:04:34 +000017#include "ARMConstantPoolValue.h"
David Goodwin334c2642009-07-08 16:09:28 +000018#include "ARMGenInstrInfo.inc"
19#include "ARMMachineFunctionInfo.h"
Anton Korobeynikovf95215f2009-11-02 00:10:38 +000020#include "ARMRegisterInfo.h"
Evan Chengfdc83402009-11-08 00:15:23 +000021#include "llvm/Constants.h"
22#include "llvm/Function.h"
23#include "llvm/GlobalValue.h"
David Goodwin334c2642009-07-08 16:09:28 +000024#include "llvm/ADT/STLExtras.h"
25#include "llvm/CodeGen/LiveVariables.h"
Evan Chengd457e6e2009-11-07 04:04:34 +000026#include "llvm/CodeGen/MachineConstantPool.h"
David Goodwin334c2642009-07-08 16:09:28 +000027#include "llvm/CodeGen/MachineFrameInfo.h"
28#include "llvm/CodeGen/MachineInstrBuilder.h"
29#include "llvm/CodeGen/MachineJumpTableInfo.h"
Anton Korobeynikov249fb332009-10-07 00:06:35 +000030#include "llvm/CodeGen/MachineMemOperand.h"
31#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattneraf76e592009-08-22 20:48:53 +000032#include "llvm/MC/MCAsmInfo.h"
David Goodwin334c2642009-07-08 16:09:28 +000033#include "llvm/Support/CommandLine.h"
Anton Korobeynikovf95215f2009-11-02 00:10:38 +000034#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000035#include "llvm/Support/ErrorHandling.h"
David Goodwin334c2642009-07-08 16:09:28 +000036using namespace llvm;
37
38static cl::opt<bool>
39EnableARM3Addr("enable-arm-3-addr-conv", cl::Hidden,
40 cl::desc("Enable ARM 2-addr to 3-addr conv"));
41
Anton Korobeynikovf95215f2009-11-02 00:10:38 +000042ARMBaseInstrInfo::ARMBaseInstrInfo(const ARMSubtarget& STI)
43 : TargetInstrInfoImpl(ARMInsts, array_lengthof(ARMInsts)),
44 Subtarget(STI) {
David Goodwin334c2642009-07-08 16:09:28 +000045}
46
47MachineInstr *
48ARMBaseInstrInfo::convertToThreeAddress(MachineFunction::iterator &MFI,
49 MachineBasicBlock::iterator &MBBI,
50 LiveVariables *LV) const {
Evan Cheng78703dd2009-07-27 18:44:00 +000051 // FIXME: Thumb2 support.
52
David Goodwin334c2642009-07-08 16:09:28 +000053 if (!EnableARM3Addr)
54 return NULL;
55
56 MachineInstr *MI = MBBI;
57 MachineFunction &MF = *MI->getParent()->getParent();
58 unsigned TSFlags = MI->getDesc().TSFlags;
59 bool isPre = false;
60 switch ((TSFlags & ARMII::IndexModeMask) >> ARMII::IndexModeShift) {
61 default: return NULL;
62 case ARMII::IndexModePre:
63 isPre = true;
64 break;
65 case ARMII::IndexModePost:
66 break;
67 }
68
69 // Try splitting an indexed load/store to an un-indexed one plus an add/sub
70 // operation.
71 unsigned MemOpc = getUnindexedOpcode(MI->getOpcode());
72 if (MemOpc == 0)
73 return NULL;
74
75 MachineInstr *UpdateMI = NULL;
76 MachineInstr *MemMI = NULL;
77 unsigned AddrMode = (TSFlags & ARMII::AddrModeMask);
78 const TargetInstrDesc &TID = MI->getDesc();
79 unsigned NumOps = TID.getNumOperands();
80 bool isLoad = !TID.mayStore();
81 const MachineOperand &WB = isLoad ? MI->getOperand(1) : MI->getOperand(0);
82 const MachineOperand &Base = MI->getOperand(2);
83 const MachineOperand &Offset = MI->getOperand(NumOps-3);
84 unsigned WBReg = WB.getReg();
85 unsigned BaseReg = Base.getReg();
86 unsigned OffReg = Offset.getReg();
87 unsigned OffImm = MI->getOperand(NumOps-2).getImm();
88 ARMCC::CondCodes Pred = (ARMCC::CondCodes)MI->getOperand(NumOps-1).getImm();
89 switch (AddrMode) {
90 default:
91 assert(false && "Unknown indexed op!");
92 return NULL;
93 case ARMII::AddrMode2: {
94 bool isSub = ARM_AM::getAM2Op(OffImm) == ARM_AM::sub;
95 unsigned Amt = ARM_AM::getAM2Offset(OffImm);
96 if (OffReg == 0) {
Evan Chenge7cbe412009-07-08 21:03:57 +000097 if (ARM_AM::getSOImmVal(Amt) == -1)
David Goodwin334c2642009-07-08 16:09:28 +000098 // Can't encode it in a so_imm operand. This transformation will
99 // add more than 1 instruction. Abandon!
100 return NULL;
101 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +0000102 get(isSub ? ARM::SUBri : ARM::ADDri), WBReg)
Evan Chenge7cbe412009-07-08 21:03:57 +0000103 .addReg(BaseReg).addImm(Amt)
David Goodwin334c2642009-07-08 16:09:28 +0000104 .addImm(Pred).addReg(0).addReg(0);
105 } else if (Amt != 0) {
106 ARM_AM::ShiftOpc ShOpc = ARM_AM::getAM2ShiftOpc(OffImm);
107 unsigned SOOpc = ARM_AM::getSORegOpc(ShOpc, Amt);
108 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +0000109 get(isSub ? ARM::SUBrs : ARM::ADDrs), WBReg)
David Goodwin334c2642009-07-08 16:09:28 +0000110 .addReg(BaseReg).addReg(OffReg).addReg(0).addImm(SOOpc)
111 .addImm(Pred).addReg(0).addReg(0);
112 } else
113 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +0000114 get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg)
David Goodwin334c2642009-07-08 16:09:28 +0000115 .addReg(BaseReg).addReg(OffReg)
116 .addImm(Pred).addReg(0).addReg(0);
117 break;
118 }
119 case ARMII::AddrMode3 : {
120 bool isSub = ARM_AM::getAM3Op(OffImm) == ARM_AM::sub;
121 unsigned Amt = ARM_AM::getAM3Offset(OffImm);
122 if (OffReg == 0)
123 // Immediate is 8-bits. It's guaranteed to fit in a so_imm operand.
124 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +0000125 get(isSub ? ARM::SUBri : ARM::ADDri), WBReg)
David Goodwin334c2642009-07-08 16:09:28 +0000126 .addReg(BaseReg).addImm(Amt)
127 .addImm(Pred).addReg(0).addReg(0);
128 else
129 UpdateMI = BuildMI(MF, MI->getDebugLoc(),
Evan Cheng78703dd2009-07-27 18:44:00 +0000130 get(isSub ? ARM::SUBrr : ARM::ADDrr), WBReg)
David Goodwin334c2642009-07-08 16:09:28 +0000131 .addReg(BaseReg).addReg(OffReg)
132 .addImm(Pred).addReg(0).addReg(0);
133 break;
134 }
135 }
136
137 std::vector<MachineInstr*> NewMIs;
138 if (isPre) {
139 if (isLoad)
140 MemMI = BuildMI(MF, MI->getDebugLoc(),
141 get(MemOpc), MI->getOperand(0).getReg())
142 .addReg(WBReg).addReg(0).addImm(0).addImm(Pred);
143 else
144 MemMI = BuildMI(MF, MI->getDebugLoc(),
145 get(MemOpc)).addReg(MI->getOperand(1).getReg())
146 .addReg(WBReg).addReg(0).addImm(0).addImm(Pred);
147 NewMIs.push_back(MemMI);
148 NewMIs.push_back(UpdateMI);
149 } else {
150 if (isLoad)
151 MemMI = BuildMI(MF, MI->getDebugLoc(),
152 get(MemOpc), MI->getOperand(0).getReg())
153 .addReg(BaseReg).addReg(0).addImm(0).addImm(Pred);
154 else
155 MemMI = BuildMI(MF, MI->getDebugLoc(),
156 get(MemOpc)).addReg(MI->getOperand(1).getReg())
157 .addReg(BaseReg).addReg(0).addImm(0).addImm(Pred);
158 if (WB.isDead())
159 UpdateMI->getOperand(0).setIsDead();
160 NewMIs.push_back(UpdateMI);
161 NewMIs.push_back(MemMI);
162 }
163
164 // Transfer LiveVariables states, kill / dead info.
165 if (LV) {
166 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
167 MachineOperand &MO = MI->getOperand(i);
168 if (MO.isReg() && MO.getReg() &&
169 TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
170 unsigned Reg = MO.getReg();
171
172 LiveVariables::VarInfo &VI = LV->getVarInfo(Reg);
173 if (MO.isDef()) {
174 MachineInstr *NewMI = (Reg == WBReg) ? UpdateMI : MemMI;
175 if (MO.isDead())
176 LV->addVirtualRegisterDead(Reg, NewMI);
177 }
178 if (MO.isUse() && MO.isKill()) {
179 for (unsigned j = 0; j < 2; ++j) {
180 // Look at the two new MI's in reverse order.
181 MachineInstr *NewMI = NewMIs[j];
182 if (!NewMI->readsRegister(Reg))
183 continue;
184 LV->addVirtualRegisterKilled(Reg, NewMI);
185 if (VI.removeKill(MI))
186 VI.Kills.push_back(NewMI);
187 break;
188 }
189 }
190 }
191 }
192 }
193
194 MFI->insert(MBBI, NewMIs[1]);
195 MFI->insert(MBBI, NewMIs[0]);
196 return NewMIs[0];
197}
198
199// Branch analysis.
200bool
201ARMBaseInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB,
202 MachineBasicBlock *&FBB,
203 SmallVectorImpl<MachineOperand> &Cond,
204 bool AllowModify) const {
205 // If the block has no terminators, it just falls into the block after it.
206 MachineBasicBlock::iterator I = MBB.end();
207 if (I == MBB.begin() || !isUnpredicatedTerminator(--I))
208 return false;
209
210 // Get the last instruction in the block.
211 MachineInstr *LastInst = I;
212
213 // If there is only one terminator instruction, process it.
214 unsigned LastOpc = LastInst->getOpcode();
215 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
Evan Cheng5ca53a72009-07-27 18:20:05 +0000216 if (isUncondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000217 TBB = LastInst->getOperand(0).getMBB();
218 return false;
219 }
Evan Cheng5ca53a72009-07-27 18:20:05 +0000220 if (isCondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000221 // Block ends with fall-through condbranch.
222 TBB = LastInst->getOperand(0).getMBB();
223 Cond.push_back(LastInst->getOperand(1));
224 Cond.push_back(LastInst->getOperand(2));
225 return false;
226 }
227 return true; // Can't handle indirect branch.
228 }
229
230 // Get the instruction before it if it is a terminator.
231 MachineInstr *SecondLastInst = I;
232
233 // If there are three terminators, we don't know what sort of block this is.
234 if (SecondLastInst && I != MBB.begin() && isUnpredicatedTerminator(--I))
235 return true;
236
Evan Cheng5ca53a72009-07-27 18:20:05 +0000237 // If the block ends with a B and a Bcc, handle it.
David Goodwin334c2642009-07-08 16:09:28 +0000238 unsigned SecondLastOpc = SecondLastInst->getOpcode();
Evan Cheng5ca53a72009-07-27 18:20:05 +0000239 if (isCondBranchOpcode(SecondLastOpc) && isUncondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000240 TBB = SecondLastInst->getOperand(0).getMBB();
241 Cond.push_back(SecondLastInst->getOperand(1));
242 Cond.push_back(SecondLastInst->getOperand(2));
243 FBB = LastInst->getOperand(0).getMBB();
244 return false;
245 }
246
247 // If the block ends with two unconditional branches, handle it. The second
248 // one is not executed, so remove it.
Evan Cheng5ca53a72009-07-27 18:20:05 +0000249 if (isUncondBranchOpcode(SecondLastOpc) && isUncondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000250 TBB = SecondLastInst->getOperand(0).getMBB();
251 I = LastInst;
252 if (AllowModify)
253 I->eraseFromParent();
254 return false;
255 }
256
257 // ...likewise if it ends with a branch table followed by an unconditional
258 // branch. The branch folder can create these, and we must get rid of them for
259 // correctness of Thumb constant islands.
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000260 if ((isJumpTableBranchOpcode(SecondLastOpc) ||
261 isIndirectBranchOpcode(SecondLastOpc)) &&
Evan Cheng5ca53a72009-07-27 18:20:05 +0000262 isUncondBranchOpcode(LastOpc)) {
David Goodwin334c2642009-07-08 16:09:28 +0000263 I = LastInst;
264 if (AllowModify)
265 I->eraseFromParent();
266 return true;
267 }
268
269 // Otherwise, can't handle this.
270 return true;
271}
272
273
274unsigned ARMBaseInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
David Goodwin334c2642009-07-08 16:09:28 +0000275 MachineBasicBlock::iterator I = MBB.end();
276 if (I == MBB.begin()) return 0;
277 --I;
Evan Cheng5ca53a72009-07-27 18:20:05 +0000278 if (!isUncondBranchOpcode(I->getOpcode()) &&
279 !isCondBranchOpcode(I->getOpcode()))
David Goodwin334c2642009-07-08 16:09:28 +0000280 return 0;
281
282 // Remove the branch.
283 I->eraseFromParent();
284
285 I = MBB.end();
286
287 if (I == MBB.begin()) return 1;
288 --I;
Evan Cheng5ca53a72009-07-27 18:20:05 +0000289 if (!isCondBranchOpcode(I->getOpcode()))
David Goodwin334c2642009-07-08 16:09:28 +0000290 return 1;
291
292 // Remove the branch.
293 I->eraseFromParent();
294 return 2;
295}
296
297unsigned
298ARMBaseInstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
299 MachineBasicBlock *FBB,
300 const SmallVectorImpl<MachineOperand> &Cond) const {
301 // FIXME this should probably have a DebugLoc argument
302 DebugLoc dl = DebugLoc::getUnknownLoc();
Evan Cheng6495f632009-07-28 05:48:47 +0000303
304 ARMFunctionInfo *AFI = MBB.getParent()->getInfo<ARMFunctionInfo>();
305 int BOpc = !AFI->isThumbFunction()
306 ? ARM::B : (AFI->isThumb2Function() ? ARM::t2B : ARM::tB);
307 int BccOpc = !AFI->isThumbFunction()
308 ? ARM::Bcc : (AFI->isThumb2Function() ? ARM::t2Bcc : ARM::tBcc);
David Goodwin334c2642009-07-08 16:09:28 +0000309
310 // Shouldn't be a fall through.
311 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
312 assert((Cond.size() == 2 || Cond.size() == 0) &&
313 "ARM branch conditions have two components!");
314
315 if (FBB == 0) {
316 if (Cond.empty()) // Unconditional branch?
317 BuildMI(&MBB, dl, get(BOpc)).addMBB(TBB);
318 else
319 BuildMI(&MBB, dl, get(BccOpc)).addMBB(TBB)
320 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg());
321 return 1;
322 }
323
324 // Two-way conditional branch.
325 BuildMI(&MBB, dl, get(BccOpc)).addMBB(TBB)
326 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg());
327 BuildMI(&MBB, dl, get(BOpc)).addMBB(FBB);
328 return 2;
329}
330
331bool ARMBaseInstrInfo::
332ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
333 ARMCC::CondCodes CC = (ARMCC::CondCodes)(int)Cond[0].getImm();
334 Cond[0].setImm(ARMCC::getOppositeCondition(CC));
335 return false;
336}
337
David Goodwin334c2642009-07-08 16:09:28 +0000338bool ARMBaseInstrInfo::
339PredicateInstruction(MachineInstr *MI,
340 const SmallVectorImpl<MachineOperand> &Pred) const {
341 unsigned Opc = MI->getOpcode();
Evan Cheng5ca53a72009-07-27 18:20:05 +0000342 if (isUncondBranchOpcode(Opc)) {
343 MI->setDesc(get(getMatchingCondBranchOpcode(Opc)));
David Goodwin334c2642009-07-08 16:09:28 +0000344 MI->addOperand(MachineOperand::CreateImm(Pred[0].getImm()));
345 MI->addOperand(MachineOperand::CreateReg(Pred[1].getReg(), false));
346 return true;
347 }
348
349 int PIdx = MI->findFirstPredOperandIdx();
350 if (PIdx != -1) {
351 MachineOperand &PMO = MI->getOperand(PIdx);
352 PMO.setImm(Pred[0].getImm());
353 MI->getOperand(PIdx+1).setReg(Pred[1].getReg());
354 return true;
355 }
356 return false;
357}
358
359bool ARMBaseInstrInfo::
360SubsumesPredicate(const SmallVectorImpl<MachineOperand> &Pred1,
361 const SmallVectorImpl<MachineOperand> &Pred2) const {
362 if (Pred1.size() > 2 || Pred2.size() > 2)
363 return false;
364
365 ARMCC::CondCodes CC1 = (ARMCC::CondCodes)Pred1[0].getImm();
366 ARMCC::CondCodes CC2 = (ARMCC::CondCodes)Pred2[0].getImm();
367 if (CC1 == CC2)
368 return true;
369
370 switch (CC1) {
371 default:
372 return false;
373 case ARMCC::AL:
374 return true;
375 case ARMCC::HS:
376 return CC2 == ARMCC::HI;
377 case ARMCC::LS:
378 return CC2 == ARMCC::LO || CC2 == ARMCC::EQ;
379 case ARMCC::GE:
380 return CC2 == ARMCC::GT;
381 case ARMCC::LE:
382 return CC2 == ARMCC::LT;
383 }
384}
385
386bool ARMBaseInstrInfo::DefinesPredicate(MachineInstr *MI,
387 std::vector<MachineOperand> &Pred) const {
Evan Cheng8fb90362009-08-08 03:20:32 +0000388 // FIXME: This confuses implicit_def with optional CPSR def.
David Goodwin334c2642009-07-08 16:09:28 +0000389 const TargetInstrDesc &TID = MI->getDesc();
390 if (!TID.getImplicitDefs() && !TID.hasOptionalDef())
391 return false;
392
393 bool Found = false;
394 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
395 const MachineOperand &MO = MI->getOperand(i);
396 if (MO.isReg() && MO.getReg() == ARM::CPSR) {
397 Pred.push_back(MO);
398 Found = true;
399 }
400 }
401
402 return Found;
403}
404
Evan Chengac0869d2009-11-21 06:21:52 +0000405/// isPredicable - Return true if the specified instruction can be predicated.
406/// By default, this returns true for every instruction with a
407/// PredicateOperand.
408bool ARMBaseInstrInfo::isPredicable(MachineInstr *MI) const {
409 const TargetInstrDesc &TID = MI->getDesc();
410 if (!TID.isPredicable())
411 return false;
412
413 if ((TID.TSFlags & ARMII::DomainMask) == ARMII::DomainNEON) {
414 ARMFunctionInfo *AFI =
415 MI->getParent()->getParent()->getInfo<ARMFunctionInfo>();
Evan Chengd7f08102009-11-24 08:06:15 +0000416 return AFI->isThumb2Function();
Evan Chengac0869d2009-11-21 06:21:52 +0000417 }
418 return true;
419}
David Goodwin334c2642009-07-08 16:09:28 +0000420
Chris Lattner56856b12009-12-03 06:58:32 +0000421/// FIXME: Works around a gcc miscompilation with -fstrict-aliasing.
422DISABLE_INLINE
David Goodwin334c2642009-07-08 16:09:28 +0000423static unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT,
Chris Lattner56856b12009-12-03 06:58:32 +0000424 unsigned JTI);
David Goodwin334c2642009-07-08 16:09:28 +0000425static unsigned getNumJTEntries(const std::vector<MachineJumpTableEntry> &JT,
426 unsigned JTI) {
Chris Lattner56856b12009-12-03 06:58:32 +0000427 assert(JTI < JT.size());
David Goodwin334c2642009-07-08 16:09:28 +0000428 return JT[JTI].MBBs.size();
429}
430
431/// GetInstSize - Return the size of the specified MachineInstr.
432///
433unsigned ARMBaseInstrInfo::GetInstSizeInBytes(const MachineInstr *MI) const {
434 const MachineBasicBlock &MBB = *MI->getParent();
435 const MachineFunction *MF = MBB.getParent();
Chris Lattner33adcfb2009-08-22 21:43:10 +0000436 const MCAsmInfo *MAI = MF->getTarget().getMCAsmInfo();
David Goodwin334c2642009-07-08 16:09:28 +0000437
438 // Basic size info comes from the TSFlags field.
439 const TargetInstrDesc &TID = MI->getDesc();
440 unsigned TSFlags = TID.TSFlags;
441
Evan Chenga0ee8622009-07-31 22:22:22 +0000442 unsigned Opc = MI->getOpcode();
David Goodwin334c2642009-07-08 16:09:28 +0000443 switch ((TSFlags & ARMII::SizeMask) >> ARMII::SizeShift) {
444 default: {
445 // If this machine instr is an inline asm, measure it.
446 if (MI->getOpcode() == ARM::INLINEASM)
Chris Lattner33adcfb2009-08-22 21:43:10 +0000447 return getInlineAsmLength(MI->getOperand(0).getSymbolName(), *MAI);
David Goodwin334c2642009-07-08 16:09:28 +0000448 if (MI->isLabel())
449 return 0;
Evan Chenga0ee8622009-07-31 22:22:22 +0000450 switch (Opc) {
David Goodwin334c2642009-07-08 16:09:28 +0000451 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000452 llvm_unreachable("Unknown or unset size field for instr!");
Chris Lattner518bb532010-02-09 19:54:29 +0000453 case TargetOpcode::IMPLICIT_DEF:
454 case TargetOpcode::KILL:
455 case TargetOpcode::DBG_LABEL:
456 case TargetOpcode::EH_LABEL:
David Goodwin334c2642009-07-08 16:09:28 +0000457 return 0;
458 }
459 break;
460 }
Evan Cheng78947622009-07-24 18:20:44 +0000461 case ARMII::Size8Bytes: return 8; // ARM instruction x 2.
462 case ARMII::Size4Bytes: return 4; // ARM / Thumb2 instruction.
463 case ARMII::Size2Bytes: return 2; // Thumb1 instruction.
David Goodwin334c2642009-07-08 16:09:28 +0000464 case ARMII::SizeSpecial: {
Evan Chenga0ee8622009-07-31 22:22:22 +0000465 switch (Opc) {
David Goodwin334c2642009-07-08 16:09:28 +0000466 case ARM::CONSTPOOL_ENTRY:
467 // If this machine instr is a constant pool entry, its size is recorded as
468 // operand #2.
469 return MI->getOperand(2).getImm();
Evan Cheng78947622009-07-24 18:20:44 +0000470 case ARM::Int_eh_sjlj_setjmp:
Jim Grosbachcdc17eb2009-08-11 17:08:15 +0000471 return 24;
Jim Grosbachd1228742009-12-01 18:10:36 +0000472 case ARM::tInt_eh_sjlj_setjmp:
Jim Grosbacha87ded22010-02-08 23:22:00 +0000473 return 14;
Jim Grosbach5aa16842009-08-11 19:42:21 +0000474 case ARM::t2Int_eh_sjlj_setjmp:
Jim Grosbacha87ded22010-02-08 23:22:00 +0000475 return 14;
David Goodwin334c2642009-07-08 16:09:28 +0000476 case ARM::BR_JTr:
477 case ARM::BR_JTm:
478 case ARM::BR_JTadd:
Evan Chenga0ee8622009-07-31 22:22:22 +0000479 case ARM::tBR_JTr:
Evan Chengd26b14c2009-07-31 18:28:05 +0000480 case ARM::t2BR_JT:
481 case ARM::t2TBB:
482 case ARM::t2TBH: {
David Goodwin334c2642009-07-08 16:09:28 +0000483 // These are jumptable branches, i.e. a branch followed by an inlined
Evan Chengd26b14c2009-07-31 18:28:05 +0000484 // jumptable. The size is 4 + 4 * number of entries. For TBB, each
485 // entry is one byte; TBH two byte each.
Evan Chenga0ee8622009-07-31 22:22:22 +0000486 unsigned EntrySize = (Opc == ARM::t2TBB)
487 ? 1 : ((Opc == ARM::t2TBH) ? 2 : 4);
David Goodwin334c2642009-07-08 16:09:28 +0000488 unsigned NumOps = TID.getNumOperands();
489 MachineOperand JTOP =
490 MI->getOperand(NumOps - (TID.isPredicable() ? 3 : 2));
491 unsigned JTI = JTOP.getIndex();
492 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
Chris Lattnerb1e80392010-01-25 23:22:00 +0000493 assert(MJTI != 0);
David Goodwin334c2642009-07-08 16:09:28 +0000494 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
495 assert(JTI < JT.size());
496 // Thumb instructions are 2 byte aligned, but JT entries are 4 byte
497 // 4 aligned. The assembler / linker may add 2 byte padding just before
498 // the JT entries. The size does not include this padding; the
499 // constant islands pass does separate bookkeeping for it.
500 // FIXME: If we know the size of the function is less than (1 << 16) *2
501 // bytes, we can use 16-bit entries instead. Then there won't be an
502 // alignment issue.
Evan Cheng25f7cfc2009-08-01 06:13:52 +0000503 unsigned InstSize = (Opc == ARM::tBR_JTr || Opc == ARM::t2BR_JT) ? 2 : 4;
504 unsigned NumEntries = getNumJTEntries(JT, JTI);
505 if (Opc == ARM::t2TBB && (NumEntries & 1))
506 // Make sure the instruction that follows TBB is 2-byte aligned.
507 // FIXME: Constant island pass should insert an "ALIGN" instruction
508 // instead.
509 ++NumEntries;
510 return NumEntries * EntrySize + InstSize;
David Goodwin334c2642009-07-08 16:09:28 +0000511 }
512 default:
513 // Otherwise, pseudo-instruction sizes are zero.
514 return 0;
515 }
516 }
517 }
518 return 0; // Not reached
519}
520
521/// Return true if the instruction is a register to register move and
522/// leave the source and dest operands in the passed parameters.
523///
524bool
525ARMBaseInstrInfo::isMoveInstr(const MachineInstr &MI,
526 unsigned &SrcReg, unsigned &DstReg,
527 unsigned& SrcSubIdx, unsigned& DstSubIdx) const {
528 SrcSubIdx = DstSubIdx = 0; // No sub-registers.
529
Evan Cheng68e3c6a2009-07-27 00:05:15 +0000530 switch (MI.getOpcode()) {
Evan Chengdced03f2009-07-27 00:24:36 +0000531 default: break;
Jim Grosbache5165492009-11-09 00:11:35 +0000532 case ARM::VMOVS:
Evan Cheng68e3c6a2009-07-27 00:05:15 +0000533 case ARM::VMOVD:
Jim Grosbache5165492009-11-09 00:11:35 +0000534 case ARM::VMOVDneon:
Anton Korobeynikovf95215f2009-11-02 00:10:38 +0000535 case ARM::VMOVQ: {
David Goodwin334c2642009-07-08 16:09:28 +0000536 SrcReg = MI.getOperand(1).getReg();
537 DstReg = MI.getOperand(0).getReg();
538 return true;
539 }
Evan Cheng68e3c6a2009-07-27 00:05:15 +0000540 case ARM::MOVr:
541 case ARM::tMOVr:
542 case ARM::tMOVgpr2tgpr:
543 case ARM::tMOVtgpr2gpr:
544 case ARM::tMOVgpr2gpr:
545 case ARM::t2MOVr: {
David Goodwin334c2642009-07-08 16:09:28 +0000546 assert(MI.getDesc().getNumOperands() >= 2 &&
547 MI.getOperand(0).isReg() &&
548 MI.getOperand(1).isReg() &&
549 "Invalid ARM MOV instruction");
550 SrcReg = MI.getOperand(1).getReg();
551 DstReg = MI.getOperand(0).getReg();
552 return true;
553 }
Evan Cheng68e3c6a2009-07-27 00:05:15 +0000554 }
David Goodwin334c2642009-07-08 16:09:28 +0000555
556 return false;
557}
558
Jim Grosbach764ab522009-08-11 15:33:49 +0000559unsigned
David Goodwin334c2642009-07-08 16:09:28 +0000560ARMBaseInstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
561 int &FrameIndex) const {
Evan Chengdced03f2009-07-27 00:24:36 +0000562 switch (MI->getOpcode()) {
563 default: break;
564 case ARM::LDR:
565 case ARM::t2LDRs: // FIXME: don't use t2LDRs to access frame.
David Goodwin334c2642009-07-08 16:09:28 +0000566 if (MI->getOperand(1).isFI() &&
567 MI->getOperand(2).isReg() &&
568 MI->getOperand(3).isImm() &&
569 MI->getOperand(2).getReg() == 0 &&
570 MI->getOperand(3).getImm() == 0) {
571 FrameIndex = MI->getOperand(1).getIndex();
572 return MI->getOperand(0).getReg();
573 }
Evan Chengdced03f2009-07-27 00:24:36 +0000574 break;
575 case ARM::t2LDRi12:
576 case ARM::tRestore:
David Goodwin5ff58b52009-07-24 00:16:18 +0000577 if (MI->getOperand(1).isFI() &&
578 MI->getOperand(2).isImm() &&
579 MI->getOperand(2).getImm() == 0) {
580 FrameIndex = MI->getOperand(1).getIndex();
581 return MI->getOperand(0).getReg();
582 }
Evan Chengdced03f2009-07-27 00:24:36 +0000583 break;
Jim Grosbache5165492009-11-09 00:11:35 +0000584 case ARM::VLDRD:
585 case ARM::VLDRS:
David Goodwin334c2642009-07-08 16:09:28 +0000586 if (MI->getOperand(1).isFI() &&
587 MI->getOperand(2).isImm() &&
588 MI->getOperand(2).getImm() == 0) {
589 FrameIndex = MI->getOperand(1).getIndex();
590 return MI->getOperand(0).getReg();
591 }
Evan Chengdced03f2009-07-27 00:24:36 +0000592 break;
David Goodwin334c2642009-07-08 16:09:28 +0000593 }
594
595 return 0;
596}
597
598unsigned
599ARMBaseInstrInfo::isStoreToStackSlot(const MachineInstr *MI,
600 int &FrameIndex) const {
Evan Chengdced03f2009-07-27 00:24:36 +0000601 switch (MI->getOpcode()) {
602 default: break;
603 case ARM::STR:
604 case ARM::t2STRs: // FIXME: don't use t2STRs to access frame.
David Goodwin334c2642009-07-08 16:09:28 +0000605 if (MI->getOperand(1).isFI() &&
606 MI->getOperand(2).isReg() &&
607 MI->getOperand(3).isImm() &&
608 MI->getOperand(2).getReg() == 0 &&
609 MI->getOperand(3).getImm() == 0) {
610 FrameIndex = MI->getOperand(1).getIndex();
611 return MI->getOperand(0).getReg();
612 }
Evan Chengdced03f2009-07-27 00:24:36 +0000613 break;
614 case ARM::t2STRi12:
615 case ARM::tSpill:
David Goodwin5ff58b52009-07-24 00:16:18 +0000616 if (MI->getOperand(1).isFI() &&
617 MI->getOperand(2).isImm() &&
618 MI->getOperand(2).getImm() == 0) {
619 FrameIndex = MI->getOperand(1).getIndex();
620 return MI->getOperand(0).getReg();
621 }
Evan Chengdced03f2009-07-27 00:24:36 +0000622 break;
Jim Grosbache5165492009-11-09 00:11:35 +0000623 case ARM::VSTRD:
624 case ARM::VSTRS:
David Goodwin334c2642009-07-08 16:09:28 +0000625 if (MI->getOperand(1).isFI() &&
626 MI->getOperand(2).isImm() &&
627 MI->getOperand(2).getImm() == 0) {
628 FrameIndex = MI->getOperand(1).getIndex();
629 return MI->getOperand(0).getReg();
630 }
Evan Chengdced03f2009-07-27 00:24:36 +0000631 break;
David Goodwin334c2642009-07-08 16:09:28 +0000632 }
633
634 return 0;
635}
636
637bool
638ARMBaseInstrInfo::copyRegToReg(MachineBasicBlock &MBB,
639 MachineBasicBlock::iterator I,
640 unsigned DestReg, unsigned SrcReg,
641 const TargetRegisterClass *DestRC,
642 const TargetRegisterClass *SrcRC) const {
643 DebugLoc DL = DebugLoc::getUnknownLoc();
644 if (I != MBB.end()) DL = I->getDebugLoc();
645
Bob Wilson1665b0a2010-02-16 17:24:15 +0000646 // tGPR is used sometimes in ARM instructions that need to avoid using
647 // certain registers. Just treat it as GPR here.
648 if (DestRC == ARM::tGPRRegisterClass)
649 DestRC = ARM::GPRRegisterClass;
650 if (SrcRC == ARM::tGPRRegisterClass)
651 SrcRC = ARM::GPRRegisterClass;
652
Anton Korobeynikov6755d972010-03-18 22:35:02 +0000653 // Allow DPR / DPR_VFP2 / DPR_8 cross-class copies.
654 if (DestRC == ARM::DPR_8RegisterClass)
655 DestRC = ARM::DPR_VFP2RegisterClass;
656 if (SrcRC == ARM::DPR_8RegisterClass)
657 SrcRC = ARM::DPR_VFP2RegisterClass;
Evan Chengb4db6a42009-11-03 05:51:39 +0000658
Anton Korobeynikov6755d972010-03-18 22:35:02 +0000659 // Allow QPR / QPR_VFP2 / QPR_8 cross-class copies.
660 if (DestRC == ARM::QPR_VFP2RegisterClass ||
661 DestRC == ARM::QPR_8RegisterClass)
662 DestRC = ARM::QPRRegisterClass;
663 if (SrcRC == ARM::QPR_VFP2RegisterClass ||
664 SrcRC == ARM::QPR_8RegisterClass)
665 SrcRC = ARM::QPRRegisterClass;
666
667 // Disallow copies of unequal sizes.
668 if (DestRC != SrcRC && DestRC->getSize() != SrcRC->getSize())
669 return false;
David Goodwin334c2642009-07-08 16:09:28 +0000670
David Goodwin7bfdca02009-08-05 21:02:22 +0000671 if (DestRC == ARM::GPRRegisterClass) {
Anton Korobeynikov6755d972010-03-18 22:35:02 +0000672 if (SrcRC == ARM::SPRRegisterClass)
673 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VMOVRS), DestReg)
674 .addReg(SrcReg));
675 else
676 AddDefaultCC(AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::MOVr),
677 DestReg).addReg(SrcReg)));
David Goodwin7bfdca02009-08-05 21:02:22 +0000678 } else {
Anton Korobeynikov6755d972010-03-18 22:35:02 +0000679 unsigned Opc;
680
681 if (DestRC == ARM::SPRRegisterClass)
682 Opc = (SrcRC == ARM::GPRRegisterClass ? ARM::VMOVSR : ARM::VMOVS);
683 else if (DestRC == ARM::DPRRegisterClass)
684 Opc = ARM::VMOVD;
685 else if (DestRC == ARM::DPR_VFP2RegisterClass ||
686 SrcRC == ARM::DPR_VFP2RegisterClass)
687 // Always use neon reg-reg move if source or dest is NEON-only regclass.
688 Opc = ARM::VMOVDneon;
689 else if (DestRC == ARM::QPRRegisterClass)
690 Opc = ARM::VMOVQ;
691 else
692 return false;
693
694 AddDefaultPred(BuildMI(MBB, I, DL, get(Opc), DestReg)
695 .addReg(SrcReg));
David Goodwin7bfdca02009-08-05 21:02:22 +0000696 }
David Goodwin334c2642009-07-08 16:09:28 +0000697
698 return true;
699}
700
701void ARMBaseInstrInfo::
702storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
703 unsigned SrcReg, bool isKill, int FI,
704 const TargetRegisterClass *RC) const {
705 DebugLoc DL = DebugLoc::getUnknownLoc();
706 if (I != MBB.end()) DL = I->getDebugLoc();
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000707 MachineFunction &MF = *MBB.getParent();
708 MachineFrameInfo &MFI = *MF.getFrameInfo();
Jim Grosbach31bc8492009-11-08 00:27:19 +0000709 unsigned Align = MFI.getObjectAlignment(FI);
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000710
711 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +0000712 MF.getMachineMemOperand(PseudoSourceValue::getFixedStack(FI),
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000713 MachineMemOperand::MOStore, 0,
714 MFI.getObjectSize(FI),
Jim Grosbach31bc8492009-11-08 00:27:19 +0000715 Align);
David Goodwin334c2642009-07-08 16:09:28 +0000716
Bob Wilson0eb0c742010-02-16 22:01:59 +0000717 // tGPR is used sometimes in ARM instructions that need to avoid using
718 // certain registers. Just treat it as GPR here.
719 if (RC == ARM::tGPRRegisterClass)
720 RC = ARM::GPRRegisterClass;
721
David Goodwin334c2642009-07-08 16:09:28 +0000722 if (RC == ARM::GPRRegisterClass) {
Evan Cheng5732ca02009-07-27 03:14:20 +0000723 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::STR))
David Goodwin334c2642009-07-08 16:09:28 +0000724 .addReg(SrcReg, getKillRegState(isKill))
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000725 .addFrameIndex(FI).addReg(0).addImm(0).addMemOperand(MMO));
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000726 } else if (RC == ARM::DPRRegisterClass ||
727 RC == ARM::DPR_VFP2RegisterClass ||
728 RC == ARM::DPR_8RegisterClass) {
Jim Grosbache5165492009-11-09 00:11:35 +0000729 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTRD))
David Goodwin334c2642009-07-08 16:09:28 +0000730 .addReg(SrcReg, getKillRegState(isKill))
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000731 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000732 } else if (RC == ARM::SPRRegisterClass) {
Jim Grosbache5165492009-11-09 00:11:35 +0000733 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTRS))
David Goodwin334c2642009-07-08 16:09:28 +0000734 .addReg(SrcReg, getKillRegState(isKill))
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000735 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000736 } else {
Anton Korobeynikove56f9082009-09-12 22:21:08 +0000737 assert((RC == ARM::QPRRegisterClass ||
738 RC == ARM::QPR_VFP2RegisterClass) && "Unknown regclass!");
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000739 // FIXME: Neon instructions should support predicates
Bob Wilson226036e2010-03-20 22:13:40 +0000740 if (Align >= 16 && (getRegisterInfo().canRealignStack(MF))) {
Bob Wilson11d98992010-03-23 06:20:33 +0000741 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VST1q))
Bob Wilson226036e2010-03-20 22:13:40 +0000742 .addFrameIndex(FI).addImm(128)
Evan Chengac0869d2009-11-21 06:21:52 +0000743 .addMemOperand(MMO)
744 .addReg(SrcReg, getKillRegState(isKill)));
Jim Grosbach31bc8492009-11-08 00:27:19 +0000745 } else {
Bob Wilsonc289a022010-03-23 06:26:18 +0000746 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VSTMQ)).
Evan Chengac0869d2009-11-21 06:21:52 +0000747 addReg(SrcReg, getKillRegState(isKill))
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000748 .addFrameIndex(FI)
749 .addImm(ARM_AM::getAM5Opc(ARM_AM::ia, 4))
750 .addMemOperand(MMO));
Jim Grosbach31bc8492009-11-08 00:27:19 +0000751 }
David Goodwin334c2642009-07-08 16:09:28 +0000752 }
753}
754
David Goodwin334c2642009-07-08 16:09:28 +0000755void ARMBaseInstrInfo::
756loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
757 unsigned DestReg, int FI,
758 const TargetRegisterClass *RC) const {
759 DebugLoc DL = DebugLoc::getUnknownLoc();
760 if (I != MBB.end()) DL = I->getDebugLoc();
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000761 MachineFunction &MF = *MBB.getParent();
762 MachineFrameInfo &MFI = *MF.getFrameInfo();
Jim Grosbach31bc8492009-11-08 00:27:19 +0000763 unsigned Align = MFI.getObjectAlignment(FI);
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000764
765 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +0000766 MF.getMachineMemOperand(PseudoSourceValue::getFixedStack(FI),
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000767 MachineMemOperand::MOLoad, 0,
768 MFI.getObjectSize(FI),
Jim Grosbach31bc8492009-11-08 00:27:19 +0000769 Align);
David Goodwin334c2642009-07-08 16:09:28 +0000770
Bob Wilson0eb0c742010-02-16 22:01:59 +0000771 // tGPR is used sometimes in ARM instructions that need to avoid using
772 // certain registers. Just treat it as GPR here.
773 if (RC == ARM::tGPRRegisterClass)
774 RC = ARM::GPRRegisterClass;
775
David Goodwin334c2642009-07-08 16:09:28 +0000776 if (RC == ARM::GPRRegisterClass) {
Evan Cheng5732ca02009-07-27 03:14:20 +0000777 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::LDR), DestReg)
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000778 .addFrameIndex(FI).addReg(0).addImm(0).addMemOperand(MMO));
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000779 } else if (RC == ARM::DPRRegisterClass ||
780 RC == ARM::DPR_VFP2RegisterClass ||
781 RC == ARM::DPR_8RegisterClass) {
Jim Grosbache5165492009-11-09 00:11:35 +0000782 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDRD), DestReg)
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000783 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000784 } else if (RC == ARM::SPRRegisterClass) {
Jim Grosbache5165492009-11-09 00:11:35 +0000785 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDRS), DestReg)
Anton Korobeynikov249fb332009-10-07 00:06:35 +0000786 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000787 } else {
Anton Korobeynikove56f9082009-09-12 22:21:08 +0000788 assert((RC == ARM::QPRRegisterClass ||
Evan Chengb4db6a42009-11-03 05:51:39 +0000789 RC == ARM::QPR_VFP2RegisterClass ||
790 RC == ARM::QPR_8RegisterClass) && "Unknown regclass!");
Jim Grosbach31bc8492009-11-08 00:27:19 +0000791 if (Align >= 16
Jim Grosbache45ab8a2010-01-19 18:31:11 +0000792 && (getRegisterInfo().canRealignStack(MF))) {
Bob Wilson621f1952010-03-23 05:25:43 +0000793 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLD1q), DestReg)
Bob Wilson226036e2010-03-20 22:13:40 +0000794 .addFrameIndex(FI).addImm(128)
Evan Chengac0869d2009-11-21 06:21:52 +0000795 .addMemOperand(MMO));
Jim Grosbach31bc8492009-11-08 00:27:19 +0000796 } else {
Bob Wilsonc289a022010-03-23 06:26:18 +0000797 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::VLDMQ), DestReg)
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000798 .addFrameIndex(FI)
799 .addImm(ARM_AM::getAM5Opc(ARM_AM::ia, 4))
800 .addMemOperand(MMO));
Jim Grosbach31bc8492009-11-08 00:27:19 +0000801 }
David Goodwin334c2642009-07-08 16:09:28 +0000802 }
803}
804
David Goodwin334c2642009-07-08 16:09:28 +0000805MachineInstr *ARMBaseInstrInfo::
806foldMemoryOperandImpl(MachineFunction &MF, MachineInstr *MI,
807 const SmallVectorImpl<unsigned> &Ops, int FI) const {
808 if (Ops.size() != 1) return NULL;
809
810 unsigned OpNum = Ops[0];
811 unsigned Opc = MI->getOpcode();
812 MachineInstr *NewMI = NULL;
Evan Cheng19068ba2009-08-10 06:32:05 +0000813 if (Opc == ARM::MOVr || Opc == ARM::t2MOVr) {
David Goodwin334c2642009-07-08 16:09:28 +0000814 // If it is updating CPSR, then it cannot be folded.
Evan Cheng19068ba2009-08-10 06:32:05 +0000815 if (MI->getOperand(4).getReg() == ARM::CPSR && !MI->getOperand(4).isDead())
816 return NULL;
817 unsigned Pred = MI->getOperand(2).getImm();
818 unsigned PredReg = MI->getOperand(3).getReg();
819 if (OpNum == 0) { // move -> store
820 unsigned SrcReg = MI->getOperand(1).getReg();
Evan Chenged3ad212009-10-25 07:52:27 +0000821 unsigned SrcSubReg = MI->getOperand(1).getSubReg();
Evan Cheng19068ba2009-08-10 06:32:05 +0000822 bool isKill = MI->getOperand(1).isKill();
823 bool isUndef = MI->getOperand(1).isUndef();
824 if (Opc == ARM::MOVr)
825 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::STR))
Evan Chenged3ad212009-10-25 07:52:27 +0000826 .addReg(SrcReg,
827 getKillRegState(isKill) | getUndefRegState(isUndef),
828 SrcSubReg)
Evan Cheng19068ba2009-08-10 06:32:05 +0000829 .addFrameIndex(FI).addReg(0).addImm(0).addImm(Pred).addReg(PredReg);
830 else // ARM::t2MOVr
831 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::t2STRi12))
Evan Chenged3ad212009-10-25 07:52:27 +0000832 .addReg(SrcReg,
833 getKillRegState(isKill) | getUndefRegState(isUndef),
834 SrcSubReg)
Evan Cheng19068ba2009-08-10 06:32:05 +0000835 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
836 } else { // move -> load
837 unsigned DstReg = MI->getOperand(0).getReg();
Evan Chenged3ad212009-10-25 07:52:27 +0000838 unsigned DstSubReg = MI->getOperand(0).getSubReg();
Evan Cheng19068ba2009-08-10 06:32:05 +0000839 bool isDead = MI->getOperand(0).isDead();
840 bool isUndef = MI->getOperand(0).isUndef();
841 if (Opc == ARM::MOVr)
842 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::LDR))
843 .addReg(DstReg,
844 RegState::Define |
845 getDeadRegState(isDead) |
Evan Chenged3ad212009-10-25 07:52:27 +0000846 getUndefRegState(isUndef), DstSubReg)
Evan Cheng19068ba2009-08-10 06:32:05 +0000847 .addFrameIndex(FI).addReg(0).addImm(0).addImm(Pred).addReg(PredReg);
848 else // ARM::t2MOVr
849 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::t2LDRi12))
850 .addReg(DstReg,
851 RegState::Define |
852 getDeadRegState(isDead) |
Evan Chenged3ad212009-10-25 07:52:27 +0000853 getUndefRegState(isUndef), DstSubReg)
Evan Cheng19068ba2009-08-10 06:32:05 +0000854 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
David Goodwin334c2642009-07-08 16:09:28 +0000855 }
Evan Cheng19068ba2009-08-10 06:32:05 +0000856 } else if (Opc == ARM::tMOVgpr2gpr ||
857 Opc == ARM::tMOVtgpr2gpr ||
858 Opc == ARM::tMOVgpr2tgpr) {
859 if (OpNum == 0) { // move -> store
860 unsigned SrcReg = MI->getOperand(1).getReg();
Evan Chenged3ad212009-10-25 07:52:27 +0000861 unsigned SrcSubReg = MI->getOperand(1).getSubReg();
Evan Cheng19068ba2009-08-10 06:32:05 +0000862 bool isKill = MI->getOperand(1).isKill();
863 bool isUndef = MI->getOperand(1).isUndef();
864 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::t2STRi12))
Evan Chenged3ad212009-10-25 07:52:27 +0000865 .addReg(SrcReg,
866 getKillRegState(isKill) | getUndefRegState(isUndef),
867 SrcSubReg)
Evan Cheng19068ba2009-08-10 06:32:05 +0000868 .addFrameIndex(FI).addImm(0).addImm(ARMCC::AL).addReg(0);
869 } else { // move -> load
870 unsigned DstReg = MI->getOperand(0).getReg();
Evan Chenged3ad212009-10-25 07:52:27 +0000871 unsigned DstSubReg = MI->getOperand(0).getSubReg();
Evan Cheng19068ba2009-08-10 06:32:05 +0000872 bool isDead = MI->getOperand(0).isDead();
873 bool isUndef = MI->getOperand(0).isUndef();
874 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::t2LDRi12))
875 .addReg(DstReg,
876 RegState::Define |
877 getDeadRegState(isDead) |
Evan Chenged3ad212009-10-25 07:52:27 +0000878 getUndefRegState(isUndef),
879 DstSubReg)
Evan Cheng19068ba2009-08-10 06:32:05 +0000880 .addFrameIndex(FI).addImm(0).addImm(ARMCC::AL).addReg(0);
881 }
Jim Grosbache5165492009-11-09 00:11:35 +0000882 } else if (Opc == ARM::VMOVS) {
David Goodwin334c2642009-07-08 16:09:28 +0000883 unsigned Pred = MI->getOperand(2).getImm();
884 unsigned PredReg = MI->getOperand(3).getReg();
885 if (OpNum == 0) { // move -> store
886 unsigned SrcReg = MI->getOperand(1).getReg();
Evan Chenged3ad212009-10-25 07:52:27 +0000887 unsigned SrcSubReg = MI->getOperand(1).getSubReg();
David Goodwin334c2642009-07-08 16:09:28 +0000888 bool isKill = MI->getOperand(1).isKill();
889 bool isUndef = MI->getOperand(1).isUndef();
Jim Grosbache5165492009-11-09 00:11:35 +0000890 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::VSTRS))
Evan Chenged3ad212009-10-25 07:52:27 +0000891 .addReg(SrcReg, getKillRegState(isKill) | getUndefRegState(isUndef),
892 SrcSubReg)
David Goodwin334c2642009-07-08 16:09:28 +0000893 .addFrameIndex(FI)
894 .addImm(0).addImm(Pred).addReg(PredReg);
895 } else { // move -> load
896 unsigned DstReg = MI->getOperand(0).getReg();
Evan Chenged3ad212009-10-25 07:52:27 +0000897 unsigned DstSubReg = MI->getOperand(0).getSubReg();
David Goodwin334c2642009-07-08 16:09:28 +0000898 bool isDead = MI->getOperand(0).isDead();
899 bool isUndef = MI->getOperand(0).isUndef();
Jim Grosbache5165492009-11-09 00:11:35 +0000900 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::VLDRS))
David Goodwin334c2642009-07-08 16:09:28 +0000901 .addReg(DstReg,
902 RegState::Define |
903 getDeadRegState(isDead) |
Evan Chenged3ad212009-10-25 07:52:27 +0000904 getUndefRegState(isUndef),
905 DstSubReg)
David Goodwin334c2642009-07-08 16:09:28 +0000906 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
907 }
908 }
Jim Grosbache5165492009-11-09 00:11:35 +0000909 else if (Opc == ARM::VMOVD) {
David Goodwin334c2642009-07-08 16:09:28 +0000910 unsigned Pred = MI->getOperand(2).getImm();
911 unsigned PredReg = MI->getOperand(3).getReg();
912 if (OpNum == 0) { // move -> store
913 unsigned SrcReg = MI->getOperand(1).getReg();
Evan Chenged3ad212009-10-25 07:52:27 +0000914 unsigned SrcSubReg = MI->getOperand(1).getSubReg();
David Goodwin334c2642009-07-08 16:09:28 +0000915 bool isKill = MI->getOperand(1).isKill();
916 bool isUndef = MI->getOperand(1).isUndef();
Jim Grosbache5165492009-11-09 00:11:35 +0000917 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::VSTRD))
Evan Chenged3ad212009-10-25 07:52:27 +0000918 .addReg(SrcReg,
919 getKillRegState(isKill) | getUndefRegState(isUndef),
920 SrcSubReg)
David Goodwin334c2642009-07-08 16:09:28 +0000921 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
922 } else { // move -> load
923 unsigned DstReg = MI->getOperand(0).getReg();
Evan Chenged3ad212009-10-25 07:52:27 +0000924 unsigned DstSubReg = MI->getOperand(0).getSubReg();
David Goodwin334c2642009-07-08 16:09:28 +0000925 bool isDead = MI->getOperand(0).isDead();
926 bool isUndef = MI->getOperand(0).isUndef();
Jim Grosbache5165492009-11-09 00:11:35 +0000927 NewMI = BuildMI(MF, MI->getDebugLoc(), get(ARM::VLDRD))
David Goodwin334c2642009-07-08 16:09:28 +0000928 .addReg(DstReg,
929 RegState::Define |
930 getDeadRegState(isDead) |
Evan Chenged3ad212009-10-25 07:52:27 +0000931 getUndefRegState(isUndef),
932 DstSubReg)
David Goodwin334c2642009-07-08 16:09:28 +0000933 .addFrameIndex(FI).addImm(0).addImm(Pred).addReg(PredReg);
934 }
935 }
936
937 return NewMI;
938}
939
Jim Grosbach764ab522009-08-11 15:33:49 +0000940MachineInstr*
David Goodwin334c2642009-07-08 16:09:28 +0000941ARMBaseInstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
942 MachineInstr* MI,
943 const SmallVectorImpl<unsigned> &Ops,
944 MachineInstr* LoadMI) const {
Evan Cheng1f5c9882009-07-27 04:18:04 +0000945 // FIXME
David Goodwin334c2642009-07-08 16:09:28 +0000946 return 0;
947}
948
949bool
950ARMBaseInstrInfo::canFoldMemoryOperand(const MachineInstr *MI,
Evan Cheng22946452009-08-10 05:51:48 +0000951 const SmallVectorImpl<unsigned> &Ops) const {
David Goodwin334c2642009-07-08 16:09:28 +0000952 if (Ops.size() != 1) return false;
953
954 unsigned Opc = MI->getOpcode();
Evan Cheng5732ca02009-07-27 03:14:20 +0000955 if (Opc == ARM::MOVr || Opc == ARM::t2MOVr) {
David Goodwin334c2642009-07-08 16:09:28 +0000956 // If it is updating CPSR, then it cannot be folded.
Evan Cheng22946452009-08-10 05:51:48 +0000957 return MI->getOperand(4).getReg() != ARM::CPSR ||
958 MI->getOperand(4).isDead();
Evan Cheng19068ba2009-08-10 06:32:05 +0000959 } else if (Opc == ARM::tMOVgpr2gpr ||
960 Opc == ARM::tMOVtgpr2gpr ||
961 Opc == ARM::tMOVgpr2tgpr) {
962 return true;
Jim Grosbache5165492009-11-09 00:11:35 +0000963 } else if (Opc == ARM::VMOVS || Opc == ARM::VMOVD) {
David Goodwin334c2642009-07-08 16:09:28 +0000964 return true;
Jim Grosbache5165492009-11-09 00:11:35 +0000965 } else if (Opc == ARM::VMOVDneon || Opc == ARM::VMOVQ) {
David Goodwin334c2642009-07-08 16:09:28 +0000966 return false; // FIXME
967 }
968
969 return false;
970}
Evan Cheng5ca53a72009-07-27 18:20:05 +0000971
Jakob Stoklund Olesen30ac0462010-01-06 23:47:07 +0000972/// Create a copy of a const pool value. Update CPI to the new index and return
973/// the label UID.
974static unsigned duplicateCPV(MachineFunction &MF, unsigned &CPI) {
975 MachineConstantPool *MCP = MF.getConstantPool();
976 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
977
978 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPI];
979 assert(MCPE.isMachineConstantPoolEntry() &&
980 "Expecting a machine constantpool entry!");
981 ARMConstantPoolValue *ACPV =
982 static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal);
983
984 unsigned PCLabelId = AFI->createConstPoolEntryUId();
985 ARMConstantPoolValue *NewCPV = 0;
986 if (ACPV->isGlobalValue())
987 NewCPV = new ARMConstantPoolValue(ACPV->getGV(), PCLabelId,
988 ARMCP::CPValue, 4);
989 else if (ACPV->isExtSymbol())
990 NewCPV = new ARMConstantPoolValue(MF.getFunction()->getContext(),
991 ACPV->getSymbol(), PCLabelId, 4);
992 else if (ACPV->isBlockAddress())
993 NewCPV = new ARMConstantPoolValue(ACPV->getBlockAddress(), PCLabelId,
994 ARMCP::CPBlockAddress, 4);
995 else
996 llvm_unreachable("Unexpected ARM constantpool value type!!");
997 CPI = MCP->getConstantPoolIndex(NewCPV, MCPE.getAlignment());
998 return PCLabelId;
999}
1000
Evan Chengfdc83402009-11-08 00:15:23 +00001001void ARMBaseInstrInfo::
1002reMaterialize(MachineBasicBlock &MBB,
1003 MachineBasicBlock::iterator I,
1004 unsigned DestReg, unsigned SubIdx,
Evan Chengd57cdd52009-11-14 02:55:43 +00001005 const MachineInstr *Orig,
1006 const TargetRegisterInfo *TRI) const {
Evan Chengd57cdd52009-11-14 02:55:43 +00001007 if (SubIdx && TargetRegisterInfo::isPhysicalRegister(DestReg)) {
1008 DestReg = TRI->getSubReg(DestReg, SubIdx);
1009 SubIdx = 0;
1010 }
1011
Evan Chengfdc83402009-11-08 00:15:23 +00001012 unsigned Opcode = Orig->getOpcode();
1013 switch (Opcode) {
1014 default: {
1015 MachineInstr *MI = MBB.getParent()->CloneMachineInstr(Orig);
1016 MI->getOperand(0).setReg(DestReg);
1017 MBB.insert(I, MI);
1018 break;
1019 }
1020 case ARM::tLDRpci_pic:
1021 case ARM::t2LDRpci_pic: {
1022 MachineFunction &MF = *MBB.getParent();
Evan Chengfdc83402009-11-08 00:15:23 +00001023 unsigned CPI = Orig->getOperand(1).getIndex();
Jakob Stoklund Olesen30ac0462010-01-06 23:47:07 +00001024 unsigned PCLabelId = duplicateCPV(MF, CPI);
Evan Chengfdc83402009-11-08 00:15:23 +00001025 MachineInstrBuilder MIB = BuildMI(MBB, I, Orig->getDebugLoc(), get(Opcode),
1026 DestReg)
1027 .addConstantPoolIndex(CPI).addImm(PCLabelId);
1028 (*MIB).setMemRefs(Orig->memoperands_begin(), Orig->memoperands_end());
1029 break;
1030 }
1031 }
1032
1033 MachineInstr *NewMI = prior(I);
1034 NewMI->getOperand(0).setSubReg(SubIdx);
1035}
1036
Jakob Stoklund Olesen30ac0462010-01-06 23:47:07 +00001037MachineInstr *
1038ARMBaseInstrInfo::duplicate(MachineInstr *Orig, MachineFunction &MF) const {
1039 MachineInstr *MI = TargetInstrInfoImpl::duplicate(Orig, MF);
1040 switch(Orig->getOpcode()) {
1041 case ARM::tLDRpci_pic:
1042 case ARM::t2LDRpci_pic: {
1043 unsigned CPI = Orig->getOperand(1).getIndex();
1044 unsigned PCLabelId = duplicateCPV(MF, CPI);
1045 Orig->getOperand(1).setIndex(CPI);
1046 Orig->getOperand(2).setImm(PCLabelId);
1047 break;
1048 }
1049 }
1050 return MI;
1051}
1052
Evan Cheng506049f2010-03-03 01:44:33 +00001053bool ARMBaseInstrInfo::produceSameValue(const MachineInstr *MI0,
1054 const MachineInstr *MI1) const {
Evan Chengd457e6e2009-11-07 04:04:34 +00001055 int Opcode = MI0->getOpcode();
Evan Cheng9b824252009-11-20 02:10:27 +00001056 if (Opcode == ARM::t2LDRpci ||
1057 Opcode == ARM::t2LDRpci_pic ||
1058 Opcode == ARM::tLDRpci ||
1059 Opcode == ARM::tLDRpci_pic) {
Evan Chengd457e6e2009-11-07 04:04:34 +00001060 if (MI1->getOpcode() != Opcode)
1061 return false;
1062 if (MI0->getNumOperands() != MI1->getNumOperands())
1063 return false;
1064
1065 const MachineOperand &MO0 = MI0->getOperand(1);
1066 const MachineOperand &MO1 = MI1->getOperand(1);
1067 if (MO0.getOffset() != MO1.getOffset())
1068 return false;
1069
1070 const MachineFunction *MF = MI0->getParent()->getParent();
1071 const MachineConstantPool *MCP = MF->getConstantPool();
1072 int CPI0 = MO0.getIndex();
1073 int CPI1 = MO1.getIndex();
1074 const MachineConstantPoolEntry &MCPE0 = MCP->getConstants()[CPI0];
1075 const MachineConstantPoolEntry &MCPE1 = MCP->getConstants()[CPI1];
1076 ARMConstantPoolValue *ACPV0 =
1077 static_cast<ARMConstantPoolValue*>(MCPE0.Val.MachineCPVal);
1078 ARMConstantPoolValue *ACPV1 =
1079 static_cast<ARMConstantPoolValue*>(MCPE1.Val.MachineCPVal);
1080 return ACPV0->hasSameValue(ACPV1);
1081 }
1082
Evan Cheng506049f2010-03-03 01:44:33 +00001083 return MI0->isIdenticalTo(MI1, MachineInstr::IgnoreVRegDefs);
Evan Chengd457e6e2009-11-07 04:04:34 +00001084}
1085
Evan Cheng8fb90362009-08-08 03:20:32 +00001086/// getInstrPredicate - If instruction is predicated, returns its predicate
1087/// condition, otherwise returns AL. It also returns the condition code
1088/// register by reference.
Evan Cheng5adb66a2009-09-28 09:14:39 +00001089ARMCC::CondCodes
1090llvm::getInstrPredicate(const MachineInstr *MI, unsigned &PredReg) {
Evan Cheng8fb90362009-08-08 03:20:32 +00001091 int PIdx = MI->findFirstPredOperandIdx();
1092 if (PIdx == -1) {
1093 PredReg = 0;
1094 return ARMCC::AL;
1095 }
1096
1097 PredReg = MI->getOperand(PIdx+1).getReg();
1098 return (ARMCC::CondCodes)MI->getOperand(PIdx).getImm();
1099}
1100
1101
Evan Cheng6495f632009-07-28 05:48:47 +00001102int llvm::getMatchingCondBranchOpcode(int Opc) {
Evan Cheng5ca53a72009-07-27 18:20:05 +00001103 if (Opc == ARM::B)
1104 return ARM::Bcc;
1105 else if (Opc == ARM::tB)
1106 return ARM::tBcc;
1107 else if (Opc == ARM::t2B)
1108 return ARM::t2Bcc;
1109
1110 llvm_unreachable("Unknown unconditional branch opcode!");
1111 return 0;
1112}
1113
Evan Cheng6495f632009-07-28 05:48:47 +00001114
1115void llvm::emitARMRegPlusImmediate(MachineBasicBlock &MBB,
1116 MachineBasicBlock::iterator &MBBI, DebugLoc dl,
1117 unsigned DestReg, unsigned BaseReg, int NumBytes,
1118 ARMCC::CondCodes Pred, unsigned PredReg,
1119 const ARMBaseInstrInfo &TII) {
1120 bool isSub = NumBytes < 0;
1121 if (isSub) NumBytes = -NumBytes;
1122
1123 while (NumBytes) {
1124 unsigned RotAmt = ARM_AM::getSOImmValRotate(NumBytes);
1125 unsigned ThisVal = NumBytes & ARM_AM::rotr32(0xFF, RotAmt);
1126 assert(ThisVal && "Didn't extract field correctly");
1127
1128 // We will handle these bits from offset, clear them.
1129 NumBytes &= ~ThisVal;
1130
1131 assert(ARM_AM::getSOImmVal(ThisVal) != -1 && "Bit extraction didn't work?");
1132
1133 // Build the new ADD / SUB.
1134 unsigned Opc = isSub ? ARM::SUBri : ARM::ADDri;
1135 BuildMI(MBB, MBBI, dl, TII.get(Opc), DestReg)
1136 .addReg(BaseReg, RegState::Kill).addImm(ThisVal)
1137 .addImm((unsigned)Pred).addReg(PredReg).addReg(0);
1138 BaseReg = DestReg;
1139 }
1140}
1141
Evan Chengcdbb3f52009-08-27 01:23:50 +00001142bool llvm::rewriteARMFrameIndex(MachineInstr &MI, unsigned FrameRegIdx,
1143 unsigned FrameReg, int &Offset,
1144 const ARMBaseInstrInfo &TII) {
Evan Cheng6495f632009-07-28 05:48:47 +00001145 unsigned Opcode = MI.getOpcode();
1146 const TargetInstrDesc &Desc = MI.getDesc();
1147 unsigned AddrMode = (Desc.TSFlags & ARMII::AddrModeMask);
1148 bool isSub = false;
Jim Grosbach764ab522009-08-11 15:33:49 +00001149
Evan Cheng6495f632009-07-28 05:48:47 +00001150 // Memory operands in inline assembly always use AddrMode2.
1151 if (Opcode == ARM::INLINEASM)
1152 AddrMode = ARMII::AddrMode2;
Jim Grosbach764ab522009-08-11 15:33:49 +00001153
Evan Cheng6495f632009-07-28 05:48:47 +00001154 if (Opcode == ARM::ADDri) {
1155 Offset += MI.getOperand(FrameRegIdx+1).getImm();
1156 if (Offset == 0) {
1157 // Turn it into a move.
1158 MI.setDesc(TII.get(ARM::MOVr));
1159 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
1160 MI.RemoveOperand(FrameRegIdx+1);
Evan Chengcdbb3f52009-08-27 01:23:50 +00001161 Offset = 0;
1162 return true;
Evan Cheng6495f632009-07-28 05:48:47 +00001163 } else if (Offset < 0) {
1164 Offset = -Offset;
1165 isSub = true;
1166 MI.setDesc(TII.get(ARM::SUBri));
1167 }
1168
1169 // Common case: small offset, fits into instruction.
1170 if (ARM_AM::getSOImmVal(Offset) != -1) {
1171 // Replace the FrameIndex with sp / fp
1172 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
1173 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(Offset);
Evan Chengcdbb3f52009-08-27 01:23:50 +00001174 Offset = 0;
1175 return true;
Evan Cheng6495f632009-07-28 05:48:47 +00001176 }
1177
1178 // Otherwise, pull as much of the immedidate into this ADDri/SUBri
1179 // as possible.
1180 unsigned RotAmt = ARM_AM::getSOImmValRotate(Offset);
1181 unsigned ThisImmVal = Offset & ARM_AM::rotr32(0xFF, RotAmt);
1182
1183 // We will handle these bits from offset, clear them.
1184 Offset &= ~ThisImmVal;
1185
1186 // Get the properly encoded SOImmVal field.
1187 assert(ARM_AM::getSOImmVal(ThisImmVal) != -1 &&
1188 "Bit extraction didn't work?");
1189 MI.getOperand(FrameRegIdx+1).ChangeToImmediate(ThisImmVal);
1190 } else {
1191 unsigned ImmIdx = 0;
1192 int InstrOffs = 0;
1193 unsigned NumBits = 0;
1194 unsigned Scale = 1;
1195 switch (AddrMode) {
1196 case ARMII::AddrMode2: {
1197 ImmIdx = FrameRegIdx+2;
1198 InstrOffs = ARM_AM::getAM2Offset(MI.getOperand(ImmIdx).getImm());
1199 if (ARM_AM::getAM2Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub)
1200 InstrOffs *= -1;
1201 NumBits = 12;
1202 break;
1203 }
1204 case ARMII::AddrMode3: {
1205 ImmIdx = FrameRegIdx+2;
1206 InstrOffs = ARM_AM::getAM3Offset(MI.getOperand(ImmIdx).getImm());
1207 if (ARM_AM::getAM3Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub)
1208 InstrOffs *= -1;
1209 NumBits = 8;
1210 break;
1211 }
Anton Korobeynikovbaf31082009-08-08 13:35:48 +00001212 case ARMII::AddrMode4:
Jim Grosbacha4432172009-11-15 21:45:34 +00001213 case ARMII::AddrMode6:
Evan Chengcdbb3f52009-08-27 01:23:50 +00001214 // Can't fold any offset even if it's zero.
1215 return false;
Evan Cheng6495f632009-07-28 05:48:47 +00001216 case ARMII::AddrMode5: {
1217 ImmIdx = FrameRegIdx+1;
1218 InstrOffs = ARM_AM::getAM5Offset(MI.getOperand(ImmIdx).getImm());
1219 if (ARM_AM::getAM5Op(MI.getOperand(ImmIdx).getImm()) == ARM_AM::sub)
1220 InstrOffs *= -1;
1221 NumBits = 8;
1222 Scale = 4;
1223 break;
1224 }
1225 default:
1226 llvm_unreachable("Unsupported addressing mode!");
1227 break;
1228 }
1229
1230 Offset += InstrOffs * Scale;
1231 assert((Offset & (Scale-1)) == 0 && "Can't encode this offset!");
1232 if (Offset < 0) {
1233 Offset = -Offset;
1234 isSub = true;
1235 }
1236
1237 // Attempt to fold address comp. if opcode has offset bits
1238 if (NumBits > 0) {
1239 // Common case: small offset, fits into instruction.
1240 MachineOperand &ImmOp = MI.getOperand(ImmIdx);
1241 int ImmedOffset = Offset / Scale;
1242 unsigned Mask = (1 << NumBits) - 1;
1243 if ((unsigned)Offset <= Mask * Scale) {
1244 // Replace the FrameIndex with sp
1245 MI.getOperand(FrameRegIdx).ChangeToRegister(FrameReg, false);
1246 if (isSub)
1247 ImmedOffset |= 1 << NumBits;
1248 ImmOp.ChangeToImmediate(ImmedOffset);
Evan Chengcdbb3f52009-08-27 01:23:50 +00001249 Offset = 0;
1250 return true;
Evan Cheng6495f632009-07-28 05:48:47 +00001251 }
Jim Grosbach764ab522009-08-11 15:33:49 +00001252
Evan Cheng6495f632009-07-28 05:48:47 +00001253 // Otherwise, it didn't fit. Pull in what we can to simplify the immed.
1254 ImmedOffset = ImmedOffset & Mask;
1255 if (isSub)
1256 ImmedOffset |= 1 << NumBits;
1257 ImmOp.ChangeToImmediate(ImmedOffset);
1258 Offset &= ~(Mask*Scale);
1259 }
1260 }
1261
Evan Chengcdbb3f52009-08-27 01:23:50 +00001262 Offset = (isSub) ? -Offset : Offset;
1263 return Offset == 0;
Evan Cheng6495f632009-07-28 05:48:47 +00001264}