Bill Wendling | 43f7b2d | 2010-12-01 02:42:55 +0000 | [diff] [blame] | 1 | //===- ARMInstrFormats.td - ARM Instruction Formats ----------*- tablegen -*-=// |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 2 | // |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 7 | // |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
| 9 | |
| 10 | //===----------------------------------------------------------------------===// |
| 11 | // |
| 12 | // ARM Instruction Format Definitions. |
| 13 | // |
| 14 | |
| 15 | // Format specifies the encoding used by the instruction. This is part of the |
| 16 | // ad-hoc solution used to emit machine instruction encodings by our machine |
| 17 | // code emitter. |
Bob Wilson | 89ef7b7 | 2010-03-17 21:13:43 +0000 | [diff] [blame] | 18 | class Format<bits<6> val> { |
| 19 | bits<6> Value = val; |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 20 | } |
| 21 | |
Evan Cheng | ffa6d96 | 2008-11-13 23:36:57 +0000 | [diff] [blame] | 22 | def Pseudo : Format<0>; |
| 23 | def MulFrm : Format<1>; |
| 24 | def BrFrm : Format<2>; |
| 25 | def BrMiscFrm : Format<3>; |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 26 | |
Evan Cheng | ffa6d96 | 2008-11-13 23:36:57 +0000 | [diff] [blame] | 27 | def DPFrm : Format<4>; |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 28 | def DPSoRegRegFrm : Format<5>; |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 29 | |
Evan Cheng | ffa6d96 | 2008-11-13 23:36:57 +0000 | [diff] [blame] | 30 | def LdFrm : Format<6>; |
| 31 | def StFrm : Format<7>; |
| 32 | def LdMiscFrm : Format<8>; |
| 33 | def StMiscFrm : Format<9>; |
| 34 | def LdStMulFrm : Format<10>; |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 35 | |
Johnny Chen | 81f04d5 | 2010-03-19 17:39:00 +0000 | [diff] [blame] | 36 | def LdStExFrm : Format<11>; |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 37 | |
Johnny Chen | 81f04d5 | 2010-03-19 17:39:00 +0000 | [diff] [blame] | 38 | def ArithMiscFrm : Format<12>; |
Bob Wilson | 9a1c189 | 2010-08-11 00:01:18 +0000 | [diff] [blame] | 39 | def SatFrm : Format<13>; |
| 40 | def ExtFrm : Format<14>; |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 41 | |
Bob Wilson | 9a1c189 | 2010-08-11 00:01:18 +0000 | [diff] [blame] | 42 | def VFPUnaryFrm : Format<15>; |
| 43 | def VFPBinaryFrm : Format<16>; |
| 44 | def VFPConv1Frm : Format<17>; |
| 45 | def VFPConv2Frm : Format<18>; |
| 46 | def VFPConv3Frm : Format<19>; |
| 47 | def VFPConv4Frm : Format<20>; |
| 48 | def VFPConv5Frm : Format<21>; |
| 49 | def VFPLdStFrm : Format<22>; |
| 50 | def VFPLdStMulFrm : Format<23>; |
| 51 | def VFPMiscFrm : Format<24>; |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 52 | |
Bob Wilson | 9a1c189 | 2010-08-11 00:01:18 +0000 | [diff] [blame] | 53 | def ThumbFrm : Format<25>; |
| 54 | def MiscFrm : Format<26>; |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 55 | |
Bob Wilson | 9a1c189 | 2010-08-11 00:01:18 +0000 | [diff] [blame] | 56 | def NGetLnFrm : Format<27>; |
| 57 | def NSetLnFrm : Format<28>; |
| 58 | def NDupFrm : Format<29>; |
| 59 | def NLdStFrm : Format<30>; |
| 60 | def N1RegModImmFrm: Format<31>; |
| 61 | def N2RegFrm : Format<32>; |
| 62 | def NVCVTFrm : Format<33>; |
| 63 | def NVDupLnFrm : Format<34>; |
| 64 | def N2RegVShLFrm : Format<35>; |
| 65 | def N2RegVShRFrm : Format<36>; |
| 66 | def N3RegFrm : Format<37>; |
| 67 | def N3RegVShFrm : Format<38>; |
| 68 | def NVExtFrm : Format<39>; |
| 69 | def NVMulSLFrm : Format<40>; |
| 70 | def NVTBLFrm : Format<41>; |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 71 | def DPSoRegImmFrm : Format<42>; |
Johnny Chen | caa608e | 2010-03-20 00:17:00 +0000 | [diff] [blame] | 72 | |
Evan Cheng | 34a0fa3 | 2009-07-08 01:46:35 +0000 | [diff] [blame] | 73 | // Misc flags. |
| 74 | |
Bill Wendling | 43f7b2d | 2010-12-01 02:42:55 +0000 | [diff] [blame] | 75 | // The instruction has an Rn register operand. |
Evan Cheng | 34a0fa3 | 2009-07-08 01:46:35 +0000 | [diff] [blame] | 76 | // UnaryDP - Indicates this is a unary data processing instruction, i.e. |
| 77 | // it doesn't have a Rn operand. |
| 78 | class UnaryDP { bit isUnaryDataProc = 1; } |
| 79 | |
| 80 | // Xform16Bit - Indicates this Thumb2 instruction may be transformed into |
| 81 | // a 16-bit Thumb instruction if certain conditions are met. |
| 82 | class Xform16Bit { bit canXformTo16Bit = 1; } |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 83 | |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 84 | //===----------------------------------------------------------------------===// |
Bob Wilson | 50622ce | 2010-03-18 23:57:57 +0000 | [diff] [blame] | 85 | // ARM Instruction flags. These need to match ARMBaseInstrInfo.h. |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 86 | // |
| 87 | |
Jim Grosbach | ff12a8b | 2011-01-18 19:59:19 +0000 | [diff] [blame] | 88 | // FIXME: Once the JIT is MC-ized, these can go away. |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 89 | // Addressing mode. |
Jim Grosbach | d86609f | 2010-10-05 18:14:55 +0000 | [diff] [blame] | 90 | class AddrMode<bits<5> val> { |
| 91 | bits<5> Value = val; |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 92 | } |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 93 | def AddrModeNone : AddrMode<0>; |
| 94 | def AddrMode1 : AddrMode<1>; |
| 95 | def AddrMode2 : AddrMode<2>; |
| 96 | def AddrMode3 : AddrMode<3>; |
| 97 | def AddrMode4 : AddrMode<4>; |
| 98 | def AddrMode5 : AddrMode<5>; |
| 99 | def AddrMode6 : AddrMode<6>; |
| 100 | def AddrModeT1_1 : AddrMode<7>; |
| 101 | def AddrModeT1_2 : AddrMode<8>; |
| 102 | def AddrModeT1_4 : AddrMode<9>; |
| 103 | def AddrModeT1_s : AddrMode<10>; |
| 104 | def AddrModeT2_i12 : AddrMode<11>; |
| 105 | def AddrModeT2_i8 : AddrMode<12>; |
| 106 | def AddrModeT2_so : AddrMode<13>; |
| 107 | def AddrModeT2_pc : AddrMode<14>; |
Bob Wilson | 8b024a5 | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 108 | def AddrModeT2_i8s4 : AddrMode<15>; |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 109 | def AddrMode_i12 : AddrMode<16>; |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 110 | |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 111 | // Load / store index mode. |
| 112 | class IndexMode<bits<2> val> { |
| 113 | bits<2> Value = val; |
| 114 | } |
| 115 | def IndexModeNone : IndexMode<0>; |
| 116 | def IndexModePre : IndexMode<1>; |
| 117 | def IndexModePost : IndexMode<2>; |
Bob Wilson | bffb5b3 | 2010-03-13 07:34:35 +0000 | [diff] [blame] | 118 | def IndexModeUpd : IndexMode<3>; |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 119 | |
Anton Korobeynikov | f95215f | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 120 | // Instruction execution domain. |
Evan Cheng | 6557bce | 2011-02-22 19:53:14 +0000 | [diff] [blame] | 121 | class Domain<bits<3> val> { |
| 122 | bits<3> Value = val; |
Anton Korobeynikov | f95215f | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 123 | } |
| 124 | def GenericDomain : Domain<0>; |
| 125 | def VFPDomain : Domain<1>; // Instructions in VFP domain only |
| 126 | def NeonDomain : Domain<2>; // Instructions in Neon domain only |
| 127 | def VFPNeonDomain : Domain<3>; // Instructions in both VFP & Neon domains |
Evan Cheng | 2b94356 | 2011-02-23 02:35:33 +0000 | [diff] [blame] | 128 | def VFPNeonA8Domain : Domain<5>; // Instructions in VFP & Neon under A8 |
Anton Korobeynikov | f95215f | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 129 | |
Evan Cheng | 055b031 | 2009-06-29 07:51:04 +0000 | [diff] [blame] | 130 | //===----------------------------------------------------------------------===// |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 131 | // ARM special operands. |
| 132 | // |
| 133 | |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 134 | // ARM imod and iflag operands, used only by the CPS instruction. |
| 135 | def imod_op : Operand<i32> { |
| 136 | let PrintMethod = "printCPSIMod"; |
| 137 | } |
| 138 | |
Jim Grosbach | 5f6c133 | 2011-07-25 20:38:18 +0000 | [diff] [blame] | 139 | def ProcIFlagsOperand : AsmOperandClass { |
| 140 | let Name = "ProcIFlags"; |
| 141 | let ParserMethod = "parseProcIFlagsOperand"; |
| 142 | } |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 143 | def iflags_op : Operand<i32> { |
| 144 | let PrintMethod = "printCPSIFlag"; |
| 145 | let ParserMatchClass = ProcIFlagsOperand; |
| 146 | } |
| 147 | |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 148 | // ARM Predicate operand. Default to 14 = always (AL). Second part is CC |
| 149 | // register whose default is 0 (no register). |
Jim Grosbach | 5f6c133 | 2011-07-25 20:38:18 +0000 | [diff] [blame] | 150 | def CondCodeOperand : AsmOperandClass { let Name = "CondCode"; } |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 151 | def pred : PredicateOperand<OtherVT, (ops i32imm, CCR), |
| 152 | (ops (i32 14), (i32 zero_reg))> { |
| 153 | let PrintMethod = "printPredicateOperand"; |
Daniel Dunbar | 8462b30 | 2010-08-11 06:36:53 +0000 | [diff] [blame] | 154 | let ParserMatchClass = CondCodeOperand; |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 155 | } |
| 156 | |
| 157 | // Conditional code result for instructions whose 's' bit is set, e.g. subs. |
Jim Grosbach | 5f6c133 | 2011-07-25 20:38:18 +0000 | [diff] [blame] | 158 | def CCOutOperand : AsmOperandClass { let Name = "CCOut"; } |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 159 | def cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 zero_reg))> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 160 | let EncoderMethod = "getCCOutOpValue"; |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 161 | let PrintMethod = "printSBitModifierOperand"; |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 162 | let ParserMatchClass = CCOutOperand; |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 163 | } |
| 164 | |
| 165 | // Same as cc_out except it defaults to setting CPSR. |
| 166 | def s_cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 CPSR))> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 167 | let EncoderMethod = "getCCOutOpValue"; |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 168 | let PrintMethod = "printSBitModifierOperand"; |
Jim Grosbach | d67641b | 2010-12-06 18:21:12 +0000 | [diff] [blame] | 169 | let ParserMatchClass = CCOutOperand; |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 170 | } |
| 171 | |
Johnny Chen | dd0f3cf | 2010-03-10 18:59:38 +0000 | [diff] [blame] | 172 | // ARM special operands for disassembly only. |
| 173 | // |
Jim Grosbach | c27d4f9 | 2011-07-22 17:44:50 +0000 | [diff] [blame] | 174 | def SetEndAsmOperand : AsmOperandClass { |
| 175 | let Name = "SetEndImm"; |
| 176 | let ParserMethod = "parseSetEndImm"; |
| 177 | } |
Jim Grosbach | b3af5de | 2010-10-13 21:00:04 +0000 | [diff] [blame] | 178 | def setend_op : Operand<i32> { |
| 179 | let PrintMethod = "printSetendOperand"; |
Jim Grosbach | c27d4f9 | 2011-07-22 17:44:50 +0000 | [diff] [blame] | 180 | let ParserMatchClass = SetEndAsmOperand; |
Jim Grosbach | b3af5de | 2010-10-13 21:00:04 +0000 | [diff] [blame] | 181 | } |
Johnny Chen | dd0f3cf | 2010-03-10 18:59:38 +0000 | [diff] [blame] | 182 | |
Jim Grosbach | 5f6c133 | 2011-07-25 20:38:18 +0000 | [diff] [blame] | 183 | def MSRMaskOperand : AsmOperandClass { |
| 184 | let Name = "MSRMask"; |
| 185 | let ParserMethod = "parseMSRMaskOperand"; |
| 186 | } |
Johnny Chen | dd0f3cf | 2010-03-10 18:59:38 +0000 | [diff] [blame] | 187 | def msr_mask : Operand<i32> { |
| 188 | let PrintMethod = "printMSRMaskOperand"; |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 189 | let ParserMatchClass = MSRMaskOperand; |
Johnny Chen | dd0f3cf | 2010-03-10 18:59:38 +0000 | [diff] [blame] | 190 | } |
| 191 | |
Bill Wendling | 3116dce | 2011-03-07 23:38:41 +0000 | [diff] [blame] | 192 | // Shift Right Immediate - A shift right immediate is encoded differently from |
| 193 | // other shift immediates. The imm6 field is encoded like so: |
Bill Wendling | a656b63 | 2011-03-01 01:00:59 +0000 | [diff] [blame] | 194 | // |
Bill Wendling | 3116dce | 2011-03-07 23:38:41 +0000 | [diff] [blame] | 195 | // Offset Encoding |
| 196 | // 8 imm6<5:3> = '001', 8 - <imm> is encoded in imm6<2:0> |
| 197 | // 16 imm6<5:4> = '01', 16 - <imm> is encoded in imm6<3:0> |
| 198 | // 32 imm6<5> = '1', 32 - <imm> is encoded in imm6<4:0> |
| 199 | // 64 64 - <imm> is encoded in imm6<5:0> |
| 200 | def shr_imm8 : Operand<i32> { |
| 201 | let EncoderMethod = "getShiftRight8Imm"; |
Bill Wendling | a656b63 | 2011-03-01 01:00:59 +0000 | [diff] [blame] | 202 | } |
Bill Wendling | 3116dce | 2011-03-07 23:38:41 +0000 | [diff] [blame] | 203 | def shr_imm16 : Operand<i32> { |
| 204 | let EncoderMethod = "getShiftRight16Imm"; |
Bill Wendling | a656b63 | 2011-03-01 01:00:59 +0000 | [diff] [blame] | 205 | } |
Bill Wendling | 3116dce | 2011-03-07 23:38:41 +0000 | [diff] [blame] | 206 | def shr_imm32 : Operand<i32> { |
| 207 | let EncoderMethod = "getShiftRight32Imm"; |
| 208 | } |
| 209 | def shr_imm64 : Operand<i32> { |
| 210 | let EncoderMethod = "getShiftRight64Imm"; |
Bill Wendling | a656b63 | 2011-03-01 01:00:59 +0000 | [diff] [blame] | 211 | } |
| 212 | |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 213 | //===----------------------------------------------------------------------===// |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 214 | // ARM Instruction templates. |
| 215 | // |
| 216 | |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 217 | class InstTemplate<AddrMode am, int sz, IndexMode im, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 218 | Format f, Domain d, string cstr, InstrItinClass itin> |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 219 | : Instruction { |
| 220 | let Namespace = "ARM"; |
| 221 | |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 222 | AddrMode AM = am; |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 223 | int Size = sz; |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 224 | IndexMode IM = im; |
| 225 | bits<2> IndexModeBits = IM.Value; |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 226 | Format F = f; |
Bob Wilson | 89ef7b7 | 2010-03-17 21:13:43 +0000 | [diff] [blame] | 227 | bits<6> Form = F.Value; |
Anton Korobeynikov | f95215f | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 228 | Domain D = d; |
Evan Cheng | edda31c | 2008-11-05 18:35:52 +0000 | [diff] [blame] | 229 | bit isUnaryDataProc = 0; |
Evan Cheng | 34a0fa3 | 2009-07-08 01:46:35 +0000 | [diff] [blame] | 230 | bit canXformTo16Bit = 0; |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 231 | |
Chris Lattner | 150d20e | 2010-10-31 19:22:57 +0000 | [diff] [blame] | 232 | // If this is a pseudo instruction, mark it isCodeGenOnly. |
| 233 | let isCodeGenOnly = !eq(!cast<string>(f), "Pseudo"); |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 234 | |
Jakob Stoklund Olesen | fddb766 | 2010-04-05 03:10:20 +0000 | [diff] [blame] | 235 | // The layout of TSFlags should be kept in sync with ARMBaseInstrInfo.h. |
Jim Grosbach | d86609f | 2010-10-05 18:14:55 +0000 | [diff] [blame] | 236 | let TSFlags{4-0} = AM.Value; |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 237 | let TSFlags{6-5} = IndexModeBits; |
| 238 | let TSFlags{12-7} = Form; |
| 239 | let TSFlags{13} = isUnaryDataProc; |
| 240 | let TSFlags{14} = canXformTo16Bit; |
| 241 | let TSFlags{17-15} = D.Value; |
Jakob Stoklund Olesen | fddb766 | 2010-04-05 03:10:20 +0000 | [diff] [blame] | 242 | |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 243 | let Constraints = cstr; |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 244 | let Itinerary = itin; |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 245 | } |
| 246 | |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 247 | class Encoding { |
| 248 | field bits<32> Inst; |
| 249 | } |
| 250 | |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 251 | class InstARM<AddrMode am, int sz, IndexMode im, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 252 | Format f, Domain d, string cstr, InstrItinClass itin> |
Owen Anderson | f1a0090 | 2011-07-19 21:06:00 +0000 | [diff] [blame] | 253 | : InstTemplate<am, sz, im, f, d, cstr, itin>, Encoding { |
| 254 | let DecoderNamespace = "ARM"; |
| 255 | } |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 256 | |
| 257 | // This Encoding-less class is used by Thumb1 to specify the encoding bits later |
| 258 | // on by adding flavors to specific instructions. |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 259 | class InstThumb<AddrMode am, int sz, IndexMode im, |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 260 | Format f, Domain d, string cstr, InstrItinClass itin> |
Owen Anderson | f1a0090 | 2011-07-19 21:06:00 +0000 | [diff] [blame] | 261 | : InstTemplate<am, sz, im, f, d, cstr, itin> { |
| 262 | let DecoderNamespace = "Thumb"; |
| 263 | } |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 264 | |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 265 | class PseudoInst<dag oops, dag iops, InstrItinClass itin, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 266 | : InstTemplate<AddrModeNone, 0, IndexModeNone, Pseudo, |
Jim Grosbach | d1689ae | 2011-07-06 21:35:46 +0000 | [diff] [blame] | 267 | GenericDomain, "", itin> { |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 268 | let OutOperandList = oops; |
| 269 | let InOperandList = iops; |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 270 | let Pattern = pattern; |
Jim Grosbach | a768c3d | 2011-03-10 19:06:39 +0000 | [diff] [blame] | 271 | let isCodeGenOnly = 1; |
Jim Grosbach | d1689ae | 2011-07-06 21:35:46 +0000 | [diff] [blame] | 272 | let isPseudo = 1; |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 273 | } |
| 274 | |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 275 | // PseudoInst that's ARM-mode only. |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 276 | class ARMPseudoInst<dag oops, dag iops, int sz, InstrItinClass itin, |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 277 | list<dag> pattern> |
| 278 | : PseudoInst<oops, iops, itin, pattern> { |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 279 | let Size = sz; |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 280 | list<Predicate> Predicates = [IsARM]; |
| 281 | } |
| 282 | |
Jim Grosbach | f1aa47d | 2010-11-29 19:32:47 +0000 | [diff] [blame] | 283 | // PseudoInst that's Thumb-mode only. |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 284 | class tPseudoInst<dag oops, dag iops, int sz, InstrItinClass itin, |
Jim Grosbach | f1aa47d | 2010-11-29 19:32:47 +0000 | [diff] [blame] | 285 | list<dag> pattern> |
| 286 | : PseudoInst<oops, iops, itin, pattern> { |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 287 | let Size = sz; |
Jim Grosbach | f1aa47d | 2010-11-29 19:32:47 +0000 | [diff] [blame] | 288 | list<Predicate> Predicates = [IsThumb]; |
| 289 | } |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 290 | |
Jim Grosbach | 41b1d4e | 2010-12-15 18:48:45 +0000 | [diff] [blame] | 291 | // PseudoInst that's Thumb2-mode only. |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 292 | class t2PseudoInst<dag oops, dag iops, int sz, InstrItinClass itin, |
Jim Grosbach | 41b1d4e | 2010-12-15 18:48:45 +0000 | [diff] [blame] | 293 | list<dag> pattern> |
| 294 | : PseudoInst<oops, iops, itin, pattern> { |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 295 | let Size = sz; |
Jim Grosbach | 41b1d4e | 2010-12-15 18:48:45 +0000 | [diff] [blame] | 296 | list<Predicate> Predicates = [IsThumb2]; |
| 297 | } |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 298 | |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 299 | class ARMPseudoExpand<dag oops, dag iops, int sz, |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 300 | InstrItinClass itin, list<dag> pattern, |
| 301 | dag Result> |
| 302 | : ARMPseudoInst<oops, iops, sz, itin, pattern>, |
| 303 | PseudoInstExpansion<Result>; |
| 304 | |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 305 | class tPseudoExpand<dag oops, dag iops, int sz, |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 306 | InstrItinClass itin, list<dag> pattern, |
| 307 | dag Result> |
| 308 | : tPseudoInst<oops, iops, sz, itin, pattern>, |
| 309 | PseudoInstExpansion<Result>; |
| 310 | |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 311 | class t2PseudoExpand<dag oops, dag iops, int sz, |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 312 | InstrItinClass itin, list<dag> pattern, |
| 313 | dag Result> |
| 314 | : t2PseudoInst<oops, iops, sz, itin, pattern>, |
| 315 | PseudoInstExpansion<Result>; |
| 316 | |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 317 | // Almost all ARM instructions are predicable. |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 318 | class I<dag oops, dag iops, AddrMode am, int sz, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 319 | IndexMode im, Format f, InstrItinClass itin, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 320 | string opc, string asm, string cstr, |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 321 | list<dag> pattern> |
Anton Korobeynikov | f95215f | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 322 | : InstARM<am, sz, im, f, GenericDomain, cstr, itin> { |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 323 | bits<4> p; |
| 324 | let Inst{31-28} = p; |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 325 | let OutOperandList = oops; |
Chris Lattner | b7d5226 | 2010-03-18 21:06:54 +0000 | [diff] [blame] | 326 | let InOperandList = !con(iops, (ins pred:$p)); |
Chris Lattner | 78caacc | 2010-10-06 00:05:18 +0000 | [diff] [blame] | 327 | let AsmString = !strconcat(opc, "${p}", asm); |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 328 | let Pattern = pattern; |
| 329 | list<Predicate> Predicates = [IsARM]; |
| 330 | } |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 331 | |
Jim Grosbach | f6b2862 | 2009-12-14 18:31:20 +0000 | [diff] [blame] | 332 | // A few are not predicable |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 333 | class InoP<dag oops, dag iops, AddrMode am, int sz, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 334 | IndexMode im, Format f, InstrItinClass itin, |
| 335 | string opc, string asm, string cstr, |
| 336 | list<dag> pattern> |
Jim Grosbach | f6b2862 | 2009-12-14 18:31:20 +0000 | [diff] [blame] | 337 | : InstARM<am, sz, im, f, GenericDomain, cstr, itin> { |
| 338 | let OutOperandList = oops; |
| 339 | let InOperandList = iops; |
Bob Wilson | d303846 | 2010-05-24 20:08:34 +0000 | [diff] [blame] | 340 | let AsmString = !strconcat(opc, asm); |
Jim Grosbach | f6b2862 | 2009-12-14 18:31:20 +0000 | [diff] [blame] | 341 | let Pattern = pattern; |
| 342 | let isPredicable = 0; |
| 343 | list<Predicate> Predicates = [IsARM]; |
| 344 | } |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 345 | |
Bill Wendling | 4822bce | 2010-08-30 01:47:35 +0000 | [diff] [blame] | 346 | // Same as I except it can optionally modify CPSR. Note it's modeled as an input |
| 347 | // operand since by default it's a zero register. It will become an implicit def |
| 348 | // once it's "flipped". |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 349 | class sI<dag oops, dag iops, AddrMode am, int sz, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 350 | IndexMode im, Format f, InstrItinClass itin, |
| 351 | string opc, string asm, string cstr, |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 352 | list<dag> pattern> |
Anton Korobeynikov | f95215f | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 353 | : InstARM<am, sz, im, f, GenericDomain, cstr, itin> { |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 354 | bits<4> p; // Predicate operand |
Jim Grosbach | 08bd549 | 2010-10-12 23:00:24 +0000 | [diff] [blame] | 355 | bits<1> s; // condition-code set flag ('1' if the insn should set the flags) |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 356 | let Inst{31-28} = p; |
Jim Grosbach | 08bd549 | 2010-10-12 23:00:24 +0000 | [diff] [blame] | 357 | let Inst{20} = s; |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 358 | |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 359 | let OutOperandList = oops; |
Chris Lattner | b7d5226 | 2010-03-18 21:06:54 +0000 | [diff] [blame] | 360 | let InOperandList = !con(iops, (ins pred:$p, cc_out:$s)); |
Bob Wilson | cfbece5 | 2010-10-15 03:23:44 +0000 | [diff] [blame] | 361 | let AsmString = !strconcat(opc, "${s}${p}", asm); |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 362 | let Pattern = pattern; |
| 363 | list<Predicate> Predicates = [IsARM]; |
| 364 | } |
| 365 | |
Evan Cheng | 4bbd5f8 | 2008-09-01 07:19:00 +0000 | [diff] [blame] | 366 | // Special cases |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 367 | class XI<dag oops, dag iops, AddrMode am, int sz, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 368 | IndexMode im, Format f, InstrItinClass itin, |
| 369 | string asm, string cstr, list<dag> pattern> |
Anton Korobeynikov | f95215f | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 370 | : InstARM<am, sz, im, f, GenericDomain, cstr, itin> { |
Evan Cheng | 4bbd5f8 | 2008-09-01 07:19:00 +0000 | [diff] [blame] | 371 | let OutOperandList = oops; |
| 372 | let InOperandList = iops; |
Bob Wilson | d303846 | 2010-05-24 20:08:34 +0000 | [diff] [blame] | 373 | let AsmString = asm; |
Evan Cheng | 4bbd5f8 | 2008-09-01 07:19:00 +0000 | [diff] [blame] | 374 | let Pattern = pattern; |
| 375 | list<Predicate> Predicates = [IsARM]; |
| 376 | } |
| 377 | |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 378 | class AI<dag oops, dag iops, Format f, InstrItinClass itin, |
| 379 | string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 380 | : I<oops, iops, AddrModeNone, 4, IndexModeNone, f, itin, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 381 | opc, asm, "", pattern>; |
| 382 | class AsI<dag oops, dag iops, Format f, InstrItinClass itin, |
| 383 | string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 384 | : sI<oops, iops, AddrModeNone, 4, IndexModeNone, f, itin, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 385 | opc, asm, "", pattern>; |
| 386 | class AXI<dag oops, dag iops, Format f, InstrItinClass itin, |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 387 | string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 388 | : XI<oops, iops, AddrModeNone, 4, IndexModeNone, f, itin, |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 389 | asm, "", pattern>; |
Jim Grosbach | f6b2862 | 2009-12-14 18:31:20 +0000 | [diff] [blame] | 390 | class AInoP<dag oops, dag iops, Format f, InstrItinClass itin, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 391 | string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 392 | : InoP<oops, iops, AddrModeNone, 4, IndexModeNone, f, itin, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 393 | opc, asm, "", pattern>; |
Evan Cheng | 3aac788 | 2008-09-01 08:25:56 +0000 | [diff] [blame] | 394 | |
| 395 | // Ctrl flow instructions |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 396 | class ABI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin, |
| 397 | string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 398 | : I<oops, iops, AddrModeNone, 4, IndexModeNone, BrFrm, itin, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 399 | opc, asm, "", pattern> { |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 400 | let Inst{27-24} = opcod; |
Evan Cheng | 3aac788 | 2008-09-01 08:25:56 +0000 | [diff] [blame] | 401 | } |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 402 | class ABXI<bits<4> opcod, dag oops, dag iops, InstrItinClass itin, |
| 403 | string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 404 | : XI<oops, iops, AddrModeNone, 4, IndexModeNone, BrFrm, itin, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 405 | asm, "", pattern> { |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 406 | let Inst{27-24} = opcod; |
Evan Cheng | 3aac788 | 2008-09-01 08:25:56 +0000 | [diff] [blame] | 407 | } |
Evan Cheng | 3aac788 | 2008-09-01 08:25:56 +0000 | [diff] [blame] | 408 | |
| 409 | // BR_JT instructions |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 410 | class JTI<dag oops, dag iops, InstrItinClass itin, |
| 411 | string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 412 | : XI<oops, iops, AddrModeNone, 0, IndexModeNone, BrMiscFrm, itin, |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 413 | asm, "", pattern>; |
Evan Cheng | 0d14fc8 | 2008-09-01 01:51:14 +0000 | [diff] [blame] | 414 | |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 415 | // Atomic load/store instructions |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 416 | class AIldrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin, |
| 417 | string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 418 | : I<oops, iops, AddrModeNone, 4, IndexModeNone, LdStExFrm, itin, |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 419 | opc, asm, "", pattern> { |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 420 | bits<4> Rt; |
Jim Grosbach | dfdf02d | 2011-07-26 17:44:46 +0000 | [diff] [blame^] | 421 | bits<4> addr; |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 422 | let Inst{27-23} = 0b00011; |
| 423 | let Inst{22-21} = opcod; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 424 | let Inst{20} = 1; |
Jim Grosbach | dfdf02d | 2011-07-26 17:44:46 +0000 | [diff] [blame^] | 425 | let Inst{19-16} = addr; |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 426 | let Inst{15-12} = Rt; |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 427 | let Inst{11-0} = 0b111110011111; |
| 428 | } |
| 429 | class AIstrex<bits<2> opcod, dag oops, dag iops, InstrItinClass itin, |
| 430 | string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 431 | : I<oops, iops, AddrModeNone, 4, IndexModeNone, LdStExFrm, itin, |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 432 | opc, asm, "", pattern> { |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 433 | bits<4> Rd; |
| 434 | bits<4> Rt; |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 435 | bits<4> addr; |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 436 | let Inst{27-23} = 0b00011; |
| 437 | let Inst{22-21} = opcod; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 438 | let Inst{20} = 0; |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 439 | let Inst{19-16} = addr; |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 440 | let Inst{15-12} = Rd; |
Johnny Chen | 0291d7e | 2009-12-11 19:37:26 +0000 | [diff] [blame] | 441 | let Inst{11-4} = 0b11111001; |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 442 | let Inst{3-0} = Rt; |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 443 | } |
Jim Grosbach | f32ecc6 | 2010-10-29 20:21:36 +0000 | [diff] [blame] | 444 | class AIswp<bit b, dag oops, dag iops, string opc, list<dag> pattern> |
Jim Grosbach | 4f6f13d | 2011-07-26 17:15:11 +0000 | [diff] [blame] | 445 | : AI<oops, iops, MiscFrm, NoItinerary, opc, "\t$Rt, $Rt2, $addr", pattern> { |
Jim Grosbach | f32ecc6 | 2010-10-29 20:21:36 +0000 | [diff] [blame] | 446 | bits<4> Rt; |
| 447 | bits<4> Rt2; |
Jim Grosbach | 4f6f13d | 2011-07-26 17:15:11 +0000 | [diff] [blame] | 448 | bits<4> addr; |
Jim Grosbach | f32ecc6 | 2010-10-29 20:21:36 +0000 | [diff] [blame] | 449 | let Inst{27-23} = 0b00010; |
| 450 | let Inst{22} = b; |
| 451 | let Inst{21-20} = 0b00; |
Jim Grosbach | 4f6f13d | 2011-07-26 17:15:11 +0000 | [diff] [blame] | 452 | let Inst{19-16} = addr; |
Jim Grosbach | f32ecc6 | 2010-10-29 20:21:36 +0000 | [diff] [blame] | 453 | let Inst{15-12} = Rt; |
| 454 | let Inst{11-4} = 0b00001001; |
| 455 | let Inst{3-0} = Rt2; |
| 456 | } |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 457 | |
Evan Cheng | 0d14fc8 | 2008-09-01 01:51:14 +0000 | [diff] [blame] | 458 | // addrmode1 instructions |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 459 | class AI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin, |
| 460 | string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 461 | : I<oops, iops, AddrMode1, 4, IndexModeNone, f, itin, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 462 | opc, asm, "", pattern> { |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 463 | let Inst{24-21} = opcod; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 464 | let Inst{27-26} = 0b00; |
Evan Cheng | 612b79e | 2008-08-29 07:40:52 +0000 | [diff] [blame] | 465 | } |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 466 | class AsI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin, |
| 467 | string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 468 | : sI<oops, iops, AddrMode1, 4, IndexModeNone, f, itin, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 469 | opc, asm, "", pattern> { |
| 470 | let Inst{24-21} = opcod; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 471 | let Inst{27-26} = 0b00; |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 472 | } |
| 473 | class AXI1<bits<4> opcod, dag oops, dag iops, Format f, InstrItinClass itin, |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 474 | string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 475 | : XI<oops, iops, AddrMode1, 4, IndexModeNone, f, itin, |
Evan Cheng | 612b79e | 2008-08-29 07:40:52 +0000 | [diff] [blame] | 476 | asm, "", pattern> { |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 477 | let Inst{24-21} = opcod; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 478 | let Inst{27-26} = 0b00; |
Evan Cheng | 612b79e | 2008-08-29 07:40:52 +0000 | [diff] [blame] | 479 | } |
Evan Cheng | 0d14fc8 | 2008-09-01 01:51:14 +0000 | [diff] [blame] | 480 | |
Evan Cheng | 9391273 | 2008-09-01 01:27:33 +0000 | [diff] [blame] | 481 | // loads |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 482 | |
Jim Grosbach | 9558b4c | 2010-11-19 21:07:51 +0000 | [diff] [blame] | 483 | // LDR/LDRB/STR/STRB/... |
| 484 | class AI2ldst<bits<3> op, bit isLd, bit isByte, dag oops, dag iops, AddrMode am, |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 485 | Format f, InstrItinClass itin, string opc, string asm, |
| 486 | list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 487 | : I<oops, iops, am, 4, IndexModeNone, f, itin, opc, asm, |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 488 | "", pattern> { |
| 489 | let Inst{27-25} = op; |
| 490 | let Inst{24} = 1; // 24 == P |
| 491 | // 23 == U |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 492 | let Inst{22} = isByte; |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 493 | let Inst{21} = 0; // 21 == W |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 494 | let Inst{20} = isLd; |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 495 | } |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 496 | // Indexed load/stores |
| 497 | class AI2ldstidx<bit isLd, bit isByte, bit isPre, dag oops, dag iops, |
Jim Grosbach | 953557f4 | 2010-11-19 21:35:06 +0000 | [diff] [blame] | 498 | IndexMode im, Format f, InstrItinClass itin, string opc, |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 499 | string asm, string cstr, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 500 | : I<oops, iops, AddrMode2, 4, im, f, itin, |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 501 | opc, asm, cstr, pattern> { |
Jim Grosbach | 99f53d1 | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 502 | bits<4> Rt; |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 503 | let Inst{27-26} = 0b01; |
| 504 | let Inst{24} = isPre; // P bit |
| 505 | let Inst{22} = isByte; // B bit |
| 506 | let Inst{21} = isPre; // W bit |
| 507 | let Inst{20} = isLd; // L bit |
Jim Grosbach | 99f53d1 | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 508 | let Inst{15-12} = Rt; |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 509 | } |
Jim Grosbach | 953557f4 | 2010-11-19 21:35:06 +0000 | [diff] [blame] | 510 | class AI2stridx<bit isByte, bit isPre, dag oops, dag iops, |
| 511 | IndexMode im, Format f, InstrItinClass itin, string opc, |
| 512 | string asm, string cstr, list<dag> pattern> |
| 513 | : AI2ldstidx<0, isByte, isPre, oops, iops, im, f, itin, opc, asm, cstr, |
| 514 | pattern> { |
| 515 | // AM2 store w/ two operands: (GPR, am2offset) |
| 516 | // {13} 1 == Rm, 0 == imm12 |
| 517 | // {12} isAdd |
| 518 | // {11-0} imm12/Rm |
Bruno Cardoso Lopes | b41aaab | 2011-03-31 15:54:36 +0000 | [diff] [blame] | 519 | bits<14> offset; |
| 520 | bits<4> Rn; |
| 521 | let Inst{25} = offset{13}; |
| 522 | let Inst{23} = offset{12}; |
| 523 | let Inst{19-16} = Rn; |
| 524 | let Inst{11-0} = offset{11-0}; |
Jim Grosbach | 953557f4 | 2010-11-19 21:35:06 +0000 | [diff] [blame] | 525 | } |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 526 | // FIXME: Merge with the above class when addrmode2 gets used for STR, STRB |
| 527 | // but for now use this class for STRT and STRBT. |
| 528 | class AI2stridxT<bit isByte, bit isPre, dag oops, dag iops, |
| 529 | IndexMode im, Format f, InstrItinClass itin, string opc, |
| 530 | string asm, string cstr, list<dag> pattern> |
| 531 | : AI2ldstidx<0, isByte, isPre, oops, iops, im, f, itin, opc, asm, cstr, |
| 532 | pattern> { |
| 533 | // AM2 store w/ two operands: (GPR, am2offset) |
| 534 | // {17-14} Rn |
| 535 | // {13} 1 == Rm, 0 == imm12 |
| 536 | // {12} isAdd |
| 537 | // {11-0} imm12/Rm |
| 538 | bits<18> addr; |
| 539 | let Inst{25} = addr{13}; |
| 540 | let Inst{23} = addr{12}; |
| 541 | let Inst{19-16} = addr{17-14}; |
| 542 | let Inst{11-0} = addr{11-0}; |
| 543 | } |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 544 | |
Evan Cheng | 0d14fc8 | 2008-09-01 01:51:14 +0000 | [diff] [blame] | 545 | // addrmode3 instructions |
Jim Grosbach | f1ce7cc | 2010-11-19 18:16:46 +0000 | [diff] [blame] | 546 | class AI3ld<bits<4> op, bit op20, dag oops, dag iops, Format f, |
| 547 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 548 | : I<oops, iops, AddrMode3, 4, IndexModeNone, f, itin, |
Jim Grosbach | 160f8f0 | 2010-11-18 00:46:58 +0000 | [diff] [blame] | 549 | opc, asm, "", pattern> { |
| 550 | bits<14> addr; |
| 551 | bits<4> Rt; |
| 552 | let Inst{27-25} = 0b000; |
| 553 | let Inst{24} = 1; // P bit |
| 554 | let Inst{23} = addr{8}; // U bit |
| 555 | let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm |
| 556 | let Inst{21} = 0; // W bit |
Jim Grosbach | f1ce7cc | 2010-11-19 18:16:46 +0000 | [diff] [blame] | 557 | let Inst{20} = op20; // L bit |
Jim Grosbach | 160f8f0 | 2010-11-18 00:46:58 +0000 | [diff] [blame] | 558 | let Inst{19-16} = addr{12-9}; // Rn |
| 559 | let Inst{15-12} = Rt; // Rt |
| 560 | let Inst{11-8} = addr{7-4}; // imm7_4/zero |
| 561 | let Inst{7-4} = op; |
| 562 | let Inst{3-0} = addr{3-0}; // imm3_0/Rm |
| 563 | } |
Evan Cheng | 840917b | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 564 | |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 565 | class AI3ldstidx<bits<4> op, bit op20, bit isLd, bit isPre, dag oops, dag iops, |
| 566 | IndexMode im, Format f, InstrItinClass itin, string opc, |
| 567 | string asm, string cstr, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 568 | : I<oops, iops, AddrMode3, 4, im, f, itin, |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 569 | opc, asm, cstr, pattern> { |
| 570 | bits<4> Rt; |
| 571 | let Inst{27-25} = 0b000; |
| 572 | let Inst{24} = isPre; // P bit |
| 573 | let Inst{21} = isPre; // W bit |
| 574 | let Inst{20} = op20; // L bit |
| 575 | let Inst{15-12} = Rt; // Rt |
| 576 | let Inst{7-4} = op; |
| 577 | } |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 578 | |
| 579 | // FIXME: Merge with the above class when addrmode2 gets used for LDR, LDRB |
| 580 | // but for now use this class for LDRSBT, LDRHT, LDSHT. |
| 581 | class AI3ldstidxT<bits<4> op, bit op20, bit isLd, bit isPre, dag oops, dag iops, |
| 582 | IndexMode im, Format f, InstrItinClass itin, string opc, |
| 583 | string asm, string cstr, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 584 | : I<oops, iops, AddrMode3, 4, im, f, itin, |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 585 | opc, asm, cstr, pattern> { |
| 586 | // {13} 1 == imm8, 0 == Rm |
| 587 | // {12-9} Rn |
| 588 | // {8} isAdd |
| 589 | // {7-4} imm7_4/zero |
| 590 | // {3-0} imm3_0/Rm |
| 591 | bits<14> addr; |
| 592 | bits<4> Rt; |
| 593 | let Inst{27-25} = 0b000; |
| 594 | let Inst{24} = isPre; // P bit |
| 595 | let Inst{23} = addr{8}; // U bit |
| 596 | let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm |
| 597 | let Inst{20} = op20; // L bit |
| 598 | let Inst{19-16} = addr{12-9}; // Rn |
| 599 | let Inst{15-12} = Rt; // Rt |
| 600 | let Inst{11-8} = addr{7-4}; // imm7_4/zero |
| 601 | let Inst{7-4} = op; |
| 602 | let Inst{3-0} = addr{3-0}; // imm3_0/Rm |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 603 | let AsmMatchConverter = "cvtLdWriteBackRegAddrMode3"; |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 604 | } |
| 605 | |
Jim Grosbach | 2dc7768 | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 606 | class AI3stridx<bits<4> op, bit isByte, bit isPre, dag oops, dag iops, |
| 607 | IndexMode im, Format f, InstrItinClass itin, string opc, |
| 608 | string asm, string cstr, list<dag> pattern> |
| 609 | : AI2ldstidx<0, isByte, isPre, oops, iops, im, f, itin, opc, asm, cstr, |
| 610 | pattern> { |
| 611 | // AM3 store w/ two operands: (GPR, am3offset) |
| 612 | bits<14> offset; |
| 613 | bits<4> Rt; |
| 614 | bits<4> Rn; |
| 615 | let Inst{27-25} = 0b000; |
| 616 | let Inst{23} = offset{8}; |
| 617 | let Inst{22} = offset{9}; |
| 618 | let Inst{19-16} = Rn; |
| 619 | let Inst{15-12} = Rt; // Rt |
| 620 | let Inst{11-8} = offset{7-4}; // imm7_4/zero |
| 621 | let Inst{7-4} = op; |
| 622 | let Inst{3-0} = offset{3-0}; // imm3_0/Rm |
| 623 | } |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 624 | |
Evan Cheng | 840917b | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 625 | // stores |
Jim Grosbach | 2aeb612 | 2010-11-19 22:14:31 +0000 | [diff] [blame] | 626 | class AI3str<bits<4> op, dag oops, dag iops, Format f, InstrItinClass itin, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 627 | string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 628 | : I<oops, iops, AddrMode3, 4, IndexModeNone, f, itin, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 629 | opc, asm, "", pattern> { |
Jim Grosbach | 570a922 | 2010-11-11 01:09:40 +0000 | [diff] [blame] | 630 | bits<14> addr; |
| 631 | bits<4> Rt; |
Evan Cheng | dda0f4c | 2009-07-08 22:51:32 +0000 | [diff] [blame] | 632 | let Inst{27-25} = 0b000; |
Jim Grosbach | 570a922 | 2010-11-11 01:09:40 +0000 | [diff] [blame] | 633 | let Inst{24} = 1; // P bit |
| 634 | let Inst{23} = addr{8}; // U bit |
| 635 | let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm |
| 636 | let Inst{21} = 0; // W bit |
| 637 | let Inst{20} = 0; // L bit |
| 638 | let Inst{19-16} = addr{12-9}; // Rn |
| 639 | let Inst{15-12} = Rt; // Rt |
| 640 | let Inst{11-8} = addr{7-4}; // imm7_4/zero |
Jim Grosbach | 2aeb612 | 2010-11-19 22:14:31 +0000 | [diff] [blame] | 641 | let Inst{7-4} = op; |
Jim Grosbach | 570a922 | 2010-11-11 01:09:40 +0000 | [diff] [blame] | 642 | let Inst{3-0} = addr{3-0}; // imm3_0/Rm |
Evan Cheng | 840917b | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 643 | } |
Evan Cheng | 840917b | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 644 | |
Evan Cheng | 840917b | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 645 | // Pre-indexed stores |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 646 | class AI3sthpr<dag oops, dag iops, Format f, InstrItinClass itin, |
| 647 | string opc, string asm, string cstr, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 648 | : I<oops, iops, AddrMode3, 4, IndexModePre, f, itin, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 649 | opc, asm, cstr, pattern> { |
Evan Cheng | 840917b | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 650 | let Inst{4} = 1; |
| 651 | let Inst{5} = 1; // H bit |
| 652 | let Inst{6} = 0; // S bit |
| 653 | let Inst{7} = 1; |
| 654 | let Inst{20} = 0; // L bit |
| 655 | let Inst{21} = 1; // W bit |
| 656 | let Inst{24} = 1; // P bit |
Evan Cheng | dda0f4c | 2009-07-08 22:51:32 +0000 | [diff] [blame] | 657 | let Inst{27-25} = 0b000; |
Evan Cheng | 840917b | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 658 | } |
Johnny Chen | 39a4bb3 | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 659 | class AI3stdpr<dag oops, dag iops, Format f, InstrItinClass itin, |
| 660 | string opc, string asm, string cstr, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 661 | : I<oops, iops, AddrMode3, 4, IndexModePre, f, itin, |
Johnny Chen | 39a4bb3 | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 662 | opc, asm, cstr, pattern> { |
| 663 | let Inst{4} = 1; |
| 664 | let Inst{5} = 1; // H bit |
| 665 | let Inst{6} = 1; // S bit |
| 666 | let Inst{7} = 1; |
| 667 | let Inst{20} = 0; // L bit |
| 668 | let Inst{21} = 1; // W bit |
| 669 | let Inst{24} = 1; // P bit |
| 670 | let Inst{27-25} = 0b000; |
| 671 | } |
Evan Cheng | 840917b | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 672 | |
Evan Cheng | 840917b | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 673 | // Post-indexed stores |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 674 | class AI3sthpo<dag oops, dag iops, Format f, InstrItinClass itin, |
| 675 | string opc, string asm, string cstr, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 676 | : I<oops, iops, AddrMode3, 4, IndexModePost, f, itin, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 677 | opc, asm, cstr,pattern> { |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 678 | // {13} 1 == imm8, 0 == Rm |
| 679 | // {12-9} Rn |
| 680 | // {8} isAdd |
| 681 | // {7-4} imm7_4/zero |
| 682 | // {3-0} imm3_0/Rm |
| 683 | bits<14> addr; |
| 684 | bits<4> Rt; |
| 685 | let Inst{3-0} = addr{3-0}; // imm3_0/Rm |
Evan Cheng | 840917b | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 686 | let Inst{4} = 1; |
| 687 | let Inst{5} = 1; // H bit |
| 688 | let Inst{6} = 0; // S bit |
| 689 | let Inst{7} = 1; |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 690 | let Inst{11-8} = addr{7-4}; // imm7_4/zero |
| 691 | let Inst{15-12} = Rt; // Rt |
| 692 | let Inst{19-16} = addr{12-9}; // Rn |
Evan Cheng | 840917b | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 693 | let Inst{20} = 0; // L bit |
Johnny Chen | ad4df4c | 2010-03-01 19:22:00 +0000 | [diff] [blame] | 694 | let Inst{21} = 0; // W bit |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 695 | let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm |
| 696 | let Inst{23} = addr{8}; // U bit |
Evan Cheng | 840917b | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 697 | let Inst{24} = 0; // P bit |
Evan Cheng | dda0f4c | 2009-07-08 22:51:32 +0000 | [diff] [blame] | 698 | let Inst{27-25} = 0b000; |
Evan Cheng | 840917b | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 699 | } |
Johnny Chen | 39a4bb3 | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 700 | class AI3stdpo<dag oops, dag iops, Format f, InstrItinClass itin, |
| 701 | string opc, string asm, string cstr, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 702 | : I<oops, iops, AddrMode3, 4, IndexModePost, f, itin, |
Johnny Chen | 39a4bb3 | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 703 | opc, asm, cstr, pattern> { |
| 704 | let Inst{4} = 1; |
| 705 | let Inst{5} = 1; // H bit |
| 706 | let Inst{6} = 1; // S bit |
| 707 | let Inst{7} = 1; |
| 708 | let Inst{20} = 0; // L bit |
| 709 | let Inst{21} = 0; // W bit |
| 710 | let Inst{24} = 0; // P bit |
| 711 | let Inst{27-25} = 0b000; |
| 712 | } |
Evan Cheng | 840917b | 2008-09-01 07:00:14 +0000 | [diff] [blame] | 713 | |
Evan Cheng | 0d14fc8 | 2008-09-01 01:51:14 +0000 | [diff] [blame] | 714 | // addrmode4 instructions |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 715 | class AXI4<dag oops, dag iops, IndexMode im, Format f, InstrItinClass itin, |
| 716 | string asm, string cstr, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 717 | : XI<oops, iops, AddrMode4, 4, im, f, itin, asm, cstr, pattern> { |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 718 | bits<4> p; |
| 719 | bits<16> regs; |
| 720 | bits<4> Rn; |
| 721 | let Inst{31-28} = p; |
| 722 | let Inst{27-25} = 0b100; |
| 723 | let Inst{22} = 0; // S bit |
| 724 | let Inst{19-16} = Rn; |
| 725 | let Inst{15-0} = regs; |
| 726 | } |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 727 | |
Jim Grosbach | 0a4b9dc | 2008-11-03 18:38:31 +0000 | [diff] [blame] | 728 | // Unsigned multiply, multiply-accumulate instructions. |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 729 | class AMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin, |
| 730 | string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 731 | : I<oops, iops, AddrModeNone, 4, IndexModeNone, MulFrm, itin, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 732 | opc, asm, "", pattern> { |
Jim Grosbach | 0a4b9dc | 2008-11-03 18:38:31 +0000 | [diff] [blame] | 733 | let Inst{7-4} = 0b1001; |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 734 | let Inst{20} = 0; // S bit |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 735 | let Inst{27-21} = opcod; |
Jim Grosbach | 0a4b9dc | 2008-11-03 18:38:31 +0000 | [diff] [blame] | 736 | } |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 737 | class AsMul1I<bits<7> opcod, dag oops, dag iops, InstrItinClass itin, |
| 738 | string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 739 | : sI<oops, iops, AddrModeNone, 4, IndexModeNone, MulFrm, itin, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 740 | opc, asm, "", pattern> { |
Jim Grosbach | 0a4b9dc | 2008-11-03 18:38:31 +0000 | [diff] [blame] | 741 | let Inst{7-4} = 0b1001; |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 742 | let Inst{27-21} = opcod; |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 743 | } |
| 744 | |
| 745 | // Most significant word multiply |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 746 | class AMul2I<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops, |
| 747 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 748 | : I<oops, iops, AddrModeNone, 4, IndexModeNone, MulFrm, itin, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 749 | opc, asm, "", pattern> { |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 750 | bits<4> Rd; |
| 751 | bits<4> Rn; |
| 752 | bits<4> Rm; |
| 753 | let Inst{7-4} = opc7_4; |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 754 | let Inst{20} = 1; |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 755 | let Inst{27-21} = opcod; |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 756 | let Inst{19-16} = Rd; |
| 757 | let Inst{11-8} = Rm; |
| 758 | let Inst{3-0} = Rn; |
| 759 | } |
| 760 | // MSW multiple w/ Ra operand |
| 761 | class AMul2Ia<bits<7> opcod, bits<4> opc7_4, dag oops, dag iops, |
| 762 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
| 763 | : AMul2I<opcod, opc7_4, oops, iops, itin, opc, asm, pattern> { |
| 764 | bits<4> Ra; |
| 765 | let Inst{15-12} = Ra; |
Jim Grosbach | 0a4b9dc | 2008-11-03 18:38:31 +0000 | [diff] [blame] | 766 | } |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 767 | |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 768 | // SMUL<x><y> / SMULW<y> / SMLA<x><y> / SMLAW<x><y> |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 769 | class AMulxyIbase<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops, |
Jim Grosbach | 929a705 | 2010-10-22 17:42:06 +0000 | [diff] [blame] | 770 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 771 | : I<oops, iops, AddrModeNone, 4, IndexModeNone, MulFrm, itin, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 772 | opc, asm, "", pattern> { |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 773 | bits<4> Rn; |
| 774 | bits<4> Rm; |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 775 | let Inst{4} = 0; |
| 776 | let Inst{7} = 1; |
| 777 | let Inst{20} = 0; |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 778 | let Inst{27-21} = opcod; |
Jim Grosbach | 929a705 | 2010-10-22 17:42:06 +0000 | [diff] [blame] | 779 | let Inst{6-5} = bit6_5; |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 780 | let Inst{11-8} = Rm; |
| 781 | let Inst{3-0} = Rn; |
| 782 | } |
| 783 | class AMulxyI<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops, |
| 784 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
| 785 | : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> { |
| 786 | bits<4> Rd; |
| 787 | let Inst{19-16} = Rd; |
| 788 | } |
| 789 | |
| 790 | // AMulxyI with Ra operand |
| 791 | class AMulxyIa<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops, |
| 792 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
| 793 | : AMulxyI<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> { |
| 794 | bits<4> Ra; |
| 795 | let Inst{15-12} = Ra; |
| 796 | } |
| 797 | // SMLAL* |
| 798 | class AMulxyI64<bits<7> opcod, bits<2> bit6_5, dag oops, dag iops, |
| 799 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
| 800 | : AMulxyIbase<opcod, bit6_5, oops, iops, itin, opc, asm, pattern> { |
| 801 | bits<4> RdLo; |
| 802 | bits<4> RdHi; |
| 803 | let Inst{19-16} = RdHi; |
| 804 | let Inst{15-12} = RdLo; |
Evan Cheng | eb4f52e | 2008-11-06 03:35:07 +0000 | [diff] [blame] | 805 | } |
| 806 | |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 807 | // Extend instructions. |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 808 | class AExtI<bits<8> opcod, dag oops, dag iops, InstrItinClass itin, |
| 809 | string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 810 | : I<oops, iops, AddrModeNone, 4, IndexModeNone, ExtFrm, itin, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 811 | opc, asm, "", pattern> { |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 812 | // All AExtI instructions have Rd and Rm register operands. |
| 813 | bits<4> Rd; |
| 814 | bits<4> Rm; |
| 815 | let Inst{15-12} = Rd; |
| 816 | let Inst{3-0} = Rm; |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 817 | let Inst{7-4} = 0b0111; |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 818 | let Inst{9-8} = 0b00; |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 819 | let Inst{27-20} = opcod; |
| 820 | } |
| 821 | |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 822 | // Misc Arithmetic instructions. |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 823 | class AMiscA1I<bits<8> opcod, bits<4> opc7_4, dag oops, dag iops, |
| 824 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 825 | : I<oops, iops, AddrModeNone, 4, IndexModeNone, ArithMiscFrm, itin, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 826 | opc, asm, "", pattern> { |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 827 | bits<4> Rd; |
| 828 | bits<4> Rm; |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 829 | let Inst{27-20} = opcod; |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 830 | let Inst{19-16} = 0b1111; |
| 831 | let Inst{15-12} = Rd; |
| 832 | let Inst{11-8} = 0b1111; |
| 833 | let Inst{7-4} = opc7_4; |
| 834 | let Inst{3-0} = Rm; |
| 835 | } |
| 836 | |
| 837 | // PKH instructions |
Jim Grosbach | f6c0525 | 2011-07-21 17:23:04 +0000 | [diff] [blame] | 838 | def PKHLSLAsmOperand : AsmOperandClass { |
| 839 | let Name = "PKHLSLImm"; |
| 840 | let ParserMethod = "parsePKHLSLImm"; |
| 841 | } |
Jim Grosbach | dde038a | 2011-07-20 21:40:26 +0000 | [diff] [blame] | 842 | def pkh_lsl_amt: Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 32; }]>{ |
| 843 | let PrintMethod = "printPKHLSLShiftImm"; |
Jim Grosbach | f6c0525 | 2011-07-21 17:23:04 +0000 | [diff] [blame] | 844 | let ParserMatchClass = PKHLSLAsmOperand; |
| 845 | } |
| 846 | def PKHASRAsmOperand : AsmOperandClass { |
| 847 | let Name = "PKHASRImm"; |
| 848 | let ParserMethod = "parsePKHASRImm"; |
Jim Grosbach | dde038a | 2011-07-20 21:40:26 +0000 | [diff] [blame] | 849 | } |
| 850 | def pkh_asr_amt: Operand<i32>, ImmLeaf<i32, [{ return Imm > 0 && Imm <= 32; }]>{ |
| 851 | let PrintMethod = "printPKHASRShiftImm"; |
Jim Grosbach | f6c0525 | 2011-07-21 17:23:04 +0000 | [diff] [blame] | 852 | let ParserMatchClass = PKHASRAsmOperand; |
Jim Grosbach | dde038a | 2011-07-20 21:40:26 +0000 | [diff] [blame] | 853 | } |
Jim Grosbach | 1769a3d | 2011-07-20 20:49:03 +0000 | [diff] [blame] | 854 | |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 855 | class APKHI<bits<8> opcod, bit tb, dag oops, dag iops, InstrItinClass itin, |
| 856 | string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 857 | : I<oops, iops, AddrModeNone, 4, IndexModeNone, ArithMiscFrm, itin, |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 858 | opc, asm, "", pattern> { |
| 859 | bits<4> Rd; |
| 860 | bits<4> Rn; |
| 861 | bits<4> Rm; |
Jim Grosbach | a0472dc | 2011-07-20 20:32:09 +0000 | [diff] [blame] | 862 | bits<5> sh; |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 863 | let Inst{27-20} = opcod; |
| 864 | let Inst{19-16} = Rn; |
| 865 | let Inst{15-12} = Rd; |
Jim Grosbach | a0472dc | 2011-07-20 20:32:09 +0000 | [diff] [blame] | 866 | let Inst{11-7} = sh; |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 867 | let Inst{6} = tb; |
| 868 | let Inst{5-4} = 0b01; |
| 869 | let Inst{3-0} = Rm; |
Evan Cheng | 8b59db3 | 2008-11-07 01:41:35 +0000 | [diff] [blame] | 870 | } |
| 871 | |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 872 | //===----------------------------------------------------------------------===// |
| 873 | |
| 874 | // ARMPat - Same as Pat<>, but requires that the compiler be in ARM mode. |
| 875 | class ARMPat<dag pattern, dag result> : Pat<pattern, result> { |
| 876 | list<Predicate> Predicates = [IsARM]; |
| 877 | } |
Bruno Cardoso Lopes | 54ad87a | 2011-05-03 17:29:22 +0000 | [diff] [blame] | 878 | class ARMV5TPat<dag pattern, dag result> : Pat<pattern, result> { |
| 879 | list<Predicate> Predicates = [IsARM, HasV5T]; |
| 880 | } |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 881 | class ARMV5TEPat<dag pattern, dag result> : Pat<pattern, result> { |
| 882 | list<Predicate> Predicates = [IsARM, HasV5TE]; |
| 883 | } |
| 884 | class ARMV6Pat<dag pattern, dag result> : Pat<pattern, result> { |
| 885 | list<Predicate> Predicates = [IsARM, HasV6]; |
| 886 | } |
Evan Cheng | 1309664 | 2008-08-29 06:41:12 +0000 | [diff] [blame] | 887 | |
| 888 | //===----------------------------------------------------------------------===// |
Evan Cheng | 1309664 | 2008-08-29 06:41:12 +0000 | [diff] [blame] | 889 | // Thumb Instruction Format Definitions. |
| 890 | // |
| 891 | |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 892 | class ThumbI<dag oops, dag iops, AddrMode am, int sz, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 893 | InstrItinClass itin, string asm, string cstr, list<dag> pattern> |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 894 | : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> { |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 895 | let OutOperandList = oops; |
| 896 | let InOperandList = iops; |
Bob Wilson | d303846 | 2010-05-24 20:08:34 +0000 | [diff] [blame] | 897 | let AsmString = asm; |
Evan Cheng | 1309664 | 2008-08-29 06:41:12 +0000 | [diff] [blame] | 898 | let Pattern = pattern; |
| 899 | list<Predicate> Predicates = [IsThumb]; |
| 900 | } |
| 901 | |
Bill Wendling | 43f7b2d | 2010-12-01 02:42:55 +0000 | [diff] [blame] | 902 | // TI - Thumb instruction. |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 903 | class TI<dag oops, dag iops, InstrItinClass itin, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 904 | : ThumbI<oops, iops, AddrModeNone, 2, itin, asm, "", pattern>; |
Evan Cheng | 1309664 | 2008-08-29 06:41:12 +0000 | [diff] [blame] | 905 | |
Evan Cheng | 35d6c41 | 2009-08-04 23:47:55 +0000 | [diff] [blame] | 906 | // Two-address instructions |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 907 | class TIt<dag oops, dag iops, InstrItinClass itin, string asm, |
| 908 | list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 909 | : ThumbI<oops, iops, AddrModeNone, 2, itin, asm, "$lhs = $dst", |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 910 | pattern>; |
Evan Cheng | 35d6c41 | 2009-08-04 23:47:55 +0000 | [diff] [blame] | 911 | |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 912 | // tBL, tBX 32-bit instructions |
| 913 | class TIx2<bits<5> opcod1, bits<2> opcod2, bit opcod3, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 914 | dag oops, dag iops, InstrItinClass itin, string asm, |
| 915 | list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 916 | : ThumbI<oops, iops, AddrModeNone, 4, itin, asm, "", pattern>, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 917 | Encoding { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 918 | let Inst{31-27} = opcod1; |
| 919 | let Inst{15-14} = opcod2; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 920 | let Inst{12} = opcod3; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 921 | } |
Evan Cheng | 1309664 | 2008-08-29 06:41:12 +0000 | [diff] [blame] | 922 | |
| 923 | // BR_JT instructions |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 924 | class TJTI<dag oops, dag iops, InstrItinClass itin, string asm, |
| 925 | list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 926 | : ThumbI<oops, iops, AddrModeNone, 0, itin, asm, "", pattern>; |
Evan Cheng | 1309664 | 2008-08-29 06:41:12 +0000 | [diff] [blame] | 927 | |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 928 | // Thumb1 only |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 929 | class Thumb1I<dag oops, dag iops, AddrMode am, int sz, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 930 | InstrItinClass itin, string asm, string cstr, list<dag> pattern> |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 931 | : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> { |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 932 | let OutOperandList = oops; |
| 933 | let InOperandList = iops; |
Bob Wilson | d303846 | 2010-05-24 20:08:34 +0000 | [diff] [blame] | 934 | let AsmString = asm; |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 935 | let Pattern = pattern; |
Jim Grosbach | 6797f89 | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 936 | list<Predicate> Predicates = [IsThumb, IsThumb1Only]; |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 937 | } |
| 938 | |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 939 | class T1I<dag oops, dag iops, InstrItinClass itin, |
| 940 | string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 941 | : Thumb1I<oops, iops, AddrModeNone, 2, itin, asm, "", pattern>; |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 942 | class T1Ix2<dag oops, dag iops, InstrItinClass itin, |
| 943 | string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 944 | : Thumb1I<oops, iops, AddrModeNone, 4, itin, asm, "", pattern>; |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 945 | |
| 946 | // Two-address instructions |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 947 | class T1It<dag oops, dag iops, InstrItinClass itin, |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 948 | string asm, string cstr, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 949 | : Thumb1I<oops, iops, AddrModeNone, 2, itin, |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 950 | asm, cstr, pattern>; |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 951 | |
| 952 | // Thumb1 instruction that can either be predicated or set CPSR. |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 953 | class Thumb1sI<dag oops, dag iops, AddrMode am, int sz, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 954 | InstrItinClass itin, |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 955 | string opc, string asm, string cstr, list<dag> pattern> |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 956 | : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> { |
Chris Lattner | b7d5226 | 2010-03-18 21:06:54 +0000 | [diff] [blame] | 957 | let OutOperandList = !con(oops, (outs s_cc_out:$s)); |
| 958 | let InOperandList = !con(iops, (ins pred:$p)); |
Chris Lattner | 78caacc | 2010-10-06 00:05:18 +0000 | [diff] [blame] | 959 | let AsmString = !strconcat(opc, "${s}${p}", asm); |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 960 | let Pattern = pattern; |
Jim Grosbach | 6797f89 | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 961 | list<Predicate> Predicates = [IsThumb, IsThumb1Only]; |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 962 | } |
| 963 | |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 964 | class T1sI<dag oops, dag iops, InstrItinClass itin, |
| 965 | string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 966 | : Thumb1sI<oops, iops, AddrModeNone, 2, itin, opc, asm, "", pattern>; |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 967 | |
| 968 | // Two-address instructions |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 969 | class T1sIt<dag oops, dag iops, InstrItinClass itin, |
| 970 | string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 971 | : Thumb1sI<oops, iops, AddrModeNone, 2, itin, opc, asm, |
Bill Wendling | 3f8c110 | 2010-11-30 23:54:45 +0000 | [diff] [blame] | 972 | "$Rn = $Rdn", pattern>; |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 973 | |
| 974 | // Thumb1 instruction that can be predicated. |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 975 | class Thumb1pI<dag oops, dag iops, AddrMode am, int sz, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 976 | InstrItinClass itin, |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 977 | string opc, string asm, string cstr, list<dag> pattern> |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 978 | : InstThumb<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> { |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 979 | let OutOperandList = oops; |
Chris Lattner | b7d5226 | 2010-03-18 21:06:54 +0000 | [diff] [blame] | 980 | let InOperandList = !con(iops, (ins pred:$p)); |
Chris Lattner | 78caacc | 2010-10-06 00:05:18 +0000 | [diff] [blame] | 981 | let AsmString = !strconcat(opc, "${p}", asm); |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 982 | let Pattern = pattern; |
Jim Grosbach | 6797f89 | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 983 | list<Predicate> Predicates = [IsThumb, IsThumb1Only]; |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 984 | } |
| 985 | |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 986 | class T1pI<dag oops, dag iops, InstrItinClass itin, |
| 987 | string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 988 | : Thumb1pI<oops, iops, AddrModeNone, 2, itin, opc, asm, "", pattern>; |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 989 | |
| 990 | // Two-address instructions |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 991 | class T1pIt<dag oops, dag iops, InstrItinClass itin, |
| 992 | string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 993 | : Thumb1pI<oops, iops, AddrModeNone, 2, itin, opc, asm, |
Bill Wendling | 0b424dc | 2010-12-01 01:32:02 +0000 | [diff] [blame] | 994 | "$Rn = $Rdn", pattern>; |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 995 | |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 996 | class T1pIs<dag oops, dag iops, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 997 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 998 | : Thumb1pI<oops, iops, AddrModeT1_s, 2, itin, opc, asm, "", pattern>; |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 999 | |
Johnny Chen | bbc71b2 | 2009-12-16 02:32:54 +0000 | [diff] [blame] | 1000 | class Encoding16 : Encoding { |
| 1001 | let Inst{31-16} = 0x0000; |
| 1002 | } |
| 1003 | |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1004 | // A6.2 16-bit Thumb instruction encoding |
Johnny Chen | bbc71b2 | 2009-12-16 02:32:54 +0000 | [diff] [blame] | 1005 | class T1Encoding<bits<6> opcode> : Encoding16 { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1006 | let Inst{15-10} = opcode; |
| 1007 | } |
| 1008 | |
| 1009 | // A6.2.1 Shift (immediate), add, subtract, move, and compare encoding. |
Johnny Chen | bbc71b2 | 2009-12-16 02:32:54 +0000 | [diff] [blame] | 1010 | class T1General<bits<5> opcode> : Encoding16 { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1011 | let Inst{15-14} = 0b00; |
| 1012 | let Inst{13-9} = opcode; |
| 1013 | } |
| 1014 | |
| 1015 | // A6.2.2 Data-processing encoding. |
Johnny Chen | bbc71b2 | 2009-12-16 02:32:54 +0000 | [diff] [blame] | 1016 | class T1DataProcessing<bits<4> opcode> : Encoding16 { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1017 | let Inst{15-10} = 0b010000; |
| 1018 | let Inst{9-6} = opcode; |
| 1019 | } |
| 1020 | |
| 1021 | // A6.2.3 Special data instructions and branch and exchange encoding. |
Johnny Chen | bbc71b2 | 2009-12-16 02:32:54 +0000 | [diff] [blame] | 1022 | class T1Special<bits<4> opcode> : Encoding16 { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1023 | let Inst{15-10} = 0b010001; |
Bill Wendling | 6bc105a | 2010-11-17 00:45:23 +0000 | [diff] [blame] | 1024 | let Inst{9-6} = opcode; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1025 | } |
| 1026 | |
| 1027 | // A6.2.4 Load/store single data item encoding. |
Johnny Chen | bbc71b2 | 2009-12-16 02:32:54 +0000 | [diff] [blame] | 1028 | class T1LoadStore<bits<4> opA, bits<3> opB> : Encoding16 { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1029 | let Inst{15-12} = opA; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1030 | let Inst{11-9} = opB; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1031 | } |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1032 | class T1LdStSP<bits<3> opB> : T1LoadStore<0b1001, opB>; // SP relative |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1033 | |
Eric Christopher | 33281b2 | 2011-05-27 03:50:53 +0000 | [diff] [blame] | 1034 | class T1BranchCond<bits<4> opcode> : Encoding16 { |
| 1035 | let Inst{15-12} = opcode; |
| 1036 | } |
| 1037 | |
Bill Wendling | 1fd374e | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 1038 | // Helper classes to encode Thumb1 loads and stores. For immediates, the |
Bill Wendling | 3f8c110 | 2010-11-30 23:54:45 +0000 | [diff] [blame] | 1039 | // following bits are used for "opA" (see A6.2.4): |
Jim Grosbach | a79bd0e | 2010-12-10 20:47:29 +0000 | [diff] [blame] | 1040 | // |
Bill Wendling | 1fd374e | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 1041 | // 0b0110 => Immediate, 4 bytes |
| 1042 | // 0b1000 => Immediate, 2 bytes |
| 1043 | // 0b0111 => Immediate, 1 byte |
Bill Wendling | 40062fb | 2010-12-01 01:38:08 +0000 | [diff] [blame] | 1044 | class T1pILdStEncode<bits<3> opcode, dag oops, dag iops, AddrMode am, |
| 1045 | InstrItinClass itin, string opc, string asm, |
| 1046 | list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1047 | : Thumb1pI<oops, iops, am, 2, itin, opc, asm, "", pattern>, |
Bill Wendling | 2cbc9fe | 2010-11-30 23:16:25 +0000 | [diff] [blame] | 1048 | T1LoadStore<0b0101, opcode> { |
Bill Wendling | 1fd374e | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 1049 | bits<3> Rt; |
| 1050 | bits<8> addr; |
| 1051 | let Inst{8-6} = addr{5-3}; // Rm |
| 1052 | let Inst{5-3} = addr{2-0}; // Rn |
| 1053 | let Inst{2-0} = Rt; |
| 1054 | } |
Bill Wendling | 40062fb | 2010-12-01 01:38:08 +0000 | [diff] [blame] | 1055 | class T1pILdStEncodeImm<bits<4> opA, bit opB, dag oops, dag iops, AddrMode am, |
| 1056 | InstrItinClass itin, string opc, string asm, |
| 1057 | list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1058 | : Thumb1pI<oops, iops, am, 2, itin, opc, asm, "", pattern>, |
Bill Wendling | 2cbc9fe | 2010-11-30 23:16:25 +0000 | [diff] [blame] | 1059 | T1LoadStore<opA, {opB,?,?}> { |
Bill Wendling | 1fd374e | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 1060 | bits<3> Rt; |
| 1061 | bits<8> addr; |
| 1062 | let Inst{10-6} = addr{7-3}; // imm5 |
| 1063 | let Inst{5-3} = addr{2-0}; // Rn |
| 1064 | let Inst{2-0} = Rt; |
| 1065 | } |
| 1066 | |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1067 | // A6.2.5 Miscellaneous 16-bit instructions encoding. |
Johnny Chen | bbc71b2 | 2009-12-16 02:32:54 +0000 | [diff] [blame] | 1068 | class T1Misc<bits<7> opcode> : Encoding16 { |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1069 | let Inst{15-12} = 0b1011; |
| 1070 | let Inst{11-5} = opcode; |
| 1071 | } |
| 1072 | |
Evan Cheng | 0aa1d8c | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 1073 | // Thumb2I - Thumb2 instruction. Almost all Thumb2 instructions are predicable. |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1074 | class Thumb2I<dag oops, dag iops, AddrMode am, int sz, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1075 | InstrItinClass itin, |
Evan Cheng | 0aa1d8c | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 1076 | string opc, string asm, string cstr, list<dag> pattern> |
Anton Korobeynikov | f95215f | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 1077 | : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> { |
Evan Cheng | 0aa1d8c | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 1078 | let OutOperandList = oops; |
Chris Lattner | b7d5226 | 2010-03-18 21:06:54 +0000 | [diff] [blame] | 1079 | let InOperandList = !con(iops, (ins pred:$p)); |
Chris Lattner | 78caacc | 2010-10-06 00:05:18 +0000 | [diff] [blame] | 1080 | let AsmString = !strconcat(opc, "${p}", asm); |
Evan Cheng | 0aa1d8c | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 1081 | let Pattern = pattern; |
Evan Cheng | d770d9e | 2009-07-02 06:38:40 +0000 | [diff] [blame] | 1082 | list<Predicate> Predicates = [IsThumb2]; |
Owen Anderson | f1a0090 | 2011-07-19 21:06:00 +0000 | [diff] [blame] | 1083 | let DecoderNamespace = "Thumb2"; |
Evan Cheng | 0aa1d8c | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 1084 | } |
| 1085 | |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1086 | // Same as Thumb2I except it can optionally modify CPSR. Note it's modeled as an |
| 1087 | // input operand since by default it's a zero register. It will become an |
| 1088 | // implicit def once it's "flipped". |
Jim Grosbach | 3a37866 | 2010-10-13 23:12:26 +0000 | [diff] [blame] | 1089 | // |
Evan Cheng | 0aa1d8c | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 1090 | // FIXME: This uses unified syntax so {s} comes before {p}. We should make it |
| 1091 | // more consistent. |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1092 | class Thumb2sI<dag oops, dag iops, AddrMode am, int sz, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1093 | InstrItinClass itin, |
Evan Cheng | 0aa1d8c | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 1094 | string opc, string asm, string cstr, list<dag> pattern> |
Anton Korobeynikov | f95215f | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 1095 | : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> { |
Owen Anderson | bdf7144 | 2010-12-07 20:50:15 +0000 | [diff] [blame] | 1096 | bits<1> s; // condition-code set flag ('1' if the insn should set the flags) |
| 1097 | let Inst{20} = s; |
| 1098 | |
Evan Cheng | 0aa1d8c | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 1099 | let OutOperandList = oops; |
Chris Lattner | b7d5226 | 2010-03-18 21:06:54 +0000 | [diff] [blame] | 1100 | let InOperandList = !con(iops, (ins pred:$p, cc_out:$s)); |
Chris Lattner | 78caacc | 2010-10-06 00:05:18 +0000 | [diff] [blame] | 1101 | let AsmString = !strconcat(opc, "${s}${p}", asm); |
Evan Cheng | 0aa1d8c | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 1102 | let Pattern = pattern; |
Evan Cheng | d770d9e | 2009-07-02 06:38:40 +0000 | [diff] [blame] | 1103 | list<Predicate> Predicates = [IsThumb2]; |
Owen Anderson | f1a0090 | 2011-07-19 21:06:00 +0000 | [diff] [blame] | 1104 | let DecoderNamespace = "Thumb2"; |
Evan Cheng | 0aa1d8c | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 1105 | } |
| 1106 | |
| 1107 | // Special cases |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1108 | class Thumb2XI<dag oops, dag iops, AddrMode am, int sz, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1109 | InstrItinClass itin, |
Evan Cheng | 0aa1d8c | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 1110 | string asm, string cstr, list<dag> pattern> |
Anton Korobeynikov | f95215f | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 1111 | : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> { |
Evan Cheng | 0aa1d8c | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 1112 | let OutOperandList = oops; |
| 1113 | let InOperandList = iops; |
Bob Wilson | d303846 | 2010-05-24 20:08:34 +0000 | [diff] [blame] | 1114 | let AsmString = asm; |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1115 | let Pattern = pattern; |
Evan Cheng | d770d9e | 2009-07-02 06:38:40 +0000 | [diff] [blame] | 1116 | list<Predicate> Predicates = [IsThumb2]; |
Owen Anderson | f1a0090 | 2011-07-19 21:06:00 +0000 | [diff] [blame] | 1117 | let DecoderNamespace = "Thumb2"; |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1118 | } |
| 1119 | |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1120 | class ThumbXI<dag oops, dag iops, AddrMode am, int sz, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1121 | InstrItinClass itin, |
| 1122 | string asm, string cstr, list<dag> pattern> |
Jim Grosbach | d122874 | 2009-12-01 18:10:36 +0000 | [diff] [blame] | 1123 | : InstARM<am, sz, IndexModeNone, ThumbFrm, GenericDomain, cstr, itin> { |
| 1124 | let OutOperandList = oops; |
| 1125 | let InOperandList = iops; |
Bob Wilson | d303846 | 2010-05-24 20:08:34 +0000 | [diff] [blame] | 1126 | let AsmString = asm; |
Jim Grosbach | d122874 | 2009-12-01 18:10:36 +0000 | [diff] [blame] | 1127 | let Pattern = pattern; |
Jim Grosbach | 6797f89 | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 1128 | list<Predicate> Predicates = [IsThumb, IsThumb1Only]; |
Owen Anderson | f1a0090 | 2011-07-19 21:06:00 +0000 | [diff] [blame] | 1129 | let DecoderNamespace = "Thumb"; |
Jim Grosbach | d122874 | 2009-12-01 18:10:36 +0000 | [diff] [blame] | 1130 | } |
| 1131 | |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1132 | class T2I<dag oops, dag iops, InstrItinClass itin, |
| 1133 | string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1134 | : Thumb2I<oops, iops, AddrModeNone, 4, itin, opc, asm, "", pattern>; |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1135 | class T2Ii12<dag oops, dag iops, InstrItinClass itin, |
| 1136 | string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1137 | : Thumb2I<oops, iops, AddrModeT2_i12, 4, itin, opc, asm, "",pattern>; |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1138 | class T2Ii8<dag oops, dag iops, InstrItinClass itin, |
| 1139 | string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1140 | : Thumb2I<oops, iops, AddrModeT2_i8, 4, itin, opc, asm, "", pattern>; |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1141 | class T2Iso<dag oops, dag iops, InstrItinClass itin, |
| 1142 | string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1143 | : Thumb2I<oops, iops, AddrModeT2_so, 4, itin, opc, asm, "", pattern>; |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1144 | class T2Ipc<dag oops, dag iops, InstrItinClass itin, |
| 1145 | string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1146 | : Thumb2I<oops, iops, AddrModeT2_pc, 4, itin, opc, asm, "", pattern>; |
Jim Grosbach | 04da9bf | 2010-12-10 20:51:35 +0000 | [diff] [blame] | 1147 | class T2Ii8s4<bit P, bit W, bit isLoad, dag oops, dag iops, InstrItinClass itin, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1148 | string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1149 | : Thumb2I<oops, iops, AddrModeT2_i8s4, 4, itin, opc, asm, "", |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1150 | pattern> { |
Owen Anderson | 9d63d90 | 2010-12-01 19:18:46 +0000 | [diff] [blame] | 1151 | bits<4> Rt; |
| 1152 | bits<4> Rt2; |
| 1153 | bits<13> addr; |
Jim Grosbach | 04da9bf | 2010-12-10 20:51:35 +0000 | [diff] [blame] | 1154 | let Inst{31-25} = 0b1110100; |
| 1155 | let Inst{24} = P; |
| 1156 | let Inst{23} = addr{8}; |
| 1157 | let Inst{22} = 1; |
| 1158 | let Inst{21} = W; |
| 1159 | let Inst{20} = isLoad; |
| 1160 | let Inst{19-16} = addr{12-9}; |
Owen Anderson | 9d63d90 | 2010-12-01 19:18:46 +0000 | [diff] [blame] | 1161 | let Inst{15-12} = Rt{3-0}; |
| 1162 | let Inst{11-8} = Rt2{3-0}; |
Owen Anderson | 9d63d90 | 2010-12-01 19:18:46 +0000 | [diff] [blame] | 1163 | let Inst{7-0} = addr{7-0}; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1164 | } |
Evan Cheng | 0aa1d8c | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 1165 | |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1166 | class T2sI<dag oops, dag iops, InstrItinClass itin, |
| 1167 | string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1168 | : Thumb2sI<oops, iops, AddrModeNone, 4, itin, opc, asm, "", pattern>; |
Evan Cheng | 0aa1d8c | 2009-06-25 02:08:06 +0000 | [diff] [blame] | 1169 | |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1170 | class T2XI<dag oops, dag iops, InstrItinClass itin, |
| 1171 | string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1172 | : Thumb2XI<oops, iops, AddrModeNone, 4, itin, asm, "", pattern>; |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1173 | class T2JTI<dag oops, dag iops, InstrItinClass itin, |
| 1174 | string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1175 | : Thumb2XI<oops, iops, AddrModeNone, 0, itin, asm, "", pattern>; |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1176 | |
Bruno Cardoso Lopes | 6b3a999 | 2011-01-20 16:58:48 +0000 | [diff] [blame] | 1177 | // Move to/from coprocessor instructions |
Jim Grosbach | 0d8dae2 | 2011-07-13 21:17:59 +0000 | [diff] [blame] | 1178 | class T2Cop<bits<4> opc, dag oops, dag iops, string asm, list<dag> pattern> |
Jim Grosbach | 9bb098a | 2011-07-13 21:14:23 +0000 | [diff] [blame] | 1179 | : T2XI <oops, iops, NoItinerary, asm, pattern>, Requires<[IsThumb2]> { |
Jim Grosbach | 0d8dae2 | 2011-07-13 21:17:59 +0000 | [diff] [blame] | 1180 | let Inst{31-28} = opc; |
Bruno Cardoso Lopes | 6b3a999 | 2011-01-20 16:58:48 +0000 | [diff] [blame] | 1181 | } |
| 1182 | |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1183 | // Two-address instructions |
| 1184 | class T2XIt<dag oops, dag iops, InstrItinClass itin, |
| 1185 | string asm, string cstr, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1186 | : Thumb2XI<oops, iops, AddrModeNone, 4, itin, asm, cstr, pattern>; |
Evan Cheng | 5adb66a | 2009-09-28 09:14:39 +0000 | [diff] [blame] | 1187 | |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1188 | // T2Iidxldst - Thumb2 indexed load / store instructions. |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1189 | class T2Iidxldst<bit signed, bits<2> opcod, bit load, bit pre, |
| 1190 | dag oops, dag iops, |
| 1191 | AddrMode am, IndexMode im, InstrItinClass itin, |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1192 | string opc, string asm, string cstr, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1193 | : InstARM<am, 4, im, ThumbFrm, GenericDomain, cstr, itin> { |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1194 | let OutOperandList = oops; |
Chris Lattner | b7d5226 | 2010-03-18 21:06:54 +0000 | [diff] [blame] | 1195 | let InOperandList = !con(iops, (ins pred:$p)); |
Chris Lattner | 78caacc | 2010-10-06 00:05:18 +0000 | [diff] [blame] | 1196 | let AsmString = !strconcat(opc, "${p}", asm); |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1197 | let Pattern = pattern; |
| 1198 | list<Predicate> Predicates = [IsThumb2]; |
Owen Anderson | f1a0090 | 2011-07-19 21:06:00 +0000 | [diff] [blame] | 1199 | let DecoderNamespace = "Thumb2"; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1200 | let Inst{31-27} = 0b11111; |
| 1201 | let Inst{26-25} = 0b00; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1202 | let Inst{24} = signed; |
| 1203 | let Inst{23} = 0; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1204 | let Inst{22-21} = opcod; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1205 | let Inst{20} = load; |
| 1206 | let Inst{11} = 1; |
Johnny Chen | d68e119 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 1207 | // (P, W) = (1, 1) Pre-indexed or (0, 1) Post-indexed |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1208 | let Inst{10} = pre; // The P bit. |
| 1209 | let Inst{8} = 1; // The W bit. |
Jim Grosbach | a79bd0e | 2010-12-10 20:47:29 +0000 | [diff] [blame] | 1210 | |
Owen Anderson | 6af50f7 | 2010-11-30 00:14:31 +0000 | [diff] [blame] | 1211 | bits<9> addr; |
| 1212 | let Inst{7-0} = addr{7-0}; |
Jim Grosbach | a79bd0e | 2010-12-10 20:47:29 +0000 | [diff] [blame] | 1213 | let Inst{9} = addr{8}; // Sign bit |
| 1214 | |
Owen Anderson | 6af50f7 | 2010-11-30 00:14:31 +0000 | [diff] [blame] | 1215 | bits<4> Rt; |
| 1216 | bits<4> Rn; |
| 1217 | let Inst{15-12} = Rt{3-0}; |
| 1218 | let Inst{19-16} = Rn{3-0}; |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1219 | } |
| 1220 | |
David Goodwin | c9d138f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 1221 | // Tv5Pat - Same as Pat<>, but requires V5T Thumb mode. |
| 1222 | class Tv5Pat<dag pattern, dag result> : Pat<pattern, result> { |
Jim Grosbach | 6797f89 | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 1223 | list<Predicate> Predicates = [IsThumb, IsThumb1Only, HasV5T]; |
David Goodwin | c9d138f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 1224 | } |
| 1225 | |
| 1226 | // T1Pat - Same as Pat<>, but requires that the compiler be in Thumb1 mode. |
| 1227 | class T1Pat<dag pattern, dag result> : Pat<pattern, result> { |
Jim Grosbach | 6797f89 | 2010-11-01 17:08:58 +0000 | [diff] [blame] | 1228 | list<Predicate> Predicates = [IsThumb, IsThumb1Only]; |
David Goodwin | c9d138f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 1229 | } |
Evan Cheng | e88d5ce | 2009-07-02 07:28:31 +0000 | [diff] [blame] | 1230 | |
Bruno Cardoso Lopes | 54ad87a | 2011-05-03 17:29:22 +0000 | [diff] [blame] | 1231 | // T2v6Pat - Same as Pat<>, but requires V6T2 Thumb2 mode. |
| 1232 | class T2v6Pat<dag pattern, dag result> : Pat<pattern, result> { |
| 1233 | list<Predicate> Predicates = [IsThumb2, HasV6T2]; |
| 1234 | } |
| 1235 | |
Evan Cheng | 9cb9e67 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 1236 | // T2Pat - Same as Pat<>, but requires that the compiler be in Thumb2 mode. |
| 1237 | class T2Pat<dag pattern, dag result> : Pat<pattern, result> { |
Evan Cheng | d770d9e | 2009-07-02 06:38:40 +0000 | [diff] [blame] | 1238 | list<Predicate> Predicates = [IsThumb2]; |
Evan Cheng | f49810c | 2009-06-23 17:48:47 +0000 | [diff] [blame] | 1239 | } |
| 1240 | |
Evan Cheng | 1309664 | 2008-08-29 06:41:12 +0000 | [diff] [blame] | 1241 | //===----------------------------------------------------------------------===// |
| 1242 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1243 | //===----------------------------------------------------------------------===// |
| 1244 | // ARM VFP Instruction templates. |
| 1245 | // |
| 1246 | |
David Goodwin | 3ca524e | 2009-07-10 17:03:29 +0000 | [diff] [blame] | 1247 | // Almost all VFP instructions are predicable. |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1248 | class VFPI<dag oops, dag iops, AddrMode am, int sz, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1249 | IndexMode im, Format f, InstrItinClass itin, |
| 1250 | string opc, string asm, string cstr, list<dag> pattern> |
Anton Korobeynikov | f95215f | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 1251 | : InstARM<am, sz, im, f, VFPDomain, cstr, itin> { |
Jim Grosbach | 499e886 | 2010-10-12 21:22:40 +0000 | [diff] [blame] | 1252 | bits<4> p; |
| 1253 | let Inst{31-28} = p; |
David Goodwin | 3ca524e | 2009-07-10 17:03:29 +0000 | [diff] [blame] | 1254 | let OutOperandList = oops; |
Chris Lattner | b7d5226 | 2010-03-18 21:06:54 +0000 | [diff] [blame] | 1255 | let InOperandList = !con(iops, (ins pred:$p)); |
Chris Lattner | 78caacc | 2010-10-06 00:05:18 +0000 | [diff] [blame] | 1256 | let AsmString = !strconcat(opc, "${p}", asm); |
David Goodwin | 3ca524e | 2009-07-10 17:03:29 +0000 | [diff] [blame] | 1257 | let Pattern = pattern; |
Bill Wendling | cf59026 | 2010-12-01 21:54:50 +0000 | [diff] [blame] | 1258 | let PostEncoderMethod = "VFPThumb2PostEncoder"; |
David Goodwin | 3ca524e | 2009-07-10 17:03:29 +0000 | [diff] [blame] | 1259 | list<Predicate> Predicates = [HasVFP2]; |
| 1260 | } |
| 1261 | |
| 1262 | // Special cases |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1263 | class VFPXI<dag oops, dag iops, AddrMode am, int sz, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1264 | IndexMode im, Format f, InstrItinClass itin, |
| 1265 | string asm, string cstr, list<dag> pattern> |
Anton Korobeynikov | f95215f | 2009-11-02 00:10:38 +0000 | [diff] [blame] | 1266 | : InstARM<am, sz, im, f, VFPDomain, cstr, itin> { |
Bill Wendling | 6bc105a | 2010-11-17 00:45:23 +0000 | [diff] [blame] | 1267 | bits<4> p; |
| 1268 | let Inst{31-28} = p; |
David Goodwin | 3ca524e | 2009-07-10 17:03:29 +0000 | [diff] [blame] | 1269 | let OutOperandList = oops; |
| 1270 | let InOperandList = iops; |
Bob Wilson | d303846 | 2010-05-24 20:08:34 +0000 | [diff] [blame] | 1271 | let AsmString = asm; |
David Goodwin | 3ca524e | 2009-07-10 17:03:29 +0000 | [diff] [blame] | 1272 | let Pattern = pattern; |
Bill Wendling | cf59026 | 2010-12-01 21:54:50 +0000 | [diff] [blame] | 1273 | let PostEncoderMethod = "VFPThumb2PostEncoder"; |
David Goodwin | 3ca524e | 2009-07-10 17:03:29 +0000 | [diff] [blame] | 1274 | list<Predicate> Predicates = [HasVFP2]; |
| 1275 | } |
| 1276 | |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1277 | class VFPAI<dag oops, dag iops, Format f, InstrItinClass itin, |
| 1278 | string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1279 | : VFPI<oops, iops, AddrModeNone, 4, IndexModeNone, f, itin, |
Bill Wendling | cf59026 | 2010-12-01 21:54:50 +0000 | [diff] [blame] | 1280 | opc, asm, "", pattern> { |
| 1281 | let PostEncoderMethod = "VFPThumb2PostEncoder"; |
| 1282 | } |
David Goodwin | 3ca524e | 2009-07-10 17:03:29 +0000 | [diff] [blame] | 1283 | |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1284 | // ARM VFP addrmode5 loads and stores |
| 1285 | class ADI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1286 | InstrItinClass itin, |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1287 | string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1288 | : VFPI<oops, iops, AddrMode5, 4, IndexModeNone, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1289 | VFPLdStFrm, itin, opc, asm, "", pattern> { |
Bill Wendling | 2f46f1f | 2010-11-04 00:59:42 +0000 | [diff] [blame] | 1290 | // Instruction operands. |
| 1291 | bits<5> Dd; |
| 1292 | bits<13> addr; |
| 1293 | |
| 1294 | // Encode instruction operands. |
| 1295 | let Inst{23} = addr{8}; // U (add = (U == '1')) |
| 1296 | let Inst{22} = Dd{4}; |
| 1297 | let Inst{19-16} = addr{12-9}; // Rn |
| 1298 | let Inst{15-12} = Dd{3-0}; |
| 1299 | let Inst{7-0} = addr{7-0}; // imm8 |
| 1300 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1301 | // TODO: Mark the instructions with the appropriate subtarget info. |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1302 | let Inst{27-24} = opcod1; |
| 1303 | let Inst{21-20} = opcod2; |
Bill Wendling | a0c14ef | 2010-10-12 22:03:19 +0000 | [diff] [blame] | 1304 | let Inst{11-9} = 0b101; |
| 1305 | let Inst{8} = 1; // Double precision |
Anton Korobeynikov | 2e1da9f | 2009-11-02 00:11:06 +0000 | [diff] [blame] | 1306 | |
Evan Cheng | 5eda282 | 2011-02-16 00:35:02 +0000 | [diff] [blame] | 1307 | // Loads & stores operate on both NEON and VFP pipelines. |
Jakob Stoklund Olesen | fddb766 | 2010-04-05 03:10:20 +0000 | [diff] [blame] | 1308 | let D = VFPNeonDomain; |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1309 | } |
| 1310 | |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1311 | class ASI5<bits<4> opcod1, bits<2> opcod2, dag oops, dag iops, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1312 | InstrItinClass itin, |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1313 | string opc, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1314 | : VFPI<oops, iops, AddrMode5, 4, IndexModeNone, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1315 | VFPLdStFrm, itin, opc, asm, "", pattern> { |
Bill Wendling | 2f46f1f | 2010-11-04 00:59:42 +0000 | [diff] [blame] | 1316 | // Instruction operands. |
| 1317 | bits<5> Sd; |
| 1318 | bits<13> addr; |
| 1319 | |
| 1320 | // Encode instruction operands. |
| 1321 | let Inst{23} = addr{8}; // U (add = (U == '1')) |
| 1322 | let Inst{22} = Sd{0}; |
| 1323 | let Inst{19-16} = addr{12-9}; // Rn |
| 1324 | let Inst{15-12} = Sd{4-1}; |
| 1325 | let Inst{7-0} = addr{7-0}; // imm8 |
| 1326 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1327 | // TODO: Mark the instructions with the appropriate subtarget info. |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1328 | let Inst{27-24} = opcod1; |
| 1329 | let Inst{21-20} = opcod2; |
Bill Wendling | a0c14ef | 2010-10-12 22:03:19 +0000 | [diff] [blame] | 1330 | let Inst{11-9} = 0b101; |
| 1331 | let Inst{8} = 0; // Single precision |
Evan Cheng | 5eda282 | 2011-02-16 00:35:02 +0000 | [diff] [blame] | 1332 | |
| 1333 | // Loads & stores operate on both NEON and VFP pipelines. |
| 1334 | let D = VFPNeonDomain; |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1335 | } |
| 1336 | |
Bob Wilson | 9d4ebc0 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 1337 | // VFP Load / store multiple pseudo instructions. |
| 1338 | class PseudoVFPLdStM<dag oops, dag iops, InstrItinClass itin, string cstr, |
| 1339 | list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1340 | : InstARM<AddrMode4, 4, IndexModeNone, Pseudo, VFPNeonDomain, |
Bob Wilson | 9d4ebc0 | 2010-09-16 00:31:02 +0000 | [diff] [blame] | 1341 | cstr, itin> { |
| 1342 | let OutOperandList = oops; |
| 1343 | let InOperandList = !con(iops, (ins pred:$p)); |
| 1344 | let Pattern = pattern; |
| 1345 | list<Predicate> Predicates = [HasVFP2]; |
| 1346 | } |
| 1347 | |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1348 | // Load / store multiple |
Jim Grosbach | 72db182 | 2010-09-08 00:25:50 +0000 | [diff] [blame] | 1349 | class AXDI4<dag oops, dag iops, IndexMode im, InstrItinClass itin, |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1350 | string asm, string cstr, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1351 | : VFPXI<oops, iops, AddrMode4, 4, im, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1352 | VFPLdStMulFrm, itin, asm, cstr, pattern> { |
Bill Wendling | 6bc105a | 2010-11-17 00:45:23 +0000 | [diff] [blame] | 1353 | // Instruction operands. |
| 1354 | bits<4> Rn; |
| 1355 | bits<13> regs; |
| 1356 | |
| 1357 | // Encode instruction operands. |
| 1358 | let Inst{19-16} = Rn; |
| 1359 | let Inst{22} = regs{12}; |
| 1360 | let Inst{15-12} = regs{11-8}; |
| 1361 | let Inst{7-0} = regs{7-0}; |
| 1362 | |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1363 | // TODO: Mark the instructions with the appropriate subtarget info. |
| 1364 | let Inst{27-25} = 0b110; |
Bill Wendling | a0c14ef | 2010-10-12 22:03:19 +0000 | [diff] [blame] | 1365 | let Inst{11-9} = 0b101; |
| 1366 | let Inst{8} = 1; // Double precision |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1367 | } |
| 1368 | |
Jim Grosbach | 72db182 | 2010-09-08 00:25:50 +0000 | [diff] [blame] | 1369 | class AXSI4<dag oops, dag iops, IndexMode im, InstrItinClass itin, |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 1370 | string asm, string cstr, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1371 | : VFPXI<oops, iops, AddrMode4, 4, im, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1372 | VFPLdStMulFrm, itin, asm, cstr, pattern> { |
Bill Wendling | 6bc105a | 2010-11-17 00:45:23 +0000 | [diff] [blame] | 1373 | // Instruction operands. |
| 1374 | bits<4> Rn; |
| 1375 | bits<13> regs; |
| 1376 | |
| 1377 | // Encode instruction operands. |
| 1378 | let Inst{19-16} = Rn; |
| 1379 | let Inst{22} = regs{8}; |
| 1380 | let Inst{15-12} = regs{12-9}; |
| 1381 | let Inst{7-0} = regs{7-0}; |
| 1382 | |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1383 | // TODO: Mark the instructions with the appropriate subtarget info. |
| 1384 | let Inst{27-25} = 0b110; |
Bill Wendling | a0c14ef | 2010-10-12 22:03:19 +0000 | [diff] [blame] | 1385 | let Inst{11-9} = 0b101; |
| 1386 | let Inst{8} = 0; // Single precision |
Evan Cheng | cd8e66a | 2008-11-11 21:48:44 +0000 | [diff] [blame] | 1387 | } |
| 1388 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1389 | // Double precision, unary |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1390 | class ADuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4, |
| 1391 | bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc, |
| 1392 | string asm, list<dag> pattern> |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1393 | : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> { |
Bill Wendling | 6966119 | 2010-11-01 06:00:39 +0000 | [diff] [blame] | 1394 | // Instruction operands. |
| 1395 | bits<5> Dd; |
| 1396 | bits<5> Dm; |
| 1397 | |
| 1398 | // Encode instruction operands. |
| 1399 | let Inst{3-0} = Dm{3-0}; |
| 1400 | let Inst{5} = Dm{4}; |
| 1401 | let Inst{15-12} = Dd{3-0}; |
| 1402 | let Inst{22} = Dd{4}; |
| 1403 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1404 | let Inst{27-23} = opcod1; |
| 1405 | let Inst{21-20} = opcod2; |
| 1406 | let Inst{19-16} = opcod3; |
Bill Wendling | a0c14ef | 2010-10-12 22:03:19 +0000 | [diff] [blame] | 1407 | let Inst{11-9} = 0b101; |
| 1408 | let Inst{8} = 1; // Double precision |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1409 | let Inst{7-6} = opcod4; |
| 1410 | let Inst{4} = opcod5; |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1411 | } |
| 1412 | |
| 1413 | // Double precision, binary |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1414 | class ADbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1415 | dag iops, InstrItinClass itin, string opc, string asm, |
| 1416 | list<dag> pattern> |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1417 | : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> { |
Bill Wendling | 6966119 | 2010-11-01 06:00:39 +0000 | [diff] [blame] | 1418 | // Instruction operands. |
| 1419 | bits<5> Dd; |
| 1420 | bits<5> Dn; |
| 1421 | bits<5> Dm; |
| 1422 | |
| 1423 | // Encode instruction operands. |
| 1424 | let Inst{3-0} = Dm{3-0}; |
| 1425 | let Inst{5} = Dm{4}; |
| 1426 | let Inst{19-16} = Dn{3-0}; |
| 1427 | let Inst{7} = Dn{4}; |
| 1428 | let Inst{15-12} = Dd{3-0}; |
| 1429 | let Inst{22} = Dd{4}; |
| 1430 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1431 | let Inst{27-23} = opcod1; |
| 1432 | let Inst{21-20} = opcod2; |
Bill Wendling | a0c14ef | 2010-10-12 22:03:19 +0000 | [diff] [blame] | 1433 | let Inst{11-9} = 0b101; |
| 1434 | let Inst{8} = 1; // Double precision |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1435 | let Inst{6} = op6; |
| 1436 | let Inst{4} = op4; |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1437 | } |
| 1438 | |
| 1439 | // Single precision, unary |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1440 | class ASuI<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4, |
| 1441 | bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc, |
| 1442 | string asm, list<dag> pattern> |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1443 | : VFPAI<oops, iops, VFPUnaryFrm, itin, opc, asm, pattern> { |
Bill Wendling | 6966119 | 2010-11-01 06:00:39 +0000 | [diff] [blame] | 1444 | // Instruction operands. |
| 1445 | bits<5> Sd; |
| 1446 | bits<5> Sm; |
| 1447 | |
| 1448 | // Encode instruction operands. |
| 1449 | let Inst{3-0} = Sm{4-1}; |
| 1450 | let Inst{5} = Sm{0}; |
| 1451 | let Inst{15-12} = Sd{4-1}; |
| 1452 | let Inst{22} = Sd{0}; |
| 1453 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1454 | let Inst{27-23} = opcod1; |
| 1455 | let Inst{21-20} = opcod2; |
| 1456 | let Inst{19-16} = opcod3; |
Bill Wendling | a0c14ef | 2010-10-12 22:03:19 +0000 | [diff] [blame] | 1457 | let Inst{11-9} = 0b101; |
| 1458 | let Inst{8} = 0; // Single precision |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1459 | let Inst{7-6} = opcod4; |
| 1460 | let Inst{4} = opcod5; |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1461 | } |
| 1462 | |
Bill Wendling | 43f7b2d | 2010-12-01 02:42:55 +0000 | [diff] [blame] | 1463 | // Single precision unary, if no NEON. Same as ASuI except not available if |
| 1464 | // NEON is enabled. |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1465 | class ASuIn<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<2> opcod4, |
| 1466 | bit opcod5, dag oops, dag iops, InstrItinClass itin, string opc, |
| 1467 | string asm, list<dag> pattern> |
| 1468 | : ASuI<opcod1, opcod2, opcod3, opcod4, opcod5, oops, iops, itin, opc, asm, |
| 1469 | pattern> { |
David Goodwin | 53e4471 | 2009-08-04 20:39:05 +0000 | [diff] [blame] | 1470 | list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP]; |
| 1471 | } |
| 1472 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1473 | // Single precision, binary |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1474 | class ASbI<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops, dag iops, |
| 1475 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1476 | : VFPAI<oops, iops, VFPBinaryFrm, itin, opc, asm, pattern> { |
Bill Wendling | 6966119 | 2010-11-01 06:00:39 +0000 | [diff] [blame] | 1477 | // Instruction operands. |
| 1478 | bits<5> Sd; |
| 1479 | bits<5> Sn; |
| 1480 | bits<5> Sm; |
| 1481 | |
| 1482 | // Encode instruction operands. |
| 1483 | let Inst{3-0} = Sm{4-1}; |
| 1484 | let Inst{5} = Sm{0}; |
| 1485 | let Inst{19-16} = Sn{4-1}; |
| 1486 | let Inst{7} = Sn{0}; |
| 1487 | let Inst{15-12} = Sd{4-1}; |
| 1488 | let Inst{22} = Sd{0}; |
| 1489 | |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1490 | let Inst{27-23} = opcod1; |
| 1491 | let Inst{21-20} = opcod2; |
Bill Wendling | a0c14ef | 2010-10-12 22:03:19 +0000 | [diff] [blame] | 1492 | let Inst{11-9} = 0b101; |
| 1493 | let Inst{8} = 0; // Single precision |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1494 | let Inst{6} = op6; |
| 1495 | let Inst{4} = op4; |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1496 | } |
| 1497 | |
Bill Wendling | 43f7b2d | 2010-12-01 02:42:55 +0000 | [diff] [blame] | 1498 | // Single precision binary, if no NEON. Same as ASbI except not available if |
| 1499 | // NEON is enabled. |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1500 | class ASbIn<bits<5> opcod1, bits<2> opcod2, bit op6, bit op4, dag oops, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1501 | dag iops, InstrItinClass itin, string opc, string asm, |
| 1502 | list<dag> pattern> |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1503 | : ASbI<opcod1, opcod2, op6, op4, oops, iops, itin, opc, asm, pattern> { |
David Goodwin | 42a83f2 | 2009-08-04 17:53:06 +0000 | [diff] [blame] | 1504 | list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP]; |
Bill Wendling | 6966119 | 2010-11-01 06:00:39 +0000 | [diff] [blame] | 1505 | |
| 1506 | // Instruction operands. |
| 1507 | bits<5> Sd; |
| 1508 | bits<5> Sn; |
| 1509 | bits<5> Sm; |
| 1510 | |
| 1511 | // Encode instruction operands. |
| 1512 | let Inst{3-0} = Sm{4-1}; |
| 1513 | let Inst{5} = Sm{0}; |
| 1514 | let Inst{19-16} = Sn{4-1}; |
| 1515 | let Inst{7} = Sn{0}; |
| 1516 | let Inst{15-12} = Sd{4-1}; |
| 1517 | let Inst{22} = Sd{0}; |
David Goodwin | 42a83f2 | 2009-08-04 17:53:06 +0000 | [diff] [blame] | 1518 | } |
| 1519 | |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1520 | // VFP conversion instructions |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1521 | class AVConv1I<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4, |
| 1522 | dag oops, dag iops, InstrItinClass itin, string opc, string asm, |
| 1523 | list<dag> pattern> |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1524 | : VFPAI<oops, iops, VFPConv1Frm, itin, opc, asm, pattern> { |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1525 | let Inst{27-23} = opcod1; |
| 1526 | let Inst{21-20} = opcod2; |
| 1527 | let Inst{19-16} = opcod3; |
| 1528 | let Inst{11-8} = opcod4; |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1529 | let Inst{6} = 1; |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1530 | let Inst{4} = 0; |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1531 | } |
| 1532 | |
Johnny Chen | 811663f | 2010-02-11 18:47:03 +0000 | [diff] [blame] | 1533 | // VFP conversion between floating-point and fixed-point |
| 1534 | class AVConv1XI<bits<5> op1, bits<2> op2, bits<4> op3, bits<4> op4, bit op5, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1535 | dag oops, dag iops, InstrItinClass itin, string opc, string asm, |
| 1536 | list<dag> pattern> |
Johnny Chen | 811663f | 2010-02-11 18:47:03 +0000 | [diff] [blame] | 1537 | : AVConv1I<op1, op2, op3, op4, oops, iops, itin, opc, asm, pattern> { |
| 1538 | // size (fixed-point number): sx == 0 ? 16 : 32 |
| 1539 | let Inst{7} = op5; // sx |
| 1540 | } |
| 1541 | |
David Goodwin | 338268c | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 1542 | // VFP conversion instructions, if no NEON |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1543 | class AVConv1In<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3, bits<4> opcod4, |
David Goodwin | 338268c | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 1544 | dag oops, dag iops, InstrItinClass itin, |
| 1545 | string opc, string asm, list<dag> pattern> |
Johnny Chen | 69a8c7f | 2010-01-29 23:21:10 +0000 | [diff] [blame] | 1546 | : AVConv1I<opcod1, opcod2, opcod3, opcod4, oops, iops, itin, opc, asm, |
| 1547 | pattern> { |
David Goodwin | 338268c | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 1548 | list<Predicate> Predicates = [HasVFP2,DontUseNEONForFP]; |
| 1549 | } |
| 1550 | |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1551 | class AVConvXI<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, Format f, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1552 | InstrItinClass itin, |
| 1553 | string opc, string asm, list<dag> pattern> |
| 1554 | : VFPAI<oops, iops, f, itin, opc, asm, pattern> { |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1555 | let Inst{27-20} = opcod1; |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 1556 | let Inst{11-8} = opcod2; |
| 1557 | let Inst{4} = 1; |
| 1558 | } |
| 1559 | |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1560 | class AVConv2I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, |
| 1561 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
| 1562 | : AVConvXI<opcod1, opcod2, oops, iops, VFPConv2Frm, itin, opc, asm, pattern>; |
Evan Cheng | 0a0ab13 | 2008-11-11 22:46:12 +0000 | [diff] [blame] | 1563 | |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1564 | class AVConv3I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1565 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
| 1566 | : AVConvXI<opcod1, opcod2, oops, iops, VFPConv3Frm, itin, opc, asm, pattern>; |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1567 | |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1568 | class AVConv4I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, |
| 1569 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
| 1570 | : AVConvXI<opcod1, opcod2, oops, iops, VFPConv4Frm, itin, opc, asm, pattern>; |
Evan Cheng | 80a1198 | 2008-11-12 06:41:41 +0000 | [diff] [blame] | 1571 | |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1572 | class AVConv5I<bits<8> opcod1, bits<4> opcod2, dag oops, dag iops, |
| 1573 | InstrItinClass itin, string opc, string asm, list<dag> pattern> |
| 1574 | : AVConvXI<opcod1, opcod2, oops, iops, VFPConv5Frm, itin, opc, asm, pattern>; |
Evan Cheng | 78be83d | 2008-11-11 19:40:26 +0000 | [diff] [blame] | 1575 | |
Evan Cheng | 96581d3 | 2008-11-11 02:11:05 +0000 | [diff] [blame] | 1576 | //===----------------------------------------------------------------------===// |
| 1577 | |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1578 | //===----------------------------------------------------------------------===// |
| 1579 | // ARM NEON Instruction templates. |
| 1580 | // |
Evan Cheng | 1309664 | 2008-08-29 06:41:12 +0000 | [diff] [blame] | 1581 | |
Johnny Chen | caa608e | 2010-03-20 00:17:00 +0000 | [diff] [blame] | 1582 | class NeonI<dag oops, dag iops, AddrMode am, IndexMode im, Format f, |
| 1583 | InstrItinClass itin, string opc, string dt, string asm, string cstr, |
| 1584 | list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1585 | : InstARM<am, 4, im, f, NeonDomain, cstr, itin> { |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1586 | let OutOperandList = oops; |
Chris Lattner | b7d5226 | 2010-03-18 21:06:54 +0000 | [diff] [blame] | 1587 | let InOperandList = !con(iops, (ins pred:$p)); |
Chris Lattner | 78caacc | 2010-10-06 00:05:18 +0000 | [diff] [blame] | 1588 | let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm); |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1589 | let Pattern = pattern; |
| 1590 | list<Predicate> Predicates = [HasNEON]; |
| 1591 | } |
| 1592 | |
| 1593 | // Same as NeonI except it does not have a "data type" specifier. |
Johnny Chen | 927b88f | 2010-03-23 20:40:44 +0000 | [diff] [blame] | 1594 | class NeonXI<dag oops, dag iops, AddrMode am, IndexMode im, Format f, |
| 1595 | InstrItinClass itin, string opc, string asm, string cstr, |
| 1596 | list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1597 | : InstARM<am, 4, im, f, NeonDomain, cstr, itin> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1598 | let OutOperandList = oops; |
Chris Lattner | b7d5226 | 2010-03-18 21:06:54 +0000 | [diff] [blame] | 1599 | let InOperandList = !con(iops, (ins pred:$p)); |
Chris Lattner | 78caacc | 2010-10-06 00:05:18 +0000 | [diff] [blame] | 1600 | let AsmString = !strconcat(opc, "${p}", "\t", asm); |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1601 | let Pattern = pattern; |
| 1602 | list<Predicate> Predicates = [HasNEON]; |
Evan Cheng | 1309664 | 2008-08-29 06:41:12 +0000 | [diff] [blame] | 1603 | } |
| 1604 | |
Bob Wilson | b07c171 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 1605 | class NLdSt<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4, |
| 1606 | dag oops, dag iops, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1607 | string opc, string dt, string asm, string cstr, list<dag> pattern> |
Johnny Chen | caa608e | 2010-03-20 00:17:00 +0000 | [diff] [blame] | 1608 | : NeonI<oops, iops, AddrMode6, IndexModeNone, NLdStFrm, itin, opc, dt, asm, |
| 1609 | cstr, pattern> { |
Bob Wilson | 205a5ca | 2009-07-08 18:11:30 +0000 | [diff] [blame] | 1610 | let Inst{31-24} = 0b11110100; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1611 | let Inst{23} = op23; |
Jim Grosbach | 780d207 | 2009-10-20 00:19:08 +0000 | [diff] [blame] | 1612 | let Inst{21-20} = op21_20; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1613 | let Inst{11-8} = op11_8; |
| 1614 | let Inst{7-4} = op7_4; |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 1615 | |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 1616 | let PostEncoderMethod = "NEONThumb2LoadStorePostEncoder"; |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 1617 | |
Owen Anderson | d9aa7d3 | 2010-11-02 00:05:05 +0000 | [diff] [blame] | 1618 | bits<5> Vd; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1619 | bits<6> Rn; |
| 1620 | bits<4> Rm; |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 1621 | |
Owen Anderson | d9aa7d3 | 2010-11-02 00:05:05 +0000 | [diff] [blame] | 1622 | let Inst{22} = Vd{4}; |
| 1623 | let Inst{15-12} = Vd{3-0}; |
Owen Anderson | f431eda | 2010-11-02 23:47:29 +0000 | [diff] [blame] | 1624 | let Inst{19-16} = Rn{3-0}; |
| 1625 | let Inst{3-0} = Rm{3-0}; |
Bob Wilson | 205a5ca | 2009-07-08 18:11:30 +0000 | [diff] [blame] | 1626 | } |
| 1627 | |
Owen Anderson | d138d70 | 2010-11-02 20:47:39 +0000 | [diff] [blame] | 1628 | class NLdStLn<bit op23, bits<2> op21_20, bits<4> op11_8, bits<4> op7_4, |
| 1629 | dag oops, dag iops, InstrItinClass itin, |
| 1630 | string opc, string dt, string asm, string cstr, list<dag> pattern> |
| 1631 | : NLdSt<op23, op21_20, op11_8, op7_4, oops, iops, itin, opc, |
| 1632 | dt, asm, cstr, pattern> { |
| 1633 | bits<3> lane; |
| 1634 | } |
| 1635 | |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1636 | class PseudoNLdSt<dag oops, dag iops, InstrItinClass itin, string cstr> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1637 | : InstARM<AddrMode6, 4, IndexModeNone, Pseudo, NeonDomain, cstr, |
Bob Wilson | 709d592 | 2010-08-25 23:27:42 +0000 | [diff] [blame] | 1638 | itin> { |
| 1639 | let OutOperandList = oops; |
| 1640 | let InOperandList = !con(iops, (ins pred:$p)); |
| 1641 | list<Predicate> Predicates = [HasNEON]; |
| 1642 | } |
| 1643 | |
Jim Grosbach | 7cd2729 | 2010-10-06 20:36:55 +0000 | [diff] [blame] | 1644 | class PseudoNeonI<dag oops, dag iops, InstrItinClass itin, string cstr, |
| 1645 | list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1646 | : InstARM<AddrModeNone, 4, IndexModeNone, Pseudo, NeonDomain, cstr, |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 1647 | itin> { |
| 1648 | let OutOperandList = oops; |
| 1649 | let InOperandList = !con(iops, (ins pred:$p)); |
Jim Grosbach | 7cd2729 | 2010-10-06 20:36:55 +0000 | [diff] [blame] | 1650 | let Pattern = pattern; |
Bob Wilson | bd916c5 | 2010-09-13 23:55:10 +0000 | [diff] [blame] | 1651 | list<Predicate> Predicates = [HasNEON]; |
| 1652 | } |
| 1653 | |
Johnny Chen | 785516a | 2010-03-23 16:43:47 +0000 | [diff] [blame] | 1654 | class NDataI<dag oops, dag iops, Format f, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1655 | string opc, string dt, string asm, string cstr, list<dag> pattern> |
Johnny Chen | 785516a | 2010-03-23 16:43:47 +0000 | [diff] [blame] | 1656 | : NeonI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, dt, asm, cstr, |
| 1657 | pattern> { |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1658 | let Inst{31-25} = 0b1111001; |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 1659 | let PostEncoderMethod = "NEONThumb2DataIPostEncoder"; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1660 | } |
| 1661 | |
Johnny Chen | 927b88f | 2010-03-23 20:40:44 +0000 | [diff] [blame] | 1662 | class NDataXI<dag oops, dag iops, Format f, InstrItinClass itin, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1663 | string opc, string asm, string cstr, list<dag> pattern> |
Johnny Chen | 927b88f | 2010-03-23 20:40:44 +0000 | [diff] [blame] | 1664 | : NeonXI<oops, iops, AddrModeNone, IndexModeNone, f, itin, opc, asm, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1665 | cstr, pattern> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1666 | let Inst{31-25} = 0b1111001; |
Owen Anderson | ac00e96 | 2010-12-10 22:32:08 +0000 | [diff] [blame] | 1667 | let PostEncoderMethod = "NEONThumb2DataIPostEncoder"; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1668 | } |
| 1669 | |
| 1670 | // NEON "one register and a modified immediate" format. |
| 1671 | class N1ModImm<bit op23, bits<3> op21_19, bits<4> op11_8, bit op7, bit op6, |
| 1672 | bit op5, bit op4, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1673 | dag oops, dag iops, InstrItinClass itin, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1674 | string opc, string dt, string asm, string cstr, |
| 1675 | list<dag> pattern> |
Johnny Chen | a271174 | 2010-03-23 23:09:14 +0000 | [diff] [blame] | 1676 | : NDataI<oops, iops, N1RegModImmFrm, itin, opc, dt, asm, cstr, pattern> { |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1677 | let Inst{23} = op23; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1678 | let Inst{21-19} = op21_19; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1679 | let Inst{11-8} = op11_8; |
| 1680 | let Inst{7} = op7; |
| 1681 | let Inst{6} = op6; |
| 1682 | let Inst{5} = op5; |
| 1683 | let Inst{4} = op4; |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 1684 | |
Owen Anderson | a88ea03 | 2010-10-26 17:40:54 +0000 | [diff] [blame] | 1685 | // Instruction operands. |
| 1686 | bits<5> Vd; |
| 1687 | bits<13> SIMM; |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 1688 | |
Owen Anderson | a88ea03 | 2010-10-26 17:40:54 +0000 | [diff] [blame] | 1689 | let Inst{15-12} = Vd{3-0}; |
| 1690 | let Inst{22} = Vd{4}; |
| 1691 | let Inst{24} = SIMM{7}; |
| 1692 | let Inst{18-16} = SIMM{6-4}; |
| 1693 | let Inst{3-0} = SIMM{3-0}; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1694 | } |
| 1695 | |
| 1696 | // NEON 2 vector register format. |
| 1697 | class N2V<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16, |
| 1698 | bits<5> op11_7, bit op6, bit op4, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1699 | dag oops, dag iops, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1700 | string opc, string dt, string asm, string cstr, list<dag> pattern> |
Johnny Chen | c5f413a | 2010-03-24 00:57:50 +0000 | [diff] [blame] | 1701 | : NDataI<oops, iops, N2RegFrm, itin, opc, dt, asm, cstr, pattern> { |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1702 | let Inst{24-23} = op24_23; |
| 1703 | let Inst{21-20} = op21_20; |
| 1704 | let Inst{19-18} = op19_18; |
| 1705 | let Inst{17-16} = op17_16; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1706 | let Inst{11-7} = op11_7; |
| 1707 | let Inst{6} = op6; |
| 1708 | let Inst{4} = op4; |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 1709 | |
Owen Anderson | 162875a | 2010-10-25 18:43:52 +0000 | [diff] [blame] | 1710 | // Instruction operands. |
| 1711 | bits<5> Vd; |
| 1712 | bits<5> Vm; |
| 1713 | |
| 1714 | let Inst{15-12} = Vd{3-0}; |
| 1715 | let Inst{22} = Vd{4}; |
| 1716 | let Inst{3-0} = Vm{3-0}; |
| 1717 | let Inst{5} = Vm{4}; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1718 | } |
| 1719 | |
| 1720 | // Same as N2V except it doesn't have a datatype suffix. |
| 1721 | class N2VX<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, bits<2> op17_16, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1722 | bits<5> op11_7, bit op6, bit op4, |
| 1723 | dag oops, dag iops, InstrItinClass itin, |
| 1724 | string opc, string asm, string cstr, list<dag> pattern> |
Johnny Chen | c5f413a | 2010-03-24 00:57:50 +0000 | [diff] [blame] | 1725 | : NDataXI<oops, iops, N2RegFrm, itin, opc, asm, cstr, pattern> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1726 | let Inst{24-23} = op24_23; |
| 1727 | let Inst{21-20} = op21_20; |
| 1728 | let Inst{19-18} = op19_18; |
| 1729 | let Inst{17-16} = op17_16; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1730 | let Inst{11-7} = op11_7; |
| 1731 | let Inst{6} = op6; |
| 1732 | let Inst{4} = op4; |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 1733 | |
Owen Anderson | 162875a | 2010-10-25 18:43:52 +0000 | [diff] [blame] | 1734 | // Instruction operands. |
| 1735 | bits<5> Vd; |
| 1736 | bits<5> Vm; |
| 1737 | |
| 1738 | let Inst{15-12} = Vd{3-0}; |
| 1739 | let Inst{22} = Vd{4}; |
| 1740 | let Inst{3-0} = Vm{3-0}; |
| 1741 | let Inst{5} = Vm{4}; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1742 | } |
| 1743 | |
| 1744 | // NEON 2 vector register with immediate. |
Bob Wilson | 507df40 | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1745 | class N2VImm<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4, |
Johnny Chen | fa80bec | 2010-03-25 20:39:04 +0000 | [diff] [blame] | 1746 | dag oops, dag iops, Format f, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1747 | string opc, string dt, string asm, string cstr, list<dag> pattern> |
Johnny Chen | fa80bec | 2010-03-25 20:39:04 +0000 | [diff] [blame] | 1748 | : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> { |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1749 | let Inst{24} = op24; |
| 1750 | let Inst{23} = op23; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1751 | let Inst{11-8} = op11_8; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1752 | let Inst{7} = op7; |
| 1753 | let Inst{6} = op6; |
| 1754 | let Inst{4} = op4; |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 1755 | |
Owen Anderson | 3557d00 | 2010-10-26 20:56:57 +0000 | [diff] [blame] | 1756 | // Instruction operands. |
| 1757 | bits<5> Vd; |
| 1758 | bits<5> Vm; |
| 1759 | bits<6> SIMM; |
| 1760 | |
| 1761 | let Inst{15-12} = Vd{3-0}; |
| 1762 | let Inst{22} = Vd{4}; |
| 1763 | let Inst{3-0} = Vm{3-0}; |
| 1764 | let Inst{5} = Vm{4}; |
| 1765 | let Inst{21-16} = SIMM{5-0}; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1766 | } |
| 1767 | |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1768 | // NEON 3 vector register format. |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 1769 | |
Jim Grosbach | 6635b04 | 2011-05-19 17:34:53 +0000 | [diff] [blame] | 1770 | class N3VCommon<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6, |
| 1771 | bit op4, dag oops, dag iops, Format f, InstrItinClass itin, |
| 1772 | string opc, string dt, string asm, string cstr, |
| 1773 | list<dag> pattern> |
Johnny Chen | c6e704d | 2010-03-26 21:26:28 +0000 | [diff] [blame] | 1774 | : NDataI<oops, iops, f, itin, opc, dt, asm, cstr, pattern> { |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1775 | let Inst{24} = op24; |
| 1776 | let Inst{23} = op23; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1777 | let Inst{21-20} = op21_20; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1778 | let Inst{11-8} = op11_8; |
| 1779 | let Inst{6} = op6; |
| 1780 | let Inst{4} = op4; |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 1781 | } |
| 1782 | |
| 1783 | class N3V<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6, bit op4, |
| 1784 | dag oops, dag iops, Format f, InstrItinClass itin, |
| 1785 | string opc, string dt, string asm, string cstr, list<dag> pattern> |
| 1786 | : N3VCommon<op24, op23, op21_20, op11_8, op6, op4, |
| 1787 | oops, iops, f, itin, opc, dt, asm, cstr, pattern> { |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 1788 | |
Owen Anderson | d451f88 | 2010-10-21 20:21:49 +0000 | [diff] [blame] | 1789 | // Instruction operands. |
| 1790 | bits<5> Vd; |
| 1791 | bits<5> Vn; |
| 1792 | bits<5> Vm; |
| 1793 | |
| 1794 | let Inst{15-12} = Vd{3-0}; |
| 1795 | let Inst{22} = Vd{4}; |
| 1796 | let Inst{19-16} = Vn{3-0}; |
| 1797 | let Inst{7} = Vn{4}; |
| 1798 | let Inst{3-0} = Vm{3-0}; |
| 1799 | let Inst{5} = Vm{4}; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1800 | } |
| 1801 | |
Jim Grosbach | 6635b04 | 2011-05-19 17:34:53 +0000 | [diff] [blame] | 1802 | class N3VLane32<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6, |
| 1803 | bit op4, dag oops, dag iops, Format f, InstrItinClass itin, |
| 1804 | string opc, string dt, string asm, string cstr, |
| 1805 | list<dag> pattern> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 1806 | : N3VCommon<op24, op23, op21_20, op11_8, op6, op4, |
| 1807 | oops, iops, f, itin, opc, dt, asm, cstr, pattern> { |
| 1808 | |
| 1809 | // Instruction operands. |
| 1810 | bits<5> Vd; |
| 1811 | bits<5> Vn; |
| 1812 | bits<5> Vm; |
| 1813 | bit lane; |
| 1814 | |
| 1815 | let Inst{15-12} = Vd{3-0}; |
| 1816 | let Inst{22} = Vd{4}; |
| 1817 | let Inst{19-16} = Vn{3-0}; |
| 1818 | let Inst{7} = Vn{4}; |
| 1819 | let Inst{3-0} = Vm{3-0}; |
| 1820 | let Inst{5} = lane; |
| 1821 | } |
| 1822 | |
Jim Grosbach | 6635b04 | 2011-05-19 17:34:53 +0000 | [diff] [blame] | 1823 | class N3VLane16<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6, |
| 1824 | bit op4, dag oops, dag iops, Format f, InstrItinClass itin, |
| 1825 | string opc, string dt, string asm, string cstr, |
| 1826 | list<dag> pattern> |
Owen Anderson | 6a7d36a | 2011-03-30 23:45:29 +0000 | [diff] [blame] | 1827 | : N3VCommon<op24, op23, op21_20, op11_8, op6, op4, |
| 1828 | oops, iops, f, itin, opc, dt, asm, cstr, pattern> { |
| 1829 | |
| 1830 | // Instruction operands. |
| 1831 | bits<5> Vd; |
| 1832 | bits<5> Vn; |
| 1833 | bits<5> Vm; |
| 1834 | bits<2> lane; |
| 1835 | |
| 1836 | let Inst{15-12} = Vd{3-0}; |
| 1837 | let Inst{22} = Vd{4}; |
| 1838 | let Inst{19-16} = Vn{3-0}; |
| 1839 | let Inst{7} = Vn{4}; |
| 1840 | let Inst{2-0} = Vm{2-0}; |
| 1841 | let Inst{5} = lane{1}; |
| 1842 | let Inst{3} = lane{0}; |
| 1843 | } |
| 1844 | |
Johnny Chen | 841e828 | 2010-03-23 21:35:03 +0000 | [diff] [blame] | 1845 | // Same as N3V except it doesn't have a data type suffix. |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1846 | class N3VX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op6, |
| 1847 | bit op4, |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1848 | dag oops, dag iops, Format f, InstrItinClass itin, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1849 | string opc, string asm, string cstr, list<dag> pattern> |
Bob Wilson | 10bc69c | 2010-03-27 03:56:52 +0000 | [diff] [blame] | 1850 | : NDataXI<oops, iops, f, itin, opc, asm, cstr, pattern> { |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1851 | let Inst{24} = op24; |
| 1852 | let Inst{23} = op23; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1853 | let Inst{21-20} = op21_20; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1854 | let Inst{11-8} = op11_8; |
| 1855 | let Inst{6} = op6; |
| 1856 | let Inst{4} = op4; |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 1857 | |
Owen Anderson | 8c71eff | 2010-10-25 18:28:30 +0000 | [diff] [blame] | 1858 | // Instruction operands. |
| 1859 | bits<5> Vd; |
| 1860 | bits<5> Vn; |
| 1861 | bits<5> Vm; |
| 1862 | |
| 1863 | let Inst{15-12} = Vd{3-0}; |
| 1864 | let Inst{22} = Vd{4}; |
| 1865 | let Inst{19-16} = Vn{3-0}; |
| 1866 | let Inst{7} = Vn{4}; |
| 1867 | let Inst{3-0} = Vm{3-0}; |
| 1868 | let Inst{5} = Vm{4}; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1869 | } |
| 1870 | |
| 1871 | // NEON VMOVs between scalar and core registers. |
| 1872 | class NVLaneOp<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1873 | dag oops, dag iops, Format f, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1874 | string opc, string dt, string asm, list<dag> pattern> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1875 | : InstARM<AddrModeNone, 4, IndexModeNone, f, NeonDomain, |
Bob Wilson | 0113559 | 2010-03-23 17:23:59 +0000 | [diff] [blame] | 1876 | "", itin> { |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1877 | let Inst{27-20} = opcod1; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1878 | let Inst{11-8} = opcod2; |
| 1879 | let Inst{6-5} = opcod3; |
| 1880 | let Inst{4} = 1; |
Johnny Chen | a961154 | 2011-04-06 18:27:46 +0000 | [diff] [blame] | 1881 | // A8.6.303, A8.6.328, A8.6.329 |
| 1882 | let Inst{3-0} = 0b0000; |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1883 | |
| 1884 | let OutOperandList = oops; |
Chris Lattner | b7d5226 | 2010-03-18 21:06:54 +0000 | [diff] [blame] | 1885 | let InOperandList = !con(iops, (ins pred:$p)); |
Chris Lattner | 78caacc | 2010-10-06 00:05:18 +0000 | [diff] [blame] | 1886 | let AsmString = !strconcat(opc, "${p}", ".", dt, "\t", asm); |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1887 | let Pattern = pattern; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1888 | list<Predicate> Predicates = [HasNEON]; |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 1889 | |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 1890 | let PostEncoderMethod = "NEONThumb2DupPostEncoder"; |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 1891 | |
Owen Anderson | d2fbdb7 | 2010-10-27 21:28:09 +0000 | [diff] [blame] | 1892 | bits<5> V; |
| 1893 | bits<4> R; |
Owen Anderson | f587a935 | 2010-10-27 19:25:54 +0000 | [diff] [blame] | 1894 | bits<4> p; |
Owen Anderson | d2fbdb7 | 2010-10-27 21:28:09 +0000 | [diff] [blame] | 1895 | bits<4> lane; |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 1896 | |
Owen Anderson | f587a935 | 2010-10-27 19:25:54 +0000 | [diff] [blame] | 1897 | let Inst{31-28} = p{3-0}; |
Owen Anderson | d2fbdb7 | 2010-10-27 21:28:09 +0000 | [diff] [blame] | 1898 | let Inst{7} = V{4}; |
| 1899 | let Inst{19-16} = V{3-0}; |
| 1900 | let Inst{15-12} = R{3-0}; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1901 | } |
| 1902 | class NVGetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1903 | dag oops, dag iops, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1904 | string opc, string dt, string asm, list<dag> pattern> |
Bob Wilson | 184723d | 2010-06-25 23:56:05 +0000 | [diff] [blame] | 1905 | : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NGetLnFrm, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1906 | opc, dt, asm, pattern>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1907 | class NVSetLane<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1908 | dag oops, dag iops, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1909 | string opc, string dt, string asm, list<dag> pattern> |
Bob Wilson | 184723d | 2010-06-25 23:56:05 +0000 | [diff] [blame] | 1910 | : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NSetLnFrm, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1911 | opc, dt, asm, pattern>; |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1912 | class NVDup<bits<8> opcod1, bits<4> opcod2, bits<2> opcod3, |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1913 | dag oops, dag iops, InstrItinClass itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1914 | string opc, string dt, string asm, list<dag> pattern> |
Bob Wilson | 184723d | 2010-06-25 23:56:05 +0000 | [diff] [blame] | 1915 | : NVLaneOp<opcod1, opcod2, opcod3, oops, iops, NDupFrm, itin, |
Evan Cheng | f81bf15 | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1916 | opc, dt, asm, pattern>; |
David Goodwin | 42a83f2 | 2009-08-04 17:53:06 +0000 | [diff] [blame] | 1917 | |
Johnny Chen | e4614f7 | 2010-03-25 17:01:27 +0000 | [diff] [blame] | 1918 | // Vector Duplicate Lane (from scalar to all elements) |
| 1919 | class NVDupLane<bits<4> op19_16, bit op6, dag oops, dag iops, |
| 1920 | InstrItinClass itin, string opc, string dt, string asm, |
| 1921 | list<dag> pattern> |
Johnny Chen | 2d2898e | 2010-03-25 21:49:12 +0000 | [diff] [blame] | 1922 | : NDataI<oops, iops, NVDupLnFrm, itin, opc, dt, asm, "", pattern> { |
Johnny Chen | e4614f7 | 2010-03-25 17:01:27 +0000 | [diff] [blame] | 1923 | let Inst{24-23} = 0b11; |
| 1924 | let Inst{21-20} = 0b11; |
| 1925 | let Inst{19-16} = op19_16; |
Bill Wendling | da2ae63 | 2010-08-31 07:50:46 +0000 | [diff] [blame] | 1926 | let Inst{11-7} = 0b11000; |
| 1927 | let Inst{6} = op6; |
| 1928 | let Inst{4} = 0; |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 1929 | |
Owen Anderson | f587a935 | 2010-10-27 19:25:54 +0000 | [diff] [blame] | 1930 | bits<5> Vd; |
| 1931 | bits<5> Vm; |
| 1932 | bits<4> lane; |
Jim Grosbach | a30a51b | 2010-11-19 22:42:55 +0000 | [diff] [blame] | 1933 | |
Owen Anderson | f587a935 | 2010-10-27 19:25:54 +0000 | [diff] [blame] | 1934 | let Inst{22} = Vd{4}; |
| 1935 | let Inst{15-12} = Vd{3-0}; |
| 1936 | let Inst{5} = Vm{4}; |
| 1937 | let Inst{3-0} = Vm{3-0}; |
Johnny Chen | e4614f7 | 2010-03-25 17:01:27 +0000 | [diff] [blame] | 1938 | } |
| 1939 | |
David Goodwin | 42a83f2 | 2009-08-04 17:53:06 +0000 | [diff] [blame] | 1940 | // NEONFPPat - Same as Pat<>, but requires that the compiler be using NEON |
| 1941 | // for single-precision FP. |
| 1942 | class NEONFPPat<dag pattern, dag result> : Pat<pattern, result> { |
| 1943 | list<Predicate> Predicates = [HasNEON,UseNEONForFP]; |
| 1944 | } |