blob: 08331724f1ec8033389fd7a36fee294bf12304e6 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMSubtarget.cpp - ARM Subtarget Information ------------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the ARM specific subclass of TargetSubtarget.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARMSubtarget.h"
15#include "ARMGenSubtarget.inc"
Evan Chenge4e4ed32009-08-28 23:18:09 +000016#include "llvm/GlobalValue.h"
Anton Korobeynikov0eebf652009-06-08 22:53:56 +000017#include "llvm/Target/TargetOptions.h"
Bob Wilson54fc1242009-06-22 21:01:46 +000018#include "llvm/Support/CommandLine.h"
David Goodwinc2e8a7e2009-11-10 00:48:55 +000019#include "llvm/ADT/SmallVector.h"
Evan Chenga8e29892007-01-19 07:51:42 +000020using namespace llvm;
21
Bob Wilson54fc1242009-06-22 21:01:46 +000022static cl::opt<bool>
23ReserveR9("arm-reserve-r9", cl::Hidden,
24 cl::desc("Reserve R9, making it unavailable as GPR"));
25
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +000026static cl::opt<bool>
27UseMOVT("arm-use-movt",
28 cl::init(true), cl::Hidden);
29
Bob Wilson02aba732010-09-28 04:09:35 +000030static cl::opt<bool>
31StrictAlign("arm-strict-align", cl::Hidden,
32 cl::desc("Disallow all unaligned memory accesses"));
33
Daniel Dunbar3be03402009-08-02 22:11:08 +000034ARMSubtarget::ARMSubtarget(const std::string &TT, const std::string &FS,
Evan Chengd3dd50f2009-10-16 06:11:08 +000035 bool isT)
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +000036 : ARMArchVersion(V4)
Evan Cheng3ef1c872010-09-10 01:29:16 +000037 , ARMProcFamily(Others)
Anton Korobeynikov6d7d2aa2009-05-23 19:51:43 +000038 , ARMFPUType(None)
Jim Grosbach7ec7a0e2010-03-25 23:47:34 +000039 , UseNEONForSinglePrecisionFP(false)
Jim Grosbach6b2e8dc2010-03-25 23:11:16 +000040 , SlowVMLx(false)
Evan Cheng9de1ac22010-08-09 19:19:36 +000041 , SlowFPBrcc(false)
Evan Chengd3dd50f2009-10-16 06:11:08 +000042 , IsThumb(isT)
Anton Korobeynikov70459be2009-06-01 20:00:48 +000043 , ThumbMode(Thumb1)
Evan Cheng7b4d3112010-08-11 07:17:46 +000044 , NoARM(false)
David Goodwin0dad89f2009-09-30 00:10:16 +000045 , PostRAScheduler(false)
Bob Wilson54fc1242009-06-22 21:01:46 +000046 , IsR9Reserved(ReserveR9)
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +000047 , UseMovt(UseMOVT)
Anton Korobeynikov631379e2010-03-14 18:42:38 +000048 , HasFP16(false)
Bob Wilson77f42b52010-10-12 16:22:47 +000049 , HasD16(false)
Jim Grosbach29402132010-05-05 23:44:43 +000050 , HasHardwareDivide(false)
51 , HasT2ExtractPack(false)
Evan Cheng11db0682010-08-11 06:22:01 +000052 , HasDataBarrier(false)
Evan Cheng9de1ac22010-08-09 19:19:36 +000053 , Pref32BitThumb(false)
Evan Chengdfed19f2010-11-03 06:34:55 +000054 , HasMPExtension(false)
Jim Grosbachfcba5e62010-08-11 15:44:15 +000055 , FPOnlySP(false)
Bob Wilson02aba732010-09-28 04:09:35 +000056 , AllowsUnalignedMem(false)
Lauro Ramos Venancio3630e782007-02-13 19:52:28 +000057 , stackAlignment(4)
Anton Korobeynikov41a02432009-05-23 19:50:50 +000058 , CPUString("generic")
Lauro Ramos Venancio3630e782007-02-13 19:52:28 +000059 , TargetType(isELF) // Default to ELF unless otherwise specified.
60 , TargetABI(ARM_ABI_APCS) {
Evan Cheng3ef1c872010-09-10 01:29:16 +000061 // Default to soft float ABI
Anton Korobeynikov0eebf652009-06-08 22:53:56 +000062 if (FloatABIType == FloatABI::Default)
63 FloatABIType = FloatABI::Soft;
64
Evan Chenga8e29892007-01-19 07:51:42 +000065 // Determine default and user specified characteristics
Evan Chenga8e29892007-01-19 07:51:42 +000066
67 // Parse features string.
Anton Korobeynikov41a02432009-05-23 19:50:50 +000068 CPUString = ParseSubtargetFeatures(FS, CPUString);
Evan Chenga8e29892007-01-19 07:51:42 +000069
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +000070 // When no arch is specified either by CPU or by attributes, make the default
71 // ARMv4T.
72 if (CPUString == "generic" && (FS.empty() || FS == "generic"))
73 ARMArchVersion = V4T;
74
Evan Chenga8e29892007-01-19 07:51:42 +000075 // Set the boolean corresponding to the current target triple, or the default
76 // if one cannot be determined, to true.
Evan Cheng4b174742009-03-08 04:02:49 +000077 unsigned Len = TT.length();
Evan Cheng8c6b9912009-03-09 20:25:39 +000078 unsigned Idx = 0;
Anton Korobeynikovd4022c32009-05-29 23:41:08 +000079
Evan Cheng8c6b9912009-03-09 20:25:39 +000080 if (Len >= 5 && TT.substr(0, 4) == "armv")
81 Idx = 4;
Bob Wilson9170ab62009-06-22 21:28:22 +000082 else if (Len >= 6 && TT.substr(0, 5) == "thumb") {
Anton Korobeynikov70459be2009-06-01 20:00:48 +000083 IsThumb = true;
Evan Cheng8c6b9912009-03-09 20:25:39 +000084 if (Len >= 7 && TT[5] == 'v')
85 Idx = 6;
86 }
87 if (Idx) {
88 unsigned SubVer = TT[Idx];
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +000089 if (SubVer >= '7' && SubVer <= '9') {
90 ARMArchVersion = V7A;
Jim Grosbachb1dc3932010-05-05 20:44:35 +000091 if (Len >= Idx+2 && TT[Idx+1] == 'm')
92 ARMArchVersion = V7M;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +000093 } else if (SubVer == '6') {
94 ARMArchVersion = V6;
95 if (Len >= Idx+3 && TT[Idx+1] == 't' && TT[Idx+2] == '2')
96 ARMArchVersion = V6T2;
97 } else if (SubVer == '5') {
98 ARMArchVersion = V5T;
99 if (Len >= Idx+3 && TT[Idx+1] == 't' && TT[Idx+2] == 'e')
100 ARMArchVersion = V5TE;
101 } else if (SubVer == '4') {
102 if (Len >= Idx+2 && TT[Idx+1] == 't')
103 ARMArchVersion = V4T;
104 else
105 ARMArchVersion = V4;
Evan Cheng4b174742009-03-08 04:02:49 +0000106 }
107 }
108
Evan Chengb6207242009-08-01 00:16:10 +0000109 // Thumb2 implies at least V6T2.
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +0000110 if (ARMArchVersion >= V6T2)
111 ThumbMode = Thumb2;
112 else if (ThumbMode >= Thumb2)
Evan Chengb6207242009-08-01 00:16:10 +0000113 ARMArchVersion = V6T2;
114
Evan Cheng8c6b9912009-03-09 20:25:39 +0000115 if (Len >= 10) {
Evan Cheng1a3771e2007-01-19 19:22:40 +0000116 if (TT.find("-darwin") != std::string::npos)
Evan Cheng8c6b9912009-03-09 20:25:39 +0000117 // arm-darwin
Evan Cheng1a3771e2007-01-19 19:22:40 +0000118 TargetType = isDarwin;
Evan Chenga8e29892007-01-19 07:51:42 +0000119 }
120
Lauro Ramos Venancio3630e782007-02-13 19:52:28 +0000121 if (TT.find("eabi") != std::string::npos)
122 TargetABI = ARM_ABI_AAPCS;
123
124 if (isAAPCS_ABI())
125 stackAlignment = 8;
126
Evan Chengcd828612009-06-18 23:14:30 +0000127 if (isTargetDarwin())
Bob Wilson54fc1242009-06-22 21:01:46 +0000128 IsR9Reserved = ReserveR9 | (ARMArchVersion < V6);
David Goodwin471850a2009-10-01 21:46:35 +0000129
Evan Chengd3dd50f2009-10-16 06:11:08 +0000130 if (!isThumb() || hasThumb2())
131 PostRAScheduler = true;
Bob Wilson02aba732010-09-28 04:09:35 +0000132
133 // v6+ may or may not support unaligned mem access depending on the system
134 // configuration.
135 if (!StrictAlign && hasV6Ops() && isTargetDarwin())
136 AllowsUnalignedMem = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000137}
Evan Chenge4e4ed32009-08-28 23:18:09 +0000138
139/// GVIsIndirectSymbol - true if the GV will be accessed via an indirect symbol.
Evan Cheng63476a82009-09-03 07:04:02 +0000140bool
Dan Gohman46510a72010-04-15 01:51:59 +0000141ARMSubtarget::GVIsIndirectSymbol(const GlobalValue *GV,
142 Reloc::Model RelocM) const {
Evan Cheng63476a82009-09-03 07:04:02 +0000143 if (RelocM == Reloc::Static)
Evan Chenge4e4ed32009-08-28 23:18:09 +0000144 return false;
Evan Cheng63476a82009-09-03 07:04:02 +0000145
Jeffrey Yasskinf0356fe2010-01-27 20:34:15 +0000146 // Materializable GVs (in JIT lazy compilation mode) do not require an extra
147 // load from stub.
148 bool isDecl = GV->isDeclaration() && !GV->isMaterializable();
Evan Cheng63476a82009-09-03 07:04:02 +0000149
150 if (!isTargetDarwin()) {
151 // Extra load is needed for all externally visible.
152 if (GV->hasLocalLinkage() || GV->hasHiddenVisibility())
153 return false;
154 return true;
155 } else {
156 if (RelocM == Reloc::PIC_) {
157 // If this is a strong reference to a definition, it is definitely not
158 // through a stub.
159 if (!isDecl && !GV->isWeakForLinker())
160 return false;
161
162 // Unless we have a symbol with hidden visibility, we have to go through a
163 // normal $non_lazy_ptr stub because this symbol might be resolved late.
164 if (!GV->hasHiddenVisibility()) // Non-hidden $non_lazy_ptr reference.
165 return true;
166
167 // If symbol visibility is hidden, we have a stub for common symbol
168 // references and external declarations.
169 if (isDecl || GV->hasCommonLinkage())
170 // Hidden $non_lazy_ptr reference.
171 return true;
172
173 return false;
174 } else {
175 // If this is a strong reference to a definition, it is definitely not
176 // through a stub.
177 if (!isDecl && !GV->isWeakForLinker())
178 return false;
179
180 // Unless we have a symbol with hidden visibility, we have to go through a
181 // normal $non_lazy_ptr stub because this symbol might be resolved late.
182 if (!GV->hasHiddenVisibility()) // Non-hidden $non_lazy_ptr reference.
183 return true;
184 }
185 }
186
187 return false;
Evan Chenge4e4ed32009-08-28 23:18:09 +0000188}
David Goodwinc2e8a7e2009-11-10 00:48:55 +0000189
Owen Anderson654d5442010-09-28 21:57:50 +0000190unsigned ARMSubtarget::getMispredictionPenalty() const {
191 // If we have a reasonable estimate of the pipeline depth, then we can
192 // estimate the penalty of a misprediction based on that.
193 if (isCortexA8())
194 return 13;
195 else if (isCortexA9())
196 return 8;
197
198 // Otherwise, just return a sensible default.
199 return 10;
200}
201
David Goodwinc2e8a7e2009-11-10 00:48:55 +0000202bool ARMSubtarget::enablePostRAScheduler(
203 CodeGenOpt::Level OptLevel,
204 TargetSubtarget::AntiDepBreakMode& Mode,
David Goodwin87d21b92009-11-13 19:52:48 +0000205 RegClassVector& CriticalPathRCs) const {
David Goodwinc2e8a7e2009-11-10 00:48:55 +0000206 Mode = TargetSubtarget::ANTIDEP_CRITICAL;
David Goodwin87d21b92009-11-13 19:52:48 +0000207 CriticalPathRCs.clear();
208 CriticalPathRCs.push_back(&ARM::GPRRegClass);
David Goodwinc2e8a7e2009-11-10 00:48:55 +0000209 return PostRAScheduler && OptLevel >= CodeGenOpt::Default;
210}