blob: aa777f7c2c1f326ea1b3e182b3ca3f2a49becad0 [file] [log] [blame]
Jia Liubb481f82012-02-28 07:46:26 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
15#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016#include "MipsISelLowering.h"
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +000017#include "MipsMachineFunction.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018#include "MipsTargetMachine.h"
Chris Lattnerb71b9092009-08-13 06:28:06 +000019#include "MipsTargetObjectFile.h"
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000020#include "MipsSubtarget.h"
Craig Topper79aa3412012-03-17 18:46:09 +000021#include "InstPrinter/MipsInstPrinter.h"
22#include "MCTargetDesc/MipsBaseInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000023#include "llvm/DerivedTypes.h"
24#include "llvm/Function.h"
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000025#include "llvm/GlobalVariable.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000026#include "llvm/Intrinsics.h"
27#include "llvm/CallingConv.h"
28#include "llvm/CodeGen/CallingConvLower.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000032#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000033#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000034#include "llvm/CodeGen/ValueTypes.h"
35#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000036#include "llvm/Support/ErrorHandling.h"
NAKAMURA Takumi89593932012-04-21 15:31:45 +000037#include "llvm/Support/raw_ostream.h"
38
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000039using namespace llvm;
40
Jia Liubb481f82012-02-28 07:46:26 +000041// If I is a shifted mask, set the size (Size) and the first bit of the
Akira Hatanakadbe9a312011-08-18 20:07:42 +000042// mask (Pos), and return true.
Jia Liubb481f82012-02-28 07:46:26 +000043// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
Akira Hatanaka854a7db2011-08-19 22:59:00 +000044static bool IsShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanakad6bc5232011-12-05 21:26:34 +000045 if (!isShiftedMask_64(I))
Akira Hatanaka854a7db2011-08-19 22:59:00 +000046 return false;
Akira Hatanakabb15e112011-08-17 02:05:42 +000047
Akira Hatanakad6bc5232011-12-05 21:26:34 +000048 Size = CountPopulation_64(I);
49 Pos = CountTrailingZeros_64(I);
Akira Hatanakadbe9a312011-08-18 20:07:42 +000050 return true;
Akira Hatanakabb15e112011-08-17 02:05:42 +000051}
52
Akira Hatanaka648f00c2012-02-24 22:34:47 +000053static SDValue GetGlobalReg(SelectionDAG &DAG, EVT Ty) {
54 MipsFunctionInfo *FI = DAG.getMachineFunction().getInfo<MipsFunctionInfo>();
55 return DAG.getRegister(FI->getGlobalBaseReg(), Ty);
56}
57
Chris Lattnerf0144122009-07-28 03:13:23 +000058const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
59 switch (Opcode) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000060 case MipsISD::JmpLink: return "MipsISD::JmpLink";
61 case MipsISD::Hi: return "MipsISD::Hi";
62 case MipsISD::Lo: return "MipsISD::Lo";
63 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000064 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000065 case MipsISD::Ret: return "MipsISD::Ret";
66 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
67 case MipsISD::FPCmp: return "MipsISD::FPCmp";
68 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
69 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
70 case MipsISD::FPRound: return "MipsISD::FPRound";
71 case MipsISD::MAdd: return "MipsISD::MAdd";
72 case MipsISD::MAddu: return "MipsISD::MAddu";
73 case MipsISD::MSub: return "MipsISD::MSub";
74 case MipsISD::MSubu: return "MipsISD::MSubu";
75 case MipsISD::DivRem: return "MipsISD::DivRem";
76 case MipsISD::DivRemU: return "MipsISD::DivRemU";
77 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
78 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakabfcb83f2011-12-12 22:38:19 +000079 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Akira Hatanaka21afc632011-06-21 00:40:49 +000080 case MipsISD::DynAlloc: return "MipsISD::DynAlloc";
Akira Hatanakadb548262011-07-19 23:30:50 +000081 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanakabb15e112011-08-17 02:05:42 +000082 case MipsISD::Ext: return "MipsISD::Ext";
83 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanakab6f1dc22012-06-02 00:03:12 +000084 case MipsISD::LWL: return "MipsISD::LWL";
85 case MipsISD::LWR: return "MipsISD::LWR";
86 case MipsISD::SWL: return "MipsISD::SWL";
87 case MipsISD::SWR: return "MipsISD::SWR";
88 case MipsISD::LDL: return "MipsISD::LDL";
89 case MipsISD::LDR: return "MipsISD::LDR";
90 case MipsISD::SDL: return "MipsISD::SDL";
91 case MipsISD::SDR: return "MipsISD::SDR";
Akira Hatanaka0f843822011-06-07 18:58:42 +000092 default: return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000093 }
94}
95
96MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +000097MipsTargetLowering(MipsTargetMachine &TM)
Akira Hatanaka8b4198d2011-09-26 21:47:02 +000098 : TargetLowering(TM, new MipsTargetObjectFile()),
99 Subtarget(&TM.getSubtarget<MipsSubtarget>()),
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +0000100 HasMips64(Subtarget->hasMips64()), IsN64(Subtarget->isABI_N64()),
101 IsO32(Subtarget->isABI_O32()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000102
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000103 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000104 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +0000105 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000106 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000107
108 // Set up the register classes
Craig Topper420761a2012-04-20 07:30:17 +0000109 addRegisterClass(MVT::i32, &Mips::CPURegsRegClass);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000110
Akira Hatanaka95934842011-09-24 01:34:44 +0000111 if (HasMips64)
Craig Topper420761a2012-04-20 07:30:17 +0000112 addRegisterClass(MVT::i64, &Mips::CPU64RegsRegClass);
Akira Hatanaka95934842011-09-24 01:34:44 +0000113
Akira Hatanaka28ee4fd2012-05-31 02:59:44 +0000114 if (Subtarget->inMips16Mode()) {
115 addRegisterClass(MVT::i32, &Mips::CPU16RegsRegClass);
116 addRegisterClass(MVT::i32, &Mips::CPURARegRegClass);
117 }
118
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000119 if (!TM.Options.UseSoftFloat) {
Craig Topper420761a2012-04-20 07:30:17 +0000120 addRegisterClass(MVT::f32, &Mips::FGR32RegClass);
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000121
122 // When dealing with single precision only, use libcalls
123 if (!Subtarget->isSingleFloat()) {
124 if (HasMips64)
Craig Topper420761a2012-04-20 07:30:17 +0000125 addRegisterClass(MVT::f64, &Mips::FGR64RegClass);
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000126 else
Craig Topper420761a2012-04-20 07:30:17 +0000127 addRegisterClass(MVT::f64, &Mips::AFGR64RegClass);
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000128 }
Akira Hatanaka792016b2011-09-23 18:28:39 +0000129 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000130
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000131 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
133 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
134 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000135
Eli Friedman6055a6a2009-07-17 04:07:24 +0000136 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +0000137 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
138 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +0000139
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000140 // Used by legalize types to correctly generate the setcc result.
141 // Without this, every float setcc comes with a AND/OR with the result,
142 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000143 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000144 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000145
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000146 // Mips Custom Operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000147 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000148 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000149 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
150 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
151 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
152 setOperationAction(ISD::SELECT, MVT::f32, Custom);
153 setOperationAction(ISD::SELECT, MVT::f64, Custom);
154 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Akira Hatanaka0a40c232012-03-09 23:46:03 +0000155 setOperationAction(ISD::SETCC, MVT::f32, Custom);
156 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000157 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
158 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000159 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000160 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
161 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
162 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
163 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
Akira Hatanaka7664f052012-06-02 00:04:42 +0000164 setOperationAction(ISD::LOAD, MVT::i32, Custom);
165 setOperationAction(ISD::STORE, MVT::i32, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000166
Akira Hatanakac12a6e62012-04-11 22:49:04 +0000167 if (!TM.Options.NoNaNsFPMath) {
168 setOperationAction(ISD::FABS, MVT::f32, Custom);
169 setOperationAction(ISD::FABS, MVT::f64, Custom);
170 }
171
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000172 if (HasMips64) {
173 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
174 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
175 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
176 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
177 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
178 setOperationAction(ISD::SELECT, MVT::i64, Custom);
179 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Custom);
Akira Hatanaka7664f052012-06-02 00:04:42 +0000180 setOperationAction(ISD::LOAD, MVT::i64, Custom);
181 setOperationAction(ISD::STORE, MVT::i64, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000182 }
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000183
Akira Hatanakaa284acb2012-05-09 00:55:21 +0000184 if (!HasMips64) {
185 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
186 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
187 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
188 }
189
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000190 setOperationAction(ISD::SDIV, MVT::i32, Expand);
191 setOperationAction(ISD::SREM, MVT::i32, Expand);
192 setOperationAction(ISD::UDIV, MVT::i32, Expand);
193 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakadda4a072011-10-03 21:06:13 +0000194 setOperationAction(ISD::SDIV, MVT::i64, Expand);
195 setOperationAction(ISD::SREM, MVT::i64, Expand);
196 setOperationAction(ISD::UDIV, MVT::i64, Expand);
197 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000198
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000199 // Operations not directly supported by Mips.
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
201 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
202 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
203 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000204 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000205 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000206 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000207 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
208 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000209 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000210 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000211 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000212 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
213 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
214 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
215 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000216 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000217 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000218
Akira Hatanaka56633442011-09-20 23:53:09 +0000219 if (!Subtarget->hasMips32r2())
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000220 setOperationAction(ISD::ROTR, MVT::i32, Expand);
221
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000222 if (!Subtarget->hasMips64r2())
223 setOperationAction(ISD::ROTR, MVT::i64, Expand);
224
Owen Anderson825b72b2009-08-11 20:47:22 +0000225 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000226 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000228 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
230 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanaka46da1362011-05-23 22:23:58 +0000231 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000232 setOperationAction(ISD::FLOG, MVT::f32, Expand);
233 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
234 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
235 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000236 setOperationAction(ISD::FMA, MVT::f32, Expand);
237 setOperationAction(ISD::FMA, MVT::f64, Expand);
Akira Hatanaka21ecc2f2012-03-29 18:43:11 +0000238 setOperationAction(ISD::FREM, MVT::f32, Expand);
239 setOperationAction(ISD::FREM, MVT::f64, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000240
Akira Hatanaka1cc63332012-04-11 22:59:08 +0000241 if (!TM.Options.NoNaNsFPMath) {
242 setOperationAction(ISD::FNEG, MVT::f32, Expand);
243 setOperationAction(ISD::FNEG, MVT::f64, Expand);
244 }
245
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000246 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000247 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000248 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000249 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
Eric Christopher471e4222011-06-08 23:55:35 +0000250
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000251 setOperationAction(ISD::VAARG, MVT::Other, Expand);
252 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
253 setOperationAction(ISD::VAEND, MVT::Other, Expand);
254
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000255 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000256 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
257 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000258
Jia Liubb481f82012-02-28 07:46:26 +0000259 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
260 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
261 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
262 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000263
Eli Friedman26689ac2011-08-03 21:06:02 +0000264 setInsertFencesForAtomic(true);
265
Bruno Cardoso Lopesea9d4d62008-08-04 06:44:31 +0000266 if (Subtarget->isSingleFloat())
Owen Anderson825b72b2009-08-11 20:47:22 +0000267 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000268
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000269 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
271 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000272 }
273
Akira Hatanakac79507a2011-12-21 00:20:27 +0000274 if (!Subtarget->hasBitCount()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000275 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Akira Hatanakac79507a2011-12-21 00:20:27 +0000276 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
277 }
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000278
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000279 if (!Subtarget->hasSwap()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000281 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
282 }
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000283
Akira Hatanaka7664f052012-06-02 00:04:42 +0000284 if (HasMips64) {
285 setLoadExtAction(ISD::SEXTLOAD, MVT::i32, Custom);
286 setLoadExtAction(ISD::ZEXTLOAD, MVT::i32, Custom);
287 setLoadExtAction(ISD::EXTLOAD, MVT::i32, Custom);
288 setTruncStoreAction(MVT::i64, MVT::i32, Custom);
289 }
290
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000291 setTargetDAGCombine(ISD::ADDE);
292 setTargetDAGCombine(ISD::SUBE);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000293 setTargetDAGCombine(ISD::SDIVREM);
294 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanakaee8c3b02012-03-08 03:26:37 +0000295 setTargetDAGCombine(ISD::SELECT);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000296 setTargetDAGCombine(ISD::AND);
297 setTargetDAGCombine(ISD::OR);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000298
Akira Hatanaka5fdf5002012-03-08 01:59:33 +0000299 setMinFunctionAlignment(HasMips64 ? 3 : 2);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000300
Akira Hatanaka3f5b1072012-02-02 03:17:04 +0000301 setStackPointerRegisterToSaveRestore(IsN64 ? Mips::SP_64 : Mips::SP);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000302 computeRegisterProperties();
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000303
Akira Hatanaka590baca2012-02-02 03:13:40 +0000304 setExceptionPointerRegister(IsN64 ? Mips::A0_64 : Mips::A0);
305 setExceptionSelectorRegister(IsN64 ? Mips::A1_64 : Mips::A1);
Akira Hatanakae193b322012-06-13 19:33:32 +0000306
307 maxStoresPerMemcpy = 16;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000308}
309
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000310bool MipsTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Akira Hatanaka511961a2011-08-17 18:49:18 +0000311 MVT::SimpleValueType SVT = VT.getSimpleVT().SimpleTy;
Jia Liubb481f82012-02-28 07:46:26 +0000312
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000313 switch (SVT) {
314 case MVT::i64:
315 case MVT::i32:
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000316 return true;
317 case MVT::f32:
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000318 return Subtarget->hasMips32r2Or64();
319 default:
320 return false;
321 }
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000322}
323
Duncan Sands28b77e92011-09-06 19:07:46 +0000324EVT MipsTargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000325 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000326}
327
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000328// SelectMadd -
329// Transforms a subgraph in CurDAG if the following pattern is found:
330// (addc multLo, Lo0), (adde multHi, Hi0),
331// where,
332// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000333// Lo0: initial value of Lo register
334// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000335// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000336static bool SelectMadd(SDNode* ADDENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000337 // ADDENode's second operand must be a flag output of an ADDC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000338 // for the matching to be successful.
339 SDNode* ADDCNode = ADDENode->getOperand(2).getNode();
340
341 if (ADDCNode->getOpcode() != ISD::ADDC)
342 return false;
343
344 SDValue MultHi = ADDENode->getOperand(0);
345 SDValue MultLo = ADDCNode->getOperand(0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000346 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000347 unsigned MultOpc = MultHi.getOpcode();
348
349 // MultHi and MultLo must be generated by the same node,
350 if (MultLo.getNode() != MultNode)
351 return false;
352
353 // and it must be a multiplication.
354 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
355 return false;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000356
357 // MultLo amd MultHi must be the first and second output of MultNode
358 // respectively.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000359 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
360 return false;
361
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000362 // Transform this to a MADD only if ADDENode and ADDCNode are the only users
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000363 // of the values of MultNode, in which case MultNode will be removed in later
364 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000365 // If there exist users other than ADDENode or ADDCNode, this function returns
366 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000367 // instruction node rather than a pair of MULT and MADD instructions being
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000368 // produced.
369 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
370 return false;
371
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000372 SDValue Chain = CurDAG->getEntryNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000373 DebugLoc dl = ADDENode->getDebugLoc();
374
375 // create MipsMAdd(u) node
376 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MAddu : MipsISD::MAdd;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000377
Akira Hatanaka82099682011-12-19 19:52:25 +0000378 SDValue MAdd = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000379 MultNode->getOperand(0),// Factor 0
380 MultNode->getOperand(1),// Factor 1
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000381 ADDCNode->getOperand(1),// Lo0
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000382 ADDENode->getOperand(1));// Hi0
383
384 // create CopyFromReg nodes
385 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
386 MAdd);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000387 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000388 Mips::HI, MVT::i32,
389 CopyFromLo.getValue(2));
390
391 // replace uses of adde and addc here
392 if (!SDValue(ADDCNode, 0).use_empty())
393 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDCNode, 0), CopyFromLo);
394
395 if (!SDValue(ADDENode, 0).use_empty())
396 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDENode, 0), CopyFromHi);
397
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000398 return true;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000399}
400
401// SelectMsub -
402// Transforms a subgraph in CurDAG if the following pattern is found:
403// (addc Lo0, multLo), (sube Hi0, multHi),
404// where,
405// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000406// Lo0: initial value of Lo register
407// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000408// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000409static bool SelectMsub(SDNode* SUBENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000410 // SUBENode's second operand must be a flag output of an SUBC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000411 // for the matching to be successful.
412 SDNode* SUBCNode = SUBENode->getOperand(2).getNode();
413
414 if (SUBCNode->getOpcode() != ISD::SUBC)
415 return false;
416
417 SDValue MultHi = SUBENode->getOperand(1);
418 SDValue MultLo = SUBCNode->getOperand(1);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000419 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000420 unsigned MultOpc = MultHi.getOpcode();
421
422 // MultHi and MultLo must be generated by the same node,
423 if (MultLo.getNode() != MultNode)
424 return false;
425
426 // and it must be a multiplication.
427 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
428 return false;
429
430 // MultLo amd MultHi must be the first and second output of MultNode
431 // respectively.
432 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
433 return false;
434
435 // Transform this to a MSUB only if SUBENode and SUBCNode are the only users
436 // of the values of MultNode, in which case MultNode will be removed in later
437 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000438 // If there exist users other than SUBENode or SUBCNode, this function returns
439 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000440 // instruction node rather than a pair of MULT and MSUB instructions being
441 // produced.
442 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
443 return false;
444
445 SDValue Chain = CurDAG->getEntryNode();
446 DebugLoc dl = SUBENode->getDebugLoc();
447
448 // create MipsSub(u) node
449 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MSubu : MipsISD::MSub;
450
Akira Hatanaka82099682011-12-19 19:52:25 +0000451 SDValue MSub = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000452 MultNode->getOperand(0),// Factor 0
453 MultNode->getOperand(1),// Factor 1
454 SUBCNode->getOperand(0),// Lo0
455 SUBENode->getOperand(0));// Hi0
456
457 // create CopyFromReg nodes
458 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
459 MSub);
460 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
461 Mips::HI, MVT::i32,
462 CopyFromLo.getValue(2));
463
464 // replace uses of sube and subc here
465 if (!SDValue(SUBCNode, 0).use_empty())
466 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBCNode, 0), CopyFromLo);
467
468 if (!SDValue(SUBENode, 0).use_empty())
469 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBENode, 0), CopyFromHi);
470
471 return true;
472}
473
474static SDValue PerformADDECombine(SDNode *N, SelectionDAG& DAG,
475 TargetLowering::DAGCombinerInfo &DCI,
476 const MipsSubtarget* Subtarget) {
477 if (DCI.isBeforeLegalize())
478 return SDValue();
479
Akira Hatanakae184fec2011-11-11 04:18:21 +0000480 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
481 SelectMadd(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000482 return SDValue(N, 0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000483
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000484 return SDValue();
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000485}
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000486
487static SDValue PerformSUBECombine(SDNode *N, SelectionDAG& DAG,
488 TargetLowering::DAGCombinerInfo &DCI,
489 const MipsSubtarget* Subtarget) {
490 if (DCI.isBeforeLegalize())
491 return SDValue();
492
Akira Hatanakae184fec2011-11-11 04:18:21 +0000493 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
494 SelectMsub(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000495 return SDValue(N, 0);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000496
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000497 return SDValue();
498}
499
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000500static SDValue PerformDivRemCombine(SDNode *N, SelectionDAG& DAG,
501 TargetLowering::DAGCombinerInfo &DCI,
502 const MipsSubtarget* Subtarget) {
503 if (DCI.isBeforeLegalizeOps())
504 return SDValue();
505
Akira Hatanakadda4a072011-10-03 21:06:13 +0000506 EVT Ty = N->getValueType(0);
Jia Liubb481f82012-02-28 07:46:26 +0000507 unsigned LO = (Ty == MVT::i32) ? Mips::LO : Mips::LO64;
508 unsigned HI = (Ty == MVT::i32) ? Mips::HI : Mips::HI64;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000509 unsigned opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem :
510 MipsISD::DivRemU;
511 DebugLoc dl = N->getDebugLoc();
512
513 SDValue DivRem = DAG.getNode(opc, dl, MVT::Glue,
514 N->getOperand(0), N->getOperand(1));
515 SDValue InChain = DAG.getEntryNode();
516 SDValue InGlue = DivRem;
517
518 // insert MFLO
519 if (N->hasAnyUseOfValue(0)) {
Akira Hatanakadda4a072011-10-03 21:06:13 +0000520 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, dl, LO, Ty,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000521 InGlue);
522 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
523 InChain = CopyFromLo.getValue(1);
524 InGlue = CopyFromLo.getValue(2);
525 }
526
527 // insert MFHI
528 if (N->hasAnyUseOfValue(1)) {
529 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, dl,
Akira Hatanakadda4a072011-10-03 21:06:13 +0000530 HI, Ty, InGlue);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000531 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
532 }
533
534 return SDValue();
535}
536
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000537static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
538 switch (CC) {
539 default: llvm_unreachable("Unknown fp condition code!");
540 case ISD::SETEQ:
541 case ISD::SETOEQ: return Mips::FCOND_OEQ;
542 case ISD::SETUNE: return Mips::FCOND_UNE;
543 case ISD::SETLT:
544 case ISD::SETOLT: return Mips::FCOND_OLT;
545 case ISD::SETGT:
546 case ISD::SETOGT: return Mips::FCOND_OGT;
547 case ISD::SETLE:
548 case ISD::SETOLE: return Mips::FCOND_OLE;
549 case ISD::SETGE:
550 case ISD::SETOGE: return Mips::FCOND_OGE;
551 case ISD::SETULT: return Mips::FCOND_ULT;
552 case ISD::SETULE: return Mips::FCOND_ULE;
553 case ISD::SETUGT: return Mips::FCOND_UGT;
554 case ISD::SETUGE: return Mips::FCOND_UGE;
555 case ISD::SETUO: return Mips::FCOND_UN;
556 case ISD::SETO: return Mips::FCOND_OR;
557 case ISD::SETNE:
558 case ISD::SETONE: return Mips::FCOND_ONE;
559 case ISD::SETUEQ: return Mips::FCOND_UEQ;
560 }
561}
562
563
564// Returns true if condition code has to be inverted.
565static bool InvertFPCondCode(Mips::CondCode CC) {
566 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
567 return false;
568
Akira Hatanaka82099682011-12-19 19:52:25 +0000569 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
570 "Illegal Condition Code");
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000571
Akira Hatanaka82099682011-12-19 19:52:25 +0000572 return true;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000573}
574
575// Creates and returns an FPCmp node from a setcc node.
576// Returns Op if setcc is not a floating point comparison.
577static SDValue CreateFPCmp(SelectionDAG& DAG, const SDValue& Op) {
578 // must be a SETCC node
579 if (Op.getOpcode() != ISD::SETCC)
580 return Op;
581
582 SDValue LHS = Op.getOperand(0);
583
584 if (!LHS.getValueType().isFloatingPoint())
585 return Op;
586
587 SDValue RHS = Op.getOperand(1);
588 DebugLoc dl = Op.getDebugLoc();
589
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000590 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
591 // node if necessary.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000592 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
593
594 return DAG.getNode(MipsISD::FPCmp, dl, MVT::Glue, LHS, RHS,
595 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
596}
597
598// Creates and returns a CMovFPT/F node.
599static SDValue CreateCMovFP(SelectionDAG& DAG, SDValue Cond, SDValue True,
600 SDValue False, DebugLoc DL) {
601 bool invert = InvertFPCondCode((Mips::CondCode)
602 cast<ConstantSDNode>(Cond.getOperand(2))
603 ->getSExtValue());
604
605 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
606 True.getValueType(), True, False, Cond);
607}
608
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000609static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG& DAG,
610 TargetLowering::DAGCombinerInfo &DCI,
611 const MipsSubtarget* Subtarget) {
612 if (DCI.isBeforeLegalizeOps())
613 return SDValue();
614
615 SDValue SetCC = N->getOperand(0);
616
617 if ((SetCC.getOpcode() != ISD::SETCC) ||
618 !SetCC.getOperand(0).getValueType().isInteger())
619 return SDValue();
620
621 SDValue False = N->getOperand(2);
622 EVT FalseTy = False.getValueType();
623
624 if (!FalseTy.isInteger())
625 return SDValue();
626
627 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(False);
628
629 if (!CN || CN->getZExtValue())
630 return SDValue();
631
632 const DebugLoc DL = N->getDebugLoc();
633 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
634 SDValue True = N->getOperand(1);
635
636 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
637 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
638
639 return DAG.getNode(ISD::SELECT, DL, FalseTy, SetCC, False, True);
640}
641
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000642static SDValue PerformANDCombine(SDNode *N, SelectionDAG& DAG,
643 TargetLowering::DAGCombinerInfo &DCI,
644 const MipsSubtarget* Subtarget) {
645 // Pattern match EXT.
646 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
647 // => ext $dst, $src, size, pos
Akira Hatanaka56633442011-09-20 23:53:09 +0000648 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000649 return SDValue();
650
651 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000652 unsigned ShiftRightOpc = ShiftRight.getOpcode();
653
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000654 // Op's first operand must be a shift right.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000655 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000656 return SDValue();
657
658 // The second operand of the shift must be an immediate.
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000659 ConstantSDNode *CN;
660 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
661 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000662
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000663 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000664 uint64_t SMPos, SMSize;
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000665
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000666 // Op's second operand must be a shifted mask.
667 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000668 !IsShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000669 return SDValue();
670
671 // Return if the shifted mask does not start at bit 0 or the sum of its size
672 // and Pos exceeds the word's size.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000673 EVT ValTy = N->getValueType(0);
674 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000675 return SDValue();
676
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000677 return DAG.getNode(MipsISD::Ext, N->getDebugLoc(), ValTy,
Akira Hatanaka82099682011-12-19 19:52:25 +0000678 ShiftRight.getOperand(0), DAG.getConstant(Pos, MVT::i32),
Akira Hatanaka667645f2011-08-17 22:59:46 +0000679 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000680}
Jia Liubb481f82012-02-28 07:46:26 +0000681
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000682static SDValue PerformORCombine(SDNode *N, SelectionDAG& DAG,
683 TargetLowering::DAGCombinerInfo &DCI,
684 const MipsSubtarget* Subtarget) {
685 // Pattern match INS.
686 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
Jia Liubb481f82012-02-28 07:46:26 +0000687 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000688 // => ins $dst, $src, size, pos, $src1
Akira Hatanaka56633442011-09-20 23:53:09 +0000689 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000690 return SDValue();
691
692 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
693 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
694 ConstantSDNode *CN;
695
696 // See if Op's first operand matches (and $src1 , mask0).
697 if (And0.getOpcode() != ISD::AND)
698 return SDValue();
699
700 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000701 !IsShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000702 return SDValue();
703
704 // See if Op's second operand matches (and (shl $src, pos), mask1).
705 if (And1.getOpcode() != ISD::AND)
706 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000707
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000708 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000709 !IsShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000710 return SDValue();
711
712 // The shift masks must have the same position and size.
713 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
714 return SDValue();
715
716 SDValue Shl = And1.getOperand(0);
717 if (Shl.getOpcode() != ISD::SHL)
718 return SDValue();
719
720 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
721 return SDValue();
722
723 unsigned Shamt = CN->getZExtValue();
724
725 // Return if the shift amount and the first bit position of mask are not the
Jia Liubb481f82012-02-28 07:46:26 +0000726 // same.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000727 EVT ValTy = N->getValueType(0);
728 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000729 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000730
Akira Hatanaka82099682011-12-19 19:52:25 +0000731 return DAG.getNode(MipsISD::Ins, N->getDebugLoc(), ValTy, Shl.getOperand(0),
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000732 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka82099682011-12-19 19:52:25 +0000733 DAG.getConstant(SMSize0, MVT::i32), And0.getOperand(0));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000734}
Jia Liubb481f82012-02-28 07:46:26 +0000735
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000736SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000737 const {
738 SelectionDAG &DAG = DCI.DAG;
739 unsigned opc = N->getOpcode();
740
741 switch (opc) {
742 default: break;
743 case ISD::ADDE:
744 return PerformADDECombine(N, DAG, DCI, Subtarget);
745 case ISD::SUBE:
746 return PerformSUBECombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000747 case ISD::SDIVREM:
748 case ISD::UDIVREM:
749 return PerformDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000750 case ISD::SELECT:
751 return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000752 case ISD::AND:
753 return PerformANDCombine(N, DAG, DCI, Subtarget);
754 case ISD::OR:
755 return PerformORCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000756 }
757
758 return SDValue();
759}
760
Dan Gohman475871a2008-07-27 21:46:04 +0000761SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000762LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000763{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000764 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000765 {
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000766 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000767 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
768 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000769 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000770 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000771 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
772 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000773 case ISD::SELECT: return LowerSELECT(Op, DAG);
Akira Hatanaka0a40c232012-03-09 23:46:03 +0000774 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000775 case ISD::VASTART: return LowerVASTART(Op, DAG);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000776 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Akira Hatanakac12a6e62012-04-11 22:49:04 +0000777 case ISD::FABS: return LowerFABS(Op, DAG);
Akira Hatanaka2e591472011-06-02 00:24:44 +0000778 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Akira Hatanakadb548262011-07-19 23:30:50 +0000779 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG);
Eli Friedman14648462011-07-27 22:21:52 +0000780 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG);
Akira Hatanakaa284acb2012-05-09 00:55:21 +0000781 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
782 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG, true);
783 case ISD::SRL_PARTS: return LowerShiftRightParts(Op, DAG, false);
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +0000784 case ISD::LOAD: return LowerLOAD(Op, DAG);
785 case ISD::STORE: return LowerSTORE(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000786 }
Dan Gohman475871a2008-07-27 21:46:04 +0000787 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000788}
789
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000790//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000791// Lower helper functions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000792//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000793
794// AddLiveIn - This helper function adds the specified physical register to the
795// MachineFunction as a live in value. It also creates a corresponding
796// virtual register for it.
797static unsigned
Craig Topper44d23822012-02-22 05:59:10 +0000798AddLiveIn(MachineFunction &MF, unsigned PReg, const TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000799{
800 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000801 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
802 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000803 return VReg;
804}
805
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000806// Get fp branch code (not opcode) from condition code.
807static Mips::FPBranchCode GetFPBranchCodeFromCond(Mips::CondCode CC) {
808 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
809 return Mips::BRANCH_T;
810
Akira Hatanaka82099682011-12-19 19:52:25 +0000811 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
812 "Invalid CondCode.");
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000813
Akira Hatanaka82099682011-12-19 19:52:25 +0000814 return Mips::BRANCH_F;
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000815}
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000816
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000817/*
Akira Hatanaka14487d42011-06-07 19:28:39 +0000818static MachineBasicBlock* ExpandCondMov(MachineInstr *MI, MachineBasicBlock *BB,
819 DebugLoc dl,
820 const MipsSubtarget* Subtarget,
821 const TargetInstrInfo *TII,
822 bool isFPCmp, unsigned Opc) {
823 // There is no need to expand CMov instructions if target has
824 // conditional moves.
825 if (Subtarget->hasCondMov())
826 return BB;
827
828 // To "insert" a SELECT_CC instruction, we actually have to insert the
829 // diamond control-flow pattern. The incoming instruction knows the
830 // destination vreg to set, the condition code register to branch on, the
831 // true/false values to select between, and a branch opcode to use.
832 const BasicBlock *LLVM_BB = BB->getBasicBlock();
833 MachineFunction::iterator It = BB;
834 ++It;
835
836 // thisMBB:
837 // ...
838 // TrueVal = ...
839 // setcc r1, r2, r3
840 // bNE r1, r0, copy1MBB
841 // fallthrough --> copy0MBB
842 MachineBasicBlock *thisMBB = BB;
843 MachineFunction *F = BB->getParent();
844 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
845 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
846 F->insert(It, copy0MBB);
847 F->insert(It, sinkMBB);
848
849 // Transfer the remainder of BB and its successor edges to sinkMBB.
850 sinkMBB->splice(sinkMBB->begin(), BB,
851 llvm::next(MachineBasicBlock::iterator(MI)),
852 BB->end());
853 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
854
855 // Next, add the true and fallthrough blocks as its successors.
856 BB->addSuccessor(copy0MBB);
857 BB->addSuccessor(sinkMBB);
858
859 // Emit the right instruction according to the type of the operands compared
860 if (isFPCmp)
861 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
862 else
863 BuildMI(BB, dl, TII->get(Opc)).addReg(MI->getOperand(2).getReg())
864 .addReg(Mips::ZERO).addMBB(sinkMBB);
865
866 // copy0MBB:
867 // %FalseValue = ...
868 // # fallthrough to sinkMBB
869 BB = copy0MBB;
870
871 // Update machine-CFG edges
872 BB->addSuccessor(sinkMBB);
873
874 // sinkMBB:
875 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
876 // ...
877 BB = sinkMBB;
878
879 if (isFPCmp)
880 BuildMI(*BB, BB->begin(), dl,
881 TII->get(Mips::PHI), MI->getOperand(0).getReg())
882 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB)
883 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
884 else
885 BuildMI(*BB, BB->begin(), dl,
886 TII->get(Mips::PHI), MI->getOperand(0).getReg())
887 .addReg(MI->getOperand(3).getReg()).addMBB(thisMBB)
888 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
889
890 MI->eraseFromParent(); // The pseudo instruction is gone now.
891 return BB;
892}
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000893*/
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000894MachineBasicBlock *
895MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000896 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000897 switch (MI->getOpcode()) {
Craig Topperbc219812012-02-07 02:50:20 +0000898 default: llvm_unreachable("Unexpected instr type to insert");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000899 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000900 case Mips::ATOMIC_LOAD_ADD_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000901 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
902 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000903 case Mips::ATOMIC_LOAD_ADD_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000904 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
905 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000906 case Mips::ATOMIC_LOAD_ADD_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000907 return EmitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000908 case Mips::ATOMIC_LOAD_ADD_I64:
909 case Mips::ATOMIC_LOAD_ADD_I64_P8:
910 return EmitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000911
912 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000913 case Mips::ATOMIC_LOAD_AND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000914 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
915 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000916 case Mips::ATOMIC_LOAD_AND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000917 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
918 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000919 case Mips::ATOMIC_LOAD_AND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000920 return EmitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka59068062011-11-11 04:14:30 +0000921 case Mips::ATOMIC_LOAD_AND_I64:
922 case Mips::ATOMIC_LOAD_AND_I64_P8:
Akira Hatanaka73866122011-11-12 02:38:12 +0000923 return EmitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000924
925 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000926 case Mips::ATOMIC_LOAD_OR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000927 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
928 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000929 case Mips::ATOMIC_LOAD_OR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000930 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
931 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000932 case Mips::ATOMIC_LOAD_OR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000933 return EmitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000934 case Mips::ATOMIC_LOAD_OR_I64:
935 case Mips::ATOMIC_LOAD_OR_I64_P8:
936 return EmitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000937
938 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000939 case Mips::ATOMIC_LOAD_XOR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000940 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
941 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000942 case Mips::ATOMIC_LOAD_XOR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000943 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
944 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000945 case Mips::ATOMIC_LOAD_XOR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000946 return EmitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000947 case Mips::ATOMIC_LOAD_XOR_I64:
948 case Mips::ATOMIC_LOAD_XOR_I64_P8:
949 return EmitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000950
951 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000952 case Mips::ATOMIC_LOAD_NAND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000953 return EmitAtomicBinaryPartword(MI, BB, 1, 0, true);
954 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000955 case Mips::ATOMIC_LOAD_NAND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000956 return EmitAtomicBinaryPartword(MI, BB, 2, 0, true);
957 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000958 case Mips::ATOMIC_LOAD_NAND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000959 return EmitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka59068062011-11-11 04:14:30 +0000960 case Mips::ATOMIC_LOAD_NAND_I64:
961 case Mips::ATOMIC_LOAD_NAND_I64_P8:
962 return EmitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000963
964 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000965 case Mips::ATOMIC_LOAD_SUB_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000966 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
967 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000968 case Mips::ATOMIC_LOAD_SUB_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000969 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
970 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000971 case Mips::ATOMIC_LOAD_SUB_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000972 return EmitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000973 case Mips::ATOMIC_LOAD_SUB_I64:
974 case Mips::ATOMIC_LOAD_SUB_I64_P8:
975 return EmitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000976
977 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000978 case Mips::ATOMIC_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000979 return EmitAtomicBinaryPartword(MI, BB, 1, 0);
980 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000981 case Mips::ATOMIC_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000982 return EmitAtomicBinaryPartword(MI, BB, 2, 0);
983 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000984 case Mips::ATOMIC_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000985 return EmitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka59068062011-11-11 04:14:30 +0000986 case Mips::ATOMIC_SWAP_I64:
987 case Mips::ATOMIC_SWAP_I64_P8:
988 return EmitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000989
990 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000991 case Mips::ATOMIC_CMP_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000992 return EmitAtomicCmpSwapPartword(MI, BB, 1);
993 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000994 case Mips::ATOMIC_CMP_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000995 return EmitAtomicCmpSwapPartword(MI, BB, 2);
996 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000997 case Mips::ATOMIC_CMP_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000998 return EmitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka59068062011-11-11 04:14:30 +0000999 case Mips::ATOMIC_CMP_SWAP_I64:
1000 case Mips::ATOMIC_CMP_SWAP_I64_P8:
1001 return EmitAtomicCmpSwap(MI, BB, 8);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001002 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001003}
1004
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001005// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
1006// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
1007MachineBasicBlock *
1008MipsTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher471e4222011-06-08 23:55:35 +00001009 unsigned Size, unsigned BinOpcode,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001010 bool Nand) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001011 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001012
1013 MachineFunction *MF = BB->getParent();
1014 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001015 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001016 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1017 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001018 unsigned LL, SC, AND, NOR, ZERO, BEQ;
1019
1020 if (Size == 4) {
1021 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1022 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1023 AND = Mips::AND;
1024 NOR = Mips::NOR;
1025 ZERO = Mips::ZERO;
1026 BEQ = Mips::BEQ;
1027 }
1028 else {
1029 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1030 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1031 AND = Mips::AND64;
1032 NOR = Mips::NOR64;
1033 ZERO = Mips::ZERO_64;
1034 BEQ = Mips::BEQ64;
1035 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001036
Akira Hatanaka4061da12011-07-19 20:11:17 +00001037 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001038 unsigned Ptr = MI->getOperand(1).getReg();
1039 unsigned Incr = MI->getOperand(2).getReg();
1040
Akira Hatanaka4061da12011-07-19 20:11:17 +00001041 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1042 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1043 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001044
1045 // insert new blocks after the current block
1046 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1047 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1048 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1049 MachineFunction::iterator It = BB;
1050 ++It;
1051 MF->insert(It, loopMBB);
1052 MF->insert(It, exitMBB);
1053
1054 // Transfer the remainder of BB and its successor edges to exitMBB.
1055 exitMBB->splice(exitMBB->begin(), BB,
1056 llvm::next(MachineBasicBlock::iterator(MI)),
1057 BB->end());
1058 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1059
1060 // thisMBB:
1061 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001062 // fallthrough --> loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001063 BB->addSuccessor(loopMBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001064 loopMBB->addSuccessor(loopMBB);
1065 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001066
1067 // loopMBB:
1068 // ll oldval, 0(ptr)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001069 // <binop> storeval, oldval, incr
1070 // sc success, storeval, 0(ptr)
1071 // beq success, $0, loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001072 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001073 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001074 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001075 // and andres, oldval, incr
1076 // nor storeval, $0, andres
Akira Hatanaka59068062011-11-11 04:14:30 +00001077 BuildMI(BB, dl, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
1078 BuildMI(BB, dl, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001079 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001080 // <binop> storeval, oldval, incr
1081 BuildMI(BB, dl, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001082 } else {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001083 StoreVal = Incr;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001084 }
Akira Hatanaka59068062011-11-11 04:14:30 +00001085 BuildMI(BB, dl, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
1086 BuildMI(BB, dl, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001087
1088 MI->eraseFromParent(); // The instruction is gone now.
1089
Akira Hatanaka939ece12011-07-19 03:42:13 +00001090 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001091}
1092
1093MachineBasicBlock *
1094MipsTargetLowering::EmitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001095 MachineBasicBlock *BB,
1096 unsigned Size, unsigned BinOpcode,
1097 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001098 assert((Size == 1 || Size == 2) &&
1099 "Unsupported size for EmitAtomicBinaryPartial.");
1100
1101 MachineFunction *MF = BB->getParent();
1102 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1103 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1104 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1105 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001106 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1107 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001108
1109 unsigned Dest = MI->getOperand(0).getReg();
1110 unsigned Ptr = MI->getOperand(1).getReg();
1111 unsigned Incr = MI->getOperand(2).getReg();
1112
Akira Hatanaka4061da12011-07-19 20:11:17 +00001113 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1114 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001115 unsigned Mask = RegInfo.createVirtualRegister(RC);
1116 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001117 unsigned NewVal = RegInfo.createVirtualRegister(RC);
1118 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001119 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001120 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1121 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1122 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1123 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1124 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001125 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001126 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1127 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1128 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1129 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1130 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001131
1132 // insert new blocks after the current block
1133 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1134 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001135 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001136 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1137 MachineFunction::iterator It = BB;
1138 ++It;
1139 MF->insert(It, loopMBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001140 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001141 MF->insert(It, exitMBB);
1142
1143 // Transfer the remainder of BB and its successor edges to exitMBB.
1144 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001145 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001146 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1147
Akira Hatanaka81b44112011-07-19 17:09:53 +00001148 BB->addSuccessor(loopMBB);
1149 loopMBB->addSuccessor(loopMBB);
1150 loopMBB->addSuccessor(sinkMBB);
1151 sinkMBB->addSuccessor(exitMBB);
1152
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001153 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001154 // addiu masklsb2,$0,-4 # 0xfffffffc
1155 // and alignedaddr,ptr,masklsb2
1156 // andi ptrlsb2,ptr,3
1157 // sll shiftamt,ptrlsb2,3
1158 // ori maskupper,$0,255 # 0xff
1159 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001160 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001161 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001162
1163 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001164 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1165 .addReg(Mips::ZERO).addImm(-4);
1166 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1167 .addReg(Ptr).addReg(MaskLSB2);
1168 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1169 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1170 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1171 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001172 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1173 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001174 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001175 BuildMI(BB, dl, TII->get(Mips::SLLV), Incr2).addReg(ShiftAmt).addReg(Incr);
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +00001176
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001177 // atomic.load.binop
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001178 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001179 // ll oldval,0(alignedaddr)
1180 // binop binopres,oldval,incr2
1181 // and newval,binopres,mask
1182 // and maskedoldval0,oldval,mask2
1183 // or storeval,maskedoldval0,newval
1184 // sc success,storeval,0(alignedaddr)
1185 // beq success,$0,loopMBB
1186
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001187 // atomic.swap
1188 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001189 // ll oldval,0(alignedaddr)
Akira Hatanaka70564a92011-07-19 18:14:26 +00001190 // and newval,incr2,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001191 // and maskedoldval0,oldval,mask2
1192 // or storeval,maskedoldval0,newval
1193 // sc success,storeval,0(alignedaddr)
1194 // beq success,$0,loopMBB
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001195
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001196 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001197 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001198 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001199 // and andres, oldval, incr2
1200 // nor binopres, $0, andres
1201 // and newval, binopres, mask
1202 BuildMI(BB, dl, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1203 BuildMI(BB, dl, TII->get(Mips::NOR), BinOpRes)
1204 .addReg(Mips::ZERO).addReg(AndRes);
1205 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001206 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001207 // <binop> binopres, oldval, incr2
1208 // and newval, binopres, mask
1209 BuildMI(BB, dl, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1210 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001211 } else {// atomic.swap
Akira Hatanaka4061da12011-07-19 20:11:17 +00001212 // and newval, incr2, mask
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001213 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001214 }
Jia Liubb481f82012-02-28 07:46:26 +00001215
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001216 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001217 .addReg(OldVal).addReg(Mask2);
1218 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001219 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001220 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001221 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001222 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001223 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001224
Akira Hatanaka939ece12011-07-19 03:42:13 +00001225 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001226 // and maskedoldval1,oldval,mask
1227 // srl srlres,maskedoldval1,shiftamt
1228 // sll sllres,srlres,24
1229 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001230 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001231 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001232
Akira Hatanaka4061da12011-07-19 20:11:17 +00001233 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1234 .addReg(OldVal).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001235 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1236 .addReg(ShiftAmt).addReg(MaskedOldVal1);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001237 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1238 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001239 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001240 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001241
1242 MI->eraseFromParent(); // The instruction is gone now.
1243
Akira Hatanaka939ece12011-07-19 03:42:13 +00001244 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001245}
1246
1247MachineBasicBlock *
1248MipsTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001249 MachineBasicBlock *BB,
1250 unsigned Size) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001251 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001252
1253 MachineFunction *MF = BB->getParent();
1254 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001255 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001256 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1257 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001258 unsigned LL, SC, ZERO, BNE, BEQ;
1259
1260 if (Size == 4) {
1261 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1262 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1263 ZERO = Mips::ZERO;
1264 BNE = Mips::BNE;
1265 BEQ = Mips::BEQ;
1266 }
1267 else {
1268 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1269 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1270 ZERO = Mips::ZERO_64;
1271 BNE = Mips::BNE64;
1272 BEQ = Mips::BEQ64;
1273 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001274
1275 unsigned Dest = MI->getOperand(0).getReg();
1276 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001277 unsigned OldVal = MI->getOperand(2).getReg();
1278 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001279
Akira Hatanaka4061da12011-07-19 20:11:17 +00001280 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001281
1282 // insert new blocks after the current block
1283 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1284 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1285 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1286 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1287 MachineFunction::iterator It = BB;
1288 ++It;
1289 MF->insert(It, loop1MBB);
1290 MF->insert(It, loop2MBB);
1291 MF->insert(It, exitMBB);
1292
1293 // Transfer the remainder of BB and its successor edges to exitMBB.
1294 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001295 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001296 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1297
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001298 // thisMBB:
1299 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001300 // fallthrough --> loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001301 BB->addSuccessor(loop1MBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001302 loop1MBB->addSuccessor(exitMBB);
1303 loop1MBB->addSuccessor(loop2MBB);
1304 loop2MBB->addSuccessor(loop1MBB);
1305 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001306
1307 // loop1MBB:
1308 // ll dest, 0(ptr)
1309 // bne dest, oldval, exitMBB
1310 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001311 BuildMI(BB, dl, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1312 BuildMI(BB, dl, TII->get(BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001313 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001314
1315 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001316 // sc success, newval, 0(ptr)
1317 // beq success, $0, loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001318 BB = loop2MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001319 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001320 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanaka59068062011-11-11 04:14:30 +00001321 BuildMI(BB, dl, TII->get(BEQ))
1322 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001323
1324 MI->eraseFromParent(); // The instruction is gone now.
1325
Akira Hatanaka939ece12011-07-19 03:42:13 +00001326 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001327}
1328
1329MachineBasicBlock *
1330MipsTargetLowering::EmitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001331 MachineBasicBlock *BB,
1332 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001333 assert((Size == 1 || Size == 2) &&
1334 "Unsupported size for EmitAtomicCmpSwapPartial.");
1335
1336 MachineFunction *MF = BB->getParent();
1337 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1338 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1339 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1340 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001341 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1342 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001343
1344 unsigned Dest = MI->getOperand(0).getReg();
1345 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001346 unsigned CmpVal = MI->getOperand(2).getReg();
1347 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001348
Akira Hatanaka4061da12011-07-19 20:11:17 +00001349 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1350 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001351 unsigned Mask = RegInfo.createVirtualRegister(RC);
1352 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001353 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1354 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1355 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1356 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1357 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1358 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1359 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1360 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1361 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1362 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1363 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1364 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1365 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1366 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001367
1368 // insert new blocks after the current block
1369 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1370 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1371 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001372 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001373 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1374 MachineFunction::iterator It = BB;
1375 ++It;
1376 MF->insert(It, loop1MBB);
1377 MF->insert(It, loop2MBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001378 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001379 MF->insert(It, exitMBB);
1380
1381 // Transfer the remainder of BB and its successor edges to exitMBB.
1382 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001383 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001384 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1385
Akira Hatanaka81b44112011-07-19 17:09:53 +00001386 BB->addSuccessor(loop1MBB);
1387 loop1MBB->addSuccessor(sinkMBB);
1388 loop1MBB->addSuccessor(loop2MBB);
1389 loop2MBB->addSuccessor(loop1MBB);
1390 loop2MBB->addSuccessor(sinkMBB);
1391 sinkMBB->addSuccessor(exitMBB);
1392
Akira Hatanaka70564a92011-07-19 18:14:26 +00001393 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001394 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001395 // addiu masklsb2,$0,-4 # 0xfffffffc
1396 // and alignedaddr,ptr,masklsb2
1397 // andi ptrlsb2,ptr,3
1398 // sll shiftamt,ptrlsb2,3
1399 // ori maskupper,$0,255 # 0xff
1400 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001401 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001402 // andi maskedcmpval,cmpval,255
1403 // sll shiftedcmpval,maskedcmpval,shiftamt
1404 // andi maskednewval,newval,255
1405 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001406 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001407 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1408 .addReg(Mips::ZERO).addImm(-4);
1409 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1410 .addReg(Ptr).addReg(MaskLSB2);
1411 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1412 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1413 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1414 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001415 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1416 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001417 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001418 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedCmpVal)
1419 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001420 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedCmpVal)
1421 .addReg(ShiftAmt).addReg(MaskedCmpVal);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001422 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedNewVal)
1423 .addReg(NewVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001424 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedNewVal)
1425 .addReg(ShiftAmt).addReg(MaskedNewVal);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001426
1427 // loop1MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001428 // ll oldval,0(alginedaddr)
1429 // and maskedoldval0,oldval,mask
1430 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001431 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001432 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001433 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
1434 .addReg(OldVal).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001435 BuildMI(BB, dl, TII->get(Mips::BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001436 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001437
1438 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001439 // and maskedoldval1,oldval,mask2
1440 // or storeval,maskedoldval1,shiftednewval
1441 // sc success,storeval,0(alignedaddr)
1442 // beq success,$0,loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001443 BB = loop2MBB;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001444 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1445 .addReg(OldVal).addReg(Mask2);
1446 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
1447 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001448 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001449 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001450 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001451 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001452
Akira Hatanaka939ece12011-07-19 03:42:13 +00001453 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001454 // srl srlres,maskedoldval0,shiftamt
1455 // sll sllres,srlres,24
1456 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001457 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001458 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001459
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001460 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1461 .addReg(ShiftAmt).addReg(MaskedOldVal0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001462 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1463 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001464 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001465 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001466
1467 MI->eraseFromParent(); // The instruction is gone now.
1468
Akira Hatanaka939ece12011-07-19 03:42:13 +00001469 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001470}
1471
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001472//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001473// Misc Lower Operation implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001474//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +00001475SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001476LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001477{
Akira Hatanaka21afc632011-06-21 00:40:49 +00001478 MachineFunction &MF = DAG.getMachineFunction();
1479 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001480 unsigned SP = IsN64 ? Mips::SP_64 : Mips::SP;
Akira Hatanaka21afc632011-06-21 00:40:49 +00001481
1482 assert(getTargetMachine().getFrameLowering()->getStackAlignment() >=
Akira Hatanaka053546c2011-05-25 02:20:00 +00001483 cast<ConstantSDNode>(Op.getOperand(2).getNode())->getZExtValue() &&
1484 "Cannot lower if the alignment of the allocated space is larger than \
1485 that of the stack.");
1486
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001487 SDValue Chain = Op.getOperand(0);
1488 SDValue Size = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001489 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001490
1491 // Get a reference from Mips stack pointer
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001492 SDValue StackPointer = DAG.getCopyFromReg(Chain, dl, SP, getPointerTy());
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001493
1494 // Subtract the dynamic size from the actual stack size to
1495 // obtain the new stack size.
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001496 SDValue Sub = DAG.getNode(ISD::SUB, dl, getPointerTy(), StackPointer, Size);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001497
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001498 // The Sub result contains the new stack start address, so it
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001499 // must be placed in the stack pointer register.
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001500 Chain = DAG.getCopyToReg(StackPointer.getValue(1), dl, SP, Sub, SDValue());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001501
1502 // This node always has two return values: a new stack pointer
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001503 // value and a chain
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001504 SDVTList VTLs = DAG.getVTList(getPointerTy(), MVT::Other);
Akira Hatanaka21afc632011-06-21 00:40:49 +00001505 SDValue Ptr = DAG.getFrameIndex(MipsFI->getDynAllocFI(), getPointerTy());
1506 SDValue Ops[] = { Chain, Ptr, Chain.getValue(1) };
1507
1508 return DAG.getNode(MipsISD::DynAlloc, dl, VTLs, Ops, 3);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001509}
1510
1511SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001512LowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001513{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001514 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001515 // the block to branch to if the condition is true.
1516 SDValue Chain = Op.getOperand(0);
1517 SDValue Dest = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +00001518 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001519
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001520 SDValue CondRes = CreateFPCmp(DAG, Op.getOperand(1));
1521
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001522 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001523 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +00001524 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001525
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +00001526 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001527 Mips::CondCode CC =
1528 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001529 SDValue BrCode = DAG.getConstant(GetFPBranchCodeFromCond(CC), MVT::i32);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001530
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001531 return DAG.getNode(MipsISD::FPBrcond, dl, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001532 Dest, CondRes);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001533}
1534
1535SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001536LowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001537{
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001538 SDValue Cond = CreateFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001539
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001540 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001541 if (Cond.getOpcode() != MipsISD::FPCmp)
1542 return Op;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001543
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001544 return CreateCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
1545 Op.getDebugLoc());
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001546}
1547
Akira Hatanaka0a40c232012-03-09 23:46:03 +00001548SDValue MipsTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
1549 SDValue Cond = CreateFPCmp(DAG, Op);
1550
1551 assert(Cond.getOpcode() == MipsISD::FPCmp &&
1552 "Floating point operand expected.");
1553
1554 SDValue True = DAG.getConstant(1, MVT::i32);
1555 SDValue False = DAG.getConstant(0, MVT::i32);
1556
1557 return CreateCMovFP(DAG, Cond, True, False, Op.getDebugLoc());
1558}
1559
Dan Gohmand858e902010-04-17 15:26:15 +00001560SDValue MipsTargetLowering::LowerGlobalAddress(SDValue Op,
1561 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +00001562 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001563 DebugLoc dl = Op.getDebugLoc();
Jia Liubb481f82012-02-28 07:46:26 +00001564 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001565
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001566 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Chris Lattnere3736f82009-08-13 05:41:27 +00001567 SDVTList VTs = DAG.getVTList(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001568
Chris Lattnerb71b9092009-08-13 06:28:06 +00001569 MipsTargetObjectFile &TLOF = (MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001570
Chris Lattnere3736f82009-08-13 05:41:27 +00001571 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001572 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
1573 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001574 MipsII::MO_GPREL);
Chris Lattnere3736f82009-08-13 05:41:27 +00001575 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, dl, VTs, &GA, 1);
1576 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001577 return DAG.getNode(ISD::ADD, dl, MVT::i32, GOT, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +00001578 }
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001579 // %hi/%lo relocation
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001580 SDValue GAHi = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1581 MipsII::MO_ABS_HI);
1582 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1583 MipsII::MO_ABS_LO);
1584 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, VTs, &GAHi, 1);
1585 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GALo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001586 return DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001587 }
1588
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001589 EVT ValTy = Op.getValueType();
1590 bool HasGotOfst = (GV->hasInternalLinkage() ||
1591 (GV->hasLocalLinkage() && !isa<Function>(GV)));
Akira Hatanaka56ce6b32012-04-04 22:16:36 +00001592 unsigned GotFlag = HasMips64 ?
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001593 (HasGotOfst ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT_DISP) :
Bruno Cardoso Lopese3d35722011-12-07 00:28:57 +00001594 (HasGotOfst ? MipsII::MO_GOT : MipsII::MO_GOT16);
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001595 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, ValTy, 0, GotFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001596 GA = DAG.getNode(MipsISD::Wrapper, dl, ValTy, GetGlobalReg(DAG, ValTy), GA);
Akira Hatanaka82099682011-12-19 19:52:25 +00001597 SDValue ResNode = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), GA,
1598 MachinePointerInfo(), false, false, false, 0);
Akira Hatanaka0f843822011-06-07 18:58:42 +00001599 // On functions and global targets not internal linked only
1600 // a load from got/GP is necessary for PIC to work.
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001601 if (!HasGotOfst)
Akira Hatanaka0f843822011-06-07 18:58:42 +00001602 return ResNode;
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001603 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, ValTy, 0,
Akira Hatanaka56ce6b32012-04-04 22:16:36 +00001604 HasMips64 ? MipsII::MO_GOT_OFST :
1605 MipsII::MO_ABS_LO);
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001606 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, GALo);
1607 return DAG.getNode(ISD::ADD, dl, ValTy, ResNode, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001608}
1609
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001610SDValue MipsTargetLowering::LowerBlockAddress(SDValue Op,
1611 SelectionDAG &DAG) const {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001612 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
1613 // FIXME there isn't actually debug info here
1614 DebugLoc dl = Op.getDebugLoc();
1615
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001616 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001617 // %hi/%lo relocation
Akira Hatanaka82099682011-12-19 19:52:25 +00001618 SDValue BAHi = DAG.getBlockAddress(BA, MVT::i32, true, MipsII::MO_ABS_HI);
1619 SDValue BALo = DAG.getBlockAddress(BA, MVT::i32, true, MipsII::MO_ABS_LO);
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001620 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, MVT::i32, BAHi);
1621 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, BALo);
1622 return DAG.getNode(ISD::ADD, dl, MVT::i32, Hi, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001623 }
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001624
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001625 EVT ValTy = Op.getValueType();
Akira Hatanaka03d830e2012-04-04 18:22:53 +00001626 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1627 unsigned OFSTFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001628 SDValue BAGOTOffset = DAG.getBlockAddress(BA, ValTy, true, GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001629 BAGOTOffset = DAG.getNode(MipsISD::Wrapper, dl, ValTy,
1630 GetGlobalReg(DAG, ValTy), BAGOTOffset);
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001631 SDValue BALOOffset = DAG.getBlockAddress(BA, ValTy, true, OFSTFlag);
Akira Hatanaka82099682011-12-19 19:52:25 +00001632 SDValue Load = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), BAGOTOffset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001633 MachinePointerInfo(), false, false, false, 0);
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001634 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, BALOOffset);
1635 return DAG.getNode(ISD::ADD, dl, ValTy, Load, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001636}
1637
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001638SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001639LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001640{
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001641 // If the relocation model is PIC, use the General Dynamic TLS Model or
1642 // Local Dynamic TLS model, otherwise use the Initial Exec or
1643 // Local Exec TLS Model.
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001644
1645 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1646 DebugLoc dl = GA->getDebugLoc();
1647 const GlobalValue *GV = GA->getGlobal();
1648 EVT PtrVT = getPointerTy();
1649
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001650 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1651
1652 if (model == TLSModel::GeneralDynamic || model == TLSModel::LocalDynamic) {
Hans Wennborg70a07c72012-06-04 14:02:08 +00001653 // General Dynamic and Local Dynamic TLS Model.
1654 unsigned Flag = (model == TLSModel::LocalDynamic) ? MipsII::MO_TLSLDM
1655 : MipsII::MO_TLSGD;
1656
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001657 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, Flag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001658 SDValue Argument = DAG.getNode(MipsISD::Wrapper, dl, PtrVT,
1659 GetGlobalReg(DAG, PtrVT), TGA);
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001660 unsigned PtrSize = PtrVT.getSizeInBits();
1661 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
1662
Benjamin Kramer5eccf672011-12-11 12:21:34 +00001663 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001664
1665 ArgListTy Args;
1666 ArgListEntry Entry;
1667 Entry.Node = Argument;
Akira Hatanakaca074792011-12-08 20:34:32 +00001668 Entry.Ty = PtrTy;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001669 Args.push_back(Entry);
Jia Liubb481f82012-02-28 07:46:26 +00001670
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001671 TargetLowering::CallLoweringInfo CLI(DAG.getEntryNode(), PtrTy,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001672 false, false, false, false, 0, CallingConv::C,
1673 /*isTailCall=*/false, /*doesNotRet=*/false,
1674 /*isReturnValueUsed=*/true,
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001675 TlsGetAddr, Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001676 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001677
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001678 SDValue Ret = CallResult.first;
1679
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001680 if (model != TLSModel::LocalDynamic)
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001681 return Ret;
1682
1683 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1684 MipsII::MO_DTPREL_HI);
1685 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1686 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1687 MipsII::MO_DTPREL_LO);
1688 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1689 SDValue Add = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Ret);
1690 return DAG.getNode(ISD::ADD, dl, PtrVT, Add, Lo);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001691 }
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001692
1693 SDValue Offset;
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001694 if (model == TLSModel::InitialExec) {
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001695 // Initial Exec TLS Model
Akira Hatanakaca074792011-12-08 20:34:32 +00001696 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001697 MipsII::MO_GOTTPREL);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001698 TGA = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, GetGlobalReg(DAG, PtrVT),
1699 TGA);
Akira Hatanakaca074792011-12-08 20:34:32 +00001700 Offset = DAG.getLoad(PtrVT, dl,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001701 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001702 false, false, false, 0);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001703 } else {
1704 // Local Exec TLS Model
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001705 assert(model == TLSModel::LocalExec);
Akira Hatanakaca074792011-12-08 20:34:32 +00001706 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001707 MipsII::MO_TPREL_HI);
Akira Hatanakaca074792011-12-08 20:34:32 +00001708 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001709 MipsII::MO_TPREL_LO);
Akira Hatanakaca074792011-12-08 20:34:32 +00001710 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1711 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1712 Offset = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001713 }
1714
1715 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, dl, PtrVT);
1716 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001717}
1718
1719SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001720LowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001721{
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001722 SDValue HiPart, JTI, JTILo;
Dale Johannesende064702009-02-06 21:50:26 +00001723 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001724 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001725 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Owen Andersone50ed302009-08-10 22:56:29 +00001726 EVT PtrVT = Op.getValueType();
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001727 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001728
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001729 if (!IsPIC && !IsN64) {
1730 JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MipsII::MO_ABS_HI);
1731 HiPart = DAG.getNode(MipsISD::Hi, dl, PtrVT, JTI);
1732 JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MipsII::MO_ABS_LO);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001733 } else {// Emit Load from Global Pointer
Akira Hatanakac75ceb72012-04-04 18:31:32 +00001734 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1735 unsigned OfstFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001736 JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001737 JTI = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, GetGlobalReg(DAG, PtrVT),
1738 JTI);
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001739 HiPart = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), JTI,
1740 MachinePointerInfo(), false, false, false, 0);
1741 JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, OfstFlag);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001742 }
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001743
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001744 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, JTILo);
1745 return DAG.getNode(ISD::ADD, dl, PtrVT, HiPart, Lo);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001746}
1747
Dan Gohman475871a2008-07-27 21:46:04 +00001748SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001749LowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001750{
Dan Gohman475871a2008-07-27 21:46:04 +00001751 SDValue ResNode;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001752 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001753 const Constant *C = N->getConstVal();
Dale Johannesende064702009-02-06 21:50:26 +00001754 // FIXME there isn't actually debug info here
1755 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001756
1757 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001758 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001759 // but the asm printer currently doesn't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001760 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +00001761 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +00001762 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001763 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1764 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001765 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001766
Akira Hatanaka13daee32012-03-27 02:55:31 +00001767 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001768 SDValue CPHi = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001769 N->getOffset(), MipsII::MO_ABS_HI);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001770 SDValue CPLo = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001771 N->getOffset(), MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001772 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, MVT::i32, CPHi);
1773 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CPLo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001774 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001775 } else {
Akira Hatanaka620db892011-11-16 22:44:38 +00001776 EVT ValTy = Op.getValueType();
Akira Hatanaka86a27332012-04-04 18:26:12 +00001777 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1778 unsigned OFSTFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
Akira Hatanaka620db892011-11-16 22:44:38 +00001779 SDValue CP = DAG.getTargetConstantPool(C, ValTy, N->getAlignment(),
1780 N->getOffset(), GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001781 CP = DAG.getNode(MipsISD::Wrapper, dl, ValTy, GetGlobalReg(DAG, ValTy), CP);
Akira Hatanaka82099682011-12-19 19:52:25 +00001782 SDValue Load = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), CP,
1783 MachinePointerInfo::getConstantPool(), false,
1784 false, false, 0);
Akira Hatanaka620db892011-11-16 22:44:38 +00001785 SDValue CPLo = DAG.getTargetConstantPool(C, ValTy, N->getAlignment(),
1786 N->getOffset(), OFSTFlag);
1787 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, CPLo);
1788 ResNode = DAG.getNode(ISD::ADD, dl, ValTy, Load, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001789 }
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001790
1791 return ResNode;
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001792}
1793
Dan Gohmand858e902010-04-17 15:26:15 +00001794SDValue MipsTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001795 MachineFunction &MF = DAG.getMachineFunction();
1796 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1797
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001798 DebugLoc dl = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +00001799 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1800 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001801
1802 // vastart just stores the address of the VarArgsFrameIndex slot into the
1803 // memory location argument.
1804 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00001805 return DAG.getStore(Op.getOperand(0), dl, FI, Op.getOperand(1),
Akira Hatanaka82099682011-12-19 19:52:25 +00001806 MachinePointerInfo(SV), false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001807}
Jia Liubb481f82012-02-28 07:46:26 +00001808
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001809static SDValue LowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
1810 EVT TyX = Op.getOperand(0).getValueType();
1811 EVT TyY = Op.getOperand(1).getValueType();
1812 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1813 SDValue Const31 = DAG.getConstant(31, MVT::i32);
1814 DebugLoc DL = Op.getDebugLoc();
1815 SDValue Res;
1816
1817 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1818 // to i32.
1819 SDValue X = (TyX == MVT::f32) ?
1820 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1821 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1822 Const1);
1823 SDValue Y = (TyY == MVT::f32) ?
1824 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(1)) :
1825 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(1),
1826 Const1);
1827
1828 if (HasR2) {
1829 // ext E, Y, 31, 1 ; extract bit31 of Y
1830 // ins X, E, 31, 1 ; insert extracted bit at bit31 of X
1831 SDValue E = DAG.getNode(MipsISD::Ext, DL, MVT::i32, Y, Const31, Const1);
1832 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32, E, Const31, Const1, X);
1833 } else {
1834 // sll SllX, X, 1
1835 // srl SrlX, SllX, 1
1836 // srl SrlY, Y, 31
1837 // sll SllY, SrlX, 31
1838 // or Or, SrlX, SllY
1839 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1840 SDValue SrlX = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1841 SDValue SrlY = DAG.getNode(ISD::SRL, DL, MVT::i32, Y, Const31);
1842 SDValue SllY = DAG.getNode(ISD::SHL, DL, MVT::i32, SrlY, Const31);
1843 Res = DAG.getNode(ISD::OR, DL, MVT::i32, SrlX, SllY);
1844 }
1845
1846 if (TyX == MVT::f32)
1847 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Res);
1848
1849 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1850 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1851 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001852}
1853
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001854static SDValue LowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
1855 unsigned WidthX = Op.getOperand(0).getValueSizeInBits();
1856 unsigned WidthY = Op.getOperand(1).getValueSizeInBits();
1857 EVT TyX = MVT::getIntegerVT(WidthX), TyY = MVT::getIntegerVT(WidthY);
1858 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1859 DebugLoc DL = Op.getDebugLoc();
Eric Christopher471e4222011-06-08 23:55:35 +00001860
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001861 // Bitcast to integer nodes.
1862 SDValue X = DAG.getNode(ISD::BITCAST, DL, TyX, Op.getOperand(0));
1863 SDValue Y = DAG.getNode(ISD::BITCAST, DL, TyY, Op.getOperand(1));
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001864
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001865 if (HasR2) {
1866 // ext E, Y, width(Y) - 1, 1 ; extract bit width(Y)-1 of Y
1867 // ins X, E, width(X) - 1, 1 ; insert extracted bit at bit width(X)-1 of X
1868 SDValue E = DAG.getNode(MipsISD::Ext, DL, TyY, Y,
1869 DAG.getConstant(WidthY - 1, MVT::i32), Const1);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001870
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001871 if (WidthX > WidthY)
1872 E = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, E);
1873 else if (WidthY > WidthX)
1874 E = DAG.getNode(ISD::TRUNCATE, DL, TyX, E);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001875
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001876 SDValue I = DAG.getNode(MipsISD::Ins, DL, TyX, E,
1877 DAG.getConstant(WidthX - 1, MVT::i32), Const1, X);
1878 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), I);
1879 }
1880
1881 // (d)sll SllX, X, 1
1882 // (d)srl SrlX, SllX, 1
1883 // (d)srl SrlY, Y, width(Y)-1
1884 // (d)sll SllY, SrlX, width(Y)-1
1885 // or Or, SrlX, SllY
1886 SDValue SllX = DAG.getNode(ISD::SHL, DL, TyX, X, Const1);
1887 SDValue SrlX = DAG.getNode(ISD::SRL, DL, TyX, SllX, Const1);
1888 SDValue SrlY = DAG.getNode(ISD::SRL, DL, TyY, Y,
1889 DAG.getConstant(WidthY - 1, MVT::i32));
1890
1891 if (WidthX > WidthY)
1892 SrlY = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, SrlY);
1893 else if (WidthY > WidthX)
1894 SrlY = DAG.getNode(ISD::TRUNCATE, DL, TyX, SrlY);
1895
1896 SDValue SllY = DAG.getNode(ISD::SHL, DL, TyX, SrlY,
1897 DAG.getConstant(WidthX - 1, MVT::i32));
1898 SDValue Or = DAG.getNode(ISD::OR, DL, TyX, SrlX, SllY);
1899 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Or);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001900}
1901
Akira Hatanaka82099682011-12-19 19:52:25 +00001902SDValue
1903MipsTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001904 if (Subtarget->hasMips64())
1905 return LowerFCOPYSIGN64(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001906
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001907 return LowerFCOPYSIGN32(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001908}
1909
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001910static SDValue LowerFABS32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
1911 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
1912 DebugLoc DL = Op.getDebugLoc();
1913
1914 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1915 // to i32.
1916 SDValue X = (Op.getValueType() == MVT::f32) ?
1917 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1918 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1919 Const1);
1920
1921 // Clear MSB.
1922 if (HasR2)
1923 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32,
1924 DAG.getRegister(Mips::ZERO, MVT::i32),
1925 DAG.getConstant(31, MVT::i32), Const1, X);
1926 else {
1927 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1928 Res = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1929 }
1930
1931 if (Op.getValueType() == MVT::f32)
1932 return DAG.getNode(ISD::BITCAST, DL, MVT::f32, Res);
1933
1934 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1935 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1936 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
1937}
1938
1939static SDValue LowerFABS64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
1940 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
1941 DebugLoc DL = Op.getDebugLoc();
1942
1943 // Bitcast to integer node.
1944 SDValue X = DAG.getNode(ISD::BITCAST, DL, MVT::i64, Op.getOperand(0));
1945
1946 // Clear MSB.
1947 if (HasR2)
1948 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i64,
1949 DAG.getRegister(Mips::ZERO_64, MVT::i64),
1950 DAG.getConstant(63, MVT::i32), Const1, X);
1951 else {
1952 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i64, X, Const1);
1953 Res = DAG.getNode(ISD::SRL, DL, MVT::i64, SllX, Const1);
1954 }
1955
1956 return DAG.getNode(ISD::BITCAST, DL, MVT::f64, Res);
1957}
1958
1959SDValue
1960MipsTargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) const {
1961 if (Subtarget->hasMips64() && (Op.getValueType() == MVT::f64))
1962 return LowerFABS64(Op, DAG, Subtarget->hasMips32r2());
1963
1964 return LowerFABS32(Op, DAG, Subtarget->hasMips32r2());
1965}
1966
Akira Hatanaka2e591472011-06-02 00:24:44 +00001967SDValue MipsTargetLowering::
1968LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopese0b5cfc2011-06-16 00:40:02 +00001969 // check the depth
1970 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka0f843822011-06-07 18:58:42 +00001971 "Frame address can only be determined for current frame.");
Akira Hatanaka2e591472011-06-02 00:24:44 +00001972
1973 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1974 MFI->setFrameAddressIsTaken(true);
1975 EVT VT = Op.getValueType();
1976 DebugLoc dl = Op.getDebugLoc();
Akira Hatanaka46ac4392011-11-11 04:11:56 +00001977 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
1978 IsN64 ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka2e591472011-06-02 00:24:44 +00001979 return FrameAddr;
1980}
1981
Akira Hatanakadb548262011-07-19 23:30:50 +00001982// TODO: set SType according to the desired memory barrier behavior.
Akira Hatanaka82099682011-12-19 19:52:25 +00001983SDValue
1984MipsTargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG& DAG) const {
Akira Hatanakadb548262011-07-19 23:30:50 +00001985 unsigned SType = 0;
1986 DebugLoc dl = Op.getDebugLoc();
1987 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
1988 DAG.getConstant(SType, MVT::i32));
1989}
1990
Eli Friedman14648462011-07-27 22:21:52 +00001991SDValue MipsTargetLowering::LowerATOMIC_FENCE(SDValue Op,
1992 SelectionDAG& DAG) const {
1993 // FIXME: Need pseudo-fence for 'singlethread' fences
1994 // FIXME: Set SType for weaker fences where supported/appropriate.
1995 unsigned SType = 0;
1996 DebugLoc dl = Op.getDebugLoc();
1997 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
1998 DAG.getConstant(SType, MVT::i32));
1999}
2000
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002001SDValue MipsTargetLowering::LowerShiftLeftParts(SDValue Op,
2002 SelectionDAG& DAG) const {
2003 DebugLoc DL = Op.getDebugLoc();
2004 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
2005 SDValue Shamt = Op.getOperand(2);
2006
2007 // if shamt < 32:
2008 // lo = (shl lo, shamt)
2009 // hi = (or (shl hi, shamt) (srl (srl lo, 1), ~shamt))
2010 // else:
2011 // lo = 0
2012 // hi = (shl lo, shamt[4:0])
2013 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
2014 DAG.getConstant(-1, MVT::i32));
2015 SDValue ShiftRight1Lo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo,
2016 DAG.getConstant(1, MVT::i32));
2017 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, ShiftRight1Lo,
2018 Not);
2019 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi, Shamt);
2020 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
2021 SDValue ShiftLeftLo = DAG.getNode(ISD::SHL, DL, MVT::i32, Lo, Shamt);
2022 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
2023 DAG.getConstant(0x20, MVT::i32));
2024 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, DAG.getConstant(0, MVT::i32),
2025 ShiftLeftLo);
2026 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftLeftLo, Or);
2027
2028 SDValue Ops[2] = {Lo, Hi};
2029 return DAG.getMergeValues(Ops, 2, DL);
2030}
2031
2032SDValue MipsTargetLowering::LowerShiftRightParts(SDValue Op, SelectionDAG& DAG,
2033 bool IsSRA) const {
2034 DebugLoc DL = Op.getDebugLoc();
2035 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
2036 SDValue Shamt = Op.getOperand(2);
2037
2038 // if shamt < 32:
2039 // lo = (or (shl (shl hi, 1), ~shamt) (srl lo, shamt))
2040 // if isSRA:
2041 // hi = (sra hi, shamt)
2042 // else:
2043 // hi = (srl hi, shamt)
2044 // else:
2045 // if isSRA:
2046 // lo = (sra hi, shamt[4:0])
2047 // hi = (sra hi, 31)
2048 // else:
2049 // lo = (srl hi, shamt[4:0])
2050 // hi = 0
2051 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
2052 DAG.getConstant(-1, MVT::i32));
2053 SDValue ShiftLeft1Hi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi,
2054 DAG.getConstant(1, MVT::i32));
2055 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, ShiftLeft1Hi, Not);
2056 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo, Shamt);
2057 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
2058 SDValue ShiftRightHi = DAG.getNode(IsSRA ? ISD::SRA : ISD::SRL, DL, MVT::i32,
2059 Hi, Shamt);
2060 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
2061 DAG.getConstant(0x20, MVT::i32));
2062 SDValue Shift31 = DAG.getNode(ISD::SRA, DL, MVT::i32, Hi,
2063 DAG.getConstant(31, MVT::i32));
2064 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftRightHi, Or);
2065 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
2066 IsSRA ? Shift31 : DAG.getConstant(0, MVT::i32),
2067 ShiftRightHi);
2068
2069 SDValue Ops[2] = {Lo, Hi};
2070 return DAG.getMergeValues(Ops, 2, DL);
2071}
2072
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002073static SDValue CreateLoadLR(unsigned Opc, SelectionDAG &DAG, LoadSDNode *LD,
2074 SDValue Chain, SDValue Src, unsigned Offset) {
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002075 SDValue Ptr = LD->getBasePtr();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002076 EVT VT = LD->getValueType(0), MemVT = LD->getMemoryVT();
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002077 EVT BasePtrVT = Ptr.getValueType();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002078 DebugLoc DL = LD->getDebugLoc();
2079 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
2080
2081 if (Offset)
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002082 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002083 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002084
2085 SDValue Ops[] = { Chain, Ptr, Src };
2086 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
2087 LD->getMemOperand());
2088}
2089
2090// Expand an unaligned 32 or 64-bit integer load node.
2091SDValue MipsTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
2092 LoadSDNode *LD = cast<LoadSDNode>(Op);
2093 EVT MemVT = LD->getMemoryVT();
2094
2095 // Return if load is aligned or if MemVT is neither i32 nor i64.
2096 if ((LD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
2097 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
2098 return SDValue();
2099
2100 bool IsLittle = Subtarget->isLittle();
2101 EVT VT = Op.getValueType();
2102 ISD::LoadExtType ExtType = LD->getExtensionType();
2103 SDValue Chain = LD->getChain(), Undef = DAG.getUNDEF(VT);
2104
2105 assert((VT == MVT::i32) || (VT == MVT::i64));
2106
2107 // Expand
2108 // (set dst, (i64 (load baseptr)))
2109 // to
2110 // (set tmp, (ldl (add baseptr, 7), undef))
2111 // (set dst, (ldr baseptr, tmp))
2112 if ((VT == MVT::i64) && (ExtType == ISD::NON_EXTLOAD)) {
2113 SDValue LDL = CreateLoadLR(MipsISD::LDL, DAG, LD, Chain, Undef,
2114 IsLittle ? 7 : 0);
2115 return CreateLoadLR(MipsISD::LDR, DAG, LD, LDL.getValue(1), LDL,
2116 IsLittle ? 0 : 7);
2117 }
2118
2119 SDValue LWL = CreateLoadLR(MipsISD::LWL, DAG, LD, Chain, Undef,
2120 IsLittle ? 3 : 0);
2121 SDValue LWR = CreateLoadLR(MipsISD::LWR, DAG, LD, LWL.getValue(1), LWL,
2122 IsLittle ? 0 : 3);
2123
2124 // Expand
2125 // (set dst, (i32 (load baseptr))) or
2126 // (set dst, (i64 (sextload baseptr))) or
2127 // (set dst, (i64 (extload baseptr)))
2128 // to
2129 // (set tmp, (lwl (add baseptr, 3), undef))
2130 // (set dst, (lwr baseptr, tmp))
2131 if ((VT == MVT::i32) || (ExtType == ISD::SEXTLOAD) ||
2132 (ExtType == ISD::EXTLOAD))
2133 return LWR;
2134
2135 assert((VT == MVT::i64) && (ExtType == ISD::ZEXTLOAD));
2136
2137 // Expand
2138 // (set dst, (i64 (zextload baseptr)))
2139 // to
2140 // (set tmp0, (lwl (add baseptr, 3), undef))
2141 // (set tmp1, (lwr baseptr, tmp0))
2142 // (set tmp2, (shl tmp1, 32))
2143 // (set dst, (srl tmp2, 32))
2144 DebugLoc DL = LD->getDebugLoc();
2145 SDValue Const32 = DAG.getConstant(32, MVT::i32);
2146 SDValue SLL = DAG.getNode(ISD::SHL, DL, MVT::i64, LWR, Const32);
Akira Hatanaka94ccee22012-06-04 17:46:29 +00002147 SDValue SRL = DAG.getNode(ISD::SRL, DL, MVT::i64, SLL, Const32);
2148 SDValue Ops[] = { SRL, LWR.getValue(1) };
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002149 return DAG.getMergeValues(Ops, 2, DL);
2150}
2151
2152static SDValue CreateStoreLR(unsigned Opc, SelectionDAG &DAG, StoreSDNode *SD,
2153 SDValue Chain, unsigned Offset) {
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002154 SDValue Ptr = SD->getBasePtr(), Value = SD->getValue();
2155 EVT MemVT = SD->getMemoryVT(), BasePtrVT = Ptr.getValueType();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002156 DebugLoc DL = SD->getDebugLoc();
2157 SDVTList VTList = DAG.getVTList(MVT::Other);
2158
2159 if (Offset)
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002160 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002161 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002162
2163 SDValue Ops[] = { Chain, Value, Ptr };
2164 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
2165 SD->getMemOperand());
2166}
2167
2168// Expand an unaligned 32 or 64-bit integer store node.
2169SDValue MipsTargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
2170 StoreSDNode *SD = cast<StoreSDNode>(Op);
2171 EVT MemVT = SD->getMemoryVT();
2172
2173 // Return if store is aligned or if MemVT is neither i32 nor i64.
2174 if ((SD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
2175 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
2176 return SDValue();
2177
2178 bool IsLittle = Subtarget->isLittle();
2179 SDValue Value = SD->getValue(), Chain = SD->getChain();
2180 EVT VT = Value.getValueType();
2181
2182 // Expand
2183 // (store val, baseptr) or
2184 // (truncstore val, baseptr)
2185 // to
2186 // (swl val, (add baseptr, 3))
2187 // (swr val, baseptr)
2188 if ((VT == MVT::i32) || SD->isTruncatingStore()) {
2189 SDValue SWL = CreateStoreLR(MipsISD::SWL, DAG, SD, Chain,
2190 IsLittle ? 3 : 0);
2191 return CreateStoreLR(MipsISD::SWR, DAG, SD, SWL, IsLittle ? 0 : 3);
2192 }
2193
2194 assert(VT == MVT::i64);
2195
2196 // Expand
2197 // (store val, baseptr)
2198 // to
2199 // (sdl val, (add baseptr, 7))
2200 // (sdr val, baseptr)
2201 SDValue SDL = CreateStoreLR(MipsISD::SDL, DAG, SD, Chain, IsLittle ? 7 : 0);
2202 return CreateStoreLR(MipsISD::SDR, DAG, SD, SDL, IsLittle ? 0 : 7);
2203}
2204
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002205//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002206// Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002207//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002208
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002209//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002210// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002211// Mips O32 ABI rules:
2212// ---
2213// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002214// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002215// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002216// f64 - Only passed in two aliased f32 registers if no int reg has been used
2217// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002218// not used, it must be shadowed. If only A3 is avaiable, shadow it and
2219// go to stack.
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002220//
2221// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002222//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002223
Duncan Sands1e96bab2010-11-04 10:49:57 +00002224static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00002225 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002226 ISD::ArgFlagsTy ArgFlags, CCState &State) {
2227
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002228 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002229
Craig Topperc5eaae42012-03-11 07:57:25 +00002230 static const uint16_t IntRegs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002231 Mips::A0, Mips::A1, Mips::A2, Mips::A3
2232 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002233 static const uint16_t F32Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002234 Mips::F12, Mips::F14
2235 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002236 static const uint16_t F64Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002237 Mips::D6, Mips::D7
2238 };
2239
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002240 // ByVal Args
2241 if (ArgFlags.isByVal()) {
2242 State.HandleByVal(ValNo, ValVT, LocVT, LocInfo,
2243 1 /*MinSize*/, 4 /*MinAlign*/, ArgFlags);
2244 unsigned NextReg = (State.getNextStackOffset() + 3) / 4;
2245 for (unsigned r = State.getFirstUnallocated(IntRegs, IntRegsSize);
2246 r < std::min(IntRegsSize, NextReg); ++r)
2247 State.AllocateReg(IntRegs[r]);
2248 return false;
2249 }
2250
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002251 // Promote i8 and i16
2252 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
2253 LocVT = MVT::i32;
2254 if (ArgFlags.isSExt())
2255 LocInfo = CCValAssign::SExt;
2256 else if (ArgFlags.isZExt())
2257 LocInfo = CCValAssign::ZExt;
2258 else
2259 LocInfo = CCValAssign::AExt;
2260 }
2261
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002262 unsigned Reg;
2263
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002264 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
2265 // is true: function is vararg, argument is 3rd or higher, there is previous
2266 // argument which is not f32 or f64.
2267 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
2268 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002269 unsigned OrigAlign = ArgFlags.getOrigAlign();
2270 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002271
2272 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002273 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002274 // If this is the first part of an i64 arg,
2275 // the allocated register must be either A0 or A2.
2276 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
2277 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002278 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002279 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
2280 // Allocate int register and shadow next int register. If first
2281 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002282 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2283 if (Reg == Mips::A1 || Reg == Mips::A3)
2284 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2285 State.AllocateReg(IntRegs, IntRegsSize);
2286 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002287 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
2288 // we are guaranteed to find an available float register
2289 if (ValVT == MVT::f32) {
2290 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
2291 // Shadow int register
2292 State.AllocateReg(IntRegs, IntRegsSize);
2293 } else {
2294 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
2295 // Shadow int registers
2296 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
2297 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
2298 State.AllocateReg(IntRegs, IntRegsSize);
2299 State.AllocateReg(IntRegs, IntRegsSize);
2300 }
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002301 } else
2302 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002303
Akira Hatanakad37776d2011-05-20 21:39:54 +00002304 unsigned SizeInBytes = ValVT.getSizeInBits() >> 3;
2305 unsigned Offset = State.AllocateStack(SizeInBytes, OrigAlign);
2306
2307 if (!Reg)
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002308 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakad37776d2011-05-20 21:39:54 +00002309 else
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002310 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002311
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002312 return false; // CC must always match
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002313}
2314
Craig Topperc5eaae42012-03-11 07:57:25 +00002315static const uint16_t Mips64IntRegs[8] =
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002316 {Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64,
2317 Mips::T0_64, Mips::T1_64, Mips::T2_64, Mips::T3_64};
Craig Topperc5eaae42012-03-11 07:57:25 +00002318static const uint16_t Mips64DPRegs[8] =
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002319 {Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
2320 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64};
2321
2322static bool CC_Mips64Byval(unsigned ValNo, MVT ValVT, MVT LocVT,
2323 CCValAssign::LocInfo LocInfo,
2324 ISD::ArgFlagsTy ArgFlags, CCState &State) {
2325 unsigned Align = std::max(ArgFlags.getByValAlign(), (unsigned)8);
2326 unsigned Size = (ArgFlags.getByValSize() + 7) / 8 * 8;
2327 unsigned FirstIdx = State.getFirstUnallocated(Mips64IntRegs, 8);
2328
2329 assert(Align <= 16 && "Cannot handle alignments larger than 16.");
2330
Jia Liubb481f82012-02-28 07:46:26 +00002331 // If byval is 16-byte aligned, the first arg register must be even.
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002332 if ((Align == 16) && (FirstIdx % 2)) {
2333 State.AllocateReg(Mips64IntRegs[FirstIdx], Mips64DPRegs[FirstIdx]);
2334 ++FirstIdx;
2335 }
2336
2337 // Mark the registers allocated.
2338 for (unsigned I = FirstIdx; Size && (I < 8); Size -= 8, ++I)
2339 State.AllocateReg(Mips64IntRegs[I], Mips64DPRegs[I]);
2340
2341 // Allocate space on caller's stack.
2342 unsigned Offset = State.AllocateStack(Size, Align);
Jia Liubb481f82012-02-28 07:46:26 +00002343
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002344 if (FirstIdx < 8)
2345 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Mips64IntRegs[FirstIdx],
Jia Liubb481f82012-02-28 07:46:26 +00002346 LocVT, LocInfo));
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002347 else
2348 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
2349
2350 return true;
2351}
2352
2353#include "MipsGenCallingConv.inc"
2354
Akira Hatanaka49617092011-11-14 19:02:54 +00002355static void
Akira Hatanaka08067b22012-01-24 22:07:36 +00002356AnalyzeMips64CallOperands(CCState &CCInfo,
Akira Hatanaka49617092011-11-14 19:02:54 +00002357 const SmallVectorImpl<ISD::OutputArg> &Outs) {
2358 unsigned NumOps = Outs.size();
2359 for (unsigned i = 0; i != NumOps; ++i) {
2360 MVT ArgVT = Outs[i].VT;
2361 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
2362 bool R;
2363
2364 if (Outs[i].IsFixed)
2365 R = CC_MipsN(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
2366 else
2367 R = CC_MipsN_VarArg(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
Jia Liubb481f82012-02-28 07:46:26 +00002368
Akira Hatanaka49617092011-11-14 19:02:54 +00002369 if (R) {
Benjamin Kramer6296ee32011-11-14 19:51:48 +00002370#ifndef NDEBUG
Akira Hatanaka49617092011-11-14 19:02:54 +00002371 dbgs() << "Call operand #" << i << " has unhandled type "
2372 << EVT(ArgVT).getEVTString();
2373#endif
2374 llvm_unreachable(0);
2375 }
2376 }
2377}
2378
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002379//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002380// Call Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002381//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002382
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002383static const unsigned O32IntRegsSize = 4;
2384
Craig Topperc5eaae42012-03-11 07:57:25 +00002385static const uint16_t O32IntRegs[] = {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002386 Mips::A0, Mips::A1, Mips::A2, Mips::A3
2387};
2388
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002389// Return next O32 integer argument register.
2390static unsigned getNextIntArgReg(unsigned Reg) {
2391 assert((Reg == Mips::A0) || (Reg == Mips::A2));
2392 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
2393}
2394
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002395// Write ByVal Arg to arg registers and stack.
2396static void
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002397WriteByValArg(SDValue& ByValChain, SDValue Chain, DebugLoc dl,
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002398 SmallVector<std::pair<unsigned, SDValue>, 16>& RegsToPass,
2399 SmallVector<SDValue, 8>& MemOpChains, int& LastFI,
2400 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
Akira Hatanakaedacba82011-05-25 17:32:06 +00002401 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002402 MVT PtrType, bool isLittle) {
2403 unsigned LocMemOffset = VA.getLocMemOffset();
2404 unsigned Offset = 0;
2405 uint32_t RemainingSize = Flags.getByValSize();
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +00002406 unsigned ByValAlign = Flags.getByValAlign();
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002407
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002408 // Copy the first 4 words of byval arg to registers A0 - A3.
2409 // FIXME: Use a stricter alignment if it enables better optimization in passes
2410 // run later.
2411 for (; RemainingSize >= 4 && LocMemOffset < 4 * 4;
2412 Offset += 4, RemainingSize -= 4, LocMemOffset += 4) {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002413 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002414 DAG.getConstant(Offset, MVT::i32));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002415 SDValue LoadVal = DAG.getLoad(MVT::i32, dl, Chain, LoadPtr,
Akira Hatanaka82099682011-12-19 19:52:25 +00002416 MachinePointerInfo(), false, false, false,
2417 std::min(ByValAlign, (unsigned )4));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002418 MemOpChains.push_back(LoadVal.getValue(1));
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002419 unsigned DstReg = O32IntRegs[LocMemOffset / 4];
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002420 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
2421 }
2422
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002423 if (RemainingSize == 0)
2424 return;
2425
2426 // If there still is a register available for argument passing, write the
2427 // remaining part of the structure to it using subword loads and shifts.
2428 if (LocMemOffset < 4 * 4) {
2429 assert(RemainingSize <= 3 && RemainingSize >= 1 &&
2430 "There must be one to three bytes remaining.");
2431 unsigned LoadSize = (RemainingSize == 3 ? 2 : RemainingSize);
2432 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
2433 DAG.getConstant(Offset, MVT::i32));
2434 unsigned Alignment = std::min(ByValAlign, (unsigned )4);
2435 SDValue LoadVal = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, Chain,
2436 LoadPtr, MachinePointerInfo(),
2437 MVT::getIntegerVT(LoadSize * 8), false,
2438 false, Alignment);
2439 MemOpChains.push_back(LoadVal.getValue(1));
2440
2441 // If target is big endian, shift it to the most significant half-word or
2442 // byte.
2443 if (!isLittle)
2444 LoadVal = DAG.getNode(ISD::SHL, dl, MVT::i32, LoadVal,
2445 DAG.getConstant(32 - LoadSize * 8, MVT::i32));
2446
2447 Offset += LoadSize;
2448 RemainingSize -= LoadSize;
2449
2450 // Read second subword if necessary.
2451 if (RemainingSize != 0) {
2452 assert(RemainingSize == 1 && "There must be one byte remaining.");
Jia Liubb481f82012-02-28 07:46:26 +00002453 LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002454 DAG.getConstant(Offset, MVT::i32));
2455 unsigned Alignment = std::min(ByValAlign, (unsigned )2);
2456 SDValue Subword = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, Chain,
2457 LoadPtr, MachinePointerInfo(),
2458 MVT::i8, false, false, Alignment);
2459 MemOpChains.push_back(Subword.getValue(1));
2460 // Insert the loaded byte to LoadVal.
2461 // FIXME: Use INS if supported by target.
2462 unsigned ShiftAmt = isLittle ? 16 : 8;
2463 SDValue Shift = DAG.getNode(ISD::SHL, dl, MVT::i32, Subword,
2464 DAG.getConstant(ShiftAmt, MVT::i32));
2465 LoadVal = DAG.getNode(ISD::OR, dl, MVT::i32, LoadVal, Shift);
2466 }
2467
2468 unsigned DstReg = O32IntRegs[LocMemOffset / 4];
2469 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
2470 return;
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002471 }
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002472
2473 // Create a fixed object on stack at offset LocMemOffset and copy
2474 // remaining part of byval arg to it using memcpy.
2475 SDValue Src = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
2476 DAG.getConstant(Offset, MVT::i32));
2477 LastFI = MFI->CreateFixedObject(RemainingSize, LocMemOffset, true);
2478 SDValue Dst = DAG.getFrameIndex(LastFI, PtrType);
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002479 ByValChain = DAG.getMemcpy(ByValChain, dl, Dst, Src,
2480 DAG.getConstant(RemainingSize, MVT::i32),
2481 std::min(ByValAlign, (unsigned)4),
2482 /*isVolatile=*/false, /*AlwaysInline=*/false,
2483 MachinePointerInfo(0), MachinePointerInfo(0));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002484}
2485
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002486// Copy Mips64 byVal arg to registers and stack.
2487void static
2488PassByValArg64(SDValue& ByValChain, SDValue Chain, DebugLoc dl,
2489 SmallVector<std::pair<unsigned, SDValue>, 16>& RegsToPass,
2490 SmallVector<SDValue, 8>& MemOpChains, int& LastFI,
2491 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
2492 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
2493 EVT PtrTy, bool isLittle) {
2494 unsigned ByValSize = Flags.getByValSize();
2495 unsigned Alignment = std::min(Flags.getByValAlign(), (unsigned)8);
2496 bool IsRegLoc = VA.isRegLoc();
2497 unsigned Offset = 0; // Offset in # of bytes from the beginning of struct.
2498 unsigned LocMemOffset = 0;
Akira Hatanaka16040852011-11-15 18:42:25 +00002499 unsigned MemCpySize = ByValSize;
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002500
2501 if (!IsRegLoc)
2502 LocMemOffset = VA.getLocMemOffset();
2503 else {
Craig Topperc5eaae42012-03-11 07:57:25 +00002504 const uint16_t *Reg = std::find(Mips64IntRegs, Mips64IntRegs + 8,
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002505 VA.getLocReg());
Craig Topperc5eaae42012-03-11 07:57:25 +00002506 const uint16_t *RegEnd = Mips64IntRegs + 8;
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002507
2508 // Copy double words to registers.
2509 for (; (Reg != RegEnd) && (ByValSize >= Offset + 8); ++Reg, Offset += 8) {
2510 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2511 DAG.getConstant(Offset, PtrTy));
2512 SDValue LoadVal = DAG.getLoad(MVT::i64, dl, Chain, LoadPtr,
2513 MachinePointerInfo(), false, false, false,
2514 Alignment);
2515 MemOpChains.push_back(LoadVal.getValue(1));
2516 RegsToPass.push_back(std::make_pair(*Reg, LoadVal));
2517 }
2518
Jia Liubb481f82012-02-28 07:46:26 +00002519 // Return if the struct has been fully copied.
Akira Hatanaka16040852011-11-15 18:42:25 +00002520 if (!(MemCpySize = ByValSize - Offset))
2521 return;
2522
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002523 // If there is an argument register available, copy the remainder of the
2524 // byval argument with sub-doubleword loads and shifts.
Akira Hatanaka16040852011-11-15 18:42:25 +00002525 if (Reg != RegEnd) {
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002526 assert((ByValSize < Offset + 8) &&
2527 "Size of the remainder should be smaller than 8-byte.");
2528 SDValue Val;
2529 for (unsigned LoadSize = 4; Offset < ByValSize; LoadSize /= 2) {
2530 unsigned RemSize = ByValSize - Offset;
2531
2532 if (RemSize < LoadSize)
2533 continue;
Jia Liubb481f82012-02-28 07:46:26 +00002534
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002535 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2536 DAG.getConstant(Offset, PtrTy));
Jia Liubb481f82012-02-28 07:46:26 +00002537 SDValue LoadVal =
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002538 DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i64, Chain, LoadPtr,
2539 MachinePointerInfo(), MVT::getIntegerVT(LoadSize * 8),
2540 false, false, Alignment);
2541 MemOpChains.push_back(LoadVal.getValue(1));
2542
2543 // Offset in number of bits from double word boundary.
2544 unsigned OffsetDW = (Offset % 8) * 8;
2545 unsigned Shamt = isLittle ? OffsetDW : 64 - (OffsetDW + LoadSize * 8);
2546 SDValue Shift = DAG.getNode(ISD::SHL, dl, MVT::i64, LoadVal,
2547 DAG.getConstant(Shamt, MVT::i32));
Jia Liubb481f82012-02-28 07:46:26 +00002548
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002549 Val = Val.getNode() ? DAG.getNode(ISD::OR, dl, MVT::i64, Val, Shift) :
2550 Shift;
2551 Offset += LoadSize;
2552 Alignment = std::min(Alignment, LoadSize);
2553 }
Jia Liubb481f82012-02-28 07:46:26 +00002554
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002555 RegsToPass.push_back(std::make_pair(*Reg, Val));
2556 return;
2557 }
2558 }
2559
Akira Hatanaka16040852011-11-15 18:42:25 +00002560 assert(MemCpySize && "MemCpySize must not be zero.");
2561
2562 // Create a fixed object on stack at offset LocMemOffset and copy
2563 // remainder of byval arg to it with memcpy.
2564 SDValue Src = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2565 DAG.getConstant(Offset, PtrTy));
2566 LastFI = MFI->CreateFixedObject(MemCpySize, LocMemOffset, true);
2567 SDValue Dst = DAG.getFrameIndex(LastFI, PtrTy);
2568 ByValChain = DAG.getMemcpy(ByValChain, dl, Dst, Src,
2569 DAG.getConstant(MemCpySize, PtrTy), Alignment,
2570 /*isVolatile=*/false, /*AlwaysInline=*/false,
2571 MachinePointerInfo(0), MachinePointerInfo(0));
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002572}
2573
Dan Gohman98ca4f22009-08-05 01:29:28 +00002574/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00002575/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002576/// TODO: isTailCall.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002577SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002578MipsTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002579 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002580 SelectionDAG &DAG = CLI.DAG;
2581 DebugLoc &dl = CLI.DL;
2582 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2583 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2584 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
2585 SDValue InChain = CLI.Chain;
2586 SDValue Callee = CLI.Callee;
2587 bool &isTailCall = CLI.IsTailCall;
2588 CallingConv::ID CallConv = CLI.CallConv;
2589 bool isVarArg = CLI.IsVarArg;
2590
Evan Cheng0c439eb2010-01-27 00:07:07 +00002591 // MIPs target does not yet support tail call optimization.
2592 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002593
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002594 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002595 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanakad37776d2011-05-20 21:39:54 +00002596 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00002597 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Akira Hatanaka17a1e872011-05-20 18:39:33 +00002598 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002599
2600 // Analyze operands of the call, assigning locations to each operand.
2601 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002602 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002603 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002604
Akira Hatanaka777a1202012-06-13 18:06:00 +00002605 if (CallConv == CallingConv::Fast)
2606 CCInfo.AnalyzeCallOperands(Outs, CC_Mips_FastCC);
2607 else if (IsO32)
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002608 CCInfo.AnalyzeCallOperands(Outs, CC_MipsO32);
Akira Hatanaka49617092011-11-14 19:02:54 +00002609 else if (HasMips64)
2610 AnalyzeMips64CallOperands(CCInfo, Outs);
Akira Hatanakabdd2ce92011-05-23 21:13:59 +00002611 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002612 CCInfo.AnalyzeCallOperands(Outs, CC_Mips);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002613
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002614 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002615 unsigned NextStackOffset = CCInfo.getNextStackOffset();
2616
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002617 // Chain is the output chain of the last Load/Store or CopyToReg node.
2618 // ByValChain is the output chain of the last Memcpy node created for copying
2619 // byval arguments to the stack.
2620 SDValue Chain, CallSeqStart, ByValChain;
2621 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
2622 Chain = CallSeqStart = DAG.getCALLSEQ_START(InChain, NextStackOffsetVal);
2623 ByValChain = InChain;
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002624
Akira Hatanaka21afc632011-06-21 00:40:49 +00002625 // Get the frame index of the stack frame object that points to the location
2626 // of dynamically allocated area on the stack.
2627 int DynAllocFI = MipsFI->getDynAllocFI();
2628
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002629 // Update size of the maximum argument space.
2630 // For O32, a minimum of four words (16 bytes) of argument space is
2631 // allocated.
Akira Hatanaka777a1202012-06-13 18:06:00 +00002632 if (IsO32 && (CallConv != CallingConv::Fast))
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002633 NextStackOffset = std::max(NextStackOffset, (unsigned)16);
2634
2635 unsigned MaxCallFrameSize = MipsFI->getMaxCallFrameSize();
2636
2637 if (MaxCallFrameSize < NextStackOffset) {
2638 MipsFI->setMaxCallFrameSize(NextStackOffset);
2639
Akira Hatanaka21afc632011-06-21 00:40:49 +00002640 // Set the offsets relative to $sp of the $gp restore slot and dynamically
2641 // allocated stack space. These offsets must be aligned to a boundary
2642 // determined by the stack alignment of the ABI.
2643 unsigned StackAlignment = TFL->getStackAlignment();
2644 NextStackOffset = (NextStackOffset + StackAlignment - 1) /
2645 StackAlignment * StackAlignment;
2646
Akira Hatanaka21afc632011-06-21 00:40:49 +00002647 MFI->setObjectOffset(DynAllocFI, NextStackOffset);
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002648 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002649
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002650 // With EABI is it possible to have 16 args on registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002651 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
2652 SmallVector<SDValue, 8> MemOpChains;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002653
Eric Christopher471e4222011-06-08 23:55:35 +00002654 int FirstFI = -MFI->getNumFixedObjects() - 1, LastFI = 0;
Akira Hatanaka43299772011-05-20 23:22:14 +00002655
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002656 // Walk the register/memloc assignments, inserting copies/loads.
2657 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00002658 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002659 CCValAssign &VA = ArgLocs[i];
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002660 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002661 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2662
2663 // ByVal Arg.
2664 if (Flags.isByVal()) {
2665 assert(Flags.getByValSize() &&
2666 "ByVal args of size 0 should have been ignored by front-end.");
2667 if (IsO32)
2668 WriteByValArg(ByValChain, Chain, dl, RegsToPass, MemOpChains, LastFI,
2669 MFI, DAG, Arg, VA, Flags, getPointerTy(),
2670 Subtarget->isLittle());
2671 else
2672 PassByValArg64(ByValChain, Chain, dl, RegsToPass, MemOpChains, LastFI,
Jia Liubb481f82012-02-28 07:46:26 +00002673 MFI, DAG, Arg, VA, Flags, getPointerTy(),
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002674 Subtarget->isLittle());
2675 continue;
2676 }
Jia Liubb481f82012-02-28 07:46:26 +00002677
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002678 // Promote the value if needed.
2679 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002680 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002681 case CCValAssign::Full:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002682 if (VA.isRegLoc()) {
2683 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
2684 (ValVT == MVT::f64 && LocVT == MVT::i64))
2685 Arg = DAG.getNode(ISD::BITCAST, dl, LocVT, Arg);
2686 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002687 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2688 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002689 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2690 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka99a2e982011-04-15 19:52:08 +00002691 if (!Subtarget->isLittle())
2692 std::swap(Lo, Hi);
Jia Liubb481f82012-02-28 07:46:26 +00002693 unsigned LocRegLo = VA.getLocReg();
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002694 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2695 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2696 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002697 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002698 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002699 }
2700 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00002701 case CCValAssign::SExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002702 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002703 break;
2704 case CCValAssign::ZExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002705 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002706 break;
2707 case CCValAssign::AExt:
Akira Hatanaka38bdc572012-02-17 02:20:26 +00002708 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002709 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002710 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002711
2712 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002713 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002714 if (VA.isRegLoc()) {
2715 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00002716 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002717 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002718
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002719 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00002720 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002721
Chris Lattnere0b12152008-03-17 06:57:02 +00002722 // Create the frame index object for this incoming parameter
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002723 LastFI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002724 VA.getLocMemOffset(), true);
Akira Hatanaka43299772011-05-20 23:22:14 +00002725 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
Chris Lattnere0b12152008-03-17 06:57:02 +00002726
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002727 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00002728 // parameter value to a stack Location
Chris Lattner8026a9d2010-09-21 17:50:43 +00002729 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Akira Hatanaka82099682011-12-19 19:52:25 +00002730 MachinePointerInfo(), false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002731 }
2732
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002733 // Extend range of indices of frame objects for outgoing arguments that were
2734 // created during this function call. Skip this step if no such objects were
2735 // created.
2736 if (LastFI)
2737 MipsFI->extendOutArgFIRange(FirstFI, LastFI);
2738
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002739 // If a memcpy has been created to copy a byval arg to a stack, replace the
2740 // chain input of CallSeqStart with ByValChain.
2741 if (InChain != ByValChain)
2742 DAG.UpdateNodeOperands(CallSeqStart.getNode(), ByValChain,
2743 NextStackOffsetVal);
2744
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002745 // Transform all store nodes into one single node because all store
2746 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002747 if (!MemOpChains.empty())
2748 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002749 &MemOpChains[0], MemOpChains.size());
2750
Bill Wendling056292f2008-09-16 21:48:12 +00002751 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002752 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2753 // node so that legalize doesn't hack it.
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002754 unsigned char OpFlag;
2755 bool IsPICCall = (IsN64 || IsPIC); // true if calls are translated to jalr $25
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002756 bool GlobalOrExternal = false;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002757 SDValue CalleeLo;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002758
2759 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002760 if (IsPICCall && G->getGlobal()->hasInternalLinkage()) {
2761 OpFlag = IsO32 ? MipsII::MO_GOT : MipsII::MO_GOT_PAGE;
2762 unsigned char LoFlag = IsO32 ? MipsII::MO_ABS_LO : MipsII::MO_GOT_OFST;
2763 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(), 0,
2764 OpFlag);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002765 CalleeLo = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(),
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002766 0, LoFlag);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002767 } else {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002768 OpFlag = IsPICCall ? MipsII::MO_GOT_CALL : MipsII::MO_NO_FLAG;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002769 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
2770 getPointerTy(), 0, OpFlag);
2771 }
2772
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002773 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002774 }
2775 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002776 if (IsN64 || (!IsO32 && IsPIC))
2777 OpFlag = MipsII::MO_GOT_DISP;
2778 else if (!IsPIC) // !N64 && static
2779 OpFlag = MipsII::MO_NO_FLAG;
2780 else // O32 & PIC
2781 OpFlag = MipsII::MO_GOT_CALL;
Akira Hatanaka82099682011-12-19 19:52:25 +00002782 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2783 OpFlag);
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002784 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002785 }
2786
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002787 SDValue InFlag;
2788
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002789 // Create nodes that load address of callee and copy it to T9
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002790 if (IsPICCall) {
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002791 if (GlobalOrExternal) {
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002792 // Load callee address
Akira Hatanaka648f00c2012-02-24 22:34:47 +00002793 Callee = DAG.getNode(MipsISD::Wrapper, dl, getPointerTy(),
2794 GetGlobalReg(DAG, getPointerTy()), Callee);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002795 SDValue LoadValue = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
2796 Callee, MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002797 false, false, false, 0);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002798
2799 // Use GOT+LO if callee has internal linkage.
2800 if (CalleeLo.getNode()) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002801 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, getPointerTy(), CalleeLo);
2802 Callee = DAG.getNode(ISD::ADD, dl, getPointerTy(), LoadValue, Lo);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002803 } else
2804 Callee = LoadValue;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002805 }
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002806 }
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002807
Jia Liubb481f82012-02-28 07:46:26 +00002808 // T9 should contain the address of the callee function if
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002809 // -reloction-model=pic or it is an indirect call.
2810 if (IsPICCall || !GlobalOrExternal) {
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002811 // copy to T9
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002812 unsigned T9Reg = IsN64 ? Mips::T9_64 : Mips::T9;
2813 Chain = DAG.getCopyToReg(Chain, dl, T9Reg, Callee, SDValue(0, 0));
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002814 InFlag = Chain.getValue(1);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002815 Callee = DAG.getRegister(T9Reg, getPointerTy());
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002816 }
Bill Wendling056292f2008-09-16 21:48:12 +00002817
Akira Hatanaka92d4aec2012-05-12 03:19:04 +00002818 // Insert node "GP copy globalreg" before call to function.
2819 // Lazy-binding stubs require GP to point to the GOT.
2820 if (IsPICCall) {
2821 unsigned GPReg = IsN64 ? Mips::GP_64 : Mips::GP;
2822 EVT Ty = IsN64 ? MVT::i64 : MVT::i32;
2823 RegsToPass.push_back(std::make_pair(GPReg, GetGlobalReg(DAG, Ty)));
2824 }
2825
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002826 // Build a sequence of copy-to-reg nodes chained together with token
2827 // chain and flag operands which copy the outgoing args into registers.
2828 // The InFlag in necessary since all emitted instructions must be
2829 // stuck together.
2830 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2831 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2832 RegsToPass[i].second, InFlag);
2833 InFlag = Chain.getValue(1);
2834 }
2835
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002836 // MipsJmpLink = #chain, #target_address, #opt_in_flags...
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002837 // = Chain, Callee, Reg#1, Reg#2, ...
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002838 //
2839 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002840 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002841 SmallVector<SDValue, 8> Ops;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002842 Ops.push_back(Chain);
2843 Ops.push_back(Callee);
2844
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002845 // Add argument registers to the end of the list so that they are
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002846 // known live into the call.
2847 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2848 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2849 RegsToPass[i].second.getValueType()));
2850
Akira Hatanakab2930b92012-03-01 22:27:29 +00002851 // Add a register mask operand representing the call-preserved registers.
2852 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2853 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2854 assert(Mask && "Missing call preserved mask for calling convention");
2855 Ops.push_back(DAG.getRegisterMask(Mask));
2856
Gabor Greifba36cb52008-08-28 21:40:38 +00002857 if (InFlag.getNode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002858 Ops.push_back(InFlag);
2859
Dale Johannesen33c960f2009-02-04 20:06:27 +00002860 Chain = DAG.getNode(MipsISD::JmpLink, dl, NodeTys, &Ops[0], Ops.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002861 InFlag = Chain.getValue(1);
2862
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002863 // Create the CALLSEQ_END node.
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00002864 Chain = DAG.getCALLSEQ_END(Chain,
2865 DAG.getIntPtrConstant(NextStackOffset, true),
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002866 DAG.getIntPtrConstant(0, true), InFlag);
2867 InFlag = Chain.getValue(1);
2868
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002869 // Handle result values, copying them out of physregs into vregs that we
2870 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002871 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2872 Ins, dl, DAG, InVals);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002873}
2874
Dan Gohman98ca4f22009-08-05 01:29:28 +00002875/// LowerCallResult - Lower the result values of a call into the
2876/// appropriate copies out of appropriate physical registers.
2877SDValue
2878MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002879 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002880 const SmallVectorImpl<ISD::InputArg> &Ins,
2881 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002882 SmallVectorImpl<SDValue> &InVals) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002883 // Assign locations to each value returned by this call.
2884 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002885 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2886 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002887
Dan Gohman98ca4f22009-08-05 01:29:28 +00002888 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002889
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002890 // Copy all of the result registers out of their specified physreg.
2891 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00002892 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002893 RVLocs[i].getValVT(), InFlag).getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002894 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002895 InVals.push_back(Chain.getValue(0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002896 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002897
Dan Gohman98ca4f22009-08-05 01:29:28 +00002898 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002899}
2900
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002901//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002902// Formal Arguments Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002903//===----------------------------------------------------------------------===//
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002904static void ReadByValArg(MachineFunction &MF, SDValue Chain, DebugLoc dl,
2905 std::vector<SDValue>& OutChains,
2906 SelectionDAG &DAG, unsigned NumWords, SDValue FIN,
Akira Hatanakab4549e12012-03-27 03:13:56 +00002907 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
2908 const Argument *FuncArg) {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002909 unsigned LocMem = VA.getLocMemOffset();
2910 unsigned FirstWord = LocMem / 4;
2911
2912 // copy register A0 - A3 to frame object
2913 for (unsigned i = 0; i < NumWords; ++i) {
2914 unsigned CurWord = FirstWord + i;
2915 if (CurWord >= O32IntRegsSize)
2916 break;
2917
2918 unsigned SrcReg = O32IntRegs[CurWord];
Craig Topper420761a2012-04-20 07:30:17 +00002919 unsigned Reg = AddLiveIn(MF, SrcReg, &Mips::CPURegsRegClass);
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002920 SDValue StorePtr = DAG.getNode(ISD::ADD, dl, MVT::i32, FIN,
2921 DAG.getConstant(i * 4, MVT::i32));
2922 SDValue Store = DAG.getStore(Chain, dl, DAG.getRegister(Reg, MVT::i32),
Akira Hatanakab4549e12012-03-27 03:13:56 +00002923 StorePtr, MachinePointerInfo(FuncArg, i * 4),
2924 false, false, 0);
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002925 OutChains.push_back(Store);
2926 }
2927}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002928
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002929// Create frame object on stack and copy registers used for byval passing to it.
2930static unsigned
2931CopyMips64ByValRegs(MachineFunction &MF, SDValue Chain, DebugLoc dl,
2932 std::vector<SDValue>& OutChains, SelectionDAG &DAG,
2933 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
2934 MachineFrameInfo *MFI, bool IsRegLoc,
2935 SmallVectorImpl<SDValue> &InVals, MipsFunctionInfo *MipsFI,
Akira Hatanakab4549e12012-03-27 03:13:56 +00002936 EVT PtrTy, const Argument *FuncArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00002937 const uint16_t *Reg = Mips64IntRegs + 8;
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002938 int FOOffset; // Frame object offset from virtual frame pointer.
2939
2940 if (IsRegLoc) {
2941 Reg = std::find(Mips64IntRegs, Mips64IntRegs + 8, VA.getLocReg());
2942 FOOffset = (Reg - Mips64IntRegs) * 8 - 8 * 8;
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002943 }
2944 else
2945 FOOffset = VA.getLocMemOffset();
2946
2947 // Create frame object.
2948 unsigned NumRegs = (Flags.getByValSize() + 7) / 8;
2949 unsigned LastFI = MFI->CreateFixedObject(NumRegs * 8, FOOffset, true);
2950 SDValue FIN = DAG.getFrameIndex(LastFI, PtrTy);
2951 InVals.push_back(FIN);
2952
2953 // Copy arg registers.
2954 for (unsigned I = 0; (Reg != Mips64IntRegs + 8) && (I < NumRegs);
2955 ++Reg, ++I) {
Craig Topper420761a2012-04-20 07:30:17 +00002956 unsigned VReg = AddLiveIn(MF, *Reg, &Mips::CPU64RegsRegClass);
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002957 SDValue StorePtr = DAG.getNode(ISD::ADD, dl, PtrTy, FIN,
2958 DAG.getConstant(I * 8, PtrTy));
2959 SDValue Store = DAG.getStore(Chain, dl, DAG.getRegister(VReg, MVT::i64),
Akira Hatanakab4549e12012-03-27 03:13:56 +00002960 StorePtr, MachinePointerInfo(FuncArg, I * 8),
2961 false, false, 0);
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002962 OutChains.push_back(Store);
2963 }
Jia Liubb481f82012-02-28 07:46:26 +00002964
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002965 return LastFI;
2966}
2967
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002968/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002969/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002970SDValue
2971MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002972 CallingConv::ID CallConv,
2973 bool isVarArg,
Akira Hatanaka82099682011-12-19 19:52:25 +00002974 const SmallVectorImpl<ISD::InputArg> &Ins,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002975 DebugLoc dl, SelectionDAG &DAG,
2976 SmallVectorImpl<SDValue> &InVals)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002977 const {
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00002978 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002979 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00002980 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002981
Dan Gohman1e93df62010-04-17 14:41:14 +00002982 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002983
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002984 // Used with vargs to acumulate store chains.
2985 std::vector<SDValue> OutChains;
2986
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002987 // Assign locations to all of the incoming arguments.
2988 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002989 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002990 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002991
Akira Hatanaka777a1202012-06-13 18:06:00 +00002992 if (CallConv == CallingConv::Fast)
2993 CCInfo.AnalyzeFormalArguments(Ins, CC_Mips_FastCC);
2994 else if (IsO32)
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002995 CCInfo.AnalyzeFormalArguments(Ins, CC_MipsO32);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002996 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002997 CCInfo.AnalyzeFormalArguments(Ins, CC_Mips);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002998
Akira Hatanakab4549e12012-03-27 03:13:56 +00002999 Function::const_arg_iterator FuncArg =
3000 DAG.getMachineFunction().getFunction()->arg_begin();
Akira Hatanaka43299772011-05-20 23:22:14 +00003001 int LastFI = 0;// MipsFI->LastInArgFI is 0 at the entry of this function.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003002
Akira Hatanakab4549e12012-03-27 03:13:56 +00003003 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i, ++FuncArg) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003004 CCValAssign &VA = ArgLocs[i];
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003005 EVT ValVT = VA.getValVT();
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003006 ISD::ArgFlagsTy Flags = Ins[i].Flags;
3007 bool IsRegLoc = VA.isRegLoc();
3008
3009 if (Flags.isByVal()) {
3010 assert(Flags.getByValSize() &&
3011 "ByVal args of size 0 should have been ignored by front-end.");
3012 if (IsO32) {
3013 unsigned NumWords = (Flags.getByValSize() + 3) / 4;
3014 LastFI = MFI->CreateFixedObject(NumWords * 4, VA.getLocMemOffset(),
3015 true);
3016 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
3017 InVals.push_back(FIN);
Akira Hatanakab4549e12012-03-27 03:13:56 +00003018 ReadByValArg(MF, Chain, dl, OutChains, DAG, NumWords, FIN, VA, Flags,
3019 &*FuncArg);
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003020 } else // N32/64
3021 LastFI = CopyMips64ByValRegs(MF, Chain, dl, OutChains, DAG, VA, Flags,
3022 MFI, IsRegLoc, InVals, MipsFI,
Akira Hatanakab4549e12012-03-27 03:13:56 +00003023 getPointerTy(), &*FuncArg);
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003024 continue;
3025 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003026
3027 // Arguments stored on registers
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003028 if (IsRegLoc) {
Owen Andersone50ed302009-08-10 22:56:29 +00003029 EVT RegVT = VA.getLocVT();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003030 unsigned ArgReg = VA.getLocReg();
Craig Topper44d23822012-02-22 05:59:10 +00003031 const TargetRegisterClass *RC;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003032
Owen Anderson825b72b2009-08-11 20:47:22 +00003033 if (RegVT == MVT::i32)
Craig Topper420761a2012-04-20 07:30:17 +00003034 RC = &Mips::CPURegsRegClass;
Akira Hatanaka95934842011-09-24 01:34:44 +00003035 else if (RegVT == MVT::i64)
Craig Topper420761a2012-04-20 07:30:17 +00003036 RC = &Mips::CPU64RegsRegClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003037 else if (RegVT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00003038 RC = &Mips::FGR32RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00003039 else if (RegVT == MVT::f64)
Craig Topper420761a2012-04-20 07:30:17 +00003040 RC = HasMips64 ? &Mips::FGR64RegClass : &Mips::AFGR64RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00003041 else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003042 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003043
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003044 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003045 // physical registers into virtual ones
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003046 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgReg, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003047 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003048
3049 // If this is an 8 or 16-bit value, it has been passed promoted
3050 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003051 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003052 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00003053 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003054 if (VA.getLocInfo() == CCValAssign::SExt)
3055 Opcode = ISD::AssertSext;
3056 else if (VA.getLocInfo() == CCValAssign::ZExt)
3057 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00003058 if (Opcode)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003059 ArgValue = DAG.getNode(Opcode, dl, RegVT, ArgValue,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003060 DAG.getValueType(ValVT));
3061 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, ValVT, ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003062 }
3063
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003064 // Handle floating point arguments passed in integer registers.
3065 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
3066 (RegVT == MVT::i64 && ValVT == MVT::f64))
3067 ArgValue = DAG.getNode(ISD::BITCAST, dl, ValVT, ArgValue);
3068 else if (IsO32 && RegVT == MVT::i32 && ValVT == MVT::f64) {
3069 unsigned Reg2 = AddLiveIn(DAG.getMachineFunction(),
3070 getNextIntArgReg(ArgReg), RC);
3071 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, dl, Reg2, RegVT);
3072 if (!Subtarget->isLittle())
3073 std::swap(ArgValue, ArgValue2);
3074 ArgValue = DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64,
3075 ArgValue, ArgValue2);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003076 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003077
Dan Gohman98ca4f22009-08-05 01:29:28 +00003078 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003079 } else { // VA.isRegLoc()
3080
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003081 // sanity check
3082 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003083
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003084 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003085 LastFI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003086 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003087
3088 // Create load nodes to retrieve arguments from the stack
Akira Hatanaka43299772011-05-20 23:22:14 +00003089 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003090 InVals.push_back(DAG.getLoad(ValVT, dl, Chain, FIN,
Akira Hatanaka43299772011-05-20 23:22:14 +00003091 MachinePointerInfo::getFixedStack(LastFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003092 false, false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003093 }
3094 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003095
3096 // The mips ABIs for returning structs by value requires that we copy
3097 // the sret argument into $v0 for the return. Save the argument into
3098 // a virtual register so that we can access it from the return points.
3099 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
3100 unsigned Reg = MipsFI->getSRetReturnReg();
3101 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003102 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003103 MipsFI->setSRetReturnReg(Reg);
3104 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00003105 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00003106 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003107 }
3108
Akira Hatanakabad53f42011-11-14 19:01:09 +00003109 if (isVarArg) {
3110 unsigned NumOfRegs = IsO32 ? 4 : 8;
Craig Topperc5eaae42012-03-11 07:57:25 +00003111 const uint16_t *ArgRegs = IsO32 ? O32IntRegs : Mips64IntRegs;
Akira Hatanakabad53f42011-11-14 19:01:09 +00003112 unsigned Idx = CCInfo.getFirstUnallocated(ArgRegs, NumOfRegs);
3113 int FirstRegSlotOffset = IsO32 ? 0 : -64 ; // offset of $a0's slot.
Craig Topper420761a2012-04-20 07:30:17 +00003114 const TargetRegisterClass *RC = IsO32 ?
3115 (const TargetRegisterClass*)&Mips::CPURegsRegClass :
3116 (const TargetRegisterClass*)&Mips::CPU64RegsRegClass;
Akira Hatanakabad53f42011-11-14 19:01:09 +00003117 unsigned RegSize = RC->getSize();
3118 int RegSlotOffset = FirstRegSlotOffset + Idx * RegSize;
3119
3120 // Offset of the first variable argument from stack pointer.
3121 int FirstVaArgOffset;
3122
3123 if (IsO32 || (Idx == NumOfRegs)) {
3124 FirstVaArgOffset =
3125 (CCInfo.getNextStackOffset() + RegSize - 1) / RegSize * RegSize;
3126 } else
3127 FirstVaArgOffset = RegSlotOffset;
3128
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003129 // Record the frame index of the first variable argument
Eric Christopher471e4222011-06-08 23:55:35 +00003130 // which is a value necessary to VASTART.
Akira Hatanakabad53f42011-11-14 19:01:09 +00003131 LastFI = MFI->CreateFixedObject(RegSize, FirstVaArgOffset, true);
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003132 MipsFI->setVarArgsFrameIndex(LastFI);
Akira Hatanakaedacba82011-05-25 17:32:06 +00003133
Akira Hatanakabad53f42011-11-14 19:01:09 +00003134 // Copy the integer registers that have not been used for argument passing
3135 // to the argument register save area. For O32, the save area is allocated
3136 // in the caller's stack frame, while for N32/64, it is allocated in the
3137 // callee's stack frame.
3138 for (int StackOffset = RegSlotOffset;
3139 Idx < NumOfRegs; ++Idx, StackOffset += RegSize) {
3140 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgRegs[Idx], RC);
3141 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg,
3142 MVT::getIntegerVT(RegSize * 8));
3143 LastFI = MFI->CreateFixedObject(RegSize, StackOffset, true);
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003144 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
3145 OutChains.push_back(DAG.getStore(Chain, dl, ArgValue, PtrOff,
Akira Hatanaka82099682011-12-19 19:52:25 +00003146 MachinePointerInfo(), false, false, 0));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003147 }
3148 }
3149
Akira Hatanaka43299772011-05-20 23:22:14 +00003150 MipsFI->setLastInArgFI(LastFI);
3151
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003152 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003153 // the size of Ins and InVals. This only happens when on varg functions
3154 if (!OutChains.empty()) {
3155 OutChains.push_back(Chain);
3156 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
3157 &OutChains[0], OutChains.size());
3158 }
3159
Dan Gohman98ca4f22009-08-05 01:29:28 +00003160 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003161}
3162
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003163//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003164// Return Value Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003165//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003166
Dan Gohman98ca4f22009-08-05 01:29:28 +00003167SDValue
3168MipsTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003169 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003170 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003171 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00003172 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003173
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003174 // CCValAssign - represent the assignment of
3175 // the return value to a location
3176 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003177
3178 // CCState - Info about the registers and stack slot.
Eric Christopher471e4222011-06-08 23:55:35 +00003179 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
3180 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003181
Dan Gohman98ca4f22009-08-05 01:29:28 +00003182 // Analize return values.
3183 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003184
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003185 // If this is the first return lowered for this function, add
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003186 // the regs to the liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00003187 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003188 for (unsigned i = 0; i != RVLocs.size(); ++i)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00003189 if (RVLocs[i].isRegLoc())
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003190 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003191 }
3192
Dan Gohman475871a2008-07-27 21:46:04 +00003193 SDValue Flag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003194
3195 // Copy the result values into the output registers.
3196 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3197 CCValAssign &VA = RVLocs[i];
3198 assert(VA.isRegLoc() && "Can only return in registers!");
3199
Akira Hatanaka82099682011-12-19 19:52:25 +00003200 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), OutVals[i], Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003201
3202 // guarantee that all emitted copies are
3203 // stuck together, avoiding something bad
3204 Flag = Chain.getValue(1);
3205 }
3206
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003207 // The mips ABIs for returning structs by value requires that we copy
3208 // the sret argument into $v0 for the return. We saved the argument into
3209 // a virtual register in the entry block, so now we copy the value out
3210 // and into $v0.
3211 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
3212 MachineFunction &MF = DAG.getMachineFunction();
3213 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3214 unsigned Reg = MipsFI->getSRetReturnReg();
3215
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003216 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00003217 llvm_unreachable("sret virtual register not created in the entry block");
Dale Johannesena05dca42009-02-04 23:02:30 +00003218 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003219
Dale Johannesena05dca42009-02-04 23:02:30 +00003220 Chain = DAG.getCopyToReg(Chain, dl, Mips::V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003221 Flag = Chain.getValue(1);
3222 }
3223
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003224 // Return on Mips is always a "jr $ra"
Gabor Greifba36cb52008-08-28 21:40:38 +00003225 if (Flag.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003226 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00003227 Chain, DAG.getRegister(Mips::RA, MVT::i32), Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003228 else // Return Void
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003229 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00003230 Chain, DAG.getRegister(Mips::RA, MVT::i32));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003231}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003232
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003233//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003234// Mips Inline Assembly Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003235//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003236
3237/// getConstraintType - Given a constraint letter, return the type of
3238/// constraint it is for this target.
3239MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003240getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003241{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003242 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003243 // GCC config/mips/constraints.md
3244 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003245 // 'd' : An address register. Equivalent to r
3246 // unless generating MIPS16 code.
3247 // 'y' : Equivalent to r; retained for
3248 // backwards compatibility.
Eric Christopher1d5a3922012-05-07 06:25:10 +00003249 // 'c' : A register suitable for use in an indirect
3250 // jump. This will always be $25 for -mabicalls.
Eric Christopheraf97f732012-05-07 06:25:19 +00003251 // 'l' : The lo register. 1 word storage.
3252 // 'x' : The hilo register pair. Double word storage.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003253 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003254 switch (Constraint[0]) {
3255 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003256 case 'd':
3257 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003258 case 'f':
Eric Christopher1d5a3922012-05-07 06:25:10 +00003259 case 'c':
Eric Christopher4adbefe2012-05-07 06:25:15 +00003260 case 'l':
Eric Christopheraf97f732012-05-07 06:25:19 +00003261 case 'x':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003262 return C_RegisterClass;
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003263 }
3264 }
3265 return TargetLowering::getConstraintType(Constraint);
3266}
3267
John Thompson44ab89e2010-10-29 17:29:13 +00003268/// Examine constraint type and operand type and determine a weight value.
3269/// This object must already have been set up with the operand type
3270/// and the current alternative constraint selected.
3271TargetLowering::ConstraintWeight
3272MipsTargetLowering::getSingleConstraintMatchWeight(
3273 AsmOperandInfo &info, const char *constraint) const {
3274 ConstraintWeight weight = CW_Invalid;
3275 Value *CallOperandVal = info.CallOperandVal;
3276 // If we don't have a value, we can't do a match,
3277 // but allow it at the lowest weight.
3278 if (CallOperandVal == NULL)
3279 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003280 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00003281 // Look at the constraint type.
3282 switch (*constraint) {
3283 default:
3284 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
3285 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003286 case 'd':
3287 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00003288 if (type->isIntegerTy())
3289 weight = CW_Register;
3290 break;
3291 case 'f':
3292 if (type->isFloatTy())
3293 weight = CW_Register;
3294 break;
Eric Christopher1d5a3922012-05-07 06:25:10 +00003295 case 'c': // $25 for indirect jumps
Eric Christopher4adbefe2012-05-07 06:25:15 +00003296 case 'l': // lo register
Eric Christopheraf97f732012-05-07 06:25:19 +00003297 case 'x': // hilo register pair
Eric Christopher1d5a3922012-05-07 06:25:10 +00003298 if (type->isIntegerTy())
3299 weight = CW_SpecificReg;
3300 break;
Eric Christopher50ab0392012-05-07 03:13:32 +00003301 case 'I': // signed 16 bit immediate
Eric Christophere5076d42012-05-07 03:13:42 +00003302 case 'J': // integer zero
Eric Christopherf49f8462012-05-07 05:46:29 +00003303 case 'K': // unsigned 16 bit immediate
Eric Christopher5ac47bb2012-05-07 05:46:37 +00003304 case 'L': // signed 32 bit immediate where lower 16 bits are 0
Eric Christopher60cfc792012-05-07 05:46:43 +00003305 case 'N': // immediate in the range of -65535 to -1 (inclusive)
Eric Christopher1ce20342012-05-07 05:46:48 +00003306 case 'O': // signed 15 bit immediate (+- 16383)
Eric Christopher54412a72012-05-07 06:25:02 +00003307 case 'P': // immediate in the range of 65535 to 1 (inclusive)
Eric Christopher50ab0392012-05-07 03:13:32 +00003308 if (isa<ConstantInt>(CallOperandVal))
3309 weight = CW_Constant;
3310 break;
John Thompson44ab89e2010-10-29 17:29:13 +00003311 }
3312 return weight;
3313}
3314
Eric Christopher38d64262011-06-29 19:33:04 +00003315/// Given a register class constraint, like 'r', if this corresponds directly
3316/// to an LLVM register class, return a register of 0 and the register class
3317/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003318std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00003319getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003320{
3321 if (Constraint.size() == 1) {
3322 switch (Constraint[0]) {
Eric Christopher314aff12011-06-29 19:04:31 +00003323 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
3324 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003325 case 'r':
Eric Christopher3ccbd472012-05-07 03:13:16 +00003326 if (VT == MVT::i32 || VT == MVT::i16 || VT == MVT::i8)
Craig Topper420761a2012-04-20 07:30:17 +00003327 return std::make_pair(0U, &Mips::CPURegsRegClass);
Eric Christopher0ed1f762012-05-07 03:13:22 +00003328 if (VT == MVT::i64 && HasMips64)
3329 return std::make_pair(0U, &Mips::CPU64RegsRegClass);
3330 // This will generate an error message
3331 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003332 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00003333 if (VT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00003334 return std::make_pair(0U, &Mips::FGR32RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00003335 if ((VT == MVT::f64) && (!Subtarget->isSingleFloat())) {
3336 if (Subtarget->isFP64bit())
Craig Topper420761a2012-04-20 07:30:17 +00003337 return std::make_pair(0U, &Mips::FGR64RegClass);
3338 return std::make_pair(0U, &Mips::AFGR64RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00003339 }
Eric Christopher1d5a3922012-05-07 06:25:10 +00003340 break;
3341 case 'c': // register suitable for indirect jump
3342 if (VT == MVT::i32)
3343 return std::make_pair((unsigned)Mips::T9, &Mips::CPURegsRegClass);
3344 assert(VT == MVT::i64 && "Unexpected type.");
3345 return std::make_pair((unsigned)Mips::T9_64, &Mips::CPU64RegsRegClass);
Eric Christopher4adbefe2012-05-07 06:25:15 +00003346 case 'l': // register suitable for indirect jump
3347 if (VT == MVT::i32)
3348 return std::make_pair((unsigned)Mips::LO, &Mips::HILORegClass);
3349 return std::make_pair((unsigned)Mips::LO64, &Mips::HILO64RegClass);
Eric Christopheraf97f732012-05-07 06:25:19 +00003350 case 'x': // register suitable for indirect jump
3351 // Fixme: Not triggering the use of both hi and low
3352 // This will generate an error message
3353 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003354 }
3355 }
3356 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3357}
3358
Eric Christopher50ab0392012-05-07 03:13:32 +00003359/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3360/// vector. If it is invalid, don't add anything to Ops.
3361void MipsTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
3362 std::string &Constraint,
3363 std::vector<SDValue>&Ops,
3364 SelectionDAG &DAG) const {
3365 SDValue Result(0, 0);
3366
3367 // Only support length 1 constraints for now.
3368 if (Constraint.length() > 1) return;
3369
3370 char ConstraintLetter = Constraint[0];
3371 switch (ConstraintLetter) {
3372 default: break; // This will fall through to the generic implementation
3373 case 'I': // Signed 16 bit constant
3374 // If this fails, the parent routine will give an error
3375 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3376 EVT Type = Op.getValueType();
3377 int64_t Val = C->getSExtValue();
3378 if (isInt<16>(Val)) {
3379 Result = DAG.getTargetConstant(Val, Type);
3380 break;
3381 }
3382 }
3383 return;
Eric Christophere5076d42012-05-07 03:13:42 +00003384 case 'J': // integer zero
3385 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3386 EVT Type = Op.getValueType();
3387 int64_t Val = C->getZExtValue();
3388 if (Val == 0) {
3389 Result = DAG.getTargetConstant(0, Type);
3390 break;
3391 }
3392 }
3393 return;
Eric Christopherf49f8462012-05-07 05:46:29 +00003394 case 'K': // unsigned 16 bit immediate
3395 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3396 EVT Type = Op.getValueType();
3397 uint64_t Val = (uint64_t)C->getZExtValue();
3398 if (isUInt<16>(Val)) {
3399 Result = DAG.getTargetConstant(Val, Type);
3400 break;
3401 }
3402 }
3403 return;
Eric Christopher5ac47bb2012-05-07 05:46:37 +00003404 case 'L': // signed 32 bit immediate where lower 16 bits are 0
3405 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3406 EVT Type = Op.getValueType();
3407 int64_t Val = C->getSExtValue();
3408 if ((isInt<32>(Val)) && ((Val & 0xffff) == 0)){
3409 Result = DAG.getTargetConstant(Val, Type);
3410 break;
3411 }
3412 }
3413 return;
Eric Christopher60cfc792012-05-07 05:46:43 +00003414 case 'N': // immediate in the range of -65535 to -1 (inclusive)
3415 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3416 EVT Type = Op.getValueType();
3417 int64_t Val = C->getSExtValue();
3418 if ((Val >= -65535) && (Val <= -1)) {
3419 Result = DAG.getTargetConstant(Val, Type);
3420 break;
3421 }
3422 }
3423 return;
Eric Christopher1ce20342012-05-07 05:46:48 +00003424 case 'O': // signed 15 bit immediate
3425 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3426 EVT Type = Op.getValueType();
3427 int64_t Val = C->getSExtValue();
3428 if ((isInt<15>(Val))) {
3429 Result = DAG.getTargetConstant(Val, Type);
3430 break;
3431 }
3432 }
3433 return;
Eric Christopher54412a72012-05-07 06:25:02 +00003434 case 'P': // immediate in the range of 1 to 65535 (inclusive)
3435 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3436 EVT Type = Op.getValueType();
3437 int64_t Val = C->getSExtValue();
3438 if ((Val <= 65535) && (Val >= 1)) {
3439 Result = DAG.getTargetConstant(Val, Type);
3440 break;
3441 }
3442 }
3443 return;
Eric Christopher50ab0392012-05-07 03:13:32 +00003444 }
3445
3446 if (Result.getNode()) {
3447 Ops.push_back(Result);
3448 return;
3449 }
3450
3451 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
3452}
3453
Dan Gohman6520e202008-10-18 02:06:02 +00003454bool
3455MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3456 // The Mips target isn't yet aware of offsets.
3457 return false;
3458}
Evan Chengeb2f9692009-10-27 19:56:55 +00003459
Akira Hatanakae193b322012-06-13 19:33:32 +00003460EVT MipsTargetLowering::getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
3461 unsigned SrcAlign, bool IsZeroVal,
3462 bool MemcpyStrSrc,
3463 MachineFunction &MF) const {
3464 if (Subtarget->hasMips64())
3465 return MVT::i64;
3466
3467 return MVT::i32;
3468}
3469
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003470bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
3471 if (VT != MVT::f32 && VT != MVT::f64)
3472 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00003473 if (Imm.isNegZero())
3474 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00003475 return Imm.isZero();
3476}
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00003477
3478unsigned MipsTargetLowering::getJumpTableEncoding() const {
3479 if (IsN64)
3480 return MachineJumpTableInfo::EK_GPRel64BlockAddress;
Jia Liubb481f82012-02-28 07:46:26 +00003481
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00003482 return TargetLowering::getJumpTableEncoding();
3483}