blob: 432409acd32db5d3bd8e50abc539af365a264109 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
18#define DEBUG_TYPE "liveintervals"
19#include "llvm/CodeGen/LiveIntervalAnalysis.h"
20#include "VirtRegMap.h"
21#include "llvm/Value.h"
Dan Gohmane3427532008-07-25 00:02:30 +000022#include "llvm/Analysis/AliasAnalysis.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000023#include "llvm/CodeGen/LiveVariables.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng65219822009-07-01 01:59:31 +000026#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng26d17df2007-12-11 02:09:15 +000027#include "llvm/CodeGen/MachineLoopInfo.h"
Dan Gohman4e3bb1b2009-09-25 20:36:54 +000028#include "llvm/CodeGen/MachineMemOperand.h"
Chris Lattner1b989192007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000030#include "llvm/CodeGen/Passes.h"
Lang Hamesd6a717c2009-11-03 23:52:08 +000031#include "llvm/CodeGen/ProcessImplicitDefs.h"
Dan Gohman1e57df32008-02-10 18:45:23 +000032#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000033#include "llvm/Target/TargetInstrInfo.h"
34#include "llvm/Target/TargetMachine.h"
Owen Andersonbac9ae22008-10-07 20:22:28 +000035#include "llvm/Target/TargetOptions.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000036#include "llvm/Support/CommandLine.h"
37#include "llvm/Support/Debug.h"
Edwin Törökced9ff82009-07-11 13:10:19 +000038#include "llvm/Support/ErrorHandling.h"
39#include "llvm/Support/raw_ostream.h"
Evan Cheng65219822009-07-01 01:59:31 +000040#include "llvm/ADT/DepthFirstIterator.h"
41#include "llvm/ADT/SmallSet.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000042#include "llvm/ADT/Statistic.h"
43#include "llvm/ADT/STLExtras.h"
44#include <algorithm>
Lang Hames86f6afb2009-06-02 16:53:25 +000045#include <limits>
Dan Gohmanf17a25c2007-07-18 16:29:46 +000046#include <cmath>
47using namespace llvm;
48
Dan Gohman089efff2008-05-13 00:00:25 +000049// Hidden options for help debugging.
50static cl::opt<bool> DisableReMat("disable-rematerialization",
51 cl::init(false), cl::Hidden);
Evan Chengcecc8222007-11-17 00:40:40 +000052
Owen Andersona9205692008-08-19 00:17:30 +000053static cl::opt<bool> EnableFastSpilling("fast-spill",
54 cl::init(false), cl::Hidden);
55
Evan Cheng95320812009-09-14 21:33:42 +000056STATISTIC(numIntervals , "Number of original intervals");
57STATISTIC(numFolds , "Number of loads/stores folded into instructions");
58STATISTIC(numSplits , "Number of intervals split");
Dan Gohmanf17a25c2007-07-18 16:29:46 +000059
60char LiveIntervals::ID = 0;
Dan Gohman089efff2008-05-13 00:00:25 +000061static RegisterPass<LiveIntervals> X("liveintervals", "Live Interval Analysis");
Dan Gohmanf17a25c2007-07-18 16:29:46 +000062
63void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohmanecb436f2009-07-31 23:37:33 +000064 AU.setPreservesCFG();
Dan Gohmane3427532008-07-25 00:02:30 +000065 AU.addRequired<AliasAnalysis>();
66 AU.addPreserved<AliasAnalysis>();
Dan Gohmanf17a25c2007-07-18 16:29:46 +000067 AU.addPreserved<LiveVariables>();
68 AU.addRequired<LiveVariables>();
Bill Wendling62264362008-01-04 20:54:55 +000069 AU.addPreservedID(MachineLoopInfoID);
70 AU.addPreservedID(MachineDominatorsID);
Owen Andersonbac9ae22008-10-07 20:22:28 +000071
72 if (!StrongPHIElim) {
73 AU.addPreservedID(PHIEliminationID);
74 AU.addRequiredID(PHIEliminationID);
75 }
76
Dan Gohmanf17a25c2007-07-18 16:29:46 +000077 AU.addRequiredID(TwoAddressInstructionPassID);
Lang Hamesd6a717c2009-11-03 23:52:08 +000078 AU.addPreserved<ProcessImplicitDefs>();
79 AU.addRequired<ProcessImplicitDefs>();
80 AU.addPreserved<SlotIndexes>();
81 AU.addRequiredTransitive<SlotIndexes>();
Dan Gohmanf17a25c2007-07-18 16:29:46 +000082 MachineFunctionPass::getAnalysisUsage(AU);
83}
84
85void LiveIntervals::releaseMemory() {
Owen Anderson348d1d82008-08-13 21:49:13 +000086 // Free the live intervals themselves.
Owen Anderson36bb2ba2008-08-13 22:08:30 +000087 for (DenseMap<unsigned, LiveInterval*>::iterator I = r2iMap_.begin(),
Owen Anderson348d1d82008-08-13 21:49:13 +000088 E = r2iMap_.end(); I != E; ++I)
89 delete I->second;
90
Dan Gohmanf17a25c2007-07-18 16:29:46 +000091 r2iMap_.clear();
Lang Hamesd2bd8622009-07-09 03:57:02 +000092
Evan Cheng27344d42007-09-06 01:07:24 +000093 // Release VNInfo memroy regions after all VNInfo objects are dtor'd.
94 VNInfoAllocator.Reset();
Evan Cheng95320812009-09-14 21:33:42 +000095 while (!CloneMIs.empty()) {
96 MachineInstr *MI = CloneMIs.back();
97 CloneMIs.pop_back();
Evan Cheng4ce1a522008-07-19 00:37:25 +000098 mf_->DeleteMachineInstr(MI);
99 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000100}
101
Owen Andersonf47fbec2008-05-28 20:54:50 +0000102/// runOnMachineFunction - Register allocate the whole function
103///
104bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
105 mf_ = &fn;
106 mri_ = &mf_->getRegInfo();
107 tm_ = &fn.getTarget();
108 tri_ = tm_->getRegisterInfo();
109 tii_ = tm_->getInstrInfo();
Dan Gohmane3427532008-07-25 00:02:30 +0000110 aa_ = &getAnalysis<AliasAnalysis>();
Owen Andersonf47fbec2008-05-28 20:54:50 +0000111 lv_ = &getAnalysis<LiveVariables>();
Lang Hamesd6a717c2009-11-03 23:52:08 +0000112 indexes_ = &getAnalysis<SlotIndexes>();
Owen Andersonf47fbec2008-05-28 20:54:50 +0000113 allocatableRegs_ = tri_->getAllocatableSet(fn);
114
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000115 computeIntervals();
116
117 numIntervals += getNumIntervals();
118
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000119 DEBUG(dump());
120 return true;
121}
122
123/// print - Implement the dump method.
Chris Lattner397f4562009-08-23 06:03:38 +0000124void LiveIntervals::print(raw_ostream &OS, const Module* ) const {
Chris Lattnerd71b0b02009-08-23 03:41:05 +0000125 OS << "********** INTERVALS **********\n";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000126 for (const_iterator I = begin(), E = end(); I != E; ++I) {
Chris Lattnerd71b0b02009-08-23 03:41:05 +0000127 I->second->print(OS, tri_);
128 OS << "\n";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000129 }
130
Evan Cheng95320812009-09-14 21:33:42 +0000131 printInstrs(OS);
132}
133
134void LiveIntervals::printInstrs(raw_ostream &OS) const {
Chris Lattnerd71b0b02009-08-23 03:41:05 +0000135 OS << "********** MACHINEINSTRS **********\n";
136
Chris Lattner3f1d2c32009-07-21 21:12:58 +0000137 for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
138 mbbi != mbbe; ++mbbi) {
Jakob Stoklund Olesenff474282009-11-20 18:54:59 +0000139 OS << "BB#" << mbbi->getNumber()
140 << ":\t\t# derived from " << mbbi->getName() << "\n";
Chris Lattner3f1d2c32009-07-21 21:12:58 +0000141 for (MachineBasicBlock::iterator mii = mbbi->begin(),
142 mie = mbbi->end(); mii != mie; ++mii) {
Chris Lattner4052b292010-02-09 19:54:29 +0000143 if (mii->isDebugValue())
Dale Johanneseneed81582010-01-22 22:38:21 +0000144 OS << SlotIndex::getEmptyKey() << '\t' << *mii;
145 else
146 OS << getInstructionIndex(mii) << '\t' << *mii;
Chris Lattner3f1d2c32009-07-21 21:12:58 +0000147 }
148 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000149}
150
Evan Cheng95320812009-09-14 21:33:42 +0000151void LiveIntervals::dumpInstrs() const {
David Greene48bc1dd2010-01-04 22:49:02 +0000152 printInstrs(dbgs());
Evan Cheng95320812009-09-14 21:33:42 +0000153}
154
Jakob Stoklund Olesena0f793a2009-12-10 17:48:32 +0000155bool LiveIntervals::conflictsWithPhysReg(const LiveInterval &li,
156 VirtRegMap &vrm, unsigned reg) {
157 // We don't handle fancy stuff crossing basic block boundaries
158 if (li.ranges.size() != 1)
159 return true;
160 const LiveRange &range = li.ranges.front();
161 SlotIndex idx = range.start.getBaseIndex();
162 SlotIndex end = range.end.getPrevSlot().getBaseIndex().getNextIndex();
Jakob Stoklund Olesend0afa902009-12-03 20:49:10 +0000163
Jakob Stoklund Olesena0f793a2009-12-10 17:48:32 +0000164 // Skip deleted instructions
165 MachineInstr *firstMI = getInstructionFromIndex(idx);
166 while (!firstMI && idx != end) {
167 idx = idx.getNextIndex();
168 firstMI = getInstructionFromIndex(idx);
169 }
170 if (!firstMI)
171 return false;
172
173 // Find last instruction in range
174 SlotIndex lastIdx = end.getPrevIndex();
175 MachineInstr *lastMI = getInstructionFromIndex(lastIdx);
176 while (!lastMI && lastIdx != idx) {
177 lastIdx = lastIdx.getPrevIndex();
178 lastMI = getInstructionFromIndex(lastIdx);
179 }
180 if (!lastMI)
181 return false;
182
183 // Range cannot cross basic block boundaries or terminators
184 MachineBasicBlock *MBB = firstMI->getParent();
185 if (MBB != lastMI->getParent() || lastMI->getDesc().isTerminator())
186 return true;
187
188 MachineBasicBlock::const_iterator E = lastMI;
189 ++E;
190 for (MachineBasicBlock::const_iterator I = firstMI; I != E; ++I) {
191 const MachineInstr &MI = *I;
192
193 // Allow copies to and from li.reg
194 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
195 if (tii_->isMoveInstr(MI, SrcReg, DstReg, SrcSubReg, DstSubReg))
196 if (SrcReg == li.reg || DstReg == li.reg)
197 continue;
198
199 // Check for operands using reg
200 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
201 const MachineOperand& mop = MI.getOperand(i);
202 if (!mop.isReg())
203 continue;
204 unsigned PhysReg = mop.getReg();
205 if (PhysReg == 0 || PhysReg == li.reg)
206 continue;
207 if (TargetRegisterInfo::isVirtualRegister(PhysReg)) {
208 if (!vrm.hasPhys(PhysReg))
Bill Wendling27cae322009-12-05 07:30:23 +0000209 continue;
Jakob Stoklund Olesena0f793a2009-12-10 17:48:32 +0000210 PhysReg = vrm.getPhys(PhysReg);
Evan Chengc4c75f52007-11-03 07:20:12 +0000211 }
Jakob Stoklund Olesena0f793a2009-12-10 17:48:32 +0000212 if (PhysReg && tri_->regsOverlap(PhysReg, reg))
213 return true;
Evan Chengc4c75f52007-11-03 07:20:12 +0000214 }
215 }
216
Jakob Stoklund Olesena0f793a2009-12-10 17:48:32 +0000217 // No conflicts found.
Evan Chengc4c75f52007-11-03 07:20:12 +0000218 return false;
219}
220
Evan Cheng7a9b79c2009-01-07 02:08:57 +0000221/// conflictsWithPhysRegRef - Similar to conflictsWithPhysRegRef except
222/// it can check use as well.
223bool LiveIntervals::conflictsWithPhysRegRef(LiveInterval &li,
224 unsigned Reg, bool CheckUse,
225 SmallPtrSet<MachineInstr*,32> &JoinedCopies) {
226 for (LiveInterval::Ranges::const_iterator
227 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Lang Hamesd6a717c2009-11-03 23:52:08 +0000228 for (SlotIndex index = I->start.getBaseIndex(),
229 end = I->end.getPrevSlot().getBaseIndex().getNextIndex();
230 index != end;
231 index = index.getNextIndex()) {
Jakob Stoklund Olesend0afa902009-12-03 20:49:10 +0000232 MachineInstr *MI = getInstructionFromIndex(index);
233 if (!MI)
234 continue; // skip deleted instructions
Evan Cheng7a9b79c2009-01-07 02:08:57 +0000235
236 if (JoinedCopies.count(MI))
237 continue;
238 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
239 MachineOperand& MO = MI->getOperand(i);
240 if (!MO.isReg())
241 continue;
242 if (MO.isUse() && !CheckUse)
243 continue;
244 unsigned PhysReg = MO.getReg();
245 if (PhysReg == 0 || TargetRegisterInfo::isVirtualRegister(PhysReg))
246 continue;
247 if (tri_->isSubRegister(Reg, PhysReg))
248 return true;
249 }
250 }
251 }
252
253 return false;
254}
255
Daniel Dunbaref65e0c2009-09-15 20:31:12 +0000256#ifndef NDEBUG
Evan Cheng95320812009-09-14 21:33:42 +0000257static void printRegName(unsigned reg, const TargetRegisterInfo* tri_) {
Dan Gohman1e57df32008-02-10 18:45:23 +0000258 if (TargetRegisterInfo::isPhysicalRegister(reg))
David Greene48bc1dd2010-01-04 22:49:02 +0000259 dbgs() << tri_->getName(reg);
Evan Cheng1204d172007-08-13 23:45:17 +0000260 else
David Greene48bc1dd2010-01-04 22:49:02 +0000261 dbgs() << "%reg" << reg;
Evan Cheng1204d172007-08-13 23:45:17 +0000262}
Daniel Dunbaref65e0c2009-09-15 20:31:12 +0000263#endif
Evan Cheng1204d172007-08-13 23:45:17 +0000264
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000265void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
266 MachineBasicBlock::iterator mi,
Lang Hamesd6a717c2009-11-03 23:52:08 +0000267 SlotIndex MIIdx,
Lang Hamesd8f30992009-09-04 20:41:11 +0000268 MachineOperand& MO,
Evan Chengf1107fd2008-07-10 07:35:43 +0000269 unsigned MOIdx,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000270 LiveInterval &interval) {
Bill Wendling83c96ca2009-08-22 20:18:03 +0000271 DEBUG({
David Greene48bc1dd2010-01-04 22:49:02 +0000272 dbgs() << "\t\tregister: ";
Evan Cheng95320812009-09-14 21:33:42 +0000273 printRegName(interval.reg, tri_);
Bill Wendling83c96ca2009-08-22 20:18:03 +0000274 });
Evan Cheng70f68e92008-04-03 16:39:43 +0000275
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000276 // Virtual registers may be defined multiple times (due to phi
277 // elimination and 2-addr elimination). Much of what we do only has to be
278 // done once for the vreg. We use an empty interval to detect the first
279 // time we see a vreg.
Evan Chengcb11cae2009-07-17 19:43:40 +0000280 LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000281 if (interval.empty()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000282 // Get the Idx of the defining instructions.
Lang Hamesd6a717c2009-11-03 23:52:08 +0000283 SlotIndex defIndex = MIIdx.getDefIndex();
Dale Johannesen13c4b632009-09-20 00:36:41 +0000284 // Earlyclobbers move back one, so that they overlap the live range
285 // of inputs.
Dale Johannesen94464072008-09-24 01:07:17 +0000286 if (MO.isEarlyClobber())
Lang Hamesd6a717c2009-11-03 23:52:08 +0000287 defIndex = MIIdx.getUseIndex();
Evan Cheng983b81d2007-08-29 20:45:00 +0000288 VNInfo *ValNo;
Evan Cheng7d2b9082008-02-15 18:24:29 +0000289 MachineInstr *CopyMI = NULL;
Evan Chengf97496a2009-01-20 19:12:24 +0000290 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Chris Lattner4052b292010-02-09 19:54:29 +0000291 if (mi->isExtractSubreg() || mi->isInsertSubreg() || mi->isSubregToReg() ||
Evan Chengf97496a2009-01-20 19:12:24 +0000292 tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Cheng7d2b9082008-02-15 18:24:29 +0000293 CopyMI = mi;
Evan Chenga9823a22008-12-19 20:58:01 +0000294 // Earlyclobbers move back one.
Lang Hames4eb8fc82009-06-17 21:01:20 +0000295 ValNo = interval.getNextValue(defIndex, CopyMI, true, VNInfoAllocator);
Evan Cheng983b81d2007-08-29 20:45:00 +0000296
297 assert(ValNo->id == 0 && "First value in interval is not 0?");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000298
299 // Loop over all of the blocks that the vreg is defined in. There are
300 // two cases we have to handle here. The most common case is a vreg
301 // whose lifetime is contained within a basic block. In this case there
302 // will be a single kill, in MBB, which comes after the definition.
303 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
304 // FIXME: what about dead vars?
Lang Hamesd6a717c2009-11-03 23:52:08 +0000305 SlotIndex killIdx;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000306 if (vi.Kills[0] != mi)
Lang Hamesd6a717c2009-11-03 23:52:08 +0000307 killIdx = getInstructionIndex(vi.Kills[0]).getDefIndex();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000308 else
Lang Hamesd6a717c2009-11-03 23:52:08 +0000309 killIdx = defIndex.getStoreIndex();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000310
311 // If the kill happens after the definition, we have an intra-block
312 // live range.
313 if (killIdx > defIndex) {
Jeffrey Yasskin02d392b2009-05-26 18:27:15 +0000314 assert(vi.AliveBlocks.empty() &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000315 "Shouldn't be alive across any blocks!");
Evan Cheng983b81d2007-08-29 20:45:00 +0000316 LiveRange LR(defIndex, killIdx, ValNo);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000317 interval.addRange(LR);
David Greene48bc1dd2010-01-04 22:49:02 +0000318 DEBUG(dbgs() << " +" << LR << "\n");
Lang Hamesd8f30992009-09-04 20:41:11 +0000319 ValNo->addKill(killIdx);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000320 return;
321 }
322 }
323
324 // The other case we handle is when a virtual register lives to the end
325 // of the defining block, potentially live across some blocks, then is
326 // live into some number of blocks, but gets killed. Start by adding a
327 // range that goes from this definition to the end of the defining block.
Lang Hamesc560a2c2009-12-22 00:11:50 +0000328 LiveRange NewLR(defIndex, getMBBEndIdx(mbb), ValNo);
David Greene48bc1dd2010-01-04 22:49:02 +0000329 DEBUG(dbgs() << " +" << NewLR);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000330 interval.addRange(NewLR);
331
332 // Iterate over all of the blocks that the variable is completely
333 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
334 // live interval.
Jeffrey Yasskin02d392b2009-05-26 18:27:15 +0000335 for (SparseBitVector<>::iterator I = vi.AliveBlocks.begin(),
336 E = vi.AliveBlocks.end(); I != E; ++I) {
Lang Hamesc560a2c2009-12-22 00:11:50 +0000337 MachineBasicBlock *aliveBlock = mf_->getBlockNumbered(*I);
338 LiveRange LR(getMBBStartIdx(aliveBlock), getMBBEndIdx(aliveBlock), ValNo);
Dan Gohmana48b1002008-11-13 16:31:27 +0000339 interval.addRange(LR);
David Greene48bc1dd2010-01-04 22:49:02 +0000340 DEBUG(dbgs() << " +" << LR);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000341 }
342
343 // Finally, this virtual register is live from the start of any killing
344 // block to the 'use' slot of the killing instruction.
345 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
346 MachineInstr *Kill = vi.Kills[i];
Lang Hamesd6a717c2009-11-03 23:52:08 +0000347 SlotIndex killIdx =
348 getInstructionIndex(Kill).getDefIndex();
Evan Chenga32393f2009-09-21 04:32:32 +0000349 LiveRange LR(getMBBStartIdx(Kill->getParent()), killIdx, ValNo);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000350 interval.addRange(LR);
Lang Hamesd8f30992009-09-04 20:41:11 +0000351 ValNo->addKill(killIdx);
David Greene48bc1dd2010-01-04 22:49:02 +0000352 DEBUG(dbgs() << " +" << LR);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000353 }
354
355 } else {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000356 // If this is the second time we see a virtual register definition, it
357 // must be due to phi elimination or two addr elimination. If this is
358 // the result of two address elimination, then the vreg is one of the
359 // def-and-use register operand.
Bob Wilsonaded9952009-04-09 17:16:43 +0000360 if (mi->isRegTiedToUseOperand(MOIdx)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000361 // If this is a two-address definition, then we have already processed
362 // the live range. The only problem is that we didn't realize there
363 // are actually two values in the live interval. Because of this we
364 // need to take the LiveRegion that defines this register and split it
365 // into two values.
Evan Cheng06701fc2008-01-10 08:22:10 +0000366 assert(interval.containsOneValue());
Lang Hamesd6a717c2009-11-03 23:52:08 +0000367 SlotIndex DefIndex = interval.getValNumInfo(0)->def.getDefIndex();
368 SlotIndex RedefIndex = MIIdx.getDefIndex();
Evan Cheng2682ea02009-03-23 08:01:15 +0000369 if (MO.isEarlyClobber())
Lang Hamesd6a717c2009-11-03 23:52:08 +0000370 RedefIndex = MIIdx.getUseIndex();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000371
Lang Hames2a7b3b22009-09-12 03:34:03 +0000372 const LiveRange *OldLR =
Lang Hamesd6a717c2009-11-03 23:52:08 +0000373 interval.getLiveRangeContaining(RedefIndex.getUseIndex());
Evan Cheng983b81d2007-08-29 20:45:00 +0000374 VNInfo *OldValNo = OldLR->valno;
Evan Cheng816a7f32007-08-11 00:59:19 +0000375
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000376 // Delete the initial value, which should be short and continuous,
377 // because the 2-addr copy must be in the same MBB as the redef.
378 interval.removeRange(DefIndex, RedefIndex);
379
380 // Two-address vregs should always only be redefined once. This means
381 // that at this point, there should be exactly one value number in it.
382 assert(interval.containsOneValue() && "Unexpected 2-addr liveint!");
383
384 // The new value number (#1) is defined by the instruction we claimed
385 // defined value #0.
Lang Hames87972832009-08-10 23:43:28 +0000386 VNInfo *ValNo = interval.getNextValue(OldValNo->def, OldValNo->getCopy(),
Lang Hames4eb8fc82009-06-17 21:01:20 +0000387 false, // update at *
Evan Cheng7d2b9082008-02-15 18:24:29 +0000388 VNInfoAllocator);
Lang Hames4eb8fc82009-06-17 21:01:20 +0000389 ValNo->setFlags(OldValNo->getFlags()); // * <- updating here
390
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000391 // Value#0 is now defined by the 2-addr instruction.
Evan Cheng7d2b9082008-02-15 18:24:29 +0000392 OldValNo->def = RedefIndex;
Lang Hames87972832009-08-10 23:43:28 +0000393 OldValNo->setCopy(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000394
395 // Add the new live interval which replaces the range for the input copy.
396 LiveRange LR(DefIndex, RedefIndex, ValNo);
David Greene48bc1dd2010-01-04 22:49:02 +0000397 DEBUG(dbgs() << " replace range with " << LR);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000398 interval.addRange(LR);
Lang Hamesd8f30992009-09-04 20:41:11 +0000399 ValNo->addKill(RedefIndex);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000400
401 // If this redefinition is dead, we need to add a dummy unit live
402 // range covering the def slot.
Owen Anderson5b691fc2008-06-25 23:39:39 +0000403 if (MO.isDead())
Lang Hamesd6a717c2009-11-03 23:52:08 +0000404 interval.addRange(LiveRange(RedefIndex, RedefIndex.getStoreIndex(),
405 OldValNo));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000406
Bill Wendling83c96ca2009-08-22 20:18:03 +0000407 DEBUG({
David Greene48bc1dd2010-01-04 22:49:02 +0000408 dbgs() << " RESULT: ";
409 interval.print(dbgs(), tri_);
Bill Wendling83c96ca2009-08-22 20:18:03 +0000410 });
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000411 } else {
412 // Otherwise, this must be because of phi elimination. If this is the
413 // first redefinition of the vreg that we have seen, go back and change
414 // the live range in the PHI block to be a different value number.
415 if (interval.containsOneValue()) {
Jakob Stoklund Olesen87450c82009-12-16 18:55:53 +0000416
Evan Cheng319802c2007-09-05 21:46:51 +0000417 VNInfo *VNI = interval.getValNumInfo(0);
Jakob Stoklund Olesen87450c82009-12-16 18:55:53 +0000418 // Phi elimination may have reused the register for multiple identical
419 // phi nodes. There will be a kill per phi. Remove the old ranges that
420 // we now know have an incorrect number.
421 for (unsigned ki=0, ke=vi.Kills.size(); ki != ke; ++ki) {
422 MachineInstr *Killer = vi.Kills[ki];
423 SlotIndex Start = getMBBStartIdx(Killer->getParent());
424 SlotIndex End = getInstructionIndex(Killer).getDefIndex();
425 DEBUG({
David Greene48bc1dd2010-01-04 22:49:02 +0000426 dbgs() << "\n\t\trenaming [" << Start << "," << End << "] in: ";
427 interval.print(dbgs(), tri_);
Jakob Stoklund Olesen87450c82009-12-16 18:55:53 +0000428 });
429 interval.removeRange(Start, End);
430
431 // Replace the interval with one of a NEW value number. Note that
432 // this value number isn't actually defined by an instruction, weird
433 // huh? :)
434 LiveRange LR(Start, End,
435 interval.getNextValue(SlotIndex(Start, true),
436 0, false, VNInfoAllocator));
437 LR.valno->setIsPHIDef(true);
438 interval.addRange(LR);
439 LR.valno->addKill(End);
440 }
441
Lang Hames75730ab2009-12-09 05:39:12 +0000442 MachineBasicBlock *killMBB = getMBBFromIndex(VNI->def);
Lang Hamesd6a717c2009-11-03 23:52:08 +0000443 VNI->addKill(indexes_->getTerminatorGap(killMBB));
Lang Hames4eb8fc82009-06-17 21:01:20 +0000444 VNI->setHasPHIKill(true);
Bill Wendling83c96ca2009-08-22 20:18:03 +0000445 DEBUG({
David Greene48bc1dd2010-01-04 22:49:02 +0000446 dbgs() << " RESULT: ";
447 interval.print(dbgs(), tri_);
Bill Wendling83c96ca2009-08-22 20:18:03 +0000448 });
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000449 }
450
451 // In the case of PHI elimination, each variable definition is only
452 // live until the end of the block. We've already taken care of the
453 // rest of the live range.
Lang Hamesd6a717c2009-11-03 23:52:08 +0000454 SlotIndex defIndex = MIIdx.getDefIndex();
Evan Cheng2682ea02009-03-23 08:01:15 +0000455 if (MO.isEarlyClobber())
Lang Hamesd6a717c2009-11-03 23:52:08 +0000456 defIndex = MIIdx.getUseIndex();
Evan Cheng95320812009-09-14 21:33:42 +0000457
Evan Cheng983b81d2007-08-29 20:45:00 +0000458 VNInfo *ValNo;
Evan Cheng7d2b9082008-02-15 18:24:29 +0000459 MachineInstr *CopyMI = NULL;
Evan Chengf97496a2009-01-20 19:12:24 +0000460 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Chris Lattner4052b292010-02-09 19:54:29 +0000461 if (mi->isExtractSubreg() || mi->isInsertSubreg() || mi->isSubregToReg()||
Evan Chengf97496a2009-01-20 19:12:24 +0000462 tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Cheng7d2b9082008-02-15 18:24:29 +0000463 CopyMI = mi;
Lang Hames4eb8fc82009-06-17 21:01:20 +0000464 ValNo = interval.getNextValue(defIndex, CopyMI, true, VNInfoAllocator);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000465
Lang Hamesc560a2c2009-12-22 00:11:50 +0000466 SlotIndex killIndex = getMBBEndIdx(mbb);
Evan Cheng983b81d2007-08-29 20:45:00 +0000467 LiveRange LR(defIndex, killIndex, ValNo);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000468 interval.addRange(LR);
Lang Hamesd6a717c2009-11-03 23:52:08 +0000469 ValNo->addKill(indexes_->getTerminatorGap(mbb));
Lang Hames4eb8fc82009-06-17 21:01:20 +0000470 ValNo->setHasPHIKill(true);
David Greene48bc1dd2010-01-04 22:49:02 +0000471 DEBUG(dbgs() << " +" << LR);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000472 }
473 }
474
David Greene48bc1dd2010-01-04 22:49:02 +0000475 DEBUG(dbgs() << '\n');
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000476}
477
478void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB,
479 MachineBasicBlock::iterator mi,
Lang Hamesd6a717c2009-11-03 23:52:08 +0000480 SlotIndex MIIdx,
Owen Anderson5b691fc2008-06-25 23:39:39 +0000481 MachineOperand& MO,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000482 LiveInterval &interval,
Evan Cheng7d2b9082008-02-15 18:24:29 +0000483 MachineInstr *CopyMI) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000484 // A physical register cannot be live across basic block, so its
485 // lifetime must end somewhere in its defining basic block.
Bill Wendling83c96ca2009-08-22 20:18:03 +0000486 DEBUG({
David Greene48bc1dd2010-01-04 22:49:02 +0000487 dbgs() << "\t\tregister: ";
Evan Cheng95320812009-09-14 21:33:42 +0000488 printRegName(interval.reg, tri_);
Bill Wendling83c96ca2009-08-22 20:18:03 +0000489 });
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000490
Lang Hamesd6a717c2009-11-03 23:52:08 +0000491 SlotIndex baseIndex = MIIdx;
492 SlotIndex start = baseIndex.getDefIndex();
Dale Johannesen94464072008-09-24 01:07:17 +0000493 // Earlyclobbers move back one.
494 if (MO.isEarlyClobber())
Lang Hamesd6a717c2009-11-03 23:52:08 +0000495 start = MIIdx.getUseIndex();
496 SlotIndex end = start;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000497
498 // If it is not used after definition, it is considered dead at
499 // the instruction defining it. Hence its interval is:
500 // [defSlot(def), defSlot(def)+1)
Dale Johannesen13c4b632009-09-20 00:36:41 +0000501 // For earlyclobbers, the defSlot was pushed back one; the extra
502 // advance below compensates.
Owen Anderson5b691fc2008-06-25 23:39:39 +0000503 if (MO.isDead()) {
David Greene48bc1dd2010-01-04 22:49:02 +0000504 DEBUG(dbgs() << " dead");
Lang Hamesd6a717c2009-11-03 23:52:08 +0000505 end = start.getStoreIndex();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000506 goto exit;
507 }
508
509 // If it is not dead on definition, it must be killed by a
510 // subsequent instruction. Hence its interval is:
511 // [defSlot(def), useSlot(kill)+1)
Lang Hamesd6a717c2009-11-03 23:52:08 +0000512 baseIndex = baseIndex.getNextIndex();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000513 while (++mi != MBB->end()) {
Lang Hamesd6a717c2009-11-03 23:52:08 +0000514
Dale Johannesen5f2aa4d2010-02-10 00:55:42 +0000515 if (mi->isDebugValue())
516 continue;
Lang Hamesd6a717c2009-11-03 23:52:08 +0000517 if (getInstructionFromIndex(baseIndex) == 0)
518 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
519
Evan Chengc7daf1f2008-03-05 00:59:57 +0000520 if (mi->killsRegister(interval.reg, tri_)) {
David Greene48bc1dd2010-01-04 22:49:02 +0000521 DEBUG(dbgs() << " killed");
Lang Hamesd6a717c2009-11-03 23:52:08 +0000522 end = baseIndex.getDefIndex();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000523 goto exit;
Evan Cheng3be003c2009-04-27 20:42:46 +0000524 } else {
525 int DefIdx = mi->findRegisterDefOperandIdx(interval.reg, false, tri_);
526 if (DefIdx != -1) {
527 if (mi->isRegTiedToUseOperand(DefIdx)) {
528 // Two-address instruction.
Lang Hamesd6a717c2009-11-03 23:52:08 +0000529 end = baseIndex.getDefIndex();
Evan Cheng3be003c2009-04-27 20:42:46 +0000530 } else {
531 // Another instruction redefines the register before it is ever read.
Dale Johannesen5f2aa4d2010-02-10 00:55:42 +0000532 // Then the register is essentially dead at the instruction that
533 // defines it. Hence its interval is:
Evan Cheng3be003c2009-04-27 20:42:46 +0000534 // [defSlot(def), defSlot(def)+1)
David Greene48bc1dd2010-01-04 22:49:02 +0000535 DEBUG(dbgs() << " dead");
Lang Hamesd6a717c2009-11-03 23:52:08 +0000536 end = start.getStoreIndex();
Evan Cheng3be003c2009-04-27 20:42:46 +0000537 }
538 goto exit;
539 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000540 }
Owen Anderson4065ac92008-07-23 21:37:49 +0000541
Lang Hamesd6a717c2009-11-03 23:52:08 +0000542 baseIndex = baseIndex.getNextIndex();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000543 }
544
545 // The only case we should have a dead physreg here without a killing or
546 // instruction where we know it's dead is if it is live-in to the function
Evan Cheng5431d9c2009-04-27 17:36:47 +0000547 // and never used. Another possible case is the implicit use of the
548 // physical register has been deleted by two-address pass.
Lang Hamesd6a717c2009-11-03 23:52:08 +0000549 end = start.getStoreIndex();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000550
551exit:
552 assert(start < end && "did not find end of interval?");
553
554 // Already exists? Extend old live interval.
555 LiveInterval::iterator OldLR = interval.FindLiveRangeContaining(start);
Evan Chenga9823a22008-12-19 20:58:01 +0000556 bool Extend = OldLR != interval.end();
557 VNInfo *ValNo = Extend
Lang Hames4eb8fc82009-06-17 21:01:20 +0000558 ? OldLR->valno : interval.getNextValue(start, CopyMI, true, VNInfoAllocator);
Evan Chenga9823a22008-12-19 20:58:01 +0000559 if (MO.isEarlyClobber() && Extend)
Lang Hames4eb8fc82009-06-17 21:01:20 +0000560 ValNo->setHasRedefByEC(true);
Evan Cheng983b81d2007-08-29 20:45:00 +0000561 LiveRange LR(start, end, ValNo);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000562 interval.addRange(LR);
Lang Hamesd8f30992009-09-04 20:41:11 +0000563 LR.valno->addKill(end);
David Greene48bc1dd2010-01-04 22:49:02 +0000564 DEBUG(dbgs() << " +" << LR << '\n');
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000565}
566
567void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
568 MachineBasicBlock::iterator MI,
Lang Hamesd6a717c2009-11-03 23:52:08 +0000569 SlotIndex MIIdx,
Evan Chengf1107fd2008-07-10 07:35:43 +0000570 MachineOperand& MO,
571 unsigned MOIdx) {
Owen Anderson5b691fc2008-06-25 23:39:39 +0000572 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Evan Chengf1107fd2008-07-10 07:35:43 +0000573 handleVirtualRegisterDef(MBB, MI, MIIdx, MO, MOIdx,
Owen Anderson5b691fc2008-06-25 23:39:39 +0000574 getOrCreateInterval(MO.getReg()));
575 else if (allocatableRegs_[MO.getReg()]) {
Evan Cheng7d2b9082008-02-15 18:24:29 +0000576 MachineInstr *CopyMI = NULL;
Evan Chengf97496a2009-01-20 19:12:24 +0000577 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Chris Lattner4052b292010-02-09 19:54:29 +0000578 if (MI->isExtractSubreg() || MI->isInsertSubreg() || MI->isSubregToReg() ||
Evan Chengf97496a2009-01-20 19:12:24 +0000579 tii_->isMoveInstr(*MI, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Cheng7d2b9082008-02-15 18:24:29 +0000580 CopyMI = MI;
Evan Cheng3be003c2009-04-27 20:42:46 +0000581 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Owen Anderson5b691fc2008-06-25 23:39:39 +0000582 getOrCreateInterval(MO.getReg()), CopyMI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000583 // Def of a register also defines its sub-registers.
Owen Anderson5b691fc2008-06-25 23:39:39 +0000584 for (const unsigned* AS = tri_->getSubRegisters(MO.getReg()); *AS; ++AS)
Evan Chengc7daf1f2008-03-05 00:59:57 +0000585 // If MI also modifies the sub-register explicitly, avoid processing it
586 // more than once. Do not pass in TRI here so it checks for exact match.
587 if (!MI->modifiesRegister(*AS))
Evan Cheng3be003c2009-04-27 20:42:46 +0000588 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Owen Anderson5b691fc2008-06-25 23:39:39 +0000589 getOrCreateInterval(*AS), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000590 }
591}
592
593void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB,
Lang Hamesd6a717c2009-11-03 23:52:08 +0000594 SlotIndex MIIdx,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000595 LiveInterval &interval, bool isAlias) {
Bill Wendling83c96ca2009-08-22 20:18:03 +0000596 DEBUG({
David Greene48bc1dd2010-01-04 22:49:02 +0000597 dbgs() << "\t\tlivein register: ";
Evan Cheng95320812009-09-14 21:33:42 +0000598 printRegName(interval.reg, tri_);
Bill Wendling83c96ca2009-08-22 20:18:03 +0000599 });
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000600
601 // Look for kills, if it reaches a def before it's killed, then it shouldn't
602 // be considered a livein.
603 MachineBasicBlock::iterator mi = MBB->begin();
Lang Hamesd6a717c2009-11-03 23:52:08 +0000604 SlotIndex baseIndex = MIIdx;
605 SlotIndex start = baseIndex;
606 if (getInstructionFromIndex(baseIndex) == 0)
607 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
608
609 SlotIndex end = baseIndex;
Evan Cheng1e16ae42009-03-05 03:34:26 +0000610 bool SeenDefUse = false;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000611
Dale Johannesen5f2aa4d2010-02-10 00:55:42 +0000612 MachineBasicBlock::iterator E = MBB->end();
613 while (mi != E) {
Dale Johannesen83efe122010-02-10 01:31:26 +0000614 if (mi->isDebugValue()) {
615 ++mi;
616 continue;
Dale Johannesen5f2aa4d2010-02-10 00:55:42 +0000617 }
Dale Johannesen83efe122010-02-10 01:31:26 +0000618 if (mi->killsRegister(interval.reg, tri_)) {
619 DEBUG(dbgs() << " killed");
620 end = baseIndex.getDefIndex();
621 SeenDefUse = true;
622 break;
623 } else if (mi->modifiesRegister(interval.reg, tri_)) {
624 // Another instruction redefines the register before it is ever read.
625 // Then the register is essentially dead at the instruction that defines
626 // it. Hence its interval is:
627 // [defSlot(def), defSlot(def)+1)
628 DEBUG(dbgs() << " dead");
629 end = start.getStoreIndex();
630 SeenDefUse = true;
631 break;
632 }
633
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000634 ++mi;
Dale Johannesen5f2aa4d2010-02-10 00:55:42 +0000635 if (mi != E && !mi->isDebugValue()) {
Lang Hamesd6a717c2009-11-03 23:52:08 +0000636 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
Evan Cheng1e16ae42009-03-05 03:34:26 +0000637 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000638 }
639
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000640 // Live-in register might not be used at all.
Evan Cheng1e16ae42009-03-05 03:34:26 +0000641 if (!SeenDefUse) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000642 if (isAlias) {
David Greene48bc1dd2010-01-04 22:49:02 +0000643 DEBUG(dbgs() << " dead");
Lang Hamesd6a717c2009-11-03 23:52:08 +0000644 end = MIIdx.getStoreIndex();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000645 } else {
David Greene48bc1dd2010-01-04 22:49:02 +0000646 DEBUG(dbgs() << " live through");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000647 end = baseIndex;
648 }
649 }
650
Lang Hames7c3765d2009-06-19 02:17:53 +0000651 VNInfo *vni =
Lang Hamesd6a717c2009-11-03 23:52:08 +0000652 interval.getNextValue(SlotIndex(getMBBStartIdx(MBB), true),
Lang Hamesd8f30992009-09-04 20:41:11 +0000653 0, false, VNInfoAllocator);
Lang Hamescc664322009-06-18 22:01:47 +0000654 vni->setIsPHIDef(true);
655 LiveRange LR(start, end, vni);
Jakob Stoklund Olesend1332dc2009-11-07 01:58:40 +0000656
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000657 interval.addRange(LR);
Lang Hamesd8f30992009-09-04 20:41:11 +0000658 LR.valno->addKill(end);
David Greene48bc1dd2010-01-04 22:49:02 +0000659 DEBUG(dbgs() << " +" << LR << '\n');
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000660}
661
662/// computeIntervals - computes the live intervals for virtual
663/// registers. for some ordering of the machine instructions [1,N] a
664/// live interval is an interval [i, j) where 1 <= i <= j < N for
665/// which a variable is live
Dale Johannesenbac3c812008-09-17 21:13:11 +0000666void LiveIntervals::computeIntervals() {
David Greene48bc1dd2010-01-04 22:49:02 +0000667 DEBUG(dbgs() << "********** COMPUTING LIVE INTERVALS **********\n"
Bill Wendling83c96ca2009-08-22 20:18:03 +0000668 << "********** Function: "
669 << ((Value*)mf_->getFunction())->getName() << '\n');
Evan Chengcb11cae2009-07-17 19:43:40 +0000670
671 SmallVector<unsigned, 8> UndefUses;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000672 for (MachineFunction::iterator MBBI = mf_->begin(), E = mf_->end();
673 MBBI != E; ++MBBI) {
674 MachineBasicBlock *MBB = MBBI;
Evan Cheng254de0e2010-02-06 09:07:11 +0000675 if (MBB->empty())
676 continue;
677
Owen Andersonf9817732008-09-21 20:43:24 +0000678 // Track the index of the current machine instr.
Lang Hamesd6a717c2009-11-03 23:52:08 +0000679 SlotIndex MIIndex = getMBBStartIdx(MBB);
David Greene48bc1dd2010-01-04 22:49:02 +0000680 DEBUG(dbgs() << MBB->getName() << ":\n");
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000681
Dan Gohman3f7d94b2007-10-03 19:26:29 +0000682 // Create intervals for live-ins to this BB first.
683 for (MachineBasicBlock::const_livein_iterator LI = MBB->livein_begin(),
684 LE = MBB->livein_end(); LI != LE; ++LI) {
685 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI));
686 // Multiple live-ins can alias the same register.
Dan Gohman1e57df32008-02-10 18:45:23 +0000687 for (const unsigned* AS = tri_->getSubRegisters(*LI); *AS; ++AS)
Dan Gohman3f7d94b2007-10-03 19:26:29 +0000688 if (!hasInterval(*AS))
689 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*AS),
690 true);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000691 }
692
Owen Andersonb2ae2692008-09-15 22:00:38 +0000693 // Skip over empty initial indices.
Lang Hamesd6a717c2009-11-03 23:52:08 +0000694 if (getInstructionFromIndex(MIIndex) == 0)
695 MIIndex = indexes_->getNextNonNullIndex(MIIndex);
Owen Andersonb2ae2692008-09-15 22:00:38 +0000696
Dale Johanneseneed81582010-01-22 22:38:21 +0000697 for (MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
698 MI != miEnd; ++MI) {
David Greene48bc1dd2010-01-04 22:49:02 +0000699 DEBUG(dbgs() << MIIndex << "\t" << *MI);
Chris Lattner4052b292010-02-09 19:54:29 +0000700 if (MI->isDebugValue())
Dale Johanneseneed81582010-01-22 22:38:21 +0000701 continue;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000702
703 // Handle defs.
704 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
705 MachineOperand &MO = MI->getOperand(i);
Evan Chengcb11cae2009-07-17 19:43:40 +0000706 if (!MO.isReg() || !MO.getReg())
707 continue;
708
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000709 // handle register defs - build intervals
Evan Chengcb11cae2009-07-17 19:43:40 +0000710 if (MO.isDef())
Evan Chengf1107fd2008-07-10 07:35:43 +0000711 handleRegisterDef(MBB, MI, MIIndex, MO, i);
Evan Chengcb11cae2009-07-17 19:43:40 +0000712 else if (MO.isUndef())
713 UndefUses.push_back(MO.getReg());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000714 }
Owen Anderson4065ac92008-07-23 21:37:49 +0000715
Lang Hamesd6a717c2009-11-03 23:52:08 +0000716 // Move to the next instr slot.
717 MIIndex = indexes_->getNextNonNullIndex(MIIndex);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000718 }
719 }
Evan Chengcb11cae2009-07-17 19:43:40 +0000720
721 // Create empty intervals for registers defined by implicit_def's (except
722 // for those implicit_def that define values which are liveout of their
723 // blocks.
724 for (unsigned i = 0, e = UndefUses.size(); i != e; ++i) {
725 unsigned UndefReg = UndefUses[i];
726 (void)getOrCreateInterval(UndefReg);
727 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000728}
729
Owen Anderson348d1d82008-08-13 21:49:13 +0000730LiveInterval* LiveIntervals::createInterval(unsigned reg) {
Evan Cheng87597222009-02-08 11:04:35 +0000731 float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ? HUGE_VALF : 0.0F;
Owen Anderson348d1d82008-08-13 21:49:13 +0000732 return new LiveInterval(reg, Weight);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000733}
Evan Cheng9b741602007-11-12 06:35:08 +0000734
Evan Cheng87597222009-02-08 11:04:35 +0000735/// dupInterval - Duplicate a live interval. The caller is responsible for
736/// managing the allocated memory.
737LiveInterval* LiveIntervals::dupInterval(LiveInterval *li) {
738 LiveInterval *NewLI = createInterval(li->reg);
Evan Chengd78907d2009-06-14 20:22:55 +0000739 NewLI->Copy(*li, mri_, getVNInfoAllocator());
Evan Cheng87597222009-02-08 11:04:35 +0000740 return NewLI;
741}
742
Evan Cheng7d2b9082008-02-15 18:24:29 +0000743/// getVNInfoSourceReg - Helper function that parses the specified VNInfo
744/// copy field and returns the source register that defines it.
745unsigned LiveIntervals::getVNInfoSourceReg(const VNInfo *VNI) const {
Lang Hames87972832009-08-10 23:43:28 +0000746 if (!VNI->getCopy())
Evan Cheng7d2b9082008-02-15 18:24:29 +0000747 return 0;
748
Chris Lattner4052b292010-02-09 19:54:29 +0000749 if (VNI->getCopy()->isExtractSubreg()) {
Evan Cheng7a9b79c2009-01-07 02:08:57 +0000750 // If it's extracting out of a physical register, return the sub-register.
Lang Hames87972832009-08-10 23:43:28 +0000751 unsigned Reg = VNI->getCopy()->getOperand(1).getReg();
Evan Chengf4863342009-12-11 06:01:00 +0000752 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
753 unsigned SrcSubReg = VNI->getCopy()->getOperand(2).getImm();
754 unsigned DstSubReg = VNI->getCopy()->getOperand(0).getSubReg();
755 if (SrcSubReg == DstSubReg)
756 // %reg1034:3<def> = EXTRACT_SUBREG %EDX, 3
757 // reg1034 can still be coalesced to EDX.
758 return Reg;
759 assert(DstSubReg == 0);
Lang Hames87972832009-08-10 23:43:28 +0000760 Reg = tri_->getSubReg(Reg, VNI->getCopy()->getOperand(2).getImm());
Evan Chengf4863342009-12-11 06:01:00 +0000761 }
Evan Cheng7a9b79c2009-01-07 02:08:57 +0000762 return Reg;
Chris Lattner4052b292010-02-09 19:54:29 +0000763 } else if (VNI->getCopy()->isInsertSubreg() ||
764 VNI->getCopy()->isSubregToReg())
Lang Hames87972832009-08-10 23:43:28 +0000765 return VNI->getCopy()->getOperand(2).getReg();
Evan Cheng7a9b79c2009-01-07 02:08:57 +0000766
Evan Chengf97496a2009-01-20 19:12:24 +0000767 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Lang Hames87972832009-08-10 23:43:28 +0000768 if (tii_->isMoveInstr(*VNI->getCopy(), SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Cheng7d2b9082008-02-15 18:24:29 +0000769 return SrcReg;
Edwin Törökbd448e32009-07-14 16:55:14 +0000770 llvm_unreachable("Unrecognized copy instruction!");
Evan Cheng7d2b9082008-02-15 18:24:29 +0000771 return 0;
772}
Evan Cheng9b741602007-11-12 06:35:08 +0000773
774//===----------------------------------------------------------------------===//
775// Register allocator hooks.
776//
777
Evan Chenga37ecfe2008-02-22 09:24:50 +0000778/// getReMatImplicitUse - If the remat definition MI has one (for now, we only
779/// allow one) virtual register operand, then its uses are implicitly using
780/// the register. Returns the virtual register.
781unsigned LiveIntervals::getReMatImplicitUse(const LiveInterval &li,
782 MachineInstr *MI) const {
783 unsigned RegOp = 0;
784 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
785 MachineOperand &MO = MI->getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000786 if (!MO.isReg() || !MO.isUse())
Evan Chenga37ecfe2008-02-22 09:24:50 +0000787 continue;
788 unsigned Reg = MO.getReg();
789 if (Reg == 0 || Reg == li.reg)
790 continue;
Chris Lattnerbe5f2c62009-06-27 04:06:41 +0000791
792 if (TargetRegisterInfo::isPhysicalRegister(Reg) &&
793 !allocatableRegs_[Reg])
794 continue;
Evan Chenga37ecfe2008-02-22 09:24:50 +0000795 // FIXME: For now, only remat MI with at most one register operand.
796 assert(!RegOp &&
797 "Can't rematerialize instruction with multiple register operand!");
798 RegOp = MO.getReg();
Dan Gohmane3427532008-07-25 00:02:30 +0000799#ifndef NDEBUG
Evan Chenga37ecfe2008-02-22 09:24:50 +0000800 break;
Dan Gohmane3427532008-07-25 00:02:30 +0000801#endif
Evan Chenga37ecfe2008-02-22 09:24:50 +0000802 }
803 return RegOp;
804}
805
806/// isValNoAvailableAt - Return true if the val# of the specified interval
807/// which reaches the given instruction also reaches the specified use index.
808bool LiveIntervals::isValNoAvailableAt(const LiveInterval &li, MachineInstr *MI,
Lang Hamesd6a717c2009-11-03 23:52:08 +0000809 SlotIndex UseIdx) const {
810 SlotIndex Index = getInstructionIndex(MI);
Evan Chenga37ecfe2008-02-22 09:24:50 +0000811 VNInfo *ValNo = li.FindLiveRangeContaining(Index)->valno;
812 LiveInterval::const_iterator UI = li.FindLiveRangeContaining(UseIdx);
813 return UI != li.end() && UI->valno == ValNo;
814}
815
Evan Cheng9b741602007-11-12 06:35:08 +0000816/// isReMaterializable - Returns true if the definition MI of the specified
817/// val# of the specified interval is re-materializable.
818bool LiveIntervals::isReMaterializable(const LiveInterval &li,
Evan Chenge81fdb92007-12-06 00:01:56 +0000819 const VNInfo *ValNo, MachineInstr *MI,
Evan Chengc84ea132008-09-30 15:44:16 +0000820 SmallVectorImpl<LiveInterval*> &SpillIs,
Evan Chenge81fdb92007-12-06 00:01:56 +0000821 bool &isLoad) {
Evan Cheng9b741602007-11-12 06:35:08 +0000822 if (DisableReMat)
823 return false;
824
Dan Gohman0a4c09e2009-10-09 23:27:56 +0000825 if (!tii_->isTriviallyReMaterializable(MI, aa_))
826 return false;
Evan Chengc2855322008-02-23 01:44:27 +0000827
Dan Gohman0a4c09e2009-10-09 23:27:56 +0000828 // Target-specific code can mark an instruction as being rematerializable
829 // if it has one virtual reg use, though it had better be something like
830 // a PIC base register which is likely to be live everywhere.
Dan Gohmane3427532008-07-25 00:02:30 +0000831 unsigned ImpUse = getReMatImplicitUse(li, MI);
832 if (ImpUse) {
833 const LiveInterval &ImpLi = getInterval(ImpUse);
834 for (MachineRegisterInfo::use_iterator ri = mri_->use_begin(li.reg),
835 re = mri_->use_end(); ri != re; ++ri) {
836 MachineInstr *UseMI = &*ri;
Lang Hamesd6a717c2009-11-03 23:52:08 +0000837 SlotIndex UseIdx = getInstructionIndex(UseMI);
Dan Gohmane3427532008-07-25 00:02:30 +0000838 if (li.FindLiveRangeContaining(UseIdx)->valno != ValNo)
839 continue;
840 if (!isValNoAvailableAt(ImpLi, MI, UseIdx))
841 return false;
842 }
Evan Chengc84ea132008-09-30 15:44:16 +0000843
844 // If a register operand of the re-materialized instruction is going to
845 // be spilled next, then it's not legal to re-materialize this instruction.
846 for (unsigned i = 0, e = SpillIs.size(); i != e; ++i)
847 if (ImpUse == SpillIs[i]->reg)
848 return false;
Dan Gohmane3427532008-07-25 00:02:30 +0000849 }
850 return true;
Evan Chenge81fdb92007-12-06 00:01:56 +0000851}
852
Evan Cheng9cd7ff02008-10-24 02:05:00 +0000853/// isReMaterializable - Returns true if the definition MI of the specified
854/// val# of the specified interval is re-materializable.
855bool LiveIntervals::isReMaterializable(const LiveInterval &li,
856 const VNInfo *ValNo, MachineInstr *MI) {
857 SmallVector<LiveInterval*, 4> Dummy1;
858 bool Dummy2;
859 return isReMaterializable(li, ValNo, MI, Dummy1, Dummy2);
860}
861
Evan Chenge81fdb92007-12-06 00:01:56 +0000862/// isReMaterializable - Returns true if every definition of MI of every
863/// val# of the specified interval is re-materializable.
Evan Chengc84ea132008-09-30 15:44:16 +0000864bool LiveIntervals::isReMaterializable(const LiveInterval &li,
865 SmallVectorImpl<LiveInterval*> &SpillIs,
866 bool &isLoad) {
Evan Chenge81fdb92007-12-06 00:01:56 +0000867 isLoad = false;
868 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
869 i != e; ++i) {
870 const VNInfo *VNI = *i;
Lang Hames4eb8fc82009-06-17 21:01:20 +0000871 if (VNI->isUnused())
Evan Chenge81fdb92007-12-06 00:01:56 +0000872 continue; // Dead val#.
873 // Is the def for the val# rematerializable?
Lang Hames4eb8fc82009-06-17 21:01:20 +0000874 if (!VNI->isDefAccurate())
Evan Chenge81fdb92007-12-06 00:01:56 +0000875 return false;
Lang Hames4eb8fc82009-06-17 21:01:20 +0000876 MachineInstr *ReMatDefMI = getInstructionFromIndex(VNI->def);
Evan Chenge81fdb92007-12-06 00:01:56 +0000877 bool DefIsLoad = false;
Evan Chenga37ecfe2008-02-22 09:24:50 +0000878 if (!ReMatDefMI ||
Evan Chengc84ea132008-09-30 15:44:16 +0000879 !isReMaterializable(li, VNI, ReMatDefMI, SpillIs, DefIsLoad))
Evan Chenge81fdb92007-12-06 00:01:56 +0000880 return false;
881 isLoad |= DefIsLoad;
Evan Cheng9b741602007-11-12 06:35:08 +0000882 }
883 return true;
884}
885
Evan Cheng70e40de2008-02-25 08:50:41 +0000886/// FilterFoldedOps - Filter out two-address use operands. Return
887/// true if it finds any issue with the operands that ought to prevent
888/// folding.
889static bool FilterFoldedOps(MachineInstr *MI,
890 SmallVector<unsigned, 2> &Ops,
891 unsigned &MRInfo,
892 SmallVector<unsigned, 2> &FoldOps) {
Evan Cheng70e40de2008-02-25 08:50:41 +0000893 MRInfo = 0;
Evan Chengfd0bd3c2007-12-02 08:30:39 +0000894 for (unsigned i = 0, e = Ops.size(); i != e; ++i) {
895 unsigned OpIdx = Ops[i];
Evan Chenga37ecfe2008-02-22 09:24:50 +0000896 MachineOperand &MO = MI->getOperand(OpIdx);
Evan Chengfd0bd3c2007-12-02 08:30:39 +0000897 // FIXME: fold subreg use.
Evan Chenga37ecfe2008-02-22 09:24:50 +0000898 if (MO.getSubReg())
Evan Cheng70e40de2008-02-25 08:50:41 +0000899 return true;
Evan Chenga37ecfe2008-02-22 09:24:50 +0000900 if (MO.isDef())
Evan Chengfd0bd3c2007-12-02 08:30:39 +0000901 MRInfo |= (unsigned)VirtRegMap::isMod;
902 else {
903 // Filter out two-address use operand(s).
Evan Cheng48555e82009-03-19 20:30:06 +0000904 if (MI->isRegTiedToDefOperand(OpIdx)) {
Evan Chengfd0bd3c2007-12-02 08:30:39 +0000905 MRInfo = VirtRegMap::isModRef;
906 continue;
907 }
908 MRInfo |= (unsigned)VirtRegMap::isRef;
909 }
910 FoldOps.push_back(OpIdx);
Evan Chengff52f082007-12-01 02:07:52 +0000911 }
Evan Cheng70e40de2008-02-25 08:50:41 +0000912 return false;
913}
914
915
916/// tryFoldMemoryOperand - Attempts to fold either a spill / restore from
917/// slot / to reg or any rematerialized load into ith operand of specified
918/// MI. If it is successul, MI is updated with the newly created MI and
919/// returns true.
920bool LiveIntervals::tryFoldMemoryOperand(MachineInstr* &MI,
921 VirtRegMap &vrm, MachineInstr *DefMI,
Lang Hamesd6a717c2009-11-03 23:52:08 +0000922 SlotIndex InstrIdx,
Evan Cheng70e40de2008-02-25 08:50:41 +0000923 SmallVector<unsigned, 2> &Ops,
924 bool isSS, int Slot, unsigned Reg) {
Evan Cheng70e40de2008-02-25 08:50:41 +0000925 // If it is an implicit def instruction, just delete it.
Chris Lattner4052b292010-02-09 19:54:29 +0000926 if (MI->isImplicitDef()) {
Evan Cheng70e40de2008-02-25 08:50:41 +0000927 RemoveMachineInstrFromMaps(MI);
928 vrm.RemoveMachineInstrFromMaps(MI);
929 MI->eraseFromParent();
930 ++numFolds;
931 return true;
932 }
933
934 // Filter the list of operand indexes that are to be folded. Abort if
935 // any operand will prevent folding.
936 unsigned MRInfo = 0;
937 SmallVector<unsigned, 2> FoldOps;
938 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
939 return false;
Evan Chengff52f082007-12-01 02:07:52 +0000940
Evan Cheng4c7ab522008-03-31 23:19:51 +0000941 // The only time it's safe to fold into a two address instruction is when
942 // it's folding reload and spill from / into a spill stack slot.
943 if (DefMI && (MRInfo & VirtRegMap::isMod))
Evan Chengd0201932008-02-23 03:38:34 +0000944 return false;
945
Evan Cheng3a15a4e2008-02-08 22:05:27 +0000946 MachineInstr *fmi = isSS ? tii_->foldMemoryOperand(*mf_, MI, FoldOps, Slot)
947 : tii_->foldMemoryOperand(*mf_, MI, FoldOps, DefMI);
Evan Cheng9b741602007-11-12 06:35:08 +0000948 if (fmi) {
Evan Chengda872532008-02-27 03:04:06 +0000949 // Remember this instruction uses the spill slot.
950 if (isSS) vrm.addSpillSlotUse(Slot, fmi);
951
Evan Cheng9b741602007-11-12 06:35:08 +0000952 // Attempt to fold the memory reference into the instruction. If
953 // we can do this, we don't need to insert spill code.
Evan Cheng9b741602007-11-12 06:35:08 +0000954 MachineBasicBlock &MBB = *MI->getParent();
Evan Chengefe93672008-01-10 08:24:38 +0000955 if (isSS && !mf_->getFrameInfo()->isImmutableObjectIndex(Slot))
Evan Chengfd0bd3c2007-12-02 08:30:39 +0000956 vrm.virtFolded(Reg, MI, fmi, (VirtRegMap::ModRef)MRInfo);
Evan Chengcecc8222007-11-17 00:40:40 +0000957 vrm.transferSpillPts(MI, fmi);
Evan Cheng96c61312007-11-29 01:06:25 +0000958 vrm.transferRestorePts(MI, fmi);
Evan Cheng1eeb2ef2008-03-11 21:34:46 +0000959 vrm.transferEmergencySpills(MI, fmi);
Lang Hamesd6a717c2009-11-03 23:52:08 +0000960 ReplaceMachineInstrInMaps(MI, fmi);
Evan Cheng9b741602007-11-12 06:35:08 +0000961 MI = MBB.insert(MBB.erase(MI), fmi);
Evan Cheng96c61312007-11-29 01:06:25 +0000962 ++numFolds;
Evan Cheng9b741602007-11-12 06:35:08 +0000963 return true;
964 }
965 return false;
966}
967
Evan Chengebcba1e2007-12-05 03:22:34 +0000968/// canFoldMemoryOperand - Returns true if the specified load / store
969/// folding is possible.
970bool LiveIntervals::canFoldMemoryOperand(MachineInstr *MI,
Evan Cheng70e40de2008-02-25 08:50:41 +0000971 SmallVector<unsigned, 2> &Ops,
Evan Cheng71f75b42008-04-01 21:37:32 +0000972 bool ReMat) const {
Evan Cheng70e40de2008-02-25 08:50:41 +0000973 // Filter the list of operand indexes that are to be folded. Abort if
974 // any operand will prevent folding.
975 unsigned MRInfo = 0;
Evan Chengebcba1e2007-12-05 03:22:34 +0000976 SmallVector<unsigned, 2> FoldOps;
Evan Cheng70e40de2008-02-25 08:50:41 +0000977 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
978 return false;
Evan Chengebcba1e2007-12-05 03:22:34 +0000979
Evan Cheng71f75b42008-04-01 21:37:32 +0000980 // It's only legal to remat for a use, not a def.
981 if (ReMat && (MRInfo & VirtRegMap::isMod))
Evan Cheng70e40de2008-02-25 08:50:41 +0000982 return false;
Evan Chengebcba1e2007-12-05 03:22:34 +0000983
Evan Chenga37ecfe2008-02-22 09:24:50 +0000984 return tii_->canFoldMemoryOperand(MI, FoldOps);
985}
986
Evan Chengcecc8222007-11-17 00:40:40 +0000987bool LiveIntervals::intervalIsInOneMBB(const LiveInterval &li) const {
Lang Hamesd6a717c2009-11-03 23:52:08 +0000988 LiveInterval::Ranges::const_iterator itr = li.ranges.begin();
989
990 MachineBasicBlock *mbb = indexes_->getMBBCoveringRange(itr->start, itr->end);
991
992 if (mbb == 0)
993 return false;
994
995 for (++itr; itr != li.ranges.end(); ++itr) {
996 MachineBasicBlock *mbb2 =
997 indexes_->getMBBCoveringRange(itr->start, itr->end);
998
999 if (mbb2 != mbb)
Evan Chengcecc8222007-11-17 00:40:40 +00001000 return false;
1001 }
Lang Hamesd6a717c2009-11-03 23:52:08 +00001002
Evan Chengcecc8222007-11-17 00:40:40 +00001003 return true;
1004}
1005
Evan Chenga37ecfe2008-02-22 09:24:50 +00001006/// rewriteImplicitOps - Rewrite implicit use operands of MI (i.e. uses of
1007/// interval on to-be re-materialized operands of MI) with new register.
1008void LiveIntervals::rewriteImplicitOps(const LiveInterval &li,
1009 MachineInstr *MI, unsigned NewVReg,
1010 VirtRegMap &vrm) {
1011 // There is an implicit use. That means one of the other operand is
1012 // being remat'ed and the remat'ed instruction has li.reg as an
1013 // use operand. Make sure we rewrite that as well.
1014 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1015 MachineOperand &MO = MI->getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00001016 if (!MO.isReg())
Evan Chenga37ecfe2008-02-22 09:24:50 +00001017 continue;
1018 unsigned Reg = MO.getReg();
1019 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
1020 continue;
1021 if (!vrm.isReMaterialized(Reg))
1022 continue;
1023 MachineInstr *ReMatMI = vrm.getReMaterializedMI(Reg);
Evan Chengc7daf1f2008-03-05 00:59:57 +00001024 MachineOperand *UseMO = ReMatMI->findRegisterUseOperand(li.reg);
1025 if (UseMO)
1026 UseMO->setReg(NewVReg);
Evan Chenga37ecfe2008-02-22 09:24:50 +00001027 }
1028}
1029
Evan Cheng9b741602007-11-12 06:35:08 +00001030/// rewriteInstructionForSpills, rewriteInstructionsForSpills - Helper functions
1031/// for addIntervalsForSpills to rewrite uses / defs for the given live range.
Evan Chengebcba1e2007-12-05 03:22:34 +00001032bool LiveIntervals::
Evan Chenga37ecfe2008-02-22 09:24:50 +00001033rewriteInstructionForSpills(const LiveInterval &li, const VNInfo *VNI,
Lang Hamesd6a717c2009-11-03 23:52:08 +00001034 bool TrySplit, SlotIndex index, SlotIndex end,
Lang Hamesd8f30992009-09-04 20:41:11 +00001035 MachineInstr *MI,
Evan Chengcecc8222007-11-17 00:40:40 +00001036 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Cheng9b741602007-11-12 06:35:08 +00001037 unsigned Slot, int LdSlot,
1038 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chenga37ecfe2008-02-22 09:24:50 +00001039 VirtRegMap &vrm,
Evan Cheng9b741602007-11-12 06:35:08 +00001040 const TargetRegisterClass* rc,
1041 SmallVector<int, 4> &ReMatIds,
Evan Cheng26d17df2007-12-11 02:09:15 +00001042 const MachineLoopInfo *loopInfo,
Evan Chengc7666af2008-02-23 00:33:04 +00001043 unsigned &NewVReg, unsigned ImpUse, bool &HasDef, bool &HasUse,
Owen Andersonfeab1a82008-08-13 22:28:50 +00001044 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Cheng97c5f1f2009-05-03 18:32:42 +00001045 std::vector<LiveInterval*> &NewLIs) {
Evan Chengebcba1e2007-12-05 03:22:34 +00001046 bool CanFold = false;
Evan Cheng9b741602007-11-12 06:35:08 +00001047 RestartInstruction:
1048 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
1049 MachineOperand& mop = MI->getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00001050 if (!mop.isReg())
Evan Cheng9b741602007-11-12 06:35:08 +00001051 continue;
1052 unsigned Reg = mop.getReg();
1053 unsigned RegI = Reg;
Dan Gohman1e57df32008-02-10 18:45:23 +00001054 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
Evan Cheng9b741602007-11-12 06:35:08 +00001055 continue;
Evan Cheng9b741602007-11-12 06:35:08 +00001056 if (Reg != li.reg)
1057 continue;
1058
1059 bool TryFold = !DefIsReMat;
Evan Cheng35d47762007-11-29 23:02:50 +00001060 bool FoldSS = true; // Default behavior unless it's a remat.
Evan Cheng9b741602007-11-12 06:35:08 +00001061 int FoldSlot = Slot;
1062 if (DefIsReMat) {
1063 // If this is the rematerializable definition MI itself and
1064 // all of its uses are rematerialized, simply delete it.
Evan Chengcecc8222007-11-17 00:40:40 +00001065 if (MI == ReMatOrigDefMI && CanDelete) {
Dale Johannesen5f2aa4d2010-02-10 00:55:42 +00001066 DEBUG(dbgs() << "\t\t\t\tErasing re-materializable def: "
Bill Wendling83c96ca2009-08-22 20:18:03 +00001067 << MI << '\n');
Evan Cheng9b741602007-11-12 06:35:08 +00001068 RemoveMachineInstrFromMaps(MI);
Evan Cheng91e32d02007-11-28 01:28:46 +00001069 vrm.RemoveMachineInstrFromMaps(MI);
Evan Cheng9b741602007-11-12 06:35:08 +00001070 MI->eraseFromParent();
1071 break;
1072 }
1073
1074 // If def for this use can't be rematerialized, then try folding.
Evan Cheng96c61312007-11-29 01:06:25 +00001075 // If def is rematerializable and it's a load, also try folding.
Evan Cheng35d47762007-11-29 23:02:50 +00001076 TryFold = !ReMatDefMI || (ReMatDefMI && (MI == ReMatOrigDefMI || isLoad));
Evan Cheng9b741602007-11-12 06:35:08 +00001077 if (isLoad) {
1078 // Try fold loads (from stack slot, constant pool, etc.) into uses.
1079 FoldSS = isLoadSS;
1080 FoldSlot = LdSlot;
1081 }
1082 }
1083
Evan Cheng9b741602007-11-12 06:35:08 +00001084 // Scan all of the operands of this instruction rewriting operands
1085 // to use NewVReg instead of li.reg as appropriate. We do this for
1086 // two reasons:
1087 //
1088 // 1. If the instr reads the same spilled vreg multiple times, we
1089 // want to reuse the NewVReg.
1090 // 2. If the instr is a two-addr instruction, we are required to
1091 // keep the src/dst regs pinned.
1092 //
1093 // Keep track of whether we replace a use and/or def so that we can
1094 // create the spill interval with the appropriate range.
Evan Cheng16ebb8c2007-11-30 21:23:43 +00001095
Evan Chengcecc8222007-11-17 00:40:40 +00001096 HasUse = mop.isUse();
1097 HasDef = mop.isDef();
Evan Chengfd0bd3c2007-12-02 08:30:39 +00001098 SmallVector<unsigned, 2> Ops;
1099 Ops.push_back(i);
Evan Cheng9b741602007-11-12 06:35:08 +00001100 for (unsigned j = i+1, e = MI->getNumOperands(); j != e; ++j) {
Evan Chengfd0bd3c2007-12-02 08:30:39 +00001101 const MachineOperand &MOj = MI->getOperand(j);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00001102 if (!MOj.isReg())
Evan Cheng9b741602007-11-12 06:35:08 +00001103 continue;
Evan Chengfd0bd3c2007-12-02 08:30:39 +00001104 unsigned RegJ = MOj.getReg();
Dan Gohman1e57df32008-02-10 18:45:23 +00001105 if (RegJ == 0 || TargetRegisterInfo::isPhysicalRegister(RegJ))
Evan Cheng9b741602007-11-12 06:35:08 +00001106 continue;
1107 if (RegJ == RegI) {
Evan Chengfd0bd3c2007-12-02 08:30:39 +00001108 Ops.push_back(j);
Evan Chengcb11cae2009-07-17 19:43:40 +00001109 if (!MOj.isUndef()) {
1110 HasUse |= MOj.isUse();
1111 HasDef |= MOj.isDef();
1112 }
Evan Cheng9b741602007-11-12 06:35:08 +00001113 }
1114 }
1115
David Greenee269f3e2008-10-27 17:38:59 +00001116 // Create a new virtual register for the spill interval.
1117 // Create the new register now so we can map the fold instruction
1118 // to the new register so when it is unfolded we get the correct
1119 // answer.
1120 bool CreatedNewVReg = false;
1121 if (NewVReg == 0) {
1122 NewVReg = mri_->createVirtualRegister(rc);
1123 vrm.grow();
1124 CreatedNewVReg = true;
Jakob Stoklund Olesenc6e14f92009-11-30 22:55:54 +00001125
1126 // The new virtual register should get the same allocation hints as the
1127 // old one.
1128 std::pair<unsigned, unsigned> Hint = mri_->getRegAllocationHint(Reg);
1129 if (Hint.first || Hint.second)
1130 mri_->setRegAllocationHint(NewVReg, Hint.first, Hint.second);
David Greenee269f3e2008-10-27 17:38:59 +00001131 }
1132
Evan Chengba221ca2008-06-06 07:54:39 +00001133 if (!TryFold)
1134 CanFold = false;
1135 else {
Evan Chengebcba1e2007-12-05 03:22:34 +00001136 // Do not fold load / store here if we are splitting. We'll find an
1137 // optimal point to insert a load / store later.
1138 if (!TrySplit) {
1139 if (tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
David Greenee269f3e2008-10-27 17:38:59 +00001140 Ops, FoldSS, FoldSlot, NewVReg)) {
Evan Chengebcba1e2007-12-05 03:22:34 +00001141 // Folding the load/store can completely change the instruction in
1142 // unpredictable ways, rescan it from the beginning.
David Greenee269f3e2008-10-27 17:38:59 +00001143
1144 if (FoldSS) {
1145 // We need to give the new vreg the same stack slot as the
1146 // spilled interval.
1147 vrm.assignVirt2StackSlot(NewVReg, FoldSlot);
1148 }
1149
Evan Chengebcba1e2007-12-05 03:22:34 +00001150 HasUse = false;
1151 HasDef = false;
1152 CanFold = false;
Evan Cheng97c5f1f2009-05-03 18:32:42 +00001153 if (isNotInMIMap(MI))
Evan Cheng909ab8b42008-04-09 20:57:25 +00001154 break;
Evan Chengebcba1e2007-12-05 03:22:34 +00001155 goto RestartInstruction;
1156 }
1157 } else {
Evan Chengba221ca2008-06-06 07:54:39 +00001158 // We'll try to fold it later if it's profitable.
Evan Cheng71f75b42008-04-01 21:37:32 +00001159 CanFold = canFoldMemoryOperand(MI, Ops, DefIsReMat);
Evan Chengebcba1e2007-12-05 03:22:34 +00001160 }
Evan Chengba221ca2008-06-06 07:54:39 +00001161 }
Evan Cheng16ebb8c2007-11-30 21:23:43 +00001162
Evan Cheng16ebb8c2007-11-30 21:23:43 +00001163 mop.setReg(NewVReg);
Evan Chenga37ecfe2008-02-22 09:24:50 +00001164 if (mop.isImplicit())
1165 rewriteImplicitOps(li, MI, NewVReg, vrm);
Evan Cheng16ebb8c2007-11-30 21:23:43 +00001166
1167 // Reuse NewVReg for other reads.
Evan Chenga37ecfe2008-02-22 09:24:50 +00001168 for (unsigned j = 0, e = Ops.size(); j != e; ++j) {
1169 MachineOperand &mopj = MI->getOperand(Ops[j]);
1170 mopj.setReg(NewVReg);
1171 if (mopj.isImplicit())
1172 rewriteImplicitOps(li, MI, NewVReg, vrm);
1173 }
Evan Cheng16ebb8c2007-11-30 21:23:43 +00001174
Evan Chengcecc8222007-11-17 00:40:40 +00001175 if (CreatedNewVReg) {
1176 if (DefIsReMat) {
Evan Cheng463a3e42009-07-16 09:20:10 +00001177 vrm.setVirtIsReMaterialized(NewVReg, ReMatDefMI);
Evan Chenga37ecfe2008-02-22 09:24:50 +00001178 if (ReMatIds[VNI->id] == VirtRegMap::MAX_STACK_SLOT) {
Evan Chengcecc8222007-11-17 00:40:40 +00001179 // Each valnum may have its own remat id.
Evan Chenga37ecfe2008-02-22 09:24:50 +00001180 ReMatIds[VNI->id] = vrm.assignVirtReMatId(NewVReg);
Evan Chengcecc8222007-11-17 00:40:40 +00001181 } else {
Evan Chenga37ecfe2008-02-22 09:24:50 +00001182 vrm.assignVirtReMatId(NewVReg, ReMatIds[VNI->id]);
Evan Chengcecc8222007-11-17 00:40:40 +00001183 }
1184 if (!CanDelete || (HasUse && HasDef)) {
1185 // If this is a two-addr instruction then its use operands are
1186 // rematerializable but its def is not. It should be assigned a
1187 // stack slot.
1188 vrm.assignVirt2StackSlot(NewVReg, Slot);
1189 }
Evan Cheng9b741602007-11-12 06:35:08 +00001190 } else {
Evan Cheng9b741602007-11-12 06:35:08 +00001191 vrm.assignVirt2StackSlot(NewVReg, Slot);
1192 }
Evan Cheng35d47762007-11-29 23:02:50 +00001193 } else if (HasUse && HasDef &&
1194 vrm.getStackSlot(NewVReg) == VirtRegMap::NO_STACK_SLOT) {
1195 // If this interval hasn't been assigned a stack slot (because earlier
1196 // def is a deleted remat def), do it now.
1197 assert(Slot != VirtRegMap::NO_STACK_SLOT);
1198 vrm.assignVirt2StackSlot(NewVReg, Slot);
Evan Cheng9b741602007-11-12 06:35:08 +00001199 }
1200
Evan Chengc7666af2008-02-23 00:33:04 +00001201 // Re-matting an instruction with virtual register use. Add the
1202 // register as an implicit use on the use MI.
1203 if (DefIsReMat && ImpUse)
1204 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
1205
Evan Cheng047e9d12009-04-21 22:46:52 +00001206 // Create a new register interval for this spill / remat.
Evan Cheng9b741602007-11-12 06:35:08 +00001207 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Chengcecc8222007-11-17 00:40:40 +00001208 if (CreatedNewVReg) {
1209 NewLIs.push_back(&nI);
Evan Cheng7b632362007-11-29 10:12:14 +00001210 MBBVRegsMap.insert(std::make_pair(MI->getParent()->getNumber(), NewVReg));
Evan Chengcecc8222007-11-17 00:40:40 +00001211 if (TrySplit)
1212 vrm.setIsSplitFromReg(NewVReg, li.reg);
1213 }
Evan Cheng9b741602007-11-12 06:35:08 +00001214
1215 if (HasUse) {
Evan Chengcecc8222007-11-17 00:40:40 +00001216 if (CreatedNewVReg) {
Lang Hamesd6a717c2009-11-03 23:52:08 +00001217 LiveRange LR(index.getLoadIndex(), index.getDefIndex(),
1218 nI.getNextValue(SlotIndex(), 0, false, VNInfoAllocator));
David Greene48bc1dd2010-01-04 22:49:02 +00001219 DEBUG(dbgs() << " +" << LR);
Evan Chengcecc8222007-11-17 00:40:40 +00001220 nI.addRange(LR);
1221 } else {
1222 // Extend the split live interval to this def / use.
Lang Hamesd6a717c2009-11-03 23:52:08 +00001223 SlotIndex End = index.getDefIndex();
Evan Chengcecc8222007-11-17 00:40:40 +00001224 LiveRange LR(nI.ranges[nI.ranges.size()-1].end, End,
1225 nI.getValNumInfo(nI.getNumValNums()-1));
David Greene48bc1dd2010-01-04 22:49:02 +00001226 DEBUG(dbgs() << " +" << LR);
Evan Chengcecc8222007-11-17 00:40:40 +00001227 nI.addRange(LR);
1228 }
Evan Cheng9b741602007-11-12 06:35:08 +00001229 }
1230 if (HasDef) {
Lang Hamesd6a717c2009-11-03 23:52:08 +00001231 LiveRange LR(index.getDefIndex(), index.getStoreIndex(),
1232 nI.getNextValue(SlotIndex(), 0, false, VNInfoAllocator));
David Greene48bc1dd2010-01-04 22:49:02 +00001233 DEBUG(dbgs() << " +" << LR);
Evan Cheng9b741602007-11-12 06:35:08 +00001234 nI.addRange(LR);
1235 }
Evan Chengcecc8222007-11-17 00:40:40 +00001236
Bill Wendling83c96ca2009-08-22 20:18:03 +00001237 DEBUG({
David Greene48bc1dd2010-01-04 22:49:02 +00001238 dbgs() << "\t\t\t\tAdded new interval: ";
1239 nI.print(dbgs(), tri_);
1240 dbgs() << '\n';
Bill Wendling83c96ca2009-08-22 20:18:03 +00001241 });
Evan Cheng9b741602007-11-12 06:35:08 +00001242 }
Evan Chengebcba1e2007-12-05 03:22:34 +00001243 return CanFold;
Evan Cheng9b741602007-11-12 06:35:08 +00001244}
Evan Chengcecc8222007-11-17 00:40:40 +00001245bool LiveIntervals::anyKillInMBBAfterIdx(const LiveInterval &li,
Evan Cheng96c61312007-11-29 01:06:25 +00001246 const VNInfo *VNI,
Lang Hamesd8f30992009-09-04 20:41:11 +00001247 MachineBasicBlock *MBB,
Lang Hamesd6a717c2009-11-03 23:52:08 +00001248 SlotIndex Idx) const {
1249 SlotIndex End = getMBBEndIdx(MBB);
Evan Cheng96c61312007-11-29 01:06:25 +00001250 for (unsigned j = 0, ee = VNI->kills.size(); j != ee; ++j) {
Lang Hamesd6a717c2009-11-03 23:52:08 +00001251 if (VNI->kills[j].isPHI())
Lang Hamesd2bd8622009-07-09 03:57:02 +00001252 continue;
1253
Lang Hamesd6a717c2009-11-03 23:52:08 +00001254 SlotIndex KillIdx = VNI->kills[j];
Lang Hamesc560a2c2009-12-22 00:11:50 +00001255 if (KillIdx > Idx && KillIdx <= End)
Evan Cheng96c61312007-11-29 01:06:25 +00001256 return true;
Evan Chengcecc8222007-11-17 00:40:40 +00001257 }
1258 return false;
1259}
1260
Evan Cheng44fccf22008-02-21 00:34:19 +00001261/// RewriteInfo - Keep track of machine instrs that will be rewritten
1262/// during spilling.
Dan Gohman089efff2008-05-13 00:00:25 +00001263namespace {
1264 struct RewriteInfo {
Lang Hamesd6a717c2009-11-03 23:52:08 +00001265 SlotIndex Index;
Dan Gohman089efff2008-05-13 00:00:25 +00001266 MachineInstr *MI;
1267 bool HasUse;
1268 bool HasDef;
Lang Hamesd6a717c2009-11-03 23:52:08 +00001269 RewriteInfo(SlotIndex i, MachineInstr *mi, bool u, bool d)
Dan Gohman089efff2008-05-13 00:00:25 +00001270 : Index(i), MI(mi), HasUse(u), HasDef(d) {}
1271 };
Evan Cheng44fccf22008-02-21 00:34:19 +00001272
Dan Gohman089efff2008-05-13 00:00:25 +00001273 struct RewriteInfoCompare {
1274 bool operator()(const RewriteInfo &LHS, const RewriteInfo &RHS) const {
1275 return LHS.Index < RHS.Index;
1276 }
1277 };
1278}
Evan Cheng44fccf22008-02-21 00:34:19 +00001279
Evan Cheng9b741602007-11-12 06:35:08 +00001280void LiveIntervals::
Evan Chengcecc8222007-11-17 00:40:40 +00001281rewriteInstructionsForSpills(const LiveInterval &li, bool TrySplit,
Evan Cheng9b741602007-11-12 06:35:08 +00001282 LiveInterval::Ranges::const_iterator &I,
Evan Chengcecc8222007-11-17 00:40:40 +00001283 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Cheng9b741602007-11-12 06:35:08 +00001284 unsigned Slot, int LdSlot,
1285 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chenga37ecfe2008-02-22 09:24:50 +00001286 VirtRegMap &vrm,
Evan Cheng9b741602007-11-12 06:35:08 +00001287 const TargetRegisterClass* rc,
1288 SmallVector<int, 4> &ReMatIds,
Evan Cheng26d17df2007-12-11 02:09:15 +00001289 const MachineLoopInfo *loopInfo,
Evan Chengcecc8222007-11-17 00:40:40 +00001290 BitVector &SpillMBBs,
Owen Andersonfeab1a82008-08-13 22:28:50 +00001291 DenseMap<unsigned, std::vector<SRInfo> > &SpillIdxes,
Evan Cheng96c61312007-11-29 01:06:25 +00001292 BitVector &RestoreMBBs,
Owen Andersonfeab1a82008-08-13 22:28:50 +00001293 DenseMap<unsigned, std::vector<SRInfo> > &RestoreIdxes,
1294 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Cheng97c5f1f2009-05-03 18:32:42 +00001295 std::vector<LiveInterval*> &NewLIs) {
Evan Chengebcba1e2007-12-05 03:22:34 +00001296 bool AllCanFold = true;
Evan Chengcecc8222007-11-17 00:40:40 +00001297 unsigned NewVReg = 0;
Lang Hamesd6a717c2009-11-03 23:52:08 +00001298 SlotIndex start = I->start.getBaseIndex();
1299 SlotIndex end = I->end.getPrevSlot().getBaseIndex().getNextIndex();
Evan Cheng9b741602007-11-12 06:35:08 +00001300
Evan Cheng44fccf22008-02-21 00:34:19 +00001301 // First collect all the def / use in this live range that will be rewritten.
Evan Cheng909ab8b42008-04-09 20:57:25 +00001302 // Make sure they are sorted according to instruction index.
Evan Cheng44fccf22008-02-21 00:34:19 +00001303 std::vector<RewriteInfo> RewriteMIs;
Evan Chenga37ecfe2008-02-22 09:24:50 +00001304 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1305 re = mri_->reg_end(); ri != re; ) {
Evan Cheng70f68e92008-04-03 16:39:43 +00001306 MachineInstr *MI = &*ri;
Evan Cheng44fccf22008-02-21 00:34:19 +00001307 MachineOperand &O = ri.getOperand();
1308 ++ri;
Dale Johannesen5f2aa4d2010-02-10 00:55:42 +00001309 if (MI->isDebugValue()) {
1310 // Remove debug info for now.
1311 O.setReg(0U);
1312 DEBUG(dbgs() << "Removing debug info due to spill:" << "\t" << *MI);
1313 continue;
1314 }
Evan Cheng8adc74e2008-03-31 07:53:30 +00001315 assert(!O.isImplicit() && "Spilling register that's used as implicit use?");
Lang Hamesd6a717c2009-11-03 23:52:08 +00001316 SlotIndex index = getInstructionIndex(MI);
Evan Cheng44fccf22008-02-21 00:34:19 +00001317 if (index < start || index >= end)
1318 continue;
Evan Chengcb11cae2009-07-17 19:43:40 +00001319
1320 if (O.isUndef())
Evan Chengc33577b2008-07-12 01:56:02 +00001321 // Must be defined by an implicit def. It should not be spilled. Note,
1322 // this is for correctness reason. e.g.
1323 // 8 %reg1024<def> = IMPLICIT_DEF
1324 // 12 %reg1024<def> = INSERT_SUBREG %reg1024<kill>, %reg1025, 2
1325 // The live range [12, 14) are not part of the r1024 live interval since
1326 // it's defined by an implicit def. It will not conflicts with live
1327 // interval of r1025. Now suppose both registers are spilled, you can
Evan Chengc3c41c92008-07-12 02:22:07 +00001328 // easily see a situation where both registers are reloaded before
Evan Chengc33577b2008-07-12 01:56:02 +00001329 // the INSERT_SUBREG and both target registers that would overlap.
1330 continue;
Evan Cheng44fccf22008-02-21 00:34:19 +00001331 RewriteMIs.push_back(RewriteInfo(index, MI, O.isUse(), O.isDef()));
1332 }
1333 std::sort(RewriteMIs.begin(), RewriteMIs.end(), RewriteInfoCompare());
1334
Evan Chengc7666af2008-02-23 00:33:04 +00001335 unsigned ImpUse = DefIsReMat ? getReMatImplicitUse(li, ReMatDefMI) : 0;
Evan Cheng44fccf22008-02-21 00:34:19 +00001336 // Now rewrite the defs and uses.
1337 for (unsigned i = 0, e = RewriteMIs.size(); i != e; ) {
1338 RewriteInfo &rwi = RewriteMIs[i];
1339 ++i;
Lang Hamesd6a717c2009-11-03 23:52:08 +00001340 SlotIndex index = rwi.Index;
Evan Cheng44fccf22008-02-21 00:34:19 +00001341 bool MIHasUse = rwi.HasUse;
1342 bool MIHasDef = rwi.HasDef;
1343 MachineInstr *MI = rwi.MI;
1344 // If MI def and/or use the same register multiple times, then there
1345 // are multiple entries.
Evan Chengc7666af2008-02-23 00:33:04 +00001346 unsigned NumUses = MIHasUse;
Evan Cheng44fccf22008-02-21 00:34:19 +00001347 while (i != e && RewriteMIs[i].MI == MI) {
1348 assert(RewriteMIs[i].Index == index);
Evan Chengc7666af2008-02-23 00:33:04 +00001349 bool isUse = RewriteMIs[i].HasUse;
1350 if (isUse) ++NumUses;
1351 MIHasUse |= isUse;
Evan Cheng44fccf22008-02-21 00:34:19 +00001352 MIHasDef |= RewriteMIs[i].HasDef;
1353 ++i;
1354 }
Evan Chengcecc8222007-11-17 00:40:40 +00001355 MachineBasicBlock *MBB = MI->getParent();
Evan Chengc7666af2008-02-23 00:33:04 +00001356
Evan Cheng9c48ca72008-05-23 23:00:04 +00001357 if (ImpUse && MI != ReMatDefMI) {
Evan Chengc7666af2008-02-23 00:33:04 +00001358 // Re-matting an instruction with virtual register use. Update the
Evan Cheng8adc74e2008-03-31 07:53:30 +00001359 // register interval's spill weight to HUGE_VALF to prevent it from
1360 // being spilled.
Evan Chengc7666af2008-02-23 00:33:04 +00001361 LiveInterval &ImpLi = getInterval(ImpUse);
Evan Cheng8adc74e2008-03-31 07:53:30 +00001362 ImpLi.weight = HUGE_VALF;
Evan Chengc7666af2008-02-23 00:33:04 +00001363 }
1364
Evan Cheng44fccf22008-02-21 00:34:19 +00001365 unsigned MBBId = MBB->getNumber();
Evan Chengebcba1e2007-12-05 03:22:34 +00001366 unsigned ThisVReg = 0;
Evan Cheng1083a2f2007-12-03 09:58:48 +00001367 if (TrySplit) {
Owen Andersonfeab1a82008-08-13 22:28:50 +00001368 DenseMap<unsigned,unsigned>::iterator NVI = MBBVRegsMap.find(MBBId);
Evan Cheng7b632362007-11-29 10:12:14 +00001369 if (NVI != MBBVRegsMap.end()) {
Evan Chengebcba1e2007-12-05 03:22:34 +00001370 ThisVReg = NVI->second;
Evan Cheng7b632362007-11-29 10:12:14 +00001371 // One common case:
1372 // x = use
1373 // ...
1374 // ...
1375 // def = ...
1376 // = use
1377 // It's better to start a new interval to avoid artifically
1378 // extend the new interval.
Evan Cheng7b632362007-11-29 10:12:14 +00001379 if (MIHasDef && !MIHasUse) {
1380 MBBVRegsMap.erase(MBB->getNumber());
Evan Chengebcba1e2007-12-05 03:22:34 +00001381 ThisVReg = 0;
Evan Cheng7b632362007-11-29 10:12:14 +00001382 }
1383 }
Evan Cheng91e32d02007-11-28 01:28:46 +00001384 }
Evan Chengebcba1e2007-12-05 03:22:34 +00001385
1386 bool IsNew = ThisVReg == 0;
1387 if (IsNew) {
1388 // This ends the previous live interval. If all of its def / use
1389 // can be folded, give it a low spill weight.
1390 if (NewVReg && TrySplit && AllCanFold) {
1391 LiveInterval &nI = getOrCreateInterval(NewVReg);
1392 nI.weight /= 10.0F;
1393 }
1394 AllCanFold = true;
1395 }
1396 NewVReg = ThisVReg;
1397
Evan Chengcecc8222007-11-17 00:40:40 +00001398 bool HasDef = false;
1399 bool HasUse = false;
Evan Chenga37ecfe2008-02-22 09:24:50 +00001400 bool CanFold = rewriteInstructionForSpills(li, I->valno, TrySplit,
Evan Chengba221ca2008-06-06 07:54:39 +00001401 index, end, MI, ReMatOrigDefMI, ReMatDefMI,
1402 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
1403 CanDelete, vrm, rc, ReMatIds, loopInfo, NewVReg,
Evan Cheng97c5f1f2009-05-03 18:32:42 +00001404 ImpUse, HasDef, HasUse, MBBVRegsMap, NewLIs);
Evan Chengcecc8222007-11-17 00:40:40 +00001405 if (!HasDef && !HasUse)
1406 continue;
1407
Evan Chengebcba1e2007-12-05 03:22:34 +00001408 AllCanFold &= CanFold;
1409
Evan Chengcecc8222007-11-17 00:40:40 +00001410 // Update weight of spill interval.
1411 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng1083a2f2007-12-03 09:58:48 +00001412 if (!TrySplit) {
Evan Chengcecc8222007-11-17 00:40:40 +00001413 // The spill weight is now infinity as it cannot be spilled again.
1414 nI.weight = HUGE_VALF;
Evan Cheng96c61312007-11-29 01:06:25 +00001415 continue;
Evan Chengcecc8222007-11-17 00:40:40 +00001416 }
Evan Cheng96c61312007-11-29 01:06:25 +00001417
1418 // Keep track of the last def and first use in each MBB.
Evan Cheng96c61312007-11-29 01:06:25 +00001419 if (HasDef) {
1420 if (MI != ReMatOrigDefMI || !CanDelete) {
Evan Cheng96c61312007-11-29 01:06:25 +00001421 bool HasKill = false;
1422 if (!HasUse)
Lang Hamesd6a717c2009-11-03 23:52:08 +00001423 HasKill = anyKillInMBBAfterIdx(li, I->valno, MBB, index.getDefIndex());
Evan Cheng96c61312007-11-29 01:06:25 +00001424 else {
Evan Cheng7b632362007-11-29 10:12:14 +00001425 // If this is a two-address code, then this index starts a new VNInfo.
Lang Hamesd6a717c2009-11-03 23:52:08 +00001426 const VNInfo *VNI = li.findDefinedVNInfoForRegInt(index.getDefIndex());
Evan Cheng96c61312007-11-29 01:06:25 +00001427 if (VNI)
Lang Hamesd6a717c2009-11-03 23:52:08 +00001428 HasKill = anyKillInMBBAfterIdx(li, VNI, MBB, index.getDefIndex());
Evan Cheng96c61312007-11-29 01:06:25 +00001429 }
Owen Andersonfeab1a82008-08-13 22:28:50 +00001430 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Cheng999f9472007-12-01 04:42:39 +00001431 SpillIdxes.find(MBBId);
Evan Cheng96c61312007-11-29 01:06:25 +00001432 if (!HasKill) {
Evan Cheng7b632362007-11-29 10:12:14 +00001433 if (SII == SpillIdxes.end()) {
1434 std::vector<SRInfo> S;
1435 S.push_back(SRInfo(index, NewVReg, true));
1436 SpillIdxes.insert(std::make_pair(MBBId, S));
1437 } else if (SII->second.back().vreg != NewVReg) {
1438 SII->second.push_back(SRInfo(index, NewVReg, true));
Lang Hamesd8f30992009-09-04 20:41:11 +00001439 } else if (index > SII->second.back().index) {
Evan Cheng96c61312007-11-29 01:06:25 +00001440 // If there is an earlier def and this is a two-address
1441 // instruction, then it's not possible to fold the store (which
1442 // would also fold the load).
Evan Cheng7b632362007-11-29 10:12:14 +00001443 SRInfo &Info = SII->second.back();
1444 Info.index = index;
1445 Info.canFold = !HasUse;
Evan Cheng96c61312007-11-29 01:06:25 +00001446 }
1447 SpillMBBs.set(MBBId);
Evan Cheng999f9472007-12-01 04:42:39 +00001448 } else if (SII != SpillIdxes.end() &&
1449 SII->second.back().vreg == NewVReg &&
Lang Hamesd8f30992009-09-04 20:41:11 +00001450 index > SII->second.back().index) {
Evan Cheng999f9472007-12-01 04:42:39 +00001451 // There is an earlier def that's not killed (must be two-address).
1452 // The spill is no longer needed.
1453 SII->second.pop_back();
1454 if (SII->second.empty()) {
1455 SpillIdxes.erase(MBBId);
1456 SpillMBBs.reset(MBBId);
1457 }
Evan Cheng96c61312007-11-29 01:06:25 +00001458 }
1459 }
Evan Cheng96c61312007-11-29 01:06:25 +00001460 }
1461
1462 if (HasUse) {
Owen Andersonfeab1a82008-08-13 22:28:50 +00001463 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Cheng96c61312007-11-29 01:06:25 +00001464 SpillIdxes.find(MBBId);
Evan Cheng7b632362007-11-29 10:12:14 +00001465 if (SII != SpillIdxes.end() &&
1466 SII->second.back().vreg == NewVReg &&
Lang Hamesd8f30992009-09-04 20:41:11 +00001467 index > SII->second.back().index)
Evan Cheng96c61312007-11-29 01:06:25 +00001468 // Use(s) following the last def, it's not safe to fold the spill.
Evan Cheng7b632362007-11-29 10:12:14 +00001469 SII->second.back().canFold = false;
Owen Andersonfeab1a82008-08-13 22:28:50 +00001470 DenseMap<unsigned, std::vector<SRInfo> >::iterator RII =
Evan Cheng96c61312007-11-29 01:06:25 +00001471 RestoreIdxes.find(MBBId);
Evan Cheng7b632362007-11-29 10:12:14 +00001472 if (RII != RestoreIdxes.end() && RII->second.back().vreg == NewVReg)
Evan Cheng96c61312007-11-29 01:06:25 +00001473 // If we are splitting live intervals, only fold if it's the first
1474 // use and there isn't another use later in the MBB.
Evan Cheng7b632362007-11-29 10:12:14 +00001475 RII->second.back().canFold = false;
Evan Cheng96c61312007-11-29 01:06:25 +00001476 else if (IsNew) {
1477 // Only need a reload if there isn't an earlier def / use.
Evan Cheng7b632362007-11-29 10:12:14 +00001478 if (RII == RestoreIdxes.end()) {
1479 std::vector<SRInfo> Infos;
1480 Infos.push_back(SRInfo(index, NewVReg, true));
1481 RestoreIdxes.insert(std::make_pair(MBBId, Infos));
1482 } else {
1483 RII->second.push_back(SRInfo(index, NewVReg, true));
1484 }
Evan Cheng96c61312007-11-29 01:06:25 +00001485 RestoreMBBs.set(MBBId);
1486 }
1487 }
1488
1489 // Update spill weight.
Evan Cheng26d17df2007-12-11 02:09:15 +00001490 unsigned loopDepth = loopInfo->getLoopDepth(MBB);
Evan Chengf7b45f42008-06-21 06:45:54 +00001491 nI.weight += getSpillWeight(HasDef, HasUse, loopDepth);
Evan Cheng9b741602007-11-12 06:35:08 +00001492 }
Evan Chengebcba1e2007-12-05 03:22:34 +00001493
1494 if (NewVReg && TrySplit && AllCanFold) {
1495 // If all of its def / use can be folded, give it a low spill weight.
1496 LiveInterval &nI = getOrCreateInterval(NewVReg);
1497 nI.weight /= 10.0F;
1498 }
Evan Cheng9b741602007-11-12 06:35:08 +00001499}
1500
Lang Hamesd6a717c2009-11-03 23:52:08 +00001501bool LiveIntervals::alsoFoldARestore(int Id, SlotIndex index,
Lang Hamesd8f30992009-09-04 20:41:11 +00001502 unsigned vr, BitVector &RestoreMBBs,
Owen Andersonfeab1a82008-08-13 22:28:50 +00001503 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng7b632362007-11-29 10:12:14 +00001504 if (!RestoreMBBs[Id])
1505 return false;
1506 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1507 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1508 if (Restores[i].index == index &&
1509 Restores[i].vreg == vr &&
1510 Restores[i].canFold)
1511 return true;
1512 return false;
1513}
1514
Lang Hamesd6a717c2009-11-03 23:52:08 +00001515void LiveIntervals::eraseRestoreInfo(int Id, SlotIndex index,
Lang Hamesd8f30992009-09-04 20:41:11 +00001516 unsigned vr, BitVector &RestoreMBBs,
Owen Andersonfeab1a82008-08-13 22:28:50 +00001517 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng7b632362007-11-29 10:12:14 +00001518 if (!RestoreMBBs[Id])
1519 return;
1520 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1521 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1522 if (Restores[i].index == index && Restores[i].vreg)
Lang Hamesd6a717c2009-11-03 23:52:08 +00001523 Restores[i].index = SlotIndex();
Evan Cheng7b632362007-11-29 10:12:14 +00001524}
Evan Chengcecc8222007-11-17 00:40:40 +00001525
Evan Cheng7b88cbc2008-04-11 17:53:36 +00001526/// handleSpilledImpDefs - Remove IMPLICIT_DEF instructions which are being
1527/// spilled and create empty intervals for their uses.
1528void
1529LiveIntervals::handleSpilledImpDefs(const LiveInterval &li, VirtRegMap &vrm,
1530 const TargetRegisterClass* rc,
1531 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng70f68e92008-04-03 16:39:43 +00001532 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1533 re = mri_->reg_end(); ri != re; ) {
Evan Cheng7b88cbc2008-04-11 17:53:36 +00001534 MachineOperand &O = ri.getOperand();
Evan Cheng70f68e92008-04-03 16:39:43 +00001535 MachineInstr *MI = &*ri;
1536 ++ri;
Evan Cheng7b88cbc2008-04-11 17:53:36 +00001537 if (O.isDef()) {
Chris Lattner4052b292010-02-09 19:54:29 +00001538 assert(MI->isImplicitDef() &&
Evan Cheng7b88cbc2008-04-11 17:53:36 +00001539 "Register def was not rewritten?");
1540 RemoveMachineInstrFromMaps(MI);
1541 vrm.RemoveMachineInstrFromMaps(MI);
1542 MI->eraseFromParent();
1543 } else {
1544 // This must be an use of an implicit_def so it's not part of the live
1545 // interval. Create a new empty live interval for it.
1546 // FIXME: Can we simply erase some of the instructions? e.g. Stores?
1547 unsigned NewVReg = mri_->createVirtualRegister(rc);
1548 vrm.grow();
1549 vrm.setIsImplicitlyDefined(NewVReg);
1550 NewLIs.push_back(&getOrCreateInterval(NewVReg));
1551 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1552 MachineOperand &MO = MI->getOperand(i);
Evan Cheng9c73db12009-06-30 08:49:04 +00001553 if (MO.isReg() && MO.getReg() == li.reg) {
Evan Cheng7b88cbc2008-04-11 17:53:36 +00001554 MO.setReg(NewVReg);
Evan Cheng9c73db12009-06-30 08:49:04 +00001555 MO.setIsUndef();
Evan Cheng9c73db12009-06-30 08:49:04 +00001556 }
Evan Cheng7b88cbc2008-04-11 17:53:36 +00001557 }
1558 }
Evan Cheng70f68e92008-04-03 16:39:43 +00001559 }
1560}
1561
Evan Cheng9b741602007-11-12 06:35:08 +00001562std::vector<LiveInterval*> LiveIntervals::
Owen Anderson29042782008-08-18 18:05:32 +00001563addIntervalsForSpillsFast(const LiveInterval &li,
1564 const MachineLoopInfo *loopInfo,
Evan Cheng97c5f1f2009-05-03 18:32:42 +00001565 VirtRegMap &vrm) {
Owen Anderson06ab6d72008-08-18 23:41:04 +00001566 unsigned slot = vrm.assignVirt2StackSlot(li.reg);
Owen Anderson29042782008-08-18 18:05:32 +00001567
1568 std::vector<LiveInterval*> added;
1569
1570 assert(li.weight != HUGE_VALF &&
1571 "attempt to spill already spilled interval!");
1572
Bill Wendling83c96ca2009-08-22 20:18:03 +00001573 DEBUG({
David Greene48bc1dd2010-01-04 22:49:02 +00001574 dbgs() << "\t\t\t\tadding intervals for spills for interval: ";
Bill Wendling83c96ca2009-08-22 20:18:03 +00001575 li.dump();
David Greene48bc1dd2010-01-04 22:49:02 +00001576 dbgs() << '\n';
Bill Wendling83c96ca2009-08-22 20:18:03 +00001577 });
Owen Anderson29042782008-08-18 18:05:32 +00001578
1579 const TargetRegisterClass* rc = mri_->getRegClass(li.reg);
1580
Owen Anderson51dcfbe2008-08-19 22:12:11 +00001581 MachineRegisterInfo::reg_iterator RI = mri_->reg_begin(li.reg);
1582 while (RI != mri_->reg_end()) {
1583 MachineInstr* MI = &*RI;
1584
1585 SmallVector<unsigned, 2> Indices;
1586 bool HasUse = false;
1587 bool HasDef = false;
1588
1589 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
1590 MachineOperand& mop = MI->getOperand(i);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00001591 if (!mop.isReg() || mop.getReg() != li.reg) continue;
Owen Anderson51dcfbe2008-08-19 22:12:11 +00001592
1593 HasUse |= MI->getOperand(i).isUse();
1594 HasDef |= MI->getOperand(i).isDef();
1595
1596 Indices.push_back(i);
1597 }
1598
1599 if (!tryFoldMemoryOperand(MI, vrm, NULL, getInstructionIndex(MI),
1600 Indices, true, slot, li.reg)) {
1601 unsigned NewVReg = mri_->createVirtualRegister(rc);
Owen Anderson268000d2008-08-18 21:20:32 +00001602 vrm.grow();
Owen Anderson06ab6d72008-08-18 23:41:04 +00001603 vrm.assignVirt2StackSlot(NewVReg, slot);
1604
Owen Anderson51dcfbe2008-08-19 22:12:11 +00001605 // create a new register for this spill
1606 LiveInterval &nI = getOrCreateInterval(NewVReg);
Owen Anderson29042782008-08-18 18:05:32 +00001607
Owen Anderson51dcfbe2008-08-19 22:12:11 +00001608 // the spill weight is now infinity as it
1609 // cannot be spilled again
1610 nI.weight = HUGE_VALF;
1611
1612 // Rewrite register operands to use the new vreg.
1613 for (SmallVectorImpl<unsigned>::iterator I = Indices.begin(),
1614 E = Indices.end(); I != E; ++I) {
1615 MI->getOperand(*I).setReg(NewVReg);
1616
1617 if (MI->getOperand(*I).isUse())
1618 MI->getOperand(*I).setIsKill(true);
1619 }
1620
1621 // Fill in the new live interval.
Lang Hamesd6a717c2009-11-03 23:52:08 +00001622 SlotIndex index = getInstructionIndex(MI);
Owen Anderson51dcfbe2008-08-19 22:12:11 +00001623 if (HasUse) {
Lang Hamesd6a717c2009-11-03 23:52:08 +00001624 LiveRange LR(index.getLoadIndex(), index.getUseIndex(),
1625 nI.getNextValue(SlotIndex(), 0, false,
Lang Hamesd8f30992009-09-04 20:41:11 +00001626 getVNInfoAllocator()));
David Greene48bc1dd2010-01-04 22:49:02 +00001627 DEBUG(dbgs() << " +" << LR);
Owen Anderson51dcfbe2008-08-19 22:12:11 +00001628 nI.addRange(LR);
1629 vrm.addRestorePoint(NewVReg, MI);
1630 }
1631 if (HasDef) {
Lang Hamesd6a717c2009-11-03 23:52:08 +00001632 LiveRange LR(index.getDefIndex(), index.getStoreIndex(),
1633 nI.getNextValue(SlotIndex(), 0, false,
Lang Hamesd8f30992009-09-04 20:41:11 +00001634 getVNInfoAllocator()));
David Greene48bc1dd2010-01-04 22:49:02 +00001635 DEBUG(dbgs() << " +" << LR);
Owen Anderson51dcfbe2008-08-19 22:12:11 +00001636 nI.addRange(LR);
1637 vrm.addSpillPoint(NewVReg, true, MI);
1638 }
1639
Owen Anderson06ab6d72008-08-18 23:41:04 +00001640 added.push_back(&nI);
Owen Andersonfcfae3e2008-08-18 18:38:12 +00001641
Bill Wendling83c96ca2009-08-22 20:18:03 +00001642 DEBUG({
David Greene48bc1dd2010-01-04 22:49:02 +00001643 dbgs() << "\t\t\t\tadded new interval: ";
Bill Wendling83c96ca2009-08-22 20:18:03 +00001644 nI.dump();
David Greene48bc1dd2010-01-04 22:49:02 +00001645 dbgs() << '\n';
Bill Wendling83c96ca2009-08-22 20:18:03 +00001646 });
Owen Anderson51dcfbe2008-08-19 22:12:11 +00001647 }
Owen Anderson268000d2008-08-18 21:20:32 +00001648
Owen Anderson268000d2008-08-18 21:20:32 +00001649
Owen Anderson51dcfbe2008-08-19 22:12:11 +00001650 RI = mri_->reg_begin(li.reg);
Owen Anderson29042782008-08-18 18:05:32 +00001651 }
Owen Anderson29042782008-08-18 18:05:32 +00001652
1653 return added;
1654}
1655
1656std::vector<LiveInterval*> LiveIntervals::
Evan Chengcecc8222007-11-17 00:40:40 +00001657addIntervalsForSpills(const LiveInterval &li,
Evan Chengc84ea132008-09-30 15:44:16 +00001658 SmallVectorImpl<LiveInterval*> &SpillIs,
Evan Cheng97c5f1f2009-05-03 18:32:42 +00001659 const MachineLoopInfo *loopInfo, VirtRegMap &vrm) {
Owen Andersona9205692008-08-19 00:17:30 +00001660
1661 if (EnableFastSpilling)
Evan Cheng97c5f1f2009-05-03 18:32:42 +00001662 return addIntervalsForSpillsFast(li, loopInfo, vrm);
Owen Andersona9205692008-08-19 00:17:30 +00001663
Evan Cheng9b741602007-11-12 06:35:08 +00001664 assert(li.weight != HUGE_VALF &&
1665 "attempt to spill already spilled interval!");
1666
Bill Wendling83c96ca2009-08-22 20:18:03 +00001667 DEBUG({
David Greene48bc1dd2010-01-04 22:49:02 +00001668 dbgs() << "\t\t\t\tadding intervals for spills for interval: ";
1669 li.print(dbgs(), tri_);
1670 dbgs() << '\n';
Bill Wendling83c96ca2009-08-22 20:18:03 +00001671 });
Evan Cheng9b741602007-11-12 06:35:08 +00001672
Evan Cheng8a7cbc12008-12-05 17:00:16 +00001673 // Each bit specify whether a spill is required in the MBB.
Evan Chengcecc8222007-11-17 00:40:40 +00001674 BitVector SpillMBBs(mf_->getNumBlockIDs());
Owen Andersonfeab1a82008-08-13 22:28:50 +00001675 DenseMap<unsigned, std::vector<SRInfo> > SpillIdxes;
Evan Cheng96c61312007-11-29 01:06:25 +00001676 BitVector RestoreMBBs(mf_->getNumBlockIDs());
Owen Andersonfeab1a82008-08-13 22:28:50 +00001677 DenseMap<unsigned, std::vector<SRInfo> > RestoreIdxes;
1678 DenseMap<unsigned,unsigned> MBBVRegsMap;
Evan Cheng9b741602007-11-12 06:35:08 +00001679 std::vector<LiveInterval*> NewLIs;
Evan Chenga37ecfe2008-02-22 09:24:50 +00001680 const TargetRegisterClass* rc = mri_->getRegClass(li.reg);
Evan Cheng9b741602007-11-12 06:35:08 +00001681
1682 unsigned NumValNums = li.getNumValNums();
1683 SmallVector<MachineInstr*, 4> ReMatDefs;
1684 ReMatDefs.resize(NumValNums, NULL);
1685 SmallVector<MachineInstr*, 4> ReMatOrigDefs;
1686 ReMatOrigDefs.resize(NumValNums, NULL);
1687 SmallVector<int, 4> ReMatIds;
1688 ReMatIds.resize(NumValNums, VirtRegMap::MAX_STACK_SLOT);
1689 BitVector ReMatDelete(NumValNums);
1690 unsigned Slot = VirtRegMap::MAX_STACK_SLOT;
1691
Evan Chengcecc8222007-11-17 00:40:40 +00001692 // Spilling a split live interval. It cannot be split any further. Also,
1693 // it's also guaranteed to be a single val# / range interval.
1694 if (vrm.getPreSplitReg(li.reg)) {
1695 vrm.setIsSplitFromReg(li.reg, 0);
Evan Chengd9731042007-12-05 10:24:35 +00001696 // Unset the split kill marker on the last use.
Lang Hamesd6a717c2009-11-03 23:52:08 +00001697 SlotIndex KillIdx = vrm.getKillPoint(li.reg);
1698 if (KillIdx != SlotIndex()) {
Evan Chengd9731042007-12-05 10:24:35 +00001699 MachineInstr *KillMI = getInstructionFromIndex(KillIdx);
1700 assert(KillMI && "Last use disappeared?");
1701 int KillOp = KillMI->findRegisterUseOperandIdx(li.reg, true);
1702 assert(KillOp != -1 && "Last use disappeared?");
Chris Lattner7f2d3b82007-12-30 21:56:09 +00001703 KillMI->getOperand(KillOp).setIsKill(false);
Evan Chengd9731042007-12-05 10:24:35 +00001704 }
Evan Cheng6f522672007-12-05 09:51:10 +00001705 vrm.removeKillPoint(li.reg);
Evan Chengcecc8222007-11-17 00:40:40 +00001706 bool DefIsReMat = vrm.isReMaterialized(li.reg);
1707 Slot = vrm.getStackSlot(li.reg);
1708 assert(Slot != VirtRegMap::MAX_STACK_SLOT);
1709 MachineInstr *ReMatDefMI = DefIsReMat ?
1710 vrm.getReMaterializedMI(li.reg) : NULL;
1711 int LdSlot = 0;
1712 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
1713 bool isLoad = isLoadSS ||
Dan Gohman5574cc72008-12-03 18:15:48 +00001714 (DefIsReMat && (ReMatDefMI->getDesc().canFoldAsLoad()));
Evan Chengcecc8222007-11-17 00:40:40 +00001715 bool IsFirstRange = true;
1716 for (LiveInterval::Ranges::const_iterator
1717 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
1718 // If this is a split live interval with multiple ranges, it means there
1719 // are two-address instructions that re-defined the value. Only the
1720 // first def can be rematerialized!
1721 if (IsFirstRange) {
Evan Cheng35d47762007-11-29 23:02:50 +00001722 // Note ReMatOrigDefMI has already been deleted.
Evan Chengcecc8222007-11-17 00:40:40 +00001723 rewriteInstructionsForSpills(li, false, I, NULL, ReMatDefMI,
1724 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chenga37ecfe2008-02-22 09:24:50 +00001725 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng96c61312007-11-29 01:06:25 +00001726 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Cheng97c5f1f2009-05-03 18:32:42 +00001727 MBBVRegsMap, NewLIs);
Evan Chengcecc8222007-11-17 00:40:40 +00001728 } else {
1729 rewriteInstructionsForSpills(li, false, I, NULL, 0,
1730 Slot, 0, false, false, false,
Evan Chenga37ecfe2008-02-22 09:24:50 +00001731 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng96c61312007-11-29 01:06:25 +00001732 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Cheng97c5f1f2009-05-03 18:32:42 +00001733 MBBVRegsMap, NewLIs);
Evan Chengcecc8222007-11-17 00:40:40 +00001734 }
1735 IsFirstRange = false;
1736 }
Evan Cheng70f68e92008-04-03 16:39:43 +00001737
Evan Cheng7b88cbc2008-04-11 17:53:36 +00001738 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Evan Chengcecc8222007-11-17 00:40:40 +00001739 return NewLIs;
1740 }
1741
Evan Cheng95320812009-09-14 21:33:42 +00001742 bool TrySplit = !intervalIsInOneMBB(li);
Evan Cheng96c61312007-11-29 01:06:25 +00001743 if (TrySplit)
1744 ++numSplits;
Evan Cheng9b741602007-11-12 06:35:08 +00001745 bool NeedStackSlot = false;
1746 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
1747 i != e; ++i) {
1748 const VNInfo *VNI = *i;
1749 unsigned VN = VNI->id;
Lang Hames4eb8fc82009-06-17 21:01:20 +00001750 if (VNI->isUnused())
Evan Cheng9b741602007-11-12 06:35:08 +00001751 continue; // Dead val#.
1752 // Is the def for the val# rematerializable?
Lang Hames4eb8fc82009-06-17 21:01:20 +00001753 MachineInstr *ReMatDefMI = VNI->isDefAccurate()
1754 ? getInstructionFromIndex(VNI->def) : 0;
Evan Chenge81fdb92007-12-06 00:01:56 +00001755 bool dummy;
Evan Chengc84ea132008-09-30 15:44:16 +00001756 if (ReMatDefMI && isReMaterializable(li, VNI, ReMatDefMI, SpillIs, dummy)) {
Evan Cheng9b741602007-11-12 06:35:08 +00001757 // Remember how to remat the def of this val#.
Evan Chengcecc8222007-11-17 00:40:40 +00001758 ReMatOrigDefs[VN] = ReMatDefMI;
Dan Gohman8b3b5172008-07-17 23:49:46 +00001759 // Original def may be modified so we have to make a copy here.
Evan Cheng4ce1a522008-07-19 00:37:25 +00001760 MachineInstr *Clone = mf_->CloneMachineInstr(ReMatDefMI);
Evan Cheng95320812009-09-14 21:33:42 +00001761 CloneMIs.push_back(Clone);
Evan Cheng4ce1a522008-07-19 00:37:25 +00001762 ReMatDefs[VN] = Clone;
Evan Cheng9b741602007-11-12 06:35:08 +00001763
1764 bool CanDelete = true;
Lang Hames4eb8fc82009-06-17 21:01:20 +00001765 if (VNI->hasPHIKill()) {
Evan Cheng8b70e632007-11-29 09:49:23 +00001766 // A kill is a phi node, not all of its uses can be rematerialized.
Evan Cheng9b741602007-11-12 06:35:08 +00001767 // It must not be deleted.
Evan Cheng8b70e632007-11-29 09:49:23 +00001768 CanDelete = false;
1769 // Need a stack slot if there is any live range where uses cannot be
1770 // rematerialized.
1771 NeedStackSlot = true;
Evan Cheng9b741602007-11-12 06:35:08 +00001772 }
Evan Cheng9b741602007-11-12 06:35:08 +00001773 if (CanDelete)
1774 ReMatDelete.set(VN);
1775 } else {
1776 // Need a stack slot if there is any live range where uses cannot be
1777 // rematerialized.
1778 NeedStackSlot = true;
1779 }
1780 }
1781
1782 // One stack slot per live interval.
Owen Anderson5bfe6e82009-03-26 18:53:38 +00001783 if (NeedStackSlot && vrm.getPreSplitReg(li.reg) == 0) {
1784 if (vrm.getStackSlot(li.reg) == VirtRegMap::NO_STACK_SLOT)
1785 Slot = vrm.assignVirt2StackSlot(li.reg);
1786
1787 // This case only occurs when the prealloc splitter has already assigned
1788 // a stack slot to this vreg.
1789 else
1790 Slot = vrm.getStackSlot(li.reg);
1791 }
Evan Cheng9b741602007-11-12 06:35:08 +00001792
1793 // Create new intervals and rewrite defs and uses.
1794 for (LiveInterval::Ranges::const_iterator
1795 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Evan Chengcecc8222007-11-17 00:40:40 +00001796 MachineInstr *ReMatDefMI = ReMatDefs[I->valno->id];
1797 MachineInstr *ReMatOrigDefMI = ReMatOrigDefs[I->valno->id];
1798 bool DefIsReMat = ReMatDefMI != NULL;
Evan Cheng9b741602007-11-12 06:35:08 +00001799 bool CanDelete = ReMatDelete[I->valno->id];
1800 int LdSlot = 0;
Evan Chengcecc8222007-11-17 00:40:40 +00001801 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
Evan Cheng9b741602007-11-12 06:35:08 +00001802 bool isLoad = isLoadSS ||
Dan Gohman5574cc72008-12-03 18:15:48 +00001803 (DefIsReMat && ReMatDefMI->getDesc().canFoldAsLoad());
Evan Chengcecc8222007-11-17 00:40:40 +00001804 rewriteInstructionsForSpills(li, TrySplit, I, ReMatOrigDefMI, ReMatDefMI,
Evan Cheng96c61312007-11-29 01:06:25 +00001805 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chenga37ecfe2008-02-22 09:24:50 +00001806 CanDelete, vrm, rc, ReMatIds, loopInfo,
Evan Cheng96c61312007-11-29 01:06:25 +00001807 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Cheng97c5f1f2009-05-03 18:32:42 +00001808 MBBVRegsMap, NewLIs);
Evan Cheng9b741602007-11-12 06:35:08 +00001809 }
1810
Evan Cheng96c61312007-11-29 01:06:25 +00001811 // Insert spills / restores if we are splitting.
Evan Cheng70f68e92008-04-03 16:39:43 +00001812 if (!TrySplit) {
Evan Cheng7b88cbc2008-04-11 17:53:36 +00001813 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Evan Cheng7b632362007-11-29 10:12:14 +00001814 return NewLIs;
Evan Cheng70f68e92008-04-03 16:39:43 +00001815 }
Evan Cheng7b632362007-11-29 10:12:14 +00001816
Evan Chenged17a892007-12-05 08:16:32 +00001817 SmallPtrSet<LiveInterval*, 4> AddedKill;
Evan Chengfd0bd3c2007-12-02 08:30:39 +00001818 SmallVector<unsigned, 2> Ops;
Evan Cheng7b632362007-11-29 10:12:14 +00001819 if (NeedStackSlot) {
1820 int Id = SpillMBBs.find_first();
1821 while (Id != -1) {
1822 std::vector<SRInfo> &spills = SpillIdxes[Id];
1823 for (unsigned i = 0, e = spills.size(); i != e; ++i) {
Lang Hamesd6a717c2009-11-03 23:52:08 +00001824 SlotIndex index = spills[i].index;
Evan Cheng7b632362007-11-29 10:12:14 +00001825 unsigned VReg = spills[i].vreg;
Evan Cheng3a46f222007-12-04 00:32:23 +00001826 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng96c61312007-11-29 01:06:25 +00001827 bool isReMat = vrm.isReMaterialized(VReg);
1828 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengfd0bd3c2007-12-02 08:30:39 +00001829 bool CanFold = false;
1830 bool FoundUse = false;
1831 Ops.clear();
Evan Cheng16ebb8c2007-11-30 21:23:43 +00001832 if (spills[i].canFold) {
Evan Chengfd0bd3c2007-12-02 08:30:39 +00001833 CanFold = true;
Evan Cheng96c61312007-11-29 01:06:25 +00001834 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
1835 MachineOperand &MO = MI->getOperand(j);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00001836 if (!MO.isReg() || MO.getReg() != VReg)
Evan Cheng96c61312007-11-29 01:06:25 +00001837 continue;
Evan Chengfd0bd3c2007-12-02 08:30:39 +00001838
1839 Ops.push_back(j);
1840 if (MO.isDef())
Evan Cheng16ebb8c2007-11-30 21:23:43 +00001841 continue;
Evan Chengfd0bd3c2007-12-02 08:30:39 +00001842 if (isReMat ||
1843 (!FoundUse && !alsoFoldARestore(Id, index, VReg,
1844 RestoreMBBs, RestoreIdxes))) {
1845 // MI has two-address uses of the same register. If the use
1846 // isn't the first and only use in the BB, then we can't fold
1847 // it. FIXME: Move this to rewriteInstructionsForSpills.
1848 CanFold = false;
Evan Cheng16ebb8c2007-11-30 21:23:43 +00001849 break;
1850 }
Evan Chengfd0bd3c2007-12-02 08:30:39 +00001851 FoundUse = true;
Evan Cheng96c61312007-11-29 01:06:25 +00001852 }
1853 }
1854 // Fold the store into the def if possible.
Evan Cheng16ebb8c2007-11-30 21:23:43 +00001855 bool Folded = false;
Evan Chengfd0bd3c2007-12-02 08:30:39 +00001856 if (CanFold && !Ops.empty()) {
1857 if (tryFoldMemoryOperand(MI, vrm, NULL, index, Ops, true, Slot,VReg)){
Evan Cheng16ebb8c2007-11-30 21:23:43 +00001858 Folded = true;
Sebastian Redl2aa4c4e2009-03-19 23:26:52 +00001859 if (FoundUse) {
Evan Chengfd0bd3c2007-12-02 08:30:39 +00001860 // Also folded uses, do not issue a load.
1861 eraseRestoreInfo(Id, index, VReg, RestoreMBBs, RestoreIdxes);
Lang Hamesd6a717c2009-11-03 23:52:08 +00001862 nI.removeRange(index.getLoadIndex(), index.getDefIndex());
Evan Cheng550092f2007-12-05 09:05:34 +00001863 }
Lang Hamesd6a717c2009-11-03 23:52:08 +00001864 nI.removeRange(index.getDefIndex(), index.getStoreIndex());
Evan Cheng16ebb8c2007-11-30 21:23:43 +00001865 }
Evan Cheng96c61312007-11-29 01:06:25 +00001866 }
1867
Evan Cheng909ab8b42008-04-09 20:57:25 +00001868 // Otherwise tell the spiller to issue a spill.
Evan Chenged17a892007-12-05 08:16:32 +00001869 if (!Folded) {
1870 LiveRange *LR = &nI.ranges[nI.ranges.size()-1];
Lang Hamesd6a717c2009-11-03 23:52:08 +00001871 bool isKill = LR->end == index.getStoreIndex();
Evan Cheng87dc7692008-05-20 08:10:37 +00001872 if (!MI->registerDefIsDead(nI.reg))
1873 // No need to spill a dead def.
1874 vrm.addSpillPoint(VReg, isKill, MI);
Evan Chenged17a892007-12-05 08:16:32 +00001875 if (isKill)
1876 AddedKill.insert(&nI);
1877 }
Evan Cheng96c61312007-11-29 01:06:25 +00001878 }
Evan Cheng7b632362007-11-29 10:12:14 +00001879 Id = SpillMBBs.find_next(Id);
Evan Cheng96c61312007-11-29 01:06:25 +00001880 }
Evan Cheng7b632362007-11-29 10:12:14 +00001881 }
Evan Cheng96c61312007-11-29 01:06:25 +00001882
Evan Cheng7b632362007-11-29 10:12:14 +00001883 int Id = RestoreMBBs.find_first();
1884 while (Id != -1) {
1885 std::vector<SRInfo> &restores = RestoreIdxes[Id];
1886 for (unsigned i = 0, e = restores.size(); i != e; ++i) {
Lang Hamesd6a717c2009-11-03 23:52:08 +00001887 SlotIndex index = restores[i].index;
1888 if (index == SlotIndex())
Evan Cheng7b632362007-11-29 10:12:14 +00001889 continue;
1890 unsigned VReg = restores[i].vreg;
Evan Cheng3a46f222007-12-04 00:32:23 +00001891 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Chengba221ca2008-06-06 07:54:39 +00001892 bool isReMat = vrm.isReMaterialized(VReg);
Evan Chengcecc8222007-11-17 00:40:40 +00001893 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengfd0bd3c2007-12-02 08:30:39 +00001894 bool CanFold = false;
1895 Ops.clear();
Evan Cheng16ebb8c2007-11-30 21:23:43 +00001896 if (restores[i].canFold) {
Evan Chengfd0bd3c2007-12-02 08:30:39 +00001897 CanFold = true;
Evan Chengcecc8222007-11-17 00:40:40 +00001898 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
1899 MachineOperand &MO = MI->getOperand(j);
Dan Gohmanb9f4fa72008-10-03 15:45:36 +00001900 if (!MO.isReg() || MO.getReg() != VReg)
Evan Chengcecc8222007-11-17 00:40:40 +00001901 continue;
Evan Chengfd0bd3c2007-12-02 08:30:39 +00001902
Evan Cheng96c61312007-11-29 01:06:25 +00001903 if (MO.isDef()) {
Evan Chengfd0bd3c2007-12-02 08:30:39 +00001904 // If this restore were to be folded, it would have been folded
1905 // already.
1906 CanFold = false;
Evan Chengcecc8222007-11-17 00:40:40 +00001907 break;
1908 }
Evan Chengfd0bd3c2007-12-02 08:30:39 +00001909 Ops.push_back(j);
Evan Chengcecc8222007-11-17 00:40:40 +00001910 }
1911 }
Evan Cheng96c61312007-11-29 01:06:25 +00001912
1913 // Fold the load into the use if possible.
Evan Cheng16ebb8c2007-11-30 21:23:43 +00001914 bool Folded = false;
Evan Chengfd0bd3c2007-12-02 08:30:39 +00001915 if (CanFold && !Ops.empty()) {
Evan Chengba221ca2008-06-06 07:54:39 +00001916 if (!isReMat)
Evan Chengfd0bd3c2007-12-02 08:30:39 +00001917 Folded = tryFoldMemoryOperand(MI, vrm, NULL,index,Ops,true,Slot,VReg);
1918 else {
Evan Cheng96c61312007-11-29 01:06:25 +00001919 MachineInstr *ReMatDefMI = vrm.getReMaterializedMI(VReg);
1920 int LdSlot = 0;
1921 bool isLoadSS = tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
1922 // If the rematerializable def is a load, also try to fold it.
Dan Gohman5574cc72008-12-03 18:15:48 +00001923 if (isLoadSS || ReMatDefMI->getDesc().canFoldAsLoad())
Evan Chengfd0bd3c2007-12-02 08:30:39 +00001924 Folded = tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
1925 Ops, isLoadSS, LdSlot, VReg);
Evan Chengeb7a09b2008-12-05 17:41:31 +00001926 if (!Folded) {
1927 unsigned ImpUse = getReMatImplicitUse(li, ReMatDefMI);
1928 if (ImpUse) {
1929 // Re-matting an instruction with virtual register use. Add the
1930 // register as an implicit use on the use MI and update the register
1931 // interval's spill weight to HUGE_VALF to prevent it from being
1932 // spilled.
1933 LiveInterval &ImpLi = getInterval(ImpUse);
1934 ImpLi.weight = HUGE_VALF;
1935 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
1936 }
Evan Chenga37ecfe2008-02-22 09:24:50 +00001937 }
Evan Chengfd0bd3c2007-12-02 08:30:39 +00001938 }
Evan Cheng96c61312007-11-29 01:06:25 +00001939 }
1940 // If folding is not possible / failed, then tell the spiller to issue a
1941 // load / rematerialization for us.
Evan Cheng3a46f222007-12-04 00:32:23 +00001942 if (Folded)
Lang Hamesd6a717c2009-11-03 23:52:08 +00001943 nI.removeRange(index.getLoadIndex(), index.getDefIndex());
Evan Chenged17a892007-12-05 08:16:32 +00001944 else
Evan Cheng96c61312007-11-29 01:06:25 +00001945 vrm.addRestorePoint(VReg, MI);
Evan Chengcecc8222007-11-17 00:40:40 +00001946 }
Evan Cheng7b632362007-11-29 10:12:14 +00001947 Id = RestoreMBBs.find_next(Id);
Evan Chengcecc8222007-11-17 00:40:40 +00001948 }
1949
Evan Chenged17a892007-12-05 08:16:32 +00001950 // Finalize intervals: add kills, finalize spill weights, and filter out
1951 // dead intervals.
Evan Cheng3a46f222007-12-04 00:32:23 +00001952 std::vector<LiveInterval*> RetNewLIs;
1953 for (unsigned i = 0, e = NewLIs.size(); i != e; ++i) {
1954 LiveInterval *LI = NewLIs[i];
1955 if (!LI->empty()) {
Lang Hamesd6a717c2009-11-03 23:52:08 +00001956 LI->weight /= SlotIndex::NUM * getApproximateInstructionCount(*LI);
Evan Chenged17a892007-12-05 08:16:32 +00001957 if (!AddedKill.count(LI)) {
1958 LiveRange *LR = &LI->ranges[LI->ranges.size()-1];
Lang Hamesd6a717c2009-11-03 23:52:08 +00001959 SlotIndex LastUseIdx = LR->end.getBaseIndex();
Evan Chengd9731042007-12-05 10:24:35 +00001960 MachineInstr *LastUse = getInstructionFromIndex(LastUseIdx);
Evan Chengc7daf1f2008-03-05 00:59:57 +00001961 int UseIdx = LastUse->findRegisterUseOperandIdx(LI->reg, false);
Evan Chenged17a892007-12-05 08:16:32 +00001962 assert(UseIdx != -1);
Evan Cheng48555e82009-03-19 20:30:06 +00001963 if (!LastUse->isRegTiedToDefOperand(UseIdx)) {
Evan Chenged17a892007-12-05 08:16:32 +00001964 LastUse->getOperand(UseIdx).setIsKill();
Evan Chengd9731042007-12-05 10:24:35 +00001965 vrm.addKillPoint(LI->reg, LastUseIdx);
Evan Cheng6f522672007-12-05 09:51:10 +00001966 }
Evan Chenged17a892007-12-05 08:16:32 +00001967 }
Evan Cheng3a46f222007-12-04 00:32:23 +00001968 RetNewLIs.push_back(LI);
1969 }
1970 }
Evan Chengcecc8222007-11-17 00:40:40 +00001971
Evan Cheng7b88cbc2008-04-11 17:53:36 +00001972 handleSpilledImpDefs(li, vrm, rc, RetNewLIs);
Evan Cheng3a46f222007-12-04 00:32:23 +00001973 return RetNewLIs;
Evan Cheng9b741602007-11-12 06:35:08 +00001974}
Evan Cheng14cc83f2008-03-11 07:19:34 +00001975
1976/// hasAllocatableSuperReg - Return true if the specified physical register has
1977/// any super register that's allocatable.
1978bool LiveIntervals::hasAllocatableSuperReg(unsigned Reg) const {
1979 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS)
1980 if (allocatableRegs_[*AS] && hasInterval(*AS))
1981 return true;
1982 return false;
1983}
1984
1985/// getRepresentativeReg - Find the largest super register of the specified
1986/// physical register.
1987unsigned LiveIntervals::getRepresentativeReg(unsigned Reg) const {
1988 // Find the largest super-register that is allocatable.
1989 unsigned BestReg = Reg;
1990 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS) {
1991 unsigned SuperReg = *AS;
1992 if (!hasAllocatableSuperReg(SuperReg) && hasInterval(SuperReg)) {
1993 BestReg = SuperReg;
1994 break;
1995 }
1996 }
1997 return BestReg;
1998}
1999
2000/// getNumConflictsWithPhysReg - Return the number of uses and defs of the
2001/// specified interval that conflicts with the specified physical register.
2002unsigned LiveIntervals::getNumConflictsWithPhysReg(const LiveInterval &li,
2003 unsigned PhysReg) const {
2004 unsigned NumConflicts = 0;
2005 const LiveInterval &pli = getInterval(getRepresentativeReg(PhysReg));
2006 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
2007 E = mri_->reg_end(); I != E; ++I) {
2008 MachineOperand &O = I.getOperand();
2009 MachineInstr *MI = O.getParent();
Lang Hamesd6a717c2009-11-03 23:52:08 +00002010 SlotIndex Index = getInstructionIndex(MI);
Evan Cheng14cc83f2008-03-11 07:19:34 +00002011 if (pli.liveAt(Index))
2012 ++NumConflicts;
2013 }
2014 return NumConflicts;
2015}
2016
2017/// spillPhysRegAroundRegDefsUses - Spill the specified physical register
Evan Cheng973473b2009-03-23 18:24:37 +00002018/// around all defs and uses of the specified interval. Return true if it
2019/// was able to cut its interval.
2020bool LiveIntervals::spillPhysRegAroundRegDefsUses(const LiveInterval &li,
Evan Cheng14cc83f2008-03-11 07:19:34 +00002021 unsigned PhysReg, VirtRegMap &vrm) {
2022 unsigned SpillReg = getRepresentativeReg(PhysReg);
2023
2024 for (const unsigned *AS = tri_->getAliasSet(PhysReg); *AS; ++AS)
2025 // If there are registers which alias PhysReg, but which are not a
2026 // sub-register of the chosen representative super register. Assert
2027 // since we can't handle it yet.
Dan Gohman86a85d62009-04-13 15:22:29 +00002028 assert(*AS == SpillReg || !allocatableRegs_[*AS] || !hasInterval(*AS) ||
Evan Cheng14cc83f2008-03-11 07:19:34 +00002029 tri_->isSuperRegister(*AS, SpillReg));
2030
Evan Cheng973473b2009-03-23 18:24:37 +00002031 bool Cut = false;
Evan Cheng2f576c12009-10-20 01:31:09 +00002032 SmallVector<unsigned, 4> PRegs;
2033 if (hasInterval(SpillReg))
2034 PRegs.push_back(SpillReg);
2035 else {
2036 SmallSet<unsigned, 4> Added;
2037 for (const unsigned* AS = tri_->getSubRegisters(SpillReg); *AS; ++AS)
2038 if (Added.insert(*AS) && hasInterval(*AS)) {
2039 PRegs.push_back(*AS);
2040 for (const unsigned* ASS = tri_->getSubRegisters(*AS); *ASS; ++ASS)
2041 Added.insert(*ASS);
2042 }
2043 }
2044
Evan Cheng14cc83f2008-03-11 07:19:34 +00002045 SmallPtrSet<MachineInstr*, 8> SeenMIs;
2046 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
2047 E = mri_->reg_end(); I != E; ++I) {
2048 MachineOperand &O = I.getOperand();
2049 MachineInstr *MI = O.getParent();
2050 if (SeenMIs.count(MI))
2051 continue;
2052 SeenMIs.insert(MI);
Lang Hamesd6a717c2009-11-03 23:52:08 +00002053 SlotIndex Index = getInstructionIndex(MI);
Evan Cheng2f576c12009-10-20 01:31:09 +00002054 for (unsigned i = 0, e = PRegs.size(); i != e; ++i) {
2055 unsigned PReg = PRegs[i];
2056 LiveInterval &pli = getInterval(PReg);
2057 if (!pli.liveAt(Index))
2058 continue;
2059 vrm.addEmergencySpill(PReg, MI);
Lang Hamesd6a717c2009-11-03 23:52:08 +00002060 SlotIndex StartIdx = Index.getLoadIndex();
2061 SlotIndex EndIdx = Index.getNextIndex().getBaseIndex();
Evan Cheng973473b2009-03-23 18:24:37 +00002062 if (pli.isInOneLiveRange(StartIdx, EndIdx)) {
Evan Cheng548bc502009-01-29 02:20:59 +00002063 pli.removeRange(StartIdx, EndIdx);
Evan Cheng973473b2009-03-23 18:24:37 +00002064 Cut = true;
2065 } else {
Edwin Törökced9ff82009-07-11 13:10:19 +00002066 std::string msg;
2067 raw_string_ostream Msg(msg);
2068 Msg << "Ran out of registers during register allocation!";
Chris Lattner4052b292010-02-09 19:54:29 +00002069 if (MI->isInlineAsm()) {
Edwin Törökced9ff82009-07-11 13:10:19 +00002070 Msg << "\nPlease check your inline asm statement for invalid "
Evan Cheng2f576c12009-10-20 01:31:09 +00002071 << "constraints:\n";
Edwin Törökced9ff82009-07-11 13:10:19 +00002072 MI->print(Msg, tm_);
Evan Cheng548bc502009-01-29 02:20:59 +00002073 }
Edwin Törökced9ff82009-07-11 13:10:19 +00002074 llvm_report_error(Msg.str());
Evan Cheng548bc502009-01-29 02:20:59 +00002075 }
Evan Cheng2f576c12009-10-20 01:31:09 +00002076 for (const unsigned* AS = tri_->getSubRegisters(PReg); *AS; ++AS) {
Evan Cheng14cc83f2008-03-11 07:19:34 +00002077 if (!hasInterval(*AS))
2078 continue;
2079 LiveInterval &spli = getInterval(*AS);
2080 if (spli.liveAt(Index))
Lang Hamesd6a717c2009-11-03 23:52:08 +00002081 spli.removeRange(Index.getLoadIndex(),
2082 Index.getNextIndex().getBaseIndex());
Evan Cheng14cc83f2008-03-11 07:19:34 +00002083 }
2084 }
2085 }
Evan Cheng973473b2009-03-23 18:24:37 +00002086 return Cut;
Evan Cheng14cc83f2008-03-11 07:19:34 +00002087}
Owen Anderson7399f222008-06-05 17:15:43 +00002088
2089LiveRange LiveIntervals::addLiveRangeToEndOfBlock(unsigned reg,
Lang Hamesd2bd8622009-07-09 03:57:02 +00002090 MachineInstr* startInst) {
Owen Anderson7399f222008-06-05 17:15:43 +00002091 LiveInterval& Interval = getOrCreateInterval(reg);
2092 VNInfo* VN = Interval.getNextValue(
Lang Hamesd6a717c2009-11-03 23:52:08 +00002093 SlotIndex(getInstructionIndex(startInst).getDefIndex()),
Lang Hamesd8f30992009-09-04 20:41:11 +00002094 startInst, true, getVNInfoAllocator());
Lang Hames4eb8fc82009-06-17 21:01:20 +00002095 VN->setHasPHIKill(true);
Lang Hamesd6a717c2009-11-03 23:52:08 +00002096 VN->kills.push_back(indexes_->getTerminatorGap(startInst->getParent()));
Lang Hamesd8f30992009-09-04 20:41:11 +00002097 LiveRange LR(
Lang Hamesd6a717c2009-11-03 23:52:08 +00002098 SlotIndex(getInstructionIndex(startInst).getDefIndex()),
Lang Hamesc560a2c2009-12-22 00:11:50 +00002099 getMBBEndIdx(startInst->getParent()), VN);
Owen Anderson7399f222008-06-05 17:15:43 +00002100 Interval.addRange(LR);
2101
2102 return LR;
2103}
David Greene180b5e72009-08-03 21:55:09 +00002104