blob: 873a8d3cfee0353892dce1cb98febe2b99672a84 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMLoadStoreOptimizer.cpp - ARM load / store opt. pass ----*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a pass that performs load / store related peephole
11// optimizations. This pass should be run after register allocation.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "arm-ldst-opt"
16#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng8fb90362009-08-08 03:20:32 +000018#include "ARMBaseInstrInfo.h"
Evan Cheng603b83e2007-03-07 20:30:36 +000019#include "ARMMachineFunctionInfo.h"
Evan Chenga8e29892007-01-19 07:51:42 +000020#include "ARMRegisterInfo.h"
Evan Cheng358dec52009-06-15 08:28:29 +000021#include "llvm/DerivedTypes.h"
Owen Anderson1d0be152009-08-13 21:58:54 +000022#include "llvm/Function.h"
Evan Chenga8e29892007-01-19 07:51:42 +000023#include "llvm/CodeGen/MachineBasicBlock.h"
24#include "llvm/CodeGen/MachineFunctionPass.h"
25#include "llvm/CodeGen/MachineInstr.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chengcc1c4272007-03-06 18:02:41 +000028#include "llvm/CodeGen/RegisterScavenging.h"
Evan Cheng358dec52009-06-15 08:28:29 +000029#include "llvm/Target/TargetData.h"
Evan Chenga8e29892007-01-19 07:51:42 +000030#include "llvm/Target/TargetInstrInfo.h"
31#include "llvm/Target/TargetMachine.h"
Evan Cheng358dec52009-06-15 08:28:29 +000032#include "llvm/Target/TargetRegisterInfo.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000033#include "llvm/Support/ErrorHandling.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000034#include "llvm/ADT/DenseMap.h"
35#include "llvm/ADT/STLExtras.h"
36#include "llvm/ADT/SmallPtrSet.h"
Evan Chengae69a2a2009-06-19 23:17:27 +000037#include "llvm/ADT/SmallSet.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000038#include "llvm/ADT/SmallVector.h"
39#include "llvm/ADT/Statistic.h"
Evan Chenga8e29892007-01-19 07:51:42 +000040using namespace llvm;
41
42STATISTIC(NumLDMGened , "Number of ldm instructions generated");
43STATISTIC(NumSTMGened , "Number of stm instructions generated");
Jim Grosbache5165492009-11-09 00:11:35 +000044STATISTIC(NumVLDMGened, "Number of vldm instructions generated");
45STATISTIC(NumVSTMGened, "Number of vstm instructions generated");
Evan Chenge7d6df72009-06-13 09:12:55 +000046STATISTIC(NumLdStMoved, "Number of load / store instructions moved");
Evan Chengf9f1da12009-06-18 02:04:01 +000047STATISTIC(NumLDRDFormed,"Number of ldrd created before allocation");
48STATISTIC(NumSTRDFormed,"Number of strd created before allocation");
49STATISTIC(NumLDRD2LDM, "Number of ldrd instructions turned back into ldm");
50STATISTIC(NumSTRD2STM, "Number of strd instructions turned back into stm");
51STATISTIC(NumLDRD2LDR, "Number of ldrd instructions turned back into ldr's");
52STATISTIC(NumSTRD2STR, "Number of strd instructions turned back into str's");
Evan Chenge7d6df72009-06-13 09:12:55 +000053
54/// ARMAllocLoadStoreOpt - Post- register allocation pass the combine
55/// load / store instructions to form ldm / stm instructions.
Evan Chenga8e29892007-01-19 07:51:42 +000056
57namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +000058 struct ARMLoadStoreOpt : public MachineFunctionPass {
Devang Patel19974732007-05-03 01:11:54 +000059 static char ID;
Dan Gohmanae73dc12008-09-04 17:05:41 +000060 ARMLoadStoreOpt() : MachineFunctionPass(&ID) {}
Devang Patel794fd752007-05-01 21:15:47 +000061
Evan Chenga8e29892007-01-19 07:51:42 +000062 const TargetInstrInfo *TII;
Dan Gohman6f0d0242008-02-10 18:45:23 +000063 const TargetRegisterInfo *TRI;
Evan Cheng603b83e2007-03-07 20:30:36 +000064 ARMFunctionInfo *AFI;
Evan Chengcc1c4272007-03-06 18:02:41 +000065 RegScavenger *RS;
Evan Cheng45032f22009-07-09 23:11:34 +000066 bool isThumb2;
Evan Chenga8e29892007-01-19 07:51:42 +000067
68 virtual bool runOnMachineFunction(MachineFunction &Fn);
69
70 virtual const char *getPassName() const {
71 return "ARM load / store optimization pass";
72 }
73
74 private:
75 struct MemOpQueueEntry {
76 int Offset;
77 unsigned Position;
78 MachineBasicBlock::iterator MBBI;
79 bool Merged;
80 MemOpQueueEntry(int o, int p, MachineBasicBlock::iterator i)
81 : Offset(o), Position(p), MBBI(i), Merged(false) {};
82 };
83 typedef SmallVector<MemOpQueueEntry,8> MemOpQueue;
84 typedef MemOpQueue::iterator MemOpQueueIter;
85
Evan Cheng92549222009-06-05 19:08:58 +000086 bool MergeOps(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI,
Evan Cheng87d59e42009-06-05 18:19:23 +000087 int Offset, unsigned Base, bool BaseKill, int Opcode,
88 ARMCC::CondCodes Pred, unsigned PredReg, unsigned Scratch,
89 DebugLoc dl, SmallVector<std::pair<unsigned, bool>, 8> &Regs);
Evan Cheng5ba71882009-06-05 17:56:14 +000090 void MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex, unsigned Base,
91 int Opcode, unsigned Size,
92 ARMCC::CondCodes Pred, unsigned PredReg,
93 unsigned Scratch, MemOpQueue &MemOps,
94 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Evan Chenga8e29892007-01-19 07:51:42 +000095
Evan Cheng11788fd2007-03-08 02:55:08 +000096 void AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps);
Evan Cheng358dec52009-06-15 08:28:29 +000097 bool FixInvalidRegPairOp(MachineBasicBlock &MBB,
98 MachineBasicBlock::iterator &MBBI);
Evan Cheng45032f22009-07-09 23:11:34 +000099 bool MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
100 MachineBasicBlock::iterator MBBI,
101 const TargetInstrInfo *TII,
102 bool &Advance,
103 MachineBasicBlock::iterator &I);
104 bool MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
105 MachineBasicBlock::iterator MBBI,
106 bool &Advance,
107 MachineBasicBlock::iterator &I);
Evan Chenga8e29892007-01-19 07:51:42 +0000108 bool LoadStoreMultipleOpti(MachineBasicBlock &MBB);
109 bool MergeReturnIntoLDM(MachineBasicBlock &MBB);
110 };
Devang Patel19974732007-05-03 01:11:54 +0000111 char ARMLoadStoreOpt::ID = 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000112}
113
Evan Chenga8e29892007-01-19 07:51:42 +0000114static int getLoadStoreMultipleOpcode(int Opcode) {
115 switch (Opcode) {
116 case ARM::LDR:
117 NumLDMGened++;
118 return ARM::LDM;
119 case ARM::STR:
120 NumSTMGened++;
121 return ARM::STM;
Evan Cheng45032f22009-07-09 23:11:34 +0000122 case ARM::t2LDRi8:
123 case ARM::t2LDRi12:
124 NumLDMGened++;
125 return ARM::t2LDM;
126 case ARM::t2STRi8:
127 case ARM::t2STRi12:
128 NumSTMGened++;
129 return ARM::t2STM;
Jim Grosbache5165492009-11-09 00:11:35 +0000130 case ARM::VLDRS:
131 NumVLDMGened++;
132 return ARM::VLDMS;
133 case ARM::VSTRS:
134 NumVSTMGened++;
135 return ARM::VSTMS;
136 case ARM::VLDRD:
137 NumVLDMGened++;
138 return ARM::VLDMD;
139 case ARM::VSTRD:
140 NumVSTMGened++;
141 return ARM::VSTMD;
Torok Edwinc23197a2009-07-14 16:55:14 +0000142 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000143 }
144 return 0;
145}
146
Evan Cheng27934da2009-08-04 01:43:45 +0000147static bool isT2i32Load(unsigned Opc) {
148 return Opc == ARM::t2LDRi12 || Opc == ARM::t2LDRi8;
149}
150
Evan Cheng45032f22009-07-09 23:11:34 +0000151static bool isi32Load(unsigned Opc) {
Evan Cheng27934da2009-08-04 01:43:45 +0000152 return Opc == ARM::LDR || isT2i32Load(Opc);
153}
154
155static bool isT2i32Store(unsigned Opc) {
156 return Opc == ARM::t2STRi12 || Opc == ARM::t2STRi8;
Evan Cheng45032f22009-07-09 23:11:34 +0000157}
158
159static bool isi32Store(unsigned Opc) {
Evan Cheng27934da2009-08-04 01:43:45 +0000160 return Opc == ARM::STR || isT2i32Store(Opc);
Evan Cheng45032f22009-07-09 23:11:34 +0000161}
162
Evan Cheng92549222009-06-05 19:08:58 +0000163/// MergeOps - Create and insert a LDM or STM with Base as base register and
Evan Chenga8e29892007-01-19 07:51:42 +0000164/// registers in Regs as the register operands that would be loaded / stored.
Jim Grosbach764ab522009-08-11 15:33:49 +0000165/// It returns true if the transformation is done.
Evan Cheng87d59e42009-06-05 18:19:23 +0000166bool
Evan Cheng92549222009-06-05 19:08:58 +0000167ARMLoadStoreOpt::MergeOps(MachineBasicBlock &MBB,
Evan Cheng87d59e42009-06-05 18:19:23 +0000168 MachineBasicBlock::iterator MBBI,
169 int Offset, unsigned Base, bool BaseKill,
170 int Opcode, ARMCC::CondCodes Pred,
171 unsigned PredReg, unsigned Scratch, DebugLoc dl,
172 SmallVector<std::pair<unsigned, bool>, 8> &Regs) {
Evan Chenga8e29892007-01-19 07:51:42 +0000173 // Only a single register to load / store. Don't bother.
174 unsigned NumRegs = Regs.size();
175 if (NumRegs <= 1)
176 return false;
177
178 ARM_AM::AMSubMode Mode = ARM_AM::ia;
Evan Cheng45032f22009-07-09 23:11:34 +0000179 bool isAM4 = isi32Load(Opcode) || isi32Store(Opcode);
Evan Chengeb084d12009-08-04 08:34:18 +0000180 if (isAM4 && Offset == 4) {
181 if (isThumb2)
182 // Thumb2 does not support ldmib / stmib.
183 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000184 Mode = ARM_AM::ib;
Evan Chengeb084d12009-08-04 08:34:18 +0000185 } else if (isAM4 && Offset == -4 * (int)NumRegs + 4) {
186 if (isThumb2)
187 // Thumb2 does not support ldmda / stmda.
188 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000189 Mode = ARM_AM::da;
Evan Chengeb084d12009-08-04 08:34:18 +0000190 } else if (isAM4 && Offset == -4 * (int)NumRegs) {
Evan Chenga8e29892007-01-19 07:51:42 +0000191 Mode = ARM_AM::db;
Evan Chengeb084d12009-08-04 08:34:18 +0000192 } else if (Offset != 0) {
Evan Chenga8e29892007-01-19 07:51:42 +0000193 // If starting offset isn't zero, insert a MI to materialize a new base.
194 // But only do so if it is cost effective, i.e. merging more than two
195 // loads / stores.
196 if (NumRegs <= 2)
197 return false;
198
199 unsigned NewBase;
Evan Cheng45032f22009-07-09 23:11:34 +0000200 if (isi32Load(Opcode))
Evan Chenga8e29892007-01-19 07:51:42 +0000201 // If it is a load, then just use one of the destination register to
202 // use as the new base.
Evan Chenga90f3402007-03-06 21:59:20 +0000203 NewBase = Regs[NumRegs-1].first;
Evan Chenga8e29892007-01-19 07:51:42 +0000204 else {
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000205 // Use the scratch register to use as a new base.
206 NewBase = Scratch;
Evan Chenga90f3402007-03-06 21:59:20 +0000207 if (NewBase == 0)
208 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000209 }
Evan Cheng86198642009-08-07 00:34:42 +0000210 int BaseOpc = !isThumb2
211 ? ARM::ADDri
212 : ((Base == ARM::SP) ? ARM::t2ADDrSPi : ARM::t2ADDri);
Evan Chenga8e29892007-01-19 07:51:42 +0000213 if (Offset < 0) {
Evan Cheng86198642009-08-07 00:34:42 +0000214 BaseOpc = !isThumb2
215 ? ARM::SUBri
216 : ((Base == ARM::SP) ? ARM::t2SUBrSPi : ARM::t2SUBri);
Evan Chenga8e29892007-01-19 07:51:42 +0000217 Offset = - Offset;
218 }
Evan Cheng45032f22009-07-09 23:11:34 +0000219 int ImmedOffset = isThumb2
220 ? ARM_AM::getT2SOImmVal(Offset) : ARM_AM::getSOImmVal(Offset);
221 if (ImmedOffset == -1)
222 // FIXME: Try t2ADDri12 or t2SUBri12?
Evan Chenga8e29892007-01-19 07:51:42 +0000223 return false; // Probably not worth it then.
Evan Chenga90f3402007-03-06 21:59:20 +0000224
Dale Johannesenb6728402009-02-13 02:25:56 +0000225 BuildMI(MBB, MBBI, dl, TII->get(BaseOpc), NewBase)
Evan Chenge7cbe412009-07-08 21:03:57 +0000226 .addReg(Base, getKillRegState(BaseKill)).addImm(Offset)
Evan Cheng13ab0202007-07-10 18:08:01 +0000227 .addImm(Pred).addReg(PredReg).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000228 Base = NewBase;
Evan Chenga90f3402007-03-06 21:59:20 +0000229 BaseKill = true; // New base is always killed right its use.
Evan Chenga8e29892007-01-19 07:51:42 +0000230 }
231
Jim Grosbache5165492009-11-09 00:11:35 +0000232 bool isDPR = Opcode == ARM::VLDRD || Opcode == ARM::VSTRD;
233 bool isDef = isi32Load(Opcode) || Opcode == ARM::VLDRS || Opcode == ARM::VLDRD;
Evan Chenga8e29892007-01-19 07:51:42 +0000234 Opcode = getLoadStoreMultipleOpcode(Opcode);
235 MachineInstrBuilder MIB = (isAM4)
Dale Johannesenb6728402009-02-13 02:25:56 +0000236 ? BuildMI(MBB, MBBI, dl, TII->get(Opcode))
Bill Wendling587daed2009-05-13 21:33:08 +0000237 .addReg(Base, getKillRegState(BaseKill))
Evan Cheng0e1d3792007-07-05 07:18:20 +0000238 .addImm(ARM_AM::getAM4ModeImm(Mode)).addImm(Pred).addReg(PredReg)
Dale Johannesenb6728402009-02-13 02:25:56 +0000239 : BuildMI(MBB, MBBI, dl, TII->get(Opcode))
Bill Wendling587daed2009-05-13 21:33:08 +0000240 .addReg(Base, getKillRegState(BaseKill))
Evan Cheng44bec522007-05-15 01:29:07 +0000241 .addImm(ARM_AM::getAM5Opc(Mode, false, isDPR ? NumRegs<<1 : NumRegs))
Evan Cheng0e1d3792007-07-05 07:18:20 +0000242 .addImm(Pred).addReg(PredReg);
Evan Chengd20d6582009-10-01 01:33:39 +0000243 MIB.addReg(0); // Add optional writeback (0 for now).
Evan Chenga8e29892007-01-19 07:51:42 +0000244 for (unsigned i = 0; i != NumRegs; ++i)
Bill Wendling587daed2009-05-13 21:33:08 +0000245 MIB = MIB.addReg(Regs[i].first, getDefRegState(isDef)
246 | getKillRegState(Regs[i].second));
Evan Chenga8e29892007-01-19 07:51:42 +0000247
248 return true;
249}
250
Evan Chenga90f3402007-03-06 21:59:20 +0000251/// MergeLDR_STR - Merge a number of load / store instructions into one or more
252/// load / store multiple instructions.
Evan Cheng5ba71882009-06-05 17:56:14 +0000253void
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000254ARMLoadStoreOpt::MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex,
Evan Cheng5ba71882009-06-05 17:56:14 +0000255 unsigned Base, int Opcode, unsigned Size,
256 ARMCC::CondCodes Pred, unsigned PredReg,
257 unsigned Scratch, MemOpQueue &MemOps,
258 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Evan Cheng45032f22009-07-09 23:11:34 +0000259 bool isAM4 = isi32Load(Opcode) || isi32Store(Opcode);
Evan Chenga8e29892007-01-19 07:51:42 +0000260 int Offset = MemOps[SIndex].Offset;
261 int SOffset = Offset;
262 unsigned Pos = MemOps[SIndex].Position;
263 MachineBasicBlock::iterator Loc = MemOps[SIndex].MBBI;
Evan Cheng87d59e42009-06-05 18:19:23 +0000264 DebugLoc dl = Loc->getDebugLoc();
265 unsigned PReg = Loc->getOperand(0).getReg();
Evan Chenga8e29892007-01-19 07:51:42 +0000266 unsigned PRegNum = ARMRegisterInfo::getRegisterNumbering(PReg);
Evan Cheng87d59e42009-06-05 18:19:23 +0000267 bool isKill = Loc->getOperand(0).isKill();
Evan Cheng44bec522007-05-15 01:29:07 +0000268
269 SmallVector<std::pair<unsigned,bool>, 8> Regs;
Evan Chenga90f3402007-03-06 21:59:20 +0000270 Regs.push_back(std::make_pair(PReg, isKill));
Evan Chenga8e29892007-01-19 07:51:42 +0000271 for (unsigned i = SIndex+1, e = MemOps.size(); i != e; ++i) {
272 int NewOffset = MemOps[i].Offset;
273 unsigned Reg = MemOps[i].MBBI->getOperand(0).getReg();
274 unsigned RegNum = ARMRegisterInfo::getRegisterNumbering(Reg);
Evan Chenga90f3402007-03-06 21:59:20 +0000275 isKill = MemOps[i].MBBI->getOperand(0).isKill();
Evan Chenga8e29892007-01-19 07:51:42 +0000276 // AM4 - register numbers in ascending order.
277 // AM5 - consecutive register numbers in ascending order.
278 if (NewOffset == Offset + (int)Size &&
279 ((isAM4 && RegNum > PRegNum) || RegNum == PRegNum+1)) {
280 Offset += Size;
Evan Chenga90f3402007-03-06 21:59:20 +0000281 Regs.push_back(std::make_pair(Reg, isKill));
Evan Chenga8e29892007-01-19 07:51:42 +0000282 PRegNum = RegNum;
283 } else {
284 // Can't merge this in. Try merge the earlier ones first.
Evan Cheng92549222009-06-05 19:08:58 +0000285 if (MergeOps(MBB, ++Loc, SOffset, Base, false, Opcode, Pred, PredReg,
Evan Cheng87d59e42009-06-05 18:19:23 +0000286 Scratch, dl, Regs)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000287 Merges.push_back(prior(Loc));
288 for (unsigned j = SIndex; j < i; ++j) {
289 MBB.erase(MemOps[j].MBBI);
290 MemOps[j].Merged = true;
291 }
292 }
Evan Cheng5ba71882009-06-05 17:56:14 +0000293 MergeLDR_STR(MBB, i, Base, Opcode, Size, Pred, PredReg, Scratch,
294 MemOps, Merges);
295 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000296 }
297
298 if (MemOps[i].Position > Pos) {
299 Pos = MemOps[i].Position;
300 Loc = MemOps[i].MBBI;
301 }
302 }
303
Evan Chengfaa51072007-04-26 19:00:32 +0000304 bool BaseKill = Loc->findRegisterUseOperandIdx(Base, true) != -1;
Evan Cheng92549222009-06-05 19:08:58 +0000305 if (MergeOps(MBB, ++Loc, SOffset, Base, BaseKill, Opcode, Pred, PredReg,
Evan Cheng87d59e42009-06-05 18:19:23 +0000306 Scratch, dl, Regs)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000307 Merges.push_back(prior(Loc));
308 for (unsigned i = SIndex, e = MemOps.size(); i != e; ++i) {
309 MBB.erase(MemOps[i].MBBI);
310 MemOps[i].Merged = true;
311 }
312 }
313
Evan Cheng5ba71882009-06-05 17:56:14 +0000314 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000315}
316
317static inline bool isMatchingDecrement(MachineInstr *MI, unsigned Base,
Evan Cheng27934da2009-08-04 01:43:45 +0000318 unsigned Bytes, unsigned Limit,
319 ARMCC::CondCodes Pred, unsigned PredReg){
Evan Cheng0e1d3792007-07-05 07:18:20 +0000320 unsigned MyPredReg = 0;
Evan Cheng45032f22009-07-09 23:11:34 +0000321 if (!MI)
322 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000323 if (MI->getOpcode() != ARM::t2SUBri &&
Evan Cheng86198642009-08-07 00:34:42 +0000324 MI->getOpcode() != ARM::t2SUBrSPi &&
325 MI->getOpcode() != ARM::t2SUBrSPi12 &&
326 MI->getOpcode() != ARM::tSUBspi &&
Evan Cheng27934da2009-08-04 01:43:45 +0000327 MI->getOpcode() != ARM::SUBri)
328 return false;
329
330 // Make sure the offset fits in 8 bits.
331 if (Bytes <= 0 || (Limit && Bytes >= Limit))
332 return false;
Evan Cheng45032f22009-07-09 23:11:34 +0000333
Evan Cheng86198642009-08-07 00:34:42 +0000334 unsigned Scale = (MI->getOpcode() == ARM::tSUBspi) ? 4 : 1; // FIXME
Evan Cheng45032f22009-07-09 23:11:34 +0000335 return (MI->getOperand(0).getReg() == Base &&
Evan Chenga8e29892007-01-19 07:51:42 +0000336 MI->getOperand(1).getReg() == Base &&
Evan Cheng86198642009-08-07 00:34:42 +0000337 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Evan Cheng8fb90362009-08-08 03:20:32 +0000338 llvm::getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000339 MyPredReg == PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000340}
341
342static inline bool isMatchingIncrement(MachineInstr *MI, unsigned Base,
Evan Cheng27934da2009-08-04 01:43:45 +0000343 unsigned Bytes, unsigned Limit,
344 ARMCC::CondCodes Pred, unsigned PredReg){
Evan Cheng0e1d3792007-07-05 07:18:20 +0000345 unsigned MyPredReg = 0;
Evan Cheng45032f22009-07-09 23:11:34 +0000346 if (!MI)
347 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000348 if (MI->getOpcode() != ARM::t2ADDri &&
Evan Cheng86198642009-08-07 00:34:42 +0000349 MI->getOpcode() != ARM::t2ADDrSPi &&
350 MI->getOpcode() != ARM::t2ADDrSPi12 &&
351 MI->getOpcode() != ARM::tADDspi &&
Evan Cheng27934da2009-08-04 01:43:45 +0000352 MI->getOpcode() != ARM::ADDri)
353 return false;
354
355 if (Bytes <= 0 || (Limit && Bytes >= Limit))
Evan Cheng45032f22009-07-09 23:11:34 +0000356 // Make sure the offset fits in 8 bits.
Evan Cheng27934da2009-08-04 01:43:45 +0000357 return false;
Evan Cheng45032f22009-07-09 23:11:34 +0000358
Evan Cheng86198642009-08-07 00:34:42 +0000359 unsigned Scale = (MI->getOpcode() == ARM::tADDspi) ? 4 : 1; // FIXME
Evan Cheng45032f22009-07-09 23:11:34 +0000360 return (MI->getOperand(0).getReg() == Base &&
Evan Chenga8e29892007-01-19 07:51:42 +0000361 MI->getOperand(1).getReg() == Base &&
Evan Cheng86198642009-08-07 00:34:42 +0000362 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Evan Cheng8fb90362009-08-08 03:20:32 +0000363 llvm::getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000364 MyPredReg == PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000365}
366
367static inline unsigned getLSMultipleTransferSize(MachineInstr *MI) {
368 switch (MI->getOpcode()) {
369 default: return 0;
370 case ARM::LDR:
371 case ARM::STR:
Evan Cheng45032f22009-07-09 23:11:34 +0000372 case ARM::t2LDRi8:
373 case ARM::t2LDRi12:
374 case ARM::t2STRi8:
375 case ARM::t2STRi12:
Jim Grosbache5165492009-11-09 00:11:35 +0000376 case ARM::VLDRS:
377 case ARM::VSTRS:
Evan Chenga8e29892007-01-19 07:51:42 +0000378 return 4;
Jim Grosbache5165492009-11-09 00:11:35 +0000379 case ARM::VLDRD:
380 case ARM::VSTRD:
Evan Chenga8e29892007-01-19 07:51:42 +0000381 return 8;
382 case ARM::LDM:
383 case ARM::STM:
Evan Cheng27934da2009-08-04 01:43:45 +0000384 case ARM::t2LDM:
385 case ARM::t2STM:
Evan Chengd20d6582009-10-01 01:33:39 +0000386 return (MI->getNumOperands() - 5) * 4;
Jim Grosbache5165492009-11-09 00:11:35 +0000387 case ARM::VLDMS:
388 case ARM::VSTMS:
389 case ARM::VLDMD:
390 case ARM::VSTMD:
Evan Chenga8e29892007-01-19 07:51:42 +0000391 return ARM_AM::getAM5Offset(MI->getOperand(1).getImm()) * 4;
392 }
393}
394
Evan Cheng45032f22009-07-09 23:11:34 +0000395/// MergeBaseUpdateLSMultiple - Fold proceeding/trailing inc/dec of base
Jim Grosbache5165492009-11-09 00:11:35 +0000396/// register into the LDM/STM/VLDM{D|S}/VSTM{D|S} op when possible:
Evan Chenga8e29892007-01-19 07:51:42 +0000397///
398/// stmia rn, <ra, rb, rc>
399/// rn := rn + 4 * 3;
400/// =>
401/// stmia rn!, <ra, rb, rc>
402///
403/// rn := rn - 4 * 3;
404/// ldmia rn, <ra, rb, rc>
405/// =>
406/// ldmdb rn!, <ra, rb, rc>
Evan Cheng45032f22009-07-09 23:11:34 +0000407bool ARMLoadStoreOpt::MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
408 MachineBasicBlock::iterator MBBI,
409 bool &Advance,
410 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000411 MachineInstr *MI = MBBI;
412 unsigned Base = MI->getOperand(0).getReg();
413 unsigned Bytes = getLSMultipleTransferSize(MI);
Evan Cheng0e1d3792007-07-05 07:18:20 +0000414 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000415 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000416 int Opcode = MI->getOpcode();
Evan Cheng45032f22009-07-09 23:11:34 +0000417 bool isAM4 = Opcode == ARM::LDM || Opcode == ARM::t2LDM ||
418 Opcode == ARM::STM || Opcode == ARM::t2STM;
Evan Chenga8e29892007-01-19 07:51:42 +0000419
420 if (isAM4) {
421 if (ARM_AM::getAM4WBFlag(MI->getOperand(1).getImm()))
422 return false;
423
424 // Can't use the updating AM4 sub-mode if the base register is also a dest
425 // register. e.g. ldmdb r0!, {r0, r1, r2}. The behavior is undefined.
Evan Cheng44bec522007-05-15 01:29:07 +0000426 for (unsigned i = 3, e = MI->getNumOperands(); i != e; ++i) {
Evan Chenga8e29892007-01-19 07:51:42 +0000427 if (MI->getOperand(i).getReg() == Base)
428 return false;
429 }
430
431 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MI->getOperand(1).getImm());
432 if (MBBI != MBB.begin()) {
433 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
434 if (Mode == ARM_AM::ia &&
Evan Cheng27934da2009-08-04 01:43:45 +0000435 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000436 MI->getOperand(1).setImm(ARM_AM::getAM4ModeImm(ARM_AM::db, true));
Evan Chengd20d6582009-10-01 01:33:39 +0000437 MI->getOperand(4).setReg(Base);
438 MI->getOperand(4).setIsDef();
Evan Chenga8e29892007-01-19 07:51:42 +0000439 MBB.erase(PrevMBBI);
440 return true;
441 } else if (Mode == ARM_AM::ib &&
Evan Cheng27934da2009-08-04 01:43:45 +0000442 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000443 MI->getOperand(1).setImm(ARM_AM::getAM4ModeImm(ARM_AM::da, true));
Evan Chengd20d6582009-10-01 01:33:39 +0000444 MI->getOperand(4).setReg(Base); // WB to base
445 MI->getOperand(4).setIsDef();
Evan Chenga8e29892007-01-19 07:51:42 +0000446 MBB.erase(PrevMBBI);
447 return true;
448 }
449 }
450
451 if (MBBI != MBB.end()) {
452 MachineBasicBlock::iterator NextMBBI = next(MBBI);
453 if ((Mode == ARM_AM::ia || Mode == ARM_AM::ib) &&
Evan Cheng27934da2009-08-04 01:43:45 +0000454 isMatchingIncrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000455 MI->getOperand(1).setImm(ARM_AM::getAM4ModeImm(Mode, true));
Evan Chengd20d6582009-10-01 01:33:39 +0000456 MI->getOperand(4).setReg(Base); // WB to base
457 MI->getOperand(4).setIsDef();
Evan Chenge71bff72007-09-19 21:48:07 +0000458 if (NextMBBI == I) {
459 Advance = true;
460 ++I;
461 }
Evan Chenga8e29892007-01-19 07:51:42 +0000462 MBB.erase(NextMBBI);
463 return true;
464 } else if ((Mode == ARM_AM::da || Mode == ARM_AM::db) &&
Evan Cheng27934da2009-08-04 01:43:45 +0000465 isMatchingDecrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000466 MI->getOperand(1).setImm(ARM_AM::getAM4ModeImm(Mode, true));
Evan Chengd20d6582009-10-01 01:33:39 +0000467 MI->getOperand(4).setReg(Base); // WB to base
468 MI->getOperand(4).setIsDef();
Evan Chenge71bff72007-09-19 21:48:07 +0000469 if (NextMBBI == I) {
470 Advance = true;
471 ++I;
472 }
Evan Chenga8e29892007-01-19 07:51:42 +0000473 MBB.erase(NextMBBI);
474 return true;
475 }
476 }
477 } else {
Jim Grosbache5165492009-11-09 00:11:35 +0000478 // VLDM{D|S}, VSTM{D|S} addressing mode 5 ops.
Evan Chenga8e29892007-01-19 07:51:42 +0000479 if (ARM_AM::getAM5WBFlag(MI->getOperand(1).getImm()))
480 return false;
481
482 ARM_AM::AMSubMode Mode = ARM_AM::getAM5SubMode(MI->getOperand(1).getImm());
483 unsigned Offset = ARM_AM::getAM5Offset(MI->getOperand(1).getImm());
484 if (MBBI != MBB.begin()) {
485 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
486 if (Mode == ARM_AM::ia &&
Evan Cheng27934da2009-08-04 01:43:45 +0000487 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000488 MI->getOperand(1).setImm(ARM_AM::getAM5Opc(ARM_AM::db, true, Offset));
Evan Chengd20d6582009-10-01 01:33:39 +0000489 MI->getOperand(4).setReg(Base); // WB to base
490 MI->getOperand(4).setIsDef();
Evan Chenga8e29892007-01-19 07:51:42 +0000491 MBB.erase(PrevMBBI);
492 return true;
493 }
494 }
495
496 if (MBBI != MBB.end()) {
497 MachineBasicBlock::iterator NextMBBI = next(MBBI);
498 if (Mode == ARM_AM::ia &&
Evan Cheng27934da2009-08-04 01:43:45 +0000499 isMatchingIncrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000500 MI->getOperand(1).setImm(ARM_AM::getAM5Opc(ARM_AM::ia, true, Offset));
Evan Chengd20d6582009-10-01 01:33:39 +0000501 MI->getOperand(4).setReg(Base); // WB to base
502 MI->getOperand(4).setIsDef();
Evan Chenge71bff72007-09-19 21:48:07 +0000503 if (NextMBBI == I) {
504 Advance = true;
505 ++I;
506 }
Evan Chenga8e29892007-01-19 07:51:42 +0000507 MBB.erase(NextMBBI);
508 }
509 return true;
510 }
511 }
512
513 return false;
514}
515
516static unsigned getPreIndexedLoadStoreOpcode(unsigned Opc) {
517 switch (Opc) {
518 case ARM::LDR: return ARM::LDR_PRE;
519 case ARM::STR: return ARM::STR_PRE;
Jim Grosbache5165492009-11-09 00:11:35 +0000520 case ARM::VLDRS: return ARM::VLDMS;
521 case ARM::VLDRD: return ARM::VLDMD;
522 case ARM::VSTRS: return ARM::VSTMS;
523 case ARM::VSTRD: return ARM::VSTMD;
Evan Cheng45032f22009-07-09 23:11:34 +0000524 case ARM::t2LDRi8:
525 case ARM::t2LDRi12:
526 return ARM::t2LDR_PRE;
527 case ARM::t2STRi8:
528 case ARM::t2STRi12:
529 return ARM::t2STR_PRE;
Torok Edwinc23197a2009-07-14 16:55:14 +0000530 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000531 }
532 return 0;
533}
534
535static unsigned getPostIndexedLoadStoreOpcode(unsigned Opc) {
536 switch (Opc) {
537 case ARM::LDR: return ARM::LDR_POST;
538 case ARM::STR: return ARM::STR_POST;
Jim Grosbache5165492009-11-09 00:11:35 +0000539 case ARM::VLDRS: return ARM::VLDMS;
540 case ARM::VLDRD: return ARM::VLDMD;
541 case ARM::VSTRS: return ARM::VSTMS;
542 case ARM::VSTRD: return ARM::VSTMD;
Evan Cheng45032f22009-07-09 23:11:34 +0000543 case ARM::t2LDRi8:
544 case ARM::t2LDRi12:
545 return ARM::t2LDR_POST;
546 case ARM::t2STRi8:
547 case ARM::t2STRi12:
548 return ARM::t2STR_POST;
Torok Edwinc23197a2009-07-14 16:55:14 +0000549 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000550 }
551 return 0;
552}
553
Evan Cheng45032f22009-07-09 23:11:34 +0000554/// MergeBaseUpdateLoadStore - Fold proceeding/trailing inc/dec of base
Evan Chenga8e29892007-01-19 07:51:42 +0000555/// register into the LDR/STR/FLD{D|S}/FST{D|S} op when possible:
Evan Cheng45032f22009-07-09 23:11:34 +0000556bool ARMLoadStoreOpt::MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
557 MachineBasicBlock::iterator MBBI,
558 const TargetInstrInfo *TII,
559 bool &Advance,
560 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000561 MachineInstr *MI = MBBI;
562 unsigned Base = MI->getOperand(1).getReg();
Evan Chenga90f3402007-03-06 21:59:20 +0000563 bool BaseKill = MI->getOperand(1).isKill();
Evan Chenga8e29892007-01-19 07:51:42 +0000564 unsigned Bytes = getLSMultipleTransferSize(MI);
565 int Opcode = MI->getOpcode();
Dale Johannesenb6728402009-02-13 02:25:56 +0000566 DebugLoc dl = MI->getDebugLoc();
Jim Grosbache5165492009-11-09 00:11:35 +0000567 bool isAM5 = Opcode == ARM::VLDRD || Opcode == ARM::VLDRS ||
568 Opcode == ARM::VSTRD || Opcode == ARM::VSTRS;
Evan Chenga8e29892007-01-19 07:51:42 +0000569 bool isAM2 = Opcode == ARM::LDR || Opcode == ARM::STR;
Evan Cheng45032f22009-07-09 23:11:34 +0000570 if (isAM2 && ARM_AM::getAM2Offset(MI->getOperand(3).getImm()) != 0)
571 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000572 else if (isAM5 && ARM_AM::getAM5Offset(MI->getOperand(2).getImm()) != 0)
Evan Cheng45032f22009-07-09 23:11:34 +0000573 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000574 else if (isT2i32Load(Opcode) || isT2i32Store(Opcode))
575 if (MI->getOperand(2).getImm() != 0)
576 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000577
Jim Grosbache5165492009-11-09 00:11:35 +0000578 bool isLd = isi32Load(Opcode) || Opcode == ARM::VLDRS || Opcode == ARM::VLDRD;
Evan Chenga8e29892007-01-19 07:51:42 +0000579 // Can't do the merge if the destination register is the same as the would-be
580 // writeback register.
581 if (isLd && MI->getOperand(0).getReg() == Base)
582 return false;
583
Evan Cheng0e1d3792007-07-05 07:18:20 +0000584 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000585 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000586 bool DoMerge = false;
587 ARM_AM::AddrOpc AddSub = ARM_AM::add;
588 unsigned NewOpc = 0;
Evan Cheng27934da2009-08-04 01:43:45 +0000589 // AM2 - 12 bits, thumb2 - 8 bits.
590 unsigned Limit = isAM5 ? 0 : (isAM2 ? 0x1000 : 0x100);
Evan Chenga8e29892007-01-19 07:51:42 +0000591 if (MBBI != MBB.begin()) {
592 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
Evan Cheng27934da2009-08-04 01:43:45 +0000593 if (isMatchingDecrement(PrevMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000594 DoMerge = true;
595 AddSub = ARM_AM::sub;
596 NewOpc = getPreIndexedLoadStoreOpcode(Opcode);
Evan Cheng27934da2009-08-04 01:43:45 +0000597 } else if (!isAM5 &&
598 isMatchingIncrement(PrevMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000599 DoMerge = true;
600 NewOpc = getPreIndexedLoadStoreOpcode(Opcode);
601 }
602 if (DoMerge)
603 MBB.erase(PrevMBBI);
604 }
605
606 if (!DoMerge && MBBI != MBB.end()) {
607 MachineBasicBlock::iterator NextMBBI = next(MBBI);
Evan Cheng27934da2009-08-04 01:43:45 +0000608 if (!isAM5 &&
609 isMatchingDecrement(NextMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000610 DoMerge = true;
611 AddSub = ARM_AM::sub;
612 NewOpc = getPostIndexedLoadStoreOpcode(Opcode);
Evan Cheng27934da2009-08-04 01:43:45 +0000613 } else if (isMatchingIncrement(NextMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000614 DoMerge = true;
615 NewOpc = getPostIndexedLoadStoreOpcode(Opcode);
616 }
Evan Chenge71bff72007-09-19 21:48:07 +0000617 if (DoMerge) {
618 if (NextMBBI == I) {
619 Advance = true;
620 ++I;
621 }
Evan Chenga8e29892007-01-19 07:51:42 +0000622 MBB.erase(NextMBBI);
Evan Chenge71bff72007-09-19 21:48:07 +0000623 }
Evan Chenga8e29892007-01-19 07:51:42 +0000624 }
625
626 if (!DoMerge)
627 return false;
628
Jim Grosbache5165492009-11-09 00:11:35 +0000629 bool isDPR = NewOpc == ARM::VLDMD || NewOpc == ARM::VSTMD;
Evan Cheng9e7a3122009-08-04 21:12:13 +0000630 unsigned Offset = 0;
631 if (isAM5)
632 Offset = ARM_AM::getAM5Opc((AddSub == ARM_AM::sub)
633 ? ARM_AM::db
634 : ARM_AM::ia, true, (isDPR ? 2 : 1));
635 else if (isAM2)
636 Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
637 else
638 Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Evan Chenga8e29892007-01-19 07:51:42 +0000639 if (isLd) {
Evan Cheng27934da2009-08-04 01:43:45 +0000640 if (isAM5)
Jim Grosbache5165492009-11-09 00:11:35 +0000641 // VLDMS, VLDMD
Dale Johannesenb6728402009-02-13 02:25:56 +0000642 BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
Bill Wendling587daed2009-05-13 21:33:08 +0000643 .addReg(Base, getKillRegState(BaseKill))
Evan Cheng0e1d3792007-07-05 07:18:20 +0000644 .addImm(Offset).addImm(Pred).addReg(PredReg)
Evan Chengd20d6582009-10-01 01:33:39 +0000645 .addReg(Base, getDefRegState(true)) // WB base register
Bill Wendling587daed2009-05-13 21:33:08 +0000646 .addReg(MI->getOperand(0).getReg(), RegState::Define);
Evan Cheng27934da2009-08-04 01:43:45 +0000647 else if (isAM2)
648 // LDR_PRE, LDR_POST,
649 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
650 .addReg(Base, RegState::Define)
Evan Cheng0e1d3792007-07-05 07:18:20 +0000651 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000652 else
Evan Cheng27934da2009-08-04 01:43:45 +0000653 // t2LDR_PRE, t2LDR_POST
654 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
655 .addReg(Base, RegState::Define)
656 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
657 } else {
658 MachineOperand &MO = MI->getOperand(0);
659 if (isAM5)
Jim Grosbache5165492009-11-09 00:11:35 +0000660 // VSTMS, VSTMD
Dale Johannesenb6728402009-02-13 02:25:56 +0000661 BuildMI(MBB, MBBI, dl, TII->get(NewOpc)).addReg(Base).addImm(Offset)
Evan Cheng0e1d3792007-07-05 07:18:20 +0000662 .addImm(Pred).addReg(PredReg)
Evan Chengd20d6582009-10-01 01:33:39 +0000663 .addReg(Base, getDefRegState(true)) // WB base register
Bill Wendling587daed2009-05-13 21:33:08 +0000664 .addReg(MO.getReg(), getKillRegState(MO.isKill()));
Evan Cheng27934da2009-08-04 01:43:45 +0000665 else if (isAM2)
666 // STR_PRE, STR_POST
667 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
668 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
669 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
670 else
671 // t2STR_PRE, t2STR_POST
672 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
673 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
674 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000675 }
676 MBB.erase(MBBI);
677
678 return true;
679}
680
Evan Chengcc1c4272007-03-06 18:02:41 +0000681/// isMemoryOp - Returns true if instruction is a memory operations (that this
682/// pass is capable of operating on).
Evan Cheng45032f22009-07-09 23:11:34 +0000683static bool isMemoryOp(const MachineInstr *MI) {
Evan Chengcc1c4272007-03-06 18:02:41 +0000684 int Opcode = MI->getOpcode();
685 switch (Opcode) {
686 default: break;
687 case ARM::LDR:
688 case ARM::STR:
Dan Gohmand735b802008-10-03 15:45:36 +0000689 return MI->getOperand(1).isReg() && MI->getOperand(2).getReg() == 0;
Jim Grosbache5165492009-11-09 00:11:35 +0000690 case ARM::VLDRS:
691 case ARM::VSTRS:
Dan Gohmand735b802008-10-03 15:45:36 +0000692 return MI->getOperand(1).isReg();
Jim Grosbache5165492009-11-09 00:11:35 +0000693 case ARM::VLDRD:
694 case ARM::VSTRD:
Dan Gohmand735b802008-10-03 15:45:36 +0000695 return MI->getOperand(1).isReg();
Evan Cheng45032f22009-07-09 23:11:34 +0000696 case ARM::t2LDRi8:
697 case ARM::t2LDRi12:
698 case ARM::t2STRi8:
699 case ARM::t2STRi12:
Evan Chenge298ab22009-09-27 09:46:04 +0000700 return MI->getOperand(1).isReg();
Evan Chengcc1c4272007-03-06 18:02:41 +0000701 }
702 return false;
703}
704
Evan Cheng11788fd2007-03-08 02:55:08 +0000705/// AdvanceRS - Advance register scavenger to just before the earliest memory
706/// op that is being merged.
707void ARMLoadStoreOpt::AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps) {
708 MachineBasicBlock::iterator Loc = MemOps[0].MBBI;
709 unsigned Position = MemOps[0].Position;
710 for (unsigned i = 1, e = MemOps.size(); i != e; ++i) {
711 if (MemOps[i].Position < Position) {
712 Position = MemOps[i].Position;
713 Loc = MemOps[i].MBBI;
714 }
715 }
716
717 if (Loc != MBB.begin())
718 RS->forward(prior(Loc));
719}
720
Evan Chenge7d6df72009-06-13 09:12:55 +0000721static int getMemoryOpOffset(const MachineInstr *MI) {
722 int Opcode = MI->getOpcode();
723 bool isAM2 = Opcode == ARM::LDR || Opcode == ARM::STR;
Evan Cheng358dec52009-06-15 08:28:29 +0000724 bool isAM3 = Opcode == ARM::LDRD || Opcode == ARM::STRD;
Evan Chenge7d6df72009-06-13 09:12:55 +0000725 unsigned NumOperands = MI->getDesc().getNumOperands();
726 unsigned OffField = MI->getOperand(NumOperands-3).getImm();
Evan Cheng45032f22009-07-09 23:11:34 +0000727
728 if (Opcode == ARM::t2LDRi12 || Opcode == ARM::t2LDRi8 ||
729 Opcode == ARM::t2STRi12 || Opcode == ARM::t2STRi8 ||
730 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8)
731 return OffField;
732
Evan Chenge7d6df72009-06-13 09:12:55 +0000733 int Offset = isAM2
Evan Cheng358dec52009-06-15 08:28:29 +0000734 ? ARM_AM::getAM2Offset(OffField)
735 : (isAM3 ? ARM_AM::getAM3Offset(OffField)
736 : ARM_AM::getAM5Offset(OffField) * 4);
Evan Chenge7d6df72009-06-13 09:12:55 +0000737 if (isAM2) {
738 if (ARM_AM::getAM2Op(OffField) == ARM_AM::sub)
739 Offset = -Offset;
Evan Cheng358dec52009-06-15 08:28:29 +0000740 } else if (isAM3) {
741 if (ARM_AM::getAM3Op(OffField) == ARM_AM::sub)
742 Offset = -Offset;
Evan Chenge7d6df72009-06-13 09:12:55 +0000743 } else {
744 if (ARM_AM::getAM5Op(OffField) == ARM_AM::sub)
745 Offset = -Offset;
746 }
747 return Offset;
748}
749
Evan Cheng358dec52009-06-15 08:28:29 +0000750static void InsertLDR_STR(MachineBasicBlock &MBB,
751 MachineBasicBlock::iterator &MBBI,
752 int OffImm, bool isDef,
753 DebugLoc dl, unsigned NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +0000754 unsigned Reg, bool RegDeadKill, bool RegUndef,
755 unsigned BaseReg, bool BaseKill, bool BaseUndef,
756 unsigned OffReg, bool OffKill, bool OffUndef,
Evan Cheng358dec52009-06-15 08:28:29 +0000757 ARMCC::CondCodes Pred, unsigned PredReg,
Evan Chenge298ab22009-09-27 09:46:04 +0000758 const TargetInstrInfo *TII, bool isT2) {
759 int Offset = OffImm;
760 if (!isT2) {
761 if (OffImm < 0)
762 Offset = ARM_AM::getAM2Opc(ARM_AM::sub, -OffImm, ARM_AM::no_shift);
763 else
764 Offset = ARM_AM::getAM2Opc(ARM_AM::add, OffImm, ARM_AM::no_shift);
765 }
766 if (isDef) {
767 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
768 TII->get(NewOpc))
Evan Cheng974fe5d2009-06-19 01:59:04 +0000769 .addReg(Reg, getDefRegState(true) | getDeadRegState(RegDeadKill))
Evan Chenge298ab22009-09-27 09:46:04 +0000770 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
771 if (!isT2)
772 MIB.addReg(OffReg, getKillRegState(OffKill)|getUndefRegState(OffUndef));
773 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
774 } else {
775 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
776 TII->get(NewOpc))
777 .addReg(Reg, getKillRegState(RegDeadKill) | getUndefRegState(RegUndef))
778 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
779 if (!isT2)
780 MIB.addReg(OffReg, getKillRegState(OffKill)|getUndefRegState(OffUndef));
781 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
782 }
Evan Cheng358dec52009-06-15 08:28:29 +0000783}
784
785bool ARMLoadStoreOpt::FixInvalidRegPairOp(MachineBasicBlock &MBB,
786 MachineBasicBlock::iterator &MBBI) {
787 MachineInstr *MI = &*MBBI;
788 unsigned Opcode = MI->getOpcode();
Evan Chenge298ab22009-09-27 09:46:04 +0000789 if (Opcode == ARM::LDRD || Opcode == ARM::STRD ||
790 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8) {
Evan Cheng358dec52009-06-15 08:28:29 +0000791 unsigned EvenReg = MI->getOperand(0).getReg();
792 unsigned OddReg = MI->getOperand(1).getReg();
793 unsigned EvenRegNum = TRI->getDwarfRegNum(EvenReg, false);
794 unsigned OddRegNum = TRI->getDwarfRegNum(OddReg, false);
795 if ((EvenRegNum & 1) == 0 && (EvenRegNum + 1) == OddRegNum)
796 return false;
797
Evan Chenge298ab22009-09-27 09:46:04 +0000798 bool isT2 = Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8;
799 bool isLd = Opcode == ARM::LDRD || Opcode == ARM::t2LDRDi8;
Evan Cheng974fe5d2009-06-19 01:59:04 +0000800 bool EvenDeadKill = isLd ?
801 MI->getOperand(0).isDead() : MI->getOperand(0).isKill();
Evan Chenge298ab22009-09-27 09:46:04 +0000802 bool EvenUndef = MI->getOperand(0).isUndef();
Evan Cheng974fe5d2009-06-19 01:59:04 +0000803 bool OddDeadKill = isLd ?
804 MI->getOperand(1).isDead() : MI->getOperand(1).isKill();
Evan Chenge298ab22009-09-27 09:46:04 +0000805 bool OddUndef = MI->getOperand(1).isUndef();
Evan Cheng358dec52009-06-15 08:28:29 +0000806 const MachineOperand &BaseOp = MI->getOperand(2);
807 unsigned BaseReg = BaseOp.getReg();
808 bool BaseKill = BaseOp.isKill();
Evan Chenge298ab22009-09-27 09:46:04 +0000809 bool BaseUndef = BaseOp.isUndef();
810 unsigned OffReg = isT2 ? 0 : MI->getOperand(3).getReg();
811 bool OffKill = isT2 ? false : MI->getOperand(3).isKill();
812 bool OffUndef = isT2 ? false : MI->getOperand(3).isUndef();
Evan Cheng358dec52009-06-15 08:28:29 +0000813 int OffImm = getMemoryOpOffset(MI);
814 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000815 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Cheng358dec52009-06-15 08:28:29 +0000816
817 if (OddRegNum > EvenRegNum && OffReg == 0 && OffImm == 0) {
818 // Ascending register numbers and no offset. It's safe to change it to a
819 // ldm or stm.
Evan Chenge298ab22009-09-27 09:46:04 +0000820 unsigned NewOpc = (isLd)
821 ? (isT2 ? ARM::t2LDM : ARM::LDM)
822 : (isT2 ? ARM::t2STM : ARM::STM);
Evan Chengf9f1da12009-06-18 02:04:01 +0000823 if (isLd) {
824 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
825 .addReg(BaseReg, getKillRegState(BaseKill))
826 .addImm(ARM_AM::getAM4ModeImm(ARM_AM::ia))
827 .addImm(Pred).addReg(PredReg)
Evan Chengd20d6582009-10-01 01:33:39 +0000828 .addReg(0)
Evan Cheng974fe5d2009-06-19 01:59:04 +0000829 .addReg(EvenReg, getDefRegState(isLd) | getDeadRegState(EvenDeadKill))
Evan Chengd20d6582009-10-01 01:33:39 +0000830 .addReg(OddReg, getDefRegState(isLd) | getDeadRegState(OddDeadKill));
Evan Chengf9f1da12009-06-18 02:04:01 +0000831 ++NumLDRD2LDM;
832 } else {
833 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
834 .addReg(BaseReg, getKillRegState(BaseKill))
835 .addImm(ARM_AM::getAM4ModeImm(ARM_AM::ia))
836 .addImm(Pred).addReg(PredReg)
Evan Chengd20d6582009-10-01 01:33:39 +0000837 .addReg(0)
Evan Chenge298ab22009-09-27 09:46:04 +0000838 .addReg(EvenReg,
839 getKillRegState(EvenDeadKill) | getUndefRegState(EvenUndef))
840 .addReg(OddReg,
Evan Chengd20d6582009-10-01 01:33:39 +0000841 getKillRegState(OddDeadKill) | getUndefRegState(OddUndef));
Evan Chengf9f1da12009-06-18 02:04:01 +0000842 ++NumSTRD2STM;
843 }
Evan Cheng358dec52009-06-15 08:28:29 +0000844 } else {
845 // Split into two instructions.
Evan Chenge298ab22009-09-27 09:46:04 +0000846 assert((!isT2 || !OffReg) &&
847 "Thumb2 ldrd / strd does not encode offset register!");
848 unsigned NewOpc = (isLd)
849 ? (isT2 ? (OffImm < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDR)
850 : (isT2 ? (OffImm < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STR);
Evan Cheng358dec52009-06-15 08:28:29 +0000851 DebugLoc dl = MBBI->getDebugLoc();
852 // If this is a load and base register is killed, it may have been
853 // re-defed by the load, make sure the first load does not clobber it.
Evan Chengf9f1da12009-06-18 02:04:01 +0000854 if (isLd &&
Evan Cheng358dec52009-06-15 08:28:29 +0000855 (BaseKill || OffKill) &&
856 (TRI->regsOverlap(EvenReg, BaseReg) ||
857 (OffReg && TRI->regsOverlap(EvenReg, OffReg)))) {
858 assert(!TRI->regsOverlap(OddReg, BaseReg) &&
859 (!OffReg || !TRI->regsOverlap(OddReg, OffReg)));
Evan Chenge298ab22009-09-27 09:46:04 +0000860 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc,
861 OddReg, OddDeadKill, false,
862 BaseReg, false, BaseUndef, OffReg, false, OffUndef,
863 Pred, PredReg, TII, isT2);
864 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
865 EvenReg, EvenDeadKill, false,
866 BaseReg, BaseKill, BaseUndef, OffReg, OffKill, OffUndef,
867 Pred, PredReg, TII, isT2);
Evan Cheng358dec52009-06-15 08:28:29 +0000868 } else {
Evan Cheng974fe5d2009-06-19 01:59:04 +0000869 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +0000870 EvenReg, EvenDeadKill, EvenUndef,
871 BaseReg, false, BaseUndef, OffReg, false, OffUndef,
872 Pred, PredReg, TII, isT2);
Evan Cheng974fe5d2009-06-19 01:59:04 +0000873 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +0000874 OddReg, OddDeadKill, OddUndef,
875 BaseReg, BaseKill, BaseUndef, OffReg, OffKill, OffUndef,
876 Pred, PredReg, TII, isT2);
Evan Cheng358dec52009-06-15 08:28:29 +0000877 }
Evan Chengf9f1da12009-06-18 02:04:01 +0000878 if (isLd)
879 ++NumLDRD2LDR;
880 else
881 ++NumSTRD2STR;
Evan Cheng358dec52009-06-15 08:28:29 +0000882 }
883
884 MBBI = prior(MBBI);
885 MBB.erase(MI);
886 }
887 return false;
888}
889
Evan Chenga8e29892007-01-19 07:51:42 +0000890/// LoadStoreMultipleOpti - An optimization pass to turn multiple LDR / STR
891/// ops of the same base and incrementing offset into LDM / STM ops.
892bool ARMLoadStoreOpt::LoadStoreMultipleOpti(MachineBasicBlock &MBB) {
893 unsigned NumMerges = 0;
894 unsigned NumMemOps = 0;
895 MemOpQueue MemOps;
896 unsigned CurrBase = 0;
897 int CurrOpc = -1;
898 unsigned CurrSize = 0;
Evan Cheng44bec522007-05-15 01:29:07 +0000899 ARMCC::CondCodes CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +0000900 unsigned CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000901 unsigned Position = 0;
Evan Cheng5ba71882009-06-05 17:56:14 +0000902 SmallVector<MachineBasicBlock::iterator,4> Merges;
Evan Chengcc1c4272007-03-06 18:02:41 +0000903
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000904 RS->enterBasicBlock(&MBB);
Evan Chenga8e29892007-01-19 07:51:42 +0000905 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
906 while (MBBI != E) {
Evan Cheng358dec52009-06-15 08:28:29 +0000907 if (FixInvalidRegPairOp(MBB, MBBI))
908 continue;
909
Evan Chenga8e29892007-01-19 07:51:42 +0000910 bool Advance = false;
911 bool TryMerge = false;
912 bool Clobber = false;
913
Evan Chengcc1c4272007-03-06 18:02:41 +0000914 bool isMemOp = isMemoryOp(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +0000915 if (isMemOp) {
Evan Chengcc1c4272007-03-06 18:02:41 +0000916 int Opcode = MBBI->getOpcode();
Evan Chengcc1c4272007-03-06 18:02:41 +0000917 unsigned Size = getLSMultipleTransferSize(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +0000918 unsigned Base = MBBI->getOperand(1).getReg();
Evan Cheng0e1d3792007-07-05 07:18:20 +0000919 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000920 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MBBI, PredReg);
Evan Chenge7d6df72009-06-13 09:12:55 +0000921 int Offset = getMemoryOpOffset(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +0000922 // Watch out for:
923 // r4 := ldr [r5]
924 // r5 := ldr [r5, #4]
925 // r6 := ldr [r5, #8]
926 //
927 // The second ldr has effectively broken the chain even though it
928 // looks like the later ldr(s) use the same base register. Try to
929 // merge the ldr's so far, including this one. But don't try to
930 // combine the following ldr(s).
Evan Cheng45032f22009-07-09 23:11:34 +0000931 Clobber = (isi32Load(Opcode) && Base == MBBI->getOperand(0).getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000932 if (CurrBase == 0 && !Clobber) {
933 // Start of a new chain.
934 CurrBase = Base;
935 CurrOpc = Opcode;
936 CurrSize = Size;
Evan Cheng44bec522007-05-15 01:29:07 +0000937 CurrPred = Pred;
Evan Cheng0e1d3792007-07-05 07:18:20 +0000938 CurrPredReg = PredReg;
Evan Chenga8e29892007-01-19 07:51:42 +0000939 MemOps.push_back(MemOpQueueEntry(Offset, Position, MBBI));
940 NumMemOps++;
941 Advance = true;
942 } else {
943 if (Clobber) {
944 TryMerge = true;
945 Advance = true;
946 }
947
Evan Cheng44bec522007-05-15 01:29:07 +0000948 if (CurrOpc == Opcode && CurrBase == Base && CurrPred == Pred) {
Evan Cheng0e1d3792007-07-05 07:18:20 +0000949 // No need to match PredReg.
Evan Chenga8e29892007-01-19 07:51:42 +0000950 // Continue adding to the queue.
951 if (Offset > MemOps.back().Offset) {
952 MemOps.push_back(MemOpQueueEntry(Offset, Position, MBBI));
953 NumMemOps++;
954 Advance = true;
955 } else {
956 for (MemOpQueueIter I = MemOps.begin(), E = MemOps.end();
957 I != E; ++I) {
958 if (Offset < I->Offset) {
959 MemOps.insert(I, MemOpQueueEntry(Offset, Position, MBBI));
960 NumMemOps++;
961 Advance = true;
962 break;
963 } else if (Offset == I->Offset) {
964 // Collision! This can't be merged!
965 break;
966 }
967 }
968 }
969 }
970 }
971 }
972
973 if (Advance) {
974 ++Position;
975 ++MBBI;
Evan Chengfaf93aa2009-10-22 06:47:35 +0000976 if (MBBI == E)
977 // Reach the end of the block, try merging the memory instructions.
978 TryMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000979 } else
980 TryMerge = true;
981
982 if (TryMerge) {
983 if (NumMemOps > 1) {
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000984 // Try to find a free register to use as a new base in case it's needed.
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000985 // First advance to the instruction just before the start of the chain.
Evan Cheng11788fd2007-03-08 02:55:08 +0000986 AdvanceRS(MBB, MemOps);
Jakob Stoklund Olesenc0823fe2009-08-18 21:14:54 +0000987 // Find a scratch register.
Jim Grosbache11a8f52009-09-11 19:49:06 +0000988 unsigned Scratch = RS->FindUnusedReg(ARM::GPRRegisterClass);
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000989 // Process the load / store instructions.
990 RS->forward(prior(MBBI));
991
992 // Merge ops.
Evan Cheng5ba71882009-06-05 17:56:14 +0000993 Merges.clear();
994 MergeLDR_STR(MBB, 0, CurrBase, CurrOpc, CurrSize,
995 CurrPred, CurrPredReg, Scratch, MemOps, Merges);
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000996
Evan Chenga8e29892007-01-19 07:51:42 +0000997 // Try folding preceeding/trailing base inc/dec into the generated
998 // LDM/STM ops.
Evan Cheng5ba71882009-06-05 17:56:14 +0000999 for (unsigned i = 0, e = Merges.size(); i < e; ++i)
Evan Cheng45032f22009-07-09 23:11:34 +00001000 if (MergeBaseUpdateLSMultiple(MBB, Merges[i], Advance, MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +00001001 ++NumMerges;
Evan Cheng5ba71882009-06-05 17:56:14 +00001002 NumMerges += Merges.size();
Evan Chenga8e29892007-01-19 07:51:42 +00001003
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001004 // Try folding preceeding/trailing base inc/dec into those load/store
1005 // that were not merged to form LDM/STM ops.
1006 for (unsigned i = 0; i != NumMemOps; ++i)
1007 if (!MemOps[i].Merged)
Evan Cheng45032f22009-07-09 23:11:34 +00001008 if (MergeBaseUpdateLoadStore(MBB, MemOps[i].MBBI, TII,Advance,MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +00001009 ++NumMerges;
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001010
Jim Grosbach764ab522009-08-11 15:33:49 +00001011 // RS may be pointing to an instruction that's deleted.
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001012 RS->skipTo(prior(MBBI));
Evan Cheng14883262009-06-04 01:15:28 +00001013 } else if (NumMemOps == 1) {
1014 // Try folding preceeding/trailing base inc/dec into the single
1015 // load/store.
Evan Cheng45032f22009-07-09 23:11:34 +00001016 if (MergeBaseUpdateLoadStore(MBB, MemOps[0].MBBI, TII, Advance, MBBI)) {
Evan Cheng14883262009-06-04 01:15:28 +00001017 ++NumMerges;
1018 RS->forward(prior(MBBI));
1019 }
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001020 }
Evan Chenga8e29892007-01-19 07:51:42 +00001021
1022 CurrBase = 0;
1023 CurrOpc = -1;
Evan Cheng44bec522007-05-15 01:29:07 +00001024 CurrSize = 0;
1025 CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001026 CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001027 if (NumMemOps) {
1028 MemOps.clear();
1029 NumMemOps = 0;
1030 }
1031
1032 // If iterator hasn't been advanced and this is not a memory op, skip it.
1033 // It can't start a new chain anyway.
1034 if (!Advance && !isMemOp && MBBI != E) {
1035 ++Position;
1036 ++MBBI;
1037 }
1038 }
1039 }
1040 return NumMerges > 0;
1041}
1042
Evan Chenge7d6df72009-06-13 09:12:55 +00001043namespace {
1044 struct OffsetCompare {
1045 bool operator()(const MachineInstr *LHS, const MachineInstr *RHS) const {
1046 int LOffset = getMemoryOpOffset(LHS);
1047 int ROffset = getMemoryOpOffset(RHS);
1048 assert(LHS == RHS || LOffset != ROffset);
1049 return LOffset > ROffset;
1050 }
1051 };
1052}
1053
Evan Chenga8e29892007-01-19 07:51:42 +00001054/// MergeReturnIntoLDM - If this is a exit BB, try merging the return op
1055/// (bx lr) into the preceeding stack restore so it directly restore the value
1056/// of LR into pc.
1057/// ldmfd sp!, {r7, lr}
1058/// bx lr
1059/// =>
1060/// ldmfd sp!, {r7, pc}
1061bool ARMLoadStoreOpt::MergeReturnIntoLDM(MachineBasicBlock &MBB) {
1062 if (MBB.empty()) return false;
1063
1064 MachineBasicBlock::iterator MBBI = prior(MBB.end());
Evan Cheng45032f22009-07-09 23:11:34 +00001065 if (MBBI != MBB.begin() &&
Evan Cheng446c4282009-07-11 06:43:01 +00001066 (MBBI->getOpcode() == ARM::BX_RET || MBBI->getOpcode() == ARM::tBX_RET)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001067 MachineInstr *PrevMI = prior(MBBI);
Evan Cheng45032f22009-07-09 23:11:34 +00001068 if (PrevMI->getOpcode() == ARM::LDM || PrevMI->getOpcode() == ARM::t2LDM) {
Evan Chenga8e29892007-01-19 07:51:42 +00001069 MachineOperand &MO = PrevMI->getOperand(PrevMI->getNumOperands()-1);
Evan Cheng27934da2009-08-04 01:43:45 +00001070 if (MO.getReg() != ARM::LR)
1071 return false;
1072 unsigned NewOpc = isThumb2 ? ARM::t2LDM_RET : ARM::LDM_RET;
1073 PrevMI->setDesc(TII->get(NewOpc));
1074 MO.setReg(ARM::PC);
1075 MBB.erase(MBBI);
1076 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00001077 }
1078 }
1079 return false;
1080}
1081
1082bool ARMLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Chengcc1c4272007-03-06 18:02:41 +00001083 const TargetMachine &TM = Fn.getTarget();
Evan Cheng603b83e2007-03-07 20:30:36 +00001084 AFI = Fn.getInfo<ARMFunctionInfo>();
Evan Chengcc1c4272007-03-06 18:02:41 +00001085 TII = TM.getInstrInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001086 TRI = TM.getRegisterInfo();
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001087 RS = new RegScavenger();
Evan Cheng45032f22009-07-09 23:11:34 +00001088 isThumb2 = AFI->isThumb2Function();
Evan Chengcc1c4272007-03-06 18:02:41 +00001089
Evan Chenga8e29892007-01-19 07:51:42 +00001090 bool Modified = false;
1091 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1092 ++MFI) {
1093 MachineBasicBlock &MBB = *MFI;
1094 Modified |= LoadStoreMultipleOpti(MBB);
1095 Modified |= MergeReturnIntoLDM(MBB);
1096 }
Evan Chengcc1c4272007-03-06 18:02:41 +00001097
1098 delete RS;
Evan Chenga8e29892007-01-19 07:51:42 +00001099 return Modified;
1100}
Evan Chenge7d6df72009-06-13 09:12:55 +00001101
1102
1103/// ARMPreAllocLoadStoreOpt - Pre- register allocation pass that move
1104/// load / stores from consecutive locations close to make it more
1105/// likely they will be combined later.
1106
1107namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +00001108 struct ARMPreAllocLoadStoreOpt : public MachineFunctionPass{
Evan Chenge7d6df72009-06-13 09:12:55 +00001109 static char ID;
1110 ARMPreAllocLoadStoreOpt() : MachineFunctionPass(&ID) {}
1111
Evan Cheng358dec52009-06-15 08:28:29 +00001112 const TargetData *TD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001113 const TargetInstrInfo *TII;
1114 const TargetRegisterInfo *TRI;
Evan Cheng358dec52009-06-15 08:28:29 +00001115 const ARMSubtarget *STI;
Evan Chenge7d6df72009-06-13 09:12:55 +00001116 MachineRegisterInfo *MRI;
Evan Chengeef490f2009-09-25 21:44:53 +00001117 MachineFunction *MF;
Evan Chenge7d6df72009-06-13 09:12:55 +00001118
1119 virtual bool runOnMachineFunction(MachineFunction &Fn);
1120
1121 virtual const char *getPassName() const {
1122 return "ARM pre- register allocation load / store optimization pass";
1123 }
1124
1125 private:
Evan Chengd780f352009-06-15 20:54:56 +00001126 bool CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1, DebugLoc &dl,
1127 unsigned &NewOpc, unsigned &EvenReg,
1128 unsigned &OddReg, unsigned &BaseReg,
Evan Chenge298ab22009-09-27 09:46:04 +00001129 unsigned &OffReg, int &Offset,
Evan Chengeef490f2009-09-25 21:44:53 +00001130 unsigned &PredReg, ARMCC::CondCodes &Pred,
1131 bool &isT2);
Evan Chenge7d6df72009-06-13 09:12:55 +00001132 bool RescheduleOps(MachineBasicBlock *MBB,
1133 SmallVector<MachineInstr*, 4> &Ops,
1134 unsigned Base, bool isLd,
1135 DenseMap<MachineInstr*, unsigned> &MI2LocMap);
1136 bool RescheduleLoadStoreInstrs(MachineBasicBlock *MBB);
1137 };
1138 char ARMPreAllocLoadStoreOpt::ID = 0;
1139}
1140
1141bool ARMPreAllocLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Cheng358dec52009-06-15 08:28:29 +00001142 TD = Fn.getTarget().getTargetData();
Evan Chenge7d6df72009-06-13 09:12:55 +00001143 TII = Fn.getTarget().getInstrInfo();
1144 TRI = Fn.getTarget().getRegisterInfo();
Evan Cheng358dec52009-06-15 08:28:29 +00001145 STI = &Fn.getTarget().getSubtarget<ARMSubtarget>();
Evan Chenge7d6df72009-06-13 09:12:55 +00001146 MRI = &Fn.getRegInfo();
Evan Chengeef490f2009-09-25 21:44:53 +00001147 MF = &Fn;
Evan Chenge7d6df72009-06-13 09:12:55 +00001148
1149 bool Modified = false;
1150 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1151 ++MFI)
1152 Modified |= RescheduleLoadStoreInstrs(MFI);
1153
1154 return Modified;
1155}
1156
Evan Chengae69a2a2009-06-19 23:17:27 +00001157static bool IsSafeAndProfitableToMove(bool isLd, unsigned Base,
1158 MachineBasicBlock::iterator I,
1159 MachineBasicBlock::iterator E,
1160 SmallPtrSet<MachineInstr*, 4> &MemOps,
1161 SmallSet<unsigned, 4> &MemRegs,
1162 const TargetRegisterInfo *TRI) {
Evan Chenge7d6df72009-06-13 09:12:55 +00001163 // Are there stores / loads / calls between them?
1164 // FIXME: This is overly conservative. We should make use of alias information
1165 // some day.
Evan Chengae69a2a2009-06-19 23:17:27 +00001166 SmallSet<unsigned, 4> AddedRegPressure;
Evan Chenge7d6df72009-06-13 09:12:55 +00001167 while (++I != E) {
Evan Chengae69a2a2009-06-19 23:17:27 +00001168 if (MemOps.count(&*I))
1169 continue;
Evan Chenge7d6df72009-06-13 09:12:55 +00001170 const TargetInstrDesc &TID = I->getDesc();
1171 if (TID.isCall() || TID.isTerminator() || TID.hasUnmodeledSideEffects())
1172 return false;
1173 if (isLd && TID.mayStore())
1174 return false;
1175 if (!isLd) {
1176 if (TID.mayLoad())
1177 return false;
1178 // It's not safe to move the first 'str' down.
1179 // str r1, [r0]
1180 // strh r5, [r0]
1181 // str r4, [r0, #+4]
Evan Chengae69a2a2009-06-19 23:17:27 +00001182 if (TID.mayStore())
Evan Chenge7d6df72009-06-13 09:12:55 +00001183 return false;
1184 }
1185 for (unsigned j = 0, NumOps = I->getNumOperands(); j != NumOps; ++j) {
1186 MachineOperand &MO = I->getOperand(j);
Evan Chengae69a2a2009-06-19 23:17:27 +00001187 if (!MO.isReg())
1188 continue;
1189 unsigned Reg = MO.getReg();
1190 if (MO.isDef() && TRI->regsOverlap(Reg, Base))
Evan Chenge7d6df72009-06-13 09:12:55 +00001191 return false;
Evan Chengae69a2a2009-06-19 23:17:27 +00001192 if (Reg != Base && !MemRegs.count(Reg))
1193 AddedRegPressure.insert(Reg);
Evan Chenge7d6df72009-06-13 09:12:55 +00001194 }
1195 }
Evan Chengae69a2a2009-06-19 23:17:27 +00001196
1197 // Estimate register pressure increase due to the transformation.
1198 if (MemRegs.size() <= 4)
1199 // Ok if we are moving small number of instructions.
1200 return true;
1201 return AddedRegPressure.size() <= MemRegs.size() * 2;
Evan Chenge7d6df72009-06-13 09:12:55 +00001202}
1203
Evan Chengd780f352009-06-15 20:54:56 +00001204bool
1205ARMPreAllocLoadStoreOpt::CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1,
1206 DebugLoc &dl,
1207 unsigned &NewOpc, unsigned &EvenReg,
1208 unsigned &OddReg, unsigned &BaseReg,
Evan Chenge298ab22009-09-27 09:46:04 +00001209 unsigned &OffReg, int &Offset,
Evan Chengd780f352009-06-15 20:54:56 +00001210 unsigned &PredReg,
Evan Chengeef490f2009-09-25 21:44:53 +00001211 ARMCC::CondCodes &Pred,
1212 bool &isT2) {
Evan Chengfa1be5d2009-09-29 07:07:30 +00001213 // Make sure we're allowed to generate LDRD/STRD.
1214 if (!STI->hasV5TEOps())
1215 return false;
1216
Jim Grosbache5165492009-11-09 00:11:35 +00001217 // FIXME: VLDRS / VSTRS -> VLDRD / VSTRD
Evan Chengeef490f2009-09-25 21:44:53 +00001218 unsigned Scale = 1;
Evan Chengd780f352009-06-15 20:54:56 +00001219 unsigned Opcode = Op0->getOpcode();
1220 if (Opcode == ARM::LDR)
1221 NewOpc = ARM::LDRD;
1222 else if (Opcode == ARM::STR)
1223 NewOpc = ARM::STRD;
Evan Chengeef490f2009-09-25 21:44:53 +00001224 else if (Opcode == ARM::t2LDRi8 || Opcode == ARM::t2LDRi12) {
1225 NewOpc = ARM::t2LDRDi8;
1226 Scale = 4;
1227 isT2 = true;
1228 } else if (Opcode == ARM::t2STRi8 || Opcode == ARM::t2STRi12) {
1229 NewOpc = ARM::t2STRDi8;
1230 Scale = 4;
1231 isT2 = true;
1232 } else
1233 return false;
1234
Evan Cheng8f05c102009-09-26 02:43:36 +00001235 // Make sure the offset registers match.
Evan Chengeef490f2009-09-25 21:44:53 +00001236 if (!isT2 &&
1237 (Op0->getOperand(2).getReg() != Op1->getOperand(2).getReg()))
1238 return false;
Evan Chengd780f352009-06-15 20:54:56 +00001239
1240 // Must sure the base address satisfies i64 ld / st alignment requirement.
1241 if (!Op0->hasOneMemOperand() ||
Dan Gohmanc76909a2009-09-25 20:36:54 +00001242 !(*Op0->memoperands_begin())->getValue() ||
1243 (*Op0->memoperands_begin())->isVolatile())
Evan Cheng358dec52009-06-15 08:28:29 +00001244 return false;
1245
Dan Gohmanc76909a2009-09-25 20:36:54 +00001246 unsigned Align = (*Op0->memoperands_begin())->getAlignment();
Evan Chengeef490f2009-09-25 21:44:53 +00001247 Function *Func = MF->getFunction();
Evan Cheng358dec52009-06-15 08:28:29 +00001248 unsigned ReqAlign = STI->hasV6Ops()
Evan Chengeef490f2009-09-25 21:44:53 +00001249 ? TD->getPrefTypeAlignment(Type::getInt64Ty(Func->getContext()))
1250 : 8; // Pre-v6 need 8-byte align
Evan Chengd780f352009-06-15 20:54:56 +00001251 if (Align < ReqAlign)
1252 return false;
1253
1254 // Then make sure the immediate offset fits.
1255 int OffImm = getMemoryOpOffset(Op0);
Evan Chenge298ab22009-09-27 09:46:04 +00001256 if (isT2) {
1257 if (OffImm < 0) {
1258 if (OffImm < -255)
1259 // Can't fall back to t2LDRi8 / t2STRi8.
1260 return false;
1261 } else {
1262 int Limit = (1 << 8) * Scale;
1263 if (OffImm >= Limit || (OffImm & (Scale-1)))
1264 return false;
1265 }
Evan Chengeef490f2009-09-25 21:44:53 +00001266 Offset = OffImm;
Evan Chenge298ab22009-09-27 09:46:04 +00001267 } else {
1268 ARM_AM::AddrOpc AddSub = ARM_AM::add;
1269 if (OffImm < 0) {
1270 AddSub = ARM_AM::sub;
1271 OffImm = - OffImm;
1272 }
1273 int Limit = (1 << 8) * Scale;
1274 if (OffImm >= Limit || (OffImm & (Scale-1)))
1275 return false;
Evan Chengeef490f2009-09-25 21:44:53 +00001276 Offset = ARM_AM::getAM3Opc(AddSub, OffImm);
Evan Chenge298ab22009-09-27 09:46:04 +00001277 }
Evan Chengd780f352009-06-15 20:54:56 +00001278 EvenReg = Op0->getOperand(0).getReg();
Evan Cheng67586072009-06-15 21:18:20 +00001279 OddReg = Op1->getOperand(0).getReg();
Evan Chengd780f352009-06-15 20:54:56 +00001280 if (EvenReg == OddReg)
1281 return false;
1282 BaseReg = Op0->getOperand(1).getReg();
Evan Chengeef490f2009-09-25 21:44:53 +00001283 if (!isT2)
1284 OffReg = Op0->getOperand(2).getReg();
Evan Cheng8fb90362009-08-08 03:20:32 +00001285 Pred = llvm::getInstrPredicate(Op0, PredReg);
Evan Chengd780f352009-06-15 20:54:56 +00001286 dl = Op0->getDebugLoc();
1287 return true;
Evan Cheng358dec52009-06-15 08:28:29 +00001288}
1289
Evan Chenge7d6df72009-06-13 09:12:55 +00001290bool ARMPreAllocLoadStoreOpt::RescheduleOps(MachineBasicBlock *MBB,
1291 SmallVector<MachineInstr*, 4> &Ops,
1292 unsigned Base, bool isLd,
1293 DenseMap<MachineInstr*, unsigned> &MI2LocMap) {
1294 bool RetVal = false;
1295
1296 // Sort by offset (in reverse order).
1297 std::sort(Ops.begin(), Ops.end(), OffsetCompare());
1298
1299 // The loads / stores of the same base are in order. Scan them from first to
1300 // last and check for the followins:
1301 // 1. Any def of base.
1302 // 2. Any gaps.
1303 while (Ops.size() > 1) {
1304 unsigned FirstLoc = ~0U;
1305 unsigned LastLoc = 0;
1306 MachineInstr *FirstOp = 0;
1307 MachineInstr *LastOp = 0;
1308 int LastOffset = 0;
Evan Chengf9f1da12009-06-18 02:04:01 +00001309 unsigned LastOpcode = 0;
Evan Chenge7d6df72009-06-13 09:12:55 +00001310 unsigned LastBytes = 0;
1311 unsigned NumMove = 0;
1312 for (int i = Ops.size() - 1; i >= 0; --i) {
1313 MachineInstr *Op = Ops[i];
1314 unsigned Loc = MI2LocMap[Op];
1315 if (Loc <= FirstLoc) {
1316 FirstLoc = Loc;
1317 FirstOp = Op;
1318 }
1319 if (Loc >= LastLoc) {
1320 LastLoc = Loc;
1321 LastOp = Op;
1322 }
1323
Evan Chengf9f1da12009-06-18 02:04:01 +00001324 unsigned Opcode = Op->getOpcode();
1325 if (LastOpcode && Opcode != LastOpcode)
1326 break;
1327
Evan Chenge7d6df72009-06-13 09:12:55 +00001328 int Offset = getMemoryOpOffset(Op);
1329 unsigned Bytes = getLSMultipleTransferSize(Op);
1330 if (LastBytes) {
1331 if (Bytes != LastBytes || Offset != (LastOffset + (int)Bytes))
1332 break;
1333 }
1334 LastOffset = Offset;
1335 LastBytes = Bytes;
Evan Chengf9f1da12009-06-18 02:04:01 +00001336 LastOpcode = Opcode;
Evan Chengeef490f2009-09-25 21:44:53 +00001337 if (++NumMove == 8) // FIXME: Tune this limit.
Evan Chenge7d6df72009-06-13 09:12:55 +00001338 break;
1339 }
1340
1341 if (NumMove <= 1)
1342 Ops.pop_back();
1343 else {
Evan Chengae69a2a2009-06-19 23:17:27 +00001344 SmallPtrSet<MachineInstr*, 4> MemOps;
1345 SmallSet<unsigned, 4> MemRegs;
1346 for (int i = NumMove-1; i >= 0; --i) {
1347 MemOps.insert(Ops[i]);
1348 MemRegs.insert(Ops[i]->getOperand(0).getReg());
1349 }
Evan Chenge7d6df72009-06-13 09:12:55 +00001350
1351 // Be conservative, if the instructions are too far apart, don't
1352 // move them. We want to limit the increase of register pressure.
Evan Chengae69a2a2009-06-19 23:17:27 +00001353 bool DoMove = (LastLoc - FirstLoc) <= NumMove*4; // FIXME: Tune this.
Evan Chenge7d6df72009-06-13 09:12:55 +00001354 if (DoMove)
Evan Chengae69a2a2009-06-19 23:17:27 +00001355 DoMove = IsSafeAndProfitableToMove(isLd, Base, FirstOp, LastOp,
1356 MemOps, MemRegs, TRI);
Evan Chenge7d6df72009-06-13 09:12:55 +00001357 if (!DoMove) {
1358 for (unsigned i = 0; i != NumMove; ++i)
1359 Ops.pop_back();
1360 } else {
1361 // This is the new location for the loads / stores.
1362 MachineBasicBlock::iterator InsertPos = isLd ? FirstOp : LastOp;
Evan Chengae69a2a2009-06-19 23:17:27 +00001363 while (InsertPos != MBB->end() && MemOps.count(InsertPos))
Evan Chenge7d6df72009-06-13 09:12:55 +00001364 ++InsertPos;
Evan Cheng358dec52009-06-15 08:28:29 +00001365
1366 // If we are moving a pair of loads / stores, see if it makes sense
1367 // to try to allocate a pair of registers that can form register pairs.
Evan Chengd780f352009-06-15 20:54:56 +00001368 MachineInstr *Op0 = Ops.back();
1369 MachineInstr *Op1 = Ops[Ops.size()-2];
1370 unsigned EvenReg = 0, OddReg = 0;
1371 unsigned BaseReg = 0, OffReg = 0, PredReg = 0;
1372 ARMCC::CondCodes Pred = ARMCC::AL;
Evan Chengeef490f2009-09-25 21:44:53 +00001373 bool isT2 = false;
Evan Chengd780f352009-06-15 20:54:56 +00001374 unsigned NewOpc = 0;
Evan Chenge298ab22009-09-27 09:46:04 +00001375 int Offset = 0;
Evan Chengd780f352009-06-15 20:54:56 +00001376 DebugLoc dl;
1377 if (NumMove == 2 && CanFormLdStDWord(Op0, Op1, dl, NewOpc,
1378 EvenReg, OddReg, BaseReg, OffReg,
Evan Chengeef490f2009-09-25 21:44:53 +00001379 Offset, PredReg, Pred, isT2)) {
Evan Chengd780f352009-06-15 20:54:56 +00001380 Ops.pop_back();
1381 Ops.pop_back();
Evan Cheng358dec52009-06-15 08:28:29 +00001382
Evan Chengd780f352009-06-15 20:54:56 +00001383 // Form the pair instruction.
Evan Chengf9f1da12009-06-18 02:04:01 +00001384 if (isLd) {
Evan Chengeef490f2009-09-25 21:44:53 +00001385 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos,
1386 dl, TII->get(NewOpc))
Evan Cheng358dec52009-06-15 08:28:29 +00001387 .addReg(EvenReg, RegState::Define)
1388 .addReg(OddReg, RegState::Define)
Evan Chengeef490f2009-09-25 21:44:53 +00001389 .addReg(BaseReg);
1390 if (!isT2)
1391 MIB.addReg(OffReg);
1392 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chengf9f1da12009-06-18 02:04:01 +00001393 ++NumLDRDFormed;
1394 } else {
Evan Chengeef490f2009-09-25 21:44:53 +00001395 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos,
1396 dl, TII->get(NewOpc))
Evan Cheng358dec52009-06-15 08:28:29 +00001397 .addReg(EvenReg)
1398 .addReg(OddReg)
Evan Chengeef490f2009-09-25 21:44:53 +00001399 .addReg(BaseReg);
1400 if (!isT2)
1401 MIB.addReg(OffReg);
1402 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chengf9f1da12009-06-18 02:04:01 +00001403 ++NumSTRDFormed;
1404 }
1405 MBB->erase(Op0);
1406 MBB->erase(Op1);
Evan Cheng358dec52009-06-15 08:28:29 +00001407
1408 // Add register allocation hints to form register pairs.
1409 MRI->setRegAllocationHint(EvenReg, ARMRI::RegPairEven, OddReg);
1410 MRI->setRegAllocationHint(OddReg, ARMRI::RegPairOdd, EvenReg);
Evan Chengd780f352009-06-15 20:54:56 +00001411 } else {
1412 for (unsigned i = 0; i != NumMove; ++i) {
1413 MachineInstr *Op = Ops.back();
1414 Ops.pop_back();
1415 MBB->splice(InsertPos, MBB, Op);
1416 }
Evan Chenge7d6df72009-06-13 09:12:55 +00001417 }
1418
1419 NumLdStMoved += NumMove;
1420 RetVal = true;
1421 }
1422 }
1423 }
1424
1425 return RetVal;
1426}
1427
1428bool
1429ARMPreAllocLoadStoreOpt::RescheduleLoadStoreInstrs(MachineBasicBlock *MBB) {
1430 bool RetVal = false;
1431
1432 DenseMap<MachineInstr*, unsigned> MI2LocMap;
1433 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2LdsMap;
1434 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2StsMap;
1435 SmallVector<unsigned, 4> LdBases;
1436 SmallVector<unsigned, 4> StBases;
1437
1438 unsigned Loc = 0;
1439 MachineBasicBlock::iterator MBBI = MBB->begin();
1440 MachineBasicBlock::iterator E = MBB->end();
1441 while (MBBI != E) {
1442 for (; MBBI != E; ++MBBI) {
1443 MachineInstr *MI = MBBI;
1444 const TargetInstrDesc &TID = MI->getDesc();
1445 if (TID.isCall() || TID.isTerminator()) {
1446 // Stop at barriers.
1447 ++MBBI;
1448 break;
1449 }
1450
1451 MI2LocMap[MI] = Loc++;
1452 if (!isMemoryOp(MI))
1453 continue;
1454 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +00001455 if (llvm::getInstrPredicate(MI, PredReg) != ARMCC::AL)
Evan Chenge7d6df72009-06-13 09:12:55 +00001456 continue;
1457
Evan Chengeef490f2009-09-25 21:44:53 +00001458 int Opc = MI->getOpcode();
Jim Grosbache5165492009-11-09 00:11:35 +00001459 bool isLd = isi32Load(Opc) || Opc == ARM::VLDRS || Opc == ARM::VLDRD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001460 unsigned Base = MI->getOperand(1).getReg();
1461 int Offset = getMemoryOpOffset(MI);
1462
1463 bool StopHere = false;
1464 if (isLd) {
1465 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1466 Base2LdsMap.find(Base);
1467 if (BI != Base2LdsMap.end()) {
1468 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1469 if (Offset == getMemoryOpOffset(BI->second[i])) {
1470 StopHere = true;
1471 break;
1472 }
1473 }
1474 if (!StopHere)
1475 BI->second.push_back(MI);
1476 } else {
1477 SmallVector<MachineInstr*, 4> MIs;
1478 MIs.push_back(MI);
1479 Base2LdsMap[Base] = MIs;
1480 LdBases.push_back(Base);
1481 }
1482 } else {
1483 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1484 Base2StsMap.find(Base);
1485 if (BI != Base2StsMap.end()) {
1486 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1487 if (Offset == getMemoryOpOffset(BI->second[i])) {
1488 StopHere = true;
1489 break;
1490 }
1491 }
1492 if (!StopHere)
1493 BI->second.push_back(MI);
1494 } else {
1495 SmallVector<MachineInstr*, 4> MIs;
1496 MIs.push_back(MI);
1497 Base2StsMap[Base] = MIs;
1498 StBases.push_back(Base);
1499 }
1500 }
1501
1502 if (StopHere) {
Evan Chengae69a2a2009-06-19 23:17:27 +00001503 // Found a duplicate (a base+offset combination that's seen earlier).
1504 // Backtrack.
Evan Chenge7d6df72009-06-13 09:12:55 +00001505 --Loc;
1506 break;
1507 }
1508 }
1509
1510 // Re-schedule loads.
1511 for (unsigned i = 0, e = LdBases.size(); i != e; ++i) {
1512 unsigned Base = LdBases[i];
1513 SmallVector<MachineInstr*, 4> &Lds = Base2LdsMap[Base];
1514 if (Lds.size() > 1)
1515 RetVal |= RescheduleOps(MBB, Lds, Base, true, MI2LocMap);
1516 }
1517
1518 // Re-schedule stores.
1519 for (unsigned i = 0, e = StBases.size(); i != e; ++i) {
1520 unsigned Base = StBases[i];
1521 SmallVector<MachineInstr*, 4> &Sts = Base2StsMap[Base];
1522 if (Sts.size() > 1)
1523 RetVal |= RescheduleOps(MBB, Sts, Base, false, MI2LocMap);
1524 }
1525
1526 if (MBBI != E) {
1527 Base2LdsMap.clear();
1528 Base2StsMap.clear();
1529 LdBases.clear();
1530 StBases.clear();
1531 }
1532 }
1533
1534 return RetVal;
1535}
1536
1537
1538/// createARMLoadStoreOptimizationPass - returns an instance of the load / store
1539/// optimization pass.
1540FunctionPass *llvm::createARMLoadStoreOptimizationPass(bool PreAlloc) {
1541 if (PreAlloc)
1542 return new ARMPreAllocLoadStoreOpt();
1543 return new ARMLoadStoreOpt();
1544}