blob: cc1f286d5719a2e4a73ecffd0e34720d30e3de31 [file] [log] [blame]
Chris Lattnerfd603822009-10-19 19:56:26 +00001//===-- ARMInstPrinter.cpp - Convert ARM MCInst to assembly syntax --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This class prints an ARM MCInst to a .s file.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "asm-printer"
Jim Grosbachd8be4102010-09-15 19:27:50 +000015#include "ARMBaseInfo.h"
Chris Lattnerfd603822009-10-19 19:56:26 +000016#include "ARMInstPrinter.h"
Chris Lattner61d35c22009-10-19 21:21:39 +000017#include "ARMAddressingModes.h"
Chris Lattnerfd603822009-10-19 19:56:26 +000018#include "llvm/MC/MCInst.h"
Chris Lattner61d35c22009-10-19 21:21:39 +000019#include "llvm/MC/MCAsmInfo.h"
Chris Lattner6f997762009-10-19 21:53:00 +000020#include "llvm/MC/MCExpr.h"
Johnny Chenc7b65912010-04-16 22:40:20 +000021#include "llvm/ADT/StringExtras.h"
Chris Lattner6f997762009-10-19 21:53:00 +000022#include "llvm/Support/raw_ostream.h"
Chris Lattnerfd603822009-10-19 19:56:26 +000023using namespace llvm;
24
Chris Lattner6274ec42010-10-28 21:37:33 +000025#define GET_INSTRUCTION_NAME
Chris Lattnerfd603822009-10-19 19:56:26 +000026#include "ARMGenAsmWriter.inc"
Chris Lattnerfd603822009-10-19 19:56:26 +000027
Chris Lattner6274ec42010-10-28 21:37:33 +000028StringRef ARMInstPrinter::getOpcodeName(unsigned Opcode) const {
29 return getInstructionName(Opcode);
30}
31
32
Chris Lattnerd3740872010-04-04 05:04:31 +000033void ARMInstPrinter::printInst(const MCInst *MI, raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +000034 // Check for MOVs and print canonical forms, instead.
35 if (MI->getOpcode() == ARM::MOVs) {
Jim Grosbache6be85e2010-09-17 22:36:38 +000036 // FIXME: Thumb variants?
Johnny Chen9e088762010-03-17 17:52:21 +000037 const MCOperand &Dst = MI->getOperand(0);
38 const MCOperand &MO1 = MI->getOperand(1);
39 const MCOperand &MO2 = MI->getOperand(2);
40 const MCOperand &MO3 = MI->getOperand(3);
41
42 O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm()));
Chris Lattner35c33bd2010-04-04 04:47:45 +000043 printSBitModifierOperand(MI, 6, O);
44 printPredicateOperand(MI, 4, O);
Johnny Chen9e088762010-03-17 17:52:21 +000045
46 O << '\t' << getRegisterName(Dst.getReg())
47 << ", " << getRegisterName(MO1.getReg());
48
49 if (ARM_AM::getSORegShOp(MO3.getImm()) == ARM_AM::rrx)
50 return;
51
52 O << ", ";
53
54 if (MO2.getReg()) {
55 O << getRegisterName(MO2.getReg());
56 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
57 } else {
58 O << "#" << ARM_AM::getSORegOffset(MO3.getImm());
59 }
60 return;
61 }
62
63 // A8.6.123 PUSH
64 if ((MI->getOpcode() == ARM::STM_UPD || MI->getOpcode() == ARM::t2STM_UPD) &&
65 MI->getOperand(0).getReg() == ARM::SP) {
66 const MCOperand &MO1 = MI->getOperand(2);
67 if (ARM_AM::getAM4SubMode(MO1.getImm()) == ARM_AM::db) {
68 O << '\t' << "push";
Chris Lattner35c33bd2010-04-04 04:47:45 +000069 printPredicateOperand(MI, 3, O);
Johnny Chen9e088762010-03-17 17:52:21 +000070 O << '\t';
Chris Lattner35c33bd2010-04-04 04:47:45 +000071 printRegisterList(MI, 5, O);
Johnny Chen9e088762010-03-17 17:52:21 +000072 return;
73 }
74 }
75
76 // A8.6.122 POP
77 if ((MI->getOpcode() == ARM::LDM_UPD || MI->getOpcode() == ARM::t2LDM_UPD) &&
78 MI->getOperand(0).getReg() == ARM::SP) {
79 const MCOperand &MO1 = MI->getOperand(2);
80 if (ARM_AM::getAM4SubMode(MO1.getImm()) == ARM_AM::ia) {
81 O << '\t' << "pop";
Chris Lattner35c33bd2010-04-04 04:47:45 +000082 printPredicateOperand(MI, 3, O);
Johnny Chen9e088762010-03-17 17:52:21 +000083 O << '\t';
Chris Lattner35c33bd2010-04-04 04:47:45 +000084 printRegisterList(MI, 5, O);
Johnny Chen9e088762010-03-17 17:52:21 +000085 return;
86 }
87 }
88
89 // A8.6.355 VPUSH
90 if ((MI->getOpcode() == ARM::VSTMS_UPD || MI->getOpcode() ==ARM::VSTMD_UPD) &&
91 MI->getOperand(0).getReg() == ARM::SP) {
92 const MCOperand &MO1 = MI->getOperand(2);
Bob Wilsond4bfd542010-08-27 23:18:17 +000093 if (ARM_AM::getAM4SubMode(MO1.getImm()) == ARM_AM::db) {
Johnny Chen9e088762010-03-17 17:52:21 +000094 O << '\t' << "vpush";
Chris Lattner35c33bd2010-04-04 04:47:45 +000095 printPredicateOperand(MI, 3, O);
Johnny Chen9e088762010-03-17 17:52:21 +000096 O << '\t';
Chris Lattner35c33bd2010-04-04 04:47:45 +000097 printRegisterList(MI, 5, O);
Johnny Chen9e088762010-03-17 17:52:21 +000098 return;
99 }
100 }
101
102 // A8.6.354 VPOP
103 if ((MI->getOpcode() == ARM::VLDMS_UPD || MI->getOpcode() ==ARM::VLDMD_UPD) &&
104 MI->getOperand(0).getReg() == ARM::SP) {
105 const MCOperand &MO1 = MI->getOperand(2);
Bob Wilsond4bfd542010-08-27 23:18:17 +0000106 if (ARM_AM::getAM4SubMode(MO1.getImm()) == ARM_AM::ia) {
Johnny Chen9e088762010-03-17 17:52:21 +0000107 O << '\t' << "vpop";
Chris Lattner35c33bd2010-04-04 04:47:45 +0000108 printPredicateOperand(MI, 3, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000109 O << '\t';
Chris Lattner35c33bd2010-04-04 04:47:45 +0000110 printRegisterList(MI, 5, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000111 return;
112 }
113 }
114
Chris Lattner35c33bd2010-04-04 04:47:45 +0000115 printInstruction(MI, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000116 }
Chris Lattnerfd603822009-10-19 19:56:26 +0000117
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000118void ARMInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000119 raw_ostream &O, const char *Modifier) {
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000120 const MCOperand &Op = MI->getOperand(OpNo);
121 if (Op.isReg()) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000122 unsigned Reg = Op.getReg();
Jim Grosbach35636282010-10-06 21:22:32 +0000123 O << getRegisterName(Reg);
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000124 } else if (Op.isImm()) {
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000125 assert((Modifier == 0 || Modifier[0] == 0) && "No modifiers supported");
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000126 O << '#' << Op.getImm();
127 } else {
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000128 assert((Modifier == 0 || Modifier[0] == 0) && "No modifiers supported");
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000129 assert(Op.isExpr() && "unknown operand kind in printOperand");
Chris Lattner8cb9a3b2010-01-18 00:37:40 +0000130 O << *Op.getExpr();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000131 }
132}
Chris Lattner61d35c22009-10-19 21:21:39 +0000133
Jim Grosbach74d7e6c2010-09-17 21:33:25 +0000134static void printSOImm(raw_ostream &O, int64_t V, raw_ostream *CommentStream,
Chris Lattner61d35c22009-10-19 21:21:39 +0000135 const MCAsmInfo *MAI) {
136 // Break it up into two parts that make up a shifter immediate.
Bob Wilsonb123b8b2010-04-13 02:11:48 +0000137 V = ARM_AM::getSOImmVal(V);
Chris Lattner61d35c22009-10-19 21:21:39 +0000138 assert(V != -1 && "Not a valid so_imm value!");
Jim Grosbach15d78982010-09-14 22:27:15 +0000139
Chris Lattner61d35c22009-10-19 21:21:39 +0000140 unsigned Imm = ARM_AM::getSOImmValImm(V);
141 unsigned Rot = ARM_AM::getSOImmValRot(V);
Jim Grosbach15d78982010-09-14 22:27:15 +0000142
Chris Lattner61d35c22009-10-19 21:21:39 +0000143 // Print low-level immediate formation info, per
144 // A5.1.3: "Data-processing operands - Immediate".
145 if (Rot) {
146 O << "#" << Imm << ", " << Rot;
147 // Pretty printed version.
Jim Grosbach74d7e6c2010-09-17 21:33:25 +0000148 if (CommentStream)
149 *CommentStream << (int)ARM_AM::rotr32(Imm, Rot) << "\n";
Chris Lattner61d35c22009-10-19 21:21:39 +0000150 } else {
151 O << "#" << Imm;
152 }
153}
154
155
156/// printSOImmOperand - SOImm is 4-bit rotate amount in bits 8-11 with 8-bit
157/// immediate in bits 0-7.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000158void ARMInstPrinter::printSOImmOperand(const MCInst *MI, unsigned OpNum,
159 raw_ostream &O) {
Chris Lattner61d35c22009-10-19 21:21:39 +0000160 const MCOperand &MO = MI->getOperand(OpNum);
161 assert(MO.isImm() && "Not a valid so_imm value!");
Jim Grosbach74d7e6c2010-09-17 21:33:25 +0000162 printSOImm(O, MO.getImm(), CommentStream, &MAI);
Chris Lattner61d35c22009-10-19 21:21:39 +0000163}
Chris Lattner084f87d2009-10-19 21:57:05 +0000164
Chris Lattner017d9472009-10-20 00:40:56 +0000165/// printSOImm2PartOperand - SOImm is broken into two pieces using a 'mov'
166/// followed by an 'orr' to materialize.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000167void ARMInstPrinter::printSOImm2PartOperand(const MCInst *MI, unsigned OpNum,
168 raw_ostream &O) {
Chris Lattner017d9472009-10-20 00:40:56 +0000169 // FIXME: REMOVE this method.
170 abort();
171}
172
173// so_reg is a 4-operand unit corresponding to register forms of the A5.1
174// "Addressing Mode 1 - Data-processing operands" forms. This includes:
175// REG 0 0 - e.g. R5
176// REG REG 0,SH_OPC - e.g. R5, ROR R3
177// REG 0 IMM,SH_OPC - e.g. R5, LSL #3
Chris Lattner35c33bd2010-04-04 04:47:45 +0000178void ARMInstPrinter::printSORegOperand(const MCInst *MI, unsigned OpNum,
179 raw_ostream &O) {
Chris Lattner017d9472009-10-20 00:40:56 +0000180 const MCOperand &MO1 = MI->getOperand(OpNum);
181 const MCOperand &MO2 = MI->getOperand(OpNum+1);
182 const MCOperand &MO3 = MI->getOperand(OpNum+2);
Jim Grosbach15d78982010-09-14 22:27:15 +0000183
Chris Lattner017d9472009-10-20 00:40:56 +0000184 O << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000185
Chris Lattner017d9472009-10-20 00:40:56 +0000186 // Print the shift opc.
Bob Wilson1d9125a2010-08-05 00:34:42 +0000187 ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO3.getImm());
188 O << ", " << ARM_AM::getShiftOpcStr(ShOpc);
Chris Lattner017d9472009-10-20 00:40:56 +0000189 if (MO2.getReg()) {
Bob Wilson1d9125a2010-08-05 00:34:42 +0000190 O << ' ' << getRegisterName(MO2.getReg());
Chris Lattner017d9472009-10-20 00:40:56 +0000191 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
Bob Wilson1d9125a2010-08-05 00:34:42 +0000192 } else if (ShOpc != ARM_AM::rrx) {
193 O << " #" << ARM_AM::getSORegOffset(MO3.getImm());
Chris Lattner017d9472009-10-20 00:40:56 +0000194 }
195}
Chris Lattner084f87d2009-10-19 21:57:05 +0000196
197
Chris Lattner35c33bd2010-04-04 04:47:45 +0000198void ARMInstPrinter::printAddrMode2Operand(const MCInst *MI, unsigned Op,
199 raw_ostream &O) {
Chris Lattner084f87d2009-10-19 21:57:05 +0000200 const MCOperand &MO1 = MI->getOperand(Op);
201 const MCOperand &MO2 = MI->getOperand(Op+1);
202 const MCOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbach15d78982010-09-14 22:27:15 +0000203
Chris Lattner084f87d2009-10-19 21:57:05 +0000204 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000205 printOperand(MI, Op, O);
Chris Lattner084f87d2009-10-19 21:57:05 +0000206 return;
207 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000208
Chris Lattner084f87d2009-10-19 21:57:05 +0000209 O << "[" << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000210
Chris Lattner084f87d2009-10-19 21:57:05 +0000211 if (!MO2.getReg()) {
Johnny Chen9e088762010-03-17 17:52:21 +0000212 if (ARM_AM::getAM2Offset(MO3.getImm())) // Don't print +0.
Chris Lattner084f87d2009-10-19 21:57:05 +0000213 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000214 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
215 << ARM_AM::getAM2Offset(MO3.getImm());
Chris Lattner084f87d2009-10-19 21:57:05 +0000216 O << "]";
217 return;
218 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000219
Chris Lattner084f87d2009-10-19 21:57:05 +0000220 O << ", "
Johnny Chen9e088762010-03-17 17:52:21 +0000221 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
222 << getRegisterName(MO2.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000223
Chris Lattner084f87d2009-10-19 21:57:05 +0000224 if (unsigned ShImm = ARM_AM::getAM2Offset(MO3.getImm()))
225 O << ", "
226 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO3.getImm()))
227 << " #" << ShImm;
228 O << "]";
Jim Grosbach15d78982010-09-14 22:27:15 +0000229}
Chris Lattnere306d8d2009-10-19 22:09:23 +0000230
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000231void ARMInstPrinter::printAddrMode2OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000232 unsigned OpNum,
233 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000234 const MCOperand &MO1 = MI->getOperand(OpNum);
235 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000236
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000237 if (!MO1.getReg()) {
238 unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm());
Johnny Chen9e088762010-03-17 17:52:21 +0000239 O << '#'
240 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
241 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000242 return;
243 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000244
Johnny Chen9e088762010-03-17 17:52:21 +0000245 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
246 << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000247
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000248 if (unsigned ShImm = ARM_AM::getAM2Offset(MO2.getImm()))
249 O << ", "
250 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO2.getImm()))
251 << " #" << ShImm;
252}
253
Chris Lattner35c33bd2010-04-04 04:47:45 +0000254void ARMInstPrinter::printAddrMode3Operand(const MCInst *MI, unsigned OpNum,
255 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000256 const MCOperand &MO1 = MI->getOperand(OpNum);
257 const MCOperand &MO2 = MI->getOperand(OpNum+1);
258 const MCOperand &MO3 = MI->getOperand(OpNum+2);
Jim Grosbach15d78982010-09-14 22:27:15 +0000259
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000260 O << '[' << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000261
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000262 if (MO2.getReg()) {
263 O << ", " << (char)ARM_AM::getAM3Op(MO3.getImm())
264 << getRegisterName(MO2.getReg()) << ']';
265 return;
266 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000267
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000268 if (unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm()))
269 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000270 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()))
271 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000272 O << ']';
273}
274
275void ARMInstPrinter::printAddrMode3OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000276 unsigned OpNum,
277 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000278 const MCOperand &MO1 = MI->getOperand(OpNum);
279 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000280
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000281 if (MO1.getReg()) {
282 O << (char)ARM_AM::getAM3Op(MO2.getImm())
283 << getRegisterName(MO1.getReg());
284 return;
285 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000286
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000287 unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm());
Johnny Chen9e088762010-03-17 17:52:21 +0000288 O << '#'
289 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm()))
290 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000291}
292
Jim Grosbache6913602010-11-03 01:01:43 +0000293void ARMInstPrinter::printLdStmModeOperand(const MCInst *MI, unsigned OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000294 raw_ostream &O,
Chris Lattnere306d8d2009-10-19 22:09:23 +0000295 const char *Modifier) {
Jim Grosbache6913602010-11-03 01:01:43 +0000296 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MI->getOperand(OpNum)
297 .getImm());
298 O << ARM_AM::getAMSubModeStr(Mode);
Chris Lattnere306d8d2009-10-19 22:09:23 +0000299}
300
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000301void ARMInstPrinter::printAddrMode5Operand(const MCInst *MI, unsigned OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000302 raw_ostream &O,
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000303 const char *Modifier) {
304 const MCOperand &MO1 = MI->getOperand(OpNum);
305 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000306
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000307 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000308 printOperand(MI, OpNum, O);
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000309 return;
310 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000311
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000312 O << "[" << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000313
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000314 if (unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm())) {
315 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000316 << ARM_AM::getAddrOpcStr(ARM_AM::getAM5Op(MO2.getImm()))
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000317 << ImmOffs*4;
318 }
319 O << "]";
320}
321
Chris Lattner35c33bd2010-04-04 04:47:45 +0000322void ARMInstPrinter::printAddrMode6Operand(const MCInst *MI, unsigned OpNum,
323 raw_ostream &O) {
Chris Lattner235e2f62009-10-20 06:22:33 +0000324 const MCOperand &MO1 = MI->getOperand(OpNum);
325 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000326
Bob Wilson226036e2010-03-20 22:13:40 +0000327 O << "[" << getRegisterName(MO1.getReg());
328 if (MO2.getImm()) {
329 // FIXME: Both darwin as and GNU as violate ARM docs here.
Bob Wilson273ff312010-07-14 23:54:43 +0000330 O << ", :" << (MO2.getImm() << 3);
Chris Lattner235e2f62009-10-20 06:22:33 +0000331 }
Bob Wilson226036e2010-03-20 22:13:40 +0000332 O << "]";
333}
334
335void ARMInstPrinter::printAddrMode6OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000336 unsigned OpNum,
337 raw_ostream &O) {
Bob Wilson226036e2010-03-20 22:13:40 +0000338 const MCOperand &MO = MI->getOperand(OpNum);
339 if (MO.getReg() == 0)
340 O << "!";
341 else
342 O << ", " << getRegisterName(MO.getReg());
Chris Lattner235e2f62009-10-20 06:22:33 +0000343}
344
345void ARMInstPrinter::printAddrModePCOperand(const MCInst *MI, unsigned OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000346 raw_ostream &O,
Chris Lattner235e2f62009-10-20 06:22:33 +0000347 const char *Modifier) {
Jim Grosbachb74ca9d2010-09-16 17:43:25 +0000348 // All instructions using addrmodepc are pseudos and should have been
349 // handled explicitly in printInstructionThroughMCStreamer(). If one got
350 // here, it wasn't, so something's wrong.
Jim Grosbachd30cfde2010-09-18 00:04:53 +0000351 llvm_unreachable("Unhandled PC-relative pseudo-instruction!");
Chris Lattner235e2f62009-10-20 06:22:33 +0000352}
353
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000354void ARMInstPrinter::printBitfieldInvMaskImmOperand(const MCInst *MI,
355 unsigned OpNum,
356 raw_ostream &O) {
Chris Lattner235e2f62009-10-20 06:22:33 +0000357 const MCOperand &MO = MI->getOperand(OpNum);
358 uint32_t v = ~MO.getImm();
359 int32_t lsb = CountTrailingZeros_32(v);
360 int32_t width = (32 - CountLeadingZeros_32 (v)) - lsb;
361 assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!");
362 O << '#' << lsb << ", #" << width;
363}
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000364
Johnny Chen1adc40c2010-08-12 20:46:17 +0000365void ARMInstPrinter::printMemBOption(const MCInst *MI, unsigned OpNum,
366 raw_ostream &O) {
367 unsigned val = MI->getOperand(OpNum).getImm();
368 O << ARM_MB::MemBOptToString(val);
369}
370
Bob Wilson22f5dc72010-08-16 18:27:34 +0000371void ARMInstPrinter::printShiftImmOperand(const MCInst *MI, unsigned OpNum,
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000372 raw_ostream &O) {
373 unsigned ShiftOp = MI->getOperand(OpNum).getImm();
374 ARM_AM::ShiftOpc Opc = ARM_AM::getSORegShOp(ShiftOp);
375 switch (Opc) {
376 case ARM_AM::no_shift:
377 return;
378 case ARM_AM::lsl:
379 O << ", lsl #";
380 break;
381 case ARM_AM::asr:
382 O << ", asr #";
383 break;
384 default:
Bob Wilson22f5dc72010-08-16 18:27:34 +0000385 assert(0 && "unexpected shift opcode for shift immediate operand");
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000386 }
387 O << ARM_AM::getSORegOffset(ShiftOp);
388}
389
Chris Lattner35c33bd2010-04-04 04:47:45 +0000390void ARMInstPrinter::printRegisterList(const MCInst *MI, unsigned OpNum,
391 raw_ostream &O) {
Chris Lattnere306d8d2009-10-19 22:09:23 +0000392 O << "{";
Johnny Chen9e088762010-03-17 17:52:21 +0000393 for (unsigned i = OpNum, e = MI->getNumOperands(); i != e; ++i) {
394 if (i != OpNum) O << ", ";
Chris Lattnere306d8d2009-10-19 22:09:23 +0000395 O << getRegisterName(MI->getOperand(i).getReg());
396 }
397 O << "}";
398}
Chris Lattner4d152222009-10-19 22:23:04 +0000399
Jim Grosbachb3af5de2010-10-13 21:00:04 +0000400void ARMInstPrinter::printSetendOperand(const MCInst *MI, unsigned OpNum,
401 raw_ostream &O) {
402 const MCOperand &Op = MI->getOperand(OpNum);
403 if (Op.getImm())
404 O << "be";
405 else
406 O << "le";
407}
408
Chris Lattner35c33bd2010-04-04 04:47:45 +0000409void ARMInstPrinter::printCPSOptionOperand(const MCInst *MI, unsigned OpNum,
410 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000411 const MCOperand &Op = MI->getOperand(OpNum);
412 unsigned option = Op.getImm();
413 unsigned mode = option & 31;
414 bool changemode = option >> 5 & 1;
415 unsigned AIF = option >> 6 & 7;
416 unsigned imod = option >> 9 & 3;
417 if (imod == 2)
418 O << "ie";
419 else if (imod == 3)
420 O << "id";
421 O << '\t';
422 if (imod > 1) {
423 if (AIF & 4) O << 'a';
424 if (AIF & 2) O << 'i';
425 if (AIF & 1) O << 'f';
426 if (AIF > 0 && changemode) O << ", ";
427 }
428 if (changemode)
429 O << '#' << mode;
430}
431
Chris Lattner35c33bd2010-04-04 04:47:45 +0000432void ARMInstPrinter::printMSRMaskOperand(const MCInst *MI, unsigned OpNum,
433 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000434 const MCOperand &Op = MI->getOperand(OpNum);
435 unsigned Mask = Op.getImm();
436 if (Mask) {
437 O << '_';
438 if (Mask & 8) O << 'f';
439 if (Mask & 4) O << 's';
440 if (Mask & 2) O << 'x';
441 if (Mask & 1) O << 'c';
442 }
443}
444
Chris Lattner35c33bd2010-04-04 04:47:45 +0000445void ARMInstPrinter::printNegZeroOperand(const MCInst *MI, unsigned OpNum,
446 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000447 const MCOperand &Op = MI->getOperand(OpNum);
448 O << '#';
449 if (Op.getImm() < 0)
450 O << '-' << (-Op.getImm() - 1);
451 else
452 O << Op.getImm();
453}
454
Chris Lattner35c33bd2010-04-04 04:47:45 +0000455void ARMInstPrinter::printPredicateOperand(const MCInst *MI, unsigned OpNum,
456 raw_ostream &O) {
Chris Lattner413ae252009-10-20 00:42:49 +0000457 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
458 if (CC != ARMCC::AL)
459 O << ARMCondCodeToString(CC);
460}
461
Jim Grosbach15d78982010-09-14 22:27:15 +0000462void ARMInstPrinter::printMandatoryPredicateOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000463 unsigned OpNum,
464 raw_ostream &O) {
Johnny Chen9d3acaa2010-03-02 17:57:15 +0000465 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
466 O << ARMCondCodeToString(CC);
467}
468
Chris Lattner35c33bd2010-04-04 04:47:45 +0000469void ARMInstPrinter::printSBitModifierOperand(const MCInst *MI, unsigned OpNum,
470 raw_ostream &O) {
Daniel Dunbara7cc6522009-10-20 22:10:05 +0000471 if (MI->getOperand(OpNum).getReg()) {
472 assert(MI->getOperand(OpNum).getReg() == ARM::CPSR &&
473 "Expect ARM CPSR register!");
Chris Lattner233917c2009-10-20 00:46:11 +0000474 O << 's';
475 }
476}
477
478
Chris Lattner4d152222009-10-19 22:23:04 +0000479
Chris Lattnera70e6442009-10-19 22:33:05 +0000480void ARMInstPrinter::printCPInstOperand(const MCInst *MI, unsigned OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000481 raw_ostream &O,
Chris Lattnera70e6442009-10-19 22:33:05 +0000482 const char *Modifier) {
483 // FIXME: remove this.
484 abort();
485}
Chris Lattner4d152222009-10-19 22:23:04 +0000486
Chris Lattner35c33bd2010-04-04 04:47:45 +0000487void ARMInstPrinter::printNoHashImmediate(const MCInst *MI, unsigned OpNum,
488 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000489 O << MI->getOperand(OpNum).getImm();
490}
491
492
Chris Lattner35c33bd2010-04-04 04:47:45 +0000493void ARMInstPrinter::printPCLabel(const MCInst *MI, unsigned OpNum,
494 raw_ostream &O) {
Jim Grosbachd30cfde2010-09-18 00:04:53 +0000495 llvm_unreachable("Unhandled PC-relative pseudo-instruction!");
Chris Lattner4d152222009-10-19 22:23:04 +0000496}
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000497
Chris Lattner35c33bd2010-04-04 04:47:45 +0000498void ARMInstPrinter::printThumbS4ImmOperand(const MCInst *MI, unsigned OpNum,
499 raw_ostream &O) {
Johnny Chen541ba7d2010-01-25 22:13:10 +0000500 O << "#" << MI->getOperand(OpNum).getImm() * 4;
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000501}
Johnny Chen9e088762010-03-17 17:52:21 +0000502
Chris Lattner35c33bd2010-04-04 04:47:45 +0000503void ARMInstPrinter::printThumbITMask(const MCInst *MI, unsigned OpNum,
504 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000505 // (3 - the number of trailing zeros) is the number of then / else.
506 unsigned Mask = MI->getOperand(OpNum).getImm();
507 unsigned CondBit0 = Mask >> 4 & 1;
508 unsigned NumTZ = CountTrailingZeros_32(Mask);
509 assert(NumTZ <= 3 && "Invalid IT mask!");
510 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
511 bool T = ((Mask >> Pos) & 1) == CondBit0;
512 if (T)
513 O << 't';
514 else
515 O << 'e';
516 }
517}
518
Chris Lattner35c33bd2010-04-04 04:47:45 +0000519void ARMInstPrinter::printThumbAddrModeRROperand(const MCInst *MI, unsigned Op,
520 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000521 const MCOperand &MO1 = MI->getOperand(Op);
522 const MCOperand &MO2 = MI->getOperand(Op+1);
523 O << "[" << getRegisterName(MO1.getReg());
524 O << ", " << getRegisterName(MO2.getReg()) << "]";
525}
526
527void ARMInstPrinter::printThumbAddrModeRI5Operand(const MCInst *MI, unsigned Op,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000528 raw_ostream &O,
Johnny Chen9e088762010-03-17 17:52:21 +0000529 unsigned Scale) {
530 const MCOperand &MO1 = MI->getOperand(Op);
531 const MCOperand &MO2 = MI->getOperand(Op+1);
532 const MCOperand &MO3 = MI->getOperand(Op+2);
533
534 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000535 printOperand(MI, Op, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000536 return;
537 }
538
539 O << "[" << getRegisterName(MO1.getReg());
540 if (MO3.getReg())
541 O << ", " << getRegisterName(MO3.getReg());
542 else if (unsigned ImmOffs = MO2.getImm())
543 O << ", #" << ImmOffs * Scale;
544 O << "]";
545}
546
Chris Lattner35c33bd2010-04-04 04:47:45 +0000547void ARMInstPrinter::printThumbAddrModeS1Operand(const MCInst *MI, unsigned Op,
548 raw_ostream &O) {
549 printThumbAddrModeRI5Operand(MI, Op, O, 1);
Johnny Chen9e088762010-03-17 17:52:21 +0000550}
551
Chris Lattner35c33bd2010-04-04 04:47:45 +0000552void ARMInstPrinter::printThumbAddrModeS2Operand(const MCInst *MI, unsigned Op,
553 raw_ostream &O) {
554 printThumbAddrModeRI5Operand(MI, Op, O, 2);
Johnny Chen9e088762010-03-17 17:52:21 +0000555}
556
Chris Lattner35c33bd2010-04-04 04:47:45 +0000557void ARMInstPrinter::printThumbAddrModeS4Operand(const MCInst *MI, unsigned Op,
558 raw_ostream &O) {
559 printThumbAddrModeRI5Operand(MI, Op, O, 4);
Johnny Chen9e088762010-03-17 17:52:21 +0000560}
561
Chris Lattner35c33bd2010-04-04 04:47:45 +0000562void ARMInstPrinter::printThumbAddrModeSPOperand(const MCInst *MI, unsigned Op,
563 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000564 const MCOperand &MO1 = MI->getOperand(Op);
565 const MCOperand &MO2 = MI->getOperand(Op+1);
566 O << "[" << getRegisterName(MO1.getReg());
567 if (unsigned ImmOffs = MO2.getImm())
568 O << ", #" << ImmOffs*4;
569 O << "]";
570}
571
Chris Lattner35c33bd2010-04-04 04:47:45 +0000572void ARMInstPrinter::printTBAddrMode(const MCInst *MI, unsigned OpNum,
573 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000574 O << "[pc, " << getRegisterName(MI->getOperand(OpNum).getReg());
575 if (MI->getOpcode() == ARM::t2TBH)
576 O << ", lsl #1";
577 O << ']';
578}
579
580// Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
581// register with shift forms.
582// REG 0 0 - e.g. R5
583// REG IMM, SH_OPC - e.g. R5, LSL #3
Chris Lattner35c33bd2010-04-04 04:47:45 +0000584void ARMInstPrinter::printT2SOOperand(const MCInst *MI, unsigned OpNum,
585 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000586 const MCOperand &MO1 = MI->getOperand(OpNum);
587 const MCOperand &MO2 = MI->getOperand(OpNum+1);
588
589 unsigned Reg = MO1.getReg();
590 O << getRegisterName(Reg);
591
592 // Print the shift opc.
Johnny Chen9e088762010-03-17 17:52:21 +0000593 assert(MO2.isImm() && "Not a valid t2_so_reg value!");
Bob Wilson1d9125a2010-08-05 00:34:42 +0000594 ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO2.getImm());
595 O << ", " << ARM_AM::getShiftOpcStr(ShOpc);
596 if (ShOpc != ARM_AM::rrx)
597 O << " #" << ARM_AM::getSORegOffset(MO2.getImm());
Johnny Chen9e088762010-03-17 17:52:21 +0000598}
599
Jim Grosbach458f2dc2010-10-25 20:00:01 +0000600void ARMInstPrinter::printAddrModeImm12Operand(const MCInst *MI, unsigned OpNum,
601 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000602 const MCOperand &MO1 = MI->getOperand(OpNum);
603 const MCOperand &MO2 = MI->getOperand(OpNum+1);
604
Jim Grosbach3e556122010-10-26 22:37:02 +0000605 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
606 printOperand(MI, OpNum, O);
607 return;
608 }
609
Johnny Chen9e088762010-03-17 17:52:21 +0000610 O << "[" << getRegisterName(MO1.getReg());
611
Jim Grosbach77aee8e2010-10-27 01:19:41 +0000612 int32_t OffImm = (int32_t)MO2.getImm();
Jim Grosbachab682a22010-10-28 18:34:10 +0000613 bool isSub = OffImm < 0;
614 // Special value for #-0. All others are normal.
615 if (OffImm == INT32_MIN)
616 OffImm = 0;
617 if (isSub)
Jim Grosbach77aee8e2010-10-27 01:19:41 +0000618 O << ", #-" << -OffImm;
619 else if (OffImm > 0)
Johnny Chen9e088762010-03-17 17:52:21 +0000620 O << ", #" << OffImm;
621 O << "]";
622}
623
624void ARMInstPrinter::printT2AddrModeImm8Operand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000625 unsigned OpNum,
626 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000627 const MCOperand &MO1 = MI->getOperand(OpNum);
628 const MCOperand &MO2 = MI->getOperand(OpNum+1);
629
630 O << "[" << getRegisterName(MO1.getReg());
631
632 int32_t OffImm = (int32_t)MO2.getImm();
633 // Don't print +0.
634 if (OffImm < 0)
635 O << ", #-" << -OffImm;
636 else if (OffImm > 0)
637 O << ", #" << OffImm;
638 O << "]";
639}
640
641void ARMInstPrinter::printT2AddrModeImm8s4Operand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000642 unsigned OpNum,
643 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000644 const MCOperand &MO1 = MI->getOperand(OpNum);
645 const MCOperand &MO2 = MI->getOperand(OpNum+1);
646
647 O << "[" << getRegisterName(MO1.getReg());
648
649 int32_t OffImm = (int32_t)MO2.getImm() / 4;
650 // Don't print +0.
651 if (OffImm < 0)
652 O << ", #-" << -OffImm * 4;
653 else if (OffImm > 0)
654 O << ", #" << OffImm * 4;
655 O << "]";
656}
657
658void ARMInstPrinter::printT2AddrModeImm8OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000659 unsigned OpNum,
660 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000661 const MCOperand &MO1 = MI->getOperand(OpNum);
662 int32_t OffImm = (int32_t)MO1.getImm();
663 // Don't print +0.
664 if (OffImm < 0)
665 O << "#-" << -OffImm;
666 else if (OffImm > 0)
667 O << "#" << OffImm;
668}
669
670void ARMInstPrinter::printT2AddrModeImm8s4OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000671 unsigned OpNum,
672 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000673 const MCOperand &MO1 = MI->getOperand(OpNum);
674 int32_t OffImm = (int32_t)MO1.getImm() / 4;
675 // Don't print +0.
676 if (OffImm < 0)
677 O << "#-" << -OffImm * 4;
678 else if (OffImm > 0)
679 O << "#" << OffImm * 4;
680}
681
682void ARMInstPrinter::printT2AddrModeSoRegOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000683 unsigned OpNum,
684 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000685 const MCOperand &MO1 = MI->getOperand(OpNum);
686 const MCOperand &MO2 = MI->getOperand(OpNum+1);
687 const MCOperand &MO3 = MI->getOperand(OpNum+2);
688
689 O << "[" << getRegisterName(MO1.getReg());
690
691 assert(MO2.getReg() && "Invalid so_reg load / store address!");
692 O << ", " << getRegisterName(MO2.getReg());
693
694 unsigned ShAmt = MO3.getImm();
695 if (ShAmt) {
696 assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!");
697 O << ", lsl #" << ShAmt;
698 }
699 O << "]";
700}
701
Chris Lattner35c33bd2010-04-04 04:47:45 +0000702void ARMInstPrinter::printVFPf32ImmOperand(const MCInst *MI, unsigned OpNum,
703 raw_ostream &O) {
Jim Grosbacha8e47b32010-09-16 03:45:21 +0000704 O << '#' << (float)MI->getOperand(OpNum).getFPImm();
Johnny Chen9e088762010-03-17 17:52:21 +0000705}
706
Chris Lattner35c33bd2010-04-04 04:47:45 +0000707void ARMInstPrinter::printVFPf64ImmOperand(const MCInst *MI, unsigned OpNum,
708 raw_ostream &O) {
Jim Grosbacha8e47b32010-09-16 03:45:21 +0000709 O << '#' << MI->getOperand(OpNum).getFPImm();
Johnny Chen9e088762010-03-17 17:52:21 +0000710}
711
Bob Wilson1a913ed2010-06-11 21:34:50 +0000712void ARMInstPrinter::printNEONModImmOperand(const MCInst *MI, unsigned OpNum,
713 raw_ostream &O) {
Bob Wilson6dce00c2010-07-13 04:44:34 +0000714 unsigned EncodedImm = MI->getOperand(OpNum).getImm();
715 unsigned EltBits;
716 uint64_t Val = ARM_AM::decodeNEONModImm(EncodedImm, EltBits);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000717 O << "#0x" << utohexstr(Val);
Johnny Chenc7b65912010-04-16 22:40:20 +0000718}