blob: 78d3e477975c860a264d453255eccc15869e1c00 [file] [log] [blame]
Chris Lattnerfd603822009-10-19 19:56:26 +00001//===-- ARMInstPrinter.cpp - Convert ARM MCInst to assembly syntax --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This class prints an ARM MCInst to a .s file.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "asm-printer"
Jim Grosbachd8be4102010-09-15 19:27:50 +000015#include "ARMBaseInfo.h"
Chris Lattnerfd603822009-10-19 19:56:26 +000016#include "ARMInstPrinter.h"
Chris Lattner61d35c22009-10-19 21:21:39 +000017#include "ARMAddressingModes.h"
Chris Lattnerfd603822009-10-19 19:56:26 +000018#include "llvm/MC/MCInst.h"
Chris Lattner61d35c22009-10-19 21:21:39 +000019#include "llvm/MC/MCAsmInfo.h"
Chris Lattner6f997762009-10-19 21:53:00 +000020#include "llvm/MC/MCExpr.h"
Johnny Chenc7b65912010-04-16 22:40:20 +000021#include "llvm/ADT/StringExtras.h"
Chris Lattner6f997762009-10-19 21:53:00 +000022#include "llvm/Support/raw_ostream.h"
Chris Lattnerfd603822009-10-19 19:56:26 +000023using namespace llvm;
24
Chris Lattner6274ec42010-10-28 21:37:33 +000025#define GET_INSTRUCTION_NAME
Chris Lattnerfd603822009-10-19 19:56:26 +000026#include "ARMGenAsmWriter.inc"
Chris Lattnerfd603822009-10-19 19:56:26 +000027
Chris Lattner6274ec42010-10-28 21:37:33 +000028StringRef ARMInstPrinter::getOpcodeName(unsigned Opcode) const {
29 return getInstructionName(Opcode);
30}
31
Rafael Espindolacde4ce42011-06-02 02:34:55 +000032void ARMInstPrinter::printRegName(raw_ostream &OS, unsigned RegNo) const {
33 OS << getRegisterName(RegNo);
Anton Korobeynikov57caad72011-03-05 18:43:32 +000034}
Chris Lattner6274ec42010-10-28 21:37:33 +000035
Chris Lattnerd3740872010-04-04 05:04:31 +000036void ARMInstPrinter::printInst(const MCInst *MI, raw_ostream &O) {
Bill Wendling04863d02010-11-13 10:40:19 +000037 unsigned Opcode = MI->getOpcode();
38
Johnny Chen9e088762010-03-17 17:52:21 +000039 // Check for MOVs and print canonical forms, instead.
Bill Wendling04863d02010-11-13 10:40:19 +000040 if (Opcode == ARM::MOVs) {
Jim Grosbache6be85e2010-09-17 22:36:38 +000041 // FIXME: Thumb variants?
Johnny Chen9e088762010-03-17 17:52:21 +000042 const MCOperand &Dst = MI->getOperand(0);
43 const MCOperand &MO1 = MI->getOperand(1);
44 const MCOperand &MO2 = MI->getOperand(2);
45 const MCOperand &MO3 = MI->getOperand(3);
46
47 O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm()));
Chris Lattner35c33bd2010-04-04 04:47:45 +000048 printSBitModifierOperand(MI, 6, O);
49 printPredicateOperand(MI, 4, O);
Johnny Chen9e088762010-03-17 17:52:21 +000050
51 O << '\t' << getRegisterName(Dst.getReg())
52 << ", " << getRegisterName(MO1.getReg());
53
54 if (ARM_AM::getSORegShOp(MO3.getImm()) == ARM_AM::rrx)
55 return;
56
57 O << ", ";
58
59 if (MO2.getReg()) {
60 O << getRegisterName(MO2.getReg());
61 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
62 } else {
63 O << "#" << ARM_AM::getSORegOffset(MO3.getImm());
64 }
65 return;
66 }
67
68 // A8.6.123 PUSH
Bill Wendling73fe34a2010-11-16 01:16:36 +000069 if ((Opcode == ARM::STMDB_UPD || Opcode == ARM::t2STMDB_UPD) &&
Johnny Chen9e088762010-03-17 17:52:21 +000070 MI->getOperand(0).getReg() == ARM::SP) {
Bill Wendling73fe34a2010-11-16 01:16:36 +000071 O << '\t' << "push";
72 printPredicateOperand(MI, 2, O);
Jim Grosbach41ad0c42010-12-03 20:33:01 +000073 if (Opcode == ARM::t2STMDB_UPD)
74 O << ".w";
Bill Wendling73fe34a2010-11-16 01:16:36 +000075 O << '\t';
76 printRegisterList(MI, 4, O);
77 return;
Johnny Chen9e088762010-03-17 17:52:21 +000078 }
79
80 // A8.6.122 POP
Bill Wendling73fe34a2010-11-16 01:16:36 +000081 if ((Opcode == ARM::LDMIA_UPD || Opcode == ARM::t2LDMIA_UPD) &&
Johnny Chen9e088762010-03-17 17:52:21 +000082 MI->getOperand(0).getReg() == ARM::SP) {
Bill Wendling73fe34a2010-11-16 01:16:36 +000083 O << '\t' << "pop";
84 printPredicateOperand(MI, 2, O);
Jim Grosbach41ad0c42010-12-03 20:33:01 +000085 if (Opcode == ARM::t2LDMIA_UPD)
86 O << ".w";
Bill Wendling73fe34a2010-11-16 01:16:36 +000087 O << '\t';
88 printRegisterList(MI, 4, O);
89 return;
Johnny Chen9e088762010-03-17 17:52:21 +000090 }
91
92 // A8.6.355 VPUSH
Bill Wendling73fe34a2010-11-16 01:16:36 +000093 if ((Opcode == ARM::VSTMSDB_UPD || Opcode == ARM::VSTMDDB_UPD) &&
Johnny Chen9e088762010-03-17 17:52:21 +000094 MI->getOperand(0).getReg() == ARM::SP) {
Bill Wendling73fe34a2010-11-16 01:16:36 +000095 O << '\t' << "vpush";
96 printPredicateOperand(MI, 2, O);
97 O << '\t';
98 printRegisterList(MI, 4, O);
99 return;
Johnny Chen9e088762010-03-17 17:52:21 +0000100 }
101
102 // A8.6.354 VPOP
Bill Wendling73fe34a2010-11-16 01:16:36 +0000103 if ((Opcode == ARM::VLDMSIA_UPD || Opcode == ARM::VLDMDIA_UPD) &&
Johnny Chen9e088762010-03-17 17:52:21 +0000104 MI->getOperand(0).getReg() == ARM::SP) {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000105 O << '\t' << "vpop";
106 printPredicateOperand(MI, 2, O);
107 O << '\t';
108 printRegisterList(MI, 4, O);
109 return;
Johnny Chen9e088762010-03-17 17:52:21 +0000110 }
111
Chris Lattner35c33bd2010-04-04 04:47:45 +0000112 printInstruction(MI, O);
Bill Wendling04863d02010-11-13 10:40:19 +0000113}
Chris Lattnerfd603822009-10-19 19:56:26 +0000114
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000115void ARMInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
Jim Grosbach0a2287b2010-11-03 01:11:15 +0000116 raw_ostream &O) {
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000117 const MCOperand &Op = MI->getOperand(OpNo);
118 if (Op.isReg()) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000119 unsigned Reg = Op.getReg();
Jim Grosbach35636282010-10-06 21:22:32 +0000120 O << getRegisterName(Reg);
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000121 } else if (Op.isImm()) {
122 O << '#' << Op.getImm();
123 } else {
124 assert(Op.isExpr() && "unknown operand kind in printOperand");
Chris Lattner8cb9a3b2010-01-18 00:37:40 +0000125 O << *Op.getExpr();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000126 }
127}
Chris Lattner61d35c22009-10-19 21:21:39 +0000128
Chris Lattner017d9472009-10-20 00:40:56 +0000129// so_reg is a 4-operand unit corresponding to register forms of the A5.1
130// "Addressing Mode 1 - Data-processing operands" forms. This includes:
131// REG 0 0 - e.g. R5
132// REG REG 0,SH_OPC - e.g. R5, ROR R3
133// REG 0 IMM,SH_OPC - e.g. R5, LSL #3
Chris Lattner35c33bd2010-04-04 04:47:45 +0000134void ARMInstPrinter::printSORegOperand(const MCInst *MI, unsigned OpNum,
135 raw_ostream &O) {
Chris Lattner017d9472009-10-20 00:40:56 +0000136 const MCOperand &MO1 = MI->getOperand(OpNum);
137 const MCOperand &MO2 = MI->getOperand(OpNum+1);
138 const MCOperand &MO3 = MI->getOperand(OpNum+2);
Jim Grosbach15d78982010-09-14 22:27:15 +0000139
Chris Lattner017d9472009-10-20 00:40:56 +0000140 O << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000141
Chris Lattner017d9472009-10-20 00:40:56 +0000142 // Print the shift opc.
Bob Wilson1d9125a2010-08-05 00:34:42 +0000143 ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO3.getImm());
144 O << ", " << ARM_AM::getShiftOpcStr(ShOpc);
Jim Grosbache8606dc2011-07-13 17:50:29 +0000145 if (ShOpc == ARM_AM::rrx)
146 return;
Chris Lattner017d9472009-10-20 00:40:56 +0000147 if (MO2.getReg()) {
Bob Wilson1d9125a2010-08-05 00:34:42 +0000148 O << ' ' << getRegisterName(MO2.getReg());
Chris Lattner017d9472009-10-20 00:40:56 +0000149 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
Bob Wilson1d9125a2010-08-05 00:34:42 +0000150 } else if (ShOpc != ARM_AM::rrx) {
151 O << " #" << ARM_AM::getSORegOffset(MO3.getImm());
Chris Lattner017d9472009-10-20 00:40:56 +0000152 }
153}
Chris Lattner084f87d2009-10-19 21:57:05 +0000154
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000155//===--------------------------------------------------------------------===//
156// Addressing Mode #2
157//===--------------------------------------------------------------------===//
158
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000159void ARMInstPrinter::printAM2PreOrOffsetIndexOp(const MCInst *MI, unsigned Op,
160 raw_ostream &O) {
Chris Lattner084f87d2009-10-19 21:57:05 +0000161 const MCOperand &MO1 = MI->getOperand(Op);
162 const MCOperand &MO2 = MI->getOperand(Op+1);
163 const MCOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbach15d78982010-09-14 22:27:15 +0000164
Chris Lattner084f87d2009-10-19 21:57:05 +0000165 O << "[" << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000166
Chris Lattner084f87d2009-10-19 21:57:05 +0000167 if (!MO2.getReg()) {
Johnny Chen9e088762010-03-17 17:52:21 +0000168 if (ARM_AM::getAM2Offset(MO3.getImm())) // Don't print +0.
Chris Lattner084f87d2009-10-19 21:57:05 +0000169 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000170 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
171 << ARM_AM::getAM2Offset(MO3.getImm());
Chris Lattner084f87d2009-10-19 21:57:05 +0000172 O << "]";
173 return;
174 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000175
Chris Lattner084f87d2009-10-19 21:57:05 +0000176 O << ", "
Johnny Chen9e088762010-03-17 17:52:21 +0000177 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
178 << getRegisterName(MO2.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000179
Chris Lattner084f87d2009-10-19 21:57:05 +0000180 if (unsigned ShImm = ARM_AM::getAM2Offset(MO3.getImm()))
181 O << ", "
182 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO3.getImm()))
183 << " #" << ShImm;
184 O << "]";
Jim Grosbach15d78982010-09-14 22:27:15 +0000185}
Chris Lattnere306d8d2009-10-19 22:09:23 +0000186
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000187void ARMInstPrinter::printAM2PostIndexOp(const MCInst *MI, unsigned Op,
188 raw_ostream &O) {
189 const MCOperand &MO1 = MI->getOperand(Op);
190 const MCOperand &MO2 = MI->getOperand(Op+1);
191 const MCOperand &MO3 = MI->getOperand(Op+2);
192
193 O << "[" << getRegisterName(MO1.getReg()) << "], ";
194
195 if (!MO2.getReg()) {
196 unsigned ImmOffs = ARM_AM::getAM2Offset(MO3.getImm());
197 O << '#'
198 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
199 << ImmOffs;
200 return;
201 }
202
203 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
204 << getRegisterName(MO2.getReg());
205
206 if (unsigned ShImm = ARM_AM::getAM2Offset(MO3.getImm()))
207 O << ", "
208 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO3.getImm()))
209 << " #" << ShImm;
210}
211
212void ARMInstPrinter::printAddrMode2Operand(const MCInst *MI, unsigned Op,
213 raw_ostream &O) {
214 const MCOperand &MO1 = MI->getOperand(Op);
215
216 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
217 printOperand(MI, Op, O);
218 return;
219 }
220
221 const MCOperand &MO3 = MI->getOperand(Op+2);
222 unsigned IdxMode = ARM_AM::getAM2IdxMode(MO3.getImm());
223
224 if (IdxMode == ARMII::IndexModePost) {
225 printAM2PostIndexOp(MI, Op, O);
226 return;
227 }
228 printAM2PreOrOffsetIndexOp(MI, Op, O);
229}
230
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000231void ARMInstPrinter::printAddrMode2OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000232 unsigned OpNum,
233 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000234 const MCOperand &MO1 = MI->getOperand(OpNum);
235 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000236
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000237 if (!MO1.getReg()) {
238 unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm());
Johnny Chen9e088762010-03-17 17:52:21 +0000239 O << '#'
240 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
241 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000242 return;
243 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000244
Johnny Chen9e088762010-03-17 17:52:21 +0000245 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
246 << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000247
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000248 if (unsigned ShImm = ARM_AM::getAM2Offset(MO2.getImm()))
249 O << ", "
250 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO2.getImm()))
251 << " #" << ShImm;
252}
253
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000254//===--------------------------------------------------------------------===//
255// Addressing Mode #3
256//===--------------------------------------------------------------------===//
257
258void ARMInstPrinter::printAM3PostIndexOp(const MCInst *MI, unsigned Op,
259 raw_ostream &O) {
260 const MCOperand &MO1 = MI->getOperand(Op);
261 const MCOperand &MO2 = MI->getOperand(Op+1);
262 const MCOperand &MO3 = MI->getOperand(Op+2);
263
264 O << "[" << getRegisterName(MO1.getReg()) << "], ";
265
266 if (MO2.getReg()) {
267 O << (char)ARM_AM::getAM3Op(MO3.getImm())
268 << getRegisterName(MO2.getReg());
269 return;
270 }
271
272 unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm());
273 O << '#'
274 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()))
275 << ImmOffs;
276}
277
278void ARMInstPrinter::printAM3PreOrOffsetIndexOp(const MCInst *MI, unsigned Op,
279 raw_ostream &O) {
280 const MCOperand &MO1 = MI->getOperand(Op);
281 const MCOperand &MO2 = MI->getOperand(Op+1);
282 const MCOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbach15d78982010-09-14 22:27:15 +0000283
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000284 O << '[' << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000285
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000286 if (MO2.getReg()) {
287 O << ", " << (char)ARM_AM::getAM3Op(MO3.getImm())
288 << getRegisterName(MO2.getReg()) << ']';
289 return;
290 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000291
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000292 if (unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm()))
293 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000294 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()))
295 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000296 O << ']';
297}
298
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000299void ARMInstPrinter::printAddrMode3Operand(const MCInst *MI, unsigned Op,
300 raw_ostream &O) {
301 const MCOperand &MO3 = MI->getOperand(Op+2);
302 unsigned IdxMode = ARM_AM::getAM3IdxMode(MO3.getImm());
303
304 if (IdxMode == ARMII::IndexModePost) {
305 printAM3PostIndexOp(MI, Op, O);
306 return;
307 }
308 printAM3PreOrOffsetIndexOp(MI, Op, O);
309}
310
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000311void ARMInstPrinter::printAddrMode3OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000312 unsigned OpNum,
313 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000314 const MCOperand &MO1 = MI->getOperand(OpNum);
315 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000316
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000317 if (MO1.getReg()) {
318 O << (char)ARM_AM::getAM3Op(MO2.getImm())
319 << getRegisterName(MO1.getReg());
320 return;
321 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000322
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000323 unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm());
Johnny Chen9e088762010-03-17 17:52:21 +0000324 O << '#'
325 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm()))
326 << ImmOffs;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000327}
328
Jim Grosbache6913602010-11-03 01:01:43 +0000329void ARMInstPrinter::printLdStmModeOperand(const MCInst *MI, unsigned OpNum,
Jim Grosbach0a2287b2010-11-03 01:11:15 +0000330 raw_ostream &O) {
Jim Grosbache6913602010-11-03 01:01:43 +0000331 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MI->getOperand(OpNum)
332 .getImm());
333 O << ARM_AM::getAMSubModeStr(Mode);
Chris Lattnere306d8d2009-10-19 22:09:23 +0000334}
335
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000336void ARMInstPrinter::printAddrMode5Operand(const MCInst *MI, unsigned OpNum,
Jim Grosbach0a2287b2010-11-03 01:11:15 +0000337 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000338 const MCOperand &MO1 = MI->getOperand(OpNum);
339 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000340
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000341 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000342 printOperand(MI, OpNum, O);
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000343 return;
344 }
Jim Grosbach15d78982010-09-14 22:27:15 +0000345
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000346 O << "[" << getRegisterName(MO1.getReg());
Jim Grosbach15d78982010-09-14 22:27:15 +0000347
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000348 if (unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm())) {
349 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000350 << ARM_AM::getAddrOpcStr(ARM_AM::getAM5Op(MO2.getImm()))
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000351 << ImmOffs * 4;
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000352 }
353 O << "]";
354}
355
Chris Lattner35c33bd2010-04-04 04:47:45 +0000356void ARMInstPrinter::printAddrMode6Operand(const MCInst *MI, unsigned OpNum,
357 raw_ostream &O) {
Chris Lattner235e2f62009-10-20 06:22:33 +0000358 const MCOperand &MO1 = MI->getOperand(OpNum);
359 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach15d78982010-09-14 22:27:15 +0000360
Bob Wilson226036e2010-03-20 22:13:40 +0000361 O << "[" << getRegisterName(MO1.getReg());
362 if (MO2.getImm()) {
363 // FIXME: Both darwin as and GNU as violate ARM docs here.
Bob Wilson273ff312010-07-14 23:54:43 +0000364 O << ", :" << (MO2.getImm() << 3);
Chris Lattner235e2f62009-10-20 06:22:33 +0000365 }
Bob Wilson226036e2010-03-20 22:13:40 +0000366 O << "]";
367}
368
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000369void ARMInstPrinter::printAddrMode7Operand(const MCInst *MI, unsigned OpNum,
370 raw_ostream &O) {
371 const MCOperand &MO1 = MI->getOperand(OpNum);
372 O << "[" << getRegisterName(MO1.getReg()) << "]";
373}
374
Bob Wilson226036e2010-03-20 22:13:40 +0000375void ARMInstPrinter::printAddrMode6OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000376 unsigned OpNum,
377 raw_ostream &O) {
Bob Wilson226036e2010-03-20 22:13:40 +0000378 const MCOperand &MO = MI->getOperand(OpNum);
379 if (MO.getReg() == 0)
380 O << "!";
381 else
382 O << ", " << getRegisterName(MO.getReg());
Chris Lattner235e2f62009-10-20 06:22:33 +0000383}
384
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000385void ARMInstPrinter::printBitfieldInvMaskImmOperand(const MCInst *MI,
386 unsigned OpNum,
387 raw_ostream &O) {
Chris Lattner235e2f62009-10-20 06:22:33 +0000388 const MCOperand &MO = MI->getOperand(OpNum);
389 uint32_t v = ~MO.getImm();
390 int32_t lsb = CountTrailingZeros_32(v);
391 int32_t width = (32 - CountLeadingZeros_32 (v)) - lsb;
392 assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!");
393 O << '#' << lsb << ", #" << width;
394}
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000395
Johnny Chen1adc40c2010-08-12 20:46:17 +0000396void ARMInstPrinter::printMemBOption(const MCInst *MI, unsigned OpNum,
397 raw_ostream &O) {
398 unsigned val = MI->getOperand(OpNum).getImm();
399 O << ARM_MB::MemBOptToString(val);
400}
401
Bob Wilson22f5dc72010-08-16 18:27:34 +0000402void ARMInstPrinter::printShiftImmOperand(const MCInst *MI, unsigned OpNum,
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000403 raw_ostream &O) {
404 unsigned ShiftOp = MI->getOperand(OpNum).getImm();
405 ARM_AM::ShiftOpc Opc = ARM_AM::getSORegShOp(ShiftOp);
406 switch (Opc) {
407 case ARM_AM::no_shift:
408 return;
409 case ARM_AM::lsl:
410 O << ", lsl #";
411 break;
412 case ARM_AM::asr:
413 O << ", asr #";
414 break;
415 default:
Bob Wilson22f5dc72010-08-16 18:27:34 +0000416 assert(0 && "unexpected shift opcode for shift immediate operand");
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000417 }
418 O << ARM_AM::getSORegOffset(ShiftOp);
419}
420
Chris Lattner35c33bd2010-04-04 04:47:45 +0000421void ARMInstPrinter::printRegisterList(const MCInst *MI, unsigned OpNum,
422 raw_ostream &O) {
Chris Lattnere306d8d2009-10-19 22:09:23 +0000423 O << "{";
Johnny Chen9e088762010-03-17 17:52:21 +0000424 for (unsigned i = OpNum, e = MI->getNumOperands(); i != e; ++i) {
425 if (i != OpNum) O << ", ";
Chris Lattnere306d8d2009-10-19 22:09:23 +0000426 O << getRegisterName(MI->getOperand(i).getReg());
427 }
428 O << "}";
429}
Chris Lattner4d152222009-10-19 22:23:04 +0000430
Jim Grosbachb3af5de2010-10-13 21:00:04 +0000431void ARMInstPrinter::printSetendOperand(const MCInst *MI, unsigned OpNum,
432 raw_ostream &O) {
433 const MCOperand &Op = MI->getOperand(OpNum);
434 if (Op.getImm())
435 O << "be";
436 else
437 O << "le";
438}
439
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000440void ARMInstPrinter::printCPSIMod(const MCInst *MI, unsigned OpNum,
441 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000442 const MCOperand &Op = MI->getOperand(OpNum);
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000443 O << ARM_PROC::IModToString(Op.getImm());
444}
445
446void ARMInstPrinter::printCPSIFlag(const MCInst *MI, unsigned OpNum,
447 raw_ostream &O) {
448 const MCOperand &Op = MI->getOperand(OpNum);
449 unsigned IFlags = Op.getImm();
450 for (int i=2; i >= 0; --i)
451 if (IFlags & (1 << i))
452 O << ARM_PROC::IFlagsToString(1 << i);
Johnny Chen9e088762010-03-17 17:52:21 +0000453}
454
Chris Lattner35c33bd2010-04-04 04:47:45 +0000455void ARMInstPrinter::printMSRMaskOperand(const MCInst *MI, unsigned OpNum,
456 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000457 const MCOperand &Op = MI->getOperand(OpNum);
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000458 unsigned SpecRegRBit = Op.getImm() >> 4;
459 unsigned Mask = Op.getImm() & 0xf;
460
461 if (SpecRegRBit)
462 O << "spsr";
463 else
464 O << "cpsr";
465
Johnny Chen9e088762010-03-17 17:52:21 +0000466 if (Mask) {
467 O << '_';
468 if (Mask & 8) O << 'f';
469 if (Mask & 4) O << 's';
470 if (Mask & 2) O << 'x';
471 if (Mask & 1) O << 'c';
472 }
473}
474
Chris Lattner35c33bd2010-04-04 04:47:45 +0000475void ARMInstPrinter::printPredicateOperand(const MCInst *MI, unsigned OpNum,
476 raw_ostream &O) {
Chris Lattner413ae252009-10-20 00:42:49 +0000477 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
478 if (CC != ARMCC::AL)
479 O << ARMCondCodeToString(CC);
480}
481
Jim Grosbach15d78982010-09-14 22:27:15 +0000482void ARMInstPrinter::printMandatoryPredicateOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000483 unsigned OpNum,
484 raw_ostream &O) {
Johnny Chen9d3acaa2010-03-02 17:57:15 +0000485 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
486 O << ARMCondCodeToString(CC);
487}
488
Chris Lattner35c33bd2010-04-04 04:47:45 +0000489void ARMInstPrinter::printSBitModifierOperand(const MCInst *MI, unsigned OpNum,
490 raw_ostream &O) {
Daniel Dunbara7cc6522009-10-20 22:10:05 +0000491 if (MI->getOperand(OpNum).getReg()) {
492 assert(MI->getOperand(OpNum).getReg() == ARM::CPSR &&
493 "Expect ARM CPSR register!");
Chris Lattner233917c2009-10-20 00:46:11 +0000494 O << 's';
495 }
496}
497
Chris Lattner35c33bd2010-04-04 04:47:45 +0000498void ARMInstPrinter::printNoHashImmediate(const MCInst *MI, unsigned OpNum,
499 raw_ostream &O) {
Chris Lattnerbf16faa2009-10-20 06:15:28 +0000500 O << MI->getOperand(OpNum).getImm();
501}
502
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000503void ARMInstPrinter::printPImmediate(const MCInst *MI, unsigned OpNum,
504 raw_ostream &O) {
505 O << "p" << MI->getOperand(OpNum).getImm();
506}
507
508void ARMInstPrinter::printCImmediate(const MCInst *MI, unsigned OpNum,
509 raw_ostream &O) {
510 O << "c" << MI->getOperand(OpNum).getImm();
511}
512
Chris Lattner35c33bd2010-04-04 04:47:45 +0000513void ARMInstPrinter::printPCLabel(const MCInst *MI, unsigned OpNum,
514 raw_ostream &O) {
Jim Grosbachd30cfde2010-09-18 00:04:53 +0000515 llvm_unreachable("Unhandled PC-relative pseudo-instruction!");
Chris Lattner4d152222009-10-19 22:23:04 +0000516}
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000517
Chris Lattner35c33bd2010-04-04 04:47:45 +0000518void ARMInstPrinter::printThumbS4ImmOperand(const MCInst *MI, unsigned OpNum,
519 raw_ostream &O) {
Johnny Chen541ba7d2010-01-25 22:13:10 +0000520 O << "#" << MI->getOperand(OpNum).getImm() * 4;
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000521}
Johnny Chen9e088762010-03-17 17:52:21 +0000522
Chris Lattner35c33bd2010-04-04 04:47:45 +0000523void ARMInstPrinter::printThumbITMask(const MCInst *MI, unsigned OpNum,
524 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000525 // (3 - the number of trailing zeros) is the number of then / else.
526 unsigned Mask = MI->getOperand(OpNum).getImm();
527 unsigned CondBit0 = Mask >> 4 & 1;
528 unsigned NumTZ = CountTrailingZeros_32(Mask);
529 assert(NumTZ <= 3 && "Invalid IT mask!");
530 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
531 bool T = ((Mask >> Pos) & 1) == CondBit0;
532 if (T)
533 O << 't';
534 else
535 O << 'e';
536 }
537}
538
Chris Lattner35c33bd2010-04-04 04:47:45 +0000539void ARMInstPrinter::printThumbAddrModeRROperand(const MCInst *MI, unsigned Op,
540 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000541 const MCOperand &MO1 = MI->getOperand(Op);
Bill Wendlingf4caf692010-12-14 03:36:38 +0000542 const MCOperand &MO2 = MI->getOperand(Op + 1);
Johnny Chen9e088762010-03-17 17:52:21 +0000543
544 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000545 printOperand(MI, Op, O);
Johnny Chen9e088762010-03-17 17:52:21 +0000546 return;
547 }
548
549 O << "[" << getRegisterName(MO1.getReg());
Bill Wendlingf4caf692010-12-14 03:36:38 +0000550 if (unsigned RegNum = MO2.getReg())
551 O << ", " << getRegisterName(RegNum);
552 O << "]";
553}
554
555void ARMInstPrinter::printThumbAddrModeImm5SOperand(const MCInst *MI,
556 unsigned Op,
557 raw_ostream &O,
558 unsigned Scale) {
559 const MCOperand &MO1 = MI->getOperand(Op);
560 const MCOperand &MO2 = MI->getOperand(Op + 1);
561
562 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
563 printOperand(MI, Op, O);
564 return;
565 }
566
567 O << "[" << getRegisterName(MO1.getReg());
568 if (unsigned ImmOffs = MO2.getImm())
Johnny Chen9e088762010-03-17 17:52:21 +0000569 O << ", #" << ImmOffs * Scale;
570 O << "]";
571}
572
Bill Wendlingf4caf692010-12-14 03:36:38 +0000573void ARMInstPrinter::printThumbAddrModeImm5S1Operand(const MCInst *MI,
574 unsigned Op,
575 raw_ostream &O) {
576 printThumbAddrModeImm5SOperand(MI, Op, O, 1);
Johnny Chen9e088762010-03-17 17:52:21 +0000577}
578
Bill Wendlingf4caf692010-12-14 03:36:38 +0000579void ARMInstPrinter::printThumbAddrModeImm5S2Operand(const MCInst *MI,
580 unsigned Op,
581 raw_ostream &O) {
582 printThumbAddrModeImm5SOperand(MI, Op, O, 2);
Johnny Chen9e088762010-03-17 17:52:21 +0000583}
584
Bill Wendlingf4caf692010-12-14 03:36:38 +0000585void ARMInstPrinter::printThumbAddrModeImm5S4Operand(const MCInst *MI,
586 unsigned Op,
587 raw_ostream &O) {
588 printThumbAddrModeImm5SOperand(MI, Op, O, 4);
Johnny Chen9e088762010-03-17 17:52:21 +0000589}
590
Chris Lattner35c33bd2010-04-04 04:47:45 +0000591void ARMInstPrinter::printThumbAddrModeSPOperand(const MCInst *MI, unsigned Op,
592 raw_ostream &O) {
Bill Wendlingf4caf692010-12-14 03:36:38 +0000593 printThumbAddrModeImm5SOperand(MI, Op, O, 4);
Johnny Chen9e088762010-03-17 17:52:21 +0000594}
595
Johnny Chen9e088762010-03-17 17:52:21 +0000596// Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
597// register with shift forms.
598// REG 0 0 - e.g. R5
599// REG IMM, SH_OPC - e.g. R5, LSL #3
Chris Lattner35c33bd2010-04-04 04:47:45 +0000600void ARMInstPrinter::printT2SOOperand(const MCInst *MI, unsigned OpNum,
601 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000602 const MCOperand &MO1 = MI->getOperand(OpNum);
603 const MCOperand &MO2 = MI->getOperand(OpNum+1);
604
605 unsigned Reg = MO1.getReg();
606 O << getRegisterName(Reg);
607
608 // Print the shift opc.
Johnny Chen9e088762010-03-17 17:52:21 +0000609 assert(MO2.isImm() && "Not a valid t2_so_reg value!");
Bob Wilson1d9125a2010-08-05 00:34:42 +0000610 ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO2.getImm());
611 O << ", " << ARM_AM::getShiftOpcStr(ShOpc);
612 if (ShOpc != ARM_AM::rrx)
613 O << " #" << ARM_AM::getSORegOffset(MO2.getImm());
Johnny Chen9e088762010-03-17 17:52:21 +0000614}
615
Jim Grosbach458f2dc2010-10-25 20:00:01 +0000616void ARMInstPrinter::printAddrModeImm12Operand(const MCInst *MI, unsigned OpNum,
617 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000618 const MCOperand &MO1 = MI->getOperand(OpNum);
619 const MCOperand &MO2 = MI->getOperand(OpNum+1);
620
Jim Grosbach3e556122010-10-26 22:37:02 +0000621 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
622 printOperand(MI, OpNum, O);
623 return;
624 }
625
Johnny Chen9e088762010-03-17 17:52:21 +0000626 O << "[" << getRegisterName(MO1.getReg());
627
Jim Grosbach77aee8e2010-10-27 01:19:41 +0000628 int32_t OffImm = (int32_t)MO2.getImm();
Jim Grosbachab682a22010-10-28 18:34:10 +0000629 bool isSub = OffImm < 0;
630 // Special value for #-0. All others are normal.
631 if (OffImm == INT32_MIN)
632 OffImm = 0;
633 if (isSub)
Jim Grosbach77aee8e2010-10-27 01:19:41 +0000634 O << ", #-" << -OffImm;
635 else if (OffImm > 0)
Johnny Chen9e088762010-03-17 17:52:21 +0000636 O << ", #" << OffImm;
637 O << "]";
638}
639
640void ARMInstPrinter::printT2AddrModeImm8Operand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000641 unsigned OpNum,
642 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000643 const MCOperand &MO1 = MI->getOperand(OpNum);
644 const MCOperand &MO2 = MI->getOperand(OpNum+1);
645
646 O << "[" << getRegisterName(MO1.getReg());
647
648 int32_t OffImm = (int32_t)MO2.getImm();
649 // Don't print +0.
650 if (OffImm < 0)
651 O << ", #-" << -OffImm;
652 else if (OffImm > 0)
653 O << ", #" << OffImm;
654 O << "]";
655}
656
657void ARMInstPrinter::printT2AddrModeImm8s4Operand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000658 unsigned OpNum,
659 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000660 const MCOperand &MO1 = MI->getOperand(OpNum);
661 const MCOperand &MO2 = MI->getOperand(OpNum+1);
662
663 O << "[" << getRegisterName(MO1.getReg());
664
665 int32_t OffImm = (int32_t)MO2.getImm() / 4;
666 // Don't print +0.
667 if (OffImm < 0)
668 O << ", #-" << -OffImm * 4;
669 else if (OffImm > 0)
670 O << ", #" << OffImm * 4;
671 O << "]";
672}
673
674void ARMInstPrinter::printT2AddrModeImm8OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000675 unsigned OpNum,
676 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000677 const MCOperand &MO1 = MI->getOperand(OpNum);
678 int32_t OffImm = (int32_t)MO1.getImm();
679 // Don't print +0.
680 if (OffImm < 0)
681 O << "#-" << -OffImm;
682 else if (OffImm > 0)
683 O << "#" << OffImm;
684}
685
686void ARMInstPrinter::printT2AddrModeImm8s4OffsetOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000687 unsigned OpNum,
688 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000689 const MCOperand &MO1 = MI->getOperand(OpNum);
690 int32_t OffImm = (int32_t)MO1.getImm() / 4;
691 // Don't print +0.
692 if (OffImm < 0)
693 O << "#-" << -OffImm * 4;
694 else if (OffImm > 0)
695 O << "#" << OffImm * 4;
696}
697
698void ARMInstPrinter::printT2AddrModeSoRegOperand(const MCInst *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000699 unsigned OpNum,
700 raw_ostream &O) {
Johnny Chen9e088762010-03-17 17:52:21 +0000701 const MCOperand &MO1 = MI->getOperand(OpNum);
702 const MCOperand &MO2 = MI->getOperand(OpNum+1);
703 const MCOperand &MO3 = MI->getOperand(OpNum+2);
704
705 O << "[" << getRegisterName(MO1.getReg());
706
707 assert(MO2.getReg() && "Invalid so_reg load / store address!");
708 O << ", " << getRegisterName(MO2.getReg());
709
710 unsigned ShAmt = MO3.getImm();
711 if (ShAmt) {
712 assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!");
713 O << ", lsl #" << ShAmt;
714 }
715 O << "]";
716}
717
Chris Lattner35c33bd2010-04-04 04:47:45 +0000718void ARMInstPrinter::printVFPf32ImmOperand(const MCInst *MI, unsigned OpNum,
719 raw_ostream &O) {
Bill Wendling8cb415e2011-01-26 20:57:43 +0000720 const MCOperand &MO = MI->getOperand(OpNum);
721 O << '#';
722 if (MO.isFPImm()) {
723 O << (float)MO.getFPImm();
724 } else {
725 union {
726 uint32_t I;
727 float F;
728 } FPUnion;
729
730 FPUnion.I = MO.getImm();
731 O << FPUnion.F;
732 }
Johnny Chen9e088762010-03-17 17:52:21 +0000733}
734
Chris Lattner35c33bd2010-04-04 04:47:45 +0000735void ARMInstPrinter::printVFPf64ImmOperand(const MCInst *MI, unsigned OpNum,
736 raw_ostream &O) {
Bill Wendling8cb415e2011-01-26 20:57:43 +0000737 const MCOperand &MO = MI->getOperand(OpNum);
738 O << '#';
739 if (MO.isFPImm()) {
740 O << MO.getFPImm();
741 } else {
742 // We expect the binary encoding of a floating point number here.
743 union {
744 uint64_t I;
745 double D;
746 } FPUnion;
747
748 FPUnion.I = MO.getImm();
749 O << FPUnion.D;
750 }
Johnny Chen9e088762010-03-17 17:52:21 +0000751}
752
Bob Wilson1a913ed2010-06-11 21:34:50 +0000753void ARMInstPrinter::printNEONModImmOperand(const MCInst *MI, unsigned OpNum,
754 raw_ostream &O) {
Bob Wilson6dce00c2010-07-13 04:44:34 +0000755 unsigned EncodedImm = MI->getOperand(OpNum).getImm();
756 unsigned EltBits;
757 uint64_t Val = ARM_AM::decodeNEONModImm(EncodedImm, EltBits);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000758 O << "#0x" << utohexstr(Val);
Johnny Chenc7b65912010-04-16 22:40:20 +0000759}