blob: c3021eff9b11cec1c85462bf6fd48eb8ea430f68 [file] [log] [blame]
Chris Lattnere138b3d2008-01-01 20:36:19 +00001//===-- lib/CodeGen/MachineInstr.cpp --------------------------------------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Brian Gaeke21326fc2004-02-13 04:39:32 +00009//
10// Methods common to all machine instructions.
11//
Chris Lattner035dfbe2002-08-09 20:08:06 +000012//===----------------------------------------------------------------------===//
Vikram S. Adve70bc4b52001-07-21 12:41:50 +000013
Chris Lattner822b4fb2001-09-07 17:18:30 +000014#include "llvm/CodeGen/MachineInstr.h"
Evan Chengfb112882009-03-23 08:01:15 +000015#include "llvm/Constants.h"
Dan Gohman8c2b5252009-10-30 01:27:03 +000016#include "llvm/Function.h"
Evan Chengfb112882009-03-23 08:01:15 +000017#include "llvm/InlineAsm.h"
Chris Lattner72aaa3c2010-03-13 08:14:18 +000018#include "llvm/Metadata.h"
Chris Lattner5e9cd432009-12-28 08:30:43 +000019#include "llvm/Type.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000020#include "llvm/Value.h"
Dan Gohmancd26ec52009-09-23 01:33:16 +000021#include "llvm/Assembly/Writer.h"
Evan Cheng506049f2010-03-03 01:44:33 +000022#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattner8517e1f2004-02-19 16:17:08 +000023#include "llvm/CodeGen/MachineFunction.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000024#include "llvm/CodeGen/MachineMemOperand.h"
Chris Lattner62ed6b92008-01-01 01:12:31 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000026#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner72aaa3c2010-03-13 08:14:18 +000027#include "llvm/MC/MCSymbol.h"
Chris Lattner10491642002-10-30 00:48:05 +000028#include "llvm/Target/TargetMachine.h"
Evan Chengbb81d972008-01-31 09:59:15 +000029#include "llvm/Target/TargetInstrInfo.h"
Chris Lattnerf14cf852008-01-07 07:42:25 +000030#include "llvm/Target/TargetInstrDesc.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000031#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohmane33f44c2009-10-07 17:38:06 +000032#include "llvm/Analysis/AliasAnalysis.h"
Argyrios Kyrtzidisa26eae62009-04-30 23:22:31 +000033#include "llvm/Analysis/DebugInfo.h"
David Greene3b325332010-01-04 23:48:20 +000034#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000035#include "llvm/Support/ErrorHandling.h"
Dan Gohman2c3f7ae2008-07-17 23:49:46 +000036#include "llvm/Support/LeakDetector.h"
Dan Gohmance42e402008-07-07 20:32:02 +000037#include "llvm/Support/MathExtras.h"
Chris Lattneredfb72c2008-08-24 20:37:32 +000038#include "llvm/Support/raw_ostream.h"
Dan Gohmanb8d2f552008-08-20 15:58:01 +000039#include "llvm/ADT/FoldingSet.h"
Chris Lattner0742b592004-02-23 18:38:20 +000040using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000041
Chris Lattnerf7382302007-12-30 21:56:09 +000042//===----------------------------------------------------------------------===//
43// MachineOperand Implementation
44//===----------------------------------------------------------------------===//
45
Chris Lattner62ed6b92008-01-01 01:12:31 +000046/// AddRegOperandToRegInfo - Add this register operand to the specified
47/// MachineRegisterInfo. If it is null, then the next/prev fields should be
48/// explicitly nulled out.
49void MachineOperand::AddRegOperandToRegInfo(MachineRegisterInfo *RegInfo) {
Dan Gohmand735b802008-10-03 15:45:36 +000050 assert(isReg() && "Can only add reg operand to use lists");
Chris Lattner62ed6b92008-01-01 01:12:31 +000051
52 // If the reginfo pointer is null, just explicitly null out or next/prev
53 // pointers, to ensure they are not garbage.
54 if (RegInfo == 0) {
55 Contents.Reg.Prev = 0;
56 Contents.Reg.Next = 0;
57 return;
58 }
59
60 // Otherwise, add this operand to the head of the registers use/def list.
Chris Lattner80fe5312008-01-01 21:08:22 +000061 MachineOperand **Head = &RegInfo->getRegUseDefListHead(getReg());
Chris Lattner62ed6b92008-01-01 01:12:31 +000062
Chris Lattner80fe5312008-01-01 21:08:22 +000063 // For SSA values, we prefer to keep the definition at the start of the list.
64 // we do this by skipping over the definition if it is at the head of the
65 // list.
66 if (*Head && (*Head)->isDef())
67 Head = &(*Head)->Contents.Reg.Next;
68
69 Contents.Reg.Next = *Head;
Chris Lattner62ed6b92008-01-01 01:12:31 +000070 if (Contents.Reg.Next) {
71 assert(getReg() == Contents.Reg.Next->getReg() &&
72 "Different regs on the same list!");
73 Contents.Reg.Next->Contents.Reg.Prev = &Contents.Reg.Next;
74 }
75
Chris Lattner80fe5312008-01-01 21:08:22 +000076 Contents.Reg.Prev = Head;
77 *Head = this;
Chris Lattner62ed6b92008-01-01 01:12:31 +000078}
79
Dan Gohman3bc1a372009-04-15 01:17:37 +000080/// RemoveRegOperandFromRegInfo - Remove this register operand from the
81/// MachineRegisterInfo it is linked with.
82void MachineOperand::RemoveRegOperandFromRegInfo() {
83 assert(isOnRegUseList() && "Reg operand is not on a use list");
84 // Unlink this from the doubly linked list of operands.
85 MachineOperand *NextOp = Contents.Reg.Next;
86 *Contents.Reg.Prev = NextOp;
87 if (NextOp) {
88 assert(NextOp->getReg() == getReg() && "Corrupt reg use/def chain!");
89 NextOp->Contents.Reg.Prev = Contents.Reg.Prev;
90 }
91 Contents.Reg.Prev = 0;
92 Contents.Reg.Next = 0;
93}
94
Chris Lattner62ed6b92008-01-01 01:12:31 +000095void MachineOperand::setReg(unsigned Reg) {
96 if (getReg() == Reg) return; // No change.
97
98 // Otherwise, we have to change the register. If this operand is embedded
99 // into a machine function, we need to update the old and new register's
100 // use/def lists.
101 if (MachineInstr *MI = getParent())
102 if (MachineBasicBlock *MBB = MI->getParent())
103 if (MachineFunction *MF = MBB->getParent()) {
104 RemoveRegOperandFromRegInfo();
105 Contents.Reg.RegNo = Reg;
106 AddRegOperandToRegInfo(&MF->getRegInfo());
107 return;
108 }
109
110 // Otherwise, just change the register, no problem. :)
111 Contents.Reg.RegNo = Reg;
112}
113
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +0000114void MachineOperand::substVirtReg(unsigned Reg, unsigned SubIdx,
115 const TargetRegisterInfo &TRI) {
116 assert(TargetRegisterInfo::isVirtualRegister(Reg));
117 if (SubIdx && getSubReg())
118 SubIdx = TRI.composeSubRegIndices(SubIdx, getSubReg());
119 setReg(Reg);
Jakob Stoklund Olesena5135f62010-06-01 22:39:25 +0000120 if (SubIdx)
121 setSubReg(SubIdx);
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +0000122}
123
124void MachineOperand::substPhysReg(unsigned Reg, const TargetRegisterInfo &TRI) {
125 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
126 if (getSubReg()) {
127 Reg = TRI.getSubReg(Reg, getSubReg());
128 assert(Reg && "Invalid SubReg for physical register");
129 setSubReg(0);
130 }
131 setReg(Reg);
132}
133
Chris Lattner62ed6b92008-01-01 01:12:31 +0000134/// ChangeToImmediate - Replace this operand with a new immediate operand of
135/// the specified value. If an operand is known to be an immediate already,
136/// the setImm method should be used.
137void MachineOperand::ChangeToImmediate(int64_t ImmVal) {
138 // If this operand is currently a register operand, and if this is in a
139 // function, deregister the operand from the register's use/def list.
Dan Gohmand735b802008-10-03 15:45:36 +0000140 if (isReg() && getParent() && getParent()->getParent() &&
Chris Lattner62ed6b92008-01-01 01:12:31 +0000141 getParent()->getParent()->getParent())
142 RemoveRegOperandFromRegInfo();
143
144 OpKind = MO_Immediate;
145 Contents.ImmVal = ImmVal;
146}
147
148/// ChangeToRegister - Replace this operand with a new register operand of
149/// the specified value. If an operand is known to be an register already,
150/// the setReg method should be used.
151void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp,
Dale Johannesen9653f9e2010-02-10 00:41:49 +0000152 bool isKill, bool isDead, bool isUndef,
153 bool isDebug) {
Chris Lattner62ed6b92008-01-01 01:12:31 +0000154 // If this operand is already a register operand, use setReg to update the
155 // register's use/def lists.
Dan Gohmand735b802008-10-03 15:45:36 +0000156 if (isReg()) {
Dale Johannesene0091802008-09-14 01:44:36 +0000157 assert(!isEarlyClobber());
Chris Lattner62ed6b92008-01-01 01:12:31 +0000158 setReg(Reg);
159 } else {
160 // Otherwise, change this to a register and set the reg#.
161 OpKind = MO_Register;
162 Contents.Reg.RegNo = Reg;
163
164 // If this operand is embedded in a function, add the operand to the
165 // register's use/def list.
166 if (MachineInstr *MI = getParent())
167 if (MachineBasicBlock *MBB = MI->getParent())
168 if (MachineFunction *MF = MBB->getParent())
169 AddRegOperandToRegInfo(&MF->getRegInfo());
170 }
171
172 IsDef = isDef;
173 IsImp = isImp;
174 IsKill = isKill;
175 IsDead = isDead;
Evan Cheng4784f1f2009-06-30 08:49:04 +0000176 IsUndef = isUndef;
Dale Johannesene0091802008-09-14 01:44:36 +0000177 IsEarlyClobber = false;
Dale Johannesen9653f9e2010-02-10 00:41:49 +0000178 IsDebug = isDebug;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000179 SubReg = 0;
180}
181
Chris Lattnerf7382302007-12-30 21:56:09 +0000182/// isIdenticalTo - Return true if this operand is identical to the specified
183/// operand.
184bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const {
Chris Lattner31530612009-06-24 17:54:48 +0000185 if (getType() != Other.getType() ||
186 getTargetFlags() != Other.getTargetFlags())
187 return false;
Chris Lattnerf7382302007-12-30 21:56:09 +0000188
189 switch (getType()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000190 default: llvm_unreachable("Unrecognized operand type");
Chris Lattnerf7382302007-12-30 21:56:09 +0000191 case MachineOperand::MO_Register:
192 return getReg() == Other.getReg() && isDef() == Other.isDef() &&
193 getSubReg() == Other.getSubReg();
194 case MachineOperand::MO_Immediate:
195 return getImm() == Other.getImm();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000196 case MachineOperand::MO_FPImmediate:
197 return getFPImm() == Other.getFPImm();
Chris Lattnerf7382302007-12-30 21:56:09 +0000198 case MachineOperand::MO_MachineBasicBlock:
199 return getMBB() == Other.getMBB();
200 case MachineOperand::MO_FrameIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000201 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000202 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000203 return getIndex() == Other.getIndex() && getOffset() == Other.getOffset();
Chris Lattnerf7382302007-12-30 21:56:09 +0000204 case MachineOperand::MO_JumpTableIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000205 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000206 case MachineOperand::MO_GlobalAddress:
207 return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset();
208 case MachineOperand::MO_ExternalSymbol:
209 return !strcmp(getSymbolName(), Other.getSymbolName()) &&
210 getOffset() == Other.getOffset();
Dan Gohman8c2b5252009-10-30 01:27:03 +0000211 case MachineOperand::MO_BlockAddress:
212 return getBlockAddress() == Other.getBlockAddress();
Chris Lattner72aaa3c2010-03-13 08:14:18 +0000213 case MachineOperand::MO_MCSymbol:
214 return getMCSymbol() == Other.getMCSymbol();
Chris Lattner24ad3ed2010-04-07 18:03:19 +0000215 case MachineOperand::MO_Metadata:
216 return getMetadata() == Other.getMetadata();
Chris Lattnerf7382302007-12-30 21:56:09 +0000217 }
218}
219
220/// print - Print the specified machine operand.
221///
Mon P Wang5ca6bd12008-10-10 01:43:55 +0000222void MachineOperand::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80f6c582009-11-09 19:38:45 +0000223 // If the instruction is embedded into a basic block, we can find the
224 // target info for the instruction.
225 if (!TM)
226 if (const MachineInstr *MI = getParent())
227 if (const MachineBasicBlock *MBB = MI->getParent())
228 if (const MachineFunction *MF = MBB->getParent())
229 TM = &MF->getTarget();
230
Chris Lattnerf7382302007-12-30 21:56:09 +0000231 switch (getType()) {
232 case MachineOperand::MO_Register:
Dan Gohman6f0d0242008-02-10 18:45:23 +0000233 if (getReg() == 0 || TargetRegisterInfo::isVirtualRegister(getReg())) {
Chris Lattnerf7382302007-12-30 21:56:09 +0000234 OS << "%reg" << getReg();
235 } else {
Chris Lattnerf7382302007-12-30 21:56:09 +0000236 if (TM)
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000237 OS << "%" << TM->getRegisterInfo()->get(getReg()).Name;
Chris Lattnerf7382302007-12-30 21:56:09 +0000238 else
Dan Gohman0ba90f32009-10-31 20:19:03 +0000239 OS << "%physreg" << getReg();
Chris Lattnerf7382302007-12-30 21:56:09 +0000240 }
Dan Gohman2ccc8392008-12-18 21:51:27 +0000241
Jakob Stoklund Olesen1fc8e752010-05-25 19:49:38 +0000242 if (getSubReg() != 0) {
243 if (TM)
244 OS << ':' << TM->getRegisterInfo()->getSubRegIndexName(getSubReg());
245 else
246 OS << ':' << getSubReg();
247 }
Dan Gohman2ccc8392008-12-18 21:51:27 +0000248
Evan Cheng4784f1f2009-06-30 08:49:04 +0000249 if (isDef() || isKill() || isDead() || isImplicit() || isUndef() ||
250 isEarlyClobber()) {
Chris Lattner31530612009-06-24 17:54:48 +0000251 OS << '<';
Chris Lattnerf7382302007-12-30 21:56:09 +0000252 bool NeedComma = false;
Evan Cheng07897072009-10-14 23:37:31 +0000253 if (isDef()) {
Chris Lattner31530612009-06-24 17:54:48 +0000254 if (NeedComma) OS << ',';
Dale Johannesen913d3df2008-09-12 17:49:03 +0000255 if (isEarlyClobber())
256 OS << "earlyclobber,";
Evan Cheng07897072009-10-14 23:37:31 +0000257 if (isImplicit())
258 OS << "imp-";
Chris Lattnerf7382302007-12-30 21:56:09 +0000259 OS << "def";
260 NeedComma = true;
Evan Cheng5affca02009-10-21 07:56:02 +0000261 } else if (isImplicit()) {
Evan Cheng07897072009-10-14 23:37:31 +0000262 OS << "imp-use";
Evan Cheng5affca02009-10-21 07:56:02 +0000263 NeedComma = true;
264 }
Evan Cheng07897072009-10-14 23:37:31 +0000265
Evan Cheng4784f1f2009-06-30 08:49:04 +0000266 if (isKill() || isDead() || isUndef()) {
Chris Lattner31530612009-06-24 17:54:48 +0000267 if (NeedComma) OS << ',';
Bill Wendling181eb732008-02-24 00:56:13 +0000268 if (isKill()) OS << "kill";
269 if (isDead()) OS << "dead";
Evan Cheng4784f1f2009-06-30 08:49:04 +0000270 if (isUndef()) {
271 if (isKill() || isDead())
272 OS << ',';
273 OS << "undef";
274 }
Chris Lattnerf7382302007-12-30 21:56:09 +0000275 }
Chris Lattner31530612009-06-24 17:54:48 +0000276 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000277 }
278 break;
279 case MachineOperand::MO_Immediate:
280 OS << getImm();
281 break;
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000282 case MachineOperand::MO_FPImmediate:
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000283 if (getFPImm()->getType()->isFloatTy())
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000284 OS << getFPImm()->getValueAPF().convertToFloat();
Chris Lattner31530612009-06-24 17:54:48 +0000285 else
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000286 OS << getFPImm()->getValueAPF().convertToDouble();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000287 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000288 case MachineOperand::MO_MachineBasicBlock:
Dan Gohman0ba90f32009-10-31 20:19:03 +0000289 OS << "<BB#" << getMBB()->getNumber() << ">";
Chris Lattnerf7382302007-12-30 21:56:09 +0000290 break;
291 case MachineOperand::MO_FrameIndex:
Chris Lattner31530612009-06-24 17:54:48 +0000292 OS << "<fi#" << getIndex() << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000293 break;
294 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000295 OS << "<cp#" << getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000296 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000297 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000298 break;
299 case MachineOperand::MO_JumpTableIndex:
Chris Lattner31530612009-06-24 17:54:48 +0000300 OS << "<jt#" << getIndex() << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000301 break;
302 case MachineOperand::MO_GlobalAddress:
Dan Gohman8d4e3b52009-11-06 18:03:10 +0000303 OS << "<ga:";
304 WriteAsOperand(OS, getGlobal(), /*PrintType=*/false);
Chris Lattnerf7382302007-12-30 21:56:09 +0000305 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000306 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000307 break;
308 case MachineOperand::MO_ExternalSymbol:
309 OS << "<es:" << getSymbolName();
310 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000311 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000312 break;
Dan Gohman8c2b5252009-10-30 01:27:03 +0000313 case MachineOperand::MO_BlockAddress:
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000314 OS << '<';
Dan Gohman0ba90f32009-10-31 20:19:03 +0000315 WriteAsOperand(OS, getBlockAddress(), /*PrintType=*/false);
Dan Gohman8c2b5252009-10-30 01:27:03 +0000316 OS << '>';
317 break;
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000318 case MachineOperand::MO_Metadata:
319 OS << '<';
320 WriteAsOperand(OS, getMetadata(), /*PrintType=*/false);
321 OS << '>';
322 break;
Chris Lattner72aaa3c2010-03-13 08:14:18 +0000323 case MachineOperand::MO_MCSymbol:
324 OS << "<MCSym=" << *getMCSymbol() << '>';
325 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000326 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000327 llvm_unreachable("Unrecognized operand type");
Chris Lattnerf7382302007-12-30 21:56:09 +0000328 }
Chris Lattner31530612009-06-24 17:54:48 +0000329
330 if (unsigned TF = getTargetFlags())
331 OS << "[TF=" << TF << ']';
Chris Lattnerf7382302007-12-30 21:56:09 +0000332}
333
334//===----------------------------------------------------------------------===//
Dan Gohmance42e402008-07-07 20:32:02 +0000335// MachineMemOperand Implementation
336//===----------------------------------------------------------------------===//
337
Chris Lattner40a858f2010-09-21 05:39:30 +0000338/// getAddrSpace - Return the LLVM IR address space number that this pointer
339/// points into.
340unsigned MachinePointerInfo::getAddrSpace() const {
341 if (V == 0) return 0;
342 return cast<PointerType>(V->getType())->getAddressSpace();
343}
344
Chris Lattnere8639032010-09-21 06:22:23 +0000345/// getConstantPool - Return a MachinePointerInfo record that refers to the
346/// constant pool.
347MachinePointerInfo MachinePointerInfo::getConstantPool() {
348 return MachinePointerInfo(PseudoSourceValue::getConstantPool());
349}
350
351/// getFixedStack - Return a MachinePointerInfo record that refers to the
352/// the specified FrameIndex.
353MachinePointerInfo MachinePointerInfo::getFixedStack(int FI, int64_t offset) {
354 return MachinePointerInfo(PseudoSourceValue::getFixedStack(FI), offset);
355}
356
Chris Lattner40a858f2010-09-21 05:39:30 +0000357
Chris Lattnerda39c392010-09-21 04:32:08 +0000358MachineMemOperand::MachineMemOperand(MachinePointerInfo ptrinfo, unsigned f,
359 uint64_t s, unsigned int a)
360 : PtrInfo(ptrinfo), Size(s),
David Greeneba2b2972010-02-15 16:48:31 +0000361 Flags((f & ((1 << MOMaxBits) - 1)) | ((Log2_32(a) + 1) << MOMaxBits)) {
Chris Lattnerda39c392010-09-21 04:32:08 +0000362 assert((PtrInfo.V == 0 || isa<PointerType>(PtrInfo.V->getType())) &&
363 "invalid pointer value");
Dan Gohman28f02fd2009-09-21 19:47:04 +0000364 assert(getBaseAlignment() == a && "Alignment is not a power of 2!");
Dan Gohmanc5e1f982008-07-16 15:56:42 +0000365 assert((isLoad() || isStore()) && "Not a load/store!");
Dan Gohmance42e402008-07-07 20:32:02 +0000366}
367
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000368/// Profile - Gather unique data for the object.
369///
370void MachineMemOperand::Profile(FoldingSetNodeID &ID) const {
Chris Lattnere8e2e802010-09-21 04:23:39 +0000371 ID.AddInteger(getOffset());
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000372 ID.AddInteger(Size);
Chris Lattnere8e2e802010-09-21 04:23:39 +0000373 ID.AddPointer(getValue());
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000374 ID.AddInteger(Flags);
375}
376
Dan Gohmanc76909a2009-09-25 20:36:54 +0000377void MachineMemOperand::refineAlignment(const MachineMemOperand *MMO) {
378 // The Value and Offset may differ due to CSE. But the flags and size
379 // should be the same.
380 assert(MMO->getFlags() == getFlags() && "Flags mismatch!");
381 assert(MMO->getSize() == getSize() && "Size mismatch!");
382
383 if (MMO->getBaseAlignment() >= getBaseAlignment()) {
384 // Update the alignment value.
David Greeneba2b2972010-02-15 16:48:31 +0000385 Flags = (Flags & ((1 << MOMaxBits) - 1)) |
386 ((Log2_32(MMO->getBaseAlignment()) + 1) << MOMaxBits);
Dan Gohmanc76909a2009-09-25 20:36:54 +0000387 // Also update the base and offset, because the new alignment may
388 // not be applicable with the old ones.
Chris Lattnere8e2e802010-09-21 04:23:39 +0000389 PtrInfo = MMO->PtrInfo;
Dan Gohmanc76909a2009-09-25 20:36:54 +0000390 }
391}
392
Dan Gohman4b2ebc12009-09-25 23:33:20 +0000393/// getAlignment - Return the minimum known alignment in bytes of the
394/// actual memory reference.
395uint64_t MachineMemOperand::getAlignment() const {
396 return MinAlign(getBaseAlignment(), getOffset());
397}
398
Dan Gohmanc76909a2009-09-25 20:36:54 +0000399raw_ostream &llvm::operator<<(raw_ostream &OS, const MachineMemOperand &MMO) {
400 assert((MMO.isLoad() || MMO.isStore()) &&
Dan Gohmancd26ec52009-09-23 01:33:16 +0000401 "SV has to be a load, store or both.");
402
Dan Gohmanc76909a2009-09-25 20:36:54 +0000403 if (MMO.isVolatile())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000404 OS << "Volatile ";
405
Dan Gohmanc76909a2009-09-25 20:36:54 +0000406 if (MMO.isLoad())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000407 OS << "LD";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000408 if (MMO.isStore())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000409 OS << "ST";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000410 OS << MMO.getSize();
Dan Gohmancd26ec52009-09-23 01:33:16 +0000411
412 // Print the address information.
413 OS << "[";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000414 if (!MMO.getValue())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000415 OS << "<unknown>";
416 else
Dan Gohmanc76909a2009-09-25 20:36:54 +0000417 WriteAsOperand(OS, MMO.getValue(), /*PrintType=*/false);
Dan Gohmancd26ec52009-09-23 01:33:16 +0000418
419 // If the alignment of the memory reference itself differs from the alignment
420 // of the base pointer, print the base alignment explicitly, next to the base
421 // pointer.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000422 if (MMO.getBaseAlignment() != MMO.getAlignment())
423 OS << "(align=" << MMO.getBaseAlignment() << ")";
Dan Gohmancd26ec52009-09-23 01:33:16 +0000424
Dan Gohmanc76909a2009-09-25 20:36:54 +0000425 if (MMO.getOffset() != 0)
426 OS << "+" << MMO.getOffset();
Dan Gohmancd26ec52009-09-23 01:33:16 +0000427 OS << "]";
428
429 // Print the alignment of the reference.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000430 if (MMO.getBaseAlignment() != MMO.getAlignment() ||
431 MMO.getBaseAlignment() != MMO.getSize())
432 OS << "(align=" << MMO.getAlignment() << ")";
Dan Gohmancd26ec52009-09-23 01:33:16 +0000433
434 return OS;
435}
436
Dan Gohmance42e402008-07-07 20:32:02 +0000437//===----------------------------------------------------------------------===//
Chris Lattnerf7382302007-12-30 21:56:09 +0000438// MachineInstr Implementation
439//===----------------------------------------------------------------------===//
440
Evan Chengc0f64ff2006-11-27 23:37:22 +0000441/// MachineInstr ctor - This constructor creates a dummy MachineInstr with
Evan Cheng67f660c2006-11-30 07:08:44 +0000442/// TID NULL and no operands.
Evan Chengc0f64ff2006-11-27 23:37:22 +0000443MachineInstr::MachineInstr()
Dan Gohman834651c2009-11-16 22:49:38 +0000444 : TID(0), NumImplicitOps(0), AsmPrinterFlags(0), MemRefs(0), MemRefsEnd(0),
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000445 Parent(0) {
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000446 // Make sure that we get added to a machine basicblock
447 LeakDetector::addGarbageObject(this);
Chris Lattner72791222002-10-28 20:59:49 +0000448}
449
Evan Cheng67f660c2006-11-30 07:08:44 +0000450void MachineInstr::addImplicitDefUseOperands() {
451 if (TID->ImplicitDefs)
Chris Lattnera4161ee2007-12-30 00:12:25 +0000452 for (const unsigned *ImpDefs = TID->ImplicitDefs; *ImpDefs; ++ImpDefs)
Chris Lattner8019f412007-12-30 00:41:17 +0000453 addOperand(MachineOperand::CreateReg(*ImpDefs, true, true));
Evan Cheng67f660c2006-11-30 07:08:44 +0000454 if (TID->ImplicitUses)
Chris Lattnera4161ee2007-12-30 00:12:25 +0000455 for (const unsigned *ImpUses = TID->ImplicitUses; *ImpUses; ++ImpUses)
Chris Lattner8019f412007-12-30 00:41:17 +0000456 addOperand(MachineOperand::CreateReg(*ImpUses, false, true));
Evan Chengd7de4962006-11-13 23:34:06 +0000457}
458
Bob Wilson0855cad2010-04-09 04:34:03 +0000459/// MachineInstr ctor - This constructor creates a MachineInstr and adds the
460/// implicit operands. It reserves space for the number of operands specified by
461/// the TargetInstrDesc.
Chris Lattner749c6f62008-01-07 07:27:27 +0000462MachineInstr::MachineInstr(const TargetInstrDesc &tid, bool NoImp)
Dan Gohman834651c2009-11-16 22:49:38 +0000463 : TID(&tid), NumImplicitOps(0), AsmPrinterFlags(0),
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000464 MemRefs(0), MemRefsEnd(0), Parent(0) {
Bob Wilson1793ab92010-04-09 04:46:43 +0000465 if (!NoImp)
466 NumImplicitOps = TID->getNumImplicitDefs() + TID->getNumImplicitUses();
Chris Lattner349c4952008-01-07 03:13:06 +0000467 Operands.reserve(NumImplicitOps + TID->getNumOperands());
Evan Chengfa945722007-10-13 02:23:01 +0000468 if (!NoImp)
469 addImplicitDefUseOperands();
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000470 // Make sure that we get added to a machine basicblock
471 LeakDetector::addGarbageObject(this);
Evan Chengd7de4962006-11-13 23:34:06 +0000472}
473
Dale Johannesen06efc022009-01-27 23:20:29 +0000474/// MachineInstr ctor - As above, but with a DebugLoc.
475MachineInstr::MachineInstr(const TargetInstrDesc &tid, const DebugLoc dl,
476 bool NoImp)
Dan Gohman834651c2009-11-16 22:49:38 +0000477 : TID(&tid), NumImplicitOps(0), AsmPrinterFlags(0), MemRefs(0), MemRefsEnd(0),
Dan Gohmanc76909a2009-09-25 20:36:54 +0000478 Parent(0), debugLoc(dl) {
Bob Wilson1793ab92010-04-09 04:46:43 +0000479 if (!NoImp)
480 NumImplicitOps = TID->getNumImplicitDefs() + TID->getNumImplicitUses();
Dale Johannesen06efc022009-01-27 23:20:29 +0000481 Operands.reserve(NumImplicitOps + TID->getNumOperands());
482 if (!NoImp)
483 addImplicitDefUseOperands();
484 // Make sure that we get added to a machine basicblock
485 LeakDetector::addGarbageObject(this);
486}
487
488/// MachineInstr ctor - Work exactly the same as the ctor two above, except
489/// that the MachineInstr is created and added to the end of the specified
490/// basic block.
Dale Johannesen06efc022009-01-27 23:20:29 +0000491MachineInstr::MachineInstr(MachineBasicBlock *MBB, const TargetInstrDesc &tid)
Dan Gohman834651c2009-11-16 22:49:38 +0000492 : TID(&tid), NumImplicitOps(0), AsmPrinterFlags(0),
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000493 MemRefs(0), MemRefsEnd(0), Parent(0) {
Dale Johannesen06efc022009-01-27 23:20:29 +0000494 assert(MBB && "Cannot use inserting ctor with null basic block!");
Bob Wilson1793ab92010-04-09 04:46:43 +0000495 NumImplicitOps = TID->getNumImplicitDefs() + TID->getNumImplicitUses();
Dale Johannesen06efc022009-01-27 23:20:29 +0000496 Operands.reserve(NumImplicitOps + TID->getNumOperands());
497 addImplicitDefUseOperands();
498 // Make sure that we get added to a machine basicblock
499 LeakDetector::addGarbageObject(this);
500 MBB->push_back(this); // Add instruction to end of basic block!
501}
502
503/// MachineInstr ctor - As above, but with a DebugLoc.
504///
505MachineInstr::MachineInstr(MachineBasicBlock *MBB, const DebugLoc dl,
Chris Lattner749c6f62008-01-07 07:27:27 +0000506 const TargetInstrDesc &tid)
Dan Gohman834651c2009-11-16 22:49:38 +0000507 : TID(&tid), NumImplicitOps(0), AsmPrinterFlags(0), MemRefs(0), MemRefsEnd(0),
Dan Gohmanc76909a2009-09-25 20:36:54 +0000508 Parent(0), debugLoc(dl) {
Chris Lattnerddd7fcb2002-10-29 23:19:00 +0000509 assert(MBB && "Cannot use inserting ctor with null basic block!");
Bob Wilson1793ab92010-04-09 04:46:43 +0000510 NumImplicitOps = TID->getNumImplicitDefs() + TID->getNumImplicitUses();
Chris Lattner349c4952008-01-07 03:13:06 +0000511 Operands.reserve(NumImplicitOps + TID->getNumOperands());
Evan Cheng67f660c2006-11-30 07:08:44 +0000512 addImplicitDefUseOperands();
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000513 // Make sure that we get added to a machine basicblock
514 LeakDetector::addGarbageObject(this);
Chris Lattnerddd7fcb2002-10-29 23:19:00 +0000515 MBB->push_back(this); // Add instruction to end of basic block!
516}
517
Misha Brukmance22e762004-07-09 14:45:17 +0000518/// MachineInstr ctor - Copies MachineInstr arg exactly
519///
Evan Cheng1ed99222008-07-19 00:37:25 +0000520MachineInstr::MachineInstr(MachineFunction &MF, const MachineInstr &MI)
Dan Gohman834651c2009-11-16 22:49:38 +0000521 : TID(&MI.getDesc()), NumImplicitOps(0), AsmPrinterFlags(0),
Dan Gohmanc76909a2009-09-25 20:36:54 +0000522 MemRefs(MI.MemRefs), MemRefsEnd(MI.MemRefsEnd),
523 Parent(0), debugLoc(MI.getDebugLoc()) {
Chris Lattner943b5e12006-05-04 19:14:44 +0000524 Operands.reserve(MI.getNumOperands());
Tanya Lattnerb5159ed2004-05-23 20:58:02 +0000525
Misha Brukmance22e762004-07-09 14:45:17 +0000526 // Add operands
Evan Cheng1ed99222008-07-19 00:37:25 +0000527 for (unsigned i = 0; i != MI.getNumOperands(); ++i)
528 addOperand(MI.getOperand(i));
529 NumImplicitOps = MI.NumImplicitOps;
Tanya Lattner0c63e032004-05-24 03:14:18 +0000530
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000531 // Set parent to null.
Chris Lattnerf20c1a42007-12-31 04:56:33 +0000532 Parent = 0;
Dan Gohman6116a732008-07-21 18:47:29 +0000533
534 LeakDetector::addGarbageObject(this);
Tanya Lattner466b5342004-05-23 19:35:12 +0000535}
536
Misha Brukmance22e762004-07-09 14:45:17 +0000537MachineInstr::~MachineInstr() {
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000538 LeakDetector::removeGarbageObject(this);
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000539#ifndef NDEBUG
Chris Lattner62ed6b92008-01-01 01:12:31 +0000540 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000541 assert(Operands[i].ParentMI == this && "ParentMI mismatch!");
Dan Gohmand735b802008-10-03 15:45:36 +0000542 assert((!Operands[i].isReg() || !Operands[i].isOnRegUseList()) &&
Chris Lattner62ed6b92008-01-01 01:12:31 +0000543 "Reg operand def/use list corrupted");
544 }
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000545#endif
Alkis Evlogimenosaad5c052004-02-16 07:17:43 +0000546}
547
Chris Lattner62ed6b92008-01-01 01:12:31 +0000548/// getRegInfo - If this instruction is embedded into a MachineFunction,
549/// return the MachineRegisterInfo object for the current function, otherwise
550/// return null.
551MachineRegisterInfo *MachineInstr::getRegInfo() {
552 if (MachineBasicBlock *MBB = getParent())
Dan Gohman4e526b92008-07-08 23:59:09 +0000553 return &MBB->getParent()->getRegInfo();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000554 return 0;
555}
556
557/// RemoveRegOperandsFromUseLists - Unlink all of the register operands in
558/// this instruction from their respective use lists. This requires that the
559/// operands already be on their use lists.
560void MachineInstr::RemoveRegOperandsFromUseLists() {
561 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000562 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000563 Operands[i].RemoveRegOperandFromRegInfo();
564 }
565}
566
567/// AddRegOperandsToUseLists - Add all of the register operands in
568/// this instruction from their respective use lists. This requires that the
569/// operands not be on their use lists yet.
570void MachineInstr::AddRegOperandsToUseLists(MachineRegisterInfo &RegInfo) {
571 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000572 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000573 Operands[i].AddRegOperandToRegInfo(&RegInfo);
574 }
575}
576
577
578/// addOperand - Add the specified operand to the instruction. If it is an
579/// implicit operand, it is added to the end of the operand list. If it is
580/// an explicit operand it is added at the end of the explicit operand list
581/// (before the first implicit operand).
582void MachineInstr::addOperand(const MachineOperand &Op) {
Dan Gohmand735b802008-10-03 15:45:36 +0000583 bool isImpReg = Op.isReg() && Op.isImplicit();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000584 assert((isImpReg || !OperandsComplete()) &&
585 "Trying to add an operand to a machine instr that is already done!");
586
Dan Gohmanbcf28c02008-12-09 22:45:08 +0000587 MachineRegisterInfo *RegInfo = getRegInfo();
588
Chris Lattner62ed6b92008-01-01 01:12:31 +0000589 // If we are adding the operand to the end of the list, our job is simpler.
590 // This is true most of the time, so this is a reasonable optimization.
591 if (isImpReg || NumImplicitOps == 0) {
592 // We can only do this optimization if we know that the operand list won't
593 // reallocate.
594 if (Operands.empty() || Operands.size()+1 <= Operands.capacity()) {
595 Operands.push_back(Op);
596
597 // Set the parent of the operand.
598 Operands.back().ParentMI = this;
599
600 // If the operand is a register, update the operand's use list.
Jim Grosbach06801722009-12-16 19:43:02 +0000601 if (Op.isReg()) {
Dan Gohmanbcf28c02008-12-09 22:45:08 +0000602 Operands.back().AddRegOperandToRegInfo(RegInfo);
Jim Grosbach06801722009-12-16 19:43:02 +0000603 // If the register operand is flagged as early, mark the operand as such
604 unsigned OpNo = Operands.size() - 1;
605 if (TID->getOperandConstraint(OpNo, TOI::EARLY_CLOBBER) != -1)
606 Operands[OpNo].setIsEarlyClobber(true);
607 }
Chris Lattner62ed6b92008-01-01 01:12:31 +0000608 return;
609 }
610 }
611
612 // Otherwise, we have to insert a real operand before any implicit ones.
613 unsigned OpNo = Operands.size()-NumImplicitOps;
614
Chris Lattner62ed6b92008-01-01 01:12:31 +0000615 // If this instruction isn't embedded into a function, then we don't need to
616 // update any operand lists.
617 if (RegInfo == 0) {
618 // Simple insertion, no reginfo update needed for other register operands.
619 Operands.insert(Operands.begin()+OpNo, Op);
620 Operands[OpNo].ParentMI = this;
621
622 // Do explicitly set the reginfo for this operand though, to ensure the
623 // next/prev fields are properly nulled out.
Jim Grosbach06801722009-12-16 19:43:02 +0000624 if (Operands[OpNo].isReg()) {
Chris Lattner62ed6b92008-01-01 01:12:31 +0000625 Operands[OpNo].AddRegOperandToRegInfo(0);
Jim Grosbach06801722009-12-16 19:43:02 +0000626 // If the register operand is flagged as early, mark the operand as such
627 if (TID->getOperandConstraint(OpNo, TOI::EARLY_CLOBBER) != -1)
628 Operands[OpNo].setIsEarlyClobber(true);
629 }
Chris Lattner62ed6b92008-01-01 01:12:31 +0000630
631 } else if (Operands.size()+1 <= Operands.capacity()) {
632 // Otherwise, we have to remove register operands from their register use
633 // list, add the operand, then add the register operands back to their use
634 // list. This also must handle the case when the operand list reallocates
635 // to somewhere else.
636
637 // If insertion of this operand won't cause reallocation of the operand
638 // list, just remove the implicit operands, add the operand, then re-add all
639 // the rest of the operands.
640 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000641 assert(Operands[i].isReg() && "Should only be an implicit reg!");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000642 Operands[i].RemoveRegOperandFromRegInfo();
643 }
644
645 // Add the operand. If it is a register, add it to the reg list.
646 Operands.insert(Operands.begin()+OpNo, Op);
647 Operands[OpNo].ParentMI = this;
648
Jim Grosbach06801722009-12-16 19:43:02 +0000649 if (Operands[OpNo].isReg()) {
Chris Lattner62ed6b92008-01-01 01:12:31 +0000650 Operands[OpNo].AddRegOperandToRegInfo(RegInfo);
Jim Grosbach06801722009-12-16 19:43:02 +0000651 // If the register operand is flagged as early, mark the operand as such
652 if (TID->getOperandConstraint(OpNo, TOI::EARLY_CLOBBER) != -1)
653 Operands[OpNo].setIsEarlyClobber(true);
654 }
Chris Lattner62ed6b92008-01-01 01:12:31 +0000655
656 // Re-add all the implicit ops.
657 for (unsigned i = OpNo+1, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000658 assert(Operands[i].isReg() && "Should only be an implicit reg!");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000659 Operands[i].AddRegOperandToRegInfo(RegInfo);
660 }
661 } else {
662 // Otherwise, we will be reallocating the operand list. Remove all reg
663 // operands from their list, then readd them after the operand list is
664 // reallocated.
665 RemoveRegOperandsFromUseLists();
666
667 Operands.insert(Operands.begin()+OpNo, Op);
668 Operands[OpNo].ParentMI = this;
669
670 // Re-add all the operands.
671 AddRegOperandsToUseLists(*RegInfo);
Jim Grosbach06801722009-12-16 19:43:02 +0000672
673 // If the register operand is flagged as early, mark the operand as such
674 if (Operands[OpNo].isReg()
675 && TID->getOperandConstraint(OpNo, TOI::EARLY_CLOBBER) != -1)
676 Operands[OpNo].setIsEarlyClobber(true);
Chris Lattner62ed6b92008-01-01 01:12:31 +0000677 }
678}
679
680/// RemoveOperand - Erase an operand from an instruction, leaving it with one
681/// fewer operand than it started with.
682///
683void MachineInstr::RemoveOperand(unsigned OpNo) {
684 assert(OpNo < Operands.size() && "Invalid operand number");
685
686 // Special case removing the last one.
687 if (OpNo == Operands.size()-1) {
688 // If needed, remove from the reg def/use list.
Dan Gohmand735b802008-10-03 15:45:36 +0000689 if (Operands.back().isReg() && Operands.back().isOnRegUseList())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000690 Operands.back().RemoveRegOperandFromRegInfo();
691
692 Operands.pop_back();
693 return;
694 }
695
696 // Otherwise, we are removing an interior operand. If we have reginfo to
697 // update, remove all operands that will be shifted down from their reg lists,
698 // move everything down, then re-add them.
699 MachineRegisterInfo *RegInfo = getRegInfo();
700 if (RegInfo) {
701 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000702 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000703 Operands[i].RemoveRegOperandFromRegInfo();
704 }
705 }
706
707 Operands.erase(Operands.begin()+OpNo);
708
709 if (RegInfo) {
710 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000711 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000712 Operands[i].AddRegOperandToRegInfo(RegInfo);
713 }
714 }
715}
716
Dan Gohmanc76909a2009-09-25 20:36:54 +0000717/// addMemOperand - Add a MachineMemOperand to the machine instruction.
718/// This function should be used only occasionally. The setMemRefs function
719/// is the primary method for setting up a MachineInstr's MemRefs list.
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000720void MachineInstr::addMemOperand(MachineFunction &MF,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000721 MachineMemOperand *MO) {
722 mmo_iterator OldMemRefs = MemRefs;
723 mmo_iterator OldMemRefsEnd = MemRefsEnd;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000724
Dan Gohmanc76909a2009-09-25 20:36:54 +0000725 size_t NewNum = (MemRefsEnd - MemRefs) + 1;
726 mmo_iterator NewMemRefs = MF.allocateMemRefsArray(NewNum);
727 mmo_iterator NewMemRefsEnd = NewMemRefs + NewNum;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000728
Dan Gohmanc76909a2009-09-25 20:36:54 +0000729 std::copy(OldMemRefs, OldMemRefsEnd, NewMemRefs);
730 NewMemRefs[NewNum - 1] = MO;
731
732 MemRefs = NewMemRefs;
733 MemRefsEnd = NewMemRefsEnd;
734}
Chris Lattner62ed6b92008-01-01 01:12:31 +0000735
Evan Cheng506049f2010-03-03 01:44:33 +0000736bool MachineInstr::isIdenticalTo(const MachineInstr *Other,
737 MICheckType Check) const {
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000738 // If opcodes or number of operands are not the same then the two
739 // instructions are obviously not identical.
740 if (Other->getOpcode() != getOpcode() ||
741 Other->getNumOperands() != getNumOperands())
742 return false;
743
744 // Check operands to make sure they match.
745 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
746 const MachineOperand &MO = getOperand(i);
747 const MachineOperand &OMO = Other->getOperand(i);
748 // Clients may or may not want to ignore defs when testing for equality.
749 // For example, machine CSE pass only cares about finding common
750 // subexpressions, so it's safe to ignore virtual register defs.
751 if (Check != CheckDefs && MO.isReg() && MO.isDef()) {
752 if (Check == IgnoreDefs)
753 continue;
754 // Check == IgnoreVRegDefs
755 if (TargetRegisterInfo::isPhysicalRegister(MO.getReg()) ||
756 TargetRegisterInfo::isPhysicalRegister(OMO.getReg()))
757 if (MO.getReg() != OMO.getReg())
758 return false;
759 } else if (!MO.isIdenticalTo(OMO))
Evan Cheng506049f2010-03-03 01:44:33 +0000760 return false;
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000761 }
762 return true;
Evan Cheng506049f2010-03-03 01:44:33 +0000763}
764
Chris Lattner48d7c062006-04-17 21:35:41 +0000765/// removeFromParent - This method unlinks 'this' from the containing basic
766/// block, and returns it, but does not delete it.
767MachineInstr *MachineInstr::removeFromParent() {
768 assert(getParent() && "Not embedded in a basic block!");
769 getParent()->remove(this);
770 return this;
771}
772
773
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000774/// eraseFromParent - This method unlinks 'this' from the containing basic
775/// block, and deletes it.
776void MachineInstr::eraseFromParent() {
777 assert(getParent() && "Not embedded in a basic block!");
778 getParent()->erase(this);
779}
780
781
Brian Gaeke21326fc2004-02-13 04:39:32 +0000782/// OperandComplete - Return true if it's illegal to add a new operand
783///
Chris Lattner2a90ba62004-02-12 16:09:53 +0000784bool MachineInstr::OperandsComplete() const {
Chris Lattner349c4952008-01-07 03:13:06 +0000785 unsigned short NumOperands = TID->getNumOperands();
Chris Lattner8f707e12008-01-07 05:19:29 +0000786 if (!TID->isVariadic() && getNumOperands()-NumImplicitOps >= NumOperands)
Vikram S. Adve34977822003-05-31 07:39:06 +0000787 return true; // Broken: we have all the operands of this instruction!
Chris Lattner413746e2002-10-28 20:48:39 +0000788 return false;
789}
790
Evan Cheng19e3f312007-05-15 01:26:09 +0000791/// getNumExplicitOperands - Returns the number of non-implicit operands.
792///
793unsigned MachineInstr::getNumExplicitOperands() const {
Chris Lattner349c4952008-01-07 03:13:06 +0000794 unsigned NumOperands = TID->getNumOperands();
Chris Lattner8f707e12008-01-07 05:19:29 +0000795 if (!TID->isVariadic())
Evan Cheng19e3f312007-05-15 01:26:09 +0000796 return NumOperands;
797
Dan Gohman9407cd42009-04-15 17:59:11 +0000798 for (unsigned i = NumOperands, e = getNumOperands(); i != e; ++i) {
799 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000800 if (!MO.isReg() || !MO.isImplicit())
Evan Cheng19e3f312007-05-15 01:26:09 +0000801 NumOperands++;
802 }
803 return NumOperands;
804}
805
Chris Lattner8ace2cd2006-10-20 22:39:59 +0000806
Evan Chengfaa51072007-04-26 19:00:32 +0000807/// findRegisterUseOperandIdx() - Returns the MachineOperand that is a use of
Jim Grosbachf9ca50e2009-09-17 17:57:26 +0000808/// the specific register or -1 if it is not found. It further tightens
Evan Cheng76d7e762007-02-23 01:04:26 +0000809/// the search criteria to a use that kills the register if isKill is true.
Evan Cheng6130f662008-03-05 00:59:57 +0000810int MachineInstr::findRegisterUseOperandIdx(unsigned Reg, bool isKill,
811 const TargetRegisterInfo *TRI) const {
Evan Cheng576d1232006-12-06 08:27:42 +0000812 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Chengf277ee42007-05-29 18:35:22 +0000813 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000814 if (!MO.isReg() || !MO.isUse())
Evan Cheng6130f662008-03-05 00:59:57 +0000815 continue;
816 unsigned MOReg = MO.getReg();
817 if (!MOReg)
818 continue;
819 if (MOReg == Reg ||
820 (TRI &&
821 TargetRegisterInfo::isPhysicalRegister(MOReg) &&
822 TargetRegisterInfo::isPhysicalRegister(Reg) &&
823 TRI->isSubRegister(MOReg, Reg)))
Evan Cheng76d7e762007-02-23 01:04:26 +0000824 if (!isKill || MO.isKill())
Evan Cheng32eb1f12007-03-26 22:37:45 +0000825 return i;
Evan Cheng576d1232006-12-06 08:27:42 +0000826 }
Evan Cheng32eb1f12007-03-26 22:37:45 +0000827 return -1;
Evan Cheng576d1232006-12-06 08:27:42 +0000828}
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +0000829
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +0000830/// readsWritesVirtualRegister - Return a pair of bools (reads, writes)
831/// indicating if this instruction reads or writes Reg. This also considers
832/// partial defines.
833std::pair<bool,bool>
834MachineInstr::readsWritesVirtualRegister(unsigned Reg,
835 SmallVectorImpl<unsigned> *Ops) const {
836 bool PartDef = false; // Partial redefine.
837 bool FullDef = false; // Full define.
838 bool Use = false;
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +0000839
840 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
841 const MachineOperand &MO = getOperand(i);
842 if (!MO.isReg() || MO.getReg() != Reg)
843 continue;
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +0000844 if (Ops)
845 Ops->push_back(i);
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +0000846 if (MO.isUse())
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +0000847 Use |= !MO.isUndef();
848 else if (MO.getSubReg())
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +0000849 PartDef = true;
850 else
851 FullDef = true;
852 }
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +0000853 // A partial redefine uses Reg unless there is also a full define.
854 return std::make_pair(Use || (PartDef && !FullDef), PartDef || FullDef);
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +0000855}
856
Evan Cheng6130f662008-03-05 00:59:57 +0000857/// findRegisterDefOperandIdx() - Returns the operand index that is a def of
Dan Gohman703bfe62008-05-06 00:20:10 +0000858/// the specified register or -1 if it is not found. If isDead is true, defs
859/// that are not dead are skipped. If TargetRegisterInfo is non-null, then it
860/// also checks if there is a def of a super-register.
Evan Cheng1015ba72010-05-21 20:53:24 +0000861int
862MachineInstr::findRegisterDefOperandIdx(unsigned Reg, bool isDead, bool Overlap,
863 const TargetRegisterInfo *TRI) const {
864 bool isPhys = TargetRegisterInfo::isPhysicalRegister(Reg);
Evan Chengb371f452007-02-19 21:49:54 +0000865 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng6130f662008-03-05 00:59:57 +0000866 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000867 if (!MO.isReg() || !MO.isDef())
Evan Cheng6130f662008-03-05 00:59:57 +0000868 continue;
869 unsigned MOReg = MO.getReg();
Evan Cheng1015ba72010-05-21 20:53:24 +0000870 bool Found = (MOReg == Reg);
871 if (!Found && TRI && isPhys &&
872 TargetRegisterInfo::isPhysicalRegister(MOReg)) {
873 if (Overlap)
874 Found = TRI->regsOverlap(MOReg, Reg);
875 else
876 Found = TRI->isSubRegister(MOReg, Reg);
877 }
878 if (Found && (!isDead || MO.isDead()))
879 return i;
Evan Chengb371f452007-02-19 21:49:54 +0000880 }
Evan Cheng6130f662008-03-05 00:59:57 +0000881 return -1;
Evan Chengb371f452007-02-19 21:49:54 +0000882}
Evan Cheng19e3f312007-05-15 01:26:09 +0000883
Evan Chengf277ee42007-05-29 18:35:22 +0000884/// findFirstPredOperandIdx() - Find the index of the first operand in the
885/// operand list that is used to represent the predicate. It returns -1 if
886/// none is found.
887int MachineInstr::findFirstPredOperandIdx() const {
Chris Lattner749c6f62008-01-07 07:27:27 +0000888 const TargetInstrDesc &TID = getDesc();
889 if (TID.isPredicable()) {
Evan Cheng19e3f312007-05-15 01:26:09 +0000890 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Chris Lattner749c6f62008-01-07 07:27:27 +0000891 if (TID.OpInfo[i].isPredicate())
Evan Chengf277ee42007-05-29 18:35:22 +0000892 return i;
Evan Cheng19e3f312007-05-15 01:26:09 +0000893 }
894
Evan Chengf277ee42007-05-29 18:35:22 +0000895 return -1;
Evan Cheng19e3f312007-05-15 01:26:09 +0000896}
Evan Chengb371f452007-02-19 21:49:54 +0000897
Bob Wilsond9df5012009-04-09 17:16:43 +0000898/// isRegTiedToUseOperand - Given the index of a register def operand,
899/// check if the register def is tied to a source operand, due to either
900/// two-address elimination or inline assembly constraints. Returns the
901/// first tied use operand index by reference is UseOpIdx is not null.
Jakob Stoklund Olesence9be2c2009-04-29 20:57:16 +0000902bool MachineInstr::
903isRegTiedToUseOperand(unsigned DefOpIdx, unsigned *UseOpIdx) const {
Chris Lattner518bb532010-02-09 19:54:29 +0000904 if (isInlineAsm()) {
Dale Johannesenf1e309e2010-07-02 20:16:09 +0000905 assert(DefOpIdx >= 3);
Bob Wilsond9df5012009-04-09 17:16:43 +0000906 const MachineOperand &MO = getOperand(DefOpIdx);
Chris Lattnerc30aa7b2009-04-09 23:33:34 +0000907 if (!MO.isReg() || !MO.isDef() || MO.getReg() == 0)
Evan Chengfb112882009-03-23 08:01:15 +0000908 return false;
Evan Chengef5d0702009-06-24 02:05:51 +0000909 // Determine the actual operand index that corresponds to this index.
Evan Chengfb112882009-03-23 08:01:15 +0000910 unsigned DefNo = 0;
Evan Chengef5d0702009-06-24 02:05:51 +0000911 unsigned DefPart = 0;
Dale Johannesenf1e309e2010-07-02 20:16:09 +0000912 for (unsigned i = 2, e = getNumOperands(); i < e; ) {
Evan Chengfb112882009-03-23 08:01:15 +0000913 const MachineOperand &FMO = getOperand(i);
Jakob Stoklund Olesen45d34fe2009-07-19 19:09:59 +0000914 // After the normal asm operands there may be additional imp-def regs.
915 if (!FMO.isImm())
916 return false;
Evan Chengfb112882009-03-23 08:01:15 +0000917 // Skip over this def.
Evan Chengef5d0702009-06-24 02:05:51 +0000918 unsigned NumOps = InlineAsm::getNumOperandRegisters(FMO.getImm());
919 unsigned PrevDef = i + 1;
920 i = PrevDef + NumOps;
921 if (i > DefOpIdx) {
922 DefPart = DefOpIdx - PrevDef;
Evan Chengfb112882009-03-23 08:01:15 +0000923 break;
Evan Chengef5d0702009-06-24 02:05:51 +0000924 }
Evan Chengfb112882009-03-23 08:01:15 +0000925 ++DefNo;
926 }
Dale Johannesenf1e309e2010-07-02 20:16:09 +0000927 for (unsigned i = 2, e = getNumOperands(); i != e; ++i) {
Evan Chengfb112882009-03-23 08:01:15 +0000928 const MachineOperand &FMO = getOperand(i);
929 if (!FMO.isImm())
930 continue;
931 if (i+1 >= e || !getOperand(i+1).isReg() || !getOperand(i+1).isUse())
932 continue;
933 unsigned Idx;
Evan Chengef5d0702009-06-24 02:05:51 +0000934 if (InlineAsm::isUseOperandTiedToDef(FMO.getImm(), Idx) &&
Bob Wilsond9df5012009-04-09 17:16:43 +0000935 Idx == DefNo) {
936 if (UseOpIdx)
Evan Chengef5d0702009-06-24 02:05:51 +0000937 *UseOpIdx = (unsigned)i + 1 + DefPart;
Evan Chengfb112882009-03-23 08:01:15 +0000938 return true;
Bob Wilsond9df5012009-04-09 17:16:43 +0000939 }
Evan Chengfb112882009-03-23 08:01:15 +0000940 }
Evan Chengef5d0702009-06-24 02:05:51 +0000941 return false;
Evan Chengfb112882009-03-23 08:01:15 +0000942 }
943
Bob Wilsond9df5012009-04-09 17:16:43 +0000944 assert(getOperand(DefOpIdx).isDef() && "DefOpIdx is not a def!");
Chris Lattner749c6f62008-01-07 07:27:27 +0000945 const TargetInstrDesc &TID = getDesc();
Evan Chengef0732d2008-07-10 07:35:43 +0000946 for (unsigned i = 0, e = TID.getNumOperands(); i != e; ++i) {
947 const MachineOperand &MO = getOperand(i);
Dan Gohman2ce7f202008-12-05 05:45:42 +0000948 if (MO.isReg() && MO.isUse() &&
Bob Wilsond9df5012009-04-09 17:16:43 +0000949 TID.getOperandConstraint(i, TOI::TIED_TO) == (int)DefOpIdx) {
950 if (UseOpIdx)
951 *UseOpIdx = (unsigned)i;
Evan Chengef0732d2008-07-10 07:35:43 +0000952 return true;
Bob Wilsond9df5012009-04-09 17:16:43 +0000953 }
Evan Cheng32dfbea2007-10-12 08:50:34 +0000954 }
955 return false;
956}
957
Evan Chenga24752f2009-03-19 20:30:06 +0000958/// isRegTiedToDefOperand - Return true if the operand of the specified index
959/// is a register use and it is tied to an def operand. It also returns the def
960/// operand index by reference.
Jakob Stoklund Olesence9be2c2009-04-29 20:57:16 +0000961bool MachineInstr::
962isRegTiedToDefOperand(unsigned UseOpIdx, unsigned *DefOpIdx) const {
Chris Lattner518bb532010-02-09 19:54:29 +0000963 if (isInlineAsm()) {
Evan Chengfb112882009-03-23 08:01:15 +0000964 const MachineOperand &MO = getOperand(UseOpIdx);
Chris Lattner0c8382c2009-04-09 16:50:43 +0000965 if (!MO.isReg() || !MO.isUse() || MO.getReg() == 0)
Evan Chengfb112882009-03-23 08:01:15 +0000966 return false;
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +0000967
968 // Find the flag operand corresponding to UseOpIdx
969 unsigned FlagIdx, NumOps=0;
Dale Johannesenf1e309e2010-07-02 20:16:09 +0000970 for (FlagIdx = 2; FlagIdx < UseOpIdx; FlagIdx += NumOps+1) {
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +0000971 const MachineOperand &UFMO = getOperand(FlagIdx);
Jakob Stoklund Olesen45d34fe2009-07-19 19:09:59 +0000972 // After the normal asm operands there may be additional imp-def regs.
973 if (!UFMO.isImm())
974 return false;
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +0000975 NumOps = InlineAsm::getNumOperandRegisters(UFMO.getImm());
976 assert(NumOps < getNumOperands() && "Invalid inline asm flag");
977 if (UseOpIdx < FlagIdx+NumOps+1)
978 break;
Evan Chengef5d0702009-06-24 02:05:51 +0000979 }
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +0000980 if (FlagIdx >= UseOpIdx)
Evan Chengef5d0702009-06-24 02:05:51 +0000981 return false;
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +0000982 const MachineOperand &UFMO = getOperand(FlagIdx);
Evan Chengfb112882009-03-23 08:01:15 +0000983 unsigned DefNo;
984 if (InlineAsm::isUseOperandTiedToDef(UFMO.getImm(), DefNo)) {
985 if (!DefOpIdx)
986 return true;
987
Dale Johannesenf1e309e2010-07-02 20:16:09 +0000988 unsigned DefIdx = 2;
989 // Remember to adjust the index. First operand is asm string, second is
990 // the AlignStack bit, then there is a flag for each.
Evan Chengfb112882009-03-23 08:01:15 +0000991 while (DefNo) {
992 const MachineOperand &FMO = getOperand(DefIdx);
993 assert(FMO.isImm());
994 // Skip over this def.
995 DefIdx += InlineAsm::getNumOperandRegisters(FMO.getImm()) + 1;
996 --DefNo;
997 }
Evan Chengef5d0702009-06-24 02:05:51 +0000998 *DefOpIdx = DefIdx + UseOpIdx - FlagIdx;
Evan Chengfb112882009-03-23 08:01:15 +0000999 return true;
1000 }
1001 return false;
1002 }
1003
Evan Chenga24752f2009-03-19 20:30:06 +00001004 const TargetInstrDesc &TID = getDesc();
1005 if (UseOpIdx >= TID.getNumOperands())
1006 return false;
1007 const MachineOperand &MO = getOperand(UseOpIdx);
1008 if (!MO.isReg() || !MO.isUse())
1009 return false;
1010 int DefIdx = TID.getOperandConstraint(UseOpIdx, TOI::TIED_TO);
1011 if (DefIdx == -1)
1012 return false;
1013 if (DefOpIdx)
1014 *DefOpIdx = (unsigned)DefIdx;
1015 return true;
1016}
1017
Dan Gohmane6cd7572010-05-13 20:34:42 +00001018/// clearKillInfo - Clears kill flags on all operands.
1019///
1020void MachineInstr::clearKillInfo() {
1021 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1022 MachineOperand &MO = getOperand(i);
1023 if (MO.isReg() && MO.isUse())
1024 MO.setIsKill(false);
1025 }
1026}
1027
Evan Cheng576d1232006-12-06 08:27:42 +00001028/// copyKillDeadInfo - Copies kill / dead operand properties from MI.
1029///
1030void MachineInstr::copyKillDeadInfo(const MachineInstr *MI) {
1031 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1032 const MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001033 if (!MO.isReg() || (!MO.isKill() && !MO.isDead()))
Evan Cheng576d1232006-12-06 08:27:42 +00001034 continue;
1035 for (unsigned j = 0, ee = getNumOperands(); j != ee; ++j) {
1036 MachineOperand &MOp = getOperand(j);
1037 if (!MOp.isIdenticalTo(MO))
1038 continue;
1039 if (MO.isKill())
1040 MOp.setIsKill();
1041 else
1042 MOp.setIsDead();
1043 break;
1044 }
1045 }
1046}
1047
Evan Cheng19e3f312007-05-15 01:26:09 +00001048/// copyPredicates - Copies predicate operand(s) from MI.
1049void MachineInstr::copyPredicates(const MachineInstr *MI) {
Chris Lattner749c6f62008-01-07 07:27:27 +00001050 const TargetInstrDesc &TID = MI->getDesc();
Evan Chengb27087f2008-03-13 00:44:09 +00001051 if (!TID.isPredicable())
1052 return;
1053 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1054 if (TID.OpInfo[i].isPredicate()) {
1055 // Predicated operands must be last operands.
1056 addOperand(MI->getOperand(i));
Evan Cheng19e3f312007-05-15 01:26:09 +00001057 }
1058 }
1059}
1060
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +00001061void MachineInstr::substituteRegister(unsigned FromReg,
1062 unsigned ToReg,
1063 unsigned SubIdx,
1064 const TargetRegisterInfo &RegInfo) {
1065 if (TargetRegisterInfo::isPhysicalRegister(ToReg)) {
1066 if (SubIdx)
1067 ToReg = RegInfo.getSubReg(ToReg, SubIdx);
1068 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1069 MachineOperand &MO = getOperand(i);
1070 if (!MO.isReg() || MO.getReg() != FromReg)
1071 continue;
1072 MO.substPhysReg(ToReg, RegInfo);
1073 }
1074 } else {
1075 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1076 MachineOperand &MO = getOperand(i);
1077 if (!MO.isReg() || MO.getReg() != FromReg)
1078 continue;
1079 MO.substVirtReg(ToReg, SubIdx, RegInfo);
1080 }
1081 }
1082}
1083
Evan Cheng9f1c8312008-07-03 09:09:37 +00001084/// isSafeToMove - Return true if it is safe to move this instruction. If
1085/// SawStore is set to true, it means that there is a store (or call) between
1086/// the instruction's location and its intended destination.
Dan Gohmanb3b930a2008-11-18 19:04:29 +00001087bool MachineInstr::isSafeToMove(const TargetInstrInfo *TII,
Evan Chengac1abde2010-03-02 19:03:01 +00001088 AliasAnalysis *AA,
1089 bool &SawStore) const {
Evan Chengb27087f2008-03-13 00:44:09 +00001090 // Ignore stuff that we obviously can't move.
1091 if (TID->mayStore() || TID->isCall()) {
1092 SawStore = true;
1093 return false;
1094 }
Dan Gohman237dee12008-12-23 17:28:50 +00001095 if (TID->isTerminator() || TID->hasUnmodeledSideEffects())
Evan Chengb27087f2008-03-13 00:44:09 +00001096 return false;
1097
1098 // See if this instruction does a load. If so, we have to guarantee that the
1099 // loaded value doesn't change between the load and the its intended
1100 // destination. The check for isInvariantLoad gives the targe the chance to
1101 // classify the load as always returning a constant, e.g. a constant pool
1102 // load.
Dan Gohmana70dca12009-10-09 23:27:56 +00001103 if (TID->mayLoad() && !isInvariantLoad(AA))
Evan Chengb27087f2008-03-13 00:44:09 +00001104 // Otherwise, this is a real load. If there is a store between the load and
Evan Cheng7cc2c402009-07-28 21:49:18 +00001105 // end of block, or if the load is volatile, we can't move it.
Dan Gohmand790a5c2008-10-02 15:04:30 +00001106 return !SawStore && !hasVolatileMemoryRef();
Dan Gohman3e4fb702008-09-24 00:06:15 +00001107
Evan Chengb27087f2008-03-13 00:44:09 +00001108 return true;
1109}
1110
Evan Chengdf3b9932008-08-27 20:33:50 +00001111/// isSafeToReMat - Return true if it's safe to rematerialize the specified
1112/// instruction which defined the specified register instead of copying it.
Dan Gohmanb3b930a2008-11-18 19:04:29 +00001113bool MachineInstr::isSafeToReMat(const TargetInstrInfo *TII,
Evan Chengac1abde2010-03-02 19:03:01 +00001114 AliasAnalysis *AA,
1115 unsigned DstReg) const {
Evan Chengdf3b9932008-08-27 20:33:50 +00001116 bool SawStore = false;
Dan Gohmana70dca12009-10-09 23:27:56 +00001117 if (!TII->isTriviallyReMaterializable(this, AA) ||
Evan Chengac1abde2010-03-02 19:03:01 +00001118 !isSafeToMove(TII, AA, SawStore))
Evan Chengdf3b9932008-08-27 20:33:50 +00001119 return false;
1120 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Dan Gohmancbad42c2008-11-18 19:49:32 +00001121 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001122 if (!MO.isReg())
Evan Chengdf3b9932008-08-27 20:33:50 +00001123 continue;
1124 // FIXME: For now, do not remat any instruction with register operands.
1125 // Later on, we can loosen the restriction is the register operands have
1126 // not been modified between the def and use. Note, this is different from
Evan Cheng8763c1c2008-08-27 20:58:54 +00001127 // MachineSink because the code is no longer in two-address form (at least
Evan Chengdf3b9932008-08-27 20:33:50 +00001128 // partially).
1129 if (MO.isUse())
1130 return false;
1131 else if (!MO.isDead() && MO.getReg() != DstReg)
1132 return false;
1133 }
1134 return true;
1135}
1136
Dan Gohman3e4fb702008-09-24 00:06:15 +00001137/// hasVolatileMemoryRef - Return true if this instruction may have a
1138/// volatile memory reference, or if the information describing the
1139/// memory reference is not available. Return false if it is known to
1140/// have no volatile memory references.
1141bool MachineInstr::hasVolatileMemoryRef() const {
1142 // An instruction known never to access memory won't have a volatile access.
1143 if (!TID->mayStore() &&
1144 !TID->mayLoad() &&
1145 !TID->isCall() &&
1146 !TID->hasUnmodeledSideEffects())
1147 return false;
1148
1149 // Otherwise, if the instruction has no memory reference information,
1150 // conservatively assume it wasn't preserved.
1151 if (memoperands_empty())
1152 return true;
1153
1154 // Check the memory reference information for volatile references.
Dan Gohmanc76909a2009-09-25 20:36:54 +00001155 for (mmo_iterator I = memoperands_begin(), E = memoperands_end(); I != E; ++I)
1156 if ((*I)->isVolatile())
Dan Gohman3e4fb702008-09-24 00:06:15 +00001157 return true;
1158
1159 return false;
1160}
1161
Dan Gohmane33f44c2009-10-07 17:38:06 +00001162/// isInvariantLoad - Return true if this instruction is loading from a
1163/// location whose value is invariant across the function. For example,
Dan Gohmanf451cb82010-02-10 16:03:48 +00001164/// loading a value from the constant pool or from the argument area
Dan Gohmane33f44c2009-10-07 17:38:06 +00001165/// of a function if it does not change. This should only return true of
1166/// *all* loads the instruction does are invariant (if it does multiple loads).
1167bool MachineInstr::isInvariantLoad(AliasAnalysis *AA) const {
1168 // If the instruction doesn't load at all, it isn't an invariant load.
1169 if (!TID->mayLoad())
1170 return false;
1171
1172 // If the instruction has lost its memoperands, conservatively assume that
1173 // it may not be an invariant load.
1174 if (memoperands_empty())
1175 return false;
1176
1177 const MachineFrameInfo *MFI = getParent()->getParent()->getFrameInfo();
1178
1179 for (mmo_iterator I = memoperands_begin(),
1180 E = memoperands_end(); I != E; ++I) {
1181 if ((*I)->isVolatile()) return false;
1182 if ((*I)->isStore()) return false;
1183
1184 if (const Value *V = (*I)->getValue()) {
1185 // A load from a constant PseudoSourceValue is invariant.
1186 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V))
1187 if (PSV->isConstant(MFI))
1188 continue;
1189 // If we have an AliasAnalysis, ask it whether the memory is constant.
1190 if (AA && AA->pointsToConstantMemory(V))
1191 continue;
1192 }
1193
1194 // Otherwise assume conservatively.
1195 return false;
1196 }
1197
1198 // Everything checks out.
1199 return true;
1200}
1201
Evan Cheng229694f2009-12-03 02:31:43 +00001202/// isConstantValuePHI - If the specified instruction is a PHI that always
1203/// merges together the same virtual register, return the register, otherwise
1204/// return 0.
1205unsigned MachineInstr::isConstantValuePHI() const {
Chris Lattner518bb532010-02-09 19:54:29 +00001206 if (!isPHI())
Evan Cheng229694f2009-12-03 02:31:43 +00001207 return 0;
Evan Chengd8f079c2009-12-07 23:10:34 +00001208 assert(getNumOperands() >= 3 &&
1209 "It's illegal to have a PHI without source operands");
Evan Cheng229694f2009-12-03 02:31:43 +00001210
1211 unsigned Reg = getOperand(1).getReg();
1212 for (unsigned i = 3, e = getNumOperands(); i < e; i += 2)
1213 if (getOperand(i).getReg() != Reg)
1214 return 0;
1215 return Reg;
1216}
1217
Evan Chenga57fabe2010-04-08 20:02:37 +00001218/// allDefsAreDead - Return true if all the defs of this instruction are dead.
1219///
1220bool MachineInstr::allDefsAreDead() const {
1221 for (unsigned i = 0, e = getNumOperands(); i < e; ++i) {
1222 const MachineOperand &MO = getOperand(i);
1223 if (!MO.isReg() || MO.isUse())
1224 continue;
1225 if (!MO.isDead())
1226 return false;
1227 }
1228 return true;
1229}
1230
Brian Gaeke21326fc2004-02-13 04:39:32 +00001231void MachineInstr::dump() const {
David Greene3b325332010-01-04 23:48:20 +00001232 dbgs() << " " << *this;
Mon P Wang5ca6bd12008-10-10 01:43:55 +00001233}
1234
Devang Patelda0e89f2010-06-29 21:51:32 +00001235static void printDebugLoc(DebugLoc DL, const MachineFunction *MF,
1236 raw_ostream &CommentOS) {
1237 const LLVMContext &Ctx = MF->getFunction()->getContext();
1238 if (!DL.isUnknown()) { // Print source line info.
1239 DIScope Scope(DL.getScope(Ctx));
1240 // Omit the directory, because it's likely to be long and uninteresting.
1241 if (Scope.Verify())
1242 CommentOS << Scope.getFilename();
1243 else
1244 CommentOS << "<unknown>";
1245 CommentOS << ':' << DL.getLine();
1246 if (DL.getCol() != 0)
1247 CommentOS << ':' << DL.getCol();
1248 DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(DL.getInlinedAt(Ctx));
1249 if (!InlinedAtDL.isUnknown()) {
1250 CommentOS << " @[ ";
1251 printDebugLoc(InlinedAtDL, MF, CommentOS);
1252 CommentOS << " ]";
1253 }
1254 }
1255}
1256
Mon P Wang5ca6bd12008-10-10 01:43:55 +00001257void MachineInstr::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80f6c582009-11-09 19:38:45 +00001258 // We can be a bit tidier if we know the TargetMachine and/or MachineFunction.
1259 const MachineFunction *MF = 0;
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001260 const MachineRegisterInfo *MRI = 0;
Dan Gohman80f6c582009-11-09 19:38:45 +00001261 if (const MachineBasicBlock *MBB = getParent()) {
1262 MF = MBB->getParent();
1263 if (!TM && MF)
1264 TM = &MF->getTarget();
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001265 if (MF)
1266 MRI = &MF->getRegInfo();
Dan Gohman80f6c582009-11-09 19:38:45 +00001267 }
Dan Gohman0ba90f32009-10-31 20:19:03 +00001268
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001269 // Save a list of virtual registers.
1270 SmallVector<unsigned, 8> VirtRegs;
1271
Dan Gohman0ba90f32009-10-31 20:19:03 +00001272 // Print explicitly defined operands on the left of an assignment syntax.
Dan Gohman80f6c582009-11-09 19:38:45 +00001273 unsigned StartOp = 0, e = getNumOperands();
Dan Gohman0ba90f32009-10-31 20:19:03 +00001274 for (; StartOp < e && getOperand(StartOp).isReg() &&
1275 getOperand(StartOp).isDef() &&
1276 !getOperand(StartOp).isImplicit();
1277 ++StartOp) {
1278 if (StartOp != 0) OS << ", ";
1279 getOperand(StartOp).print(OS, TM);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001280 unsigned Reg = getOperand(StartOp).getReg();
1281 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg))
1282 VirtRegs.push_back(Reg);
Chris Lattner6a592272002-10-30 01:55:38 +00001283 }
Tanya Lattnerb1407622004-06-25 00:13:11 +00001284
Dan Gohman0ba90f32009-10-31 20:19:03 +00001285 if (StartOp != 0)
1286 OS << " = ";
1287
1288 // Print the opcode name.
Chris Lattner749c6f62008-01-07 07:27:27 +00001289 OS << getDesc().getName();
Misha Brukmanedf128a2005-04-21 22:36:52 +00001290
Dan Gohman0ba90f32009-10-31 20:19:03 +00001291 // Print the rest of the operands.
Dan Gohman80f6c582009-11-09 19:38:45 +00001292 bool OmittedAnyCallClobbers = false;
1293 bool FirstOp = true;
Chris Lattner6a592272002-10-30 01:55:38 +00001294 for (unsigned i = StartOp, e = getNumOperands(); i != e; ++i) {
Dan Gohman80f6c582009-11-09 19:38:45 +00001295 const MachineOperand &MO = getOperand(i);
1296
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001297 if (MO.isReg() && MO.getReg() &&
1298 TargetRegisterInfo::isVirtualRegister(MO.getReg()))
1299 VirtRegs.push_back(MO.getReg());
1300
Dan Gohman80f6c582009-11-09 19:38:45 +00001301 // Omit call-clobbered registers which aren't used anywhere. This makes
1302 // call instructions much less noisy on targets where calls clobber lots
1303 // of registers. Don't rely on MO.isDead() because we may be called before
1304 // LiveVariables is run, or we may be looking at a non-allocatable reg.
1305 if (MF && getDesc().isCall() &&
1306 MO.isReg() && MO.isImplicit() && MO.isDef()) {
1307 unsigned Reg = MO.getReg();
1308 if (Reg != 0 && TargetRegisterInfo::isPhysicalRegister(Reg)) {
1309 const MachineRegisterInfo &MRI = MF->getRegInfo();
1310 if (MRI.use_empty(Reg) && !MRI.isLiveOut(Reg)) {
1311 bool HasAliasLive = false;
1312 for (const unsigned *Alias = TM->getRegisterInfo()->getAliasSet(Reg);
1313 unsigned AliasReg = *Alias; ++Alias)
1314 if (!MRI.use_empty(AliasReg) || MRI.isLiveOut(AliasReg)) {
1315 HasAliasLive = true;
1316 break;
1317 }
1318 if (!HasAliasLive) {
1319 OmittedAnyCallClobbers = true;
1320 continue;
1321 }
1322 }
1323 }
1324 }
1325
1326 if (FirstOp) FirstOp = false; else OS << ",";
Chris Lattner6a592272002-10-30 01:55:38 +00001327 OS << " ";
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001328 if (i < getDesc().NumOperands) {
1329 const TargetOperandInfo &TOI = getDesc().OpInfo[i];
1330 if (TOI.isPredicate())
1331 OS << "pred:";
1332 if (TOI.isOptionalDef())
1333 OS << "opt:";
1334 }
Evan Cheng59b36552010-04-28 20:03:13 +00001335 if (isDebugValue() && MO.isMetadata()) {
1336 // Pretty print DBG_VALUE instructions.
1337 const MDNode *MD = MO.getMetadata();
1338 if (const MDString *MDS = dyn_cast<MDString>(MD->getOperand(2)))
1339 OS << "!\"" << MDS->getString() << '\"';
1340 else
1341 MO.print(OS, TM);
Jakob Stoklund Olesenb1e11452010-07-04 23:24:23 +00001342 } else if (TM && (isInsertSubreg() || isRegSequence()) && MO.isImm()) {
1343 OS << TM->getRegisterInfo()->getSubRegIndexName(MO.getImm());
Evan Cheng59b36552010-04-28 20:03:13 +00001344 } else
1345 MO.print(OS, TM);
Dan Gohman80f6c582009-11-09 19:38:45 +00001346 }
1347
1348 // Briefly indicate whether any call clobbers were omitted.
1349 if (OmittedAnyCallClobbers) {
Bill Wendling164558e2009-12-25 13:45:50 +00001350 if (!FirstOp) OS << ",";
Dan Gohman80f6c582009-11-09 19:38:45 +00001351 OS << " ...";
Chris Lattner10491642002-10-30 00:48:05 +00001352 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00001353
Dan Gohman0ba90f32009-10-31 20:19:03 +00001354 bool HaveSemi = false;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001355 if (!memoperands_empty()) {
Dan Gohman0ba90f32009-10-31 20:19:03 +00001356 if (!HaveSemi) OS << ";"; HaveSemi = true;
1357
1358 OS << " mem:";
Dan Gohmanc76909a2009-09-25 20:36:54 +00001359 for (mmo_iterator i = memoperands_begin(), e = memoperands_end();
1360 i != e; ++i) {
1361 OS << **i;
Oscar Fuentesee56c422010-08-02 06:00:15 +00001362 if (llvm::next(i) != e)
Dan Gohmancd26ec52009-09-23 01:33:16 +00001363 OS << " ";
Dan Gohman69de1932008-02-06 22:27:42 +00001364 }
1365 }
1366
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001367 // Print the regclass of any virtual registers encountered.
1368 if (MRI && !VirtRegs.empty()) {
1369 if (!HaveSemi) OS << ";"; HaveSemi = true;
1370 for (unsigned i = 0; i != VirtRegs.size(); ++i) {
1371 const TargetRegisterClass *RC = MRI->getRegClass(VirtRegs[i]);
1372 OS << " " << RC->getName() << ":%reg" << VirtRegs[i];
1373 for (unsigned j = i+1; j != VirtRegs.size();) {
1374 if (MRI->getRegClass(VirtRegs[j]) != RC) {
1375 ++j;
1376 continue;
1377 }
1378 if (VirtRegs[i] != VirtRegs[j])
1379 OS << "," << VirtRegs[j];
1380 VirtRegs.erase(VirtRegs.begin()+j);
1381 }
1382 }
1383 }
1384
Dan Gohman80f6c582009-11-09 19:38:45 +00001385 if (!debugLoc.isUnknown() && MF) {
Bill Wendlingad2cf9d2009-12-25 13:44:36 +00001386 if (!HaveSemi) OS << ";";
Dan Gohman75ae5932009-11-23 21:29:08 +00001387 OS << " dbg:";
Devang Patelda0e89f2010-06-29 21:51:32 +00001388 printDebugLoc(debugLoc, MF, OS);
Bill Wendlingb5ef2732009-02-19 21:44:55 +00001389 }
1390
Chris Lattner10491642002-10-30 00:48:05 +00001391 OS << "\n";
1392}
1393
Owen Andersonb487e722008-01-24 01:10:07 +00001394bool MachineInstr::addRegisterKilled(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001395 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +00001396 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001397 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001398 bool hasAliases = isPhysReg && RegInfo->getAliasSet(IncomingReg);
Dan Gohman3f629402008-09-03 15:56:16 +00001399 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001400 SmallVector<unsigned,4> DeadOps;
Bill Wendling4a23d722008-03-03 22:14:33 +00001401 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1402 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesenefb8e3e2009-08-04 20:09:25 +00001403 if (!MO.isReg() || !MO.isUse() || MO.isUndef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001404 continue;
1405 unsigned Reg = MO.getReg();
1406 if (!Reg)
1407 continue;
Bill Wendling4a23d722008-03-03 22:14:33 +00001408
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001409 if (Reg == IncomingReg) {
Dan Gohman3f629402008-09-03 15:56:16 +00001410 if (!Found) {
1411 if (MO.isKill())
1412 // The register is already marked kill.
1413 return true;
Jakob Stoklund Olesenece48182009-08-02 19:13:03 +00001414 if (isPhysReg && isRegTiedToDefOperand(i))
1415 // Two-address uses of physregs must not be marked kill.
1416 return true;
Dan Gohman3f629402008-09-03 15:56:16 +00001417 MO.setIsKill();
1418 Found = true;
1419 }
1420 } else if (hasAliases && MO.isKill() &&
1421 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001422 // A super-register kill already exists.
1423 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001424 return true;
1425 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001426 DeadOps.push_back(i);
Bill Wendling4a23d722008-03-03 22:14:33 +00001427 }
1428 }
1429
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001430 // Trim unneeded kill operands.
1431 while (!DeadOps.empty()) {
1432 unsigned OpIdx = DeadOps.back();
1433 if (getOperand(OpIdx).isImplicit())
1434 RemoveOperand(OpIdx);
1435 else
1436 getOperand(OpIdx).setIsKill(false);
1437 DeadOps.pop_back();
1438 }
1439
Bill Wendling4a23d722008-03-03 22:14:33 +00001440 // If not found, this means an alias of one of the operands is killed. Add a
Owen Andersonb487e722008-01-24 01:10:07 +00001441 // new implicit operand if required.
Dan Gohman3f629402008-09-03 15:56:16 +00001442 if (!Found && AddIfNotFound) {
Bill Wendling4a23d722008-03-03 22:14:33 +00001443 addOperand(MachineOperand::CreateReg(IncomingReg,
1444 false /*IsDef*/,
1445 true /*IsImp*/,
1446 true /*IsKill*/));
Owen Andersonb487e722008-01-24 01:10:07 +00001447 return true;
1448 }
Dan Gohman3f629402008-09-03 15:56:16 +00001449 return Found;
Owen Andersonb487e722008-01-24 01:10:07 +00001450}
1451
1452bool MachineInstr::addRegisterDead(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001453 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +00001454 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001455 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Evan Cheng01b2e232008-06-27 22:11:49 +00001456 bool hasAliases = isPhysReg && RegInfo->getAliasSet(IncomingReg);
Dan Gohman3f629402008-09-03 15:56:16 +00001457 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001458 SmallVector<unsigned,4> DeadOps;
Owen Andersonb487e722008-01-24 01:10:07 +00001459 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1460 MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001461 if (!MO.isReg() || !MO.isDef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001462 continue;
1463 unsigned Reg = MO.getReg();
Dan Gohman3f629402008-09-03 15:56:16 +00001464 if (!Reg)
1465 continue;
1466
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001467 if (Reg == IncomingReg) {
Dan Gohman3f629402008-09-03 15:56:16 +00001468 if (!Found) {
1469 if (MO.isDead())
1470 // The register is already marked dead.
1471 return true;
1472 MO.setIsDead();
1473 Found = true;
1474 }
1475 } else if (hasAliases && MO.isDead() &&
1476 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001477 // There exists a super-register that's marked dead.
1478 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001479 return true;
Owen Anderson22ae9992008-08-14 18:34:18 +00001480 if (RegInfo->getSubRegisters(IncomingReg) &&
1481 RegInfo->getSuperRegisters(Reg) &&
1482 RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001483 DeadOps.push_back(i);
Owen Andersonb487e722008-01-24 01:10:07 +00001484 }
1485 }
1486
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001487 // Trim unneeded dead operands.
1488 while (!DeadOps.empty()) {
1489 unsigned OpIdx = DeadOps.back();
1490 if (getOperand(OpIdx).isImplicit())
1491 RemoveOperand(OpIdx);
1492 else
1493 getOperand(OpIdx).setIsDead(false);
1494 DeadOps.pop_back();
1495 }
1496
Dan Gohman3f629402008-09-03 15:56:16 +00001497 // If not found, this means an alias of one of the operands is dead. Add a
1498 // new implicit operand if required.
Chris Lattner31530612009-06-24 17:54:48 +00001499 if (Found || !AddIfNotFound)
1500 return Found;
1501
1502 addOperand(MachineOperand::CreateReg(IncomingReg,
1503 true /*IsDef*/,
1504 true /*IsImp*/,
1505 false /*IsKill*/,
1506 true /*IsDead*/));
1507 return true;
Owen Andersonb487e722008-01-24 01:10:07 +00001508}
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001509
1510void MachineInstr::addRegisterDefined(unsigned IncomingReg,
1511 const TargetRegisterInfo *RegInfo) {
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +00001512 if (TargetRegisterInfo::isPhysicalRegister(IncomingReg)) {
1513 MachineOperand *MO = findRegisterDefOperand(IncomingReg, false, RegInfo);
1514 if (MO)
1515 return;
1516 } else {
1517 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1518 const MachineOperand &MO = getOperand(i);
1519 if (MO.isReg() && MO.getReg() == IncomingReg && MO.isDef() &&
1520 MO.getSubReg() == 0)
1521 return;
1522 }
1523 }
1524 addOperand(MachineOperand::CreateReg(IncomingReg,
1525 true /*IsDef*/,
1526 true /*IsImp*/));
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001527}
Evan Cheng67eaa082010-03-03 23:37:30 +00001528
Dan Gohmandb497122010-06-18 23:28:01 +00001529void MachineInstr::setPhysRegsDeadExcept(const SmallVectorImpl<unsigned> &UsedRegs,
1530 const TargetRegisterInfo &TRI) {
1531 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1532 MachineOperand &MO = getOperand(i);
1533 if (!MO.isReg() || !MO.isDef()) continue;
1534 unsigned Reg = MO.getReg();
1535 if (Reg == 0) continue;
1536 bool Dead = true;
1537 for (SmallVectorImpl<unsigned>::const_iterator I = UsedRegs.begin(),
1538 E = UsedRegs.end(); I != E; ++I)
1539 if (TRI.regsOverlap(*I, Reg)) {
1540 Dead = false;
1541 break;
1542 }
1543 // If there are no uses, including partial uses, the def is dead.
1544 if (Dead) MO.setIsDead();
1545 }
1546}
1547
Evan Cheng67eaa082010-03-03 23:37:30 +00001548unsigned
1549MachineInstrExpressionTrait::getHashValue(const MachineInstr* const &MI) {
1550 unsigned Hash = MI->getOpcode() * 37;
1551 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1552 const MachineOperand &MO = MI->getOperand(i);
1553 uint64_t Key = (uint64_t)MO.getType() << 32;
1554 switch (MO.getType()) {
Chris Lattner72aaa3c2010-03-13 08:14:18 +00001555 default: break;
1556 case MachineOperand::MO_Register:
1557 if (MO.isDef() && MO.getReg() &&
1558 TargetRegisterInfo::isVirtualRegister(MO.getReg()))
1559 continue; // Skip virtual register defs.
1560 Key |= MO.getReg();
1561 break;
1562 case MachineOperand::MO_Immediate:
1563 Key |= MO.getImm();
1564 break;
1565 case MachineOperand::MO_FrameIndex:
1566 case MachineOperand::MO_ConstantPoolIndex:
1567 case MachineOperand::MO_JumpTableIndex:
1568 Key |= MO.getIndex();
1569 break;
1570 case MachineOperand::MO_MachineBasicBlock:
1571 Key |= DenseMapInfo<void*>::getHashValue(MO.getMBB());
1572 break;
1573 case MachineOperand::MO_GlobalAddress:
1574 Key |= DenseMapInfo<void*>::getHashValue(MO.getGlobal());
1575 break;
1576 case MachineOperand::MO_BlockAddress:
1577 Key |= DenseMapInfo<void*>::getHashValue(MO.getBlockAddress());
1578 break;
1579 case MachineOperand::MO_MCSymbol:
1580 Key |= DenseMapInfo<void*>::getHashValue(MO.getMCSymbol());
1581 break;
Evan Cheng67eaa082010-03-03 23:37:30 +00001582 }
1583 Key += ~(Key << 32);
1584 Key ^= (Key >> 22);
1585 Key += ~(Key << 13);
1586 Key ^= (Key >> 8);
1587 Key += (Key << 3);
1588 Key ^= (Key >> 15);
1589 Key += ~(Key << 27);
1590 Key ^= (Key >> 31);
1591 Hash = (unsigned)Key + Hash * 37;
1592 }
1593 return Hash;
1594}