blob: 7d97450676ea1f5403ad8ab512927ffc4994e985 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000016#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Evan Cheng94b95502011-07-26 00:24:13 +000018#include "MCTargetDesc/PPCPredicates.h"
Craig Topper79aa3412012-03-17 18:46:09 +000019#include "llvm/CallingConv.h"
20#include "llvm/Constants.h"
21#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
23#include "llvm/Intrinsics.h"
Owen Anderson718cb662007-09-07 04:06:50 +000024#include "llvm/ADT/STLExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000025#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000026#include "llvm/CodeGen/MachineFrameInfo.h"
27#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000028#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000030#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000031#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000032#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Craig Topper79aa3412012-03-17 18:46:09 +000034#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Craig Topper79aa3412012-03-17 18:46:09 +000036#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000037using namespace llvm;
38
Duncan Sands1e96bab2010-11-04 10:49:57 +000039static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000040 CCValAssign::LocInfo &LocInfo,
41 ISD::ArgFlagsTy &ArgFlags,
42 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000043static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000044 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000045 CCValAssign::LocInfo &LocInfo,
46 ISD::ArgFlagsTy &ArgFlags,
47 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000048static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000049 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000050 CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags,
52 CCState &State);
53
Hal Finkel77838f92012-06-04 02:21:00 +000054static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
55cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000056
Hal Finkel71ffcfe2012-06-10 19:32:29 +000057static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
58cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
59
Chris Lattnerf0144122009-07-28 03:13:23 +000060static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
61 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000062 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000063
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000064 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000065}
66
Chris Lattner331d1bc2006-11-02 01:44:04 +000067PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000068 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Evan Cheng769951f2012-07-02 22:39:56 +000069 const PPCSubtarget *Subtarget = &TM.getSubtarget<PPCSubtarget>();
Scott Michelfdc40a02009-02-17 22:15:04 +000070
Nate Begeman405e3ec2005-10-21 00:02:42 +000071 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000072
Chris Lattnerd145a612005-09-27 22:18:25 +000073 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000074 setUseUnderscoreSetJmp(true);
75 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000076
Chris Lattner749dc722010-10-10 18:34:00 +000077 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
78 // arguments are at least 4/8 bytes aligned.
Evan Cheng769951f2012-07-02 22:39:56 +000079 bool isPPC64 = Subtarget->isPPC64();
80 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000081
Chris Lattner7c5a3d32005-08-16 17:14:42 +000082 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +000083 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
84 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
85 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000086
Evan Chengc5484282006-10-04 00:56:09 +000087 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000088 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
89 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000090
Owen Anderson825b72b2009-08-11 20:47:22 +000091 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000092
Chris Lattner94e509c2006-11-10 23:58:45 +000093 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000094 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
95 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
96 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
97 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
98 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
99 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
100 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
101 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
102 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
103 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000104
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000105 // This is used in the ppcf128->int sequence. Note it has different semantics
106 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000107 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000108
Roman Divacky0016f732012-08-16 18:19:29 +0000109 // We do not currently implement these libm ops for PowerPC.
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000110 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
111 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
112 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
113 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
114 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
115
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000116 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000117 setOperationAction(ISD::SREM, MVT::i32, Expand);
118 setOperationAction(ISD::UREM, MVT::i32, Expand);
119 setOperationAction(ISD::SREM, MVT::i64, Expand);
120 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000121
122 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
124 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
125 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
126 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
127 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
128 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
129 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
130 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000131
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000132 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setOperationAction(ISD::FSIN , MVT::f64, Expand);
134 setOperationAction(ISD::FCOS , MVT::f64, Expand);
135 setOperationAction(ISD::FREM , MVT::f64, Expand);
136 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000137 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::FSIN , MVT::f32, Expand);
139 setOperationAction(ISD::FCOS , MVT::f32, Expand);
140 setOperationAction(ISD::FREM , MVT::f32, Expand);
141 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000142 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000143
Owen Anderson825b72b2009-08-11 20:47:22 +0000144 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000145
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000146 // If we're enabling GP optimizations, use hardware square root
Evan Cheng769951f2012-07-02 22:39:56 +0000147 if (!Subtarget->hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
149 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000150 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000151
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
153 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000154
Nate Begemand88fc032006-01-14 03:14:10 +0000155 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
157 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
158 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000159 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
160 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
162 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
163 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000164 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
165 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000166
Nate Begeman35ef9132006-01-11 21:21:00 +0000167 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
169 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000170
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000171 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000172 setOperationAction(ISD::SELECT, MVT::i32, Expand);
173 setOperationAction(ISD::SELECT, MVT::i64, Expand);
174 setOperationAction(ISD::SELECT, MVT::f32, Expand);
175 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000176
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000177 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
179 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000180
Nate Begeman750ac1b2006-02-01 07:19:44 +0000181 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000182 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000183
Nate Begeman81e80972006-03-17 01:40:33 +0000184 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000186
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000188
Chris Lattnerf7605322005-08-31 21:09:52 +0000189 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000191
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000192 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
194 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000195
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000196 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
197 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
198 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
199 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000200
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000201 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000203
Owen Anderson825b72b2009-08-11 20:47:22 +0000204 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
205 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
206 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
207 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000208
209
210 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000211 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
213 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000214 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000215 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
216 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
217 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
218 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000219 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
221 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000222
Nate Begeman1db3c922008-08-11 17:36:31 +0000223 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000225
226 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000227 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
228 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000229
Nate Begemanacc398c2006-01-25 18:21:52 +0000230 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000232
Evan Cheng769951f2012-07-02 22:39:56 +0000233 if (Subtarget->isSVR4ABI()) {
234 if (isPPC64) {
Hal Finkel179a4dd2012-03-24 03:53:55 +0000235 // VAARG always uses double-word chunks, so promote anything smaller.
236 setOperationAction(ISD::VAARG, MVT::i1, Promote);
237 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
238 setOperationAction(ISD::VAARG, MVT::i8, Promote);
239 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
240 setOperationAction(ISD::VAARG, MVT::i16, Promote);
241 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
242 setOperationAction(ISD::VAARG, MVT::i32, Promote);
243 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
244 setOperationAction(ISD::VAARG, MVT::Other, Expand);
245 } else {
246 // VAARG is custom lowered with the 32-bit SVR4 ABI.
247 setOperationAction(ISD::VAARG, MVT::Other, Custom);
248 setOperationAction(ISD::VAARG, MVT::i64, Custom);
249 }
Roman Divackybdb226e2011-06-28 15:30:42 +0000250 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000251 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000252
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000253 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000254 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
255 setOperationAction(ISD::VAEND , MVT::Other, Expand);
256 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
257 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
258 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
259 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000260
Chris Lattner6d92cad2006-03-26 10:06:40 +0000261 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000263
Dale Johannesen53e4e442008-11-07 22:54:33 +0000264 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
266 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
267 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
268 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
269 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
270 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
271 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
272 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
273 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
274 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
275 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
276 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000277
Evan Cheng769951f2012-07-02 22:39:56 +0000278 if (Subtarget->has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000279 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
281 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
282 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
283 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000284 // This is just the low 32 bits of a (signed) fp->i64 conversion.
285 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000286 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000287
Chris Lattner7fbcef72006-03-24 07:53:47 +0000288 // FIXME: disable this lowered code. This generates 64-bit register values,
289 // and we don't model the fact that the top part is clobbered by calls. We
290 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000292 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000293 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000295 }
296
Evan Cheng769951f2012-07-02 22:39:56 +0000297 if (Subtarget->use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000298 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperc9099502012-04-20 06:31:50 +0000299 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000300 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000302 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
304 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
305 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000306 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000307 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
309 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
310 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000311 }
Evan Chengd30bf012006-03-01 01:11:20 +0000312
Evan Cheng769951f2012-07-02 22:39:56 +0000313 if (Subtarget->hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000314 // First set operation action for all vector types to expand. Then we
315 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000316 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
317 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
318 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000319
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000320 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000321 setOperationAction(ISD::ADD , VT, Legal);
322 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000323
Chris Lattner7ff7e672006-04-04 17:25:31 +0000324 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000325 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000327
328 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000329 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000331 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000333 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000335 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000337 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000339 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000341
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000342 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000343 setOperationAction(ISD::MUL , VT, Expand);
344 setOperationAction(ISD::SDIV, VT, Expand);
345 setOperationAction(ISD::SREM, VT, Expand);
346 setOperationAction(ISD::UDIV, VT, Expand);
347 setOperationAction(ISD::UREM, VT, Expand);
348 setOperationAction(ISD::FDIV, VT, Expand);
349 setOperationAction(ISD::FNEG, VT, Expand);
Craig Topper44e394c2012-11-15 08:02:19 +0000350 setOperationAction(ISD::FSQRT, VT, Expand);
351 setOperationAction(ISD::FLOG, VT, Expand);
352 setOperationAction(ISD::FLOG10, VT, Expand);
353 setOperationAction(ISD::FLOG2, VT, Expand);
354 setOperationAction(ISD::FEXP, VT, Expand);
355 setOperationAction(ISD::FEXP2, VT, Expand);
356 setOperationAction(ISD::FSIN, VT, Expand);
357 setOperationAction(ISD::FCOS, VT, Expand);
358 setOperationAction(ISD::FABS, VT, Expand);
359 setOperationAction(ISD::FPOWI, VT, Expand);
Craig Topper1ab489a2012-11-14 08:11:25 +0000360 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper49010472012-11-15 06:51:10 +0000361 setOperationAction(ISD::FCEIL, VT, Expand);
362 setOperationAction(ISD::FTRUNC, VT, Expand);
363 setOperationAction(ISD::FRINT, VT, Expand);
364 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000365 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
366 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
367 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
368 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
369 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
370 setOperationAction(ISD::UDIVREM, VT, Expand);
371 setOperationAction(ISD::SDIVREM, VT, Expand);
372 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
373 setOperationAction(ISD::FPOW, VT, Expand);
374 setOperationAction(ISD::CTPOP, VT, Expand);
375 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000376 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000377 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000378 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Adhemerval Zanellacfe09ed2012-11-05 17:15:56 +0000379 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
380
381 for (unsigned j = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
382 j <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++j) {
383 MVT::SimpleValueType InnerVT = (MVT::SimpleValueType)j;
384 setTruncStoreAction(VT, InnerVT, Expand);
385 }
386 setLoadExtAction(ISD::SEXTLOAD, VT, Expand);
387 setLoadExtAction(ISD::ZEXTLOAD, VT, Expand);
388 setLoadExtAction(ISD::EXTLOAD, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000389 }
390
Chris Lattner7ff7e672006-04-04 17:25:31 +0000391 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
392 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000393 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000394
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 setOperationAction(ISD::AND , MVT::v4i32, Legal);
396 setOperationAction(ISD::OR , MVT::v4i32, Legal);
397 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
398 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
399 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
400 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella51aaadb2012-10-08 17:27:24 +0000401 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
402 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
403 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
404 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Adhemerval Zanellae95ed2b2012-11-15 20:56:03 +0000405 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
406 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
407 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
408 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000409
Craig Topperc9099502012-04-20 06:31:50 +0000410 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
411 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
412 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
413 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000414
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel070b8db2012-06-22 00:49:52 +0000416 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000417 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
418 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
419 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000420
Owen Anderson825b72b2009-08-11 20:47:22 +0000421 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
422 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000423
Owen Anderson825b72b2009-08-11 20:47:22 +0000424 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
425 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
426 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
427 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Adhemerval Zanella5f41fd62012-10-30 13:50:19 +0000428
429 // Altivec does not contain unordered floating-point compare instructions
430 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
431 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
432 setCondCodeAction(ISD::SETUGT, MVT::v4f32, Expand);
433 setCondCodeAction(ISD::SETUGE, MVT::v4f32, Expand);
434 setCondCodeAction(ISD::SETULT, MVT::v4f32, Expand);
435 setCondCodeAction(ISD::SETULE, MVT::v4f32, Expand);
Nate Begeman425a9692005-11-29 08:17:20 +0000436 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000437
Hal Finkel8cc34742012-08-04 14:10:46 +0000438 if (Subtarget->has64BitSupport()) {
Hal Finkel19aa2b52012-04-01 20:08:17 +0000439 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel8cc34742012-08-04 14:10:46 +0000440 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
441 }
Hal Finkel19aa2b52012-04-01 20:08:17 +0000442
Eli Friedman4db5aca2011-08-29 18:23:02 +0000443 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
444 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
445
Duncan Sands03228082008-11-23 15:47:28 +0000446 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000447 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Scott Michelfdc40a02009-02-17 22:15:04 +0000448
Evan Cheng769951f2012-07-02 22:39:56 +0000449 if (isPPC64) {
Chris Lattner10da9572006-10-18 01:20:43 +0000450 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000451 setExceptionPointerRegister(PPC::X3);
452 setExceptionSelectorRegister(PPC::X4);
453 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000454 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000455 setExceptionPointerRegister(PPC::R3);
456 setExceptionSelectorRegister(PPC::R4);
457 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000458
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000459 // We have target-specific dag combine patterns for the following nodes:
460 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000461 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000462 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000463 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000464
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000465 // Darwin long double math library functions have $LDBL128 appended.
Evan Cheng769951f2012-07-02 22:39:56 +0000466 if (Subtarget->isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000467 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000468 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
469 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000470 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
471 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000472 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
473 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
474 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
475 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
476 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000477 }
478
Hal Finkelc6129162011-10-17 18:53:03 +0000479 setMinFunctionAlignment(2);
480 if (PPCSubTarget.isDarwin())
481 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000482
Evan Cheng769951f2012-07-02 22:39:56 +0000483 if (isPPC64 && Subtarget->isJITCodeModel())
484 // Temporary workaround for the inability of PPC64 JIT to handle jump
485 // tables.
486 setSupportJumpTables(false);
487
Eli Friedman26689ac2011-08-03 21:06:02 +0000488 setInsertFencesForAtomic(true);
489
Hal Finkel768c65f2011-11-22 16:21:04 +0000490 setSchedulingPreference(Sched::Hybrid);
491
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000492 computeRegisterProperties();
Hal Finkel621b77a2012-08-28 16:12:39 +0000493
494 // The Freescale cores does better with aggressive inlining of memcpy and
495 // friends. Gcc uses same threshold of 128 bytes (= 32 word stores).
496 if (Subtarget->getDarwinDirective() == PPC::DIR_E500mc ||
497 Subtarget->getDarwinDirective() == PPC::DIR_E5500) {
498 maxStoresPerMemset = 32;
499 maxStoresPerMemsetOptSize = 16;
500 maxStoresPerMemcpy = 32;
501 maxStoresPerMemcpyOptSize = 8;
502 maxStoresPerMemmove = 32;
503 maxStoresPerMemmoveOptSize = 8;
504
505 setPrefFunctionAlignment(4);
506 benefitFromCodePlacementOpt = true;
507 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000508}
509
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000510/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
511/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000512unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000513 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000514 // Darwin passes everything on 4 byte boundary.
515 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
516 return 4;
Roman Divacky466958c2012-04-02 15:49:30 +0000517
518 // 16byte and wider vectors are passed on 16byte boundary.
519 if (VectorType *VTy = dyn_cast<VectorType>(Ty))
520 if (VTy->getBitWidth() >= 128)
521 return 16;
522
523 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
524 if (PPCSubTarget.isPPC64())
525 return 8;
526
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000527 return 4;
528}
529
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000530const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
531 switch (Opcode) {
532 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000533 case PPCISD::FSEL: return "PPCISD::FSEL";
534 case PPCISD::FCFID: return "PPCISD::FCFID";
535 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
536 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
537 case PPCISD::STFIWX: return "PPCISD::STFIWX";
538 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
539 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
540 case PPCISD::VPERM: return "PPCISD::VPERM";
541 case PPCISD::Hi: return "PPCISD::Hi";
542 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000543 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000544 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
545 case PPCISD::LOAD: return "PPCISD::LOAD";
546 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000547 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
548 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
549 case PPCISD::SRL: return "PPCISD::SRL";
550 case PPCISD::SRA: return "PPCISD::SRA";
551 case PPCISD::SHL: return "PPCISD::SHL";
552 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
553 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000554 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
Hal Finkel5b00cea2012-03-31 14:45:15 +0000555 case PPCISD::CALL_NOP_SVR4: return "PPCISD::CALL_NOP_SVR4";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000556 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000557 case PPCISD::NOP: return "PPCISD::NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000558 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000559 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
560 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000561 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
562 case PPCISD::MFCR: return "PPCISD::MFCR";
563 case PPCISD::VCMP: return "PPCISD::VCMP";
564 case PPCISD::VCMPo: return "PPCISD::VCMPo";
565 case PPCISD::LBRX: return "PPCISD::LBRX";
566 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000567 case PPCISD::LARX: return "PPCISD::LARX";
568 case PPCISD::STCX: return "PPCISD::STCX";
569 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
570 case PPCISD::MFFS: return "PPCISD::MFFS";
571 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
572 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
573 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
574 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000575 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel82b38212012-08-28 02:10:27 +0000576 case PPCISD::CR6SET: return "PPCISD::CR6SET";
577 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000578 }
579}
580
Duncan Sands28b77e92011-09-06 19:07:46 +0000581EVT PPCTargetLowering::getSetCCResultType(EVT VT) const {
Adhemerval Zanella1c7d69b2012-10-08 18:59:53 +0000582 if (!VT.isVector())
583 return MVT::i32;
584 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +0000585}
586
Chris Lattner1a635d62006-04-14 06:01:58 +0000587//===----------------------------------------------------------------------===//
588// Node matching predicates, for use by the tblgen matching code.
589//===----------------------------------------------------------------------===//
590
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000591/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000592static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000593 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000594 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000595 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000596 // Maybe this has already been legalized into the constant pool?
597 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000598 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000599 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000600 }
601 return false;
602}
603
Chris Lattnerddb739e2006-04-06 17:23:16 +0000604/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
605/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000606static bool isConstantOrUndef(int Op, int Val) {
607 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000608}
609
610/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
611/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000612bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000613 if (!isUnary) {
614 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000615 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000616 return false;
617 } else {
618 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000619 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
620 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000621 return false;
622 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000623 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000624}
625
626/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
627/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000628bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000629 if (!isUnary) {
630 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000631 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
632 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000633 return false;
634 } else {
635 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000636 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
637 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
638 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
639 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000640 return false;
641 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000642 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000643}
644
Chris Lattnercaad1632006-04-06 22:02:42 +0000645/// isVMerge - Common function, used to match vmrg* shuffles.
646///
Nate Begeman9008ca62009-04-27 18:41:29 +0000647static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000648 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000649 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000650 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000651 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
652 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000653
Chris Lattner116cc482006-04-06 21:11:54 +0000654 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
655 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000656 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000657 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000658 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000659 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000660 return false;
661 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000662 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000663}
664
665/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
666/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000667bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000668 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000669 if (!isUnary)
670 return isVMerge(N, UnitSize, 8, 24);
671 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000672}
673
674/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
675/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000676bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000677 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000678 if (!isUnary)
679 return isVMerge(N, UnitSize, 0, 16);
680 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000681}
682
683
Chris Lattnerd0608e12006-04-06 18:26:28 +0000684/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
685/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000686int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000687 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000688 "PPC only supports shuffles by bytes!");
689
690 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000691
Chris Lattnerd0608e12006-04-06 18:26:28 +0000692 // Find the first non-undef value in the shuffle mask.
693 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000694 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000695 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000696
Chris Lattnerd0608e12006-04-06 18:26:28 +0000697 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000698
Nate Begeman9008ca62009-04-27 18:41:29 +0000699 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000700 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000701 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000702 if (ShiftAmt < i) return -1;
703 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000704
Chris Lattnerf24380e2006-04-06 22:28:36 +0000705 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000706 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000707 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000708 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000709 return -1;
710 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000711 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000712 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000713 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000714 return -1;
715 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000716 return ShiftAmt;
717}
Chris Lattneref819f82006-03-20 06:33:01 +0000718
719/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
720/// specifies a splat of a single element that is suitable for input to
721/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000722bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000723 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000724 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000725
Chris Lattner88a99ef2006-03-20 06:37:44 +0000726 // This is a splat operation if each element of the permute is the same, and
727 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000728 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000729
Nate Begeman9008ca62009-04-27 18:41:29 +0000730 // FIXME: Handle UNDEF elements too!
731 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000732 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000733
Nate Begeman9008ca62009-04-27 18:41:29 +0000734 // Check that the indices are consecutive, in the case of a multi-byte element
735 // splatted with a v16i8 mask.
736 for (unsigned i = 1; i != EltSize; ++i)
737 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000738 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000739
Chris Lattner7ff7e672006-04-04 17:25:31 +0000740 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000741 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000742 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000743 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000744 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000745 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000746 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000747}
748
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000749/// isAllNegativeZeroVector - Returns true if all elements of build_vector
750/// are -0.0.
751bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000752 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
753
754 APInt APVal, APUndef;
755 unsigned BitSize;
756 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000757
Dale Johannesen1e608812009-11-13 01:45:18 +0000758 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000759 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000760 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000761
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000762 return false;
763}
764
Chris Lattneref819f82006-03-20 06:33:01 +0000765/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
766/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000767unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000768 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
769 assert(isSplatShuffleMask(SVOp, EltSize));
770 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000771}
772
Chris Lattnere87192a2006-04-12 17:37:20 +0000773/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000774/// by using a vspltis[bhw] instruction of the specified element size, return
775/// the constant being splatted. The ByteSize field indicates the number of
776/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000777SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
778 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000779
780 // If ByteSize of the splat is bigger than the element size of the
781 // build_vector, then we have a case where we are checking for a splat where
782 // multiple elements of the buildvector are folded together into a single
783 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
784 unsigned EltSize = 16/N->getNumOperands();
785 if (EltSize < ByteSize) {
786 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000787 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000788 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000789
Chris Lattner79d9a882006-04-08 07:14:26 +0000790 // See if all of the elements in the buildvector agree across.
791 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
792 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
793 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000794 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000795
Scott Michelfdc40a02009-02-17 22:15:04 +0000796
Gabor Greifba36cb52008-08-28 21:40:38 +0000797 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000798 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
799 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000800 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000801 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000802
Chris Lattner79d9a882006-04-08 07:14:26 +0000803 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
804 // either constant or undef values that are identical for each chunk. See
805 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000806
Chris Lattner79d9a882006-04-08 07:14:26 +0000807 // Check to see if all of the leading entries are either 0 or -1. If
808 // neither, then this won't fit into the immediate field.
809 bool LeadingZero = true;
810 bool LeadingOnes = true;
811 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000812 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000813
Chris Lattner79d9a882006-04-08 07:14:26 +0000814 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
815 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
816 }
817 // Finally, check the least significant entry.
818 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000819 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000820 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000821 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000822 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000823 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000824 }
825 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000826 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000827 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000828 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000829 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000830 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000831 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000832
Dan Gohman475871a2008-07-27 21:46:04 +0000833 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000834 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000835
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000836 // Check to see if this buildvec has a single non-undef value in its elements.
837 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
838 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000839 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000840 OpVal = N->getOperand(i);
841 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000842 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000843 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000844
Gabor Greifba36cb52008-08-28 21:40:38 +0000845 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000846
Eli Friedman1a8229b2009-05-24 02:03:36 +0000847 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000848 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000849 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000850 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000851 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000852 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000853 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000854 }
855
856 // If the splat value is larger than the element value, then we can never do
857 // this splat. The only case that we could fit the replicated bits into our
858 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000859 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000860
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000861 // If the element value is larger than the splat value, cut it in half and
862 // check to see if the two halves are equal. Continue doing this until we
863 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
864 while (ValSizeInBytes > ByteSize) {
865 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000866
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000867 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000868 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
869 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000870 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000871 }
872
873 // Properly sign extend the value.
Richard Smith1144af32012-08-24 23:29:28 +0000874 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelfdc40a02009-02-17 22:15:04 +0000875
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000876 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000877 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000878
Chris Lattner140a58f2006-04-08 06:46:53 +0000879 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith1144af32012-08-24 23:29:28 +0000880 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000881 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000882 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000883}
884
Chris Lattner1a635d62006-04-14 06:01:58 +0000885//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000886// Addressing Mode Selection
887//===----------------------------------------------------------------------===//
888
889/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
890/// or 64-bit immediate, and if the value can be accurately represented as a
891/// sign extension from a 16-bit value. If so, this returns true and the
892/// immediate.
893static bool isIntS16Immediate(SDNode *N, short &Imm) {
894 if (N->getOpcode() != ISD::Constant)
895 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000896
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000897 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000898 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000899 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000900 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000901 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000902}
Dan Gohman475871a2008-07-27 21:46:04 +0000903static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000904 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000905}
906
907
908/// SelectAddressRegReg - Given the specified addressed, check to see if it
909/// can be represented as an indexed [r+r] operation. Returns false if it
910/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000911bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
912 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000913 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000914 short imm = 0;
915 if (N.getOpcode() == ISD::ADD) {
916 if (isIntS16Immediate(N.getOperand(1), imm))
917 return false; // r+i
918 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
919 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000920
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000921 Base = N.getOperand(0);
922 Index = N.getOperand(1);
923 return true;
924 } else if (N.getOpcode() == ISD::OR) {
925 if (isIntS16Immediate(N.getOperand(1), imm))
926 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000927
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000928 // If this is an or of disjoint bitfields, we can codegen this as an add
929 // (for better address arithmetic) if the LHS and RHS of the OR are provably
930 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000931 APInt LHSKnownZero, LHSKnownOne;
932 APInt RHSKnownZero, RHSKnownOne;
933 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000934 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000935
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000936 if (LHSKnownZero.getBoolValue()) {
937 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000938 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000939 // If all of the bits are known zero on the LHS or RHS, the add won't
940 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000941 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000942 Base = N.getOperand(0);
943 Index = N.getOperand(1);
944 return true;
945 }
946 }
947 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000948
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000949 return false;
950}
951
952/// Returns true if the address N can be represented by a base register plus
953/// a signed 16-bit displacement [r+imm], and if it is not better
954/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000955bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000956 SDValue &Base,
957 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000958 // FIXME dl should come from parent load or store, not from address
959 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000960 // If this can be more profitably realized as r+r, fail.
961 if (SelectAddressRegReg(N, Disp, Base, DAG))
962 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000963
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000964 if (N.getOpcode() == ISD::ADD) {
965 short imm = 0;
966 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000967 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000968 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
969 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
970 } else {
971 Base = N.getOperand(0);
972 }
973 return true; // [r+i]
974 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
975 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +0000976 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000977 && "Cannot handle constant offsets yet!");
978 Disp = N.getOperand(1).getOperand(0); // The global address.
979 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackyfd42ed62012-06-04 17:36:38 +0000980 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000981 Disp.getOpcode() == ISD::TargetConstantPool ||
982 Disp.getOpcode() == ISD::TargetJumpTable);
983 Base = N.getOperand(0);
984 return true; // [&g+r]
985 }
986 } else if (N.getOpcode() == ISD::OR) {
987 short imm = 0;
988 if (isIntS16Immediate(N.getOperand(1), imm)) {
989 // If this is an or of disjoint bitfields, we can codegen this as an add
990 // (for better address arithmetic) if the LHS and RHS of the OR are
991 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000992 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +0000993 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000994
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000995 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000996 // If all of the bits are known zero on the LHS or RHS, the add won't
997 // carry.
998 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000999 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001000 return true;
1001 }
1002 }
1003 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1004 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +00001005
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001006 // If this address fits entirely in a 16-bit sext immediate field, codegen
1007 // this as "d, 0"
1008 short Imm;
1009 if (isIntS16Immediate(CN, Imm)) {
1010 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00001011 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1012 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001013 return true;
1014 }
Chris Lattnerbc681d62007-02-17 06:44:03 +00001015
1016 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001017 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001018 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1019 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001020
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001021 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001022 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001023
Owen Anderson825b72b2009-08-11 20:47:22 +00001024 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
1025 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001026 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001027 return true;
1028 }
1029 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001030
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001031 Disp = DAG.getTargetConstant(0, getPointerTy());
1032 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1033 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1034 else
1035 Base = N;
1036 return true; // [r+0]
1037}
1038
1039/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1040/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +00001041bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1042 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +00001043 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001044 // Check to see if we can easily represent this as an [r+r] address. This
1045 // will fail if it thinks that the address is more profitably represented as
1046 // reg+imm, e.g. where imm = 0.
1047 if (SelectAddressRegReg(N, Base, Index, DAG))
1048 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +00001049
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001050 // If the operand is an addition, always emit this as [r+r], since this is
1051 // better (for code size, and execution, as the memop does the add for free)
1052 // than emitting an explicit add.
1053 if (N.getOpcode() == ISD::ADD) {
1054 Base = N.getOperand(0);
1055 Index = N.getOperand(1);
1056 return true;
1057 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001058
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001059 // Otherwise, do it the hard way, using R0 as the base register.
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00001060 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1061 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001062 Index = N;
1063 return true;
1064}
1065
1066/// SelectAddressRegImmShift - Returns true if the address N can be
1067/// represented by a base register plus a signed 14-bit displacement
1068/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +00001069bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
1070 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +00001071 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001072 // FIXME dl should come from the parent load or store, not the address
1073 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001074 // If this can be more profitably realized as r+r, fail.
1075 if (SelectAddressRegReg(N, Disp, Base, DAG))
1076 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001077
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001078 if (N.getOpcode() == ISD::ADD) {
1079 short imm = 0;
1080 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Gabor Greifc77d6782012-04-20 08:58:49 +00001081 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001082 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1083 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1084 } else {
1085 Base = N.getOperand(0);
1086 }
1087 return true; // [r+i]
1088 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1089 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001090 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001091 && "Cannot handle constant offsets yet!");
1092 Disp = N.getOperand(1).getOperand(0); // The global address.
1093 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
1094 Disp.getOpcode() == ISD::TargetConstantPool ||
1095 Disp.getOpcode() == ISD::TargetJumpTable);
1096 Base = N.getOperand(0);
1097 return true; // [&g+r]
1098 }
1099 } else if (N.getOpcode() == ISD::OR) {
1100 short imm = 0;
1101 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
1102 // If this is an or of disjoint bitfields, we can codegen this as an add
1103 // (for better address arithmetic) if the LHS and RHS of the OR are
1104 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001105 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001106 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001107 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001108 // If all of the bits are known zero on the LHS or RHS, the add won't
1109 // carry.
1110 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001111 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001112 return true;
1113 }
1114 }
1115 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001116 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001117 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001118 // If this address fits entirely in a 14-bit sext immediate field, codegen
1119 // this as "d, 0"
1120 short Imm;
1121 if (isIntS16Immediate(CN, Imm)) {
1122 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Cameron Zwarichd76773a2011-05-19 03:11:06 +00001123 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::X0 : PPC::R0,
1124 CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001125 return true;
1126 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001127
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001128 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001129 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001130 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1131 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001132
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001133 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001134 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1135 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1136 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001137 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001138 return true;
1139 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001140 }
1141 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001142
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001143 Disp = DAG.getTargetConstant(0, getPointerTy());
1144 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1145 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1146 else
1147 Base = N;
1148 return true; // [r+0]
1149}
1150
1151
1152/// getPreIndexedAddressParts - returns true by value, base pointer and
1153/// offset pointer and addressing mode by reference if the node's address
1154/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001155bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1156 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001157 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001158 SelectionDAG &DAG) const {
Hal Finkel77838f92012-06-04 02:21:00 +00001159 if (DisablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001160
Dan Gohman475871a2008-07-27 21:46:04 +00001161 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001162 EVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001163 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1164 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001165 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001166
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001167 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001168 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001169 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001170 } else
1171 return false;
1172
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001173 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001174 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001175 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001176
Hal Finkelac81cc32012-06-19 02:34:32 +00001177 if (SelectAddressRegReg(Ptr, Offset, Base, DAG)) {
Hal Finkel0fcdd8b2012-06-20 15:43:03 +00001178 AM = ISD::PRE_INC;
1179 return true;
Hal Finkelac81cc32012-06-19 02:34:32 +00001180 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001181
Chris Lattner0851b4f2006-11-15 19:55:13 +00001182 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001183 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001184 // reg + imm
1185 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1186 return false;
1187 } else {
1188 // reg + imm * 4.
1189 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1190 return false;
1191 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001192
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001193 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001194 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1195 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001196 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001197 LD->getExtensionType() == ISD::SEXTLOAD &&
1198 isa<ConstantSDNode>(Offset))
1199 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001200 }
1201
Chris Lattner4eab7142006-11-10 02:08:47 +00001202 AM = ISD::PRE_INC;
1203 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001204}
1205
1206//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001207// LowerOperation implementation
1208//===----------------------------------------------------------------------===//
1209
Chris Lattner1e61e692010-11-15 02:46:57 +00001210/// GetLabelAccessInfo - Return true if we should reference labels using a
1211/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1212static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001213 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1214 HiOpFlags = PPCII::MO_HA16;
1215 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001216
Chris Lattner1e61e692010-11-15 02:46:57 +00001217 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1218 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001219 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001220 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001221 if (isPIC) {
1222 HiOpFlags |= PPCII::MO_PIC_FLAG;
1223 LoOpFlags |= PPCII::MO_PIC_FLAG;
1224 }
1225
1226 // If this is a reference to a global value that requires a non-lazy-ptr, make
1227 // sure that instruction lowering adds it.
1228 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1229 HiOpFlags |= PPCII::MO_NLP_FLAG;
1230 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001231
Chris Lattner6d2ff122010-11-15 03:13:19 +00001232 if (GV->hasHiddenVisibility()) {
1233 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1234 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1235 }
1236 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001237
Chris Lattner1e61e692010-11-15 02:46:57 +00001238 return isPIC;
1239}
1240
1241static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1242 SelectionDAG &DAG) {
1243 EVT PtrVT = HiPart.getValueType();
1244 SDValue Zero = DAG.getConstant(0, PtrVT);
1245 DebugLoc DL = HiPart.getDebugLoc();
1246
1247 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1248 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001249
Chris Lattner1e61e692010-11-15 02:46:57 +00001250 // With PIC, the first instruction is actually "GR+hi(&G)".
1251 if (isPIC)
1252 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1253 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001254
Chris Lattner1e61e692010-11-15 02:46:57 +00001255 // Generate non-pic code that has direct accesses to the constant pool.
1256 // The address of the global is just (hi(&g)+lo(&g)).
1257 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1258}
1259
Scott Michelfdc40a02009-02-17 22:15:04 +00001260SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001261 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001262 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001263 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001264 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001265
Roman Divacky9fb8b492012-08-24 16:26:02 +00001266 // 64-bit SVR4 ABI code is always position-independent.
1267 // The actual address of the GlobalValue is stored in the TOC.
1268 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1269 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
1270 return DAG.getNode(PPCISD::TOC_ENTRY, CP->getDebugLoc(), MVT::i64, GA,
1271 DAG.getRegister(PPC::X2, MVT::i64));
1272 }
1273
Chris Lattner1e61e692010-11-15 02:46:57 +00001274 unsigned MOHiFlag, MOLoFlag;
1275 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1276 SDValue CPIHi =
1277 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1278 SDValue CPILo =
1279 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1280 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001281}
1282
Dan Gohmand858e902010-04-17 15:26:15 +00001283SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001284 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001285 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001286
Roman Divacky9fb8b492012-08-24 16:26:02 +00001287 // 64-bit SVR4 ABI code is always position-independent.
1288 // The actual address of the GlobalValue is stored in the TOC.
1289 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1290 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1291 return DAG.getNode(PPCISD::TOC_ENTRY, JT->getDebugLoc(), MVT::i64, GA,
1292 DAG.getRegister(PPC::X2, MVT::i64));
1293 }
1294
Chris Lattner1e61e692010-11-15 02:46:57 +00001295 unsigned MOHiFlag, MOLoFlag;
1296 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1297 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1298 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1299 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001300}
1301
Dan Gohmand858e902010-04-17 15:26:15 +00001302SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1303 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001304 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001305
Dan Gohman46510a72010-04-15 01:51:59 +00001306 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001307
Chris Lattner1e61e692010-11-15 02:46:57 +00001308 unsigned MOHiFlag, MOLoFlag;
1309 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001310 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1311 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattner1e61e692010-11-15 02:46:57 +00001312 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1313}
1314
Roman Divackyfd42ed62012-06-04 17:36:38 +00001315SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1316 SelectionDAG &DAG) const {
1317
1318 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1319 DebugLoc dl = GA->getDebugLoc();
1320 const GlobalValue *GV = GA->getGlobal();
1321 EVT PtrVT = getPointerTy();
1322 bool is64bit = PPCSubTarget.isPPC64();
1323
1324 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1325
1326 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1327 PPCII::MO_TPREL16_HA);
1328 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1329 PPCII::MO_TPREL16_LO);
1330
1331 if (model != TLSModel::LocalExec)
1332 llvm_unreachable("only local-exec TLS mode supported");
Roman Divacky3e77af42012-06-05 17:14:17 +00001333 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1334 is64bit ? MVT::i64 : MVT::i32);
1335 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
Roman Divackyfd42ed62012-06-04 17:36:38 +00001336 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1337}
1338
Chris Lattner1e61e692010-11-15 02:46:57 +00001339SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1340 SelectionDAG &DAG) const {
1341 EVT PtrVT = Op.getValueType();
1342 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1343 DebugLoc DL = GSDN->getDebugLoc();
1344 const GlobalValue *GV = GSDN->getGlobal();
1345
Chris Lattner1e61e692010-11-15 02:46:57 +00001346 // 64-bit SVR4 ABI code is always position-independent.
1347 // The actual address of the GlobalValue is stored in the TOC.
1348 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1349 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1350 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1351 DAG.getRegister(PPC::X2, MVT::i64));
1352 }
1353
Chris Lattner6d2ff122010-11-15 03:13:19 +00001354 unsigned MOHiFlag, MOLoFlag;
1355 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001356
Chris Lattner6d2ff122010-11-15 03:13:19 +00001357 SDValue GAHi =
1358 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1359 SDValue GALo =
1360 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001361
Chris Lattner6d2ff122010-11-15 03:13:19 +00001362 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001363
Chris Lattner6d2ff122010-11-15 03:13:19 +00001364 // If the global reference is actually to a non-lazy-pointer, we have to do an
1365 // extra load to get the address of the global.
1366 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1367 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001368 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001369 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001370}
1371
Dan Gohmand858e902010-04-17 15:26:15 +00001372SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001373 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001374 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001375
Chris Lattner1a635d62006-04-14 06:01:58 +00001376 // If we're comparing for equality to zero, expose the fact that this is
1377 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1378 // fold the new nodes.
1379 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1380 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001381 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001382 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001383 if (VT.bitsLT(MVT::i32)) {
1384 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001385 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001386 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001387 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001388 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1389 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001390 DAG.getConstant(Log2b, MVT::i32));
1391 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001392 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001393 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001394 // optimized. FIXME: revisit this when we can custom lower all setcc
1395 // optimizations.
1396 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001397 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001398 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001399
Chris Lattner1a635d62006-04-14 06:01:58 +00001400 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001401 // by xor'ing the rhs with the lhs, which is faster than setting a
1402 // condition register, reading it back out, and masking the correct bit. The
1403 // normal approach here uses sub to do this instead of xor. Using xor exposes
1404 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001405 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001406 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001407 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001408 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001409 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001410 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001411 }
Dan Gohman475871a2008-07-27 21:46:04 +00001412 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001413}
1414
Dan Gohman475871a2008-07-27 21:46:04 +00001415SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001416 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001417 SDNode *Node = Op.getNode();
1418 EVT VT = Node->getValueType(0);
1419 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1420 SDValue InChain = Node->getOperand(0);
1421 SDValue VAListPtr = Node->getOperand(1);
1422 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1423 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001424
Roman Divackybdb226e2011-06-28 15:30:42 +00001425 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1426
1427 // gpr_index
1428 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1429 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1430 false, false, 0);
1431 InChain = GprIndex.getValue(1);
1432
1433 if (VT == MVT::i64) {
1434 // Check if GprIndex is even
1435 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1436 DAG.getConstant(1, MVT::i32));
1437 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1438 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1439 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1440 DAG.getConstant(1, MVT::i32));
1441 // Align GprIndex to be even if it isn't
1442 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1443 GprIndex);
1444 }
1445
1446 // fpr index is 1 byte after gpr
1447 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1448 DAG.getConstant(1, MVT::i32));
1449
1450 // fpr
1451 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1452 FprPtr, MachinePointerInfo(SV), MVT::i8,
1453 false, false, 0);
1454 InChain = FprIndex.getValue(1);
1455
1456 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1457 DAG.getConstant(8, MVT::i32));
1458
1459 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1460 DAG.getConstant(4, MVT::i32));
1461
1462 // areas
1463 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001464 MachinePointerInfo(), false, false,
1465 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001466 InChain = OverflowArea.getValue(1);
1467
1468 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001469 MachinePointerInfo(), false, false,
1470 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001471 InChain = RegSaveArea.getValue(1);
1472
1473 // select overflow_area if index > 8
1474 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1475 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1476
Roman Divackybdb226e2011-06-28 15:30:42 +00001477 // adjustment constant gpr_index * 4/8
1478 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1479 VT.isInteger() ? GprIndex : FprIndex,
1480 DAG.getConstant(VT.isInteger() ? 4 : 8,
1481 MVT::i32));
1482
1483 // OurReg = RegSaveArea + RegConstant
1484 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1485 RegConstant);
1486
1487 // Floating types are 32 bytes into RegSaveArea
1488 if (VT.isFloatingPoint())
1489 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1490 DAG.getConstant(32, MVT::i32));
1491
1492 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1493 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1494 VT.isInteger() ? GprIndex : FprIndex,
1495 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1496 MVT::i32));
1497
1498 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1499 VT.isInteger() ? VAListPtr : FprPtr,
1500 MachinePointerInfo(SV),
1501 MVT::i8, false, false, 0);
1502
1503 // determine if we should load from reg_save_area or overflow_area
1504 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1505
1506 // increase overflow_area by 4/8 if gpr/fpr > 8
1507 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1508 DAG.getConstant(VT.isInteger() ? 4 : 8,
1509 MVT::i32));
1510
1511 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1512 OverflowAreaPlusN);
1513
1514 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1515 OverflowAreaPtr,
1516 MachinePointerInfo(),
1517 MVT::i32, false, false, 0);
1518
NAKAMURA Takumi25f6b5a2012-08-30 15:52:23 +00001519 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001520 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001521}
1522
Duncan Sands4a544a72011-09-06 13:37:06 +00001523SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1524 SelectionDAG &DAG) const {
1525 return Op.getOperand(0);
1526}
1527
1528SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1529 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001530 SDValue Chain = Op.getOperand(0);
1531 SDValue Trmp = Op.getOperand(1); // trampoline
1532 SDValue FPtr = Op.getOperand(2); // nested function
1533 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001534 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001535
Owen Andersone50ed302009-08-10 22:56:29 +00001536 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001537 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001538 Type *IntPtrTy =
Micah Villmow3574eca2012-10-08 16:38:25 +00001539 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Chandler Carruthece6c6b2012-11-01 08:07:29 +00001540 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001541
Scott Michelfdc40a02009-02-17 22:15:04 +00001542 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001543 TargetLowering::ArgListEntry Entry;
1544
1545 Entry.Ty = IntPtrTy;
1546 Entry.Node = Trmp; Args.push_back(Entry);
1547
1548 // TrampSize == (isPPC64 ? 48 : 40);
1549 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001550 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001551 Args.push_back(Entry);
1552
1553 Entry.Node = FPtr; Args.push_back(Entry);
1554 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001555
Bill Wendling77959322008-09-17 00:30:57 +00001556 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001557 TargetLowering::CallLoweringInfo CLI(Chain,
1558 Type::getVoidTy(*DAG.getContext()),
1559 false, false, false, false, 0,
1560 CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001561 /*isTailCall=*/false,
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001562 /*doesNotRet=*/false,
1563 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001564 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001565 Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001566 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bill Wendling77959322008-09-17 00:30:57 +00001567
Duncan Sands4a544a72011-09-06 13:37:06 +00001568 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001569}
1570
Dan Gohman475871a2008-07-27 21:46:04 +00001571SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001572 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001573 MachineFunction &MF = DAG.getMachineFunction();
1574 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1575
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001576 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001577
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001578 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001579 // vastart just stores the address of the VarArgsFrameIndex slot into the
1580 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001581 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001582 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001583 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001584 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1585 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001586 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001587 }
1588
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001589 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001590 // We suppose the given va_list is already allocated.
1591 //
1592 // typedef struct {
1593 // char gpr; /* index into the array of 8 GPRs
1594 // * stored in the register save area
1595 // * gpr=0 corresponds to r3,
1596 // * gpr=1 to r4, etc.
1597 // */
1598 // char fpr; /* index into the array of 8 FPRs
1599 // * stored in the register save area
1600 // * fpr=0 corresponds to f1,
1601 // * fpr=1 to f2, etc.
1602 // */
1603 // char *overflow_arg_area;
1604 // /* location on stack that holds
1605 // * the next overflow argument
1606 // */
1607 // char *reg_save_area;
1608 // /* where r3:r10 and f1:f8 (if saved)
1609 // * are stored
1610 // */
1611 // } va_list[1];
1612
1613
Dan Gohman1e93df62010-04-17 14:41:14 +00001614 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1615 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001616
Nicolas Geoffray01119992007-04-03 13:59:52 +00001617
Owen Andersone50ed302009-08-10 22:56:29 +00001618 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001619
Dan Gohman1e93df62010-04-17 14:41:14 +00001620 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1621 PtrVT);
1622 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1623 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001624
Duncan Sands83ec4b62008-06-06 12:08:01 +00001625 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001626 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001627
Duncan Sands83ec4b62008-06-06 12:08:01 +00001628 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001629 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001630
1631 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001632 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001633
Dan Gohman69de1932008-02-06 22:27:42 +00001634 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001635
Nicolas Geoffray01119992007-04-03 13:59:52 +00001636 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001637 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001638 Op.getOperand(1),
1639 MachinePointerInfo(SV),
1640 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001641 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001642 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001643 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001644
Nicolas Geoffray01119992007-04-03 13:59:52 +00001645 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001646 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001647 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1648 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001649 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001650 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001651 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001652
Nicolas Geoffray01119992007-04-03 13:59:52 +00001653 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001654 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001655 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1656 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001657 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001658 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001659 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001660
1661 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001662 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1663 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001664 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001665
Chris Lattner1a635d62006-04-14 06:01:58 +00001666}
1667
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001668#include "PPCGenCallingConv.inc"
1669
Duncan Sands1e96bab2010-11-04 10:49:57 +00001670static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001671 CCValAssign::LocInfo &LocInfo,
1672 ISD::ArgFlagsTy &ArgFlags,
1673 CCState &State) {
1674 return true;
1675}
1676
Duncan Sands1e96bab2010-11-04 10:49:57 +00001677static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001678 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001679 CCValAssign::LocInfo &LocInfo,
1680 ISD::ArgFlagsTy &ArgFlags,
1681 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001682 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001683 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1684 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1685 };
1686 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001687
Tilmann Schellerffd02002009-07-03 06:45:56 +00001688 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1689
1690 // Skip one register if the first unallocated register has an even register
1691 // number and there are still argument registers available which have not been
1692 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1693 // need to skip a register if RegNum is odd.
1694 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1695 State.AllocateReg(ArgRegs[RegNum]);
1696 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001697
Tilmann Schellerffd02002009-07-03 06:45:56 +00001698 // Always return false here, as this function only makes sure that the first
1699 // unallocated register has an odd register number and does not actually
1700 // allocate a register for the current argument.
1701 return false;
1702}
1703
Duncan Sands1e96bab2010-11-04 10:49:57 +00001704static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001705 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001706 CCValAssign::LocInfo &LocInfo,
1707 ISD::ArgFlagsTy &ArgFlags,
1708 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001709 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001710 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1711 PPC::F8
1712 };
1713
1714 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001715
Tilmann Schellerffd02002009-07-03 06:45:56 +00001716 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1717
1718 // If there is only one Floating-point register left we need to put both f64
1719 // values of a split ppc_fp128 value on the stack.
1720 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1721 State.AllocateReg(ArgRegs[RegNum]);
1722 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001723
Tilmann Schellerffd02002009-07-03 06:45:56 +00001724 // Always return false here, as this function only makes sure that the two f64
1725 // values a ppc_fp128 value is split into are both passed in registers or both
1726 // passed on the stack and does not actually allocate a register for the
1727 // current argument.
1728 return false;
1729}
1730
Chris Lattner9f0bc652007-02-25 05:34:32 +00001731/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001732/// on Darwin.
Craig Topperb78ca422012-03-11 07:16:55 +00001733static const uint16_t *GetFPR() {
1734 static const uint16_t FPR[] = {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001735 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001736 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001737 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001738
Chris Lattner9f0bc652007-02-25 05:34:32 +00001739 return FPR;
1740}
1741
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001742/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1743/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001744static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001745 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001746 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001747 if (Flags.isByVal())
1748 ArgSize = Flags.getByValSize();
1749 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1750
1751 return ArgSize;
1752}
1753
Dan Gohman475871a2008-07-27 21:46:04 +00001754SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001755PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001756 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001757 const SmallVectorImpl<ISD::InputArg>
1758 &Ins,
1759 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001760 SmallVectorImpl<SDValue> &InVals)
1761 const {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001762 if (PPCSubTarget.isSVR4ABI()) {
1763 if (PPCSubTarget.isPPC64())
1764 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
1765 dl, DAG, InVals);
1766 else
1767 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
1768 dl, DAG, InVals);
Bill Schmidt419f3762012-09-19 15:42:13 +00001769 } else {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001770 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1771 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001772 }
1773}
1774
1775SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00001776PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001777 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001778 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001779 const SmallVectorImpl<ISD::InputArg>
1780 &Ins,
1781 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001782 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001783
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001784 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001785 // +-----------------------------------+
1786 // +--> | Back chain |
1787 // | +-----------------------------------+
1788 // | | Floating-point register save area |
1789 // | +-----------------------------------+
1790 // | | General register save area |
1791 // | +-----------------------------------+
1792 // | | CR save word |
1793 // | +-----------------------------------+
1794 // | | VRSAVE save word |
1795 // | +-----------------------------------+
1796 // | | Alignment padding |
1797 // | +-----------------------------------+
1798 // | | Vector register save area |
1799 // | +-----------------------------------+
1800 // | | Local variable space |
1801 // | +-----------------------------------+
1802 // | | Parameter list area |
1803 // | +-----------------------------------+
1804 // | | LR save word |
1805 // | +-----------------------------------+
1806 // SP--> +--- | Back chain |
1807 // +-----------------------------------+
1808 //
1809 // Specifications:
1810 // System V Application Binary Interface PowerPC Processor Supplement
1811 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001812
Tilmann Schellerffd02002009-07-03 06:45:56 +00001813 MachineFunction &MF = DAG.getMachineFunction();
1814 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001815 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001816
Owen Andersone50ed302009-08-10 22:56:29 +00001817 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001818 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001819 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1820 (CallConv == CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001821 unsigned PtrByteSize = 4;
1822
1823 // Assign locations to all of the incoming arguments.
1824 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001825 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001826 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001827
1828 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001829 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001830
Dan Gohman98ca4f22009-08-05 01:29:28 +00001831 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001832
Tilmann Schellerffd02002009-07-03 06:45:56 +00001833 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1834 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001835
Tilmann Schellerffd02002009-07-03 06:45:56 +00001836 // Arguments stored in registers.
1837 if (VA.isRegLoc()) {
Craig Topper44d23822012-02-22 05:59:10 +00001838 const TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001839 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001840
Owen Anderson825b72b2009-08-11 20:47:22 +00001841 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001842 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001843 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001844 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +00001845 RC = &PPC::GPRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001846 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001847 case MVT::f32:
Craig Topperc9099502012-04-20 06:31:50 +00001848 RC = &PPC::F4RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001849 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001850 case MVT::f64:
Craig Topperc9099502012-04-20 06:31:50 +00001851 RC = &PPC::F8RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001852 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001853 case MVT::v16i8:
1854 case MVT::v8i16:
1855 case MVT::v4i32:
1856 case MVT::v4f32:
Craig Topperc9099502012-04-20 06:31:50 +00001857 RC = &PPC::VRRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001858 break;
1859 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001860
Tilmann Schellerffd02002009-07-03 06:45:56 +00001861 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00001862 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001863 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001864
Dan Gohman98ca4f22009-08-05 01:29:28 +00001865 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001866 } else {
1867 // Argument stored in memory.
1868 assert(VA.isMemLoc());
1869
1870 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1871 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001872 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001873
1874 // Create load nodes to retrieve arguments from the stack.
1875 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001876 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1877 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001878 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001879 }
1880 }
1881
1882 // Assign locations to all of the incoming aggregate by value arguments.
1883 // Aggregates passed by value are stored in the local variable space of the
1884 // caller's stack frame, right above the parameter list area.
1885 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001886 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001887 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001888
1889 // Reserve stack space for the allocations in CCInfo.
1890 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1891
Dan Gohman98ca4f22009-08-05 01:29:28 +00001892 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001893
1894 // Area that is at least reserved in the caller of this function.
1895 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001896
Tilmann Schellerffd02002009-07-03 06:45:56 +00001897 // Set the size that is at least reserved in caller of this function. Tail
1898 // call optimized function's reserved stack space needs to be aligned so that
1899 // taking the difference between two stack areas will result in an aligned
1900 // stack.
1901 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1902
1903 MinReservedArea =
1904 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001905 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001906
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001907 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00001908 getStackAlignment();
1909 unsigned AlignMask = TargetAlign-1;
1910 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001911
Tilmann Schellerffd02002009-07-03 06:45:56 +00001912 FI->setMinReservedArea(MinReservedArea);
1913
1914 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001915
Tilmann Schellerffd02002009-07-03 06:45:56 +00001916 // If the function takes variable number of arguments, make a frame index for
1917 // the start of the first vararg value... for expansion of llvm.va_start.
1918 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001919 static const uint16_t GPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001920 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1921 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1922 };
1923 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
1924
Craig Topperc5eaae42012-03-11 07:57:25 +00001925 static const uint16_t FPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001926 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1927 PPC::F8
1928 };
1929 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
1930
Dan Gohman1e93df62010-04-17 14:41:14 +00001931 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
1932 NumGPArgRegs));
1933 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
1934 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001935
1936 // Make room for NumGPArgRegs and NumFPArgRegs.
1937 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00001938 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001939
Dan Gohman1e93df62010-04-17 14:41:14 +00001940 FuncInfo->setVarArgsStackOffset(
1941 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001942 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001943
Dan Gohman1e93df62010-04-17 14:41:14 +00001944 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
1945 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001946
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001947 // The fixed integer arguments of a variadic function are stored to the
1948 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
1949 // the result of va_next.
1950 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
1951 // Get an existing live-in vreg, or add a new one.
1952 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
1953 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001954 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001955
Dan Gohman98ca4f22009-08-05 01:29:28 +00001956 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001957 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1958 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001959 MemOps.push_back(Store);
1960 // Increment the address by four for the next argument to store
1961 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1962 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1963 }
1964
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001965 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
1966 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00001967 // The double arguments are stored to the VarArgsFrameIndex
1968 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001969 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
1970 // Get an existing live-in vreg, or add a new one.
1971 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
1972 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00001973 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001974
Owen Anderson825b72b2009-08-11 20:47:22 +00001975 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001976 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1977 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001978 MemOps.push_back(Store);
1979 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00001980 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001981 PtrVT);
1982 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1983 }
1984 }
1985
1986 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00001987 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001988 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001989
Dan Gohman98ca4f22009-08-05 01:29:28 +00001990 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001991}
1992
Bill Schmidt726c2372012-10-23 15:51:16 +00001993// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
1994// value to MVT::i64 and then truncate to the correct register size.
1995SDValue
1996PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
1997 SelectionDAG &DAG, SDValue ArgVal,
1998 DebugLoc dl) const {
1999 if (Flags.isSExt())
2000 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
2001 DAG.getValueType(ObjectVT));
2002 else if (Flags.isZExt())
2003 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
2004 DAG.getValueType(ObjectVT));
2005
2006 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
2007}
2008
2009// Set the size that is at least reserved in caller of this function. Tail
2010// call optimized functions' reserved stack space needs to be aligned so that
2011// taking the difference between two stack areas will result in an aligned
2012// stack.
2013void
2014PPCTargetLowering::setMinReservedArea(MachineFunction &MF, SelectionDAG &DAG,
2015 unsigned nAltivecParamsAtEnd,
2016 unsigned MinReservedArea,
2017 bool isPPC64) const {
2018 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2019 // Add the Altivec parameters at the end, if needed.
2020 if (nAltivecParamsAtEnd) {
2021 MinReservedArea = ((MinReservedArea+15)/16)*16;
2022 MinReservedArea += 16*nAltivecParamsAtEnd;
2023 }
2024 MinReservedArea =
2025 std::max(MinReservedArea,
2026 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2027 unsigned TargetAlign
2028 = DAG.getMachineFunction().getTarget().getFrameLowering()->
2029 getStackAlignment();
2030 unsigned AlignMask = TargetAlign-1;
2031 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2032 FI->setMinReservedArea(MinReservedArea);
2033}
2034
Tilmann Schellerffd02002009-07-03 06:45:56 +00002035SDValue
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002036PPCTargetLowering::LowerFormalArguments_64SVR4(
2037 SDValue Chain,
2038 CallingConv::ID CallConv, bool isVarArg,
2039 const SmallVectorImpl<ISD::InputArg>
2040 &Ins,
2041 DebugLoc dl, SelectionDAG &DAG,
2042 SmallVectorImpl<SDValue> &InVals) const {
2043 // TODO: add description of PPC stack frame format, or at least some docs.
2044 //
2045 MachineFunction &MF = DAG.getMachineFunction();
2046 MachineFrameInfo *MFI = MF.getFrameInfo();
2047 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2048
2049 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2050 // Potential tail calls could cause overwriting of argument stack slots.
2051 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2052 (CallConv == CallingConv::Fast));
2053 unsigned PtrByteSize = 8;
2054
2055 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
2056 // Area that is at least reserved in caller of this function.
2057 unsigned MinReservedArea = ArgOffset;
2058
2059 static const uint16_t GPR[] = {
2060 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2061 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2062 };
2063
2064 static const uint16_t *FPR = GetFPR();
2065
2066 static const uint16_t VR[] = {
2067 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2068 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2069 };
2070
2071 const unsigned Num_GPR_Regs = array_lengthof(GPR);
2072 const unsigned Num_FPR_Regs = 13;
2073 const unsigned Num_VR_Regs = array_lengthof(VR);
2074
2075 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
2076
2077 // Add DAG nodes to load the arguments or copy them out of registers. On
2078 // entry to a function on PPC, the arguments start after the linkage area,
2079 // although the first ones are often in registers.
2080
2081 SmallVector<SDValue, 8> MemOps;
2082 unsigned nAltivecParamsAtEnd = 0;
2083 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
2084 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo, ++FuncArg) {
2085 SDValue ArgVal;
2086 bool needsLoad = false;
2087 EVT ObjectVT = Ins[ArgNo].VT;
2088 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
2089 unsigned ArgSize = ObjSize;
2090 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
2091
2092 unsigned CurArgOffset = ArgOffset;
2093
2094 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
2095 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2096 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
2097 if (isVarArg) {
2098 MinReservedArea = ((MinReservedArea+15)/16)*16;
2099 MinReservedArea += CalculateStackSlotSize(ObjectVT,
2100 Flags,
2101 PtrByteSize);
2102 } else
2103 nAltivecParamsAtEnd++;
2104 } else
2105 // Calculate min reserved area.
2106 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
2107 Flags,
2108 PtrByteSize);
2109
2110 // FIXME the codegen can be much improved in some cases.
2111 // We do not have to keep everything in memory.
2112 if (Flags.isByVal()) {
2113 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2114 ObjSize = Flags.getByValSize();
2115 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt42d43352012-10-31 01:15:05 +00002116 // Empty aggregate parameters do not take up registers. Examples:
2117 // struct { } a;
2118 // union { } b;
2119 // int c[0];
2120 // etc. However, we have to provide a place-holder in InVals, so
2121 // pretend we have an 8-byte item at the current address for that
2122 // purpose.
2123 if (!ObjSize) {
2124 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2125 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2126 InVals.push_back(FIN);
2127 continue;
2128 }
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002129 // All aggregates smaller than 8 bytes must be passed right-justified.
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002130 if (ObjSize < PtrByteSize)
2131 CurArgOffset = CurArgOffset + (PtrByteSize - ObjSize);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002132 // The value of the object is its address.
2133 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
2134 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2135 InVals.push_back(FIN);
Bill Schmidt37900c52012-10-25 13:38:09 +00002136
2137 if (ObjSize < 8) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002138 if (GPR_idx != Num_GPR_Regs) {
Bill Schmidt37900c52012-10-25 13:38:09 +00002139 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002140 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002141 SDValue Store;
2142
2143 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2144 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2145 (ObjSize == 2 ? MVT::i16 : MVT::i32));
2146 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
2147 MachinePointerInfo(FuncArg, CurArgOffset),
2148 ObjType, false, false, 0);
2149 } else {
2150 // For sizes that don't fit a truncating store (3, 5, 6, 7),
2151 // store the whole register as-is to the parameter save area
2152 // slot. The address of the parameter was already calculated
2153 // above (InVals.push_back(FIN)) to be the right-justified
2154 // offset within the slot. For this store, we need a new
2155 // frame index that points at the beginning of the slot.
2156 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2157 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2158 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2159 MachinePointerInfo(FuncArg, ArgOffset),
2160 false, false, 0);
2161 }
2162
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002163 MemOps.push_back(Store);
2164 ++GPR_idx;
2165 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002166 // Whether we copied from a register or not, advance the offset
2167 // into the parameter save area by a full doubleword.
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002168 ArgOffset += PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002169 continue;
2170 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002171
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002172 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2173 // Store whatever pieces of the object are in registers
2174 // to memory. ArgOffset will be the address of the beginning
2175 // of the object.
2176 if (GPR_idx != Num_GPR_Regs) {
2177 unsigned VReg;
2178 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2179 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2180 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2181 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002182 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002183 MachinePointerInfo(FuncArg, ArgOffset),
2184 false, false, 0);
2185 MemOps.push_back(Store);
2186 ++GPR_idx;
2187 ArgOffset += PtrByteSize;
2188 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002189 ArgOffset += ArgSize - j;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002190 break;
2191 }
2192 }
2193 continue;
2194 }
2195
2196 switch (ObjectVT.getSimpleVT().SimpleTy) {
2197 default: llvm_unreachable("Unhandled argument type!");
2198 case MVT::i32:
2199 case MVT::i64:
2200 if (GPR_idx != Num_GPR_Regs) {
2201 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2202 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2203
Bill Schmidt726c2372012-10-23 15:51:16 +00002204 if (ObjectVT == MVT::i32)
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002205 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2206 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002207 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002208
2209 ++GPR_idx;
2210 } else {
2211 needsLoad = true;
2212 ArgSize = PtrByteSize;
2213 }
2214 ArgOffset += 8;
2215 break;
2216
2217 case MVT::f32:
2218 case MVT::f64:
2219 // Every 8 bytes of argument space consumes one of the GPRs available for
2220 // argument passing.
2221 if (GPR_idx != Num_GPR_Regs) {
2222 ++GPR_idx;
2223 }
2224 if (FPR_idx != Num_FPR_Regs) {
2225 unsigned VReg;
2226
2227 if (ObjectVT == MVT::f32)
2228 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2229 else
2230 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
2231
2232 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2233 ++FPR_idx;
2234 } else {
2235 needsLoad = true;
Bill Schmidta867f372012-10-11 15:38:20 +00002236 ArgSize = PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002237 }
2238
2239 ArgOffset += 8;
2240 break;
2241 case MVT::v4f32:
2242 case MVT::v4i32:
2243 case MVT::v8i16:
2244 case MVT::v16i8:
2245 // Note that vector arguments in registers don't reserve stack space,
2246 // except in varargs functions.
2247 if (VR_idx != Num_VR_Regs) {
2248 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
2249 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2250 if (isVarArg) {
2251 while ((ArgOffset % 16) != 0) {
2252 ArgOffset += PtrByteSize;
2253 if (GPR_idx != Num_GPR_Regs)
2254 GPR_idx++;
2255 }
2256 ArgOffset += 16;
2257 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
2258 }
2259 ++VR_idx;
2260 } else {
2261 // Vectors are aligned.
2262 ArgOffset = ((ArgOffset+15)/16)*16;
2263 CurArgOffset = ArgOffset;
2264 ArgOffset += 16;
2265 needsLoad = true;
2266 }
2267 break;
2268 }
2269
2270 // We need to load the argument to a virtual register if we determined
2271 // above that we ran out of physical registers of the appropriate type.
2272 if (needsLoad) {
2273 int FI = MFI->CreateFixedObject(ObjSize,
2274 CurArgOffset + (ArgSize - ObjSize),
2275 isImmutable);
2276 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2277 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2278 false, false, false, 0);
2279 }
2280
2281 InVals.push_back(ArgVal);
2282 }
2283
2284 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002285 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002286 // taking the difference between two stack areas will result in an aligned
2287 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002288 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, true);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002289
2290 // If the function takes variable number of arguments, make a frame index for
2291 // the start of the first vararg value... for expansion of llvm.va_start.
2292 if (isVarArg) {
2293 int Depth = ArgOffset;
2294
2295 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt726c2372012-10-23 15:51:16 +00002296 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002297 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2298
2299 // If this function is vararg, store any remaining integer argument regs
2300 // to their spots on the stack so that they may be loaded by deferencing the
2301 // result of va_next.
2302 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
2303 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2304 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2305 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2306 MachinePointerInfo(), false, false, 0);
2307 MemOps.push_back(Store);
2308 // Increment the address by four for the next argument to store
Bill Schmidt726c2372012-10-23 15:51:16 +00002309 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002310 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2311 }
2312 }
2313
2314 if (!MemOps.empty())
2315 Chain = DAG.getNode(ISD::TokenFactor, dl,
2316 MVT::Other, &MemOps[0], MemOps.size());
2317
2318 return Chain;
2319}
2320
2321SDValue
2322PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002323 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002324 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002325 const SmallVectorImpl<ISD::InputArg>
2326 &Ins,
2327 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002328 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002329 // TODO: add description of PPC stack frame format, or at least some docs.
2330 //
2331 MachineFunction &MF = DAG.getMachineFunction();
2332 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00002333 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00002334
Owen Andersone50ed302009-08-10 22:56:29 +00002335 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002336 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002337 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002338 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2339 (CallConv == CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00002340 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00002341
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002342 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002343 // Area that is at least reserved in caller of this function.
2344 unsigned MinReservedArea = ArgOffset;
2345
Craig Topperb78ca422012-03-11 07:16:55 +00002346 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002347 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2348 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2349 };
Craig Topperb78ca422012-03-11 07:16:55 +00002350 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00002351 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2352 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2353 };
Scott Michelfdc40a02009-02-17 22:15:04 +00002354
Craig Topperb78ca422012-03-11 07:16:55 +00002355 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00002356
Craig Topperb78ca422012-03-11 07:16:55 +00002357 static const uint16_t VR[] = {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002358 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2359 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2360 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002361
Owen Anderson718cb662007-09-07 04:06:50 +00002362 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002363 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00002364 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002365
2366 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002367
Craig Topperb78ca422012-03-11 07:16:55 +00002368 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00002369
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002370 // In 32-bit non-varargs functions, the stack space for vectors is after the
2371 // stack space for non-vectors. We do not use this space unless we have
2372 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00002373 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002374 // that out...for the pathological case, compute VecArgOffset as the
2375 // start of the vector parameter area. Computing VecArgOffset is the
2376 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002377 unsigned VecArgOffset = ArgOffset;
2378 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002379 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002380 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00002381 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002382 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002383
Duncan Sands276dcbd2008-03-21 09:14:45 +00002384 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002385 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer263109d2012-01-20 14:42:32 +00002386 unsigned ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00002387 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002388 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2389 VecArgOffset += ArgSize;
2390 continue;
2391 }
2392
Owen Anderson825b72b2009-08-11 20:47:22 +00002393 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002394 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002395 case MVT::i32:
2396 case MVT::f32:
Bill Schmidt419f3762012-09-19 15:42:13 +00002397 VecArgOffset += 4;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002398 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002399 case MVT::i64: // PPC64
2400 case MVT::f64:
Bill Schmidt419f3762012-09-19 15:42:13 +00002401 // FIXME: We are guaranteed to be !isPPC64 at this point.
2402 // Does MVT::i64 apply?
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002403 VecArgOffset += 8;
2404 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002405 case MVT::v4f32:
2406 case MVT::v4i32:
2407 case MVT::v8i16:
2408 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002409 // Nothing to do, we're only looking at Nonvector args here.
2410 break;
2411 }
2412 }
2413 }
2414 // We've found where the vector parameter area in memory is. Skip the
2415 // first 12 parameters; these don't use that memory.
2416 VecArgOffset = ((VecArgOffset+15)/16)*16;
2417 VecArgOffset += 12*16;
2418
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002419 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00002420 // entry to a function on PPC, the arguments start after the linkage area,
2421 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002422
Dan Gohman475871a2008-07-27 21:46:04 +00002423 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002424 unsigned nAltivecParamsAtEnd = 0;
Roman Divacky5236ab32012-09-24 20:47:19 +00002425 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
2426 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo, ++FuncArg) {
Dan Gohman475871a2008-07-27 21:46:04 +00002427 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002428 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00002429 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002430 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00002431 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002432 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002433
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002434 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002435
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002436 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002437 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2438 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002439 if (isVarArg || isPPC64) {
2440 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002441 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00002442 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002443 PtrByteSize);
2444 } else nAltivecParamsAtEnd++;
2445 } else
2446 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002447 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00002448 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002449 PtrByteSize);
2450
Dale Johannesen8419dd62008-03-07 20:27:40 +00002451 // FIXME the codegen can be much improved in some cases.
2452 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002453 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00002454 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002455 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002456 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002457 // Objects of size 1 and 2 are right justified, everything else is
2458 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen7f96f392008-03-08 01:41:42 +00002459 if (ObjSize==1 || ObjSize==2) {
2460 CurArgOffset = CurArgOffset + (4 - ObjSize);
2461 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002462 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00002463 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002464 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002465 InVals.push_back(FIN);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002466 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen7f96f392008-03-08 01:41:42 +00002467 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002468 unsigned VReg;
2469 if (isPPC64)
2470 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2471 else
2472 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002473 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt726c2372012-10-23 15:51:16 +00002474 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelfdc40a02009-02-17 22:15:04 +00002475 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002476 MachinePointerInfo(FuncArg,
2477 CurArgOffset),
Bill Schmidt419f3762012-09-19 15:42:13 +00002478 ObjType, false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002479 MemOps.push_back(Store);
2480 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002481 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002482
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002483 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002484
Dale Johannesen7f96f392008-03-08 01:41:42 +00002485 continue;
2486 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002487 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2488 // Store whatever pieces of the object are in registers
Bill Schmidt419f3762012-09-19 15:42:13 +00002489 // to memory. ArgOffset will be the address of the beginning
2490 // of the object.
Dale Johannesen8419dd62008-03-07 20:27:40 +00002491 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002492 unsigned VReg;
2493 if (isPPC64)
2494 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2495 else
2496 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002497 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002498 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002499 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002500 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002501 MachinePointerInfo(FuncArg, ArgOffset),
David Greene534502d12010-02-15 16:56:53 +00002502 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002503 MemOps.push_back(Store);
2504 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002505 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002506 } else {
2507 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2508 break;
2509 }
2510 }
2511 continue;
2512 }
2513
Owen Anderson825b72b2009-08-11 20:47:22 +00002514 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002515 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002516 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002517 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002518 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002519 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002520 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002521 ++GPR_idx;
2522 } else {
2523 needsLoad = true;
2524 ArgSize = PtrByteSize;
2525 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002526 // All int arguments reserve stack space in the Darwin ABI.
2527 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002528 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002529 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002530 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002531 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002532 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002533 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002534 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002535
Bill Schmidt726c2372012-10-23 15:51:16 +00002536 if (ObjectVT == MVT::i32)
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002537 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002538 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002539 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002540
Chris Lattnerc91a4752006-06-26 22:48:35 +00002541 ++GPR_idx;
2542 } else {
2543 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002544 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002545 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002546 // All int arguments reserve stack space in the Darwin ABI.
2547 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002548 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002549
Owen Anderson825b72b2009-08-11 20:47:22 +00002550 case MVT::f32:
2551 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002552 // Every 4 bytes of argument space consumes one of the GPRs available for
2553 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002554 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002555 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002556 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002557 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002558 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002559 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002560 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002561
Owen Anderson825b72b2009-08-11 20:47:22 +00002562 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002563 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002564 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002565 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002566
Dan Gohman98ca4f22009-08-05 01:29:28 +00002567 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002568 ++FPR_idx;
2569 } else {
2570 needsLoad = true;
2571 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002572
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002573 // All FP arguments reserve stack space in the Darwin ABI.
2574 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002575 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002576 case MVT::v4f32:
2577 case MVT::v4i32:
2578 case MVT::v8i16:
2579 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002580 // Note that vector arguments in registers don't reserve stack space,
2581 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002582 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002583 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002584 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002585 if (isVarArg) {
2586 while ((ArgOffset % 16) != 0) {
2587 ArgOffset += PtrByteSize;
2588 if (GPR_idx != Num_GPR_Regs)
2589 GPR_idx++;
2590 }
2591 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002592 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002593 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002594 ++VR_idx;
2595 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002596 if (!isVarArg && !isPPC64) {
2597 // Vectors go after all the nonvectors.
2598 CurArgOffset = VecArgOffset;
2599 VecArgOffset += 16;
2600 } else {
2601 // Vectors are aligned.
2602 ArgOffset = ((ArgOffset+15)/16)*16;
2603 CurArgOffset = ArgOffset;
2604 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002605 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002606 needsLoad = true;
2607 }
2608 break;
2609 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002610
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002611 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002612 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002613 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002614 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002615 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002616 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002617 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002618 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002619 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002620 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002621
Dan Gohman98ca4f22009-08-05 01:29:28 +00002622 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002623 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002624
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002625 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002626 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002627 // taking the difference between two stack areas will result in an aligned
2628 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002629 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, isPPC64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002630
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002631 // If the function takes variable number of arguments, make a frame index for
2632 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002633 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002634 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002635
Dan Gohman1e93df62010-04-17 14:41:14 +00002636 FuncInfo->setVarArgsFrameIndex(
2637 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002638 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002639 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002640
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002641 // If this function is vararg, store any remaining integer argument regs
2642 // to their spots on the stack so that they may be loaded by deferencing the
2643 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002644 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002645 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002646
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002647 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002648 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002649 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002650 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002651
Dan Gohman98ca4f22009-08-05 01:29:28 +00002652 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002653 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2654 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002655 MemOps.push_back(Store);
2656 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002657 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002658 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002659 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002660 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002661
Dale Johannesen8419dd62008-03-07 20:27:40 +00002662 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002663 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002664 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002665
Dan Gohman98ca4f22009-08-05 01:29:28 +00002666 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002667}
2668
Bill Schmidt419f3762012-09-19 15:42:13 +00002669/// CalculateParameterAndLinkageAreaSize - Get the size of the parameter plus
2670/// linkage area for the Darwin ABI, or the 64-bit SVR4 ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002671static unsigned
2672CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2673 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002674 bool isVarArg,
2675 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002676 const SmallVectorImpl<ISD::OutputArg>
2677 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002678 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002679 unsigned &nAltivecParamsAtEnd) {
2680 // Count how many bytes are to be pushed on the stack, including the linkage
2681 // area, and parameter passing area. We start with 24/48 bytes, which is
2682 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002683 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002684 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002685 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2686
2687 // Add up all the space actually used.
2688 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2689 // they all go in registers, but we must reserve stack space for them for
2690 // possible use by the caller. In varargs or 64-bit calls, parameters are
2691 // assigned stack space in order, with padding so Altivec parameters are
2692 // 16-byte aligned.
2693 nAltivecParamsAtEnd = 0;
2694 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002695 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002696 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002697 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002698 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2699 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002700 if (!isVarArg && !isPPC64) {
2701 // Non-varargs Altivec parameters go after all the non-Altivec
2702 // parameters; handle those later so we know how much padding we need.
2703 nAltivecParamsAtEnd++;
2704 continue;
2705 }
2706 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2707 NumBytes = ((NumBytes+15)/16)*16;
2708 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002709 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002710 }
2711
2712 // Allow for Altivec parameters at the end, if needed.
2713 if (nAltivecParamsAtEnd) {
2714 NumBytes = ((NumBytes+15)/16)*16;
2715 NumBytes += 16*nAltivecParamsAtEnd;
2716 }
2717
2718 // The prolog code of the callee may store up to 8 GPR argument registers to
2719 // the stack, allowing va_start to index over them in memory if its varargs.
2720 // Because we cannot tell if this is needed on the caller side, we have to
2721 // conservatively assume that it is needed. As such, make sure we have at
2722 // least enough stack space for the caller to store the 8 GPRs.
2723 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002724 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002725
2726 // Tail call needs the stack to be aligned.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002727 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
2728 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
2729 getFrameLowering()->getStackAlignment();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002730 unsigned AlignMask = TargetAlign-1;
2731 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2732 }
2733
2734 return NumBytes;
2735}
2736
2737/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002738/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002739static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002740 unsigned ParamSize) {
2741
Dale Johannesenb60d5192009-11-24 01:09:07 +00002742 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002743
2744 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2745 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2746 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2747 // Remember only if the new adjustement is bigger.
2748 if (SPDiff < FI->getTailCallSPDelta())
2749 FI->setTailCallSPDelta(SPDiff);
2750
2751 return SPDiff;
2752}
2753
Dan Gohman98ca4f22009-08-05 01:29:28 +00002754/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2755/// for tail call optimization. Targets which want to do tail call
2756/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002757bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002758PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002759 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002760 bool isVarArg,
2761 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002762 SelectionDAG& DAG) const {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002763 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002764 return false;
2765
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002766 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002767 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002768 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002769
Dan Gohman98ca4f22009-08-05 01:29:28 +00002770 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002771 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002772 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2773 // Functions containing by val parameters are not supported.
2774 for (unsigned i = 0; i != Ins.size(); i++) {
2775 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2776 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002777 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002778
2779 // Non PIC/GOT tail calls are supported.
2780 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2781 return true;
2782
2783 // At the moment we can only do local tail calls (in same module, hidden
2784 // or protected) if we are generating PIC.
2785 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2786 return G->getGlobal()->hasHiddenVisibility()
2787 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002788 }
2789
2790 return false;
2791}
2792
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002793/// isCallCompatibleAddress - Return the immediate to use if the specified
2794/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002795static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002796 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2797 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002798
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002799 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002800 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith1144af32012-08-24 23:29:28 +00002801 SignExtend32<26>(Addr) != Addr)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002802 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002803
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002804 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002805 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002806}
2807
Dan Gohman844731a2008-05-13 00:00:25 +00002808namespace {
2809
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002810struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002811 SDValue Arg;
2812 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002813 int FrameIdx;
2814
2815 TailCallArgumentInfo() : FrameIdx(0) {}
2816};
2817
Dan Gohman844731a2008-05-13 00:00:25 +00002818}
2819
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002820/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2821static void
2822StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002823 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002824 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002825 SmallVector<SDValue, 8> &MemOpChains,
2826 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002827 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002828 SDValue Arg = TailCallArgs[i].Arg;
2829 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002830 int FI = TailCallArgs[i].FrameIdx;
2831 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002832 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002833 MachinePointerInfo::getFixedStack(FI),
2834 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002835 }
2836}
2837
2838/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2839/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002840static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002841 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002842 SDValue Chain,
2843 SDValue OldRetAddr,
2844 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002845 int SPDiff,
2846 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002847 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002848 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002849 if (SPDiff) {
2850 // Calculate the new stack slot for the return address.
2851 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002852 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002853 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002854 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002855 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002856 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002857 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002858 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002859 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002860 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002861
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002862 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2863 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002864 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002865 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002866 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002867 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002868 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002869 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2870 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002871 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002872 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002873 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002874 }
2875 return Chain;
2876}
2877
2878/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2879/// the position of the argument.
2880static void
2881CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002882 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002883 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2884 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002885 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002886 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002887 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002888 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002889 TailCallArgumentInfo Info;
2890 Info.Arg = Arg;
2891 Info.FrameIdxOp = FIN;
2892 Info.FrameIdx = FI;
2893 TailCallArguments.push_back(Info);
2894}
2895
2896/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2897/// stack slot. Returns the chain as result and the loaded frame pointers in
2898/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002899SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002900 int SPDiff,
2901 SDValue Chain,
2902 SDValue &LROpOut,
2903 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002904 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00002905 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002906 if (SPDiff) {
2907 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00002908 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002909 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002910 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002911 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002912 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002913
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002914 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
2915 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002916 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002917 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002918 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002919 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002920 Chain = SDValue(FPOpOut.getNode(), 1);
2921 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002922 }
2923 return Chain;
2924}
2925
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002926/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002927/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002928/// specified by the specific parameter attribute. The copy will be passed as
2929/// a byval function parameter.
2930/// Sometimes what we are copying is the end of a larger object, the part that
2931/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002932static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002933CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002934 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002935 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002936 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002937 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00002938 false, false, MachinePointerInfo(0),
2939 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002940}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002941
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002942/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2943/// tail calls.
2944static void
Dan Gohman475871a2008-07-27 21:46:04 +00002945LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2946 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002947 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002948 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00002949 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002950 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00002951 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002952 if (!isTailCall) {
2953 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002954 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002955 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002956 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002957 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002958 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002959 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002960 DAG.getConstant(ArgOffset, PtrVT));
2961 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00002962 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
2963 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002964 // Calculate and remember argument location.
2965 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2966 TailCallArguments);
2967}
2968
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002969static
2970void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
2971 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
2972 SDValue LROp, SDValue FPOp, bool isDarwinABI,
2973 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
2974 MachineFunction &MF = DAG.getMachineFunction();
2975
2976 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2977 // might overwrite each other in case of tail call optimization.
2978 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002979 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002980 InFlag = SDValue();
2981 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2982 MemOpChains2, dl);
2983 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002984 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002985 &MemOpChains2[0], MemOpChains2.size());
2986
2987 // Store the return address to the appropriate stack slot.
2988 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2989 isPPC64, isDarwinABI, dl);
2990
2991 // Emit callseq_end just before tailcall node.
2992 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2993 DAG.getIntPtrConstant(0, true), InFlag);
2994 InFlag = Chain.getValue(1);
2995}
2996
2997static
2998unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
2999 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
3000 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00003001 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003002 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003003
Chris Lattnerb9082582010-11-14 23:42:06 +00003004 bool isPPC64 = PPCSubTarget.isPPC64();
3005 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
3006
Owen Andersone50ed302009-08-10 22:56:29 +00003007 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003008 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003009 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003010
3011 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
3012
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003013 bool needIndirectCall = true;
3014 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003015 // If this is an absolute destination address, use the munged value.
3016 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003017 needIndirectCall = false;
3018 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003019
Chris Lattnerb9082582010-11-14 23:42:06 +00003020 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3021 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
3022 // Use indirect calls for ALL functions calls in JIT mode, since the
3023 // far-call stubs may be outside relocation limits for a BL instruction.
3024 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
3025 unsigned OpFlags = 0;
3026 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003027 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003028 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00003029 (G->getGlobal()->isDeclaration() ||
3030 G->getGlobal()->isWeakForLinker())) {
3031 // PC-relative references to external symbols should go through $stub,
3032 // unless we're building with the leopard linker or later, which
3033 // automatically synthesizes these stubs.
3034 OpFlags = PPCII::MO_DARWIN_STUB;
3035 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003036
Chris Lattnerb9082582010-11-14 23:42:06 +00003037 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
3038 // every direct call is) turn it into a TargetGlobalAddress /
3039 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003040 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00003041 Callee.getValueType(),
3042 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003043 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003044 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003045 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003046
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003047 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003048 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003049
Chris Lattnerb9082582010-11-14 23:42:06 +00003050 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003051 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003052 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003053 // PC-relative references to external symbols should go through $stub,
3054 // unless we're building with the leopard linker or later, which
3055 // automatically synthesizes these stubs.
3056 OpFlags = PPCII::MO_DARWIN_STUB;
3057 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003058
Chris Lattnerb9082582010-11-14 23:42:06 +00003059 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3060 OpFlags);
3061 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003062 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003063
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003064 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003065 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3066 // to do the call, we can't use PPCISD::CALL.
3067 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003068
3069 if (isSVR4ABI && isPPC64) {
3070 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3071 // entry point, but to the function descriptor (the function entry point
3072 // address is part of the function descriptor though).
3073 // The function descriptor is a three doubleword structure with the
3074 // following fields: function entry point, TOC base address and
3075 // environment pointer.
3076 // Thus for a call through a function pointer, the following actions need
3077 // to be performed:
3078 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt726c2372012-10-23 15:51:16 +00003079 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003080 // 2. Load the address of the function entry point from the function
3081 // descriptor.
3082 // 3. Load the TOC of the callee from the function descriptor into r2.
3083 // 4. Load the environment pointer from the function descriptor into
3084 // r11.
3085 // 5. Branch to the function entry point address.
3086 // 6. On return of the callee, the TOC of the caller needs to be
3087 // restored (this is done in FinishCall()).
3088 //
3089 // All those operations are flagged together to ensure that no other
3090 // operations can be scheduled in between. E.g. without flagging the
3091 // operations together, a TOC access in the caller could be scheduled
3092 // between the load of the callee TOC and the branch to the callee, which
3093 // results in the TOC access going through the TOC of the callee instead
3094 // of going through the TOC of the caller, which leads to incorrect code.
3095
3096 // Load the address of the function entry point from the function
3097 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003098 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003099 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
3100 InFlag.getNode() ? 3 : 2);
3101 Chain = LoadFuncPtr.getValue(1);
3102 InFlag = LoadFuncPtr.getValue(2);
3103
3104 // Load environment pointer into r11.
3105 // Offset of the environment pointer within the function descriptor.
3106 SDValue PtrOff = DAG.getIntPtrConstant(16);
3107
3108 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
3109 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
3110 InFlag);
3111 Chain = LoadEnvPtr.getValue(1);
3112 InFlag = LoadEnvPtr.getValue(2);
3113
3114 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3115 InFlag);
3116 Chain = EnvVal.getValue(0);
3117 InFlag = EnvVal.getValue(1);
3118
3119 // Load TOC of the callee into r2. We are using a target-specific load
3120 // with r2 hard coded, because the result of a target-independent load
3121 // would never go directly into r2, since r2 is a reserved register (which
3122 // prevents the register allocator from allocating it), resulting in an
3123 // additional register being allocated and an unnecessary move instruction
3124 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003125 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003126 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
3127 Callee, InFlag);
3128 Chain = LoadTOCPtr.getValue(0);
3129 InFlag = LoadTOCPtr.getValue(1);
3130
3131 MTCTROps[0] = Chain;
3132 MTCTROps[1] = LoadFuncPtr;
3133 MTCTROps[2] = InFlag;
3134 }
3135
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003136 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
3137 2 + (InFlag.getNode() != 0));
3138 InFlag = Chain.getValue(1);
3139
3140 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00003141 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003142 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003143 Ops.push_back(Chain);
3144 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
3145 Callee.setNode(0);
3146 // Add CTR register as callee so a bctr can be emitted later.
3147 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00003148 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003149 }
3150
3151 // If this is a direct call, pass the chain and the callee.
3152 if (Callee.getNode()) {
3153 Ops.push_back(Chain);
3154 Ops.push_back(Callee);
3155 }
3156 // If this is a tail call add stack pointer delta.
3157 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00003158 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003159
3160 // Add argument registers to the end of the list so that they are known live
3161 // into the call.
3162 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3163 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3164 RegsToPass[i].second.getValueType()));
3165
3166 return CallOpc;
3167}
3168
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003169static
3170bool isLocalCall(const SDValue &Callee)
3171{
3172 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky6fc3ea22012-09-18 18:27:49 +00003173 return !G->getGlobal()->isDeclaration() &&
3174 !G->getGlobal()->isWeakForLinker();
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003175 return false;
3176}
3177
Dan Gohman98ca4f22009-08-05 01:29:28 +00003178SDValue
3179PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003180 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003181 const SmallVectorImpl<ISD::InputArg> &Ins,
3182 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003183 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003184
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003185 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003186 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003187 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003188 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003189
3190 // Copy all of the result registers out of their specified physreg.
3191 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3192 CCValAssign &VA = RVLocs[i];
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003193 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00003194
3195 SDValue Val = DAG.getCopyFromReg(Chain, dl,
3196 VA.getLocReg(), VA.getLocVT(), InFlag);
3197 Chain = Val.getValue(1);
3198 InFlag = Val.getValue(2);
3199
3200 switch (VA.getLocInfo()) {
3201 default: llvm_unreachable("Unknown loc info!");
3202 case CCValAssign::Full: break;
3203 case CCValAssign::AExt:
3204 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3205 break;
3206 case CCValAssign::ZExt:
3207 Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val,
3208 DAG.getValueType(VA.getValVT()));
3209 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3210 break;
3211 case CCValAssign::SExt:
3212 Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val,
3213 DAG.getValueType(VA.getValVT()));
3214 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3215 break;
3216 }
3217
3218 InVals.push_back(Val);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003219 }
3220
Dan Gohman98ca4f22009-08-05 01:29:28 +00003221 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003222}
3223
Dan Gohman98ca4f22009-08-05 01:29:28 +00003224SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003225PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
3226 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003227 SelectionDAG &DAG,
3228 SmallVector<std::pair<unsigned, SDValue>, 8>
3229 &RegsToPass,
3230 SDValue InFlag, SDValue Chain,
3231 SDValue &Callee,
3232 int SPDiff, unsigned NumBytes,
3233 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00003234 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003235 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003236 SmallVector<SDValue, 8> Ops;
3237 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
3238 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003239 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003240
Hal Finkel82b38212012-08-28 02:10:27 +00003241 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
3242 if (isVarArg && PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
3243 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3244
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003245 // When performing tail call optimization the callee pops its arguments off
3246 // the stack. Account for this here so these bytes can be pushed back on in
3247 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
3248 int BytesCalleePops =
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003249 (CallConv == CallingConv::Fast &&
3250 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003251
Roman Divackye46137f2012-03-06 16:41:49 +00003252 // Add a register mask operand representing the call-preserved registers.
3253 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
3254 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3255 assert(Mask && "Missing call preserved mask for calling convention");
3256 Ops.push_back(DAG.getRegisterMask(Mask));
3257
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003258 if (InFlag.getNode())
3259 Ops.push_back(InFlag);
3260
3261 // Emit tail call.
3262 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003263 // If this is the first return lowered for this function, add the regs
3264 // to the liveout set for the function.
3265 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
3266 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003267 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003268 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003269 CCInfo.AnalyzeCallResult(Ins, RetCC_PPC);
3270 for (unsigned i = 0; i != RVLocs.size(); ++i)
3271 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
3272 }
3273
3274 assert(((Callee.getOpcode() == ISD::Register &&
3275 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3276 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3277 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3278 isa<ConstantSDNode>(Callee)) &&
3279 "Expecting an global address, external symbol, absolute value or register");
3280
Owen Anderson825b72b2009-08-11 20:47:22 +00003281 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003282 }
3283
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003284 // Add a NOP immediately after the branch instruction when using the 64-bit
3285 // SVR4 ABI. At link time, if caller and callee are in a different module and
3286 // thus have a different TOC, the call will be replaced with a call to a stub
3287 // function which saves the current TOC, loads the TOC of the callee and
3288 // branches to the callee. The NOP will be replaced with a load instruction
3289 // which restores the TOC of the caller from the TOC save slot of the current
3290 // stack frame. If caller and callee belong to the same module (and have the
3291 // same TOC), the NOP will remain unchanged.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003292
3293 bool needsTOCRestore = false;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003294 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003295 if (CallOpc == PPCISD::BCTRL_SVR4) {
3296 // This is a call through a function pointer.
3297 // Restore the caller TOC from the save area into R2.
3298 // See PrepareCall() for more information about calls through function
3299 // pointers in the 64-bit SVR4 ABI.
3300 // We are using a target-specific load with r2 hard coded, because the
3301 // result of a target-independent load would never go directly into r2,
3302 // since r2 is a reserved register (which prevents the register allocator
3303 // from allocating it), resulting in an additional register being
3304 // allocated and an unnecessary move instruction being generated.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003305 needsTOCRestore = true;
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003306 } else if ((CallOpc == PPCISD::CALL_SVR4) && !isLocalCall(Callee)) {
3307 // Otherwise insert NOP for non-local calls.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003308 CallOpc = PPCISD::CALL_NOP_SVR4;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003309 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003310 }
3311
Hal Finkel5b00cea2012-03-31 14:45:15 +00003312 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
3313 InFlag = Chain.getValue(1);
3314
3315 if (needsTOCRestore) {
3316 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3317 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
3318 InFlag = Chain.getValue(1);
3319 }
3320
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003321 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3322 DAG.getIntPtrConstant(BytesCalleePops, true),
3323 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003324 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003325 InFlag = Chain.getValue(1);
3326
Dan Gohman98ca4f22009-08-05 01:29:28 +00003327 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3328 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003329}
3330
Dan Gohman98ca4f22009-08-05 01:29:28 +00003331SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003332PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00003333 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003334 SelectionDAG &DAG = CLI.DAG;
3335 DebugLoc &dl = CLI.DL;
3336 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
3337 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
3338 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
3339 SDValue Chain = CLI.Chain;
3340 SDValue Callee = CLI.Callee;
3341 bool &isTailCall = CLI.IsTailCall;
3342 CallingConv::ID CallConv = CLI.CallConv;
3343 bool isVarArg = CLI.IsVarArg;
3344
Evan Cheng0c439eb2010-01-27 00:07:07 +00003345 if (isTailCall)
3346 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
3347 Ins, DAG);
3348
Bill Schmidt726c2372012-10-23 15:51:16 +00003349 if (PPCSubTarget.isSVR4ABI()) {
3350 if (PPCSubTarget.isPPC64())
3351 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
3352 isTailCall, Outs, OutVals, Ins,
3353 dl, DAG, InVals);
3354 else
3355 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
3356 isTailCall, Outs, OutVals, Ins,
3357 dl, DAG, InVals);
3358 }
Chris Lattnerb9082582010-11-14 23:42:06 +00003359
Bill Schmidt726c2372012-10-23 15:51:16 +00003360 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
3361 isTailCall, Outs, OutVals, Ins,
3362 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003363}
3364
3365SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00003366PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
3367 CallingConv::ID CallConv, bool isVarArg,
3368 bool isTailCall,
3369 const SmallVectorImpl<ISD::OutputArg> &Outs,
3370 const SmallVectorImpl<SDValue> &OutVals,
3371 const SmallVectorImpl<ISD::InputArg> &Ins,
3372 DebugLoc dl, SelectionDAG &DAG,
3373 SmallVectorImpl<SDValue> &InVals) const {
3374 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003375 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003376
Dan Gohman98ca4f22009-08-05 01:29:28 +00003377 assert((CallConv == CallingConv::C ||
3378 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00003379
Tilmann Schellerffd02002009-07-03 06:45:56 +00003380 unsigned PtrByteSize = 4;
3381
3382 MachineFunction &MF = DAG.getMachineFunction();
3383
3384 // Mark this function as potentially containing a function that contains a
3385 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3386 // and restoring the callers stack pointer in this functions epilog. This is
3387 // done because by tail calling the called function might overwrite the value
3388 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003389 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3390 CallConv == CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00003391 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003392
Tilmann Schellerffd02002009-07-03 06:45:56 +00003393 // Count how many bytes are to be pushed on the stack, including the linkage
3394 // area, parameter list area and the part of the local variable space which
3395 // contains copies of aggregates which are passed by value.
3396
3397 // Assign locations to all of the outgoing arguments.
3398 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003399 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003400 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003401
3402 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003403 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003404
3405 if (isVarArg) {
3406 // Handle fixed and variable vector arguments differently.
3407 // Fixed vector arguments go into registers as long as registers are
3408 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003409 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003410
Tilmann Schellerffd02002009-07-03 06:45:56 +00003411 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00003412 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00003413 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003414 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003415
Dan Gohman98ca4f22009-08-05 01:29:28 +00003416 if (Outs[i].IsFixed) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00003417 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
3418 CCInfo);
3419 } else {
3420 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
3421 ArgFlags, CCInfo);
3422 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003423
Tilmann Schellerffd02002009-07-03 06:45:56 +00003424 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00003425#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00003426 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00003427 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00003428#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00003429 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003430 }
3431 }
3432 } else {
3433 // All arguments are treated the same.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003434 CCInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003435 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003436
Tilmann Schellerffd02002009-07-03 06:45:56 +00003437 // Assign locations to all of the outgoing aggregate by value arguments.
3438 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003439 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003440 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003441
3442 // Reserve stack space for the allocations in CCInfo.
3443 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
3444
Dan Gohman98ca4f22009-08-05 01:29:28 +00003445 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003446
3447 // Size of the linkage area, parameter list area and the part of the local
3448 // space variable where copies of aggregates which are passed by value are
3449 // stored.
3450 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003451
Tilmann Schellerffd02002009-07-03 06:45:56 +00003452 // Calculate by how many bytes the stack has to be adjusted in case of tail
3453 // call optimization.
3454 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3455
3456 // Adjust the stack pointer for the new arguments...
3457 // These operations are automatically eliminated by the prolog/epilog pass
3458 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3459 SDValue CallSeqStart = Chain;
3460
3461 // Load the return address and frame pointer so it can be moved somewhere else
3462 // later.
3463 SDValue LROp, FPOp;
3464 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
3465 dl);
3466
3467 // Set up a copy of the stack pointer for use loading and storing any
3468 // arguments that may not fit in the registers available for argument
3469 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00003470 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003471
Tilmann Schellerffd02002009-07-03 06:45:56 +00003472 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3473 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3474 SmallVector<SDValue, 8> MemOpChains;
3475
Roman Divacky0aaa9192011-08-30 17:04:16 +00003476 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003477 // Walk the register/memloc assignments, inserting copies/loads.
3478 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3479 i != e;
3480 ++i) {
3481 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00003482 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003483 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003484
Tilmann Schellerffd02002009-07-03 06:45:56 +00003485 if (Flags.isByVal()) {
3486 // Argument is an aggregate which is passed by value, thus we need to
3487 // create a copy of it in the local variable space of the current stack
3488 // frame (which is the stack frame of the caller) and pass the address of
3489 // this copy to the callee.
3490 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3491 CCValAssign &ByValVA = ByValArgLocs[j++];
3492 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003493
Tilmann Schellerffd02002009-07-03 06:45:56 +00003494 // Memory reserved in the local variable space of the callers stack frame.
3495 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003496
Tilmann Schellerffd02002009-07-03 06:45:56 +00003497 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3498 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003499
Tilmann Schellerffd02002009-07-03 06:45:56 +00003500 // Create a copy of the argument in the local area of the current
3501 // stack frame.
3502 SDValue MemcpyCall =
3503 CreateCopyOfByValArgument(Arg, PtrOff,
3504 CallSeqStart.getNode()->getOperand(0),
3505 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003506
Tilmann Schellerffd02002009-07-03 06:45:56 +00003507 // This must go outside the CALLSEQ_START..END.
3508 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3509 CallSeqStart.getNode()->getOperand(1));
3510 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3511 NewCallSeqStart.getNode());
3512 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003513
Tilmann Schellerffd02002009-07-03 06:45:56 +00003514 // Pass the address of the aggregate copy on the stack either in a
3515 // physical register or in the parameter list area of the current stack
3516 // frame to the callee.
3517 Arg = PtrOff;
3518 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003519
Tilmann Schellerffd02002009-07-03 06:45:56 +00003520 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003521 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003522 // Put argument in a physical register.
3523 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3524 } else {
3525 // Put argument in the parameter list area of the current stack frame.
3526 assert(VA.isMemLoc());
3527 unsigned LocMemOffset = VA.getLocMemOffset();
3528
3529 if (!isTailCall) {
3530 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3531 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3532
3533 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003534 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003535 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003536 } else {
3537 // Calculate and remember argument location.
3538 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3539 TailCallArguments);
3540 }
3541 }
3542 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003543
Tilmann Schellerffd02002009-07-03 06:45:56 +00003544 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003545 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003546 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003547
Tilmann Schellerffd02002009-07-03 06:45:56 +00003548 // Build a sequence of copy-to-reg nodes chained together with token chain
3549 // and flag operands which copy the outgoing args into the appropriate regs.
3550 SDValue InFlag;
3551 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3552 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3553 RegsToPass[i].second, InFlag);
3554 InFlag = Chain.getValue(1);
3555 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003556
Hal Finkel82b38212012-08-28 02:10:27 +00003557 // Set CR bit 6 to true if this is a vararg call with floating args passed in
3558 // registers.
3559 if (isVarArg) {
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003560 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3561 SDValue Ops[] = { Chain, InFlag };
3562
Hal Finkel82b38212012-08-28 02:10:27 +00003563 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003564 dl, VTs, Ops, InFlag.getNode() ? 2 : 1);
3565
Hal Finkel82b38212012-08-28 02:10:27 +00003566 InFlag = Chain.getValue(1);
3567 }
3568
Chris Lattnerb9082582010-11-14 23:42:06 +00003569 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003570 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3571 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003572
Dan Gohman98ca4f22009-08-05 01:29:28 +00003573 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3574 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3575 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003576}
3577
Bill Schmidt726c2372012-10-23 15:51:16 +00003578// Copy an argument into memory, being careful to do this outside the
3579// call sequence for the call to which the argument belongs.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003580SDValue
Bill Schmidt726c2372012-10-23 15:51:16 +00003581PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
3582 SDValue CallSeqStart,
3583 ISD::ArgFlagsTy Flags,
3584 SelectionDAG &DAG,
3585 DebugLoc dl) const {
3586 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
3587 CallSeqStart.getNode()->getOperand(0),
3588 Flags, DAG, dl);
3589 // The MEMCPY must go outside the CALLSEQ_START..END.
3590 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3591 CallSeqStart.getNode()->getOperand(1));
3592 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3593 NewCallSeqStart.getNode());
3594 return NewCallSeqStart;
3595}
3596
3597SDValue
3598PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003599 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003600 bool isTailCall,
3601 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003602 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003603 const SmallVectorImpl<ISD::InputArg> &Ins,
3604 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003605 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003606
Bill Schmidt726c2372012-10-23 15:51:16 +00003607 unsigned NumOps = Outs.size();
Bill Schmidt419f3762012-09-19 15:42:13 +00003608
Bill Schmidt726c2372012-10-23 15:51:16 +00003609 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3610 unsigned PtrByteSize = 8;
3611
3612 MachineFunction &MF = DAG.getMachineFunction();
3613
3614 // Mark this function as potentially containing a function that contains a
3615 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3616 // and restoring the callers stack pointer in this functions epilog. This is
3617 // done because by tail calling the called function might overwrite the value
3618 // in this function's (MF) stack pointer stack slot 0(SP).
3619 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3620 CallConv == CallingConv::Fast)
3621 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3622
3623 unsigned nAltivecParamsAtEnd = 0;
3624
3625 // Count how many bytes are to be pushed on the stack, including the linkage
3626 // area, and parameter passing area. We start with at least 48 bytes, which
3627 // is reserved space for [SP][CR][LR][3 x unused].
3628 // NOTE: For PPC64, nAltivecParamsAtEnd always remains zero as a result
3629 // of this call.
3630 unsigned NumBytes =
3631 CalculateParameterAndLinkageAreaSize(DAG, true, isVarArg, CallConv,
3632 Outs, OutVals, nAltivecParamsAtEnd);
3633
3634 // Calculate by how many bytes the stack has to be adjusted in case of tail
3635 // call optimization.
3636 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3637
3638 // To protect arguments on the stack from being clobbered in a tail call,
3639 // force all the loads to happen before doing any other lowering.
3640 if (isTailCall)
3641 Chain = DAG.getStackArgumentTokenFactor(Chain);
3642
3643 // Adjust the stack pointer for the new arguments...
3644 // These operations are automatically eliminated by the prolog/epilog pass
3645 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3646 SDValue CallSeqStart = Chain;
3647
3648 // Load the return address and frame pointer so it can be move somewhere else
3649 // later.
3650 SDValue LROp, FPOp;
3651 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3652 dl);
3653
3654 // Set up a copy of the stack pointer for use loading and storing any
3655 // arguments that may not fit in the registers available for argument
3656 // passing.
3657 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
3658
3659 // Figure out which arguments are going to go in registers, and which in
3660 // memory. Also, if this is a vararg function, floating point operations
3661 // must be stored to our stack, and loaded into integer regs as well, if
3662 // any integer regs are available for argument passing.
3663 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
3664 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
3665
3666 static const uint16_t GPR[] = {
3667 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3668 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3669 };
3670 static const uint16_t *FPR = GetFPR();
3671
3672 static const uint16_t VR[] = {
3673 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3674 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3675 };
3676 const unsigned NumGPRs = array_lengthof(GPR);
3677 const unsigned NumFPRs = 13;
3678 const unsigned NumVRs = array_lengthof(VR);
3679
3680 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3681 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3682
3683 SmallVector<SDValue, 8> MemOpChains;
3684 for (unsigned i = 0; i != NumOps; ++i) {
3685 SDValue Arg = OutVals[i];
3686 ISD::ArgFlagsTy Flags = Outs[i].Flags;
3687
3688 // PtrOff will be used to store the current argument to the stack if a
3689 // register cannot be found for it.
3690 SDValue PtrOff;
3691
3692 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
3693
3694 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
3695
3696 // Promote integers to 64-bit values.
3697 if (Arg.getValueType() == MVT::i32) {
3698 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3699 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
3700 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
3701 }
3702
3703 // FIXME memcpy is used way more than necessary. Correctness first.
3704 // Note: "by value" is code for passing a structure by value, not
3705 // basic types.
3706 if (Flags.isByVal()) {
3707 // Note: Size includes alignment padding, so
3708 // struct x { short a; char b; }
3709 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
3710 // These are the proper values we need for right-justifying the
3711 // aggregate in a parameter register.
3712 unsigned Size = Flags.getByValSize();
Bill Schmidt42d43352012-10-31 01:15:05 +00003713
3714 // An empty aggregate parameter takes up no storage and no
3715 // registers.
3716 if (Size == 0)
3717 continue;
3718
Bill Schmidt726c2372012-10-23 15:51:16 +00003719 // All aggregates smaller than 8 bytes must be passed right-justified.
3720 if (Size==1 || Size==2 || Size==4) {
3721 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
3722 if (GPR_idx != NumGPRs) {
3723 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
3724 MachinePointerInfo(), VT,
3725 false, false, 0);
3726 MemOpChains.push_back(Load.getValue(1));
3727 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3728
3729 ArgOffset += PtrByteSize;
3730 continue;
3731 }
3732 }
3733
3734 if (GPR_idx == NumGPRs && Size < 8) {
3735 SDValue Const = DAG.getConstant(PtrByteSize - Size,
3736 PtrOff.getValueType());
3737 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3738 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3739 CallSeqStart,
3740 Flags, DAG, dl);
3741 ArgOffset += PtrByteSize;
3742 continue;
3743 }
3744 // Copy entire object into memory. There are cases where gcc-generated
3745 // code assumes it is there, even if it could be put entirely into
3746 // registers. (This is not what the doc says.)
3747
3748 // FIXME: The above statement is likely due to a misunderstanding of the
3749 // documents. All arguments must be copied into the parameter area BY
3750 // THE CALLEE in the event that the callee takes the address of any
3751 // formal argument. That has not yet been implemented. However, it is
3752 // reasonable to use the stack area as a staging area for the register
3753 // load.
3754
3755 // Skip this for small aggregates, as we will use the same slot for a
3756 // right-justified copy, below.
3757 if (Size >= 8)
3758 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
3759 CallSeqStart,
3760 Flags, DAG, dl);
3761
3762 // When a register is available, pass a small aggregate right-justified.
3763 if (Size < 8 && GPR_idx != NumGPRs) {
3764 // The easiest way to get this right-justified in a register
3765 // is to copy the structure into the rightmost portion of a
3766 // local variable slot, then load the whole slot into the
3767 // register.
3768 // FIXME: The memcpy seems to produce pretty awful code for
3769 // small aggregates, particularly for packed ones.
3770 // FIXME: It would be preferable to use the slot in the
3771 // parameter save area instead of a new local variable.
3772 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
3773 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3774 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3775 CallSeqStart,
3776 Flags, DAG, dl);
3777
3778 // Load the slot into the register.
3779 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
3780 MachinePointerInfo(),
3781 false, false, false, 0);
3782 MemOpChains.push_back(Load.getValue(1));
3783 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3784
3785 // Done with this argument.
3786 ArgOffset += PtrByteSize;
3787 continue;
3788 }
3789
3790 // For aggregates larger than PtrByteSize, copy the pieces of the
3791 // object that fit into registers from the parameter save area.
3792 for (unsigned j=0; j<Size; j+=PtrByteSize) {
3793 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
3794 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
3795 if (GPR_idx != NumGPRs) {
3796 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3797 MachinePointerInfo(),
3798 false, false, false, 0);
3799 MemOpChains.push_back(Load.getValue(1));
3800 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3801 ArgOffset += PtrByteSize;
3802 } else {
3803 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
3804 break;
3805 }
3806 }
3807 continue;
3808 }
3809
3810 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
3811 default: llvm_unreachable("Unexpected ValueType for argument!");
3812 case MVT::i32:
3813 case MVT::i64:
3814 if (GPR_idx != NumGPRs) {
3815 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
3816 } else {
3817 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3818 true, isTailCall, false, MemOpChains,
3819 TailCallArguments, dl);
3820 }
3821 ArgOffset += PtrByteSize;
3822 break;
3823 case MVT::f32:
3824 case MVT::f64:
3825 if (FPR_idx != NumFPRs) {
3826 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3827
3828 if (isVarArg) {
Bill Schmidte6c56432012-10-29 21:18:16 +00003829 // A single float or an aggregate containing only a single float
3830 // must be passed right-justified in the stack doubleword, and
3831 // in the GPR, if one is available.
3832 SDValue StoreOff;
3833 if (Arg.getValueType().getSimpleVT().SimpleTy == MVT::f32) {
3834 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3835 StoreOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3836 } else
3837 StoreOff = PtrOff;
3838
3839 SDValue Store = DAG.getStore(Chain, dl, Arg, StoreOff,
Bill Schmidt726c2372012-10-23 15:51:16 +00003840 MachinePointerInfo(), false, false, 0);
3841 MemOpChains.push_back(Store);
3842
3843 // Float varargs are always shadowed in available integer registers
3844 if (GPR_idx != NumGPRs) {
3845 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3846 MachinePointerInfo(), false, false,
3847 false, 0);
3848 MemOpChains.push_back(Load.getValue(1));
3849 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3850 }
3851 } else if (GPR_idx != NumGPRs)
3852 // If we have any FPRs remaining, we may also have GPRs remaining.
3853 ++GPR_idx;
3854 } else {
3855 // Single-precision floating-point values are mapped to the
3856 // second (rightmost) word of the stack doubleword.
3857 if (Arg.getValueType() == MVT::f32) {
3858 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3859 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3860 }
3861
3862 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3863 true, isTailCall, false, MemOpChains,
3864 TailCallArguments, dl);
3865 }
3866 ArgOffset += 8;
3867 break;
3868 case MVT::v4f32:
3869 case MVT::v4i32:
3870 case MVT::v8i16:
3871 case MVT::v16i8:
3872 if (isVarArg) {
3873 // These go aligned on the stack, or in the corresponding R registers
3874 // when within range. The Darwin PPC ABI doc claims they also go in
3875 // V registers; in fact gcc does this only for arguments that are
3876 // prototyped, not for those that match the ... We do it for all
3877 // arguments, seems to work.
3878 while (ArgOffset % 16 !=0) {
3879 ArgOffset += PtrByteSize;
3880 if (GPR_idx != NumGPRs)
3881 GPR_idx++;
3882 }
3883 // We could elide this store in the case where the object fits
3884 // entirely in R registers. Maybe later.
3885 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
3886 DAG.getConstant(ArgOffset, PtrVT));
3887 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3888 MachinePointerInfo(), false, false, 0);
3889 MemOpChains.push_back(Store);
3890 if (VR_idx != NumVRs) {
3891 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
3892 MachinePointerInfo(),
3893 false, false, false, 0);
3894 MemOpChains.push_back(Load.getValue(1));
3895 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3896 }
3897 ArgOffset += 16;
3898 for (unsigned i=0; i<16; i+=PtrByteSize) {
3899 if (GPR_idx == NumGPRs)
3900 break;
3901 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
3902 DAG.getConstant(i, PtrVT));
3903 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
3904 false, false, false, 0);
3905 MemOpChains.push_back(Load.getValue(1));
3906 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3907 }
3908 break;
3909 }
3910
3911 // Non-varargs Altivec params generally go in registers, but have
3912 // stack space allocated at the end.
3913 if (VR_idx != NumVRs) {
3914 // Doesn't have GPR space allocated.
3915 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3916 } else {
3917 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3918 true, isTailCall, true, MemOpChains,
3919 TailCallArguments, dl);
3920 ArgOffset += 16;
3921 }
3922 break;
3923 }
3924 }
3925
3926 if (!MemOpChains.empty())
3927 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
3928 &MemOpChains[0], MemOpChains.size());
3929
3930 // Check if this is an indirect call (MTCTR/BCTRL).
3931 // See PrepareCall() for more information about calls through function
3932 // pointers in the 64-bit SVR4 ABI.
3933 if (!isTailCall &&
3934 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3935 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3936 !isBLACompatibleAddress(Callee, DAG)) {
3937 // Load r2 into a virtual register and store it to the TOC save area.
3938 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
3939 // TOC save area offset.
3940 SDValue PtrOff = DAG.getIntPtrConstant(40);
3941 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
3942 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
3943 false, false, 0);
3944 // R12 must contain the address of an indirect callee. This does not
3945 // mean the MTCTR instruction must use R12; it's easier to model this
3946 // as an extra parameter, so do that.
3947 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee));
3948 }
3949
3950 // Build a sequence of copy-to-reg nodes chained together with token chain
3951 // and flag operands which copy the outgoing args into the appropriate regs.
3952 SDValue InFlag;
3953 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3954 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3955 RegsToPass[i].second, InFlag);
3956 InFlag = Chain.getValue(1);
3957 }
3958
3959 if (isTailCall)
3960 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
3961 FPOp, true, TailCallArguments);
3962
3963 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3964 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3965 Ins, InVals);
3966}
3967
3968SDValue
3969PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
3970 CallingConv::ID CallConv, bool isVarArg,
3971 bool isTailCall,
3972 const SmallVectorImpl<ISD::OutputArg> &Outs,
3973 const SmallVectorImpl<SDValue> &OutVals,
3974 const SmallVectorImpl<ISD::InputArg> &Ins,
3975 DebugLoc dl, SelectionDAG &DAG,
3976 SmallVectorImpl<SDValue> &InVals) const {
3977
3978 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00003979
Owen Andersone50ed302009-08-10 22:56:29 +00003980 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003981 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00003982 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00003983
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003984 MachineFunction &MF = DAG.getMachineFunction();
3985
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003986 // Mark this function as potentially containing a function that contains a
3987 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3988 // and restoring the callers stack pointer in this functions epilog. This is
3989 // done because by tail calling the called function might overwrite the value
3990 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003991 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3992 CallConv == CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003993 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3994
3995 unsigned nAltivecParamsAtEnd = 0;
3996
Chris Lattnerabde4602006-05-16 22:56:08 +00003997 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00003998 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003999 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004000 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00004001 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00004002 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004003 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00004004
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004005 // Calculate by how many bytes the stack has to be adjusted in case of tail
4006 // call optimization.
4007 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00004008
Dan Gohman98ca4f22009-08-05 01:29:28 +00004009 // To protect arguments on the stack from being clobbered in a tail call,
4010 // force all the loads to happen before doing any other lowering.
4011 if (isTailCall)
4012 Chain = DAG.getStackArgumentTokenFactor(Chain);
4013
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004014 // Adjust the stack pointer for the new arguments...
4015 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00004016 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00004017 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00004018
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004019 // Load the return address and frame pointer so it can be move somewhere else
4020 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00004021 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00004022 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4023 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004024
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004025 // Set up a copy of the stack pointer for use loading and storing any
4026 // arguments that may not fit in the registers available for argument
4027 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00004028 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004029 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00004030 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004031 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004032 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004033
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004034 // Figure out which arguments are going to go in registers, and which in
4035 // memory. Also, if this is a vararg function, floating point operations
4036 // must be stored to our stack, and loaded into integer regs as well, if
4037 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004038 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004039 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00004040
Craig Topperb78ca422012-03-11 07:16:55 +00004041 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00004042 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
4043 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
4044 };
Craig Topperb78ca422012-03-11 07:16:55 +00004045 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00004046 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4047 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4048 };
Craig Topperb78ca422012-03-11 07:16:55 +00004049 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00004050
Craig Topperb78ca422012-03-11 07:16:55 +00004051 static const uint16_t VR[] = {
Chris Lattner9a2a4972006-05-17 06:01:33 +00004052 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4053 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4054 };
Owen Anderson718cb662007-09-07 04:06:50 +00004055 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004056 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00004057 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00004058
Craig Topperb78ca422012-03-11 07:16:55 +00004059 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004060
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004061 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004062 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4063
Dan Gohman475871a2008-07-27 21:46:04 +00004064 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00004065 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004066 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00004067 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004068
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004069 // PtrOff will be used to store the current argument to the stack if a
4070 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00004071 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00004072
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004073 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004074
Dale Johannesen39355f92009-02-04 02:34:38 +00004075 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004076
4077 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00004078 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00004079 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4080 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00004081 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004082 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004083
Dale Johannesen8419dd62008-03-07 20:27:40 +00004084 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt419f3762012-09-19 15:42:13 +00004085 // Note: "by value" is code for passing a structure by value, not
4086 // basic types.
Duncan Sands276dcbd2008-03-21 09:14:45 +00004087 if (Flags.isByVal()) {
4088 unsigned Size = Flags.getByValSize();
Bill Schmidt726c2372012-10-23 15:51:16 +00004089 // Very small objects are passed right-justified. Everything else is
4090 // passed left-justified.
4091 if (Size==1 || Size==2) {
4092 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004093 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00004094 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00004095 MachinePointerInfo(), VT,
4096 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004097 MemOpChains.push_back(Load.getValue(1));
4098 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004099
4100 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004101 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00004102 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4103 PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004104 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt726c2372012-10-23 15:51:16 +00004105 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4106 CallSeqStart,
4107 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004108 ArgOffset += PtrByteSize;
4109 }
4110 continue;
4111 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004112 // Copy entire object into memory. There are cases where gcc-generated
4113 // code assumes it is there, even if it could be put entirely into
4114 // registers. (This is not what the doc says.)
Bill Schmidt726c2372012-10-23 15:51:16 +00004115 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4116 CallSeqStart,
4117 Flags, DAG, dl);
Bill Schmidt419f3762012-09-19 15:42:13 +00004118
4119 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
4120 // copy the pieces of the object that fit into registers from the
4121 // parameter save area.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004122 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00004123 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004124 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004125 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004126 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4127 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004128 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00004129 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004130 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004131 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004132 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004133 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004134 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004135 }
4136 }
4137 continue;
4138 }
4139
Owen Anderson825b72b2009-08-11 20:47:22 +00004140 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004141 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004142 case MVT::i32:
4143 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004144 if (GPR_idx != NumGPRs) {
4145 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004146 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004147 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4148 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004149 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004150 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004151 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004152 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004153 case MVT::f32:
4154 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004155 if (FPR_idx != NumFPRs) {
4156 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4157
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004158 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00004159 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4160 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004161 MemOpChains.push_back(Store);
4162
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004163 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00004164 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004165 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00004166 MachinePointerInfo(), false, false,
4167 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004168 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004169 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004170 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004171 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00004172 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004173 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004174 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4175 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004176 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004177 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004178 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00004179 }
4180 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004181 // If we have any FPRs remaining, we may also have GPRs remaining.
4182 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
4183 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004184 if (GPR_idx != NumGPRs)
4185 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00004186 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004187 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
4188 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00004189 }
Bill Schmidt726c2372012-10-23 15:51:16 +00004190 } else
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004191 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4192 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004193 TailCallArguments, dl);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004194 if (isPPC64)
4195 ArgOffset += 8;
4196 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004197 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004198 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004199 case MVT::v4f32:
4200 case MVT::v4i32:
4201 case MVT::v8i16:
4202 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00004203 if (isVarArg) {
4204 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00004205 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00004206 // V registers; in fact gcc does this only for arguments that are
4207 // prototyped, not for those that match the ... We do it for all
4208 // arguments, seems to work.
4209 while (ArgOffset % 16 !=0) {
4210 ArgOffset += PtrByteSize;
4211 if (GPR_idx != NumGPRs)
4212 GPR_idx++;
4213 }
4214 // We could elide this store in the case where the object fits
4215 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00004216 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00004217 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00004218 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4219 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004220 MemOpChains.push_back(Store);
4221 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004222 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004223 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004224 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004225 MemOpChains.push_back(Load.getValue(1));
4226 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4227 }
4228 ArgOffset += 16;
4229 for (unsigned i=0; i<16; i+=PtrByteSize) {
4230 if (GPR_idx == NumGPRs)
4231 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00004232 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00004233 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004234 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004235 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004236 MemOpChains.push_back(Load.getValue(1));
4237 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4238 }
4239 break;
4240 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004241
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004242 // Non-varargs Altivec params generally go in registers, but have
4243 // stack space allocated at the end.
4244 if (VR_idx != NumVRs) {
4245 // Doesn't have GPR space allocated.
4246 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4247 } else if (nAltivecParamsAtEnd==0) {
4248 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004249 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4250 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004251 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00004252 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00004253 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004254 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00004255 }
Chris Lattnerabde4602006-05-16 22:56:08 +00004256 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004257 // If all Altivec parameters fit in registers, as they usually do,
4258 // they get stack space following the non-Altivec parameters. We
4259 // don't track this here because nobody below needs it.
4260 // If there are more Altivec parameters than fit in registers emit
4261 // the stores here.
4262 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
4263 unsigned j = 0;
4264 // Offset is aligned; skip 1st 12 params which go in V registers.
4265 ArgOffset = ((ArgOffset+15)/16)*16;
4266 ArgOffset += 12*16;
4267 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004268 SDValue Arg = OutVals[i];
4269 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004270 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
4271 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004272 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00004273 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004274 // We are emitting Altivec params in order.
4275 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4276 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004277 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004278 ArgOffset += 16;
4279 }
4280 }
4281 }
4282 }
4283
Chris Lattner9a2a4972006-05-17 06:01:33 +00004284 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00004285 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00004286 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00004287
Dale Johannesenf7b73042010-03-09 20:15:42 +00004288 // On Darwin, R12 must contain the address of an indirect callee. This does
4289 // not mean the MTCTR instruction must use R12; it's easier to model this as
4290 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004291 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00004292 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4293 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4294 !isBLACompatibleAddress(Callee, DAG))
4295 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
4296 PPC::R12), Callee));
4297
Chris Lattner9a2a4972006-05-17 06:01:33 +00004298 // Build a sequence of copy-to-reg nodes chained together with token chain
4299 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00004300 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00004301 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004302 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00004303 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004304 InFlag = Chain.getValue(1);
4305 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004306
Chris Lattnerb9082582010-11-14 23:42:06 +00004307 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004308 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
4309 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004310
Dan Gohman98ca4f22009-08-05 01:29:28 +00004311 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4312 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4313 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00004314}
4315
Hal Finkeld712f932011-10-14 19:51:36 +00004316bool
4317PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
4318 MachineFunction &MF, bool isVarArg,
4319 const SmallVectorImpl<ISD::OutputArg> &Outs,
4320 LLVMContext &Context) const {
4321 SmallVector<CCValAssign, 16> RVLocs;
4322 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
4323 RVLocs, Context);
4324 return CCInfo.CheckReturn(Outs, RetCC_PPC);
4325}
4326
Dan Gohman98ca4f22009-08-05 01:29:28 +00004327SDValue
4328PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00004329 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00004330 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00004331 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00004332 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00004333
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004334 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00004335 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00004336 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004337 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00004338
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004339 // If this is the first return lowered for this function, add the regs to the
4340 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00004341 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004342 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00004343 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004344 }
4345
Dan Gohman475871a2008-07-27 21:46:04 +00004346 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00004347
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004348 // Copy the result values into the output registers.
4349 for (unsigned i = 0; i != RVLocs.size(); ++i) {
4350 CCValAssign &VA = RVLocs[i];
4351 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00004352
4353 SDValue Arg = OutVals[i];
4354
4355 switch (VA.getLocInfo()) {
4356 default: llvm_unreachable("Unknown loc info!");
4357 case CCValAssign::Full: break;
4358 case CCValAssign::AExt:
4359 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
4360 break;
4361 case CCValAssign::ZExt:
4362 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
4363 break;
4364 case CCValAssign::SExt:
4365 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
4366 break;
4367 }
4368
4369 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004370 Flag = Chain.getValue(1);
4371 }
4372
Gabor Greifba36cb52008-08-28 21:40:38 +00004373 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004374 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004375 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004376 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00004377}
4378
Dan Gohman475871a2008-07-27 21:46:04 +00004379SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004380 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00004381 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004382 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004383
Jim Laskeyefc7e522006-12-04 22:04:42 +00004384 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004385 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00004386
4387 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00004388 bool isPPC64 = Subtarget.isPPC64();
4389 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00004390 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004391
4392 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00004393 SDValue Chain = Op.getOperand(0);
4394 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004395
Jim Laskeyefc7e522006-12-04 22:04:42 +00004396 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004397 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
4398 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004399 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004400
Jim Laskeyefc7e522006-12-04 22:04:42 +00004401 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004402 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00004403
Jim Laskeyefc7e522006-12-04 22:04:42 +00004404 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004405 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004406 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004407}
4408
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004409
4410
Dan Gohman475871a2008-07-27 21:46:04 +00004411SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004412PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004413 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004414 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004415 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004416 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004417
4418 // Get current frame pointer save index. The users of this index will be
4419 // primarily DYNALLOC instructions.
4420 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4421 int RASI = FI->getReturnAddrSaveIndex();
4422
4423 // If the frame pointer save index hasn't been defined yet.
4424 if (!RASI) {
4425 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004426 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004427 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004428 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004429 // Save the result.
4430 FI->setReturnAddrSaveIndex(RASI);
4431 }
4432 return DAG.getFrameIndex(RASI, PtrVT);
4433}
4434
Dan Gohman475871a2008-07-27 21:46:04 +00004435SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004436PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
4437 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004438 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004439 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004440 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004441
4442 // Get current frame pointer save index. The users of this index will be
4443 // primarily DYNALLOC instructions.
4444 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4445 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004446
Jim Laskey2f616bf2006-11-16 22:43:37 +00004447 // If the frame pointer save index hasn't been defined yet.
4448 if (!FPSI) {
4449 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004450 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004451 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00004452
Jim Laskey2f616bf2006-11-16 22:43:37 +00004453 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004454 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004455 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00004456 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004457 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004458 return DAG.getFrameIndex(FPSI, PtrVT);
4459}
Jim Laskey2f616bf2006-11-16 22:43:37 +00004460
Dan Gohman475871a2008-07-27 21:46:04 +00004461SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004462 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004463 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004464 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00004465 SDValue Chain = Op.getOperand(0);
4466 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004467 DebugLoc dl = Op.getDebugLoc();
4468
Jim Laskey2f616bf2006-11-16 22:43:37 +00004469 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004470 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004471 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00004472 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00004473 DAG.getConstant(0, PtrVT), Size);
4474 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00004475 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004476 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00004477 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00004478 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00004479 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004480}
4481
Chris Lattner1a635d62006-04-14 06:01:58 +00004482/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
4483/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00004484SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00004485 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004486 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
4487 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00004488 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004489
Chris Lattner1a635d62006-04-14 06:01:58 +00004490 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00004491
Chris Lattner1a635d62006-04-14 06:01:58 +00004492 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00004493 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004494
Owen Andersone50ed302009-08-10 22:56:29 +00004495 EVT ResVT = Op.getValueType();
4496 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004497 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
4498 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00004499 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004500
Chris Lattner1a635d62006-04-14 06:01:58 +00004501 // If the RHS of the comparison is a 0.0, we don't need to do the
4502 // subtraction at all.
4503 if (isFloatingPointZero(RHS))
4504 switch (CC) {
4505 default: break; // SETUO etc aren't handled by fsel.
4506 case ISD::SETULT:
4507 case ISD::SETLT:
4508 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004509 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004510 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004511 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4512 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004513 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004514 case ISD::SETUGT:
4515 case ISD::SETGT:
4516 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004517 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004518 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004519 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4520 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004521 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004522 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004523 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004524
Dan Gohman475871a2008-07-27 21:46:04 +00004525 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00004526 switch (CC) {
4527 default: break; // SETUO etc aren't handled by fsel.
4528 case ISD::SETULT:
4529 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00004530 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004531 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4532 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004533 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004534 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004535 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00004536 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004537 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4538 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004539 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004540 case ISD::SETUGT:
4541 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00004542 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004543 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4544 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004545 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004546 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004547 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00004548 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004549 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4550 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004551 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004552 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00004553 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00004554}
4555
Chris Lattner1f873002007-11-28 18:44:47 +00004556// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004557SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004558 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004559 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00004560 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00004561 if (Src.getValueType() == MVT::f32)
4562 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004563
Dan Gohman475871a2008-07-27 21:46:04 +00004564 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00004565 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004566 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004567 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004568 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004569 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00004570 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004571 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004572 case MVT::i64:
4573 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004574 break;
4575 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00004576
Chris Lattner1a635d62006-04-14 06:01:58 +00004577 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00004578 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004579
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004580 // Emit a store to the stack slot.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004581 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
4582 MachinePointerInfo(), false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004583
4584 // Result is a load from the stack slot. If loading 4 bytes, make sure to
4585 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00004586 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004587 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004588 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004589 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004590 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004591}
4592
Dan Gohmand858e902010-04-17 15:26:15 +00004593SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
4594 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004595 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00004596 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00004597 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00004598 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00004599
Owen Anderson825b72b2009-08-11 20:47:22 +00004600 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004601 SDValue SINT = Op.getOperand(0);
4602 // When converting to single-precision, we actually need to convert
4603 // to double-precision first and then round to single-precision.
4604 // To avoid double-rounding effects during that operation, we have
4605 // to prepare the input operand. Bits that might be truncated when
4606 // converting to double-precision are replaced by a bit that won't
4607 // be lost at this stage, but is below the single-precision rounding
4608 // position.
4609 //
4610 // However, if -enable-unsafe-fp-math is in effect, accept double
4611 // rounding to avoid the extra overhead.
4612 if (Op.getValueType() == MVT::f32 &&
4613 !DAG.getTarget().Options.UnsafeFPMath) {
4614
4615 // Twiddle input to make sure the low 11 bits are zero. (If this
4616 // is the case, we are guaranteed the value will fit into the 53 bit
4617 // mantissa of an IEEE double-precision value without rounding.)
4618 // If any of those low 11 bits were not zero originally, make sure
4619 // bit 12 (value 2048) is set instead, so that the final rounding
4620 // to single-precision gets the correct result.
4621 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4622 SINT, DAG.getConstant(2047, MVT::i64));
4623 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
4624 Round, DAG.getConstant(2047, MVT::i64));
4625 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
4626 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4627 Round, DAG.getConstant(-2048, MVT::i64));
4628
4629 // However, we cannot use that value unconditionally: if the magnitude
4630 // of the input value is small, the bit-twiddling we did above might
4631 // end up visibly changing the output. Fortunately, in that case, we
4632 // don't need to twiddle bits since the original input will convert
4633 // exactly to double-precision floating-point already. Therefore,
4634 // construct a conditional to use the original value if the top 11
4635 // bits are all sign-bit copies, and use the rounded value computed
4636 // above otherwise.
4637 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
4638 SINT, DAG.getConstant(53, MVT::i32));
4639 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
4640 Cond, DAG.getConstant(1, MVT::i64));
4641 Cond = DAG.getSetCC(dl, MVT::i32,
4642 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT);
4643
4644 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
4645 }
4646 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
Owen Anderson825b72b2009-08-11 20:47:22 +00004647 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
4648 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00004649 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004650 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004651 return FP;
4652 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004653
Owen Anderson825b72b2009-08-11 20:47:22 +00004654 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00004655 "Unhandled SINT_TO_FP type in custom expander!");
4656 // Since we only generate this in 64-bit mode, we can take advantage of
4657 // 64-bit registers. In particular, sign extend the input value into the
4658 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
4659 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004660 MachineFunction &MF = DAG.getMachineFunction();
4661 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004662 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00004663 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004664 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004665
Owen Anderson825b72b2009-08-11 20:47:22 +00004666 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00004667 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00004668
Chris Lattner1a635d62006-04-14 06:01:58 +00004669 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004670 MachineMemOperand *MMO =
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004671 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +00004672 MachineMemOperand::MOStore, 8, 8);
Dan Gohmanc76909a2009-09-25 20:36:54 +00004673 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
4674 SDValue Store =
4675 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
4676 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00004677 // Load the value as a double.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004678 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004679 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004680
Chris Lattner1a635d62006-04-14 06:01:58 +00004681 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004682 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
4683 if (Op.getValueType() == MVT::f32)
4684 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004685 return FP;
4686}
4687
Dan Gohmand858e902010-04-17 15:26:15 +00004688SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
4689 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004690 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004691 /*
4692 The rounding mode is in bits 30:31 of FPSR, and has the following
4693 settings:
4694 00 Round to nearest
4695 01 Round to 0
4696 10 Round to +inf
4697 11 Round to -inf
4698
4699 FLT_ROUNDS, on the other hand, expects the following:
4700 -1 Undefined
4701 0 Round to 0
4702 1 Round to nearest
4703 2 Round to +inf
4704 3 Round to -inf
4705
4706 To perform the conversion, we do:
4707 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
4708 */
4709
4710 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00004711 EVT VT = Op.getValueType();
4712 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
4713 std::vector<EVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00004714 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004715
4716 // Save FP Control Word to register
Owen Anderson825b72b2009-08-11 20:47:22 +00004717 NodeTys.push_back(MVT::f64); // return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004718 NodeTys.push_back(MVT::Glue); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00004719 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004720
4721 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00004722 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00004723 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004724 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004725 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004726
4727 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00004728 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004729 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004730 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004731 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004732
4733 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00004734 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004735 DAG.getNode(ISD::AND, dl, MVT::i32,
4736 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00004737 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004738 DAG.getNode(ISD::SRL, dl, MVT::i32,
4739 DAG.getNode(ISD::AND, dl, MVT::i32,
4740 DAG.getNode(ISD::XOR, dl, MVT::i32,
4741 CWD, DAG.getConstant(3, MVT::i32)),
4742 DAG.getConstant(3, MVT::i32)),
4743 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004744
Dan Gohman475871a2008-07-27 21:46:04 +00004745 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00004746 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004747
Duncan Sands83ec4b62008-06-06 12:08:01 +00004748 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00004749 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004750}
4751
Dan Gohmand858e902010-04-17 15:26:15 +00004752SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004753 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004754 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004755 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004756 assert(Op.getNumOperands() == 3 &&
4757 VT == Op.getOperand(1).getValueType() &&
4758 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004759
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004760 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004761 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004762 SDValue Lo = Op.getOperand(0);
4763 SDValue Hi = Op.getOperand(1);
4764 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004765 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004766
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004767 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004768 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004769 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
4770 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
4771 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
4772 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004773 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004774 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
4775 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
4776 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00004777 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004778 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004779}
4780
Dan Gohmand858e902010-04-17 15:26:15 +00004781SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004782 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004783 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004784 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004785 assert(Op.getNumOperands() == 3 &&
4786 VT == Op.getOperand(1).getValueType() &&
4787 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004788
Dan Gohman9ed06db2008-03-07 20:36:53 +00004789 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004790 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004791 SDValue Lo = Op.getOperand(0);
4792 SDValue Hi = Op.getOperand(1);
4793 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004794 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004795
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004796 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004797 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004798 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
4799 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
4800 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
4801 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004802 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004803 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
4804 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
4805 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00004806 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004807 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004808}
4809
Dan Gohmand858e902010-04-17 15:26:15 +00004810SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004811 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004812 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004813 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004814 assert(Op.getNumOperands() == 3 &&
4815 VT == Op.getOperand(1).getValueType() &&
4816 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004817
Dan Gohman9ed06db2008-03-07 20:36:53 +00004818 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00004819 SDValue Lo = Op.getOperand(0);
4820 SDValue Hi = Op.getOperand(1);
4821 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004822 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004823
Dale Johannesenf5d97892009-02-04 01:48:28 +00004824 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004825 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00004826 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
4827 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
4828 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
4829 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004830 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00004831 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
4832 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
4833 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004834 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00004835 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004836 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004837}
4838
4839//===----------------------------------------------------------------------===//
4840// Vector related lowering.
4841//
4842
Chris Lattner4a998b92006-04-17 06:00:21 +00004843/// BuildSplatI - Build a canonical splati of Val with an element size of
4844/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00004845static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00004846 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00004847 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00004848
Owen Andersone50ed302009-08-10 22:56:29 +00004849 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00004850 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00004851 };
Chris Lattner70fa4932006-12-01 01:45:39 +00004852
Owen Anderson825b72b2009-08-11 20:47:22 +00004853 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00004854
Chris Lattner70fa4932006-12-01 01:45:39 +00004855 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
4856 if (Val == -1)
4857 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004858
Owen Andersone50ed302009-08-10 22:56:29 +00004859 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00004860
Chris Lattner4a998b92006-04-17 06:00:21 +00004861 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00004862 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00004863 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00004864 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00004865 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
4866 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004867 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004868}
4869
Chris Lattnere7c768e2006-04-18 03:24:30 +00004870/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00004871/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00004872static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00004873 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004874 EVT DestVT = MVT::Other) {
4875 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004876 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004877 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00004878}
4879
Chris Lattnere7c768e2006-04-18 03:24:30 +00004880/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
4881/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00004882static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00004883 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00004884 DebugLoc dl, EVT DestVT = MVT::Other) {
4885 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00004886 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004887 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004888}
4889
4890
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004891/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
4892/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00004893static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00004894 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004895 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004896 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
4897 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00004898
Nate Begeman9008ca62009-04-27 18:41:29 +00004899 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004900 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004901 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00004902 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004903 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00004904}
4905
Chris Lattnerf1b47082006-04-14 05:19:18 +00004906// If this is a case we can't handle, return null and let the default
4907// expansion code take care of it. If we CAN select this case, and if it
4908// selects to a single instruction, return Op. Otherwise, if we can codegen
4909// this case more efficiently than a constant pool load, lower it to the
4910// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00004911SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
4912 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004913 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004914 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
4915 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00004916
Bob Wilson24e338e2009-03-02 23:24:16 +00004917 // Check if this is a splat of a constant value.
4918 APInt APSplatBits, APSplatUndef;
4919 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00004920 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00004921 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00004922 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00004923 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00004924
Bob Wilsonf2950b02009-03-03 19:26:27 +00004925 unsigned SplatBits = APSplatBits.getZExtValue();
4926 unsigned SplatUndef = APSplatUndef.getZExtValue();
4927 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004928
Bob Wilsonf2950b02009-03-03 19:26:27 +00004929 // First, handle single instruction cases.
4930
4931 // All zeros?
4932 if (SplatBits == 0) {
4933 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00004934 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
4935 SDValue Z = DAG.getConstant(0, MVT::i32);
4936 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004937 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004938 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00004939 return Op;
4940 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00004941
Bob Wilsonf2950b02009-03-03 19:26:27 +00004942 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
4943 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
4944 (32-SplatBitSize));
4945 if (SextVal >= -16 && SextVal <= 15)
4946 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004947
4948
Bob Wilsonf2950b02009-03-03 19:26:27 +00004949 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00004950
Bob Wilsonf2950b02009-03-03 19:26:27 +00004951 // If this value is in the range [-32,30] and is even, use:
4952 // tmp = VSPLTI[bhw], result = add tmp, tmp
4953 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004954 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004955 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004956 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004957 }
4958
4959 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
4960 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
4961 // for fneg/fabs.
4962 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
4963 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00004964 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004965
4966 // Make the VSLW intrinsic, computing 0x8000_0000.
4967 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
4968 OnesV, DAG, dl);
4969
4970 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004971 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004972 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004973 }
4974
4975 // Check to see if this is a wide variety of vsplti*, binop self cases.
4976 static const signed char SplatCsts[] = {
4977 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
4978 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
4979 };
4980
4981 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
4982 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
4983 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
4984 int i = SplatCsts[idx];
4985
4986 // Figure out what shift amount will be used by altivec if shifted by i in
4987 // this splat size.
4988 unsigned TypeShiftAmt = i & (SplatBitSize-1);
4989
4990 // vsplti + shl self.
Richard Smith1144af32012-08-24 23:29:28 +00004991 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004992 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00004993 static const unsigned IIDs[] = { // Intrinsic to use for each size.
4994 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
4995 Intrinsic::ppc_altivec_vslw
4996 };
4997 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004998 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00004999 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005000
Bob Wilsonf2950b02009-03-03 19:26:27 +00005001 // vsplti + srl self.
5002 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005003 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005004 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5005 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
5006 Intrinsic::ppc_altivec_vsrw
5007 };
5008 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005009 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005010 }
5011
Bob Wilsonf2950b02009-03-03 19:26:27 +00005012 // vsplti + sra self.
5013 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005014 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005015 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5016 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
5017 Intrinsic::ppc_altivec_vsraw
5018 };
5019 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005020 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005021 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005022
Bob Wilsonf2950b02009-03-03 19:26:27 +00005023 // vsplti + rol self.
5024 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
5025 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005026 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005027 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5028 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
5029 Intrinsic::ppc_altivec_vrlw
5030 };
5031 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005032 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005033 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005034
Bob Wilsonf2950b02009-03-03 19:26:27 +00005035 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith1144af32012-08-24 23:29:28 +00005036 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005037 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005038 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00005039 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005040 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith1144af32012-08-24 23:29:28 +00005041 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005042 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005043 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005044 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005045 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith1144af32012-08-24 23:29:28 +00005046 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005047 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005048 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
5049 }
5050 }
5051
5052 // Three instruction sequences.
5053
5054 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
5055 if (SextVal >= 0 && SextVal <= 31) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005056 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
5057 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005058 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005059 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005060 }
5061 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
5062 if (SextVal >= -31 && SextVal <= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005063 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
5064 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005065 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005066 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005067 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005068
Dan Gohman475871a2008-07-27 21:46:04 +00005069 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00005070}
5071
Chris Lattner59138102006-04-17 05:28:54 +00005072/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
5073/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00005074static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00005075 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00005076 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00005077 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00005078 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00005079 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005080
Chris Lattner59138102006-04-17 05:28:54 +00005081 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00005082 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00005083 OP_VMRGHW,
5084 OP_VMRGLW,
5085 OP_VSPLTISW0,
5086 OP_VSPLTISW1,
5087 OP_VSPLTISW2,
5088 OP_VSPLTISW3,
5089 OP_VSLDOI4,
5090 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00005091 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00005092 };
Scott Michelfdc40a02009-02-17 22:15:04 +00005093
Chris Lattner59138102006-04-17 05:28:54 +00005094 if (OpNum == OP_COPY) {
5095 if (LHSID == (1*9+2)*9+3) return LHS;
5096 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
5097 return RHS;
5098 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005099
Dan Gohman475871a2008-07-27 21:46:04 +00005100 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00005101 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
5102 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005103
Nate Begeman9008ca62009-04-27 18:41:29 +00005104 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00005105 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005106 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00005107 case OP_VMRGHW:
5108 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
5109 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
5110 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
5111 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
5112 break;
5113 case OP_VMRGLW:
5114 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
5115 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
5116 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
5117 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
5118 break;
5119 case OP_VSPLTISW0:
5120 for (unsigned i = 0; i != 16; ++i)
5121 ShufIdxs[i] = (i&3)+0;
5122 break;
5123 case OP_VSPLTISW1:
5124 for (unsigned i = 0; i != 16; ++i)
5125 ShufIdxs[i] = (i&3)+4;
5126 break;
5127 case OP_VSPLTISW2:
5128 for (unsigned i = 0; i != 16; ++i)
5129 ShufIdxs[i] = (i&3)+8;
5130 break;
5131 case OP_VSPLTISW3:
5132 for (unsigned i = 0; i != 16; ++i)
5133 ShufIdxs[i] = (i&3)+12;
5134 break;
5135 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00005136 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005137 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00005138 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005139 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00005140 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005141 }
Owen Andersone50ed302009-08-10 22:56:29 +00005142 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005143 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
5144 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00005145 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005146 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00005147}
5148
Chris Lattnerf1b47082006-04-14 05:19:18 +00005149/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
5150/// is a shuffle we can handle in a single instruction, return it. Otherwise,
5151/// return the code it can be lowered into. Worst case, it can always be
5152/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00005153SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005154 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005155 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005156 SDValue V1 = Op.getOperand(0);
5157 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005158 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00005159 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005160
Chris Lattnerf1b47082006-04-14 05:19:18 +00005161 // Cases that are handled by instructions that take permute immediates
5162 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
5163 // selected by the instruction selector.
5164 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005165 if (PPC::isSplatShuffleMask(SVOp, 1) ||
5166 PPC::isSplatShuffleMask(SVOp, 2) ||
5167 PPC::isSplatShuffleMask(SVOp, 4) ||
5168 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
5169 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
5170 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
5171 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
5172 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
5173 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
5174 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
5175 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
5176 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00005177 return Op;
5178 }
5179 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005180
Chris Lattnerf1b47082006-04-14 05:19:18 +00005181 // Altivec has a variety of "shuffle immediates" that take two vector inputs
5182 // and produce a fixed permutation. If any of these match, do not lower to
5183 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00005184 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
5185 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
5186 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
5187 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
5188 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
5189 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
5190 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
5191 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
5192 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00005193 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005194
Chris Lattner59138102006-04-17 05:28:54 +00005195 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
5196 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005197 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005198
Chris Lattner59138102006-04-17 05:28:54 +00005199 unsigned PFIndexes[4];
5200 bool isFourElementShuffle = true;
5201 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
5202 unsigned EltNo = 8; // Start out undef.
5203 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00005204 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00005205 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00005206
Nate Begeman9008ca62009-04-27 18:41:29 +00005207 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00005208 if ((ByteSource & 3) != j) {
5209 isFourElementShuffle = false;
5210 break;
5211 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005212
Chris Lattner59138102006-04-17 05:28:54 +00005213 if (EltNo == 8) {
5214 EltNo = ByteSource/4;
5215 } else if (EltNo != ByteSource/4) {
5216 isFourElementShuffle = false;
5217 break;
5218 }
5219 }
5220 PFIndexes[i] = EltNo;
5221 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005222
5223 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00005224 // perfect shuffle vector to determine if it is cost effective to do this as
5225 // discrete instructions, or whether we should use a vperm.
5226 if (isFourElementShuffle) {
5227 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00005228 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00005229 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00005230
Chris Lattner59138102006-04-17 05:28:54 +00005231 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5232 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00005233
Chris Lattner59138102006-04-17 05:28:54 +00005234 // Determining when to avoid vperm is tricky. Many things affect the cost
5235 // of vperm, particularly how many times the perm mask needs to be computed.
5236 // For example, if the perm mask can be hoisted out of a loop or is already
5237 // used (perhaps because there are multiple permutes with the same shuffle
5238 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
5239 // the loop requires an extra register.
5240 //
5241 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00005242 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00005243 // available, if this block is within a loop, we should avoid using vperm
5244 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00005245 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00005246 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005247 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005248
Chris Lattnerf1b47082006-04-14 05:19:18 +00005249 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
5250 // vector that will get spilled to the constant pool.
5251 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00005252
Chris Lattnerf1b47082006-04-14 05:19:18 +00005253 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
5254 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00005255 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005256 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005257
Dan Gohman475871a2008-07-27 21:46:04 +00005258 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00005259 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
5260 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00005261
Chris Lattnerf1b47082006-04-14 05:19:18 +00005262 for (unsigned j = 0; j != BytesPerElement; ++j)
5263 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00005264 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00005265 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005266
Owen Anderson825b72b2009-08-11 20:47:22 +00005267 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00005268 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00005269 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005270}
5271
Chris Lattner90564f22006-04-18 17:59:36 +00005272/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
5273/// altivec comparison. If it is, return true and fill in Opc/isDot with
5274/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00005275static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00005276 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005277 unsigned IntrinsicID =
5278 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005279 CompareOpc = -1;
5280 isDot = false;
5281 switch (IntrinsicID) {
5282 default: return false;
5283 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00005284 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
5285 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
5286 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
5287 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
5288 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
5289 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
5290 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
5291 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
5292 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
5293 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
5294 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
5295 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
5296 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005297
Chris Lattner1a635d62006-04-14 06:01:58 +00005298 // Normal Comparisons.
5299 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
5300 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
5301 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
5302 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
5303 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
5304 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
5305 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
5306 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
5307 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
5308 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
5309 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
5310 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
5311 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
5312 }
Chris Lattner90564f22006-04-18 17:59:36 +00005313 return true;
5314}
5315
5316/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
5317/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00005318SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005319 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00005320 // If this is a lowered altivec predicate compare, CompareOpc is set to the
5321 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00005322 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00005323 int CompareOpc;
5324 bool isDot;
5325 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00005326 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00005327
Chris Lattner90564f22006-04-18 17:59:36 +00005328 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00005329 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00005330 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00005331 Op.getOperand(1), Op.getOperand(2),
5332 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005333 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00005334 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005335
Chris Lattner1a635d62006-04-14 06:01:58 +00005336 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00005337 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005338 Op.getOperand(2), // LHS
5339 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00005340 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005341 };
Owen Andersone50ed302009-08-10 22:56:29 +00005342 std::vector<EVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00005343 VTs.push_back(Op.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005344 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00005345 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005346
Chris Lattner1a635d62006-04-14 06:01:58 +00005347 // Now that we have the comparison, emit a copy from the CR to a GPR.
5348 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00005349 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
5350 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00005351 CompNode.getValue(1));
5352
Chris Lattner1a635d62006-04-14 06:01:58 +00005353 // Unpack the result based on how the target uses it.
5354 unsigned BitNo; // Bit # of CR6.
5355 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005356 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00005357 default: // Can't happen, don't crash on invalid number though.
5358 case 0: // Return the value of the EQ bit of CR6.
5359 BitNo = 0; InvertBit = false;
5360 break;
5361 case 1: // Return the inverted value of the EQ bit of CR6.
5362 BitNo = 0; InvertBit = true;
5363 break;
5364 case 2: // Return the value of the LT bit of CR6.
5365 BitNo = 2; InvertBit = false;
5366 break;
5367 case 3: // Return the inverted value of the LT bit of CR6.
5368 BitNo = 2; InvertBit = true;
5369 break;
5370 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005371
Chris Lattner1a635d62006-04-14 06:01:58 +00005372 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00005373 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
5374 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005375 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00005376 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
5377 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00005378
Chris Lattner1a635d62006-04-14 06:01:58 +00005379 // If we are supposed to, toggle the bit.
5380 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00005381 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
5382 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005383 return Flags;
5384}
5385
Scott Michelfdc40a02009-02-17 22:15:04 +00005386SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005387 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005388 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00005389 // Create a stack slot that is 16-byte aligned.
5390 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00005391 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00005392 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00005393 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00005394
Chris Lattner1a635d62006-04-14 06:01:58 +00005395 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005396 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00005397 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00005398 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005399 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005400 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005401 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005402}
5403
Dan Gohmand858e902010-04-17 15:26:15 +00005404SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005405 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005406 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00005407 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005408
Owen Anderson825b72b2009-08-11 20:47:22 +00005409 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
5410 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00005411
Dan Gohman475871a2008-07-27 21:46:04 +00005412 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00005413 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005414
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005415 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005416 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
5417 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
5418 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00005419
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005420 // Low parts multiplied together, generating 32-bit results (we ignore the
5421 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00005422 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00005423 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00005424
Dan Gohman475871a2008-07-27 21:46:04 +00005425 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00005426 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005427 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00005428 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00005429 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005430 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
5431 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005432 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005433
Owen Anderson825b72b2009-08-11 20:47:22 +00005434 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005435
Chris Lattnercea2aa72006-04-18 04:28:57 +00005436 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00005437 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005438 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005439 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005440
Chris Lattner19a81522006-04-18 03:57:35 +00005441 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005442 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005443 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005444 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005445
Chris Lattner19a81522006-04-18 03:57:35 +00005446 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005447 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005448 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005449 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005450
Chris Lattner19a81522006-04-18 03:57:35 +00005451 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00005452 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00005453 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005454 Ops[i*2 ] = 2*i+1;
5455 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00005456 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005457 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005458 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005459 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005460 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00005461}
5462
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005463/// LowerOperation - Provide custom lowering hooks for some operations.
5464///
Dan Gohmand858e902010-04-17 15:26:15 +00005465SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005466 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005467 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00005468 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00005469 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005470 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackyfd42ed62012-06-04 17:36:38 +00005471 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00005472 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005473 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00005474 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
5475 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005476 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00005477 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00005478
5479 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00005480 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00005481
Jim Laskeyefc7e522006-12-04 22:04:42 +00005482 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00005483 case ISD::DYNAMIC_STACKALLOC:
5484 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00005485
Chris Lattner1a635d62006-04-14 06:01:58 +00005486 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005487 case ISD::FP_TO_UINT:
5488 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00005489 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00005490 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00005491 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005492
Chris Lattner1a635d62006-04-14 06:01:58 +00005493 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00005494 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
5495 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
5496 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005497
Chris Lattner1a635d62006-04-14 06:01:58 +00005498 // Vector-related lowering.
5499 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
5500 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
5501 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
5502 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005503 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005504
Chris Lattner3fc027d2007-12-08 06:59:59 +00005505 // Frame & Return address.
5506 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005507 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00005508 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005509}
5510
Duncan Sands1607f052008-12-01 11:39:25 +00005511void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
5512 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00005513 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00005514 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00005515 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00005516 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00005517 default:
Craig Topperbc219812012-02-07 02:50:20 +00005518 llvm_unreachable("Do not know how to custom type legalize this operation!");
Roman Divackybdb226e2011-06-28 15:30:42 +00005519 case ISD::VAARG: {
5520 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
5521 || TM.getSubtarget<PPCSubtarget>().isPPC64())
5522 return;
5523
5524 EVT VT = N->getValueType(0);
5525
5526 if (VT == MVT::i64) {
5527 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
5528
5529 Results.push_back(NewNode);
5530 Results.push_back(NewNode.getValue(1));
5531 }
5532 return;
5533 }
Duncan Sands1607f052008-12-01 11:39:25 +00005534 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00005535 assert(N->getValueType(0) == MVT::ppcf128);
5536 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00005537 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005538 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005539 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00005540 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005541 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005542 DAG.getIntPtrConstant(1));
5543
5544 // This sequence changes FPSCR to do round-to-zero, adds the two halves
5545 // of the long double, and puts FPSCR back the way it was. We do not
5546 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00005547 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00005548 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
5549
Owen Anderson825b72b2009-08-11 20:47:22 +00005550 NodeTys.push_back(MVT::f64); // Return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005551 NodeTys.push_back(MVT::Glue); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00005552 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00005553 MFFSreg = Result.getValue(0);
5554 InFlag = Result.getValue(1);
5555
5556 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005557 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00005558 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005559 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005560 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00005561 InFlag = Result.getValue(0);
5562
5563 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005564 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00005565 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005566 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005567 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00005568 InFlag = Result.getValue(0);
5569
5570 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005571 NodeTys.push_back(MVT::f64); // result of add
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005572 NodeTys.push_back(MVT::Glue); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00005573 Ops[0] = Lo;
5574 Ops[1] = Hi;
5575 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005576 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00005577 FPreg = Result.getValue(0);
5578 InFlag = Result.getValue(1);
5579
5580 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005581 NodeTys.push_back(MVT::f64);
5582 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00005583 Ops[1] = MFFSreg;
5584 Ops[2] = FPreg;
5585 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00005586 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00005587 FPreg = Result.getValue(0);
5588
5589 // We know the low half is about to be thrown away, so just use something
5590 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00005591 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00005592 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00005593 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00005594 }
Duncan Sands1607f052008-12-01 11:39:25 +00005595 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005596 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00005597 return;
Chris Lattner1f873002007-11-28 18:44:47 +00005598 }
5599}
5600
5601
Chris Lattner1a635d62006-04-14 06:01:58 +00005602//===----------------------------------------------------------------------===//
5603// Other Lowering Code
5604//===----------------------------------------------------------------------===//
5605
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005606MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005607PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005608 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005609 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005610 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5611
5612 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5613 MachineFunction *F = BB->getParent();
5614 MachineFunction::iterator It = BB;
5615 ++It;
5616
5617 unsigned dest = MI->getOperand(0).getReg();
5618 unsigned ptrA = MI->getOperand(1).getReg();
5619 unsigned ptrB = MI->getOperand(2).getReg();
5620 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005621 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005622
5623 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5624 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5625 F->insert(It, loopMBB);
5626 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005627 exitMBB->splice(exitMBB->begin(), BB,
5628 llvm::next(MachineBasicBlock::iterator(MI)),
5629 BB->end());
5630 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005631
5632 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00005633 unsigned TmpReg = (!BinOpcode) ? incr :
5634 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00005635 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5636 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005637
5638 // thisMBB:
5639 // ...
5640 // fallthrough --> loopMBB
5641 BB->addSuccessor(loopMBB);
5642
5643 // loopMBB:
5644 // l[wd]arx dest, ptr
5645 // add r0, dest, incr
5646 // st[wd]cx. r0, ptr
5647 // bne- loopMBB
5648 // fallthrough --> exitMBB
5649 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005650 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005651 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005652 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005653 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
5654 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005655 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005656 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005657 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005658 BB->addSuccessor(loopMBB);
5659 BB->addSuccessor(exitMBB);
5660
5661 // exitMBB:
5662 // ...
5663 BB = exitMBB;
5664 return BB;
5665}
5666
5667MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00005668PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00005669 MachineBasicBlock *BB,
5670 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005671 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005672 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00005673 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5674 // In 64 bit mode we have to use 64 bits for addresses, even though the
5675 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
5676 // registers without caring whether they're 32 or 64, but here we're
5677 // doing actual arithmetic on the addresses.
5678 bool is64bit = PPCSubTarget.isPPC64();
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005679 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesen97efa362008-08-28 17:53:09 +00005680
5681 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5682 MachineFunction *F = BB->getParent();
5683 MachineFunction::iterator It = BB;
5684 ++It;
5685
5686 unsigned dest = MI->getOperand(0).getReg();
5687 unsigned ptrA = MI->getOperand(1).getReg();
5688 unsigned ptrB = MI->getOperand(2).getReg();
5689 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005690 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00005691
5692 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5693 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5694 F->insert(It, loopMBB);
5695 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005696 exitMBB->splice(exitMBB->begin(), BB,
5697 llvm::next(MachineBasicBlock::iterator(MI)),
5698 BB->end());
5699 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005700
5701 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005702 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005703 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5704 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00005705 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5706 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5707 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5708 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
5709 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5710 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5711 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5712 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5713 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
5714 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005715 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005716 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00005717 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005718
5719 // thisMBB:
5720 // ...
5721 // fallthrough --> loopMBB
5722 BB->addSuccessor(loopMBB);
5723
5724 // The 4-byte load must be aligned, while a char or short may be
5725 // anywhere in the word. Hence all this nasty bookkeeping code.
5726 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5727 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005728 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00005729 // rlwinm ptr, ptr1, 0, 0, 29
5730 // slw incr2, incr, shift
5731 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5732 // slw mask, mask2, shift
5733 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005734 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00005735 // add tmp, tmpDest, incr2
5736 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00005737 // and tmp3, tmp, mask
5738 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005739 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00005740 // bne- loopMBB
5741 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00005742 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005743 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00005744 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005745 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005746 .addReg(ptrA).addReg(ptrB);
5747 } else {
5748 Ptr1Reg = ptrB;
5749 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005750 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005751 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005752 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005753 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5754 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005755 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005756 .addReg(Ptr1Reg).addImm(0).addImm(61);
5757 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005758 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005759 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005760 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005761 .addReg(incr).addReg(ShiftReg);
5762 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005763 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00005764 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005765 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5766 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00005767 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005768 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005769 .addReg(Mask2Reg).addReg(ShiftReg);
5770
5771 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005772 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005773 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005774 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005775 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005776 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005777 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005778 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005779 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005780 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005781 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005782 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Roman Divacky951cd022011-06-17 15:21:10 +00005783 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005784 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005785 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005786 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005787 BB->addSuccessor(loopMBB);
5788 BB->addSuccessor(exitMBB);
5789
5790 // exitMBB:
5791 // ...
5792 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005793 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
5794 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00005795 return BB;
5796}
5797
5798MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00005799PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00005800 MachineBasicBlock *BB) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00005801 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00005802
5803 // To "insert" these instructions we actually have to insert their
5804 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005805 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00005806 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005807 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00005808
Dan Gohman8e5f2c62008-07-07 23:14:23 +00005809 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00005810
Hal Finkel009f7af2012-06-22 23:10:08 +00005811 if (PPCSubTarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
5812 MI->getOpcode() == PPC::SELECT_CC_I8)) {
5813 unsigned OpCode = MI->getOpcode() == PPC::SELECT_CC_I8 ?
5814 PPC::ISEL8 : PPC::ISEL;
5815 unsigned SelectPred = MI->getOperand(4).getImm();
5816 DebugLoc dl = MI->getDebugLoc();
5817
5818 // The SelectPred is ((BI << 5) | BO) for a BCC
5819 unsigned BO = SelectPred & 0xF;
5820 assert((BO == 12 || BO == 4) && "invalid predicate BO field for isel");
5821
5822 unsigned TrueOpNo, FalseOpNo;
5823 if (BO == 12) {
5824 TrueOpNo = 2;
5825 FalseOpNo = 3;
5826 } else {
5827 TrueOpNo = 3;
5828 FalseOpNo = 2;
5829 SelectPred = PPC::InvertPredicate((PPC::Predicate)SelectPred);
5830 }
5831
5832 BuildMI(*BB, MI, dl, TII->get(OpCode), MI->getOperand(0).getReg())
5833 .addReg(MI->getOperand(TrueOpNo).getReg())
5834 .addReg(MI->getOperand(FalseOpNo).getReg())
5835 .addImm(SelectPred).addReg(MI->getOperand(1).getReg());
5836 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
5837 MI->getOpcode() == PPC::SELECT_CC_I8 ||
5838 MI->getOpcode() == PPC::SELECT_CC_F4 ||
5839 MI->getOpcode() == PPC::SELECT_CC_F8 ||
5840 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
5841
Evan Cheng53301922008-07-12 02:23:19 +00005842
5843 // The incoming instruction knows the destination vreg to set, the
5844 // condition code register to branch on, the true/false values to
5845 // select between, and a branch opcode to use.
5846
5847 // thisMBB:
5848 // ...
5849 // TrueVal = ...
5850 // cmpTY ccX, r1, r2
5851 // bCC copy1MBB
5852 // fallthrough --> copy0MBB
5853 MachineBasicBlock *thisMBB = BB;
5854 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
5855 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
5856 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005857 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00005858 F->insert(It, copy0MBB);
5859 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005860
5861 // Transfer the remainder of BB and its successor edges to sinkMBB.
5862 sinkMBB->splice(sinkMBB->begin(), BB,
5863 llvm::next(MachineBasicBlock::iterator(MI)),
5864 BB->end());
5865 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
5866
Evan Cheng53301922008-07-12 02:23:19 +00005867 // Next, add the true and fallthrough blocks as its successors.
5868 BB->addSuccessor(copy0MBB);
5869 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005870
Dan Gohman14152b42010-07-06 20:24:04 +00005871 BuildMI(BB, dl, TII->get(PPC::BCC))
5872 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
5873
Evan Cheng53301922008-07-12 02:23:19 +00005874 // copy0MBB:
5875 // %FalseValue = ...
5876 // # fallthrough to sinkMBB
5877 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00005878
Evan Cheng53301922008-07-12 02:23:19 +00005879 // Update machine-CFG edges
5880 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005881
Evan Cheng53301922008-07-12 02:23:19 +00005882 // sinkMBB:
5883 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
5884 // ...
5885 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00005886 BuildMI(*BB, BB->begin(), dl,
5887 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00005888 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
5889 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
5890 }
Dale Johannesen97efa362008-08-28 17:53:09 +00005891 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
5892 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
5893 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
5894 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005895 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
5896 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
5897 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
5898 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005899
5900 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
5901 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
5902 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
5903 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005904 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
5905 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
5906 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
5907 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005908
5909 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
5910 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
5911 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
5912 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005913 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
5914 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
5915 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
5916 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005917
5918 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
5919 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
5920 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
5921 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005922 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
5923 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
5924 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
5925 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005926
5927 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00005928 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005929 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00005930 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005931 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00005932 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005933 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00005934 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005935
5936 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
5937 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
5938 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
5939 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005940 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
5941 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
5942 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
5943 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00005944
Dale Johannesen0e55f062008-08-29 18:29:46 +00005945 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
5946 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
5947 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
5948 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
5949 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
5950 BB = EmitAtomicBinary(MI, BB, false, 0);
5951 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
5952 BB = EmitAtomicBinary(MI, BB, true, 0);
5953
Evan Cheng53301922008-07-12 02:23:19 +00005954 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
5955 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
5956 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
5957
5958 unsigned dest = MI->getOperand(0).getReg();
5959 unsigned ptrA = MI->getOperand(1).getReg();
5960 unsigned ptrB = MI->getOperand(2).getReg();
5961 unsigned oldval = MI->getOperand(3).getReg();
5962 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005963 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00005964
Dale Johannesen65e39732008-08-25 18:53:26 +00005965 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
5966 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
5967 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00005968 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00005969 F->insert(It, loop1MBB);
5970 F->insert(It, loop2MBB);
5971 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00005972 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005973 exitMBB->splice(exitMBB->begin(), BB,
5974 llvm::next(MachineBasicBlock::iterator(MI)),
5975 BB->end());
5976 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00005977
5978 // thisMBB:
5979 // ...
5980 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005981 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00005982
Dale Johannesen65e39732008-08-25 18:53:26 +00005983 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005984 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00005985 // cmp[wd] dest, oldval
5986 // bne- midMBB
5987 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00005988 // st[wd]cx. newval, ptr
5989 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00005990 // b exitBB
5991 // midMBB:
5992 // st[wd]cx. dest, ptr
5993 // exitBB:
5994 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005995 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00005996 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005997 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00005998 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005999 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006000 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6001 BB->addSuccessor(loop2MBB);
6002 BB->addSuccessor(midMBB);
6003
6004 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006005 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00006006 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006007 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006008 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006009 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00006010 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00006011 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006012
Dale Johannesen65e39732008-08-25 18:53:26 +00006013 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006014 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00006015 .addReg(dest).addReg(ptrA).addReg(ptrB);
6016 BB->addSuccessor(exitMBB);
6017
Evan Cheng53301922008-07-12 02:23:19 +00006018 // exitMBB:
6019 // ...
6020 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006021 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
6022 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
6023 // We must use 64-bit registers for addresses when targeting 64-bit,
6024 // since we're actually doing arithmetic on them. Other registers
6025 // can be 32-bit.
6026 bool is64bit = PPCSubTarget.isPPC64();
6027 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
6028
6029 unsigned dest = MI->getOperand(0).getReg();
6030 unsigned ptrA = MI->getOperand(1).getReg();
6031 unsigned ptrB = MI->getOperand(2).getReg();
6032 unsigned oldval = MI->getOperand(3).getReg();
6033 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006034 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006035
6036 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6037 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6038 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
6039 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6040 F->insert(It, loop1MBB);
6041 F->insert(It, loop2MBB);
6042 F->insert(It, midMBB);
6043 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006044 exitMBB->splice(exitMBB->begin(), BB,
6045 llvm::next(MachineBasicBlock::iterator(MI)),
6046 BB->end());
6047 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006048
6049 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00006050 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00006051 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6052 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006053 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
6054 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
6055 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
6056 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
6057 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
6058 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
6059 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
6060 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
6061 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
6062 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
6063 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
6064 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
6065 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
6066 unsigned Ptr1Reg;
6067 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006068 unsigned ZeroReg = is64bit ? PPC::X0 : PPC::R0;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006069 // thisMBB:
6070 // ...
6071 // fallthrough --> loopMBB
6072 BB->addSuccessor(loop1MBB);
6073
6074 // The 4-byte load must be aligned, while a char or short may be
6075 // anywhere in the word. Hence all this nasty bookkeeping code.
6076 // add ptr1, ptrA, ptrB [copy if ptrA==0]
6077 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00006078 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006079 // rlwinm ptr, ptr1, 0, 0, 29
6080 // slw newval2, newval, shift
6081 // slw oldval2, oldval,shift
6082 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
6083 // slw mask, mask2, shift
6084 // and newval3, newval2, mask
6085 // and oldval3, oldval2, mask
6086 // loop1MBB:
6087 // lwarx tmpDest, ptr
6088 // and tmp, tmpDest, mask
6089 // cmpw tmp, oldval3
6090 // bne- midMBB
6091 // loop2MBB:
6092 // andc tmp2, tmpDest, mask
6093 // or tmp4, tmp2, newval3
6094 // stwcx. tmp4, ptr
6095 // bne- loop1MBB
6096 // b exitBB
6097 // midMBB:
6098 // stwcx. tmpDest, ptr
6099 // exitBB:
6100 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006101 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006102 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006103 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006104 .addReg(ptrA).addReg(ptrB);
6105 } else {
6106 Ptr1Reg = ptrB;
6107 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006108 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006109 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006110 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006111 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
6112 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006113 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006114 .addReg(Ptr1Reg).addImm(0).addImm(61);
6115 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00006116 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006117 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006118 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006119 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006120 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006121 .addReg(oldval).addReg(ShiftReg);
6122 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006123 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006124 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00006125 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
6126 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
6127 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006128 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006129 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006130 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006131 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006132 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006133 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006134 .addReg(OldVal2Reg).addReg(MaskReg);
6135
6136 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006137 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006138 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006139 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
6140 .addReg(TmpDestReg).addReg(MaskReg);
6141 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006142 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006143 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006144 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6145 BB->addSuccessor(loop2MBB);
6146 BB->addSuccessor(midMBB);
6147
6148 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006149 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
6150 .addReg(TmpDestReg).addReg(MaskReg);
6151 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
6152 .addReg(Tmp2Reg).addReg(NewVal3Reg);
6153 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006154 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006155 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006156 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006157 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006158 BB->addSuccessor(loop1MBB);
6159 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006160
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006161 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006162 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006163 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006164 BB->addSuccessor(exitMBB);
6165
6166 // exitMBB:
6167 // ...
6168 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00006169 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
6170 .addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006171 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00006172 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00006173 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006174
Dan Gohman14152b42010-07-06 20:24:04 +00006175 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006176 return BB;
6177}
6178
Chris Lattner1a635d62006-04-14 06:01:58 +00006179//===----------------------------------------------------------------------===//
6180// Target Optimization Hooks
6181//===----------------------------------------------------------------------===//
6182
Duncan Sands25cf2272008-11-24 14:53:14 +00006183SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
6184 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00006185 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006186 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00006187 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006188 switch (N->getOpcode()) {
6189 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006190 case PPCISD::SHL:
6191 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006192 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006193 return N->getOperand(0);
6194 }
6195 break;
6196 case PPCISD::SRL:
6197 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006198 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006199 return N->getOperand(0);
6200 }
6201 break;
6202 case PPCISD::SRA:
6203 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006204 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006205 C->isAllOnesValue()) // -1 >>s V -> -1.
6206 return N->getOperand(0);
6207 }
6208 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006209
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006210 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00006211 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006212 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
6213 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
6214 // We allow the src/dst to be either f32/f64, but the intermediate
6215 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00006216 if (N->getOperand(0).getValueType() == MVT::i64 &&
6217 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006218 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006219 if (Val.getValueType() == MVT::f32) {
6220 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006221 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006222 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006223
Owen Anderson825b72b2009-08-11 20:47:22 +00006224 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006225 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006226 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006227 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006228 if (N->getValueType(0) == MVT::f32) {
6229 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00006230 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00006231 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006232 }
6233 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00006234 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006235 // If the intermediate type is i32, we can avoid the load/store here
6236 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006237 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006238 }
6239 }
6240 break;
Chris Lattner51269842006-03-01 05:50:56 +00006241 case ISD::STORE:
6242 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
6243 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00006244 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00006245 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006246 N->getOperand(1).getValueType() == MVT::i32 &&
6247 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006248 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006249 if (Val.getValueType() == MVT::f32) {
6250 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006251 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006252 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006253 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006254 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006255
Owen Anderson825b72b2009-08-11 20:47:22 +00006256 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00006257 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00006258 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006259 return Val;
6260 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006261
Chris Lattnerd9989382006-07-10 20:56:58 +00006262 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00006263 if (cast<StoreSDNode>(N)->isUnindexed() &&
6264 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00006265 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006266 (N->getOperand(1).getValueType() == MVT::i32 ||
6267 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00006268 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00006269 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00006270 if (BSwapOp.getValueType() == MVT::i16)
6271 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00006272
Dan Gohmanc76909a2009-09-25 20:36:54 +00006273 SDValue Ops[] = {
6274 N->getOperand(0), BSwapOp, N->getOperand(2),
6275 DAG.getValueType(N->getOperand(1).getValueType())
6276 };
6277 return
6278 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
6279 Ops, array_lengthof(Ops),
6280 cast<StoreSDNode>(N)->getMemoryVT(),
6281 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00006282 }
6283 break;
6284 case ISD::BSWAP:
6285 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00006286 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00006287 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006288 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00006289 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00006290 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00006291 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00006292 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00006293 LD->getChain(), // Chain
6294 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00006295 DAG.getValueType(N->getValueType(0)) // VT
6296 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00006297 SDValue BSLoad =
6298 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
6299 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
6300 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00006301
Scott Michelfdc40a02009-02-17 22:15:04 +00006302 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00006303 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00006304 if (N->getValueType(0) == MVT::i16)
6305 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00006306
Chris Lattnerd9989382006-07-10 20:56:58 +00006307 // First, combine the bswap away. This makes the value produced by the
6308 // load dead.
6309 DCI.CombineTo(N, ResVal);
6310
6311 // Next, combine the load away, we give it a bogus result value but a real
6312 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00006313 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00006314
Chris Lattnerd9989382006-07-10 20:56:58 +00006315 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00006316 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00006317 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006318
Chris Lattner51269842006-03-01 05:50:56 +00006319 break;
Chris Lattner4468c222006-03-31 06:02:07 +00006320 case PPCISD::VCMP: {
6321 // If a VCMPo node already exists with exactly the same operands as this
6322 // node, use its result instead of this node (VCMPo computes both a CR6 and
6323 // a normal output).
6324 //
6325 if (!N->getOperand(0).hasOneUse() &&
6326 !N->getOperand(1).hasOneUse() &&
6327 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006328
Chris Lattner4468c222006-03-31 06:02:07 +00006329 // Scan all of the users of the LHS, looking for VCMPo's that match.
6330 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00006331
Gabor Greifba36cb52008-08-28 21:40:38 +00006332 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00006333 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
6334 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00006335 if (UI->getOpcode() == PPCISD::VCMPo &&
6336 UI->getOperand(1) == N->getOperand(1) &&
6337 UI->getOperand(2) == N->getOperand(2) &&
6338 UI->getOperand(0) == N->getOperand(0)) {
6339 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00006340 break;
6341 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006342
Chris Lattner00901202006-04-18 18:28:22 +00006343 // If there is no VCMPo node, or if the flag value has a single use, don't
6344 // transform this.
6345 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
6346 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006347
6348 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00006349 // chain, this transformation is more complex. Note that multiple things
6350 // could use the value result, which we should ignore.
6351 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00006352 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00006353 FlagUser == 0; ++UI) {
6354 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00006355 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00006356 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00006357 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00006358 FlagUser = User;
6359 break;
6360 }
6361 }
6362 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006363
Chris Lattner00901202006-04-18 18:28:22 +00006364 // If the user is a MFCR instruction, we know this is safe. Otherwise we
6365 // give up for right now.
6366 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00006367 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00006368 }
6369 break;
6370 }
Chris Lattner90564f22006-04-18 17:59:36 +00006371 case ISD::BR_CC: {
6372 // If this is a branch on an altivec predicate comparison, lower this so
6373 // that we don't have to do a MFCR: instead, branch directly on CR6. This
6374 // lowering is done pre-legalize, because the legalizer lowers the predicate
6375 // compare down to code that is difficult to reassemble.
6376 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00006377 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00006378 int CompareOpc;
6379 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00006380
Chris Lattner90564f22006-04-18 17:59:36 +00006381 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
6382 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
6383 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
6384 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00006385
Chris Lattner90564f22006-04-18 17:59:36 +00006386 // If this is a comparison against something other than 0/1, then we know
6387 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006388 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00006389 if (Val != 0 && Val != 1) {
6390 if (CC == ISD::SETEQ) // Cond never true, remove branch.
6391 return N->getOperand(0);
6392 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00006393 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00006394 N->getOperand(0), N->getOperand(4));
6395 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006396
Chris Lattner90564f22006-04-18 17:59:36 +00006397 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006398
Chris Lattner90564f22006-04-18 17:59:36 +00006399 // Create the PPCISD altivec 'dot' comparison node.
Owen Andersone50ed302009-08-10 22:56:29 +00006400 std::vector<EVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00006401 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00006402 LHS.getOperand(2), // LHS of compare
6403 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00006404 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00006405 };
Chris Lattner90564f22006-04-18 17:59:36 +00006406 VTs.push_back(LHS.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006407 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00006408 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00006409
Chris Lattner90564f22006-04-18 17:59:36 +00006410 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006411 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006412 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00006413 default: // Can't happen, don't crash on invalid number though.
6414 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006415 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00006416 break;
6417 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006418 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00006419 break;
6420 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006421 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00006422 break;
6423 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006424 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00006425 break;
6426 }
6427
Owen Anderson825b72b2009-08-11 20:47:22 +00006428 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
6429 DAG.getConstant(CompOpc, MVT::i32),
6430 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00006431 N->getOperand(4), CompNode.getValue(1));
6432 }
6433 break;
6434 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006435 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006436
Dan Gohman475871a2008-07-27 21:46:04 +00006437 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006438}
6439
Chris Lattner1a635d62006-04-14 06:01:58 +00006440//===----------------------------------------------------------------------===//
6441// Inline Assembly Support
6442//===----------------------------------------------------------------------===//
6443
Dan Gohman475871a2008-07-27 21:46:04 +00006444void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Scott Michelfdc40a02009-02-17 22:15:04 +00006445 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00006446 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00006447 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006448 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00006449 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006450 switch (Op.getOpcode()) {
6451 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00006452 case PPCISD::LBRX: {
6453 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00006454 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00006455 KnownZero = 0xFFFF0000;
6456 break;
6457 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006458 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006459 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006460 default: break;
6461 case Intrinsic::ppc_altivec_vcmpbfp_p:
6462 case Intrinsic::ppc_altivec_vcmpeqfp_p:
6463 case Intrinsic::ppc_altivec_vcmpequb_p:
6464 case Intrinsic::ppc_altivec_vcmpequh_p:
6465 case Intrinsic::ppc_altivec_vcmpequw_p:
6466 case Intrinsic::ppc_altivec_vcmpgefp_p:
6467 case Intrinsic::ppc_altivec_vcmpgtfp_p:
6468 case Intrinsic::ppc_altivec_vcmpgtsb_p:
6469 case Intrinsic::ppc_altivec_vcmpgtsh_p:
6470 case Intrinsic::ppc_altivec_vcmpgtsw_p:
6471 case Intrinsic::ppc_altivec_vcmpgtub_p:
6472 case Intrinsic::ppc_altivec_vcmpgtuh_p:
6473 case Intrinsic::ppc_altivec_vcmpgtuw_p:
6474 KnownZero = ~1U; // All bits but the low one are known to be zero.
6475 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006476 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006477 }
6478 }
6479}
6480
6481
Chris Lattner4234f572007-03-25 02:14:49 +00006482/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00006483/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00006484PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00006485PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
6486 if (Constraint.size() == 1) {
6487 switch (Constraint[0]) {
6488 default: break;
6489 case 'b':
6490 case 'r':
6491 case 'f':
6492 case 'v':
6493 case 'y':
6494 return C_RegisterClass;
Hal Finkel827b7a02012-11-05 18:18:42 +00006495 case 'Z':
6496 // FIXME: While Z does indicate a memory constraint, it specifically
6497 // indicates an r+r address (used in conjunction with the 'y' modifier
6498 // in the replacement string). Currently, we're forcing the base
6499 // register to be r0 in the asm printer (which is interpreted as zero)
6500 // and forming the complete address in the second register. This is
6501 // suboptimal.
6502 return C_Memory;
Chris Lattner4234f572007-03-25 02:14:49 +00006503 }
6504 }
6505 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00006506}
6507
John Thompson44ab89e2010-10-29 17:29:13 +00006508/// Examine constraint type and operand type and determine a weight value.
6509/// This object must already have been set up with the operand type
6510/// and the current alternative constraint selected.
6511TargetLowering::ConstraintWeight
6512PPCTargetLowering::getSingleConstraintMatchWeight(
6513 AsmOperandInfo &info, const char *constraint) const {
6514 ConstraintWeight weight = CW_Invalid;
6515 Value *CallOperandVal = info.CallOperandVal;
6516 // If we don't have a value, we can't do a match,
6517 // but allow it at the lowest weight.
6518 if (CallOperandVal == NULL)
6519 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006520 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00006521 // Look at the constraint type.
6522 switch (*constraint) {
6523 default:
6524 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
6525 break;
6526 case 'b':
6527 if (type->isIntegerTy())
6528 weight = CW_Register;
6529 break;
6530 case 'f':
6531 if (type->isFloatTy())
6532 weight = CW_Register;
6533 break;
6534 case 'd':
6535 if (type->isDoubleTy())
6536 weight = CW_Register;
6537 break;
6538 case 'v':
6539 if (type->isVectorTy())
6540 weight = CW_Register;
6541 break;
6542 case 'y':
6543 weight = CW_Register;
6544 break;
Hal Finkel827b7a02012-11-05 18:18:42 +00006545 case 'Z':
6546 weight = CW_Memory;
6547 break;
John Thompson44ab89e2010-10-29 17:29:13 +00006548 }
6549 return weight;
6550}
6551
Scott Michelfdc40a02009-02-17 22:15:04 +00006552std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00006553PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00006554 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00006555 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00006556 // GCC RS6000 Constraint Letters
6557 switch (Constraint[0]) {
6558 case 'b': // R1-R31
6559 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00006560 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Craig Topperc9099502012-04-20 06:31:50 +00006561 return std::make_pair(0U, &PPC::G8RCRegClass);
6562 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006563 case 'f':
Ulrich Weigand78dab642012-10-29 17:49:34 +00006564 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00006565 return std::make_pair(0U, &PPC::F4RCRegClass);
Ulrich Weigand78dab642012-10-29 17:49:34 +00006566 if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00006567 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006568 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006569 case 'v':
Craig Topperc9099502012-04-20 06:31:50 +00006570 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006571 case 'y': // crrc
Craig Topperc9099502012-04-20 06:31:50 +00006572 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00006573 }
6574 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006575
Chris Lattner331d1bc2006-11-02 01:44:04 +00006576 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00006577}
Chris Lattner763317d2006-02-07 00:47:13 +00006578
Chris Lattner331d1bc2006-11-02 01:44:04 +00006579
Chris Lattner48884cd2007-08-25 00:47:38 +00006580/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00006581/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00006582void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00006583 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00006584 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00006585 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00006586 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00006587
Eric Christopher100c8332011-06-02 23:16:42 +00006588 // Only support length 1 constraints.
6589 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00006590
Eric Christopher100c8332011-06-02 23:16:42 +00006591 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00006592 switch (Letter) {
6593 default: break;
6594 case 'I':
6595 case 'J':
6596 case 'K':
6597 case 'L':
6598 case 'M':
6599 case 'N':
6600 case 'O':
6601 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00006602 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00006603 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006604 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00006605 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006606 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00006607 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006608 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00006609 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006610 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006611 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
6612 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006613 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006614 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006615 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006616 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006617 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006618 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006619 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006620 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006621 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00006622 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006623 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006624 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006625 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00006626 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006627 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006628 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006629 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00006630 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006631 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006632 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00006633 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00006634 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00006635 break;
Chris Lattner763317d2006-02-07 00:47:13 +00006636 }
6637 break;
6638 }
6639 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006640
Gabor Greifba36cb52008-08-28 21:40:38 +00006641 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00006642 Ops.push_back(Result);
6643 return;
6644 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006645
Chris Lattner763317d2006-02-07 00:47:13 +00006646 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00006647 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00006648}
Evan Chengc4c62572006-03-13 23:20:37 +00006649
Chris Lattnerc9addb72007-03-30 23:15:24 +00006650// isLegalAddressingMode - Return true if the addressing mode represented
6651// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00006652bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006653 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00006654 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00006655
Chris Lattnerc9addb72007-03-30 23:15:24 +00006656 // PPC allows a sign-extended 16-bit immediate field.
6657 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
6658 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006659
Chris Lattnerc9addb72007-03-30 23:15:24 +00006660 // No global is ever allowed as a base.
6661 if (AM.BaseGV)
6662 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006663
6664 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00006665 switch (AM.Scale) {
6666 case 0: // "r+i" or just "i", depending on HasBaseReg.
6667 break;
6668 case 1:
6669 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
6670 return false;
6671 // Otherwise we have r+r or r+i.
6672 break;
6673 case 2:
6674 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
6675 return false;
6676 // Allow 2*r as r+r.
6677 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00006678 default:
6679 // No other scales are supported.
6680 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00006681 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006682
Chris Lattnerc9addb72007-03-30 23:15:24 +00006683 return true;
6684}
6685
Evan Chengc4c62572006-03-13 23:20:37 +00006686/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00006687/// as the offset of the target addressing mode for load / store of the
6688/// given type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006689bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00006690 // PPC allows a sign-extended 16-bit immediate field.
6691 return (V > -(1 << 16) && V < (1 << 16)-1);
6692}
Reid Spencer3a9ec242006-08-28 01:02:49 +00006693
Craig Topperc89c7442012-03-27 07:21:54 +00006694bool PPCTargetLowering::isLegalAddressImmediate(GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00006695 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00006696}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00006697
Dan Gohmand858e902010-04-17 15:26:15 +00006698SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
6699 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00006700 MachineFunction &MF = DAG.getMachineFunction();
6701 MachineFrameInfo *MFI = MF.getFrameInfo();
6702 MFI->setReturnAddressIsTaken(true);
6703
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006704 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00006705 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00006706
Dale Johannesen08673d22010-05-03 22:59:34 +00006707 // Make sure the function does not optimize away the store of the RA to
6708 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00006709 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00006710 FuncInfo->setLRStoreRequired();
6711 bool isPPC64 = PPCSubTarget.isPPC64();
6712 bool isDarwinABI = PPCSubTarget.isDarwinABI();
6713
6714 if (Depth > 0) {
6715 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6716 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006717
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00006718 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00006719 isPPC64? MVT::i64 : MVT::i32);
6720 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
6721 DAG.getNode(ISD::ADD, dl, getPointerTy(),
6722 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00006723 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00006724 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00006725
Chris Lattner3fc027d2007-12-08 06:59:59 +00006726 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00006727 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00006728 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00006729 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00006730}
6731
Dan Gohmand858e902010-04-17 15:26:15 +00006732SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
6733 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00006734 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00006735 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006736
Owen Andersone50ed302009-08-10 22:56:29 +00006737 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006738 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00006739
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00006740 MachineFunction &MF = DAG.getMachineFunction();
6741 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00006742 MFI->setFrameAddressIsTaken(true);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006743 bool is31 = (getTargetMachine().Options.DisableFramePointerElim(MF) ||
6744 MFI->hasVarSizedObjects()) &&
Dale Johannesen08673d22010-05-03 22:59:34 +00006745 MFI->getStackSize() &&
Bill Wendling67658342012-10-09 07:45:08 +00006746 !MF.getFunction()->getFnAttributes().
6747 hasAttribute(Attributes::Naked);
Dale Johannesen08673d22010-05-03 22:59:34 +00006748 unsigned FrameReg = isPPC64 ? (is31 ? PPC::X31 : PPC::X1) :
6749 (is31 ? PPC::R31 : PPC::R1);
6750 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
6751 PtrVT);
6752 while (Depth--)
6753 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00006754 FrameAddr, MachinePointerInfo(), false, false,
6755 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00006756 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00006757}
Dan Gohman54aeea32008-10-21 03:41:46 +00006758
6759bool
6760PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
6761 // The PowerPC target isn't yet aware of offsets.
6762 return false;
6763}
Tilmann Schellerffd02002009-07-03 06:45:56 +00006764
Evan Cheng42642d02010-04-01 20:10:42 +00006765/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00006766/// and store operations as a result of memset, memcpy, and memmove
6767/// lowering. If DstAlign is zero that means it's safe to destination
6768/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
6769/// means there isn't a need to check it against alignment requirement,
6770/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00006771/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengf28f8bc2010-04-02 19:36:14 +00006772/// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengc3b0c342010-04-08 07:37:57 +00006773/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
6774/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00006775/// It returns EVT::Other if the type should be determined using generic
6776/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00006777EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
6778 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00006779 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00006780 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00006781 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00006782 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006783 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00006784 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006785 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00006786 }
6787}
Hal Finkel3f31d492012-04-01 19:23:08 +00006788
Hal Finkel070b8db2012-06-22 00:49:52 +00006789/// isFMAFasterThanMulAndAdd - Return true if an FMA operation is faster than
6790/// a pair of mul and add instructions. fmuladd intrinsics will be expanded to
6791/// FMAs when this method returns true (and FMAs are legal), otherwise fmuladd
6792/// is expanded to mul + add.
6793bool PPCTargetLowering::isFMAFasterThanMulAndAdd(EVT VT) const {
6794 if (!VT.isSimple())
6795 return false;
6796
6797 switch (VT.getSimpleVT().SimpleTy) {
6798 case MVT::f32:
6799 case MVT::f64:
6800 case MVT::v4f32:
6801 return true;
6802 default:
6803 break;
6804 }
6805
6806 return false;
6807}
6808
Hal Finkel3f31d492012-04-01 19:23:08 +00006809Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Hal Finkel71ffcfe2012-06-10 19:32:29 +00006810 if (DisableILPPref)
6811 return TargetLowering::getSchedulingPreference(N);
Hal Finkel3f31d492012-04-01 19:23:08 +00006812
Hal Finkel71ffcfe2012-06-10 19:32:29 +00006813 return Sched::ILP;
Hal Finkel3f31d492012-04-01 19:23:08 +00006814}
6815