blob: 1fa887c69e0e8b615edb494e47b80a9a99ba5545 [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Devang Patel00190342010-03-15 19:15:44 +000015#include "SDNodeDbgValue.h"
Dan Gohman2048b852009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Dan Gohman5b229802008-09-04 20:49:27 +000018#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000019#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000020#include "llvm/Analysis/ConstantFolding.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000021#include "llvm/Constants.h"
22#include "llvm/CallingConv.h"
23#include "llvm/DerivedTypes.h"
24#include "llvm/Function.h"
25#include "llvm/GlobalVariable.h"
26#include "llvm/InlineAsm.h"
27#include "llvm/Instructions.h"
28#include "llvm/Intrinsics.h"
29#include "llvm/IntrinsicInst.h"
Chris Lattner6129c372010-04-08 00:09:16 +000030#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000031#include "llvm/Module.h"
Dan Gohman5eb6d652010-04-21 01:22:34 +000032#include "llvm/CodeGen/Analysis.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000033#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000034#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000035#include "llvm/CodeGen/GCStrategy.h"
36#include "llvm/CodeGen/GCMetadata.h"
37#include "llvm/CodeGen/MachineFunction.h"
38#include "llvm/CodeGen/MachineFrameInfo.h"
39#include "llvm/CodeGen/MachineInstrBuilder.h"
40#include "llvm/CodeGen/MachineJumpTableInfo.h"
41#include "llvm/CodeGen/MachineModuleInfo.h"
42#include "llvm/CodeGen/MachineRegisterInfo.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000043#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000044#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000045#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000046#include "llvm/Target/TargetRegisterInfo.h"
47#include "llvm/Target/TargetData.h"
48#include "llvm/Target/TargetFrameInfo.h"
49#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000050#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000051#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000052#include "llvm/Target/TargetOptions.h"
53#include "llvm/Support/Compiler.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000054#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000055#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000056#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000057#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000058#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000059#include <algorithm>
60using namespace llvm;
61
Dale Johannesen601d3c02008-09-05 01:48:15 +000062/// LimitFloatPrecision - Generate low-precision inline sequences for
63/// some float libcalls (6, 8 or 12 bits).
64static unsigned LimitFloatPrecision;
65
66static cl::opt<unsigned, true>
67LimitFPPrecision("limit-float-precision",
68 cl::desc("Generate low-precision inline sequences "
69 "for some float libcalls"),
70 cl::location(LimitFloatPrecision),
71 cl::init(0));
72
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000073/// getCopyFromParts - Create a value that contains the specified legal parts
74/// combined into the value they represent. If the parts combine to a type
75/// larger then ValueVT then AssertOp can be used to specify whether the extra
76/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
77/// (ISD::AssertSext).
Bill Wendling46ada192010-03-02 01:55:18 +000078static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc dl,
Dale Johannesen66978ee2009-01-31 02:22:37 +000079 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +000080 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +000081 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000082 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +000083 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000084 SDValue Val = Parts[0];
85
86 if (NumParts > 1) {
87 // Assemble the value from multiple parts.
Eli Friedman2ac8b322009-05-20 06:02:09 +000088 if (!ValueVT.isVector() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000089 unsigned PartBits = PartVT.getSizeInBits();
90 unsigned ValueBits = ValueVT.getSizeInBits();
91
92 // Assemble the power of 2 part.
93 unsigned RoundParts = NumParts & (NumParts - 1) ?
94 1 << Log2_32(NumParts) : NumParts;
95 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +000096 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +000097 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000098 SDValue Lo, Hi;
99
Owen Anderson23b9b192009-08-12 00:36:31 +0000100 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000101
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000102 if (RoundParts > 2) {
Bill Wendling46ada192010-03-02 01:55:18 +0000103 Lo = getCopyFromParts(DAG, dl, Parts, RoundParts / 2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000104 PartVT, HalfVT);
Bill Wendling46ada192010-03-02 01:55:18 +0000105 Hi = getCopyFromParts(DAG, dl, Parts + RoundParts / 2,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000106 RoundParts / 2, PartVT, HalfVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000107 } else {
Dale Johannesen66978ee2009-01-31 02:22:37 +0000108 Lo = DAG.getNode(ISD::BIT_CONVERT, dl, HalfVT, Parts[0]);
109 Hi = DAG.getNode(ISD::BIT_CONVERT, dl, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000110 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000111
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000112 if (TLI.isBigEndian())
113 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000114
Dale Johannesen66978ee2009-01-31 02:22:37 +0000115 Val = DAG.getNode(ISD::BUILD_PAIR, dl, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000116
117 if (RoundParts < NumParts) {
118 // Assemble the trailing non-power-of-2 part.
119 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000120 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Bill Wendling46ada192010-03-02 01:55:18 +0000121 Hi = getCopyFromParts(DAG, dl,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000122 Parts + RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000123
124 // Combine the round and odd parts.
125 Lo = Val;
126 if (TLI.isBigEndian())
127 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000128 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000129 Hi = DAG.getNode(ISD::ANY_EXTEND, dl, TotalVT, Hi);
130 Hi = DAG.getNode(ISD::SHL, dl, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000131 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000132 TLI.getPointerTy()));
Dale Johannesen66978ee2009-01-31 02:22:37 +0000133 Lo = DAG.getNode(ISD::ZERO_EXTEND, dl, TotalVT, Lo);
134 Val = DAG.getNode(ISD::OR, dl, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000135 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000136 } else if (ValueVT.isVector()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000137 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000138 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000139 unsigned NumIntermediates;
140 unsigned NumRegs =
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000141 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
Owen Anderson23b9b192009-08-12 00:36:31 +0000142 NumIntermediates, RegisterVT);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000143 assert(NumRegs == NumParts
144 && "Part count doesn't match vector breakdown!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000145 NumParts = NumRegs; // Silence a compiler warning.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000146 assert(RegisterVT == PartVT
147 && "Part type doesn't match vector breakdown!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000148 assert(RegisterVT == Parts[0].getValueType() &&
149 "Part type doesn't match part!");
150
151 // Assemble the parts into intermediate operands.
152 SmallVector<SDValue, 8> Ops(NumIntermediates);
153 if (NumIntermediates == NumParts) {
154 // If the register was not expanded, truncate or copy the value,
155 // as appropriate.
156 for (unsigned i = 0; i != NumParts; ++i)
Bill Wendling46ada192010-03-02 01:55:18 +0000157 Ops[i] = getCopyFromParts(DAG, dl, &Parts[i], 1,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000158 PartVT, IntermediateVT);
159 } else if (NumParts > 0) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000160 // If the intermediate type was expanded, build the intermediate
161 // operands from the parts.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000162 assert(NumParts % NumIntermediates == 0 &&
163 "Must expand into a divisible number of parts!");
164 unsigned Factor = NumParts / NumIntermediates;
165 for (unsigned i = 0; i != NumIntermediates; ++i)
Bill Wendling46ada192010-03-02 01:55:18 +0000166 Ops[i] = getCopyFromParts(DAG, dl, &Parts[i * Factor], Factor,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000167 PartVT, IntermediateVT);
168 }
169
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000170 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
171 // intermediate operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000172 Val = DAG.getNode(IntermediateVT.isVector() ?
Dale Johannesen66978ee2009-01-31 02:22:37 +0000173 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000174 ValueVT, &Ops[0], NumIntermediates);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000175 } else if (PartVT.isFloatingPoint()) {
176 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000178 "Unexpected split");
179 SDValue Lo, Hi;
Owen Anderson825b72b2009-08-11 20:47:22 +0000180 Lo = DAG.getNode(ISD::BIT_CONVERT, dl, EVT(MVT::f64), Parts[0]);
181 Hi = DAG.getNode(ISD::BIT_CONVERT, dl, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000182 if (TLI.isBigEndian())
183 std::swap(Lo, Hi);
184 Val = DAG.getNode(ISD::BUILD_PAIR, dl, ValueVT, Lo, Hi);
185 } else {
186 // FP split into integer parts (soft fp)
187 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
188 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000189 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Bill Wendling46ada192010-03-02 01:55:18 +0000190 Val = getCopyFromParts(DAG, dl, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000191 }
192 }
193
194 // There is now one part, held in Val. Correct it to match ValueVT.
195 PartVT = Val.getValueType();
196
197 if (PartVT == ValueVT)
198 return Val;
199
200 if (PartVT.isVector()) {
201 assert(ValueVT.isVector() && "Unknown vector conversion!");
Bill Wendling4533cac2010-01-28 21:51:40 +0000202 return DAG.getNode(ISD::BIT_CONVERT, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000203 }
204
205 if (ValueVT.isVector()) {
206 assert(ValueVT.getVectorElementType() == PartVT &&
207 ValueVT.getVectorNumElements() == 1 &&
208 "Only trivial scalar-to-vector conversions should get here!");
Bill Wendling4533cac2010-01-28 21:51:40 +0000209 return DAG.getNode(ISD::BUILD_VECTOR, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000210 }
211
212 if (PartVT.isInteger() &&
213 ValueVT.isInteger()) {
214 if (ValueVT.bitsLT(PartVT)) {
215 // For a truncate, see if we have any information to
216 // indicate whether the truncated bits will always be
217 // zero or sign-extension.
218 if (AssertOp != ISD::DELETED_NODE)
Dale Johannesen66978ee2009-01-31 02:22:37 +0000219 Val = DAG.getNode(AssertOp, dl, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000220 DAG.getValueType(ValueVT));
Bill Wendling4533cac2010-01-28 21:51:40 +0000221 return DAG.getNode(ISD::TRUNCATE, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000222 } else {
Bill Wendling4533cac2010-01-28 21:51:40 +0000223 return DAG.getNode(ISD::ANY_EXTEND, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000224 }
225 }
226
227 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Bill Wendling3ea3c242009-12-22 02:10:19 +0000228 if (ValueVT.bitsLT(Val.getValueType())) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000229 // FP_ROUND's are always exact here.
Bill Wendling4533cac2010-01-28 21:51:40 +0000230 return DAG.getNode(ISD::FP_ROUND, dl, ValueVT, Val,
231 DAG.getIntPtrConstant(1));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000232 }
233
Bill Wendling4533cac2010-01-28 21:51:40 +0000234 return DAG.getNode(ISD::FP_EXTEND, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000235 }
236
Bill Wendling4533cac2010-01-28 21:51:40 +0000237 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
238 return DAG.getNode(ISD::BIT_CONVERT, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000239
Torok Edwinc23197a2009-07-14 16:55:14 +0000240 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000241 return SDValue();
242}
243
244/// getCopyToParts - Create a series of nodes that contain the specified value
245/// split into legal parts. If the parts contain more bits than Val, then, for
246/// integers, ExtendKind can be used to specify how to generate the extra bits.
Bill Wendling46ada192010-03-02 01:55:18 +0000247static void getCopyToParts(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000248 SDValue Val, SDValue *Parts, unsigned NumParts,
249 EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000250 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Dan Gohmane9530ec2009-01-15 16:58:17 +0000251 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +0000252 EVT PtrVT = TLI.getPointerTy();
253 EVT ValueVT = Val.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000254 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000255 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000256 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
257
258 if (!NumParts)
259 return;
260
261 if (!ValueVT.isVector()) {
262 if (PartVT == ValueVT) {
263 assert(NumParts == 1 && "No-op copy with multiple parts!");
264 Parts[0] = Val;
265 return;
266 }
267
268 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
269 // If the parts cover more bits than the value has, promote the value.
270 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
271 assert(NumParts == 1 && "Do not know what to promote to!");
Dale Johannesen66978ee2009-01-31 02:22:37 +0000272 Val = DAG.getNode(ISD::FP_EXTEND, dl, PartVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000273 } else if (PartVT.isInteger() && ValueVT.isInteger()) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000274 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000275 Val = DAG.getNode(ExtendKind, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000276 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000277 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000278 }
279 } else if (PartBits == ValueVT.getSizeInBits()) {
280 // Different types of the same size.
281 assert(NumParts == 1 && PartVT != ValueVT);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000282 Val = DAG.getNode(ISD::BIT_CONVERT, dl, PartVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000283 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
284 // If the parts cover less bits than value has, truncate the value.
285 if (PartVT.isInteger() && ValueVT.isInteger()) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000286 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000287 Val = DAG.getNode(ISD::TRUNCATE, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000288 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000289 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000290 }
291 }
292
293 // The value may have changed - recompute ValueVT.
294 ValueVT = Val.getValueType();
295 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
296 "Failed to tile the value with PartVT!");
297
298 if (NumParts == 1) {
299 assert(PartVT == ValueVT && "Type conversion failed!");
300 Parts[0] = Val;
301 return;
302 }
303
304 // Expand the value into multiple parts.
305 if (NumParts & (NumParts - 1)) {
306 // The number of parts is not a power of 2. Split off and copy the tail.
307 assert(PartVT.isInteger() && ValueVT.isInteger() &&
308 "Do not know what to expand to!");
309 unsigned RoundParts = 1 << Log2_32(NumParts);
310 unsigned RoundBits = RoundParts * PartBits;
311 unsigned OddParts = NumParts - RoundParts;
Dale Johannesen66978ee2009-01-31 02:22:37 +0000312 SDValue OddVal = DAG.getNode(ISD::SRL, dl, ValueVT, Val,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000313 DAG.getConstant(RoundBits,
Duncan Sands92abc622009-01-31 15:50:11 +0000314 TLI.getPointerTy()));
Bill Wendling46ada192010-03-02 01:55:18 +0000315 getCopyToParts(DAG, dl, OddVal, Parts + RoundParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000316 OddParts, PartVT);
317
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000318 if (TLI.isBigEndian())
319 // The odd parts were reversed by getCopyToParts - unreverse them.
320 std::reverse(Parts + RoundParts, Parts + NumParts);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000321
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000322 NumParts = RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000323 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000324 Val = DAG.getNode(ISD::TRUNCATE, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000325 }
326
327 // The number of parts is a power of 2. Repeatedly bisect the value using
328 // EXTRACT_ELEMENT.
Scott Michelfdc40a02009-02-17 22:15:04 +0000329 Parts[0] = DAG.getNode(ISD::BIT_CONVERT, dl,
Chris Lattnerf031e8a2010-01-01 03:32:16 +0000330 EVT::getIntegerVT(*DAG.getContext(),
331 ValueVT.getSizeInBits()),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000332 Val);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000333
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000334 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
335 for (unsigned i = 0; i < NumParts; i += StepSize) {
336 unsigned ThisBits = StepSize * PartBits / 2;
Owen Anderson23b9b192009-08-12 00:36:31 +0000337 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000338 SDValue &Part0 = Parts[i];
339 SDValue &Part1 = Parts[i+StepSize/2];
340
Scott Michelfdc40a02009-02-17 22:15:04 +0000341 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000342 ThisVT, Part0,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000343 DAG.getConstant(1, PtrVT));
Scott Michelfdc40a02009-02-17 22:15:04 +0000344 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000345 ThisVT, Part0,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000346 DAG.getConstant(0, PtrVT));
347
348 if (ThisBits == PartBits && ThisVT != PartVT) {
Scott Michelfdc40a02009-02-17 22:15:04 +0000349 Part0 = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000350 PartVT, Part0);
Scott Michelfdc40a02009-02-17 22:15:04 +0000351 Part1 = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000352 PartVT, Part1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000353 }
354 }
355 }
356
357 if (TLI.isBigEndian())
Dale Johannesen8a36f502009-02-25 22:39:13 +0000358 std::reverse(Parts, Parts + OrigNumParts);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000359
360 return;
361 }
362
363 // Vector ValueVT.
364 if (NumParts == 1) {
365 if (PartVT != ValueVT) {
Bob Wilson5afffae2009-12-18 01:03:29 +0000366 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +0000367 Val = DAG.getNode(ISD::BIT_CONVERT, dl, PartVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000368 } else {
369 assert(ValueVT.getVectorElementType() == PartVT &&
370 ValueVT.getVectorNumElements() == 1 &&
371 "Only trivial vector-to-scalar conversions should get here!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000372 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000373 PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000374 DAG.getConstant(0, PtrVT));
375 }
376 }
377
378 Parts[0] = Val;
379 return;
380 }
381
382 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000383 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000384 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000385 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
386 IntermediateVT, NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000387 unsigned NumElements = ValueVT.getVectorNumElements();
388
389 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
390 NumParts = NumRegs; // Silence a compiler warning.
391 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
392
393 // Split the vector into intermediate operands.
394 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000395 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000396 if (IntermediateVT.isVector())
Scott Michelfdc40a02009-02-17 22:15:04 +0000397 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000398 IntermediateVT, Val,
399 DAG.getConstant(i * (NumElements / NumIntermediates),
400 PtrVT));
401 else
Scott Michelfdc40a02009-02-17 22:15:04 +0000402 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000403 IntermediateVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000404 DAG.getConstant(i, PtrVT));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000405 }
406
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000407 // Split the intermediate operands into legal parts.
408 if (NumParts == NumIntermediates) {
409 // If the register was not expanded, promote or copy the value,
410 // as appropriate.
411 for (unsigned i = 0; i != NumParts; ++i)
Bill Wendling46ada192010-03-02 01:55:18 +0000412 getCopyToParts(DAG, dl, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000413 } else if (NumParts > 0) {
414 // If the intermediate type was expanded, split each the value into
415 // legal parts.
416 assert(NumParts % NumIntermediates == 0 &&
417 "Must expand into a divisible number of parts!");
418 unsigned Factor = NumParts / NumIntermediates;
419 for (unsigned i = 0; i != NumIntermediates; ++i)
Bill Wendling46ada192010-03-02 01:55:18 +0000420 getCopyToParts(DAG, dl, Ops[i], &Parts[i*Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000421 }
422}
423
Dan Gohman462f6b52010-05-29 17:53:24 +0000424namespace {
425 /// RegsForValue - This struct represents the registers (physical or virtual)
426 /// that a particular set of values is assigned, and the type information
427 /// about the value. The most common situation is to represent one value at a
428 /// time, but struct or array values are handled element-wise as multiple
429 /// values. The splitting of aggregates is performed recursively, so that we
430 /// never have aggregate-typed registers. The values at this point do not
431 /// necessarily have legal types, so each value may require one or more
432 /// registers of some legal type.
433 ///
434 struct RegsForValue {
435 /// ValueVTs - The value types of the values, which may not be legal, and
436 /// may need be promoted or synthesized from one or more registers.
437 ///
438 SmallVector<EVT, 4> ValueVTs;
439
440 /// RegVTs - The value types of the registers. This is the same size as
441 /// ValueVTs and it records, for each value, what the type of the assigned
442 /// register or registers are. (Individual values are never synthesized
443 /// from more than one type of register.)
444 ///
445 /// With virtual registers, the contents of RegVTs is redundant with TLI's
446 /// getRegisterType member function, however when with physical registers
447 /// it is necessary to have a separate record of the types.
448 ///
449 SmallVector<EVT, 4> RegVTs;
450
451 /// Regs - This list holds the registers assigned to the values.
452 /// Each legal or promoted value requires one register, and each
453 /// expanded value requires multiple registers.
454 ///
455 SmallVector<unsigned, 4> Regs;
456
457 RegsForValue() {}
458
459 RegsForValue(const SmallVector<unsigned, 4> &regs,
460 EVT regvt, EVT valuevt)
461 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
462
463 RegsForValue(const SmallVector<unsigned, 4> &regs,
464 const SmallVector<EVT, 4> &regvts,
465 const SmallVector<EVT, 4> &valuevts)
466 : ValueVTs(valuevts), RegVTs(regvts), Regs(regs) {}
467
468 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
469 unsigned Reg, const Type *Ty) {
470 ComputeValueVTs(tli, Ty, ValueVTs);
471
472 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
473 EVT ValueVT = ValueVTs[Value];
474 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
475 EVT RegisterVT = tli.getRegisterType(Context, ValueVT);
476 for (unsigned i = 0; i != NumRegs; ++i)
477 Regs.push_back(Reg + i);
478 RegVTs.push_back(RegisterVT);
479 Reg += NumRegs;
480 }
481 }
482
483 /// areValueTypesLegal - Return true if types of all the values are legal.
484 bool areValueTypesLegal(const TargetLowering &TLI) {
485 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
486 EVT RegisterVT = RegVTs[Value];
487 if (!TLI.isTypeLegal(RegisterVT))
488 return false;
489 }
490 return true;
491 }
492
493 /// append - Add the specified values to this one.
494 void append(const RegsForValue &RHS) {
495 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
496 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
497 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
498 }
499
500 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
501 /// this value and returns the result as a ValueVTs value. This uses
502 /// Chain/Flag as the input and updates them for the output Chain/Flag.
503 /// If the Flag pointer is NULL, no flag is used.
504 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
505 DebugLoc dl,
506 SDValue &Chain, SDValue *Flag) const;
507
508 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
509 /// specified value into the registers specified by this object. This uses
510 /// Chain/Flag as the input and updates them for the output Chain/Flag.
511 /// If the Flag pointer is NULL, no flag is used.
512 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
513 SDValue &Chain, SDValue *Flag) const;
514
515 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
516 /// operand list. This adds the code marker, matching input operand index
517 /// (if applicable), and includes the number of values added into it.
518 void AddInlineAsmOperands(unsigned Kind,
519 bool HasMatching, unsigned MatchingIdx,
520 SelectionDAG &DAG,
521 std::vector<SDValue> &Ops) const;
522 };
523}
524
525/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
526/// this value and returns the result as a ValueVT value. This uses
527/// Chain/Flag as the input and updates them for the output Chain/Flag.
528/// If the Flag pointer is NULL, no flag is used.
529SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
530 FunctionLoweringInfo &FuncInfo,
531 DebugLoc dl,
532 SDValue &Chain, SDValue *Flag) const {
533 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
534
535 // Assemble the legal parts into the final values.
536 SmallVector<SDValue, 4> Values(ValueVTs.size());
537 SmallVector<SDValue, 8> Parts;
538 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
539 // Copy the legal parts from the registers.
540 EVT ValueVT = ValueVTs[Value];
541 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
542 EVT RegisterVT = RegVTs[Value];
543
544 Parts.resize(NumRegs);
545 for (unsigned i = 0; i != NumRegs; ++i) {
546 SDValue P;
547 if (Flag == 0) {
548 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
549 } else {
550 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
551 *Flag = P.getValue(2);
552 }
553
554 Chain = P.getValue(1);
555
556 // If the source register was virtual and if we know something about it,
557 // add an assert node.
558 if (TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) &&
559 RegisterVT.isInteger() && !RegisterVT.isVector()) {
560 unsigned SlotNo = Regs[Part+i]-TargetRegisterInfo::FirstVirtualRegister;
561 if (FuncInfo.LiveOutRegInfo.size() > SlotNo) {
562 const FunctionLoweringInfo::LiveOutInfo &LOI =
563 FuncInfo.LiveOutRegInfo[SlotNo];
564
565 unsigned RegSize = RegisterVT.getSizeInBits();
566 unsigned NumSignBits = LOI.NumSignBits;
567 unsigned NumZeroBits = LOI.KnownZero.countLeadingOnes();
568
569 // FIXME: We capture more information than the dag can represent. For
570 // now, just use the tightest assertzext/assertsext possible.
571 bool isSExt = true;
572 EVT FromVT(MVT::Other);
573 if (NumSignBits == RegSize)
574 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
575 else if (NumZeroBits >= RegSize-1)
576 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
577 else if (NumSignBits > RegSize-8)
578 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
579 else if (NumZeroBits >= RegSize-8)
580 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
581 else if (NumSignBits > RegSize-16)
582 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
583 else if (NumZeroBits >= RegSize-16)
584 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
585 else if (NumSignBits > RegSize-32)
586 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
587 else if (NumZeroBits >= RegSize-32)
588 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
589
590 if (FromVT != MVT::Other)
591 P = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
592 RegisterVT, P, DAG.getValueType(FromVT));
593 }
594 }
595
596 Parts[i] = P;
597 }
598
599 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
600 NumRegs, RegisterVT, ValueVT);
601 Part += NumRegs;
602 Parts.clear();
603 }
604
605 return DAG.getNode(ISD::MERGE_VALUES, dl,
606 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
607 &Values[0], ValueVTs.size());
608}
609
610/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
611/// specified value into the registers specified by this object. This uses
612/// Chain/Flag as the input and updates them for the output Chain/Flag.
613/// If the Flag pointer is NULL, no flag is used.
614void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
615 SDValue &Chain, SDValue *Flag) const {
616 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
617
618 // Get the list of the values's legal parts.
619 unsigned NumRegs = Regs.size();
620 SmallVector<SDValue, 8> Parts(NumRegs);
621 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
622 EVT ValueVT = ValueVTs[Value];
623 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
624 EVT RegisterVT = RegVTs[Value];
625
626 getCopyToParts(DAG, dl,
627 Val.getValue(Val.getResNo() + Value),
628 &Parts[Part], NumParts, RegisterVT);
629 Part += NumParts;
630 }
631
632 // Copy the parts into the registers.
633 SmallVector<SDValue, 8> Chains(NumRegs);
634 for (unsigned i = 0; i != NumRegs; ++i) {
635 SDValue Part;
636 if (Flag == 0) {
637 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
638 } else {
639 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
640 *Flag = Part.getValue(1);
641 }
642
643 Chains[i] = Part.getValue(0);
644 }
645
646 if (NumRegs == 1 || Flag)
647 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
648 // flagged to it. That is the CopyToReg nodes and the user are considered
649 // a single scheduling unit. If we create a TokenFactor and return it as
650 // chain, then the TokenFactor is both a predecessor (operand) of the
651 // user as well as a successor (the TF operands are flagged to the user).
652 // c1, f1 = CopyToReg
653 // c2, f2 = CopyToReg
654 // c3 = TokenFactor c1, c2
655 // ...
656 // = op c3, ..., f2
657 Chain = Chains[NumRegs-1];
658 else
659 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
660}
661
662/// AddInlineAsmOperands - Add this value to the specified inlineasm node
663/// operand list. This adds the code marker and includes the number of
664/// values added into it.
665void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
666 unsigned MatchingIdx,
667 SelectionDAG &DAG,
668 std::vector<SDValue> &Ops) const {
669 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
670
671 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
672 if (HasMatching)
673 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
674 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
675 Ops.push_back(Res);
676
677 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
678 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
679 EVT RegisterVT = RegVTs[Value];
680 for (unsigned i = 0; i != NumRegs; ++i) {
681 assert(Reg < Regs.size() && "Mismatch in # registers expected");
682 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
683 }
684 }
685}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000686
Dan Gohman2048b852009-11-23 18:04:58 +0000687void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000688 AA = &aa;
689 GFI = gfi;
690 TD = DAG.getTarget().getTargetData();
691}
692
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000693/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000694/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000695/// for a new block. This doesn't clear out information about
696/// additional blocks that are needed to complete switch lowering
697/// or PHI node updating; that information is cleared out as it is
698/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000699void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000700 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000701 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000702 PendingLoads.clear();
703 PendingExports.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000704 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000705 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000706}
707
708/// getRoot - Return the current virtual root of the Selection DAG,
709/// flushing any PendingLoad items. This must be done before emitting
710/// a store or any other node that may need to be ordered after any
711/// prior load instructions.
712///
Dan Gohman2048b852009-11-23 18:04:58 +0000713SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000714 if (PendingLoads.empty())
715 return DAG.getRoot();
716
717 if (PendingLoads.size() == 1) {
718 SDValue Root = PendingLoads[0];
719 DAG.setRoot(Root);
720 PendingLoads.clear();
721 return Root;
722 }
723
724 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000725 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000726 &PendingLoads[0], PendingLoads.size());
727 PendingLoads.clear();
728 DAG.setRoot(Root);
729 return Root;
730}
731
732/// getControlRoot - Similar to getRoot, but instead of flushing all the
733/// PendingLoad items, flush all the PendingExports items. It is necessary
734/// to do this before emitting a terminator instruction.
735///
Dan Gohman2048b852009-11-23 18:04:58 +0000736SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000737 SDValue Root = DAG.getRoot();
738
739 if (PendingExports.empty())
740 return Root;
741
742 // Turn all of the CopyToReg chains into one factored node.
743 if (Root.getOpcode() != ISD::EntryToken) {
744 unsigned i = 0, e = PendingExports.size();
745 for (; i != e; ++i) {
746 assert(PendingExports[i].getNode()->getNumOperands() > 1);
747 if (PendingExports[i].getNode()->getOperand(0) == Root)
748 break; // Don't add the root if we already indirectly depend on it.
749 }
750
751 if (i == e)
752 PendingExports.push_back(Root);
753 }
754
Owen Anderson825b72b2009-08-11 20:47:22 +0000755 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000756 &PendingExports[0],
757 PendingExports.size());
758 PendingExports.clear();
759 DAG.setRoot(Root);
760 return Root;
761}
762
Bill Wendling4533cac2010-01-28 21:51:40 +0000763void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
764 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
765 DAG.AssignOrdering(Node, SDNodeOrder);
766
767 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
768 AssignOrderingToNode(Node->getOperand(I).getNode());
769}
770
Dan Gohman46510a72010-04-15 01:51:59 +0000771void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000772 // Set up outgoing PHI node register values before emitting the terminator.
773 if (isa<TerminatorInst>(&I))
774 HandlePHINodesInSuccessorBlocks(I.getParent());
775
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000776 CurDebugLoc = I.getDebugLoc();
777
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000778 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000779
Dan Gohman92884f72010-04-20 15:03:56 +0000780 if (!isa<TerminatorInst>(&I) && !HasTailCall)
781 CopyToExportRegsIfNeeded(&I);
782
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000783 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000784}
785
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000786void SelectionDAGBuilder::visitPHI(const PHINode &) {
787 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
788}
789
Dan Gohman46510a72010-04-15 01:51:59 +0000790void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000791 // Note: this doesn't use InstVisitor, because it has to work with
792 // ConstantExpr's in addition to instructions.
793 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000794 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000795 // Build the switch statement using the Instruction.def file.
796#define HANDLE_INST(NUM, OPCODE, CLASS) \
Bill Wendling4533cac2010-01-28 21:51:40 +0000797 case Instruction::OPCODE: visit##OPCODE((CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000798#include "llvm/Instruction.def"
Bill Wendlinge9bf7e62010-07-15 23:32:40 +0000799#undef HANDLE_INST
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000800 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000801
802 // Assign the ordering to the freshly created DAG nodes.
803 if (NodeMap.count(&I)) {
804 ++SDNodeOrder;
805 AssignOrderingToNode(getValue(&I).getNode());
806 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000807}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000808
Dan Gohman28a17352010-07-01 01:59:43 +0000809// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +0000810SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohman28a17352010-07-01 01:59:43 +0000811 // If we already have an SDValue for this value, use it. It's important
812 // to do this first, so that we don't create a CopyFromReg if we already
813 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000814 SDValue &N = NodeMap[V];
815 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000816
Dan Gohman28a17352010-07-01 01:59:43 +0000817 // If there's a virtual register allocated and initialized for this
818 // value, use it.
819 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
820 if (It != FuncInfo.ValueMap.end()) {
821 unsigned InReg = It->second;
822 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
823 SDValue Chain = DAG.getEntryNode();
Eric Christopher723a05a2010-07-14 23:41:32 +0000824 return N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain,NULL);
Dan Gohman28a17352010-07-01 01:59:43 +0000825 }
826
827 // Otherwise create a new SDValue and remember it.
828 SDValue Val = getValueImpl(V);
829 NodeMap[V] = Val;
830 return Val;
831}
832
833/// getNonRegisterValue - Return an SDValue for the given Value, but
834/// don't look in FuncInfo.ValueMap for a virtual register.
835SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
836 // If we already have an SDValue for this value, use it.
837 SDValue &N = NodeMap[V];
838 if (N.getNode()) return N;
839
840 // Otherwise create a new SDValue and remember it.
841 SDValue Val = getValueImpl(V);
842 NodeMap[V] = Val;
843 return Val;
844}
845
846/// getValueImpl - Helper function for getValue and getMaterializedValue.
847/// Create an SDValue for the given value.
848SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Dan Gohman383b5f62010-04-17 15:32:28 +0000849 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +0000850 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000851
Dan Gohman383b5f62010-04-17 15:32:28 +0000852 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000853 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000854
Dan Gohman383b5f62010-04-17 15:32:28 +0000855 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Devang Patel0d881da2010-07-06 22:08:15 +0000856 return DAG.getGlobalAddress(GV, getCurDebugLoc(), VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000857
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000858 if (isa<ConstantPointerNull>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000859 return DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000860
Dan Gohman383b5f62010-04-17 15:32:28 +0000861 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000862 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000863
Nate Begeman9008ca62009-04-27 18:41:29 +0000864 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohman28a17352010-07-01 01:59:43 +0000865 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000866
Dan Gohman383b5f62010-04-17 15:32:28 +0000867 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000868 visit(CE->getOpcode(), *CE);
869 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +0000870 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000871 return N1;
872 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000873
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000874 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
875 SmallVector<SDValue, 4> Constants;
876 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
877 OI != OE; ++OI) {
878 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +0000879 // If the operand is an empty aggregate, there are no values.
880 if (!Val) continue;
881 // Add each leaf value from the operand to the Constants list
882 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000883 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
884 Constants.push_back(SDValue(Val, i));
885 }
Bill Wendling87710f02009-12-21 23:47:40 +0000886
Bill Wendling4533cac2010-01-28 21:51:40 +0000887 return DAG.getMergeValues(&Constants[0], Constants.size(),
888 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000889 }
890
Duncan Sands1df98592010-02-16 11:11:14 +0000891 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000892 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
893 "Unknown struct or array constant!");
894
Owen Andersone50ed302009-08-10 22:56:29 +0000895 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000896 ComputeValueVTs(TLI, C->getType(), ValueVTs);
897 unsigned NumElts = ValueVTs.size();
898 if (NumElts == 0)
899 return SDValue(); // empty struct
900 SmallVector<SDValue, 4> Constants(NumElts);
901 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +0000902 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000903 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +0000904 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000905 else if (EltVT.isFloatingPoint())
906 Constants[i] = DAG.getConstantFP(0, EltVT);
907 else
908 Constants[i] = DAG.getConstant(0, EltVT);
909 }
Bill Wendling87710f02009-12-21 23:47:40 +0000910
Bill Wendling4533cac2010-01-28 21:51:40 +0000911 return DAG.getMergeValues(&Constants[0], NumElts,
912 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000913 }
914
Dan Gohman383b5f62010-04-17 15:32:28 +0000915 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +0000916 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +0000917
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000918 const VectorType *VecTy = cast<VectorType>(V->getType());
919 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000920
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000921 // Now that we know the number and type of the elements, get that number of
922 // elements into the Ops array based on what kind of constant it is.
923 SmallVector<SDValue, 16> Ops;
Dan Gohman383b5f62010-04-17 15:32:28 +0000924 if (const ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000925 for (unsigned i = 0; i != NumElements; ++i)
926 Ops.push_back(getValue(CP->getOperand(i)));
927 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000928 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +0000929 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000930
931 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +0000932 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000933 Op = DAG.getConstantFP(0, EltVT);
934 else
935 Op = DAG.getConstant(0, EltVT);
936 Ops.assign(NumElements, Op);
937 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000938
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000939 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +0000940 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
941 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000942 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000943
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000944 // If this is a static alloca, generate it as the frameindex instead of
945 // computation.
946 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
947 DenseMap<const AllocaInst*, int>::iterator SI =
948 FuncInfo.StaticAllocaMap.find(AI);
949 if (SI != FuncInfo.StaticAllocaMap.end())
950 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
951 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000952
Dan Gohman28a17352010-07-01 01:59:43 +0000953 // If this is an instruction which fast-isel has deferred, select it now.
954 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +0000955 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
956 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
957 SDValue Chain = DAG.getEntryNode();
958 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Dan Gohman28a17352010-07-01 01:59:43 +0000959 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000960
Dan Gohman28a17352010-07-01 01:59:43 +0000961 llvm_unreachable("Can't get register for value!");
962 return SDValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000963}
964
Dan Gohman46510a72010-04-15 01:51:59 +0000965void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000966 SDValue Chain = getControlRoot();
967 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +0000968 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000969
Dan Gohman7451d3e2010-05-29 17:03:36 +0000970 if (!FuncInfo.CanLowerReturn) {
971 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000972 const Function *F = I.getParent()->getParent();
973
974 // Emit a store of the return value through the virtual register.
975 // Leave Outs empty so that LowerReturn won't try to load return
976 // registers the usual way.
977 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000978 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000979 PtrValueVTs);
980
981 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
982 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +0000983
Owen Andersone50ed302009-08-10 22:56:29 +0000984 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000985 SmallVector<uint64_t, 4> Offsets;
986 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +0000987 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +0000988
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000989 SmallVector<SDValue, 4> Chains(NumValues);
990 EVT PtrVT = PtrValueVTs[0];
Bill Wendling87710f02009-12-21 23:47:40 +0000991 for (unsigned i = 0; i != NumValues; ++i) {
992 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, RetPtr,
993 DAG.getConstant(Offsets[i], PtrVT));
994 Chains[i] =
995 DAG.getStore(Chain, getCurDebugLoc(),
996 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
David Greene1e559442010-02-15 17:00:31 +0000997 Add, NULL, Offsets[i], false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +0000998 }
999
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001000 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1001 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001002 } else if (I.getNumOperands() != 0) {
1003 SmallVector<EVT, 4> ValueVTs;
1004 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1005 unsigned NumValues = ValueVTs.size();
1006 if (NumValues) {
1007 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001008 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1009 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001010
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001011 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001012
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001013 const Function *F = I.getParent()->getParent();
1014 if (F->paramHasAttr(0, Attribute::SExt))
1015 ExtendKind = ISD::SIGN_EXTEND;
1016 else if (F->paramHasAttr(0, Attribute::ZExt))
1017 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001018
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001019 // FIXME: C calling convention requires the return type to be promoted
1020 // to at least 32-bit. But this is not necessary for non-C calling
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001021 // conventions. The frontend should mark functions whose return values
1022 // require promoting with signext or zeroext attributes.
1023 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) {
1024 EVT MinVT = TLI.getRegisterType(*DAG.getContext(), MVT::i32);
1025 if (VT.bitsLT(MinVT))
1026 VT = MinVT;
1027 }
1028
1029 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
1030 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
1031 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001032 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001033 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1034 &Parts[0], NumParts, PartVT, ExtendKind);
1035
1036 // 'inreg' on function refers to return value
1037 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1038 if (F->paramHasAttr(0, Attribute::InReg))
1039 Flags.setInReg();
1040
1041 // Propagate extension type if any
1042 if (F->paramHasAttr(0, Attribute::SExt))
1043 Flags.setSExt();
1044 else if (F->paramHasAttr(0, Attribute::ZExt))
1045 Flags.setZExt();
1046
Dan Gohmanc9403652010-07-07 15:54:55 +00001047 for (unsigned i = 0; i < NumParts; ++i) {
1048 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
1049 /*isfixed=*/true));
1050 OutVals.push_back(Parts[i]);
1051 }
Evan Cheng3927f432009-03-25 20:20:11 +00001052 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001053 }
1054 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001055
1056 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001057 CallingConv::ID CallConv =
1058 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001059 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00001060 Outs, OutVals, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001061
1062 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001063 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001064 "LowerReturn didn't return a valid chain!");
1065
1066 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001067 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001068}
1069
Dan Gohmanad62f532009-04-23 23:13:24 +00001070/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1071/// created for it, emit nodes to copy the value into the virtual
1072/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001073void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Dan Gohman33b7a292010-04-16 17:15:02 +00001074 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1075 if (VMI != FuncInfo.ValueMap.end()) {
1076 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1077 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001078 }
1079}
1080
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001081/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1082/// the current basic block, add it to ValueMap now so that we'll get a
1083/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001084void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001085 // No need to export constants.
1086 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001087
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001088 // Already exported?
1089 if (FuncInfo.isExportedInst(V)) return;
1090
1091 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1092 CopyValueToVirtualRegister(V, Reg);
1093}
1094
Dan Gohman46510a72010-04-15 01:51:59 +00001095bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001096 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001097 // The operands of the setcc have to be in this block. We don't know
1098 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001099 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001100 // Can export from current BB.
1101 if (VI->getParent() == FromBB)
1102 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001103
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001104 // Is already exported, noop.
1105 return FuncInfo.isExportedInst(V);
1106 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001107
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001108 // If this is an argument, we can export it if the BB is the entry block or
1109 // if it is already exported.
1110 if (isa<Argument>(V)) {
1111 if (FromBB == &FromBB->getParent()->getEntryBlock())
1112 return true;
1113
1114 // Otherwise, can only export this if it is already exported.
1115 return FuncInfo.isExportedInst(V);
1116 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001117
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001118 // Otherwise, constants can always be exported.
1119 return true;
1120}
1121
1122static bool InBlock(const Value *V, const BasicBlock *BB) {
1123 if (const Instruction *I = dyn_cast<Instruction>(V))
1124 return I->getParent() == BB;
1125 return true;
1126}
1127
Dan Gohmanc2277342008-10-17 21:16:08 +00001128/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1129/// This function emits a branch and is used at the leaves of an OR or an
1130/// AND operator tree.
1131///
1132void
Dan Gohman46510a72010-04-15 01:51:59 +00001133SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001134 MachineBasicBlock *TBB,
1135 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001136 MachineBasicBlock *CurBB,
1137 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001138 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001139
Dan Gohmanc2277342008-10-17 21:16:08 +00001140 // If the leaf of the tree is a comparison, merge the condition into
1141 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001142 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001143 // The operands of the cmp have to be in this block. We don't know
1144 // how to export them from some other block. If this is the first block
1145 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001146 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001147 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1148 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001149 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001150 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001151 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001152 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001153 Condition = getFCmpCondCode(FC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001154 } else {
1155 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001156 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001157 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001158
1159 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001160 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1161 SwitchCases.push_back(CB);
1162 return;
1163 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001164 }
1165
1166 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001167 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001168 NULL, TBB, FBB, CurBB);
1169 SwitchCases.push_back(CB);
1170}
1171
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001172/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001173void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001174 MachineBasicBlock *TBB,
1175 MachineBasicBlock *FBB,
1176 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001177 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001178 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001179 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001180 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001181 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001182 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1183 BOp->getParent() != CurBB->getBasicBlock() ||
1184 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1185 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001186 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001187 return;
1188 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001189
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001190 // Create TmpBB after CurBB.
1191 MachineFunction::iterator BBI = CurBB;
1192 MachineFunction &MF = DAG.getMachineFunction();
1193 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1194 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001195
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001196 if (Opc == Instruction::Or) {
1197 // Codegen X | Y as:
1198 // jmp_if_X TBB
1199 // jmp TmpBB
1200 // TmpBB:
1201 // jmp_if_Y TBB
1202 // jmp FBB
1203 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001204
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001205 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001206 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001207
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001208 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001209 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001210 } else {
1211 assert(Opc == Instruction::And && "Unknown merge op!");
1212 // Codegen X & Y as:
1213 // jmp_if_X TmpBB
1214 // jmp FBB
1215 // TmpBB:
1216 // jmp_if_Y TBB
1217 // jmp FBB
1218 //
1219 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001220
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001221 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001222 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001223
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001224 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001225 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001226 }
1227}
1228
1229/// If the set of cases should be emitted as a series of branches, return true.
1230/// If we should emit this as a bunch of and/or'd together conditions, return
1231/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001232bool
Dan Gohman2048b852009-11-23 18:04:58 +00001233SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001234 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001235
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001236 // If this is two comparisons of the same values or'd or and'd together, they
1237 // will get folded into a single comparison, so don't emit two blocks.
1238 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1239 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1240 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1241 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1242 return false;
1243 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001244
Chris Lattner133ce872010-01-02 00:00:03 +00001245 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1246 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1247 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1248 Cases[0].CC == Cases[1].CC &&
1249 isa<Constant>(Cases[0].CmpRHS) &&
1250 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1251 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1252 return false;
1253 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1254 return false;
1255 }
1256
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001257 return true;
1258}
1259
Dan Gohman46510a72010-04-15 01:51:59 +00001260void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001261 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001262
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001263 // Update machine-CFG edges.
1264 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1265
1266 // Figure out which block is immediately after the current one.
1267 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001268 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001269 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001270 NextBlock = BBI;
1271
1272 if (I.isUnconditional()) {
1273 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001274 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001275
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001276 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001277 if (Succ0MBB != NextBlock)
1278 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001279 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001280 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001281
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001282 return;
1283 }
1284
1285 // If this condition is one of the special cases we handle, do special stuff
1286 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001287 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001288 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1289
1290 // If this is a series of conditions that are or'd or and'd together, emit
1291 // this as a sequence of branches instead of setcc's with and/or operations.
1292 // For example, instead of something like:
1293 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001294 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001295 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001296 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001297 // or C, F
1298 // jnz foo
1299 // Emit:
1300 // cmp A, B
1301 // je foo
1302 // cmp D, E
1303 // jle foo
1304 //
Dan Gohman46510a72010-04-15 01:51:59 +00001305 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001306 if (BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001307 (BOp->getOpcode() == Instruction::And ||
1308 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001309 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1310 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001311 // If the compares in later blocks need to use values not currently
1312 // exported from this block, export them now. This block should always
1313 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001314 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001315
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001316 // Allow some cases to be rejected.
1317 if (ShouldEmitAsBranches(SwitchCases)) {
1318 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1319 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1320 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1321 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001322
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001323 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001324 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001325 SwitchCases.erase(SwitchCases.begin());
1326 return;
1327 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001328
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001329 // Okay, we decided not to do this, remove any inserted MBB's and clear
1330 // SwitchCases.
1331 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001332 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001333
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001334 SwitchCases.clear();
1335 }
1336 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001337
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001338 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001339 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001340 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001341
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001342 // Use visitSwitchCase to actually insert the fast branch sequence for this
1343 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001344 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001345}
1346
1347/// visitSwitchCase - Emits the necessary code to represent a single node in
1348/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001349void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1350 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001351 SDValue Cond;
1352 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001353 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001354
1355 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001356 if (CB.CmpMHS == NULL) {
1357 // Fold "(X == true)" to X and "(X == false)" to !X to
1358 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001359 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001360 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001361 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001362 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001363 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001364 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001365 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001366 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001367 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001368 } else {
1369 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1370
Anton Korobeynikov23218582008-12-23 22:25:27 +00001371 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1372 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001373
1374 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001375 EVT VT = CmpOp.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001376
1377 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001378 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001379 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001380 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001381 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001382 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001383 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001384 DAG.getConstant(High-Low, VT), ISD::SETULE);
1385 }
1386 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001387
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001388 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001389 SwitchBB->addSuccessor(CB.TrueBB);
1390 SwitchBB->addSuccessor(CB.FalseBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001391
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001392 // Set NextBlock to be the MBB immediately after the current one, if any.
1393 // This is used to avoid emitting unnecessary branches to the next block.
1394 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001395 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001396 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001397 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001398
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001399 // If the lhs block is the next block, invert the condition so that we can
1400 // fall through to the lhs instead of the rhs block.
1401 if (CB.TrueBB == NextBlock) {
1402 std::swap(CB.TrueBB, CB.FalseBB);
1403 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001404 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001405 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001406
Dale Johannesenf5d97892009-02-04 01:48:28 +00001407 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001408 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001409 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001410
Dan Gohmandeca0522010-06-24 17:08:31 +00001411 // Insert the false branch.
1412 if (CB.FalseBB != NextBlock)
1413 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1414 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001415
1416 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001417}
1418
1419/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001420void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001421 // Emit the code for the jump table
1422 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001423 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001424 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1425 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001426 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001427 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1428 MVT::Other, Index.getValue(1),
1429 Table, Index);
1430 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001431}
1432
1433/// visitJumpTableHeader - This function emits necessary code to produce index
1434/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001435void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001436 JumpTableHeader &JTH,
1437 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001438 // Subtract the lowest switch case value from the value being switched on and
1439 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001440 // difference between smallest and largest cases.
1441 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001442 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001443 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001444 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001445
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001446 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001447 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001448 // can be used as an index into the jump table in a subsequent basic block.
1449 // This value may be smaller or larger than the target's pointer type, and
1450 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001451 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001452
Dan Gohman89496d02010-07-02 00:10:16 +00001453 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001454 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1455 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001456 JT.Reg = JumpTableReg;
1457
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001458 // Emit the range check for the jump table, and branch to the default block
1459 // for the switch statement if the value being switched on exceeds the largest
1460 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001461 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001462 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001463 DAG.getConstant(JTH.Last-JTH.First,VT),
1464 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001465
1466 // Set NextBlock to be the MBB immediately after the current one, if any.
1467 // This is used to avoid emitting unnecessary branches to the next block.
1468 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001469 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001470
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001471 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001472 NextBlock = BBI;
1473
Dale Johannesen66978ee2009-01-31 02:22:37 +00001474 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001475 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001476 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001477
Bill Wendling4533cac2010-01-28 21:51:40 +00001478 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001479 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1480 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001481
Bill Wendling87710f02009-12-21 23:47:40 +00001482 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001483}
1484
1485/// visitBitTestHeader - This function emits necessary code to produce value
1486/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001487void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1488 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001489 // Subtract the minimum value
1490 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001491 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001492 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001493 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001494
1495 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001496 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001497 TLI.getSetCCResultType(Sub.getValueType()),
1498 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001499 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001500
Bill Wendling87710f02009-12-21 23:47:40 +00001501 SDValue ShiftOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(),
1502 TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001503
Dan Gohman89496d02010-07-02 00:10:16 +00001504 B.Reg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001505 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1506 B.Reg, ShiftOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001507
1508 // Set NextBlock to be the MBB immediately after the current one, if any.
1509 // This is used to avoid emitting unnecessary branches to the next block.
1510 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001511 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001512 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001513 NextBlock = BBI;
1514
1515 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1516
Dan Gohman99be8ae2010-04-19 22:41:47 +00001517 SwitchBB->addSuccessor(B.Default);
1518 SwitchBB->addSuccessor(MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001519
Dale Johannesen66978ee2009-01-31 02:22:37 +00001520 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001521 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001522 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001523
Bill Wendling4533cac2010-01-28 21:51:40 +00001524 if (MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001525 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1526 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001527
Bill Wendling87710f02009-12-21 23:47:40 +00001528 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001529}
1530
1531/// visitBitTestCase - this function produces one "bit test"
Dan Gohman2048b852009-11-23 18:04:58 +00001532void SelectionDAGBuilder::visitBitTestCase(MachineBasicBlock* NextMBB,
1533 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001534 BitTestCase &B,
1535 MachineBasicBlock *SwitchBB) {
Dale Johannesena04b7572009-02-03 23:04:43 +00001536 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(), Reg,
Duncan Sands92abc622009-01-31 15:50:11 +00001537 TLI.getPointerTy());
Dan Gohman8e0163a2010-06-24 02:06:24 +00001538 SDValue Cmp;
1539 if (CountPopulation_64(B.Mask) == 1) {
1540 // Testing for a single bit; just compare the shift count with what it
1541 // would need to be to shift a 1 bit in that position.
1542 Cmp = DAG.getSetCC(getCurDebugLoc(),
1543 TLI.getSetCCResultType(ShiftOp.getValueType()),
1544 ShiftOp,
1545 DAG.getConstant(CountTrailingZeros_64(B.Mask),
1546 TLI.getPointerTy()),
1547 ISD::SETEQ);
1548 } else {
1549 // Make desired shift
1550 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(),
1551 TLI.getPointerTy(),
1552 DAG.getConstant(1, TLI.getPointerTy()),
1553 ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001554
Dan Gohman8e0163a2010-06-24 02:06:24 +00001555 // Emit bit tests and jumps
1556 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
1557 TLI.getPointerTy(), SwitchVal,
1558 DAG.getConstant(B.Mask, TLI.getPointerTy()));
1559 Cmp = DAG.getSetCC(getCurDebugLoc(),
1560 TLI.getSetCCResultType(AndOp.getValueType()),
1561 AndOp, DAG.getConstant(0, TLI.getPointerTy()),
1562 ISD::SETNE);
1563 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001564
Dan Gohman99be8ae2010-04-19 22:41:47 +00001565 SwitchBB->addSuccessor(B.TargetBB);
1566 SwitchBB->addSuccessor(NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001567
Dale Johannesen66978ee2009-01-31 02:22:37 +00001568 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001569 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001570 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001571
1572 // Set NextBlock to be the MBB immediately after the current one, if any.
1573 // This is used to avoid emitting unnecessary branches to the next block.
1574 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001575 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001576 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001577 NextBlock = BBI;
1578
Bill Wendling4533cac2010-01-28 21:51:40 +00001579 if (NextMBB != NextBlock)
Bill Wendling0777e922009-12-21 21:59:52 +00001580 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1581 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001582
Bill Wendling87710f02009-12-21 23:47:40 +00001583 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001584}
1585
Dan Gohman46510a72010-04-15 01:51:59 +00001586void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001587 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001588
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001589 // Retrieve successors.
1590 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1591 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1592
Gabor Greifb67e6b32009-01-15 11:10:44 +00001593 const Value *Callee(I.getCalledValue());
1594 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001595 visitInlineAsm(&I);
1596 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001597 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001598
1599 // If the value of the invoke is used outside of its defining block, make it
1600 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001601 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001602
1603 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001604 InvokeMBB->addSuccessor(Return);
1605 InvokeMBB->addSuccessor(LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001606
1607 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001608 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1609 MVT::Other, getControlRoot(),
1610 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001611}
1612
Dan Gohman46510a72010-04-15 01:51:59 +00001613void SelectionDAGBuilder::visitUnwind(const UnwindInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001614}
1615
1616/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1617/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001618bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1619 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001620 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001621 MachineBasicBlock *Default,
1622 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001623 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001624
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001625 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001626 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001627 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001628 return false;
1629
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001630 // Get the MachineFunction which holds the current MBB. This is used when
1631 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001632 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001633
1634 // Figure out which block is immediately after the current one.
1635 MachineBasicBlock *NextBlock = 0;
1636 MachineFunction::iterator BBI = CR.CaseBB;
1637
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001638 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001639 NextBlock = BBI;
1640
1641 // TODO: If any two of the cases has the same destination, and if one value
1642 // is the same as the other, but has one bit unset that the other has set,
1643 // use bit manipulation to do two compares at once. For example:
1644 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Anton Korobeynikov23218582008-12-23 22:25:27 +00001645
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001646 // Rearrange the case blocks so that the last one falls through if possible.
1647 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1648 // The last case block won't fall through into 'NextBlock' if we emit the
1649 // branches in this order. See if rearranging a case value would help.
1650 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1651 if (I->BB == NextBlock) {
1652 std::swap(*I, BackCase);
1653 break;
1654 }
1655 }
1656 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001657
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001658 // Create a CaseBlock record representing a conditional branch to
1659 // the Case's target mbb if the value being switched on SV is equal
1660 // to C.
1661 MachineBasicBlock *CurBlock = CR.CaseBB;
1662 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1663 MachineBasicBlock *FallThrough;
1664 if (I != E-1) {
1665 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1666 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001667
1668 // Put SV in a virtual register to make it available from the new blocks.
1669 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001670 } else {
1671 // If the last case doesn't match, go to the default block.
1672 FallThrough = Default;
1673 }
1674
Dan Gohman46510a72010-04-15 01:51:59 +00001675 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001676 ISD::CondCode CC;
1677 if (I->High == I->Low) {
1678 // This is just small small case range :) containing exactly 1 case
1679 CC = ISD::SETEQ;
1680 LHS = SV; RHS = I->High; MHS = NULL;
1681 } else {
1682 CC = ISD::SETLE;
1683 LHS = I->Low; MHS = SV; RHS = I->High;
1684 }
1685 CaseBlock CB(CC, LHS, RHS, MHS, I->BB, FallThrough, CurBlock);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001686
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001687 // If emitting the first comparison, just call visitSwitchCase to emit the
1688 // code into the current block. Otherwise, push the CaseBlock onto the
1689 // vector to be later processed by SDISel, and insert the node's MBB
1690 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001691 if (CurBlock == SwitchBB)
1692 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001693 else
1694 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001695
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001696 CurBlock = FallThrough;
1697 }
1698
1699 return true;
1700}
1701
1702static inline bool areJTsAllowed(const TargetLowering &TLI) {
1703 return !DisableJumpTables &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001704 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
1705 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001706}
Anton Korobeynikov23218582008-12-23 22:25:27 +00001707
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001708static APInt ComputeRange(const APInt &First, const APInt &Last) {
1709 APInt LastExt(Last), FirstExt(First);
1710 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
1711 LastExt.sext(BitWidth); FirstExt.sext(BitWidth);
1712 return (LastExt - FirstExt + 1ULL);
1713}
1714
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001715/// handleJTSwitchCase - Emit jumptable for current switch case range
Dan Gohman2048b852009-11-23 18:04:58 +00001716bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec& CR,
1717 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001718 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001719 MachineBasicBlock* Default,
1720 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001721 Case& FrontCase = *CR.Range.first;
1722 Case& BackCase = *(CR.Range.second-1);
1723
Chris Lattnere880efe2009-11-07 07:50:34 +00001724 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1725 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001726
Chris Lattnere880efe2009-11-07 07:50:34 +00001727 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001728 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1729 I!=E; ++I)
1730 TSize += I->size();
1731
Dan Gohmane0567812010-04-08 23:03:40 +00001732 if (!areJTsAllowed(TLI) || TSize.ult(4))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001733 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001734
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001735 APInt Range = ComputeRange(First, Last);
Chris Lattnere880efe2009-11-07 07:50:34 +00001736 double Density = TSize.roundToDouble() / Range.roundToDouble();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001737 if (Density < 0.4)
1738 return false;
1739
David Greene4b69d992010-01-05 01:24:57 +00001740 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001741 << "First entry: " << First << ". Last entry: " << Last << '\n'
1742 << "Range: " << Range
1743 << "Size: " << TSize << ". Density: " << Density << "\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001744
1745 // Get the MachineFunction which holds the current MBB. This is used when
1746 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001747 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001748
1749 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001750 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001751 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001752
1753 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1754
1755 // Create a new basic block to hold the code for loading the address
1756 // of the jump table, and jumping to it. Update successor information;
1757 // we will either branch to the default case for the switch, or the jump
1758 // table.
1759 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1760 CurMF->insert(BBI, JumpTableBB);
1761 CR.CaseBB->addSuccessor(Default);
1762 CR.CaseBB->addSuccessor(JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001763
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001764 // Build a vector of destination BBs, corresponding to each target
1765 // of the jump table. If the value of the jump table slot corresponds to
1766 // a case statement, push the case's BB onto the vector, otherwise, push
1767 // the default BB.
1768 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001769 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001770 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00001771 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
1772 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001773
1774 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001775 DestBBs.push_back(I->BB);
1776 if (TEI==High)
1777 ++I;
1778 } else {
1779 DestBBs.push_back(Default);
1780 }
1781 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001782
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001783 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001784 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
1785 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001786 E = DestBBs.end(); I != E; ++I) {
1787 if (!SuccsHandled[(*I)->getNumber()]) {
1788 SuccsHandled[(*I)->getNumber()] = true;
1789 JumpTableBB->addSuccessor(*I);
1790 }
1791 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001792
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001793 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00001794 unsigned JTEncoding = TLI.getJumpTableEncoding();
1795 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001796 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001797
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001798 // Set the jump table information so that we can codegen it as a second
1799 // MachineBasicBlock
1800 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00001801 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
1802 if (CR.CaseBB == SwitchBB)
1803 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001804
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001805 JTCases.push_back(JumpTableBlock(JTH, JT));
1806
1807 return true;
1808}
1809
1810/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
1811/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00001812bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
1813 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001814 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001815 MachineBasicBlock *Default,
1816 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001817 // Get the MachineFunction which holds the current MBB. This is used when
1818 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001819 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001820
1821 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001822 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001823 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001824
1825 Case& FrontCase = *CR.Range.first;
1826 Case& BackCase = *(CR.Range.second-1);
1827 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1828
1829 // Size is the number of Cases represented by this range.
1830 unsigned Size = CR.Range.second - CR.Range.first;
1831
Chris Lattnere880efe2009-11-07 07:50:34 +00001832 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1833 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001834 double FMetric = 0;
1835 CaseItr Pivot = CR.Range.first + Size/2;
1836
1837 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
1838 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00001839 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001840 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1841 I!=E; ++I)
1842 TSize += I->size();
1843
Chris Lattnere880efe2009-11-07 07:50:34 +00001844 APInt LSize = FrontCase.size();
1845 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00001846 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001847 << "First: " << First << ", Last: " << Last <<'\n'
1848 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001849 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
1850 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00001851 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
1852 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001853 APInt Range = ComputeRange(LEnd, RBegin);
1854 assert((Range - 2ULL).isNonNegative() &&
1855 "Invalid case distance");
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001856 double LDensity = (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00001857 (LEnd - First + 1ULL).roundToDouble();
1858 double RDensity = (double)RSize.roundToDouble() /
1859 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001860 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001861 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00001862 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001863 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
1864 << "LDensity: " << LDensity
1865 << ", RDensity: " << RDensity << '\n'
1866 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001867 if (FMetric < Metric) {
1868 Pivot = J;
1869 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00001870 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001871 }
1872
1873 LSize += J->size();
1874 RSize -= J->size();
1875 }
1876 if (areJTsAllowed(TLI)) {
1877 // If our case is dense we *really* should handle it earlier!
1878 assert((FMetric > 0) && "Should handle dense range earlier!");
1879 } else {
1880 Pivot = CR.Range.first + Size/2;
1881 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001882
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001883 CaseRange LHSR(CR.Range.first, Pivot);
1884 CaseRange RHSR(Pivot, CR.Range.second);
1885 Constant *C = Pivot->Low;
1886 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001887
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001888 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001889 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001890 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001891 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001892 // Pivot's Value, then we can branch directly to the LHS's Target,
1893 // rather than creating a leaf node for it.
1894 if ((LHSR.second - LHSR.first) == 1 &&
1895 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00001896 cast<ConstantInt>(C)->getValue() ==
1897 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001898 TrueBB = LHSR.first->BB;
1899 } else {
1900 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1901 CurMF->insert(BBI, TrueBB);
1902 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001903
1904 // Put SV in a virtual register to make it available from the new blocks.
1905 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001906 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001907
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001908 // Similar to the optimization above, if the Value being switched on is
1909 // known to be less than the Constant CR.LT, and the current Case Value
1910 // is CR.LT - 1, then we can branch directly to the target block for
1911 // the current Case Value, rather than emitting a RHS leaf node for it.
1912 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00001913 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
1914 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001915 FalseBB = RHSR.first->BB;
1916 } else {
1917 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1918 CurMF->insert(BBI, FalseBB);
1919 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001920
1921 // Put SV in a virtual register to make it available from the new blocks.
1922 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001923 }
1924
1925 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001926 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001927 // Otherwise, branch to LHS.
1928 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
1929
Dan Gohman99be8ae2010-04-19 22:41:47 +00001930 if (CR.CaseBB == SwitchBB)
1931 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001932 else
1933 SwitchCases.push_back(CB);
1934
1935 return true;
1936}
1937
1938/// handleBitTestsSwitchCase - if current case range has few destination and
1939/// range span less, than machine word bitwidth, encode case range into series
1940/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00001941bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
1942 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001943 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001944 MachineBasicBlock* Default,
1945 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00001946 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00001947 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001948
1949 Case& FrontCase = *CR.Range.first;
1950 Case& BackCase = *(CR.Range.second-1);
1951
1952 // Get the MachineFunction which holds the current MBB. This is used when
1953 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001954 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001955
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00001956 // If target does not have legal shift left, do not emit bit tests at all.
1957 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
1958 return false;
1959
Anton Korobeynikov23218582008-12-23 22:25:27 +00001960 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001961 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1962 I!=E; ++I) {
1963 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001964 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001965 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001966
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001967 // Count unique destinations
1968 SmallSet<MachineBasicBlock*, 4> Dests;
1969 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
1970 Dests.insert(I->BB);
1971 if (Dests.size() > 3)
1972 // Don't bother the code below, if there are too much unique destinations
1973 return false;
1974 }
David Greene4b69d992010-01-05 01:24:57 +00001975 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001976 << Dests.size() << '\n'
1977 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00001978
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001979 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001980 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
1981 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001982 APInt cmpRange = maxValue - minValue;
1983
David Greene4b69d992010-01-05 01:24:57 +00001984 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001985 << "Low bound: " << minValue << '\n'
1986 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00001987
Dan Gohmane0567812010-04-08 23:03:40 +00001988 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001989 (!(Dests.size() == 1 && numCmps >= 3) &&
1990 !(Dests.size() == 2 && numCmps >= 5) &&
1991 !(Dests.size() >= 3 && numCmps >= 6)))
1992 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001993
David Greene4b69d992010-01-05 01:24:57 +00001994 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00001995 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
1996
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001997 // Optimize the case where all the case values fit in a
1998 // word without having to subtract minValue. In this case,
1999 // we can optimize away the subtraction.
Dan Gohmane0567812010-04-08 23:03:40 +00002000 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002001 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002002 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002003 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002004 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002005
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002006 CaseBitsVector CasesBits;
2007 unsigned i, count = 0;
2008
2009 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2010 MachineBasicBlock* Dest = I->BB;
2011 for (i = 0; i < count; ++i)
2012 if (Dest == CasesBits[i].BB)
2013 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002014
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002015 if (i == count) {
2016 assert((count < 3) && "Too much destinations to test!");
2017 CasesBits.push_back(CaseBits(0, Dest, 0));
2018 count++;
2019 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002020
2021 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2022 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2023
2024 uint64_t lo = (lowValue - lowBound).getZExtValue();
2025 uint64_t hi = (highValue - lowBound).getZExtValue();
2026
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002027 for (uint64_t j = lo; j <= hi; j++) {
2028 CasesBits[i].Mask |= 1ULL << j;
2029 CasesBits[i].Bits++;
2030 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002031
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002032 }
2033 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002034
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002035 BitTestInfo BTC;
2036
2037 // Figure out which block is immediately after the current one.
2038 MachineFunction::iterator BBI = CR.CaseBB;
2039 ++BBI;
2040
2041 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2042
David Greene4b69d992010-01-05 01:24:57 +00002043 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002044 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002045 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002046 << ", Bits: " << CasesBits[i].Bits
2047 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002048
2049 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2050 CurMF->insert(BBI, CaseBB);
2051 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2052 CaseBB,
2053 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002054
2055 // Put SV in a virtual register to make it available from the new blocks.
2056 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002057 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002058
2059 BitTestBlock BTB(lowBound, cmpRange, SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002060 -1U, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002061 CR.CaseBB, Default, BTC);
2062
Dan Gohman99be8ae2010-04-19 22:41:47 +00002063 if (CR.CaseBB == SwitchBB)
2064 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002065
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002066 BitTestCases.push_back(BTB);
2067
2068 return true;
2069}
2070
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002071/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002072size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2073 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002074 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002075
2076 // Start with "simple" cases
Anton Korobeynikov23218582008-12-23 22:25:27 +00002077 for (size_t i = 1; i < SI.getNumSuccessors(); ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002078 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
2079 Cases.push_back(Case(SI.getSuccessorValue(i),
2080 SI.getSuccessorValue(i),
2081 SMBB));
2082 }
2083 std::sort(Cases.begin(), Cases.end(), CaseCmp());
2084
2085 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00002086 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002087 // Must recompute end() each iteration because it may be
2088 // invalidated by erase if we hold on to it
Anton Korobeynikov23218582008-12-23 22:25:27 +00002089 for (CaseItr I = Cases.begin(), J = ++(Cases.begin()); J != Cases.end(); ) {
2090 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2091 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002092 MachineBasicBlock* nextBB = J->BB;
2093 MachineBasicBlock* currentBB = I->BB;
2094
2095 // If the two neighboring cases go to the same destination, merge them
2096 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002097 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002098 I->High = J->High;
2099 J = Cases.erase(J);
2100 } else {
2101 I = J++;
2102 }
2103 }
2104
2105 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2106 if (I->Low != I->High)
2107 // A range counts double, since it requires two compares.
2108 ++numCmps;
2109 }
2110
2111 return numCmps;
2112}
2113
Dan Gohman46510a72010-04-15 01:51:59 +00002114void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman84023e02010-07-10 09:00:22 +00002115 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002116
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002117 // Figure out which block is immediately after the current one.
2118 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002119 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2120
2121 // If there is only the default destination, branch to it if it is not the
2122 // next basic block. Otherwise, just fall through.
2123 if (SI.getNumOperands() == 2) {
2124 // Update machine-CFG edges.
2125
2126 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002127 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002128 if (Default != NextBlock)
2129 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2130 MVT::Other, getControlRoot(),
2131 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002132
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002133 return;
2134 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002135
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002136 // If there are any non-default case statements, create a vector of Cases
2137 // representing each one, and sort the vector so that we can efficiently
2138 // create a binary search tree from them.
2139 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002140 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002141 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002142 << ". Total compares: " << numCmps << '\n');
Devang Patel8a84e442009-01-05 17:31:22 +00002143 numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002144
2145 // Get the Value to be switched on and default basic blocks, which will be
2146 // inserted into CaseBlock records, representing basic blocks in the binary
2147 // search tree.
Dan Gohman46510a72010-04-15 01:51:59 +00002148 const Value *SV = SI.getOperand(0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002149
2150 // Push the initial CaseRec onto the worklist
2151 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002152 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2153 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002154
2155 while (!WorkList.empty()) {
2156 // Grab a record representing a case range to process off the worklist
2157 CaseRec CR = WorkList.back();
2158 WorkList.pop_back();
2159
Dan Gohman99be8ae2010-04-19 22:41:47 +00002160 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002161 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002162
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002163 // If the range has few cases (two or less) emit a series of specific
2164 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002165 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002166 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002167
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002168 // If the switch has more than 5 blocks, and at least 40% dense, and the
2169 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002170 // lowering the switch to a binary tree of conditional branches.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002171 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002172 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002173
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002174 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2175 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002176 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002177 }
2178}
2179
Dan Gohman46510a72010-04-15 01:51:59 +00002180void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00002181 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002182
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002183 // Update machine-CFG edges with unique successors.
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002184 SmallVector<BasicBlock*, 32> succs;
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002185 succs.reserve(I.getNumSuccessors());
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002186 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002187 succs.push_back(I.getSuccessor(i));
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002188 array_pod_sort(succs.begin(), succs.end());
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002189 succs.erase(std::unique(succs.begin(), succs.end()), succs.end());
2190 for (unsigned i = 0, e = succs.size(); i != e; ++i)
Dan Gohman99be8ae2010-04-19 22:41:47 +00002191 IndirectBrMBB->addSuccessor(FuncInfo.MBBMap[succs[i]]);
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002192
Bill Wendling4533cac2010-01-28 21:51:40 +00002193 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2194 MVT::Other, getControlRoot(),
2195 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002196}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002197
Bill Wendlinge9bf7e62010-07-15 23:32:40 +00002198void SelectionDAGBuilder::visitUnreachable(const UnreachableInst &I) {
2199 // If the function consists of a single "unreachable" instruction, emit a
2200 // "trap". This prevents the back-ends from generating empty functions or
2201 // functions which have a prologue, but no epilogue.
2202 const BasicBlock *BB = I.getParent();
2203 const Function *F = BB->getParent();
2204
2205 if (F->size() == 1 && BB->size() == 1 &&
2206 isa<UnreachableInst>(BB->getTerminator()))
2207 DAG.setRoot(DAG.getNode(ISD::TRAP, getCurDebugLoc(),
2208 MVT::Other, getRoot()));
2209}
2210
Dan Gohman46510a72010-04-15 01:51:59 +00002211void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002212 // -0.0 - X --> fneg
2213 const Type *Ty = I.getType();
Duncan Sands1df98592010-02-16 11:11:14 +00002214 if (Ty->isVectorTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002215 if (ConstantVector *CV = dyn_cast<ConstantVector>(I.getOperand(0))) {
2216 const VectorType *DestTy = cast<VectorType>(I.getType());
2217 const Type *ElTy = DestTy->getElementType();
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002218 unsigned VL = DestTy->getNumElements();
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002219 std::vector<Constant*> NZ(VL, ConstantFP::getNegativeZero(ElTy));
Owen Andersonaf7ec972009-07-28 21:19:26 +00002220 Constant *CNZ = ConstantVector::get(&NZ[0], NZ.size());
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002221 if (CV == CNZ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002222 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002223 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2224 Op2.getValueType(), Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002225 return;
2226 }
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002227 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002228 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002229
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002230 if (ConstantFP *CFP = dyn_cast<ConstantFP>(I.getOperand(0)))
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002231 if (CFP->isExactlyValue(ConstantFP::getNegativeZero(Ty)->getValueAPF())) {
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002232 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002233 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2234 Op2.getValueType(), Op2));
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002235 return;
2236 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002237
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002238 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002239}
2240
Dan Gohman46510a72010-04-15 01:51:59 +00002241void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002242 SDValue Op1 = getValue(I.getOperand(0));
2243 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002244 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2245 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002246}
2247
Dan Gohman46510a72010-04-15 01:51:59 +00002248void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002249 SDValue Op1 = getValue(I.getOperand(0));
2250 SDValue Op2 = getValue(I.getOperand(1));
Duncan Sands1df98592010-02-16 11:11:14 +00002251 if (!I.getType()->isVectorTy() &&
Dan Gohman57fc82d2009-04-09 03:51:29 +00002252 Op2.getValueType() != TLI.getShiftAmountTy()) {
2253 // If the operand is smaller than the shift count type, promote it.
Owen Andersone50ed302009-08-10 22:56:29 +00002254 EVT PTy = TLI.getPointerTy();
2255 EVT STy = TLI.getShiftAmountTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002256 if (STy.bitsGT(Op2.getValueType()))
Dan Gohman57fc82d2009-04-09 03:51:29 +00002257 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
2258 TLI.getShiftAmountTy(), Op2);
2259 // If the operand is larger than the shift count type but the shift
2260 // count type has enough bits to represent any shift value, truncate
2261 // it now. This is a common case and it exposes the truncate to
2262 // optimization early.
Owen Anderson77547be2009-08-10 18:56:59 +00002263 else if (STy.getSizeInBits() >=
Dan Gohman57fc82d2009-04-09 03:51:29 +00002264 Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2265 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2266 TLI.getShiftAmountTy(), Op2);
2267 // Otherwise we'll need to temporarily settle for some other
2268 // convenient type; type legalization will make adjustments as
2269 // needed.
Owen Anderson77547be2009-08-10 18:56:59 +00002270 else if (PTy.bitsLT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002271 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002272 TLI.getPointerTy(), Op2);
Owen Anderson77547be2009-08-10 18:56:59 +00002273 else if (PTy.bitsGT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002274 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002275 TLI.getPointerTy(), Op2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002276 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002277
Bill Wendling4533cac2010-01-28 21:51:40 +00002278 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2279 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002280}
2281
Dan Gohman46510a72010-04-15 01:51:59 +00002282void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002283 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002284 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002285 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002286 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002287 predicate = ICmpInst::Predicate(IC->getPredicate());
2288 SDValue Op1 = getValue(I.getOperand(0));
2289 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002290 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002291
Owen Andersone50ed302009-08-10 22:56:29 +00002292 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002293 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002294}
2295
Dan Gohman46510a72010-04-15 01:51:59 +00002296void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002297 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002298 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002299 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002300 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002301 predicate = FCmpInst::Predicate(FC->getPredicate());
2302 SDValue Op1 = getValue(I.getOperand(0));
2303 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002304 ISD::CondCode Condition = getFCmpCondCode(predicate);
Owen Andersone50ed302009-08-10 22:56:29 +00002305 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002306 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002307}
2308
Dan Gohman46510a72010-04-15 01:51:59 +00002309void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002310 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002311 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2312 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002313 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002314
Bill Wendling49fcff82009-12-21 22:30:11 +00002315 SmallVector<SDValue, 4> Values(NumValues);
2316 SDValue Cond = getValue(I.getOperand(0));
2317 SDValue TrueVal = getValue(I.getOperand(1));
2318 SDValue FalseVal = getValue(I.getOperand(2));
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002319
Bill Wendling4533cac2010-01-28 21:51:40 +00002320 for (unsigned i = 0; i != NumValues; ++i)
Bill Wendling49fcff82009-12-21 22:30:11 +00002321 Values[i] = DAG.getNode(ISD::SELECT, getCurDebugLoc(),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002322 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
2323 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002324 SDValue(TrueVal.getNode(),
2325 TrueVal.getResNo() + i),
2326 SDValue(FalseVal.getNode(),
2327 FalseVal.getResNo() + i));
2328
Bill Wendling4533cac2010-01-28 21:51:40 +00002329 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2330 DAG.getVTList(&ValueVTs[0], NumValues),
2331 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002332}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002333
Dan Gohman46510a72010-04-15 01:51:59 +00002334void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002335 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2336 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002337 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002338 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002339}
2340
Dan Gohman46510a72010-04-15 01:51:59 +00002341void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002342 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2343 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2344 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002345 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002346 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002347}
2348
Dan Gohman46510a72010-04-15 01:51:59 +00002349void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002350 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2351 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2352 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002353 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002354 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002355}
2356
Dan Gohman46510a72010-04-15 01:51:59 +00002357void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002358 // FPTrunc is never a no-op cast, no need to check
2359 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002360 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002361 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
2362 DestVT, N, DAG.getIntPtrConstant(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002363}
2364
Dan Gohman46510a72010-04-15 01:51:59 +00002365void SelectionDAGBuilder::visitFPExt(const User &I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002366 // FPTrunc is never a no-op cast, no need to check
2367 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002368 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002369 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002370}
2371
Dan Gohman46510a72010-04-15 01:51:59 +00002372void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002373 // FPToUI is never a no-op cast, no need to check
2374 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002375 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002376 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002377}
2378
Dan Gohman46510a72010-04-15 01:51:59 +00002379void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002380 // FPToSI is never a no-op cast, no need to check
2381 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002382 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002383 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002384}
2385
Dan Gohman46510a72010-04-15 01:51:59 +00002386void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002387 // UIToFP is never a no-op cast, no need to check
2388 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002389 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002390 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002391}
2392
Dan Gohman46510a72010-04-15 01:51:59 +00002393void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002394 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002395 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002396 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002397 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002398}
2399
Dan Gohman46510a72010-04-15 01:51:59 +00002400void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002401 // What to do depends on the size of the integer and the size of the pointer.
2402 // We can either truncate, zero extend, or no-op, accordingly.
2403 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002404 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002405 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002406}
2407
Dan Gohman46510a72010-04-15 01:51:59 +00002408void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002409 // What to do depends on the size of the integer and the size of the pointer.
2410 // We can either truncate, zero extend, or no-op, accordingly.
2411 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002412 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002413 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002414}
2415
Dan Gohman46510a72010-04-15 01:51:59 +00002416void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002417 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002418 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002419
Bill Wendling49fcff82009-12-21 22:30:11 +00002420 // BitCast assures us that source and destination are the same size so this is
2421 // either a BIT_CONVERT or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002422 if (DestVT != N.getValueType())
2423 setValue(&I, DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
2424 DestVT, N)); // convert types.
2425 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002426 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002427}
2428
Dan Gohman46510a72010-04-15 01:51:59 +00002429void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002430 SDValue InVec = getValue(I.getOperand(0));
2431 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002432 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002433 TLI.getPointerTy(),
2434 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002435 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2436 TLI.getValueType(I.getType()),
2437 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002438}
2439
Dan Gohman46510a72010-04-15 01:51:59 +00002440void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002441 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002442 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002443 TLI.getPointerTy(),
2444 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002445 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2446 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002447}
2448
Mon P Wangaeb06d22008-11-10 04:46:22 +00002449// Utility for visitShuffleVector - Returns true if the mask is mask starting
2450// from SIndx and increasing to the element length (undefs are allowed).
Nate Begeman5a5ca152009-04-29 05:20:52 +00002451static bool SequentialMask(SmallVectorImpl<int> &Mask, unsigned SIndx) {
2452 unsigned MaskNumElts = Mask.size();
2453 for (unsigned i = 0; i != MaskNumElts; ++i)
2454 if ((Mask[i] >= 0) && (Mask[i] != (int)(i + SIndx)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002455 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002456 return true;
2457}
2458
Dan Gohman46510a72010-04-15 01:51:59 +00002459void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002460 SmallVector<int, 8> Mask;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002461 SDValue Src1 = getValue(I.getOperand(0));
2462 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002463
Nate Begeman9008ca62009-04-27 18:41:29 +00002464 // Convert the ConstantVector mask operand into an array of ints, with -1
2465 // representing undef values.
2466 SmallVector<Constant*, 8> MaskElts;
Chris Lattnerb29d5962010-02-01 20:48:08 +00002467 cast<Constant>(I.getOperand(2))->getVectorElements(MaskElts);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002468 unsigned MaskNumElts = MaskElts.size();
2469 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002470 if (isa<UndefValue>(MaskElts[i]))
2471 Mask.push_back(-1);
2472 else
2473 Mask.push_back(cast<ConstantInt>(MaskElts[i])->getSExtValue());
2474 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002475
Owen Andersone50ed302009-08-10 22:56:29 +00002476 EVT VT = TLI.getValueType(I.getType());
2477 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002478 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002479
Mon P Wangc7849c22008-11-16 05:06:27 +00002480 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002481 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2482 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002483 return;
2484 }
2485
2486 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002487 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2488 // Mask is longer than the source vectors and is a multiple of the source
2489 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002490 // lengths match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002491 if (SrcNumElts*2 == MaskNumElts && SequentialMask(Mask, 0)) {
2492 // The shuffle is concatenating two vectors together.
Bill Wendling4533cac2010-01-28 21:51:40 +00002493 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2494 VT, Src1, Src2));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002495 return;
2496 }
2497
Mon P Wangc7849c22008-11-16 05:06:27 +00002498 // Pad both vectors with undefs to make them the same length as the mask.
2499 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002500 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2501 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002502 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002503
Nate Begeman9008ca62009-04-27 18:41:29 +00002504 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2505 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002506 MOps1[0] = Src1;
2507 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002508
2509 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2510 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002511 &MOps1[0], NumConcat);
2512 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002513 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002514 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002515
Mon P Wangaeb06d22008-11-10 04:46:22 +00002516 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002517 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002518 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002519 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002520 if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002521 MappedOps.push_back(Idx);
2522 else
2523 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002524 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002525
Bill Wendling4533cac2010-01-28 21:51:40 +00002526 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2527 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002528 return;
2529 }
2530
Mon P Wangc7849c22008-11-16 05:06:27 +00002531 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002532 // Analyze the access pattern of the vector to see if we can extract
2533 // two subvectors and do the shuffle. The analysis is done by calculating
2534 // the range of elements the mask access on both vectors.
2535 int MinRange[2] = { SrcNumElts+1, SrcNumElts+1};
2536 int MaxRange[2] = {-1, -1};
2537
Nate Begeman5a5ca152009-04-29 05:20:52 +00002538 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002539 int Idx = Mask[i];
2540 int Input = 0;
2541 if (Idx < 0)
2542 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002543
Nate Begeman5a5ca152009-04-29 05:20:52 +00002544 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002545 Input = 1;
2546 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002547 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002548 if (Idx > MaxRange[Input])
2549 MaxRange[Input] = Idx;
2550 if (Idx < MinRange[Input])
2551 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002552 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002553
Mon P Wangc7849c22008-11-16 05:06:27 +00002554 // Check if the access is smaller than the vector size and can we find
2555 // a reasonable extract index.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002556 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not
2557 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002558 int StartIdx[2]; // StartIdx to extract from
2559 for (int Input=0; Input < 2; ++Input) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002560 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002561 RangeUse[Input] = 0; // Unused
2562 StartIdx[Input] = 0;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002563 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002564 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002565 // start index that is a multiple of the mask length.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002566 if (MaxRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002567 RangeUse[Input] = 1; // Extract from beginning of the vector
2568 StartIdx[Input] = 0;
2569 } else {
2570 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002571 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002572 StartIdx[Input] + MaskNumElts < SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002573 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002574 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002575 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002576 }
2577
Bill Wendling636e2582009-08-21 18:16:06 +00002578 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002579 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002580 return;
2581 }
2582 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2583 // Extract appropriate subvector and generate a vector shuffle
2584 for (int Input=0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00002585 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002586 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00002587 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002588 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002589 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002590 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002591 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002592
Mon P Wangc7849c22008-11-16 05:06:27 +00002593 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002594 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002595 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002596 int Idx = Mask[i];
2597 if (Idx < 0)
2598 MappedOps.push_back(Idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002599 else if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002600 MappedOps.push_back(Idx - StartIdx[0]);
2601 else
2602 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts);
Mon P Wangc7849c22008-11-16 05:06:27 +00002603 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002604
Bill Wendling4533cac2010-01-28 21:51:40 +00002605 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2606 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002607 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002608 }
2609 }
2610
Mon P Wangc7849c22008-11-16 05:06:27 +00002611 // We can't use either concat vectors or extract subvectors so fall back to
2612 // replacing the shuffle with extract and build vector.
2613 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002614 EVT EltVT = VT.getVectorElementType();
2615 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002616 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002617 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002618 if (Mask[i] < 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002619 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002620 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002621 int Idx = Mask[i];
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002622 SDValue Res;
2623
Nate Begeman5a5ca152009-04-29 05:20:52 +00002624 if (Idx < (int)SrcNumElts)
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002625 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2626 EltVT, Src1, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002627 else
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002628 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2629 EltVT, Src2,
2630 DAG.getConstant(Idx - SrcNumElts, PtrVT));
2631
2632 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002633 }
2634 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002635
Bill Wendling4533cac2010-01-28 21:51:40 +00002636 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2637 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002638}
2639
Dan Gohman46510a72010-04-15 01:51:59 +00002640void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002641 const Value *Op0 = I.getOperand(0);
2642 const Value *Op1 = I.getOperand(1);
2643 const Type *AggTy = I.getType();
2644 const Type *ValTy = Op1->getType();
2645 bool IntoUndef = isa<UndefValue>(Op0);
2646 bool FromUndef = isa<UndefValue>(Op1);
2647
2648 unsigned LinearIndex = ComputeLinearIndex(TLI, AggTy,
2649 I.idx_begin(), I.idx_end());
2650
Owen Andersone50ed302009-08-10 22:56:29 +00002651 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002652 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00002653 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002654 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2655
2656 unsigned NumAggValues = AggValueVTs.size();
2657 unsigned NumValValues = ValValueVTs.size();
2658 SmallVector<SDValue, 4> Values(NumAggValues);
2659
2660 SDValue Agg = getValue(Op0);
2661 SDValue Val = getValue(Op1);
2662 unsigned i = 0;
2663 // Copy the beginning value(s) from the original aggregate.
2664 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002665 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002666 SDValue(Agg.getNode(), Agg.getResNo() + i);
2667 // Copy values from the inserted value(s).
2668 for (; i != LinearIndex + NumValValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002669 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002670 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2671 // Copy remaining value(s) from the original aggregate.
2672 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002673 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002674 SDValue(Agg.getNode(), Agg.getResNo() + i);
2675
Bill Wendling4533cac2010-01-28 21:51:40 +00002676 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2677 DAG.getVTList(&AggValueVTs[0], NumAggValues),
2678 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002679}
2680
Dan Gohman46510a72010-04-15 01:51:59 +00002681void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002682 const Value *Op0 = I.getOperand(0);
2683 const Type *AggTy = Op0->getType();
2684 const Type *ValTy = I.getType();
2685 bool OutOfUndef = isa<UndefValue>(Op0);
2686
2687 unsigned LinearIndex = ComputeLinearIndex(TLI, AggTy,
2688 I.idx_begin(), I.idx_end());
2689
Owen Andersone50ed302009-08-10 22:56:29 +00002690 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002691 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2692
2693 unsigned NumValValues = ValValueVTs.size();
2694 SmallVector<SDValue, 4> Values(NumValValues);
2695
2696 SDValue Agg = getValue(Op0);
2697 // Copy out the selected value(s).
2698 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2699 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002700 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00002701 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002702 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002703
Bill Wendling4533cac2010-01-28 21:51:40 +00002704 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2705 DAG.getVTList(&ValValueVTs[0], NumValValues),
2706 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002707}
2708
Dan Gohman46510a72010-04-15 01:51:59 +00002709void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002710 SDValue N = getValue(I.getOperand(0));
2711 const Type *Ty = I.getOperand(0)->getType();
2712
Dan Gohman46510a72010-04-15 01:51:59 +00002713 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002714 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00002715 const Value *Idx = *OI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002716 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
2717 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2718 if (Field) {
2719 // N = N + Offset
2720 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002721 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002722 DAG.getIntPtrConstant(Offset));
2723 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002724
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002725 Ty = StTy->getElementType(Field);
Chris Lattner93b122d2010-03-16 21:25:55 +00002726 } else if (const UnionType *UnTy = dyn_cast<UnionType>(Ty)) {
2727 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2728
2729 // Offset canonically 0 for unions, but type changes
2730 Ty = UnTy->getElementType(Field);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002731 } else {
2732 Ty = cast<SequentialType>(Ty)->getElementType();
2733
2734 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00002735 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00002736 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002737 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00002738 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00002739 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00002740 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002741 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00002742 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00002743 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2744 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002745 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00002746 else
Evan Chengb1032a82009-02-09 20:54:38 +00002747 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00002748
Dale Johannesen66978ee2009-01-31 02:22:37 +00002749 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00002750 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002751 continue;
2752 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002753
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002754 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00002755 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
2756 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002757 SDValue IdxN = getValue(Idx);
2758
2759 // If the index is smaller or larger than intptr_t, truncate or extend
2760 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00002761 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002762
2763 // If this is a multiply by a power of two, turn it into a shl
2764 // immediately. This is a very common case.
2765 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00002766 if (ElementSize.isPowerOf2()) {
2767 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00002768 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002769 N.getValueType(), IdxN,
Duncan Sands92abc622009-01-31 15:50:11 +00002770 DAG.getConstant(Amt, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002771 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00002772 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00002773 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002774 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002775 }
2776 }
2777
Scott Michelfdc40a02009-02-17 22:15:04 +00002778 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002779 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002780 }
2781 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002782
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002783 setValue(&I, N);
2784}
2785
Dan Gohman46510a72010-04-15 01:51:59 +00002786void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002787 // If this is a fixed sized alloca in the entry block of the function,
2788 // allocate it statically on the stack.
2789 if (FuncInfo.StaticAllocaMap.count(&I))
2790 return; // getValue will auto-populate this.
2791
2792 const Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00002793 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002794 unsigned Align =
2795 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
2796 I.getAlignment());
2797
2798 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002799
Owen Andersone50ed302009-08-10 22:56:29 +00002800 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00002801 if (AllocSize.getValueType() != IntPtr)
2802 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
2803
2804 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
2805 AllocSize,
2806 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002807
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002808 // Handle alignment. If the requested alignment is less than or equal to
2809 // the stack alignment, ignore it. If the size is greater than or equal to
2810 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Dan Gohman55e59c12010-04-19 19:05:59 +00002811 unsigned StackAlign = TM.getFrameInfo()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002812 if (Align <= StackAlign)
2813 Align = 0;
2814
2815 // Round the size of the allocation up to the stack alignment size
2816 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00002817 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002818 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002819 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00002820
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002821 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002822 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002823 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002824 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
2825
2826 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00002827 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00002828 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002829 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002830 setValue(&I, DSA);
2831 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00002832
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002833 // Inform the Frame Information that we have just allocated a variable-sized
2834 // object.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002835 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002836}
2837
Dan Gohman46510a72010-04-15 01:51:59 +00002838void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002839 const Value *SV = I.getOperand(0);
2840 SDValue Ptr = getValue(SV);
2841
2842 const Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00002843
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002844 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00002845 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002846 unsigned Alignment = I.getAlignment();
2847
Owen Andersone50ed302009-08-10 22:56:29 +00002848 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002849 SmallVector<uint64_t, 4> Offsets;
2850 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
2851 unsigned NumValues = ValueVTs.size();
2852 if (NumValues == 0)
2853 return;
2854
2855 SDValue Root;
2856 bool ConstantMemory = false;
2857 if (I.isVolatile())
2858 // Serialize volatile loads with other side effects.
2859 Root = getRoot();
2860 else if (AA->pointsToConstantMemory(SV)) {
2861 // Do not serialize (non-volatile) loads of constant memory with anything.
2862 Root = DAG.getEntryNode();
2863 ConstantMemory = true;
2864 } else {
2865 // Do not serialize non-volatile loads against each other.
2866 Root = DAG.getRoot();
2867 }
2868
2869 SmallVector<SDValue, 4> Values(NumValues);
2870 SmallVector<SDValue, 4> Chains(NumValues);
Owen Andersone50ed302009-08-10 22:56:29 +00002871 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002872 for (unsigned i = 0; i != NumValues; ++i) {
Bill Wendling856ff412009-12-22 00:12:37 +00002873 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
2874 PtrVT, Ptr,
2875 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00002876 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
David Greene1e559442010-02-15 17:00:31 +00002877 A, SV, Offsets[i], isVolatile,
2878 isNonTemporal, Alignment);
Bill Wendling856ff412009-12-22 00:12:37 +00002879
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002880 Values[i] = L;
2881 Chains[i] = L.getValue(1);
2882 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002883
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002884 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002885 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Bill Wendling856ff412009-12-22 00:12:37 +00002886 MVT::Other, &Chains[0], NumValues);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002887 if (isVolatile)
2888 DAG.setRoot(Chain);
2889 else
2890 PendingLoads.push_back(Chain);
2891 }
2892
Bill Wendling4533cac2010-01-28 21:51:40 +00002893 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2894 DAG.getVTList(&ValueVTs[0], NumValues),
2895 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00002896}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002897
Dan Gohman46510a72010-04-15 01:51:59 +00002898void SelectionDAGBuilder::visitStore(const StoreInst &I) {
2899 const Value *SrcV = I.getOperand(0);
2900 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002901
Owen Andersone50ed302009-08-10 22:56:29 +00002902 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002903 SmallVector<uint64_t, 4> Offsets;
2904 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
2905 unsigned NumValues = ValueVTs.size();
2906 if (NumValues == 0)
2907 return;
2908
2909 // Get the lowered operands. Note that we do this after
2910 // checking if NumResults is zero, because with zero results
2911 // the operands won't have values in the map.
2912 SDValue Src = getValue(SrcV);
2913 SDValue Ptr = getValue(PtrV);
2914
2915 SDValue Root = getRoot();
2916 SmallVector<SDValue, 4> Chains(NumValues);
Owen Andersone50ed302009-08-10 22:56:29 +00002917 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002918 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00002919 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002920 unsigned Alignment = I.getAlignment();
Bill Wendling856ff412009-12-22 00:12:37 +00002921
2922 for (unsigned i = 0; i != NumValues; ++i) {
2923 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
2924 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00002925 Chains[i] = DAG.getStore(Root, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002926 SDValue(Src.getNode(), Src.getResNo() + i),
David Greene1e559442010-02-15 17:00:31 +00002927 Add, PtrV, Offsets[i], isVolatile,
2928 isNonTemporal, Alignment);
Bill Wendling856ff412009-12-22 00:12:37 +00002929 }
2930
Bill Wendling4533cac2010-01-28 21:51:40 +00002931 DAG.setRoot(DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
2932 MVT::Other, &Chains[0], NumValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002933}
2934
2935/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
2936/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00002937void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00002938 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002939 bool HasChain = !I.doesNotAccessMemory();
2940 bool OnlyLoad = HasChain && I.onlyReadsMemory();
2941
2942 // Build the operand list.
2943 SmallVector<SDValue, 8> Ops;
2944 if (HasChain) { // If this intrinsic has side-effects, chainify it.
2945 if (OnlyLoad) {
2946 // We don't need to serialize loads against other loads.
2947 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002948 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002949 Ops.push_back(getRoot());
2950 }
2951 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002952
2953 // Info is set by getTgtMemInstrinsic
2954 TargetLowering::IntrinsicInfo Info;
2955 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
2956
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002957 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002958 if (!IsTgtIntrinsic)
2959 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002960
2961 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00002962 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
2963 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002964 assert(TLI.isTypeLegal(Op.getValueType()) &&
2965 "Intrinsic uses a non-legal type?");
2966 Ops.push_back(Op);
2967 }
2968
Owen Andersone50ed302009-08-10 22:56:29 +00002969 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00002970 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2971#ifndef NDEBUG
2972 for (unsigned Val = 0, E = ValueVTs.size(); Val != E; ++Val) {
2973 assert(TLI.isTypeLegal(ValueVTs[Val]) &&
2974 "Intrinsic uses a non-legal type?");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002975 }
Bob Wilson8d919552009-07-31 22:41:21 +00002976#endif // NDEBUG
Bill Wendling856ff412009-12-22 00:12:37 +00002977
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002978 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00002979 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002980
Bob Wilson8d919552009-07-31 22:41:21 +00002981 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002982
2983 // Create the node.
2984 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002985 if (IsTgtIntrinsic) {
2986 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00002987 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002988 VTs, &Ops[0], Ops.size(),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002989 Info.memVT, Info.ptrVal, Info.offset,
2990 Info.align, Info.vol,
2991 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00002992 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002993 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002994 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00002995 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002996 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002997 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00002998 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00002999 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003000 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003001 }
3002
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003003 if (HasChain) {
3004 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3005 if (OnlyLoad)
3006 PendingLoads.push_back(Chain);
3007 else
3008 DAG.setRoot(Chain);
3009 }
Bill Wendling856ff412009-12-22 00:12:37 +00003010
Benjamin Kramerf0127052010-01-05 13:12:22 +00003011 if (!I.getType()->isVoidTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003012 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003013 EVT VT = TLI.getValueType(PTy);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003014 Result = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003015 }
Bill Wendling856ff412009-12-22 00:12:37 +00003016
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003017 setValue(&I, Result);
3018 }
3019}
3020
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003021/// GetSignificand - Get the significand and build it into a floating-point
3022/// number with exponent of 1:
3023///
3024/// Op = (Op & 0x007fffff) | 0x3f800000;
3025///
3026/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003027static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003028GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003029 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3030 DAG.getConstant(0x007fffff, MVT::i32));
3031 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3032 DAG.getConstant(0x3f800000, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003033 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003034}
3035
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003036/// GetExponent - Get the exponent:
3037///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003038/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003039///
3040/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003041static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003042GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003043 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003044 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3045 DAG.getConstant(0x7f800000, MVT::i32));
3046 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003047 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003048 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3049 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003050 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003051}
3052
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003053/// getF32Constant - Get 32-bit floating point constant.
3054static SDValue
3055getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003056 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003057}
3058
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003059/// Inlined utility function to implement binary input atomic intrinsics for
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003060/// visitIntrinsicCall: I is a call instruction
3061/// Op is the associated NodeType for I
3062const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003063SelectionDAGBuilder::implVisitBinaryAtomic(const CallInst& I,
3064 ISD::NodeType Op) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003065 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003066 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00003067 DAG.getAtomic(Op, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00003068 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003069 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00003070 getValue(I.getArgOperand(0)),
3071 getValue(I.getArgOperand(1)),
3072 I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003073 setValue(&I, L);
3074 DAG.setRoot(L.getValue(1));
3075 return 0;
3076}
3077
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003078// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00003079const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003080SelectionDAGBuilder::implVisitAluOverflow(const CallInst &I, ISD::NodeType Op) {
Gabor Greif0635f352010-06-25 09:38:13 +00003081 SDValue Op1 = getValue(I.getArgOperand(0));
3082 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74c37652008-12-09 22:08:41 +00003083
Owen Anderson825b72b2009-08-11 20:47:22 +00003084 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Bill Wendling4533cac2010-01-28 21:51:40 +00003085 setValue(&I, DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2));
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003086 return 0;
3087}
Bill Wendling74c37652008-12-09 22:08:41 +00003088
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003089/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3090/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003091void
Dan Gohman46510a72010-04-15 01:51:59 +00003092SelectionDAGBuilder::visitExp(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003093 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003094 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003095
Gabor Greif0635f352010-06-25 09:38:13 +00003096 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003097 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003098 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003099
3100 // Put the exponent in the right bit position for later addition to the
3101 // final result:
3102 //
3103 // #define LOG2OFe 1.4426950f
3104 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003105 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003106 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003107 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003108
3109 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003110 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3111 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003112
3113 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003114 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003115 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003116
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003117 if (LimitFloatPrecision <= 6) {
3118 // For floating-point precision of 6:
3119 //
3120 // TwoToFractionalPartOfX =
3121 // 0.997535578f +
3122 // (0.735607626f + 0.252464424f * x) * x;
3123 //
3124 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003125 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003126 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003127 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003128 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003129 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3130 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003131 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003132 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003133
3134 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003135 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003136 TwoToFracPartOfX, IntegerPartOfX);
3137
Owen Anderson825b72b2009-08-11 20:47:22 +00003138 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003139 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3140 // For floating-point precision of 12:
3141 //
3142 // TwoToFractionalPartOfX =
3143 // 0.999892986f +
3144 // (0.696457318f +
3145 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3146 //
3147 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003148 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003149 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003150 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003151 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003152 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3153 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003154 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003155 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3156 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003157 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003158 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003159
3160 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003161 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003162 TwoToFracPartOfX, IntegerPartOfX);
3163
Owen Anderson825b72b2009-08-11 20:47:22 +00003164 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003165 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3166 // For floating-point precision of 18:
3167 //
3168 // TwoToFractionalPartOfX =
3169 // 0.999999982f +
3170 // (0.693148872f +
3171 // (0.240227044f +
3172 // (0.554906021e-1f +
3173 // (0.961591928e-2f +
3174 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3175 //
3176 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003177 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003178 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003179 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003180 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003181 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3182 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003183 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003184 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3185 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003186 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003187 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3188 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003189 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003190 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3191 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003192 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003193 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3194 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003195 getF32Constant(DAG, 0x3f800000));
Scott Michelfdc40a02009-02-17 22:15:04 +00003196 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003197 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003198
3199 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003200 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003201 TwoToFracPartOfX, IntegerPartOfX);
3202
Owen Anderson825b72b2009-08-11 20:47:22 +00003203 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003204 }
3205 } else {
3206 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003207 result = DAG.getNode(ISD::FEXP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003208 getValue(I.getArgOperand(0)).getValueType(),
3209 getValue(I.getArgOperand(0)));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003210 }
3211
Dale Johannesen59e577f2008-09-05 18:38:42 +00003212 setValue(&I, result);
3213}
3214
Bill Wendling39150252008-09-09 20:39:27 +00003215/// visitLog - Lower a log intrinsic. Handles the special sequences for
3216/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003217void
Dan Gohman46510a72010-04-15 01:51:59 +00003218SelectionDAGBuilder::visitLog(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003219 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003220 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003221
Gabor Greif0635f352010-06-25 09:38:13 +00003222 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003223 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003224 SDValue Op = getValue(I.getArgOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003225 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003226
3227 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003228 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003229 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003230 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003231
3232 // Get the significand and build it into a floating-point number with
3233 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003234 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003235
3236 if (LimitFloatPrecision <= 6) {
3237 // For floating-point precision of 6:
3238 //
3239 // LogofMantissa =
3240 // -1.1609546f +
3241 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003242 //
Bill Wendling39150252008-09-09 20:39:27 +00003243 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003244 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003245 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003246 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003247 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003248 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3249 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003250 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003251
Scott Michelfdc40a02009-02-17 22:15:04 +00003252 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003253 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003254 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3255 // For floating-point precision of 12:
3256 //
3257 // LogOfMantissa =
3258 // -1.7417939f +
3259 // (2.8212026f +
3260 // (-1.4699568f +
3261 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3262 //
3263 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003264 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003265 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003266 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003267 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003268 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3269 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003270 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003271 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3272 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003273 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003274 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3275 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003276 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003277
Scott Michelfdc40a02009-02-17 22:15:04 +00003278 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003279 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003280 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3281 // For floating-point precision of 18:
3282 //
3283 // LogOfMantissa =
3284 // -2.1072184f +
3285 // (4.2372794f +
3286 // (-3.7029485f +
3287 // (2.2781945f +
3288 // (-0.87823314f +
3289 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3290 //
3291 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003292 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003293 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003294 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003295 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003296 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3297 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003298 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003299 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3300 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003301 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003302 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3303 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003304 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003305 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3306 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003307 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003308 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3309 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003310 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003311
Scott Michelfdc40a02009-02-17 22:15:04 +00003312 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003313 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003314 }
3315 } else {
3316 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003317 result = DAG.getNode(ISD::FLOG, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003318 getValue(I.getArgOperand(0)).getValueType(),
3319 getValue(I.getArgOperand(0)));
Bill Wendling39150252008-09-09 20:39:27 +00003320 }
3321
Dale Johannesen59e577f2008-09-05 18:38:42 +00003322 setValue(&I, result);
3323}
3324
Bill Wendling3eb59402008-09-09 00:28:24 +00003325/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3326/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003327void
Dan Gohman46510a72010-04-15 01:51:59 +00003328SelectionDAGBuilder::visitLog2(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003329 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003330 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003331
Gabor Greif0635f352010-06-25 09:38:13 +00003332 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003333 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003334 SDValue Op = getValue(I.getArgOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003335 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003336
Bill Wendling39150252008-09-09 20:39:27 +00003337 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003338 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003339
Bill Wendling3eb59402008-09-09 00:28:24 +00003340 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003341 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003342 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003343
Bill Wendling3eb59402008-09-09 00:28:24 +00003344 // Different possible minimax approximations of significand in
3345 // floating-point for various degrees of accuracy over [1,2].
3346 if (LimitFloatPrecision <= 6) {
3347 // For floating-point precision of 6:
3348 //
3349 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3350 //
3351 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003352 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003353 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003354 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003355 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003356 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3357 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003358 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003359
Scott Michelfdc40a02009-02-17 22:15:04 +00003360 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003361 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003362 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3363 // For floating-point precision of 12:
3364 //
3365 // Log2ofMantissa =
3366 // -2.51285454f +
3367 // (4.07009056f +
3368 // (-2.12067489f +
3369 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003370 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003371 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003372 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003373 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003374 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003375 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003376 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3377 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003378 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003379 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3380 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003381 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003382 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3383 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003384 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003385
Scott Michelfdc40a02009-02-17 22:15:04 +00003386 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003387 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003388 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3389 // For floating-point precision of 18:
3390 //
3391 // Log2ofMantissa =
3392 // -3.0400495f +
3393 // (6.1129976f +
3394 // (-5.3420409f +
3395 // (3.2865683f +
3396 // (-1.2669343f +
3397 // (0.27515199f -
3398 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3399 //
3400 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003401 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003402 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003403 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003404 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003405 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3406 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003407 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003408 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3409 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003410 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003411 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3412 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003413 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003414 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3415 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003416 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003417 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3418 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003419 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003420
Scott Michelfdc40a02009-02-17 22:15:04 +00003421 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003422 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003423 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003424 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003425 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003426 result = DAG.getNode(ISD::FLOG2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003427 getValue(I.getArgOperand(0)).getValueType(),
3428 getValue(I.getArgOperand(0)));
Dale Johannesen853244f2008-09-05 23:49:37 +00003429 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003430
Dale Johannesen59e577f2008-09-05 18:38:42 +00003431 setValue(&I, result);
3432}
3433
Bill Wendling3eb59402008-09-09 00:28:24 +00003434/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3435/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003436void
Dan Gohman46510a72010-04-15 01:51:59 +00003437SelectionDAGBuilder::visitLog10(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003438 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003439 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003440
Gabor Greif0635f352010-06-25 09:38:13 +00003441 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003442 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003443 SDValue Op = getValue(I.getArgOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003444 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003445
Bill Wendling39150252008-09-09 20:39:27 +00003446 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00003447 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003448 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003449 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003450
3451 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003452 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003453 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003454
3455 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003456 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003457 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003458 // Log10ofMantissa =
3459 // -0.50419619f +
3460 // (0.60948995f - 0.10380950f * x) * x;
3461 //
3462 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003463 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003464 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00003465 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003466 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00003467 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3468 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003469 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003470
Scott Michelfdc40a02009-02-17 22:15:04 +00003471 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003472 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003473 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3474 // For floating-point precision of 12:
3475 //
3476 // Log10ofMantissa =
3477 // -0.64831180f +
3478 // (0.91751397f +
3479 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3480 //
3481 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003482 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003483 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00003484 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003485 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003486 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3487 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003488 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00003489 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3490 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003491 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00003492
Scott Michelfdc40a02009-02-17 22:15:04 +00003493 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003494 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003495 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003496 // For floating-point precision of 18:
3497 //
3498 // Log10ofMantissa =
3499 // -0.84299375f +
3500 // (1.5327582f +
3501 // (-1.0688956f +
3502 // (0.49102474f +
3503 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
3504 //
3505 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003506 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003507 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00003508 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003509 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00003510 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3511 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003512 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00003513 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3514 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003515 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00003516 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3517 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003518 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003519 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3520 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003521 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003522
Scott Michelfdc40a02009-02-17 22:15:04 +00003523 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003524 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003525 }
Dale Johannesen852680a2008-09-05 21:27:19 +00003526 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003527 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003528 result = DAG.getNode(ISD::FLOG10, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003529 getValue(I.getArgOperand(0)).getValueType(),
3530 getValue(I.getArgOperand(0)));
Dale Johannesen852680a2008-09-05 21:27:19 +00003531 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003532
Dale Johannesen59e577f2008-09-05 18:38:42 +00003533 setValue(&I, result);
3534}
3535
Bill Wendlinge10c8142008-09-09 22:39:21 +00003536/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
3537/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00003538void
Dan Gohman46510a72010-04-15 01:51:59 +00003539SelectionDAGBuilder::visitExp2(const CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00003540 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003541 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00003542
Gabor Greif0635f352010-06-25 09:38:13 +00003543 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00003544 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003545 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003546
Owen Anderson825b72b2009-08-11 20:47:22 +00003547 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003548
3549 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003550 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3551 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003552
3553 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003554 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003555 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003556
3557 if (LimitFloatPrecision <= 6) {
3558 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003559 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00003560 // TwoToFractionalPartOfX =
3561 // 0.997535578f +
3562 // (0.735607626f + 0.252464424f * x) * x;
3563 //
3564 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003565 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003566 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003567 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003568 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003569 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3570 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003571 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003572 SDValue t6 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003573 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003574 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003575
Scott Michelfdc40a02009-02-17 22:15:04 +00003576 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003577 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003578 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3579 // For floating-point precision of 12:
3580 //
3581 // TwoToFractionalPartOfX =
3582 // 0.999892986f +
3583 // (0.696457318f +
3584 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3585 //
3586 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003587 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003588 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003589 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003590 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003591 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3592 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003593 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003594 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3595 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003596 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003597 SDValue t8 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003598 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003599 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003600
Scott Michelfdc40a02009-02-17 22:15:04 +00003601 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003602 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003603 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3604 // For floating-point precision of 18:
3605 //
3606 // TwoToFractionalPartOfX =
3607 // 0.999999982f +
3608 // (0.693148872f +
3609 // (0.240227044f +
3610 // (0.554906021e-1f +
3611 // (0.961591928e-2f +
3612 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3613 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003614 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003615 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003616 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003617 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003618 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3619 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003620 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003621 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3622 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003623 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003624 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3625 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003626 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003627 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3628 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003629 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003630 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3631 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003632 getF32Constant(DAG, 0x3f800000));
Owen Anderson825b72b2009-08-11 20:47:22 +00003633 SDValue t14 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003634 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003635 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003636
Scott Michelfdc40a02009-02-17 22:15:04 +00003637 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003638 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003639 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00003640 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003641 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003642 result = DAG.getNode(ISD::FEXP2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003643 getValue(I.getArgOperand(0)).getValueType(),
3644 getValue(I.getArgOperand(0)));
Dale Johannesen601d3c02008-09-05 01:48:15 +00003645 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00003646
Dale Johannesen601d3c02008-09-05 01:48:15 +00003647 setValue(&I, result);
3648}
3649
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003650/// visitPow - Lower a pow intrinsic. Handles the special sequences for
3651/// limited-precision mode with x == 10.0f.
3652void
Dan Gohman46510a72010-04-15 01:51:59 +00003653SelectionDAGBuilder::visitPow(const CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003654 SDValue result;
Gabor Greif0635f352010-06-25 09:38:13 +00003655 const Value *Val = I.getArgOperand(0);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003656 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003657 bool IsExp10 = false;
3658
Owen Anderson825b72b2009-08-11 20:47:22 +00003659 if (getValue(Val).getValueType() == MVT::f32 &&
Gabor Greif0635f352010-06-25 09:38:13 +00003660 getValue(I.getArgOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003661 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3662 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
3663 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
3664 APFloat Ten(10.0f);
3665 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
3666 }
3667 }
3668 }
3669
3670 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003671 SDValue Op = getValue(I.getArgOperand(1));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003672
3673 // Put the exponent in the right bit position for later addition to the
3674 // final result:
3675 //
3676 // #define LOG2OF10 3.3219281f
3677 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00003678 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003679 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00003680 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003681
3682 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003683 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3684 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003685
3686 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003687 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003688 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003689
3690 if (LimitFloatPrecision <= 6) {
3691 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003692 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003693 // twoToFractionalPartOfX =
3694 // 0.997535578f +
3695 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003696 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003697 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003698 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003699 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003700 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003701 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003702 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3703 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003704 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003705 SDValue t6 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003706 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003707 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003708
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003709 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003710 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003711 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3712 // For floating-point precision of 12:
3713 //
3714 // TwoToFractionalPartOfX =
3715 // 0.999892986f +
3716 // (0.696457318f +
3717 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3718 //
3719 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003720 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003721 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003722 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003723 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003724 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3725 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003726 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003727 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3728 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003729 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003730 SDValue t8 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003731 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003732 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003733
Scott Michelfdc40a02009-02-17 22:15:04 +00003734 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003735 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003736 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3737 // For floating-point precision of 18:
3738 //
3739 // TwoToFractionalPartOfX =
3740 // 0.999999982f +
3741 // (0.693148872f +
3742 // (0.240227044f +
3743 // (0.554906021e-1f +
3744 // (0.961591928e-2f +
3745 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3746 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003747 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003748 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003749 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003750 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003751 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3752 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003753 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003754 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3755 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003756 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003757 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3758 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003759 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003760 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3761 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003762 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003763 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3764 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003765 getF32Constant(DAG, 0x3f800000));
Owen Anderson825b72b2009-08-11 20:47:22 +00003766 SDValue t14 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003767 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003768 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003769
Scott Michelfdc40a02009-02-17 22:15:04 +00003770 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003771 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003772 }
3773 } else {
3774 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003775 result = DAG.getNode(ISD::FPOW, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003776 getValue(I.getArgOperand(0)).getValueType(),
3777 getValue(I.getArgOperand(0)),
3778 getValue(I.getArgOperand(1)));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003779 }
3780
3781 setValue(&I, result);
3782}
3783
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003784
3785/// ExpandPowI - Expand a llvm.powi intrinsic.
3786static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
3787 SelectionDAG &DAG) {
3788 // If RHS is a constant, we can expand this out to a multiplication tree,
3789 // otherwise we end up lowering to a call to __powidf2 (for example). When
3790 // optimizing for size, we only want to do this if the expansion would produce
3791 // a small number of multiplies, otherwise we do the full expansion.
3792 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3793 // Get the exponent as a positive value.
3794 unsigned Val = RHSC->getSExtValue();
3795 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003796
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003797 // powi(x, 0) -> 1.0
3798 if (Val == 0)
3799 return DAG.getConstantFP(1.0, LHS.getValueType());
3800
Dan Gohmanae541aa2010-04-15 04:33:49 +00003801 const Function *F = DAG.getMachineFunction().getFunction();
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003802 if (!F->hasFnAttr(Attribute::OptimizeForSize) ||
3803 // If optimizing for size, don't insert too many multiplies. This
3804 // inserts up to 5 multiplies.
3805 CountPopulation_32(Val)+Log2_32(Val) < 7) {
3806 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003807 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003808 // powi(x,15) generates one more multiply than it should), but this has
3809 // the benefit of being both really simple and much better than a libcall.
3810 SDValue Res; // Logically starts equal to 1.0
3811 SDValue CurSquare = LHS;
3812 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00003813 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003814 if (Res.getNode())
3815 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
3816 else
3817 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00003818 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003819
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003820 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
3821 CurSquare, CurSquare);
3822 Val >>= 1;
3823 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003824
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003825 // If the original was negative, invert the result, producing 1/(x*x*x).
3826 if (RHSC->getSExtValue() < 0)
3827 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
3828 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
3829 return Res;
3830 }
3831 }
3832
3833 // Otherwise, expand to a libcall.
3834 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
3835}
3836
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003837/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
3838/// argument, create the corresponding DBG_VALUE machine instruction for it now.
3839/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003840bool
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003841SelectionDAGBuilder::EmitFuncArgumentDbgValue(const DbgValueInst &DI,
3842 const Value *V, MDNode *Variable,
Dan Gohman5d11ea32010-05-01 00:33:16 +00003843 uint64_t Offset,
3844 const SDValue &N) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003845 if (!isa<Argument>(V))
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003846 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003847
Devang Patel719f6a92010-04-29 20:40:36 +00003848 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela83ce982010-04-29 18:50:36 +00003849 // Ignore inlined function arguments here.
3850 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00003851 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00003852 return false;
3853
Dan Gohman84023e02010-07-10 09:00:22 +00003854 MachineBasicBlock *MBB = FuncInfo.MBB;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003855 if (MBB != &MF.front())
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003856 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003857
3858 unsigned Reg = 0;
3859 if (N.getOpcode() == ISD::CopyFromReg) {
3860 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
Evan Cheng1deef272010-04-29 00:59:34 +00003861 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003862 MachineRegisterInfo &RegInfo = MF.getRegInfo();
3863 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
3864 if (PR)
3865 Reg = PR;
3866 }
3867 }
3868
Evan Chenga36acad2010-04-29 06:33:38 +00003869 if (!Reg) {
3870 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
3871 if (VMI == FuncInfo.ValueMap.end())
3872 return false;
3873 Reg = VMI->second;
3874 }
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003875
3876 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
3877 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
3878 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00003879 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003880 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00003881 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00003882}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003883
Douglas Gregor7d9663c2010-05-11 06:17:44 +00003884// VisualStudio defines setjmp as _setjmp
3885#if defined(_MSC_VER) && defined(setjmp)
3886#define setjmp_undefined_for_visual_studio
3887#undef setjmp
3888#endif
3889
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003890/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
3891/// we want to emit this as a call to a named external function, return the name
3892/// otherwise lower it and return null.
3893const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003894SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00003895 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00003896 SDValue Res;
3897
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003898 switch (Intrinsic) {
3899 default:
3900 // By default, turn this into a target intrinsic node.
3901 visitTargetIntrinsic(I, Intrinsic);
3902 return 0;
3903 case Intrinsic::vastart: visitVAStart(I); return 0;
3904 case Intrinsic::vaend: visitVAEnd(I); return 0;
3905 case Intrinsic::vacopy: visitVACopy(I); return 0;
3906 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00003907 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00003908 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003909 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00003910 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00003911 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00003912 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003913 return 0;
3914 case Intrinsic::setjmp:
3915 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003916 case Intrinsic::longjmp:
3917 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattner824b9582008-11-21 16:42:48 +00003918 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00003919 // Assert for address < 256 since we support only user defined address
3920 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00003921 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00003922 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00003923 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00003924 < 256 &&
3925 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00003926 SDValue Op1 = getValue(I.getArgOperand(0));
3927 SDValue Op2 = getValue(I.getArgOperand(1));
3928 SDValue Op3 = getValue(I.getArgOperand(2));
3929 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
3930 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00003931 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Gabor Greif0635f352010-06-25 09:38:13 +00003932 I.getArgOperand(0), 0, I.getArgOperand(1), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003933 return 0;
3934 }
Chris Lattner824b9582008-11-21 16:42:48 +00003935 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00003936 // Assert for address < 256 since we support only user defined address
3937 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00003938 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00003939 < 256 &&
3940 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00003941 SDValue Op1 = getValue(I.getArgOperand(0));
3942 SDValue Op2 = getValue(I.getArgOperand(1));
3943 SDValue Op3 = getValue(I.getArgOperand(2));
3944 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
3945 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00003946 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Gabor Greif0635f352010-06-25 09:38:13 +00003947 I.getArgOperand(0), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003948 return 0;
3949 }
Chris Lattner824b9582008-11-21 16:42:48 +00003950 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00003951 // Assert for address < 256 since we support only user defined address
3952 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00003953 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00003954 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00003955 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00003956 < 256 &&
3957 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00003958 SDValue Op1 = getValue(I.getArgOperand(0));
3959 SDValue Op2 = getValue(I.getArgOperand(1));
3960 SDValue Op3 = getValue(I.getArgOperand(2));
3961 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
3962 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003963
3964 // If the source and destination are known to not be aliases, we can
3965 // lower memmove as memcpy.
3966 uint64_t Size = -1ULL;
3967 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op3))
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003968 Size = C->getZExtValue();
Gabor Greif0635f352010-06-25 09:38:13 +00003969 if (AA->alias(I.getArgOperand(0), Size, I.getArgOperand(1), Size) ==
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003970 AliasAnalysis::NoAlias) {
Mon P Wang20adc9d2010-04-04 03:10:48 +00003971 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Eric Christopher723a05a2010-07-14 23:41:32 +00003972 false, I.getArgOperand(0), 0,
3973 I.getArgOperand(1), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003974 return 0;
3975 }
3976
Mon P Wang20adc9d2010-04-04 03:10:48 +00003977 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Gabor Greif0635f352010-06-25 09:38:13 +00003978 I.getArgOperand(0), 0, I.getArgOperand(1), 0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003979 return 0;
3980 }
Bill Wendling92c1e122009-02-13 02:16:35 +00003981 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00003982 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00003983 if (!DIVariable(DI.getVariable()).Verify())
Devang Patel7e1e31f2009-07-02 22:43:26 +00003984 return 0;
3985
Devang Patelac1ceb32009-10-09 22:42:28 +00003986 MDNode *Variable = DI.getVariable();
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00003987 // Parameters are handled specially.
Devang Patelf38c6c82010-04-28 23:24:13 +00003988 bool isParameter =
3989 DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable;
Dan Gohman46510a72010-04-15 01:51:59 +00003990 const Value *Address = DI.getAddress();
Dale Johannesen8ac38f22010-02-08 21:53:27 +00003991 if (!Address)
3992 return 0;
Dan Gohman46510a72010-04-15 01:51:59 +00003993 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
Devang Patel24f20e02009-08-22 17:12:53 +00003994 Address = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00003995 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00003996 if (AI) {
3997 // Don't handle byval arguments or VLAs, for example.
3998 // Non-byval arguments are handled here (they refer to the stack temporary
3999 // alloca at this point).
4000 DenseMap<const AllocaInst*, int>::iterator SI =
4001 FuncInfo.StaticAllocaMap.find(AI);
4002 if (SI == FuncInfo.StaticAllocaMap.end())
4003 return 0; // VLAs.
4004 int FI = SI->second;
Devang Patel70d75ca2009-11-12 19:02:56 +00004005
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004006 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4007 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4008 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
4009 }
4010
4011 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4012 // but do not always have a corresponding SDNode built. The SDNodeOrder
4013 // absolute, but not relative, values are different depending on whether
4014 // debug info exists.
4015 ++SDNodeOrder;
4016 SDValue &N = NodeMap[Address];
4017 SDDbgValue *SDV;
4018 if (N.getNode()) {
4019 if (isParameter && !AI) {
4020 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4021 if (FINode)
4022 // Byval parameter. We have a frame index at this point.
4023 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4024 0, dl, SDNodeOrder);
4025 else
4026 // Can't do anything with other non-AI cases yet. This might be a
4027 // parameter of a callee function that got inlined, for example.
4028 return 0;
4029 } else if (AI)
4030 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4031 0, dl, SDNodeOrder);
4032 else
4033 // Can't do anything with other non-AI cases yet.
4034 return 0;
4035 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4036 } else {
4037 // This isn't useful, but it shows what we're missing.
4038 SDV = DAG.getDbgValue(Variable, UndefValue::get(Address->getType()),
4039 0, dl, SDNodeOrder);
4040 DAG.AddDbgValue(SDV, 0, isParameter);
4041 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004042 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004043 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004044 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004045 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004046 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004047 return 0;
4048
4049 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004050 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004051 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004052 if (!V)
4053 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004054
4055 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4056 // but do not always have a corresponding SDNode built. The SDNodeOrder
4057 // absolute, but not relative, values are different depending on whether
4058 // debug info exists.
4059 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004060 SDDbgValue *SDV;
Devang Patel00190342010-03-15 19:15:44 +00004061 if (isa<ConstantInt>(V) || isa<ConstantFP>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004062 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4063 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004064 } else {
Devang Pateld47f3c82010-05-05 22:29:00 +00004065 bool createUndef = false;
4066 // FIXME : Why not use getValue() directly ?
Devang Patel9126c0d2010-06-01 19:59:01 +00004067 SDValue N = NodeMap[V];
4068 if (!N.getNode() && isa<Argument>(V))
4069 // Check unused arguments map.
4070 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004071 if (N.getNode()) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004072 if (!EmitFuncArgumentDbgValue(DI, V, Variable, Offset, N)) {
4073 SDV = DAG.getDbgValue(Variable, N.getNode(),
4074 N.getResNo(), Offset, dl, SDNodeOrder);
4075 DAG.AddDbgValue(SDV, N.getNode(), false);
4076 }
Devang Pateld47f3c82010-05-05 22:29:00 +00004077 } else if (isa<PHINode>(V) && !V->use_empty()) {
4078 SDValue N = getValue(V);
4079 if (N.getNode()) {
4080 if (!EmitFuncArgumentDbgValue(DI, V, Variable, Offset, N)) {
4081 SDV = DAG.getDbgValue(Variable, N.getNode(),
4082 N.getResNo(), Offset, dl, SDNodeOrder);
4083 DAG.AddDbgValue(SDV, N.getNode(), false);
4084 }
4085 } else
4086 createUndef = true;
4087 } else
4088 createUndef = true;
4089 if (createUndef) {
Devang Patel00190342010-03-15 19:15:44 +00004090 // We may expand this to cover more cases. One case where we have no
4091 // data available is an unreferenced parameter; we need this fallback.
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004092 SDV = DAG.getDbgValue(Variable, UndefValue::get(V->getType()),
4093 Offset, dl, SDNodeOrder);
4094 DAG.AddDbgValue(SDV, 0, false);
4095 }
Devang Patel00190342010-03-15 19:15:44 +00004096 }
4097
4098 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004099 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004100 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004101 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004102 // Don't handle byval struct arguments or VLAs, for example.
4103 if (!AI)
4104 return 0;
4105 DenseMap<const AllocaInst*, int>::iterator SI =
4106 FuncInfo.StaticAllocaMap.find(AI);
4107 if (SI == FuncInfo.StaticAllocaMap.end())
4108 return 0; // VLAs.
4109 int FI = SI->second;
Chris Lattnerde4845c2010-04-02 19:42:39 +00004110
Chris Lattner512063d2010-04-05 06:19:28 +00004111 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4112 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4113 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004114 return 0;
4115 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004116 case Intrinsic::eh_exception: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004117 // Insert the EXCEPTIONADDR instruction.
Dan Gohman84023e02010-07-10 09:00:22 +00004118 assert(FuncInfo.MBB->isLandingPad() &&
Dan Gohman99be8ae2010-04-19 22:41:47 +00004119 "Call to eh.exception not in landing pad!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004120 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004121 SDValue Ops[1];
4122 Ops[0] = DAG.getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004123 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, dl, VTs, Ops, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004124 setValue(&I, Op);
4125 DAG.setRoot(Op.getValue(1));
4126 return 0;
4127 }
4128
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004129 case Intrinsic::eh_selector: {
Dan Gohman84023e02010-07-10 09:00:22 +00004130 MachineBasicBlock *CallMBB = FuncInfo.MBB;
Chris Lattner512063d2010-04-05 06:19:28 +00004131 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Dan Gohman99be8ae2010-04-19 22:41:47 +00004132 if (CallMBB->isLandingPad())
4133 AddCatchInfo(I, &MMI, CallMBB);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004134 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004135#ifndef NDEBUG
Chris Lattner3a5815f2009-09-17 23:54:54 +00004136 FuncInfo.CatchInfoLost.insert(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004137#endif
Chris Lattner3a5815f2009-09-17 23:54:54 +00004138 // FIXME: Mark exception selector register as live in. Hack for PR1508.
4139 unsigned Reg = TLI.getExceptionSelectorRegister();
Dan Gohman84023e02010-07-10 09:00:22 +00004140 if (Reg) FuncInfo.MBB->addLiveIn(Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004141 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004142
Chris Lattner3a5815f2009-09-17 23:54:54 +00004143 // Insert the EHSELECTION instruction.
4144 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
4145 SDValue Ops[2];
Gabor Greif0635f352010-06-25 09:38:13 +00004146 Ops[0] = getValue(I.getArgOperand(0));
Chris Lattner3a5815f2009-09-17 23:54:54 +00004147 Ops[1] = getRoot();
4148 SDValue Op = DAG.getNode(ISD::EHSELECTION, dl, VTs, Ops, 2);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004149 DAG.setRoot(Op.getValue(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00004150 setValue(&I, DAG.getSExtOrTrunc(Op, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004151 return 0;
4152 }
4153
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004154 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004155 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004156 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004157 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4158 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004159 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004160 return 0;
4161 }
4162
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004163 case Intrinsic::eh_return_i32:
4164 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004165 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4166 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4167 MVT::Other,
4168 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004169 getValue(I.getArgOperand(0)),
4170 getValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004171 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004172 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004173 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004174 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004175 case Intrinsic::eh_dwarf_cfa: {
Gabor Greif0635f352010-06-25 09:38:13 +00004176 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004177 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004178 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004179 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004180 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004181 TLI.getPointerTy()),
4182 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004183 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004184 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004185 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004186 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4187 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004188 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004189 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004190 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004191 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004192 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004193 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004194 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004195
Chris Lattner512063d2010-04-05 06:19:28 +00004196 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004197 return 0;
4198 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004199 case Intrinsic::eh_sjlj_setjmp: {
4200 setValue(&I, DAG.getNode(ISD::EH_SJLJ_SETJMP, dl, MVT::i32, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004201 getValue(I.getArgOperand(0))));
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004202 return 0;
4203 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004204 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004205 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
4206 getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004207 getValue(I.getArgOperand(0))));
Jim Grosbach5eb19512010-05-22 01:06:18 +00004208 return 0;
4209 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004210
Mon P Wang77cdf302008-11-10 20:54:11 +00004211 case Intrinsic::convertff:
4212 case Intrinsic::convertfsi:
4213 case Intrinsic::convertfui:
4214 case Intrinsic::convertsif:
4215 case Intrinsic::convertuif:
4216 case Intrinsic::convertss:
4217 case Intrinsic::convertsu:
4218 case Intrinsic::convertus:
4219 case Intrinsic::convertuu: {
4220 ISD::CvtCode Code = ISD::CVT_INVALID;
4221 switch (Intrinsic) {
4222 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4223 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4224 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4225 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4226 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4227 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4228 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4229 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4230 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4231 }
Owen Andersone50ed302009-08-10 22:56:29 +00004232 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00004233 const Value *Op1 = I.getArgOperand(0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004234 Res = DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
4235 DAG.getValueType(DestVT),
4236 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00004237 getValue(I.getArgOperand(1)),
4238 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004239 Code);
4240 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004241 return 0;
4242 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004243 case Intrinsic::sqrt:
Bill Wendling4533cac2010-01-28 21:51:40 +00004244 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004245 getValue(I.getArgOperand(0)).getValueType(),
4246 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004247 return 0;
4248 case Intrinsic::powi:
Gabor Greif0635f352010-06-25 09:38:13 +00004249 setValue(&I, ExpandPowI(dl, getValue(I.getArgOperand(0)),
4250 getValue(I.getArgOperand(1)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004251 return 0;
4252 case Intrinsic::sin:
Bill Wendling4533cac2010-01-28 21:51:40 +00004253 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004254 getValue(I.getArgOperand(0)).getValueType(),
4255 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004256 return 0;
4257 case Intrinsic::cos:
Bill Wendling4533cac2010-01-28 21:51:40 +00004258 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004259 getValue(I.getArgOperand(0)).getValueType(),
4260 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004261 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004262 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004263 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004264 return 0;
4265 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004266 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004267 return 0;
4268 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004269 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004270 return 0;
4271 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004272 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004273 return 0;
4274 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004275 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004276 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004277 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004278 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004279 return 0;
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004280 case Intrinsic::convert_to_fp16:
4281 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004282 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004283 return 0;
4284 case Intrinsic::convert_from_fp16:
4285 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004286 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004287 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004288 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00004289 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004290 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004291 return 0;
4292 }
4293 case Intrinsic::readcyclecounter: {
4294 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004295 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4296 DAG.getVTList(MVT::i64, MVT::Other),
4297 &Op, 1);
4298 setValue(&I, Res);
4299 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004300 return 0;
4301 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004302 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004303 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004304 getValue(I.getArgOperand(0)).getValueType(),
4305 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004306 return 0;
4307 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004308 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004309 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004310 setValue(&I, DAG.getNode(ISD::CTTZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004311 return 0;
4312 }
4313 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004314 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004315 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004316 setValue(&I, DAG.getNode(ISD::CTLZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004317 return 0;
4318 }
4319 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00004320 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004321 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004322 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004323 return 0;
4324 }
4325 case Intrinsic::stacksave: {
4326 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004327 Res = DAG.getNode(ISD::STACKSAVE, dl,
4328 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
4329 setValue(&I, Res);
4330 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004331 return 0;
4332 }
4333 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00004334 Res = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004335 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004336 return 0;
4337 }
Bill Wendling57344502008-11-18 11:01:33 +00004338 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004339 // Emit code into the DAG to store the stack guard onto the stack.
4340 MachineFunction &MF = DAG.getMachineFunction();
4341 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004342 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004343
Gabor Greif0635f352010-06-25 09:38:13 +00004344 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
4345 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004346
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004347 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004348 MFI->setStackProtectorIndex(FI);
4349
4350 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4351
4352 // Store the stack protector onto the stack.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004353 Res = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
4354 PseudoSourceValue::getFixedStack(FI),
David Greene1e559442010-02-15 17:00:31 +00004355 0, true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004356 setValue(&I, Res);
4357 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00004358 return 0;
4359 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00004360 case Intrinsic::objectsize: {
4361 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00004362 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00004363
4364 assert(CI && "Non-constant type in __builtin_object_size?");
4365
Gabor Greif0635f352010-06-25 09:38:13 +00004366 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00004367 EVT Ty = Arg.getValueType();
4368
Dan Gohmane368b462010-06-18 14:22:04 +00004369 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004370 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004371 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004372 Res = DAG.getConstant(0, Ty);
4373
4374 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004375 return 0;
4376 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004377 case Intrinsic::var_annotation:
4378 // Discard annotate attributes
4379 return 0;
4380
4381 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00004382 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004383
4384 SDValue Ops[6];
4385 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004386 Ops[1] = getValue(I.getArgOperand(0));
4387 Ops[2] = getValue(I.getArgOperand(1));
4388 Ops[3] = getValue(I.getArgOperand(2));
4389 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004390 Ops[5] = DAG.getSrcValue(F);
4391
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004392 Res = DAG.getNode(ISD::TRAMPOLINE, dl,
4393 DAG.getVTList(TLI.getPointerTy(), MVT::Other),
4394 Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004395
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004396 setValue(&I, Res);
4397 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004398 return 0;
4399 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004400 case Intrinsic::gcroot:
4401 if (GFI) {
Gabor Greif0635f352010-06-25 09:38:13 +00004402 const Value *Alloca = I.getArgOperand(0);
4403 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004404
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004405 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
4406 GFI->addStackRoot(FI->getIndex(), TypeMap);
4407 }
4408 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004409 case Intrinsic::gcread:
4410 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00004411 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004412 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004413 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00004414 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004415 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004416 case Intrinsic::trap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004417 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004418 return 0;
Bill Wendlingef375462008-11-21 02:38:44 +00004419 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00004420 return implVisitAluOverflow(I, ISD::UADDO);
4421 case Intrinsic::sadd_with_overflow:
4422 return implVisitAluOverflow(I, ISD::SADDO);
4423 case Intrinsic::usub_with_overflow:
4424 return implVisitAluOverflow(I, ISD::USUBO);
4425 case Intrinsic::ssub_with_overflow:
4426 return implVisitAluOverflow(I, ISD::SSUBO);
4427 case Intrinsic::umul_with_overflow:
4428 return implVisitAluOverflow(I, ISD::UMULO);
4429 case Intrinsic::smul_with_overflow:
4430 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00004431
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004432 case Intrinsic::prefetch: {
4433 SDValue Ops[4];
4434 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004435 Ops[1] = getValue(I.getArgOperand(0));
4436 Ops[2] = getValue(I.getArgOperand(1));
4437 Ops[3] = getValue(I.getArgOperand(2));
Bill Wendling4533cac2010-01-28 21:51:40 +00004438 DAG.setRoot(DAG.getNode(ISD::PREFETCH, dl, MVT::Other, &Ops[0], 4));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004439 return 0;
4440 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004441
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004442 case Intrinsic::memory_barrier: {
4443 SDValue Ops[6];
4444 Ops[0] = getRoot();
4445 for (int x = 1; x < 6; ++x)
Gabor Greif0635f352010-06-25 09:38:13 +00004446 Ops[x] = getValue(I.getArgOperand(x - 1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004447
Bill Wendling4533cac2010-01-28 21:51:40 +00004448 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, dl, MVT::Other, &Ops[0], 6));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004449 return 0;
4450 }
4451 case Intrinsic::atomic_cmp_swap: {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004452 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004453 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00004454 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00004455 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004456 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00004457 getValue(I.getArgOperand(0)),
4458 getValue(I.getArgOperand(1)),
4459 getValue(I.getArgOperand(2)),
4460 I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004461 setValue(&I, L);
4462 DAG.setRoot(L.getValue(1));
4463 return 0;
4464 }
4465 case Intrinsic::atomic_load_add:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004466 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_ADD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004467 case Intrinsic::atomic_load_sub:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004468 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004469 case Intrinsic::atomic_load_or:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004470 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_OR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004471 case Intrinsic::atomic_load_xor:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004472 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_XOR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004473 case Intrinsic::atomic_load_and:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004474 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_AND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004475 case Intrinsic::atomic_load_nand:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004476 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_NAND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004477 case Intrinsic::atomic_load_max:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004478 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004479 case Intrinsic::atomic_load_min:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004480 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004481 case Intrinsic::atomic_load_umin:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004482 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004483 case Intrinsic::atomic_load_umax:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004484 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004485 case Intrinsic::atomic_swap:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004486 return implVisitBinaryAtomic(I, ISD::ATOMIC_SWAP);
Duncan Sandsf07c9492009-11-10 09:08:09 +00004487
4488 case Intrinsic::invariant_start:
4489 case Intrinsic::lifetime_start:
4490 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00004491 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00004492 return 0;
4493 case Intrinsic::invariant_end:
4494 case Intrinsic::lifetime_end:
4495 // Discard region information.
4496 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004497 }
4498}
4499
Dan Gohman46510a72010-04-15 01:51:59 +00004500void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00004501 bool isTailCall,
4502 MachineBasicBlock *LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004503 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
4504 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004505 const Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00004506 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00004507 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004508
4509 TargetLowering::ArgListTy Args;
4510 TargetLowering::ArgListEntry Entry;
4511 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004512
4513 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00004514 SmallVector<ISD::OutputArg, 4> Outs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004515 SmallVector<uint64_t, 4> Offsets;
Dan Gohman84023e02010-07-10 09:00:22 +00004516 GetReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
4517 Outs, TLI, &Offsets);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004518
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004519 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Dan Gohman84023e02010-07-10 09:00:22 +00004520 FTy->isVarArg(), Outs, FTy->getContext());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004521
4522 SDValue DemoteStackSlot;
4523
4524 if (!CanLowerReturn) {
4525 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
4526 FTy->getReturnType());
4527 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
4528 FTy->getReturnType());
4529 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00004530 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004531 const Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
4532
4533 DemoteStackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
4534 Entry.Node = DemoteStackSlot;
4535 Entry.Ty = StackSlotPtrType;
4536 Entry.isSExt = false;
4537 Entry.isZExt = false;
4538 Entry.isInReg = false;
4539 Entry.isSRet = true;
4540 Entry.isNest = false;
4541 Entry.isByVal = false;
4542 Entry.Alignment = Align;
4543 Args.push_back(Entry);
4544 RetTy = Type::getVoidTy(FTy->getContext());
4545 }
4546
Dan Gohman46510a72010-04-15 01:51:59 +00004547 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004548 i != e; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004549 SDValue ArgNode = getValue(*i);
4550 Entry.Node = ArgNode; Entry.Ty = (*i)->getType();
4551
4552 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00004553 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
4554 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
4555 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
4556 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
4557 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
4558 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004559 Entry.Alignment = CS.getParamAlignment(attrInd);
4560 Args.push_back(Entry);
4561 }
4562
Chris Lattner512063d2010-04-05 06:19:28 +00004563 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004564 // Insert a label before the invoke call to mark the try range. This can be
4565 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004566 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00004567
Jim Grosbachca752c92010-01-28 01:45:32 +00004568 // For SjLj, keep track of which landing pads go with which invokes
4569 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00004570 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00004571 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00004572 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Jim Grosbachca752c92010-01-28 01:45:32 +00004573 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00004574 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00004575 }
4576
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004577 // Both PendingLoads and PendingExports must be flushed here;
4578 // this call might not return.
4579 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00004580 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004581 }
4582
Dan Gohman98ca4f22009-08-05 01:29:28 +00004583 // Check if target-independent constraints permit a tail call here.
4584 // Target-dependent constraints are checked within TLI.LowerCallTo.
4585 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00004586 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00004587 isTailCall = false;
4588
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004589 std::pair<SDValue,SDValue> Result =
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004590 TLI.LowerCallTo(getRoot(), RetTy,
Devang Patel05988662008-09-25 21:00:45 +00004591 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004592 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00004593 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004594 CS.getCallingConv(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00004595 isTailCall,
4596 !CS.getInstruction()->use_empty(),
Bill Wendling46ada192010-03-02 01:55:18 +00004597 Callee, Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004598 assert((isTailCall || Result.second.getNode()) &&
4599 "Non-null chain expected with non-tail call!");
4600 assert((Result.second.getNode() || !Result.first.getNode()) &&
4601 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00004602 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004603 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00004604 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004605 // The instruction result is the result of loading from the
4606 // hidden sret parameter.
4607 SmallVector<EVT, 1> PVTs;
4608 const Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
4609
4610 ComputeValueVTs(TLI, PtrRetTy, PVTs);
4611 assert(PVTs.size() == 1 && "Pointers should fit in one register");
4612 EVT PtrVT = PVTs[0];
Dan Gohman84023e02010-07-10 09:00:22 +00004613 unsigned NumValues = Outs.size();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004614 SmallVector<SDValue, 4> Values(NumValues);
4615 SmallVector<SDValue, 4> Chains(NumValues);
4616
4617 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00004618 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
4619 DemoteStackSlot,
4620 DAG.getConstant(Offsets[i], PtrVT));
Dan Gohman84023e02010-07-10 09:00:22 +00004621 SDValue L = DAG.getLoad(Outs[i].VT, getCurDebugLoc(), Result.second,
David Greene1e559442010-02-15 17:00:31 +00004622 Add, NULL, Offsets[i], false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004623 Values[i] = L;
4624 Chains[i] = L.getValue(1);
4625 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004626
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004627 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
4628 MVT::Other, &Chains[0], NumValues);
4629 PendingLoads.push_back(Chain);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004630
4631 // Collect the legal value parts into potentially illegal values
4632 // that correspond to the original function's return values.
4633 SmallVector<EVT, 4> RetTys;
4634 RetTy = FTy->getReturnType();
4635 ComputeValueVTs(TLI, RetTy, RetTys);
4636 ISD::NodeType AssertOp = ISD::DELETED_NODE;
4637 SmallVector<SDValue, 4> ReturnValues;
4638 unsigned CurReg = 0;
4639 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
4640 EVT VT = RetTys[I];
4641 EVT RegisterVT = TLI.getRegisterType(RetTy->getContext(), VT);
4642 unsigned NumRegs = TLI.getNumRegisters(RetTy->getContext(), VT);
4643
4644 SDValue ReturnValue =
Bill Wendling46ada192010-03-02 01:55:18 +00004645 getCopyFromParts(DAG, getCurDebugLoc(), &Values[CurReg], NumRegs,
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004646 RegisterVT, VT, AssertOp);
4647 ReturnValues.push_back(ReturnValue);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004648 CurReg += NumRegs;
4649 }
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004650
Bill Wendling4533cac2010-01-28 21:51:40 +00004651 setValue(CS.getInstruction(),
4652 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
4653 DAG.getVTList(&RetTys[0], RetTys.size()),
4654 &ReturnValues[0], ReturnValues.size()));
Bill Wendlinge80ae832009-12-22 00:50:32 +00004655
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004656 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004657
4658 // As a special case, a null chain means that a tail call has been emitted and
4659 // the DAG root is already updated.
Bill Wendling4533cac2010-01-28 21:51:40 +00004660 if (Result.second.getNode())
Dan Gohman98ca4f22009-08-05 01:29:28 +00004661 DAG.setRoot(Result.second);
Bill Wendling4533cac2010-01-28 21:51:40 +00004662 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00004663 HasTailCall = true;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004664
Chris Lattner512063d2010-04-05 06:19:28 +00004665 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004666 // Insert a label at the end of the invoke call to mark the try range. This
4667 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004668 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00004669 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004670
4671 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00004672 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004673 }
4674}
4675
Chris Lattner8047d9a2009-12-24 00:37:38 +00004676/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
4677/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00004678static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
4679 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00004680 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00004681 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004682 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00004683 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004684 if (C->isNullValue())
4685 continue;
4686 // Unknown instruction.
4687 return false;
4688 }
4689 return true;
4690}
4691
Dan Gohman46510a72010-04-15 01:51:59 +00004692static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
4693 const Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00004694 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004695
Chris Lattner8047d9a2009-12-24 00:37:38 +00004696 // Check to see if this load can be trivially constant folded, e.g. if the
4697 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00004698 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00004699 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00004700 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00004701 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004702
Dan Gohman46510a72010-04-15 01:51:59 +00004703 if (const Constant *LoadCst =
4704 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
4705 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004706 return Builder.getValue(LoadCst);
4707 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004708
Chris Lattner8047d9a2009-12-24 00:37:38 +00004709 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
4710 // still constant memory, the input chain can be the entry node.
4711 SDValue Root;
4712 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004713
Chris Lattner8047d9a2009-12-24 00:37:38 +00004714 // Do not serialize (non-volatile) loads of constant memory with anything.
4715 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
4716 Root = Builder.DAG.getEntryNode();
4717 ConstantMemory = true;
4718 } else {
4719 // Do not serialize non-volatile loads against each other.
4720 Root = Builder.DAG.getRoot();
4721 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004722
Chris Lattner8047d9a2009-12-24 00:37:38 +00004723 SDValue Ptr = Builder.getValue(PtrVal);
4724 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
4725 Ptr, PtrVal /*SrcValue*/, 0/*SVOffset*/,
David Greene1e559442010-02-15 17:00:31 +00004726 false /*volatile*/,
4727 false /*nontemporal*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004728
Chris Lattner8047d9a2009-12-24 00:37:38 +00004729 if (!ConstantMemory)
4730 Builder.PendingLoads.push_back(LoadVal.getValue(1));
4731 return LoadVal;
4732}
4733
4734
4735/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
4736/// If so, return true and lower it, otherwise return false and it will be
4737/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00004738bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00004739 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greif37387d52010-06-30 12:55:46 +00004740 if (I.getNumArgOperands() != 3)
Chris Lattner8047d9a2009-12-24 00:37:38 +00004741 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004742
Gabor Greif0635f352010-06-25 09:38:13 +00004743 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00004744 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00004745 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00004746 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004747 return false;
4748
Gabor Greif0635f352010-06-25 09:38:13 +00004749 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getArgOperand(2));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004750
Chris Lattner8047d9a2009-12-24 00:37:38 +00004751 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
4752 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00004753 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
4754 bool ActuallyDoIt = true;
4755 MVT LoadVT;
4756 const Type *LoadTy;
4757 switch (Size->getZExtValue()) {
4758 default:
4759 LoadVT = MVT::Other;
4760 LoadTy = 0;
4761 ActuallyDoIt = false;
4762 break;
4763 case 2:
4764 LoadVT = MVT::i16;
4765 LoadTy = Type::getInt16Ty(Size->getContext());
4766 break;
4767 case 4:
4768 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004769 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00004770 break;
4771 case 8:
4772 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004773 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00004774 break;
4775 /*
4776 case 16:
4777 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004778 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00004779 LoadTy = VectorType::get(LoadTy, 4);
4780 break;
4781 */
4782 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004783
Chris Lattner04b091a2009-12-24 01:07:17 +00004784 // This turns into unaligned loads. We only do this if the target natively
4785 // supports the MVT we'll be loading or if it is small enough (<= 4) that
4786 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004787
Chris Lattner04b091a2009-12-24 01:07:17 +00004788 // Require that we can find a legal MVT, and only do this if the target
4789 // supports unaligned loads of that type. Expanding into byte loads would
4790 // bloat the code.
4791 if (ActuallyDoIt && Size->getZExtValue() > 4) {
4792 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
4793 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
4794 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
4795 ActuallyDoIt = false;
4796 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004797
Chris Lattner04b091a2009-12-24 01:07:17 +00004798 if (ActuallyDoIt) {
4799 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
4800 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004801
Chris Lattner04b091a2009-12-24 01:07:17 +00004802 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
4803 ISD::SETNE);
4804 EVT CallVT = TLI.getValueType(I.getType(), true);
4805 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
4806 return true;
4807 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00004808 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004809
4810
Chris Lattner8047d9a2009-12-24 00:37:38 +00004811 return false;
4812}
4813
4814
Dan Gohman46510a72010-04-15 01:51:59 +00004815void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner598751e2010-07-05 05:36:21 +00004816 // Handle inline assembly differently.
4817 if (isa<InlineAsm>(I.getCalledValue())) {
4818 visitInlineAsm(&I);
4819 return;
4820 }
4821
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004822 const char *RenameFn = 0;
4823 if (Function *F = I.getCalledFunction()) {
4824 if (F->isDeclaration()) {
Chris Lattner598751e2010-07-05 05:36:21 +00004825 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00004826 if (unsigned IID = II->getIntrinsicID(F)) {
4827 RenameFn = visitIntrinsicCall(I, IID);
4828 if (!RenameFn)
4829 return;
4830 }
4831 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004832 if (unsigned IID = F->getIntrinsicID()) {
4833 RenameFn = visitIntrinsicCall(I, IID);
4834 if (!RenameFn)
4835 return;
4836 }
4837 }
4838
4839 // Check for well-known libc/libm calls. If the function is internal, it
4840 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004841 if (!F->hasLocalLinkage() && F->hasName()) {
4842 StringRef Name = F->getName();
Duncan Sandsd2c817e2010-03-14 21:08:40 +00004843 if (Name == "copysign" || Name == "copysignf" || Name == "copysignl") {
Gabor Greif37387d52010-06-30 12:55:46 +00004844 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00004845 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
4846 I.getType() == I.getArgOperand(0)->getType() &&
4847 I.getType() == I.getArgOperand(1)->getType()) {
4848 SDValue LHS = getValue(I.getArgOperand(0));
4849 SDValue RHS = getValue(I.getArgOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00004850 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
4851 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004852 return;
4853 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004854 } else if (Name == "fabs" || Name == "fabsf" || Name == "fabsl") {
Gabor Greif37387d52010-06-30 12:55:46 +00004855 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00004856 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
4857 I.getType() == I.getArgOperand(0)->getType()) {
4858 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00004859 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
4860 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004861 return;
4862 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004863 } else if (Name == "sin" || Name == "sinf" || Name == "sinl") {
Gabor Greif37387d52010-06-30 12:55:46 +00004864 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00004865 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
4866 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00004867 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00004868 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00004869 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
4870 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004871 return;
4872 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004873 } else if (Name == "cos" || Name == "cosf" || Name == "cosl") {
Gabor Greif37387d52010-06-30 12:55:46 +00004874 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00004875 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
4876 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00004877 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00004878 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00004879 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
4880 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004881 return;
4882 }
Dale Johannesen52fb79b2009-09-25 17:23:22 +00004883 } else if (Name == "sqrt" || Name == "sqrtf" || Name == "sqrtl") {
Gabor Greif37387d52010-06-30 12:55:46 +00004884 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00004885 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
4886 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00004887 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00004888 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00004889 setValue(&I, DAG.getNode(ISD::FSQRT, getCurDebugLoc(),
4890 Tmp.getValueType(), Tmp));
Dale Johannesen52fb79b2009-09-25 17:23:22 +00004891 return;
4892 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00004893 } else if (Name == "memcmp") {
4894 if (visitMemCmpCall(I))
4895 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004896 }
4897 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004898 }
Chris Lattner598751e2010-07-05 05:36:21 +00004899
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004900 SDValue Callee;
4901 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00004902 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004903 else
Bill Wendling056292f2008-09-16 21:48:12 +00004904 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004905
Bill Wendling0d580132009-12-23 01:28:19 +00004906 // Check if we can potentially perform a tail call. More detailed checking is
4907 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00004908 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004909}
4910
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004911namespace llvm {
Dan Gohman462f6b52010-05-29 17:53:24 +00004912
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004913/// AsmOperandInfo - This contains information for each constraint that we are
4914/// lowering.
Duncan Sands16d8f8b2010-05-11 20:16:09 +00004915class LLVM_LIBRARY_VISIBILITY SDISelAsmOperandInfo :
Daniel Dunbarc0c3b9a2008-09-10 04:16:29 +00004916 public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00004917public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004918 /// CallOperand - If this is the result output operand or a clobber
4919 /// this is null, otherwise it is the incoming operand to the CallInst.
4920 /// This gets modified as the asm is processed.
4921 SDValue CallOperand;
4922
4923 /// AssignedRegs - If this is a register or register class operand, this
4924 /// contains the set of register corresponding to the operand.
4925 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004926
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004927 explicit SDISelAsmOperandInfo(const InlineAsm::ConstraintInfo &info)
4928 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
4929 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004930
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004931 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
4932 /// busy in OutputRegs/InputRegs.
4933 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004934 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004935 std::set<unsigned> &InputRegs,
4936 const TargetRegisterInfo &TRI) const {
4937 if (isOutReg) {
4938 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
4939 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
4940 }
4941 if (isInReg) {
4942 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
4943 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
4944 }
4945 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004946
Owen Andersone50ed302009-08-10 22:56:29 +00004947 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00004948 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00004949 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004950 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00004951 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00004952 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00004953 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004954
Chris Lattner81249c92008-10-17 17:05:25 +00004955 if (isa<BasicBlock>(CallOperandVal))
4956 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004957
Chris Lattner81249c92008-10-17 17:05:25 +00004958 const llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004959
Chris Lattner81249c92008-10-17 17:05:25 +00004960 // If this is an indirect operand, the operand is a pointer to the
4961 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00004962 if (isIndirect) {
4963 const llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
4964 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00004965 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00004966 OpTy = PtrTy->getElementType();
4967 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004968
Chris Lattner81249c92008-10-17 17:05:25 +00004969 // If OpTy is not a single value, it may be a struct/union that we
4970 // can tile with integers.
4971 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
4972 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
4973 switch (BitSize) {
4974 default: break;
4975 case 1:
4976 case 8:
4977 case 16:
4978 case 32:
4979 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00004980 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00004981 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00004982 break;
4983 }
4984 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004985
Chris Lattner81249c92008-10-17 17:05:25 +00004986 return TLI.getValueType(OpTy, true);
4987 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004988
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004989private:
4990 /// MarkRegAndAliases - Mark the specified register and all aliases in the
4991 /// specified set.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004992 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004993 const TargetRegisterInfo &TRI) {
4994 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
4995 Regs.insert(Reg);
4996 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
4997 for (; *Aliases; ++Aliases)
4998 Regs.insert(*Aliases);
4999 }
5000};
Dan Gohman462f6b52010-05-29 17:53:24 +00005001
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005002} // end llvm namespace.
5003
Dan Gohman462f6b52010-05-29 17:53:24 +00005004/// isAllocatableRegister - If the specified register is safe to allocate,
5005/// i.e. it isn't a stack pointer or some other special register, return the
5006/// register class for the register. Otherwise, return null.
5007static const TargetRegisterClass *
5008isAllocatableRegister(unsigned Reg, MachineFunction &MF,
5009 const TargetLowering &TLI,
5010 const TargetRegisterInfo *TRI) {
5011 EVT FoundVT = MVT::Other;
5012 const TargetRegisterClass *FoundRC = 0;
5013 for (TargetRegisterInfo::regclass_iterator RCI = TRI->regclass_begin(),
5014 E = TRI->regclass_end(); RCI != E; ++RCI) {
5015 EVT ThisVT = MVT::Other;
5016
5017 const TargetRegisterClass *RC = *RCI;
5018 // If none of the value types for this register class are valid, we
5019 // can't use it. For example, 64-bit reg classes on 32-bit targets.
5020 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
5021 I != E; ++I) {
5022 if (TLI.isTypeLegal(*I)) {
5023 // If we have already found this register in a different register class,
5024 // choose the one with the largest VT specified. For example, on
5025 // PowerPC, we favor f64 register classes over f32.
5026 if (FoundVT == MVT::Other || FoundVT.bitsLT(*I)) {
5027 ThisVT = *I;
5028 break;
5029 }
5030 }
5031 }
5032
5033 if (ThisVT == MVT::Other) continue;
5034
5035 // NOTE: This isn't ideal. In particular, this might allocate the
5036 // frame pointer in functions that need it (due to them not being taken
5037 // out of allocation, because a variable sized allocation hasn't been seen
5038 // yet). This is a slight code pessimization, but should still work.
5039 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
5040 E = RC->allocation_order_end(MF); I != E; ++I)
5041 if (*I == Reg) {
5042 // We found a matching register class. Keep looking at others in case
5043 // we find one with larger registers that this physreg is also in.
5044 FoundRC = RC;
5045 FoundVT = ThisVT;
5046 break;
5047 }
5048 }
5049 return FoundRC;
5050}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005051
5052/// GetRegistersForValue - Assign registers (virtual or physical) for the
5053/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005054/// register allocator to handle the assignment process. However, if the asm
5055/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005056/// allocation. This produces generally horrible, but correct, code.
5057///
5058/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005059/// Input and OutputRegs are the set of already allocated physical registers.
5060///
Dan Gohman2048b852009-11-23 18:04:58 +00005061void SelectionDAGBuilder::
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005062GetRegistersForValue(SDISelAsmOperandInfo &OpInfo,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005063 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005064 std::set<unsigned> &InputRegs) {
Dan Gohman0d24bfb2009-08-15 02:06:22 +00005065 LLVMContext &Context = FuncInfo.Fn->getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005066
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005067 // Compute whether this value requires an input register, an output register,
5068 // or both.
5069 bool isOutReg = false;
5070 bool isInReg = false;
5071 switch (OpInfo.Type) {
5072 case InlineAsm::isOutput:
5073 isOutReg = true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005074
5075 // If there is an input constraint that matches this, we need to reserve
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005076 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00005077 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005078 break;
5079 case InlineAsm::isInput:
5080 isInReg = true;
5081 isOutReg = false;
5082 break;
5083 case InlineAsm::isClobber:
5084 isOutReg = true;
5085 isInReg = true;
5086 break;
5087 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005088
5089
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005090 MachineFunction &MF = DAG.getMachineFunction();
5091 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005092
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005093 // If this is a constraint for a single physreg, or a constraint for a
5094 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005095 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005096 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5097 OpInfo.ConstraintVT);
5098
5099 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005100 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005101 // If this is a FP input in an integer register (or visa versa) insert a bit
5102 // cast of the input value. More generally, handle any case where the input
5103 // value disagrees with the register class we plan to stick this in.
5104 if (OpInfo.Type == InlineAsm::isInput &&
5105 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005106 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005107 // types are identical size, use a bitcast to convert (e.g. two differing
5108 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00005109 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005110 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005111 OpInfo.CallOperand = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005112 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005113 OpInfo.ConstraintVT = RegVT;
5114 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5115 // If the input is a FP value and we want it in FP registers, do a
5116 // bitcast to the corresponding integer type. This turns an f64 value
5117 // into i64, which can be passed with two i32 values on a 32-bit
5118 // machine.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005119 RegVT = EVT::getIntegerVT(Context,
Owen Anderson23b9b192009-08-12 00:36:31 +00005120 OpInfo.ConstraintVT.getSizeInBits());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005121 OpInfo.CallOperand = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005122 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005123 OpInfo.ConstraintVT = RegVT;
5124 }
5125 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005126
Owen Anderson23b9b192009-08-12 00:36:31 +00005127 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005128 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005129
Owen Andersone50ed302009-08-10 22:56:29 +00005130 EVT RegVT;
5131 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005132
5133 // If this is a constraint for a specific physical register, like {r17},
5134 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005135 if (unsigned AssignedReg = PhysReg.first) {
5136 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005137 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005138 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005139
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005140 // Get the actual register value type. This is important, because the user
5141 // may have asked for (e.g.) the AX register in i32 type. We need to
5142 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005143 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005144
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005145 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005146 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005147
5148 // If this is an expanded reference, add the rest of the regs to Regs.
5149 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005150 TargetRegisterClass::iterator I = RC->begin();
5151 for (; *I != AssignedReg; ++I)
5152 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005153
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005154 // Already added the first reg.
5155 --NumRegs; ++I;
5156 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005157 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005158 Regs.push_back(*I);
5159 }
5160 }
Bill Wendling651ad132009-12-22 01:25:10 +00005161
Dan Gohman7451d3e2010-05-29 17:03:36 +00005162 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005163 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5164 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5165 return;
5166 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005167
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005168 // Otherwise, if this was a reference to an LLVM register class, create vregs
5169 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005170 if (const TargetRegisterClass *RC = PhysReg.second) {
5171 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005172 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005173 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005174
Evan Chengfb112882009-03-23 08:01:15 +00005175 // Create the appropriate number of virtual registers.
5176 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5177 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005178 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005179
Dan Gohman7451d3e2010-05-29 17:03:36 +00005180 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005181 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005182 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005183
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005184 // This is a reference to a register class that doesn't directly correspond
5185 // to an LLVM register class. Allocate NumRegs consecutive, available,
5186 // registers from the class.
5187 std::vector<unsigned> RegClassRegs
5188 = TLI.getRegClassForInlineAsmConstraint(OpInfo.ConstraintCode,
5189 OpInfo.ConstraintVT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005190
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005191 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5192 unsigned NumAllocated = 0;
5193 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
5194 unsigned Reg = RegClassRegs[i];
5195 // See if this register is available.
5196 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
5197 (isInReg && InputRegs.count(Reg))) { // Already used.
5198 // Make sure we find consecutive registers.
5199 NumAllocated = 0;
5200 continue;
5201 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005202
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005203 // Check to see if this register is allocatable (i.e. don't give out the
5204 // stack pointer).
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005205 const TargetRegisterClass *RC = isAllocatableRegister(Reg, MF, TLI, TRI);
5206 if (!RC) { // Couldn't allocate this register.
5207 // Reset NumAllocated to make sure we return consecutive registers.
5208 NumAllocated = 0;
5209 continue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005210 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005211
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005212 // Okay, this register is good, we can use it.
5213 ++NumAllocated;
5214
5215 // If we allocated enough consecutive registers, succeed.
5216 if (NumAllocated == NumRegs) {
5217 unsigned RegStart = (i-NumAllocated)+1;
5218 unsigned RegEnd = i+1;
5219 // Mark all of the allocated registers used.
5220 for (unsigned i = RegStart; i != RegEnd; ++i)
5221 Regs.push_back(RegClassRegs[i]);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005222
Dan Gohman7451d3e2010-05-29 17:03:36 +00005223 OpInfo.AssignedRegs = RegsForValue(Regs, *RC->vt_begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005224 OpInfo.ConstraintVT);
5225 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5226 return;
5227 }
5228 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005229
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005230 // Otherwise, we couldn't allocate enough registers for this.
5231}
5232
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005233/// visitInlineAsm - Handle a call to an InlineAsm object.
5234///
Dan Gohman46510a72010-04-15 01:51:59 +00005235void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5236 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005237
5238 /// ConstraintOperands - Information about all of the constraints.
5239 std::vector<SDISelAsmOperandInfo> ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005240
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005241 std::set<unsigned> OutputRegs, InputRegs;
5242
5243 // Do a prepass over the constraints, canonicalizing them, and building up the
5244 // ConstraintOperands list.
5245 std::vector<InlineAsm::ConstraintInfo>
5246 ConstraintInfos = IA->ParseConstraints();
5247
Evan Chengda43bcf2008-09-24 00:05:32 +00005248 bool hasMemory = hasInlineAsmMemConstraint(ConstraintInfos, TLI);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005249
Chris Lattner6c147292009-04-30 00:48:50 +00005250 SDValue Chain, Flag;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005251
Chris Lattner6c147292009-04-30 00:48:50 +00005252 // We won't need to flush pending loads if this asm doesn't touch
5253 // memory and is nonvolatile.
5254 if (hasMemory || IA->hasSideEffects())
Dale Johannesen97d14fc2009-04-18 00:09:40 +00005255 Chain = getRoot();
Chris Lattner6c147292009-04-30 00:48:50 +00005256 else
5257 Chain = DAG.getRoot();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005258
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005259 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5260 unsigned ResNo = 0; // ResNo - The result number of the next output.
5261 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
5262 ConstraintOperands.push_back(SDISelAsmOperandInfo(ConstraintInfos[i]));
5263 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005264
Owen Anderson825b72b2009-08-11 20:47:22 +00005265 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005266
5267 // Compute the value type for each operand.
5268 switch (OpInfo.Type) {
5269 case InlineAsm::isOutput:
5270 // Indirect outputs just consume an argument.
5271 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005272 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005273 break;
5274 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005275
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005276 // The return value of the call is this value. As such, there is no
5277 // corresponding argument.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005278 assert(!CS.getType()->isVoidTy() &&
Owen Anderson1d0be152009-08-13 21:58:54 +00005279 "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005280 if (const StructType *STy = dyn_cast<StructType>(CS.getType())) {
5281 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5282 } else {
5283 assert(ResNo == 0 && "Asm only has one result!");
5284 OpVT = TLI.getValueType(CS.getType());
5285 }
5286 ++ResNo;
5287 break;
5288 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005289 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005290 break;
5291 case InlineAsm::isClobber:
5292 // Nothing to do.
5293 break;
5294 }
5295
5296 // If this is an input or an indirect output, process the call argument.
5297 // BasicBlocks are labels, currently appearing only in asm's.
5298 if (OpInfo.CallOperandVal) {
Dale Johannesen5339c552009-07-20 23:27:39 +00005299 // Strip bitcasts, if any. This mostly comes up for functions.
Dale Johannesen76711242009-08-06 22:45:51 +00005300 OpInfo.CallOperandVal = OpInfo.CallOperandVal->stripPointerCasts();
5301
Dan Gohman46510a72010-04-15 01:51:59 +00005302 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005303 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005304 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005305 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005306 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005307
Owen Anderson1d0be152009-08-13 21:58:54 +00005308 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005309 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005310
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005311 OpInfo.ConstraintVT = OpVT;
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005312 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005313
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005314 // Second pass over the constraints: compute which constraint option to use
5315 // and assign registers to constraints that want a specific physreg.
5316 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
5317 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005318
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005319 // If this is an output operand with a matching input operand, look up the
Evan Cheng09dc9c02008-12-16 18:21:39 +00005320 // matching input. If their types mismatch, e.g. one is an integer, the
5321 // other is floating point, or their sizes are different, flag it as an
5322 // error.
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005323 if (OpInfo.hasMatchingInput()) {
5324 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Chris Lattner87d677c2010-04-07 23:50:38 +00005325
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005326 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Evan Cheng09dc9c02008-12-16 18:21:39 +00005327 if ((OpInfo.ConstraintVT.isInteger() !=
5328 Input.ConstraintVT.isInteger()) ||
5329 (OpInfo.ConstraintVT.getSizeInBits() !=
5330 Input.ConstraintVT.getSizeInBits())) {
Chris Lattner75361b62010-04-07 22:58:41 +00005331 report_fatal_error("Unsupported asm: input constraint"
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005332 " with a matching output constraint of"
5333 " incompatible type!");
Evan Cheng09dc9c02008-12-16 18:21:39 +00005334 }
5335 Input.ConstraintVT = OpInfo.ConstraintVT;
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005336 }
5337 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005338
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005339 // Compute the constraint code and ConstraintType to use.
Dale Johannesen1784d162010-06-25 21:55:36 +00005340 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005341
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005342 // If this is a memory input, and if the operand is not indirect, do what we
5343 // need to to provide an address for the memory input.
5344 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5345 !OpInfo.isIndirect) {
5346 assert(OpInfo.Type == InlineAsm::isInput &&
5347 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005348
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005349 // Memory operands really want the address of the value. If we don't have
5350 // an indirect input, put it in the constpool if we can, otherwise spill
5351 // it to a stack slot.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005352
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005353 // If the operand is a float, integer, or vector constant, spill to a
5354 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00005355 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005356 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
5357 isa<ConstantVector>(OpVal)) {
5358 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5359 TLI.getPointerTy());
5360 } else {
5361 // Otherwise, create a stack slot and emit a store to it before the
5362 // asm.
5363 const Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00005364 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005365 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
5366 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005367 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005368 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005369 Chain = DAG.getStore(Chain, getCurDebugLoc(),
David Greene1e559442010-02-15 17:00:31 +00005370 OpInfo.CallOperand, StackSlot, NULL, 0,
5371 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005372 OpInfo.CallOperand = StackSlot;
5373 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005374
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005375 // There is no longer a Value* corresponding to this operand.
5376 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00005377
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005378 // It is now an indirect operand.
5379 OpInfo.isIndirect = true;
5380 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005381
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005382 // If this constraint is for a specific register, allocate it before
5383 // anything else.
5384 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005385 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005386 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005387
Bill Wendling651ad132009-12-22 01:25:10 +00005388 ConstraintInfos.clear();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005389
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005390 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00005391 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005392 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5393 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005394
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005395 // C_Register operands have already been allocated, Other/Memory don't need
5396 // to be.
5397 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005398 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005399 }
5400
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005401 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
5402 std::vector<SDValue> AsmNodeOperands;
5403 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
5404 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00005405 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
5406 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005407
Chris Lattnerdecc2672010-04-07 05:20:54 +00005408 // If we have a !srcloc metadata node associated with it, we want to attach
5409 // this to the ultimately generated inline asm machineinstr. To do this, we
5410 // pass in the third operand as this (potentially null) inline asm MDNode.
5411 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
5412 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005413
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005414 // Remember the AlignStack bit as operand 3.
5415 AsmNodeOperands.push_back(DAG.getTargetConstant(IA->isAlignStack() ? 1 : 0,
5416 MVT::i1));
5417
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005418 // Loop over all of the inputs, copying the operand values into the
5419 // appropriate registers and processing the output regs.
5420 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005421
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005422 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
5423 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005424
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005425 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5426 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
5427
5428 switch (OpInfo.Type) {
5429 case InlineAsm::isOutput: {
5430 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
5431 OpInfo.ConstraintType != TargetLowering::C_Register) {
5432 // Memory output, or 'other' output (e.g. 'X' constraint).
5433 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
5434
5435 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005436 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
5437 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005438 TLI.getPointerTy()));
5439 AsmNodeOperands.push_back(OpInfo.CallOperand);
5440 break;
5441 }
5442
5443 // Otherwise, this is a register or register class output.
5444
5445 // Copy the output from the appropriate register. Find a register that
5446 // we can use.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005447 if (OpInfo.AssignedRegs.Regs.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005448 report_fatal_error("Couldn't allocate output reg for constraint '" +
5449 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005450
5451 // If this is an indirect operand, store through the pointer after the
5452 // asm.
5453 if (OpInfo.isIndirect) {
5454 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
5455 OpInfo.CallOperandVal));
5456 } else {
5457 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005458 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005459 // Concatenate this output onto the outputs list.
5460 RetValRegs.append(OpInfo.AssignedRegs);
5461 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005462
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005463 // Add information to the INLINEASM node to know that this register is
5464 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00005465 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00005466 InlineAsm::Kind_RegDefEarlyClobber :
5467 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00005468 false,
5469 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005470 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005471 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005472 break;
5473 }
5474 case InlineAsm::isInput: {
5475 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005476
Chris Lattner6bdcda32008-10-17 16:47:46 +00005477 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005478 // If this is required to match an output register we have already set,
5479 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00005480 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005481
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005482 // Scan until we find the definition we already emitted of this operand.
5483 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005484 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005485 for (; OperandNo; --OperandNo) {
5486 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00005487 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005488 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005489 assert((InlineAsm::isRegDefKind(OpFlag) ||
5490 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
5491 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00005492 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005493 }
5494
Evan Cheng697cbbf2009-03-20 18:03:34 +00005495 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005496 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005497 if (InlineAsm::isRegDefKind(OpFlag) ||
5498 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00005499 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00005500 if (OpInfo.isIndirect) {
5501 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00005502 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00005503 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
5504 " don't know how to handle tied "
5505 "indirect register inputs");
5506 }
5507
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005508 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005509 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00005510 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00005511 MatchedRegs.RegVTs.push_back(RegVT);
5512 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005513 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00005514 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005515 MatchedRegs.Regs.push_back
5516 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005517
5518 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00005519 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005520 Chain, &Flag);
Chris Lattnerdecc2672010-04-07 05:20:54 +00005521 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00005522 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00005523 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005524 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005525 }
Chris Lattnerdecc2672010-04-07 05:20:54 +00005526
5527 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
5528 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
5529 "Unexpected number of operands");
5530 // Add information to the INLINEASM node to know about this input.
5531 // See InlineAsm.h isUseOperandTiedToDef.
5532 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
5533 OpInfo.getMatchedOperand());
5534 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
5535 TLI.getPointerTy()));
5536 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
5537 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005538 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005539
Dale Johannesenb5611a62010-07-13 20:17:05 +00005540 // Treat indirect 'X' constraint as memory.
5541 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
5542 OpInfo.isIndirect)
5543 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005544
Dale Johannesenb5611a62010-07-13 20:17:05 +00005545 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005546 std::vector<SDValue> Ops;
5547 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode[0],
Dale Johannesen1784d162010-06-25 21:55:36 +00005548 Ops, DAG);
Chris Lattner87d677c2010-04-07 23:50:38 +00005549 if (Ops.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005550 report_fatal_error("Invalid operand for inline asm constraint '" +
5551 Twine(OpInfo.ConstraintCode) + "'!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005552
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005553 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005554 unsigned ResOpType =
5555 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005556 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005557 TLI.getPointerTy()));
5558 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
5559 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00005560 }
5561
5562 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005563 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
5564 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
5565 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005566
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005567 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005568 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00005569 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005570 TLI.getPointerTy()));
5571 AsmNodeOperands.push_back(InOperandVal);
5572 break;
5573 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005574
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005575 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
5576 OpInfo.ConstraintType == TargetLowering::C_Register) &&
5577 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005578 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005579 "Don't know how to handle indirect register inputs yet!");
5580
5581 // Copy the input into the appropriate registers.
Evan Cheng8112b532010-02-10 01:21:02 +00005582 if (OpInfo.AssignedRegs.Regs.empty() ||
Dan Gohman7451d3e2010-05-29 17:03:36 +00005583 !OpInfo.AssignedRegs.areValueTypesLegal(TLI))
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005584 report_fatal_error("Couldn't allocate input reg for constraint '" +
5585 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005586
Dale Johannesen66978ee2009-01-31 02:22:37 +00005587 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005588 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005589
Chris Lattnerdecc2672010-04-07 05:20:54 +00005590 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005591 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005592 break;
5593 }
5594 case InlineAsm::isClobber: {
5595 // Add the clobbered value to the operand list, so that the register
5596 // allocator is aware that the physreg got clobbered.
5597 if (!OpInfo.AssignedRegs.Regs.empty())
Chris Lattnerdecc2672010-04-07 05:20:54 +00005598 OpInfo.AssignedRegs.AddInlineAsmOperands(
5599 InlineAsm::Kind_RegDefEarlyClobber,
Bill Wendling46ada192010-03-02 01:55:18 +00005600 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005601 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005602 break;
5603 }
5604 }
5605 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005606
Chris Lattnerdecc2672010-04-07 05:20:54 +00005607 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005608 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005609 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005610
Dale Johannesen66978ee2009-01-31 02:22:37 +00005611 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00005612 DAG.getVTList(MVT::Other, MVT::Flag),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005613 &AsmNodeOperands[0], AsmNodeOperands.size());
5614 Flag = Chain.getValue(1);
5615
5616 // If this asm returns a register value, copy the result from that register
5617 // and set it as the value of the call.
5618 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00005619 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005620 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005621
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005622 // FIXME: Why don't we do this for inline asms with MRVs?
5623 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00005624 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005625
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005626 // If any of the results of the inline asm is a vector, it may have the
5627 // wrong width/num elts. This can happen for register classes that can
5628 // contain multiple different value types. The preg or vreg allocated may
5629 // not have the same VT as was expected. Convert it to the right type
5630 // with bit_convert.
5631 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005632 Val = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005633 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005634
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005635 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005636 ResultType.isInteger() && Val.getValueType().isInteger()) {
5637 // If a result value was tied to an input value, the computed result may
5638 // have a wider width than the expected result. Extract the relevant
5639 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00005640 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005641 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005642
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005643 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00005644 }
Dan Gohman95915732008-10-18 01:03:45 +00005645
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005646 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00005647 // Don't need to use this as a chain in this case.
5648 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
5649 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005650 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005651
Dan Gohman46510a72010-04-15 01:51:59 +00005652 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005653
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005654 // Process indirect outputs, first output all of the flagged copies out of
5655 // physregs.
5656 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
5657 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00005658 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00005659 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005660 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005661 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
5662 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005663
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005664 // Emit the non-flagged stores from the physregs.
5665 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00005666 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
5667 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
5668 StoresToEmit[i].first,
5669 getValue(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00005670 StoresToEmit[i].second, 0,
5671 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00005672 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00005673 }
5674
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005675 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00005676 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005677 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00005678
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005679 DAG.setRoot(Chain);
5680}
5681
Dan Gohman46510a72010-04-15 01:51:59 +00005682void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005683 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
5684 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00005685 getValue(I.getArgOperand(0)),
5686 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005687}
5688
Dan Gohman46510a72010-04-15 01:51:59 +00005689void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Rafael Espindola9d544d02010-07-12 18:11:17 +00005690 const TargetData &TD = *TLI.getTargetData();
Dale Johannesena04b7572009-02-03 23:04:43 +00005691 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
5692 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolacbeeae22010-07-11 04:01:49 +00005693 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola9d544d02010-07-12 18:11:17 +00005694 TD.getABITypeAlignment(I.getType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005695 setValue(&I, V);
5696 DAG.setRoot(V.getValue(1));
5697}
5698
Dan Gohman46510a72010-04-15 01:51:59 +00005699void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005700 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
5701 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00005702 getValue(I.getArgOperand(0)),
5703 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005704}
5705
Dan Gohman46510a72010-04-15 01:51:59 +00005706void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005707 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
5708 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00005709 getValue(I.getArgOperand(0)),
5710 getValue(I.getArgOperand(1)),
5711 DAG.getSrcValue(I.getArgOperand(0)),
5712 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005713}
5714
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005715/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00005716/// implementation, which just calls LowerCall.
5717/// FIXME: When all targets are
5718/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005719std::pair<SDValue, SDValue>
5720TargetLowering::LowerCallTo(SDValue Chain, const Type *RetTy,
5721 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00005722 bool isInreg, unsigned NumFixedArgs,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00005723 CallingConv::ID CallConv, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00005724 bool isReturnValueUsed,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005725 SDValue Callee,
Dan Gohmand858e902010-04-17 15:26:15 +00005726 ArgListTy &Args, SelectionDAG &DAG,
5727 DebugLoc dl) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005728 // Handle all of the outgoing arguments.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005729 SmallVector<ISD::OutputArg, 32> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00005730 SmallVector<SDValue, 32> OutVals;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005731 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00005732 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005733 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
5734 for (unsigned Value = 0, NumValues = ValueVTs.size();
5735 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00005736 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00005737 const Type *ArgTy = VT.getTypeForEVT(RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005738 SDValue Op = SDValue(Args[i].Node.getNode(),
5739 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005740 ISD::ArgFlagsTy Flags;
5741 unsigned OriginalAlignment =
5742 getTargetData()->getABITypeAlignment(ArgTy);
5743
5744 if (Args[i].isZExt)
5745 Flags.setZExt();
5746 if (Args[i].isSExt)
5747 Flags.setSExt();
5748 if (Args[i].isInReg)
5749 Flags.setInReg();
5750 if (Args[i].isSRet)
5751 Flags.setSRet();
5752 if (Args[i].isByVal) {
5753 Flags.setByVal();
5754 const PointerType *Ty = cast<PointerType>(Args[i].Ty);
5755 const Type *ElementTy = Ty->getElementType();
5756 unsigned FrameAlign = getByValTypeAlignment(ElementTy);
Duncan Sands777d2302009-05-09 07:06:46 +00005757 unsigned FrameSize = getTargetData()->getTypeAllocSize(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005758 // For ByVal, alignment should come from FE. BE will guess if this
5759 // info is not there but there are cases it cannot get right.
5760 if (Args[i].Alignment)
5761 FrameAlign = Args[i].Alignment;
5762 Flags.setByValAlign(FrameAlign);
5763 Flags.setByValSize(FrameSize);
5764 }
5765 if (Args[i].isNest)
5766 Flags.setNest();
5767 Flags.setOrigAlign(OriginalAlignment);
5768
Owen Anderson23b9b192009-08-12 00:36:31 +00005769 EVT PartVT = getRegisterType(RetTy->getContext(), VT);
5770 unsigned NumParts = getNumRegisters(RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005771 SmallVector<SDValue, 4> Parts(NumParts);
5772 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
5773
5774 if (Args[i].isSExt)
5775 ExtendKind = ISD::SIGN_EXTEND;
5776 else if (Args[i].isZExt)
5777 ExtendKind = ISD::ZERO_EXTEND;
5778
Bill Wendling46ada192010-03-02 01:55:18 +00005779 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +00005780 PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005781
Dan Gohman98ca4f22009-08-05 01:29:28 +00005782 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005783 // if it isn't first piece, alignment must be 1
Dan Gohmanc9403652010-07-07 15:54:55 +00005784 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(),
5785 i < NumFixedArgs);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005786 if (NumParts > 1 && j == 0)
5787 MyFlags.Flags.setSplit();
5788 else if (j != 0)
5789 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005790
Dan Gohman98ca4f22009-08-05 01:29:28 +00005791 Outs.push_back(MyFlags);
Dan Gohmanc9403652010-07-07 15:54:55 +00005792 OutVals.push_back(Parts[j]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005793 }
5794 }
5795 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005796
Dan Gohman98ca4f22009-08-05 01:29:28 +00005797 // Handle the incoming return values from the call.
5798 SmallVector<ISD::InputArg, 32> Ins;
Owen Andersone50ed302009-08-10 22:56:29 +00005799 SmallVector<EVT, 4> RetTys;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005800 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005801 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00005802 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00005803 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
5804 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005805 for (unsigned i = 0; i != NumRegs; ++i) {
5806 ISD::InputArg MyFlags;
5807 MyFlags.VT = RegisterVT;
5808 MyFlags.Used = isReturnValueUsed;
5809 if (RetSExt)
5810 MyFlags.Flags.setSExt();
5811 if (RetZExt)
5812 MyFlags.Flags.setZExt();
5813 if (isInreg)
5814 MyFlags.Flags.setInReg();
5815 Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005816 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005817 }
5818
Dan Gohman98ca4f22009-08-05 01:29:28 +00005819 SmallVector<SDValue, 4> InVals;
Evan Cheng022d9e12010-02-02 23:55:14 +00005820 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, isTailCall,
Dan Gohmanc9403652010-07-07 15:54:55 +00005821 Outs, OutVals, Ins, dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00005822
5823 // Verify that the target's LowerCall behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00005824 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00005825 "LowerCall didn't return a valid chain!");
5826 assert((!isTailCall || InVals.empty()) &&
5827 "LowerCall emitted a return value for a tail call!");
5828 assert((isTailCall || InVals.size() == Ins.size()) &&
5829 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00005830
5831 // For a tail call, the return value is merely live-out and there aren't
5832 // any nodes in the DAG representing it. Return a special value to
5833 // indicate that a tail call has been emitted and no more Instructions
5834 // should be processed in the current block.
5835 if (isTailCall) {
5836 DAG.setRoot(Chain);
5837 return std::make_pair(SDValue(), SDValue());
5838 }
5839
Evan Chengaf1871f2010-03-11 19:38:18 +00005840 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
5841 assert(InVals[i].getNode() &&
5842 "LowerCall emitted a null value!");
5843 assert(Ins[i].VT == InVals[i].getValueType() &&
5844 "LowerCall emitted a value with the wrong type!");
5845 });
5846
Dan Gohman98ca4f22009-08-05 01:29:28 +00005847 // Collect the legal value parts into potentially illegal values
5848 // that correspond to the original function's return values.
5849 ISD::NodeType AssertOp = ISD::DELETED_NODE;
5850 if (RetSExt)
5851 AssertOp = ISD::AssertSext;
5852 else if (RetZExt)
5853 AssertOp = ISD::AssertZext;
5854 SmallVector<SDValue, 4> ReturnValues;
5855 unsigned CurReg = 0;
5856 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00005857 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00005858 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
5859 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005860
Bill Wendling46ada192010-03-02 01:55:18 +00005861 ReturnValues.push_back(getCopyFromParts(DAG, dl, &InVals[CurReg],
Bill Wendling4533cac2010-01-28 21:51:40 +00005862 NumRegs, RegisterVT, VT,
5863 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00005864 CurReg += NumRegs;
5865 }
5866
5867 // For a function returning void, there is no return value. We can't create
5868 // such a node, so we just return a null return value in that case. In
5869 // that case, nothing will actualy look at the value.
5870 if (ReturnValues.empty())
5871 return std::make_pair(SDValue(), Chain);
5872
5873 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
5874 DAG.getVTList(&RetTys[0], RetTys.size()),
5875 &ReturnValues[0], ReturnValues.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005876 return std::make_pair(Res, Chain);
5877}
5878
Duncan Sands9fbc7e22009-01-21 09:00:29 +00005879void TargetLowering::LowerOperationWrapper(SDNode *N,
5880 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00005881 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00005882 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00005883 if (Res.getNode())
5884 Results.push_back(Res);
5885}
5886
Dan Gohmand858e902010-04-17 15:26:15 +00005887SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00005888 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005889 return SDValue();
5890}
5891
Dan Gohman46510a72010-04-15 01:51:59 +00005892void
5893SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohman28a17352010-07-01 01:59:43 +00005894 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005895 assert((Op.getOpcode() != ISD::CopyFromReg ||
5896 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
5897 "Copy from a reg to the same reg!");
5898 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
5899
Owen Anderson23b9b192009-08-12 00:36:31 +00005900 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005901 SDValue Chain = DAG.getEntryNode();
Bill Wendling46ada192010-03-02 01:55:18 +00005902 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005903 PendingExports.push_back(Chain);
5904}
5905
5906#include "llvm/CodeGen/SelectionDAGISel.h"
5907
Dan Gohman46510a72010-04-15 01:51:59 +00005908void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005909 // If this is the entry block, emit arguments.
Dan Gohman46510a72010-04-15 01:51:59 +00005910 const Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00005911 SelectionDAG &DAG = SDB->DAG;
Dan Gohman2048b852009-11-23 18:04:58 +00005912 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00005913 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005914 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005915
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00005916 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00005917 SmallVector<ISD::OutputArg, 4> Outs;
5918 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
5919 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005920
Dan Gohman7451d3e2010-05-29 17:03:36 +00005921 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005922 // Put in an sret pointer parameter before all the other parameters.
5923 SmallVector<EVT, 1> ValueVTs;
5924 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
5925
5926 // NOTE: Assuming that a pointer will never break down to more than one VT
5927 // or one register.
5928 ISD::ArgFlagsTy Flags;
5929 Flags.setSRet();
Dan Gohmanf81eca02010-04-22 20:46:50 +00005930 EVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005931 ISD::InputArg RetArg(Flags, RegisterVT, true);
5932 Ins.push_back(RetArg);
5933 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00005934
Dan Gohman98ca4f22009-08-05 01:29:28 +00005935 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005936 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00005937 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00005938 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00005939 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00005940 ComputeValueVTs(TLI, I->getType(), ValueVTs);
5941 bool isArgValueUsed = !I->use_empty();
5942 for (unsigned Value = 0, NumValues = ValueVTs.size();
5943 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00005944 EVT VT = ValueVTs[Value];
Owen Anderson1d0be152009-08-13 21:58:54 +00005945 const Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00005946 ISD::ArgFlagsTy Flags;
5947 unsigned OriginalAlignment =
5948 TD->getABITypeAlignment(ArgTy);
5949
5950 if (F.paramHasAttr(Idx, Attribute::ZExt))
5951 Flags.setZExt();
5952 if (F.paramHasAttr(Idx, Attribute::SExt))
5953 Flags.setSExt();
5954 if (F.paramHasAttr(Idx, Attribute::InReg))
5955 Flags.setInReg();
5956 if (F.paramHasAttr(Idx, Attribute::StructRet))
5957 Flags.setSRet();
5958 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
5959 Flags.setByVal();
5960 const PointerType *Ty = cast<PointerType>(I->getType());
5961 const Type *ElementTy = Ty->getElementType();
5962 unsigned FrameAlign = TLI.getByValTypeAlignment(ElementTy);
5963 unsigned FrameSize = TD->getTypeAllocSize(ElementTy);
5964 // For ByVal, alignment should be passed from FE. BE will guess if
5965 // this info is not there but there are cases it cannot get right.
5966 if (F.getParamAlignment(Idx))
5967 FrameAlign = F.getParamAlignment(Idx);
5968 Flags.setByValAlign(FrameAlign);
5969 Flags.setByValSize(FrameSize);
5970 }
5971 if (F.paramHasAttr(Idx, Attribute::Nest))
5972 Flags.setNest();
5973 Flags.setOrigAlign(OriginalAlignment);
5974
Owen Anderson23b9b192009-08-12 00:36:31 +00005975 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
5976 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005977 for (unsigned i = 0; i != NumRegs; ++i) {
5978 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
5979 if (NumRegs > 1 && i == 0)
5980 MyFlags.Flags.setSplit();
5981 // if it isn't first piece, alignment must be 1
5982 else if (i > 0)
5983 MyFlags.Flags.setOrigAlign(1);
5984 Ins.push_back(MyFlags);
5985 }
5986 }
5987 }
5988
5989 // Call the target to set up the argument values.
5990 SmallVector<SDValue, 8> InVals;
5991 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
5992 F.isVarArg(), Ins,
5993 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00005994
5995 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00005996 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00005997 "LowerFormalArguments didn't return a valid chain!");
5998 assert(InVals.size() == Ins.size() &&
5999 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00006000 DEBUG({
6001 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6002 assert(InVals[i].getNode() &&
6003 "LowerFormalArguments emitted a null value!");
6004 assert(Ins[i].VT == InVals[i].getValueType() &&
6005 "LowerFormalArguments emitted a value with the wrong type!");
6006 }
6007 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006008
Dan Gohman5e866062009-08-06 15:37:27 +00006009 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006010 DAG.setRoot(NewRoot);
6011
6012 // Set up the argument values.
6013 unsigned i = 0;
6014 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006015 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006016 // Create a virtual register for the sret pointer, and put in a copy
6017 // from the sret argument into it.
6018 SmallVector<EVT, 1> ValueVTs;
6019 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6020 EVT VT = ValueVTs[0];
6021 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6022 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006023 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006024 RegVT, VT, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006025
Dan Gohman2048b852009-11-23 18:04:58 +00006026 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006027 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6028 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006029 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006030 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6031 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006032 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006033
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006034 // i indexes lowered arguments. Bump it past the hidden sret argument.
6035 // Idx indexes LLVM arguments. Don't touch it.
6036 ++i;
6037 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006038
Dan Gohman46510a72010-04-15 01:51:59 +00006039 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006040 ++I, ++Idx) {
6041 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006042 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006043 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006044 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006045
6046 // If this argument is unused then remember its value. It is used to generate
6047 // debugging information.
6048 if (I->use_empty() && NumValues)
6049 SDB->setUnusedArgValue(I, InVals[i]);
6050
Dan Gohman98ca4f22009-08-05 01:29:28 +00006051 for (unsigned Value = 0; Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006052 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00006053 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6054 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006055
6056 if (!I->use_empty()) {
6057 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6058 if (F.paramHasAttr(Idx, Attribute::SExt))
6059 AssertOp = ISD::AssertSext;
6060 else if (F.paramHasAttr(Idx, Attribute::ZExt))
6061 AssertOp = ISD::AssertZext;
6062
Bill Wendling46ada192010-03-02 01:55:18 +00006063 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006064 NumParts, PartVT, VT,
6065 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006066 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006067
Dan Gohman98ca4f22009-08-05 01:29:28 +00006068 i += NumParts;
6069 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006070
Dan Gohman98ca4f22009-08-05 01:29:28 +00006071 if (!I->use_empty()) {
Evan Cheng8e36a5c2010-03-29 21:27:30 +00006072 SDValue Res;
6073 if (!ArgValues.empty())
6074 Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6075 SDB->getCurDebugLoc());
Bill Wendling3ea3c242009-12-22 02:10:19 +00006076 SDB->setValue(I, Res);
6077
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006078 // If this argument is live outside of the entry block, insert a copy from
6079 // whereever we got it to the vreg that other BB's will reference it as.
Dan Gohman2048b852009-11-23 18:04:58 +00006080 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006081 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006082 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006083
Dan Gohman98ca4f22009-08-05 01:29:28 +00006084 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006085
6086 // Finally, if the target has anything special to do, allow it to do so.
6087 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006088 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006089}
6090
6091/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6092/// ensure constants are generated when needed. Remember the virtual registers
6093/// that need to be added to the Machine PHI nodes as input. We cannot just
6094/// directly add them, because expansion might result in multiple MBB's for one
6095/// BB. As such, the start of the BB might correspond to a different MBB than
6096/// the end.
6097///
6098void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006099SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006100 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006101
6102 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6103
6104 // Check successor nodes' PHI nodes that expect a constant to be available
6105 // from this block.
6106 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006107 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006108 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006109 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006110
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006111 // If this terminator has multiple identical successors (common for
6112 // switches), only handle each succ once.
6113 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006114
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006115 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006116
6117 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6118 // nodes and Machine PHI nodes, but the incoming operands have not been
6119 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006120 for (BasicBlock::const_iterator I = SuccBB->begin();
6121 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006122 // Ignore dead phi's.
6123 if (PN->use_empty()) continue;
6124
6125 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006126 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006127
Dan Gohman46510a72010-04-15 01:51:59 +00006128 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006129 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006130 if (RegOut == 0) {
Dan Gohman89496d02010-07-02 00:10:16 +00006131 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006132 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006133 }
6134 Reg = RegOut;
6135 } else {
Dan Gohmanc25ad632010-07-01 01:33:21 +00006136 DenseMap<const Value *, unsigned>::iterator I =
6137 FuncInfo.ValueMap.find(PHIOp);
6138 if (I != FuncInfo.ValueMap.end())
6139 Reg = I->second;
6140 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006141 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006142 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006143 "Didn't codegen value into a register!??");
Dan Gohman89496d02010-07-02 00:10:16 +00006144 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006145 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006146 }
6147 }
6148
6149 // Remember that this register needs to added to the machine PHI node as
6150 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006151 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006152 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6153 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006154 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006155 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006156 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006157 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006158 Reg += NumRegisters;
6159 }
6160 }
6161 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006162 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006163}