blob: 852d7d347aa2dfd423dcd4d8ba104a6ec09e462e [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the PPCISelLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "PPCISelLowering.h"
15#include "PPCMachineFunctionInfo.h"
16#include "PPCPredicates.h"
17#include "PPCTargetMachine.h"
18#include "PPCPerfectShuffle.h"
Owen Anderson1636de92007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000020#include "llvm/ADT/VectorExtras.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000021#include "llvm/CodeGen/CallingConvLower.h"
22#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
24#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner1b989192007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman12a9c082008-02-06 22:27:42 +000026#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000027#include "llvm/CodeGen/SelectionDAG.h"
Arnold Schwaighofera0032722008-04-30 09:16:33 +000028#include "llvm/CallingConv.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000029#include "llvm/Constants.h"
30#include "llvm/Function.h"
31#include "llvm/Intrinsics.h"
Arnold Schwaighofera0032722008-04-30 09:16:33 +000032#include "llvm/ParameterAttributes.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000033#include "llvm/Support/MathExtras.h"
34#include "llvm/Target/TargetOptions.h"
35#include "llvm/Support/CommandLine.h"
36using namespace llvm;
37
38static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
39cl::desc("enable preincrement load/store generation on PPC (experimental)"),
40 cl::Hidden);
41
42PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Evan Chengaf964df2008-07-12 02:23:19 +000043 : TargetLowering(TM), PPCSubTarget(*TM.getSubtargetImpl()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000044
45 setPow2DivIsCheap();
Dale Johannesen493492f2008-07-31 18:13:12 +000046
Dan Gohmanf17a25c2007-07-18 16:29:46 +000047 // Use _setjmp/_longjmp instead of setjmp/longjmp.
48 setUseUnderscoreSetJmp(true);
49 setUseUnderscoreLongJmp(true);
50
51 // Set up the register classes.
52 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
53 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
54 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
55
56 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Duncan Sands082524c2008-01-23 20:39:46 +000057 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Promote);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000058 setLoadXAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sands082524c2008-01-23 20:39:46 +000059
Chris Lattner3bc08502008-01-17 19:59:44 +000060 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
61
Dan Gohmanf17a25c2007-07-18 16:29:46 +000062 // PowerPC has pre-inc load and store's.
63 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
64 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
65 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
66 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
67 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
68 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
69 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
70 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
71 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
72 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
73
Dale Johannesen472d15d2007-10-06 01:24:11 +000074 // Shortening conversions involving ppcf128 get expanded (2 regs -> 1 reg)
75 setConvertAction(MVT::ppcf128, MVT::f64, Expand);
76 setConvertAction(MVT::ppcf128, MVT::f32, Expand);
Dale Johannesen3d8578b2007-10-10 01:01:31 +000077 // This is used in the ppcf128->int sequence. Note it has different semantics
78 // from FP_ROUND: that rounds to nearest, this rounds to zero.
79 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen472d15d2007-10-06 01:24:11 +000080
Dan Gohmanf17a25c2007-07-18 16:29:46 +000081 // PowerPC has no SREM/UREM instructions
82 setOperationAction(ISD::SREM, MVT::i32, Expand);
83 setOperationAction(ISD::UREM, MVT::i32, Expand);
84 setOperationAction(ISD::SREM, MVT::i64, Expand);
85 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohmanc9130bb2007-10-08 17:28:24 +000086
87 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
88 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
89 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
90 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
91 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
92 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
93 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
94 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
95 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000096
Dan Gohman2f7b1982007-10-11 23:21:31 +000097 // We don't support sin/cos/sqrt/fmod/pow
Dan Gohmanf17a25c2007-07-18 16:29:46 +000098 setOperationAction(ISD::FSIN , MVT::f64, Expand);
99 setOperationAction(ISD::FCOS , MVT::f64, Expand);
100 setOperationAction(ISD::FREM , MVT::f64, Expand);
Dan Gohman2f7b1982007-10-11 23:21:31 +0000101 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000102 setOperationAction(ISD::FSIN , MVT::f32, Expand);
103 setOperationAction(ISD::FCOS , MVT::f32, Expand);
104 setOperationAction(ISD::FREM , MVT::f32, Expand);
Dan Gohman2f7b1982007-10-11 23:21:31 +0000105 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Dale Johannesen436e3802008-01-18 19:55:37 +0000106
Dan Gohman819574c2008-01-31 00:41:03 +0000107 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000108
109 // If we're enabling GP optimizations, use hardware square root
110 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
111 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
112 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
113 }
114
115 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
116 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
117
118 // PowerPC does not have BSWAP, CTPOP or CTTZ
119 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
120 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
121 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
122 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
123 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
124 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
125
126 // PowerPC does not have ROTR
127 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
Bill Wendling36794552008-08-31 02:53:19 +0000128 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000129
130 // PowerPC does not have Select
131 setOperationAction(ISD::SELECT, MVT::i32, Expand);
132 setOperationAction(ISD::SELECT, MVT::i64, Expand);
133 setOperationAction(ISD::SELECT, MVT::f32, Expand);
134 setOperationAction(ISD::SELECT, MVT::f64, Expand);
135
136 // PowerPC wants to turn select_cc of FP into fsel when possible.
137 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
138 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
139
140 // PowerPC wants to optimize integer setcc a bit
141 setOperationAction(ISD::SETCC, MVT::i32, Custom);
142
143 // PowerPC does not have BRCOND which requires SetCC
144 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
145
146 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
147
148 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
149 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
150
151 // PowerPC does not have [U|S]INT_TO_FP
152 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
153 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
154
155 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
156 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
157 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Expand);
158 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Expand);
159
160 // We cannot sextinreg(i1). Expand to shifts.
161 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
162
163 // Support label based line numbers.
Dan Gohman472d12c2008-06-30 20:59:49 +0000164 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000165 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Nicolas Geoffray61864762007-12-21 12:19:44 +0000166
167 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
168 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
169 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
170 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
171
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000172
173 // We want to legalize GlobalAddress and ConstantPool nodes into the
174 // appropriate instructions to materialize the address.
175 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
176 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
177 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
178 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
179 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
180 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
181 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
182 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
183
Nate Begemanf46776e2008-08-11 17:36:31 +0000184 // RET must be custom lowered, to meet ABI requirements.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000185 setOperationAction(ISD::RET , MVT::Other, Custom);
Duncan Sands38947cd2007-07-27 12:58:54 +0000186
Nate Begemanf46776e2008-08-11 17:36:31 +0000187 // TRAP is legal.
188 setOperationAction(ISD::TRAP, MVT::Other, Legal);
189
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000190 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
191 setOperationAction(ISD::VASTART , MVT::Other, Custom);
192
193 // VAARG is custom lowered with ELF 32 ABI
194 if (TM.getSubtarget<PPCSubtarget>().isELF32_ABI())
195 setOperationAction(ISD::VAARG, MVT::Other, Custom);
196 else
197 setOperationAction(ISD::VAARG, MVT::Other, Expand);
198
199 // Use the default implementation.
200 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
201 setOperationAction(ISD::VAEND , MVT::Other, Expand);
202 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
203 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
204 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
205 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
206
207 // We want to custom lower some of our intrinsics.
208 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
209
210 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
211 // They also have instructions for converting between i64 and fp.
212 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
213 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
214 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
215 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
216 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
217
218 // FIXME: disable this lowered code. This generates 64-bit register values,
219 // and we don't model the fact that the top part is clobbered by calls. We
220 // need to flag these together so that the value isn't live across a call.
221 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
222
223 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
224 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
225 } else {
226 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
227 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
228 }
229
230 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattnerc882caf2007-10-19 04:08:28 +0000231 // 64-bit PowerPC implementations can support i64 types directly
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000232 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
233 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
234 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman71619ec2008-03-07 20:36:53 +0000235 // 64-bit PowerPC wants to expand i128 shifts itself.
236 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
237 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
238 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000239 } else {
Chris Lattnerc882caf2007-10-19 04:08:28 +0000240 // 32-bit PowerPC wants to expand i64 shifts itself.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000241 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
242 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
243 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
244 }
245
246 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
247 // First set operation action for all vector types to expand. Then we
248 // will selectively turn on ones that can be effectively codegen'd.
Duncan Sands92c43912008-06-06 12:08:01 +0000249 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
250 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
251 MVT VT = (MVT::SimpleValueType)i;
252
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000253 // add/sub are legal for all supported vector VT's.
Duncan Sands92c43912008-06-06 12:08:01 +0000254 setOperationAction(ISD::ADD , VT, Legal);
255 setOperationAction(ISD::SUB , VT, Legal);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000256
257 // We promote all shuffles to v16i8.
Duncan Sands92c43912008-06-06 12:08:01 +0000258 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
259 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000260
261 // We promote all non-typed operations to v4i32.
Duncan Sands92c43912008-06-06 12:08:01 +0000262 setOperationAction(ISD::AND , VT, Promote);
263 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
264 setOperationAction(ISD::OR , VT, Promote);
265 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
266 setOperationAction(ISD::XOR , VT, Promote);
267 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
268 setOperationAction(ISD::LOAD , VT, Promote);
269 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
270 setOperationAction(ISD::SELECT, VT, Promote);
271 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
272 setOperationAction(ISD::STORE, VT, Promote);
273 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000274
275 // No other operations are legal.
Duncan Sands92c43912008-06-06 12:08:01 +0000276 setOperationAction(ISD::MUL , VT, Expand);
277 setOperationAction(ISD::SDIV, VT, Expand);
278 setOperationAction(ISD::SREM, VT, Expand);
279 setOperationAction(ISD::UDIV, VT, Expand);
280 setOperationAction(ISD::UREM, VT, Expand);
281 setOperationAction(ISD::FDIV, VT, Expand);
282 setOperationAction(ISD::FNEG, VT, Expand);
283 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
284 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
285 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
286 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
287 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
288 setOperationAction(ISD::UDIVREM, VT, Expand);
289 setOperationAction(ISD::SDIVREM, VT, Expand);
290 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
291 setOperationAction(ISD::FPOW, VT, Expand);
292 setOperationAction(ISD::CTPOP, VT, Expand);
293 setOperationAction(ISD::CTLZ, VT, Expand);
294 setOperationAction(ISD::CTTZ, VT, Expand);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000295 }
296
297 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
298 // with merges, splats, etc.
299 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
300
301 setOperationAction(ISD::AND , MVT::v4i32, Legal);
302 setOperationAction(ISD::OR , MVT::v4i32, Legal);
303 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
304 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
305 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
306 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
307
308 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
309 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
310 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
311 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
312
313 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
314 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
315 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
316 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
317
318 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
319 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
320
321 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
322 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
323 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
324 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
325 }
326
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000327 setShiftAmountType(MVT::i32);
328 setSetCCResultContents(ZeroOrOneSetCCResult);
329
330 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
331 setStackPointerRegisterToSaveRestore(PPC::X1);
332 setExceptionPointerRegister(PPC::X3);
333 setExceptionSelectorRegister(PPC::X4);
334 } else {
335 setStackPointerRegisterToSaveRestore(PPC::R1);
336 setExceptionPointerRegister(PPC::R3);
337 setExceptionSelectorRegister(PPC::R4);
338 }
339
340 // We have target-specific dag combine patterns for the following nodes:
341 setTargetDAGCombine(ISD::SINT_TO_FP);
342 setTargetDAGCombine(ISD::STORE);
343 setTargetDAGCombine(ISD::BR_CC);
344 setTargetDAGCombine(ISD::BSWAP);
345
Dale Johannesen6f3c7bf2007-10-19 00:59:18 +0000346 // Darwin long double math library functions have $LDBL128 appended.
347 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands37a3f472008-01-10 10:28:30 +0000348 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesen6f3c7bf2007-10-19 00:59:18 +0000349 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
350 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands37a3f472008-01-10 10:28:30 +0000351 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
352 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen6f3c7bf2007-10-19 00:59:18 +0000353 }
354
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000355 computeRegisterProperties();
356}
357
Dale Johannesen88945f82008-02-28 22:31:51 +0000358/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
359/// function arguments in the caller parameter area.
360unsigned PPCTargetLowering::getByValTypeAlignment(const Type *Ty) const {
361 TargetMachine &TM = getTargetMachine();
362 // Darwin passes everything on 4 byte boundary.
363 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
364 return 4;
365 // FIXME Elf TBD
366 return 4;
367}
368
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000369const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
370 switch (Opcode) {
371 default: return 0;
Evan Chengaf964df2008-07-12 02:23:19 +0000372 case PPCISD::FSEL: return "PPCISD::FSEL";
373 case PPCISD::FCFID: return "PPCISD::FCFID";
374 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
375 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
376 case PPCISD::STFIWX: return "PPCISD::STFIWX";
377 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
378 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
379 case PPCISD::VPERM: return "PPCISD::VPERM";
380 case PPCISD::Hi: return "PPCISD::Hi";
381 case PPCISD::Lo: return "PPCISD::Lo";
382 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
383 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
384 case PPCISD::SRL: return "PPCISD::SRL";
385 case PPCISD::SRA: return "PPCISD::SRA";
386 case PPCISD::SHL: return "PPCISD::SHL";
387 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
388 case PPCISD::STD_32: return "PPCISD::STD_32";
389 case PPCISD::CALL_ELF: return "PPCISD::CALL_ELF";
390 case PPCISD::CALL_Macho: return "PPCISD::CALL_Macho";
391 case PPCISD::MTCTR: return "PPCISD::MTCTR";
392 case PPCISD::BCTRL_Macho: return "PPCISD::BCTRL_Macho";
393 case PPCISD::BCTRL_ELF: return "PPCISD::BCTRL_ELF";
394 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
395 case PPCISD::MFCR: return "PPCISD::MFCR";
396 case PPCISD::VCMP: return "PPCISD::VCMP";
397 case PPCISD::VCMPo: return "PPCISD::VCMPo";
398 case PPCISD::LBRX: return "PPCISD::LBRX";
399 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Chengaf964df2008-07-12 02:23:19 +0000400 case PPCISD::LARX: return "PPCISD::LARX";
401 case PPCISD::STCX: return "PPCISD::STCX";
402 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
403 case PPCISD::MFFS: return "PPCISD::MFFS";
404 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
405 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
406 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
407 case PPCISD::MTFSF: return "PPCISD::MTFSF";
408 case PPCISD::TAILCALL: return "PPCISD::TAILCALL";
409 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000410 }
411}
412
Scott Michel502151f2008-03-10 15:42:14 +0000413
Dan Gohman8181bd12008-07-27 21:46:04 +0000414MVT PPCTargetLowering::getSetCCResultType(const SDValue &) const {
Scott Michel502151f2008-03-10 15:42:14 +0000415 return MVT::i32;
416}
417
418
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000419//===----------------------------------------------------------------------===//
420// Node matching predicates, for use by the tblgen matching code.
421//===----------------------------------------------------------------------===//
422
423/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman8181bd12008-07-27 21:46:04 +0000424static bool isFloatingPointZero(SDValue Op) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000425 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johannesendf8a8312007-08-31 04:03:46 +0000426 return CFP->getValueAPF().isZero();
Gabor Greif1c80d112008-08-28 21:40:38 +0000427 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000428 // Maybe this has already been legalized into the constant pool?
429 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
430 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johannesendf8a8312007-08-31 04:03:46 +0000431 return CFP->getValueAPF().isZero();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000432 }
433 return false;
434}
435
436/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
437/// true if Op is undef or if it matches the specified value.
Dan Gohman8181bd12008-07-27 21:46:04 +0000438static bool isConstantOrUndef(SDValue Op, unsigned Val) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000439 return Op.getOpcode() == ISD::UNDEF ||
440 cast<ConstantSDNode>(Op)->getValue() == Val;
441}
442
443/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
444/// VPKUHUM instruction.
445bool PPC::isVPKUHUMShuffleMask(SDNode *N, bool isUnary) {
446 if (!isUnary) {
447 for (unsigned i = 0; i != 16; ++i)
448 if (!isConstantOrUndef(N->getOperand(i), i*2+1))
449 return false;
450 } else {
451 for (unsigned i = 0; i != 8; ++i)
452 if (!isConstantOrUndef(N->getOperand(i), i*2+1) ||
453 !isConstantOrUndef(N->getOperand(i+8), i*2+1))
454 return false;
455 }
456 return true;
457}
458
459/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
460/// VPKUWUM instruction.
461bool PPC::isVPKUWUMShuffleMask(SDNode *N, bool isUnary) {
462 if (!isUnary) {
463 for (unsigned i = 0; i != 16; i += 2)
464 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
465 !isConstantOrUndef(N->getOperand(i+1), i*2+3))
466 return false;
467 } else {
468 for (unsigned i = 0; i != 8; i += 2)
469 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
470 !isConstantOrUndef(N->getOperand(i+1), i*2+3) ||
471 !isConstantOrUndef(N->getOperand(i+8), i*2+2) ||
472 !isConstantOrUndef(N->getOperand(i+9), i*2+3))
473 return false;
474 }
475 return true;
476}
477
478/// isVMerge - Common function, used to match vmrg* shuffles.
479///
480static bool isVMerge(SDNode *N, unsigned UnitSize,
481 unsigned LHSStart, unsigned RHSStart) {
482 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
483 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
484 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
485 "Unsupported merge size!");
486
487 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
488 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
489 if (!isConstantOrUndef(N->getOperand(i*UnitSize*2+j),
490 LHSStart+j+i*UnitSize) ||
491 !isConstantOrUndef(N->getOperand(i*UnitSize*2+UnitSize+j),
492 RHSStart+j+i*UnitSize))
493 return false;
494 }
495 return true;
496}
497
498/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
499/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
500bool PPC::isVMRGLShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
501 if (!isUnary)
502 return isVMerge(N, UnitSize, 8, 24);
503 return isVMerge(N, UnitSize, 8, 8);
504}
505
506/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
507/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
508bool PPC::isVMRGHShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
509 if (!isUnary)
510 return isVMerge(N, UnitSize, 0, 16);
511 return isVMerge(N, UnitSize, 0, 0);
512}
513
514
515/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
516/// amount, otherwise return -1.
517int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
518 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
519 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
520 // Find the first non-undef value in the shuffle mask.
521 unsigned i;
522 for (i = 0; i != 16 && N->getOperand(i).getOpcode() == ISD::UNDEF; ++i)
523 /*search*/;
524
525 if (i == 16) return -1; // all undef.
526
527 // Otherwise, check to see if the rest of the elements are consequtively
528 // numbered from this value.
529 unsigned ShiftAmt = cast<ConstantSDNode>(N->getOperand(i))->getValue();
530 if (ShiftAmt < i) return -1;
531 ShiftAmt -= i;
532
533 if (!isUnary) {
534 // Check the rest of the elements to see if they are consequtive.
535 for (++i; i != 16; ++i)
536 if (!isConstantOrUndef(N->getOperand(i), ShiftAmt+i))
537 return -1;
538 } else {
539 // Check the rest of the elements to see if they are consequtive.
540 for (++i; i != 16; ++i)
541 if (!isConstantOrUndef(N->getOperand(i), (ShiftAmt+i) & 15))
542 return -1;
543 }
544
545 return ShiftAmt;
546}
547
548/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
549/// specifies a splat of a single element that is suitable for input to
550/// VSPLTB/VSPLTH/VSPLTW.
551bool PPC::isSplatShuffleMask(SDNode *N, unsigned EltSize) {
552 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
553 N->getNumOperands() == 16 &&
554 (EltSize == 1 || EltSize == 2 || EltSize == 4));
555
556 // This is a splat operation if each element of the permute is the same, and
557 // if the value doesn't reference the second vector.
558 unsigned ElementBase = 0;
Dan Gohman8181bd12008-07-27 21:46:04 +0000559 SDValue Elt = N->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000560 if (ConstantSDNode *EltV = dyn_cast<ConstantSDNode>(Elt))
561 ElementBase = EltV->getValue();
562 else
563 return false; // FIXME: Handle UNDEF elements too!
564
565 if (cast<ConstantSDNode>(Elt)->getValue() >= 16)
566 return false;
567
568 // Check that they are consequtive.
569 for (unsigned i = 1; i != EltSize; ++i) {
570 if (!isa<ConstantSDNode>(N->getOperand(i)) ||
571 cast<ConstantSDNode>(N->getOperand(i))->getValue() != i+ElementBase)
572 return false;
573 }
574
575 assert(isa<ConstantSDNode>(Elt) && "Invalid VECTOR_SHUFFLE mask!");
576 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
577 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
578 assert(isa<ConstantSDNode>(N->getOperand(i)) &&
579 "Invalid VECTOR_SHUFFLE mask!");
580 for (unsigned j = 0; j != EltSize; ++j)
581 if (N->getOperand(i+j) != N->getOperand(j))
582 return false;
583 }
584
585 return true;
586}
587
Evan Chengc5912e32007-07-30 07:51:22 +0000588/// isAllNegativeZeroVector - Returns true if all elements of build_vector
589/// are -0.0.
590bool PPC::isAllNegativeZeroVector(SDNode *N) {
591 assert(N->getOpcode() == ISD::BUILD_VECTOR);
592 if (PPC::isSplatShuffleMask(N, N->getNumOperands()))
593 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N))
Dale Johannesendf8a8312007-08-31 04:03:46 +0000594 return CFP->getValueAPF().isNegZero();
Evan Chengc5912e32007-07-30 07:51:22 +0000595 return false;
596}
597
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000598/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
599/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
600unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
601 assert(isSplatShuffleMask(N, EltSize));
602 return cast<ConstantSDNode>(N->getOperand(0))->getValue() / EltSize;
603}
604
605/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
606/// by using a vspltis[bhw] instruction of the specified element size, return
607/// the constant being splatted. The ByteSize field indicates the number of
608/// bytes of each element [124] -> [bhw].
Dan Gohman8181bd12008-07-27 21:46:04 +0000609SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
610 SDValue OpVal(0, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000611
612 // If ByteSize of the splat is bigger than the element size of the
613 // build_vector, then we have a case where we are checking for a splat where
614 // multiple elements of the buildvector are folded together into a single
615 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
616 unsigned EltSize = 16/N->getNumOperands();
617 if (EltSize < ByteSize) {
618 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman8181bd12008-07-27 21:46:04 +0000619 SDValue UniquedVals[4];
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000620 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
621
622 // See if all of the elements in the buildvector agree across.
623 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
624 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
625 // If the element isn't a constant, bail fully out.
Dan Gohman8181bd12008-07-27 21:46:04 +0000626 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000627
628
Gabor Greif1c80d112008-08-28 21:40:38 +0000629 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000630 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
631 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman8181bd12008-07-27 21:46:04 +0000632 return SDValue(); // no match.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000633 }
634
635 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
636 // either constant or undef values that are identical for each chunk. See
637 // if these chunks can form into a larger vspltis*.
638
639 // Check to see if all of the leading entries are either 0 or -1. If
640 // neither, then this won't fit into the immediate field.
641 bool LeadingZero = true;
642 bool LeadingOnes = true;
643 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000644 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000645
646 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
647 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
648 }
649 // Finally, check the least significant entry.
650 if (LeadingZero) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000651 if (UniquedVals[Multiple-1].getNode() == 0)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000652 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
653 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getValue();
654 if (Val < 16)
655 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
656 }
657 if (LeadingOnes) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000658 if (UniquedVals[Multiple-1].getNode() == 0)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000659 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
660 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSignExtended();
661 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
662 return DAG.getTargetConstant(Val, MVT::i32);
663 }
664
Dan Gohman8181bd12008-07-27 21:46:04 +0000665 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000666 }
667
668 // Check to see if this buildvec has a single non-undef value in its elements.
669 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
670 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greif1c80d112008-08-28 21:40:38 +0000671 if (OpVal.getNode() == 0)
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000672 OpVal = N->getOperand(i);
673 else if (OpVal != N->getOperand(i))
Dan Gohman8181bd12008-07-27 21:46:04 +0000674 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000675 }
676
Gabor Greif1c80d112008-08-28 21:40:38 +0000677 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000678
679 unsigned ValSizeInBytes = 0;
680 uint64_t Value = 0;
681 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
682 Value = CN->getValue();
Duncan Sands92c43912008-06-06 12:08:01 +0000683 ValSizeInBytes = CN->getValueType(0).getSizeInBits()/8;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000684 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
685 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johannesendf8a8312007-08-31 04:03:46 +0000686 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000687 ValSizeInBytes = 4;
688 }
689
690 // If the splat value is larger than the element value, then we can never do
691 // this splat. The only case that we could fit the replicated bits into our
692 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman8181bd12008-07-27 21:46:04 +0000693 if (ValSizeInBytes < ByteSize) return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000694
695 // If the element value is larger than the splat value, cut it in half and
696 // check to see if the two halves are equal. Continue doing this until we
697 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
698 while (ValSizeInBytes > ByteSize) {
699 ValSizeInBytes >>= 1;
700
701 // If the top half equals the bottom half, we're still ok.
702 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
703 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman8181bd12008-07-27 21:46:04 +0000704 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000705 }
706
707 // Properly sign extend the value.
708 int ShAmt = (4-ByteSize)*8;
709 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
710
711 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman8181bd12008-07-27 21:46:04 +0000712 if (MaskVal == 0) return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000713
714 // Finally, if this value fits in a 5 bit sext field, return it
715 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
716 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman8181bd12008-07-27 21:46:04 +0000717 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000718}
719
720//===----------------------------------------------------------------------===//
721// Addressing Mode Selection
722//===----------------------------------------------------------------------===//
723
724/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
725/// or 64-bit immediate, and if the value can be accurately represented as a
726/// sign extension from a 16-bit value. If so, this returns true and the
727/// immediate.
728static bool isIntS16Immediate(SDNode *N, short &Imm) {
729 if (N->getOpcode() != ISD::Constant)
730 return false;
731
732 Imm = (short)cast<ConstantSDNode>(N)->getValue();
733 if (N->getValueType(0) == MVT::i32)
734 return Imm == (int32_t)cast<ConstantSDNode>(N)->getValue();
735 else
736 return Imm == (int64_t)cast<ConstantSDNode>(N)->getValue();
737}
Dan Gohman8181bd12008-07-27 21:46:04 +0000738static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greif1c80d112008-08-28 21:40:38 +0000739 return isIntS16Immediate(Op.getNode(), Imm);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000740}
741
742
743/// SelectAddressRegReg - Given the specified addressed, check to see if it
744/// can be represented as an indexed [r+r] operation. Returns false if it
745/// can be more efficiently represented with [r+imm].
Dan Gohman8181bd12008-07-27 21:46:04 +0000746bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
747 SDValue &Index,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000748 SelectionDAG &DAG) {
749 short imm = 0;
750 if (N.getOpcode() == ISD::ADD) {
751 if (isIntS16Immediate(N.getOperand(1), imm))
752 return false; // r+i
753 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
754 return false; // r+i
755
756 Base = N.getOperand(0);
757 Index = N.getOperand(1);
758 return true;
759 } else if (N.getOpcode() == ISD::OR) {
760 if (isIntS16Immediate(N.getOperand(1), imm))
761 return false; // r+i can fold it if we can.
762
763 // If this is an or of disjoint bitfields, we can codegen this as an add
764 // (for better address arithmetic) if the LHS and RHS of the OR are provably
765 // disjoint.
Dan Gohman63f4e462008-02-27 01:23:58 +0000766 APInt LHSKnownZero, LHSKnownOne;
767 APInt RHSKnownZero, RHSKnownOne;
768 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanc9cd46f2008-02-27 21:12:32 +0000769 APInt::getAllOnesValue(N.getOperand(0)
770 .getValueSizeInBits()),
Dan Gohman63f4e462008-02-27 01:23:58 +0000771 LHSKnownZero, LHSKnownOne);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000772
Dan Gohman63f4e462008-02-27 01:23:58 +0000773 if (LHSKnownZero.getBoolValue()) {
774 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanc9cd46f2008-02-27 21:12:32 +0000775 APInt::getAllOnesValue(N.getOperand(1)
776 .getValueSizeInBits()),
Dan Gohman63f4e462008-02-27 01:23:58 +0000777 RHSKnownZero, RHSKnownOne);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000778 // If all of the bits are known zero on the LHS or RHS, the add won't
779 // carry.
Dan Gohmanc9cd46f2008-02-27 21:12:32 +0000780 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000781 Base = N.getOperand(0);
782 Index = N.getOperand(1);
783 return true;
784 }
785 }
786 }
787
788 return false;
789}
790
791/// Returns true if the address N can be represented by a base register plus
792/// a signed 16-bit displacement [r+imm], and if it is not better
793/// represented as reg+reg.
Dan Gohman8181bd12008-07-27 21:46:04 +0000794bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
795 SDValue &Base, SelectionDAG &DAG){
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000796 // If this can be more profitably realized as r+r, fail.
797 if (SelectAddressRegReg(N, Disp, Base, DAG))
798 return false;
799
800 if (N.getOpcode() == ISD::ADD) {
801 short imm = 0;
802 if (isIntS16Immediate(N.getOperand(1), imm)) {
803 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
804 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
805 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
806 } else {
807 Base = N.getOperand(0);
808 }
809 return true; // [r+i]
810 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
811 // Match LOAD (ADD (X, Lo(G))).
812 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue()
813 && "Cannot handle constant offsets yet!");
814 Disp = N.getOperand(1).getOperand(0); // The global address.
815 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
816 Disp.getOpcode() == ISD::TargetConstantPool ||
817 Disp.getOpcode() == ISD::TargetJumpTable);
818 Base = N.getOperand(0);
819 return true; // [&g+r]
820 }
821 } else if (N.getOpcode() == ISD::OR) {
822 short imm = 0;
823 if (isIntS16Immediate(N.getOperand(1), imm)) {
824 // If this is an or of disjoint bitfields, we can codegen this as an add
825 // (for better address arithmetic) if the LHS and RHS of the OR are
826 // provably disjoint.
Dan Gohman63f4e462008-02-27 01:23:58 +0000827 APInt LHSKnownZero, LHSKnownOne;
828 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendlinga77e9f02008-03-24 23:16:37 +0000829 APInt::getAllOnesValue(N.getOperand(0)
830 .getValueSizeInBits()),
Dan Gohman63f4e462008-02-27 01:23:58 +0000831 LHSKnownZero, LHSKnownOne);
Bill Wendlinga77e9f02008-03-24 23:16:37 +0000832
Dan Gohman63f4e462008-02-27 01:23:58 +0000833 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000834 // If all of the bits are known zero on the LHS or RHS, the add won't
835 // carry.
836 Base = N.getOperand(0);
837 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
838 return true;
839 }
840 }
841 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
842 // Loading from a constant address.
843
844 // If this address fits entirely in a 16-bit sext immediate field, codegen
845 // this as "d, 0"
846 short Imm;
847 if (isIntS16Immediate(CN, Imm)) {
848 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
849 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
850 return true;
851 }
852
853 // Handle 32-bit sext immediates with LIS + addr mode.
854 if (CN->getValueType(0) == MVT::i32 ||
855 (int64_t)CN->getValue() == (int)CN->getValue()) {
856 int Addr = (int)CN->getValue();
857
858 // Otherwise, break this down into an LIS + disp.
859 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
860
861 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
862 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman8181bd12008-07-27 21:46:04 +0000863 Base = SDValue(DAG.getTargetNode(Opc, CN->getValueType(0), Base), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000864 return true;
865 }
866 }
867
868 Disp = DAG.getTargetConstant(0, getPointerTy());
869 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
870 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
871 else
872 Base = N;
873 return true; // [r+0]
874}
875
876/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
877/// represented as an indexed [r+r] operation.
Dan Gohman8181bd12008-07-27 21:46:04 +0000878bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
879 SDValue &Index,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000880 SelectionDAG &DAG) {
881 // Check to see if we can easily represent this as an [r+r] address. This
882 // will fail if it thinks that the address is more profitably represented as
883 // reg+imm, e.g. where imm = 0.
884 if (SelectAddressRegReg(N, Base, Index, DAG))
885 return true;
886
887 // If the operand is an addition, always emit this as [r+r], since this is
888 // better (for code size, and execution, as the memop does the add for free)
889 // than emitting an explicit add.
890 if (N.getOpcode() == ISD::ADD) {
891 Base = N.getOperand(0);
892 Index = N.getOperand(1);
893 return true;
894 }
895
896 // Otherwise, do it the hard way, using R0 as the base register.
897 Base = DAG.getRegister(PPC::R0, N.getValueType());
898 Index = N;
899 return true;
900}
901
902/// SelectAddressRegImmShift - Returns true if the address N can be
903/// represented by a base register plus a signed 14-bit displacement
904/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman8181bd12008-07-27 21:46:04 +0000905bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
906 SDValue &Base,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000907 SelectionDAG &DAG) {
908 // If this can be more profitably realized as r+r, fail.
909 if (SelectAddressRegReg(N, Disp, Base, DAG))
910 return false;
911
912 if (N.getOpcode() == ISD::ADD) {
913 short imm = 0;
914 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
915 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
916 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
917 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
918 } else {
919 Base = N.getOperand(0);
920 }
921 return true; // [r+i]
922 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
923 // Match LOAD (ADD (X, Lo(G))).
924 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue()
925 && "Cannot handle constant offsets yet!");
926 Disp = N.getOperand(1).getOperand(0); // The global address.
927 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
928 Disp.getOpcode() == ISD::TargetConstantPool ||
929 Disp.getOpcode() == ISD::TargetJumpTable);
930 Base = N.getOperand(0);
931 return true; // [&g+r]
932 }
933 } else if (N.getOpcode() == ISD::OR) {
934 short imm = 0;
935 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
936 // If this is an or of disjoint bitfields, we can codegen this as an add
937 // (for better address arithmetic) if the LHS and RHS of the OR are
938 // provably disjoint.
Dan Gohman63f4e462008-02-27 01:23:58 +0000939 APInt LHSKnownZero, LHSKnownOne;
940 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendlinga77e9f02008-03-24 23:16:37 +0000941 APInt::getAllOnesValue(N.getOperand(0)
942 .getValueSizeInBits()),
Dan Gohman63f4e462008-02-27 01:23:58 +0000943 LHSKnownZero, LHSKnownOne);
944 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000945 // If all of the bits are known zero on the LHS or RHS, the add won't
946 // carry.
947 Base = N.getOperand(0);
948 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
949 return true;
950 }
951 }
952 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
953 // Loading from a constant address. Verify low two bits are clear.
954 if ((CN->getValue() & 3) == 0) {
955 // If this address fits entirely in a 14-bit sext immediate field, codegen
956 // this as "d, 0"
957 short Imm;
958 if (isIntS16Immediate(CN, Imm)) {
959 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
960 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
961 return true;
962 }
963
964 // Fold the low-part of 32-bit absolute addresses into addr mode.
965 if (CN->getValueType(0) == MVT::i32 ||
966 (int64_t)CN->getValue() == (int)CN->getValue()) {
967 int Addr = (int)CN->getValue();
968
969 // Otherwise, break this down into an LIS + disp.
970 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
971
972 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
973 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman8181bd12008-07-27 21:46:04 +0000974 Base = SDValue(DAG.getTargetNode(Opc, CN->getValueType(0), Base), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000975 return true;
976 }
977 }
978 }
979
980 Disp = DAG.getTargetConstant(0, getPointerTy());
981 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
982 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
983 else
984 Base = N;
985 return true; // [r+0]
986}
987
988
989/// getPreIndexedAddressParts - returns true by value, base pointer and
990/// offset pointer and addressing mode by reference if the node's address
991/// can be legally represented as pre-indexed load / store address.
Dan Gohman8181bd12008-07-27 21:46:04 +0000992bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
993 SDValue &Offset,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000994 ISD::MemIndexedMode &AM,
995 SelectionDAG &DAG) {
996 // Disabled by default for now.
997 if (!EnablePPCPreinc) return false;
998
Dan Gohman8181bd12008-07-27 21:46:04 +0000999 SDValue Ptr;
Duncan Sands92c43912008-06-06 12:08:01 +00001000 MVT VT;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001001 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1002 Ptr = LD->getBasePtr();
Dan Gohman9a4c92c2008-01-30 00:15:11 +00001003 VT = LD->getMemoryVT();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001004
1005 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
1006 ST = ST;
1007 Ptr = ST->getBasePtr();
Dan Gohman9a4c92c2008-01-30 00:15:11 +00001008 VT = ST->getMemoryVT();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001009 } else
1010 return false;
1011
1012 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands92c43912008-06-06 12:08:01 +00001013 if (VT.isVector())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001014 return false;
1015
1016 // TODO: Check reg+reg first.
1017
1018 // LDU/STU use reg+imm*4, others use reg+imm.
1019 if (VT != MVT::i64) {
1020 // reg + imm
1021 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1022 return false;
1023 } else {
1024 // reg + imm * 4.
1025 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1026 return false;
1027 }
1028
1029 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1030 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1031 // sext i32 to i64 when addr mode is r+i.
Dan Gohman9a4c92c2008-01-30 00:15:11 +00001032 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001033 LD->getExtensionType() == ISD::SEXTLOAD &&
1034 isa<ConstantSDNode>(Offset))
1035 return false;
1036 }
1037
1038 AM = ISD::PRE_INC;
1039 return true;
1040}
1041
1042//===----------------------------------------------------------------------===//
1043// LowerOperation implementation
1044//===----------------------------------------------------------------------===//
1045
Dan Gohman8181bd12008-07-27 21:46:04 +00001046SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dale Johannesen8be83a72008-03-04 23:17:14 +00001047 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00001048 MVT PtrVT = Op.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001049 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
1050 Constant *C = CP->getConstVal();
Dan Gohman8181bd12008-07-27 21:46:04 +00001051 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
1052 SDValue Zero = DAG.getConstant(0, PtrVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001053
1054 const TargetMachine &TM = DAG.getTarget();
1055
Dan Gohman8181bd12008-07-27 21:46:04 +00001056 SDValue Hi = DAG.getNode(PPCISD::Hi, PtrVT, CPI, Zero);
1057 SDValue Lo = DAG.getNode(PPCISD::Lo, PtrVT, CPI, Zero);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001058
1059 // If this is a non-darwin platform, we don't support non-static relo models
1060 // yet.
1061 if (TM.getRelocationModel() == Reloc::Static ||
1062 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1063 // Generate non-pic code that has direct accesses to the constant pool.
1064 // The address of the global is just (hi(&g)+lo(&g)).
1065 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
1066 }
1067
1068 if (TM.getRelocationModel() == Reloc::PIC_) {
1069 // With PIC, the first instruction is actually "GR+hi(&G)".
1070 Hi = DAG.getNode(ISD::ADD, PtrVT,
1071 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
1072 }
1073
1074 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
1075 return Lo;
1076}
1077
Dan Gohman8181bd12008-07-27 21:46:04 +00001078SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00001079 MVT PtrVT = Op.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001080 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +00001081 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1082 SDValue Zero = DAG.getConstant(0, PtrVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001083
1084 const TargetMachine &TM = DAG.getTarget();
1085
Dan Gohman8181bd12008-07-27 21:46:04 +00001086 SDValue Hi = DAG.getNode(PPCISD::Hi, PtrVT, JTI, Zero);
1087 SDValue Lo = DAG.getNode(PPCISD::Lo, PtrVT, JTI, Zero);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001088
1089 // If this is a non-darwin platform, we don't support non-static relo models
1090 // yet.
1091 if (TM.getRelocationModel() == Reloc::Static ||
1092 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1093 // Generate non-pic code that has direct accesses to the constant pool.
1094 // The address of the global is just (hi(&g)+lo(&g)).
1095 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
1096 }
1097
1098 if (TM.getRelocationModel() == Reloc::PIC_) {
1099 // With PIC, the first instruction is actually "GR+hi(&G)".
1100 Hi = DAG.getNode(ISD::ADD, PtrVT,
1101 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
1102 }
1103
1104 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
1105 return Lo;
1106}
1107
Dan Gohman8181bd12008-07-27 21:46:04 +00001108SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
Dale Johannesen8be83a72008-03-04 23:17:14 +00001109 SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001110 assert(0 && "TLS not implemented for PPC.");
Dan Gohman8181bd12008-07-27 21:46:04 +00001111 return SDValue(); // Not reached
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001112}
1113
Dan Gohman8181bd12008-07-27 21:46:04 +00001114SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
Dale Johannesen8be83a72008-03-04 23:17:14 +00001115 SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00001116 MVT PtrVT = Op.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001117 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1118 GlobalValue *GV = GSDN->getGlobal();
Dan Gohman8181bd12008-07-27 21:46:04 +00001119 SDValue GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
Evan Chenga5a257d2008-02-02 05:06:29 +00001120 // If it's a debug information descriptor, don't mess with it.
1121 if (DAG.isVerifiedDebugInfoDesc(Op))
1122 return GA;
Dan Gohman8181bd12008-07-27 21:46:04 +00001123 SDValue Zero = DAG.getConstant(0, PtrVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001124
1125 const TargetMachine &TM = DAG.getTarget();
1126
Dan Gohman8181bd12008-07-27 21:46:04 +00001127 SDValue Hi = DAG.getNode(PPCISD::Hi, PtrVT, GA, Zero);
1128 SDValue Lo = DAG.getNode(PPCISD::Lo, PtrVT, GA, Zero);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001129
1130 // If this is a non-darwin platform, we don't support non-static relo models
1131 // yet.
1132 if (TM.getRelocationModel() == Reloc::Static ||
1133 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1134 // Generate non-pic code that has direct accesses to globals.
1135 // The address of the global is just (hi(&g)+lo(&g)).
1136 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
1137 }
1138
1139 if (TM.getRelocationModel() == Reloc::PIC_) {
1140 // With PIC, the first instruction is actually "GR+hi(&G)".
1141 Hi = DAG.getNode(ISD::ADD, PtrVT,
1142 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
1143 }
1144
1145 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
1146
1147 if (!TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV))
1148 return Lo;
1149
1150 // If the global is weak or external, we have to go through the lazy
1151 // resolution stub.
1152 return DAG.getLoad(PtrVT, DAG.getEntryNode(), Lo, NULL, 0);
1153}
1154
Dan Gohman8181bd12008-07-27 21:46:04 +00001155SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001156 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
1157
1158 // If we're comparing for equality to zero, expose the fact that this is
1159 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1160 // fold the new nodes.
1161 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1162 if (C->isNullValue() && CC == ISD::SETEQ) {
Duncan Sands92c43912008-06-06 12:08:01 +00001163 MVT VT = Op.getOperand(0).getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00001164 SDValue Zext = Op.getOperand(0);
Duncan Sandsec142ee2008-06-08 20:54:56 +00001165 if (VT.bitsLT(MVT::i32)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001166 VT = MVT::i32;
1167 Zext = DAG.getNode(ISD::ZERO_EXTEND, VT, Op.getOperand(0));
1168 }
Duncan Sands92c43912008-06-06 12:08:01 +00001169 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dan Gohman8181bd12008-07-27 21:46:04 +00001170 SDValue Clz = DAG.getNode(ISD::CTLZ, VT, Zext);
1171 SDValue Scc = DAG.getNode(ISD::SRL, VT, Clz,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001172 DAG.getConstant(Log2b, MVT::i32));
1173 return DAG.getNode(ISD::TRUNCATE, MVT::i32, Scc);
1174 }
1175 // Leave comparisons against 0 and -1 alone for now, since they're usually
1176 // optimized. FIXME: revisit this when we can custom lower all setcc
1177 // optimizations.
1178 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman8181bd12008-07-27 21:46:04 +00001179 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001180 }
1181
1182 // If we have an integer seteq/setne, turn it into a compare against zero
1183 // by xor'ing the rhs with the lhs, which is faster than setting a
1184 // condition register, reading it back out, and masking the correct bit. The
1185 // normal approach here uses sub to do this instead of xor. Using xor exposes
1186 // the result to other bit-twiddling opportunities.
Duncan Sands92c43912008-06-06 12:08:01 +00001187 MVT LHSVT = Op.getOperand(0).getValueType();
1188 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
1189 MVT VT = Op.getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00001190 SDValue Sub = DAG.getNode(ISD::XOR, LHSVT, Op.getOperand(0),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001191 Op.getOperand(1));
1192 return DAG.getSetCC(VT, Sub, DAG.getConstant(0, LHSVT), CC);
1193 }
Dan Gohman8181bd12008-07-27 21:46:04 +00001194 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001195}
1196
Dan Gohman8181bd12008-07-27 21:46:04 +00001197SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001198 int VarArgsFrameIndex,
1199 int VarArgsStackOffset,
1200 unsigned VarArgsNumGPR,
1201 unsigned VarArgsNumFPR,
1202 const PPCSubtarget &Subtarget) {
1203
1204 assert(0 && "VAARG in ELF32 ABI not implemented yet!");
Dan Gohman8181bd12008-07-27 21:46:04 +00001205 return SDValue(); // Not reached
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001206}
1207
Dan Gohman8181bd12008-07-27 21:46:04 +00001208SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001209 int VarArgsFrameIndex,
1210 int VarArgsStackOffset,
1211 unsigned VarArgsNumGPR,
1212 unsigned VarArgsNumFPR,
1213 const PPCSubtarget &Subtarget) {
1214
1215 if (Subtarget.isMachoABI()) {
1216 // vastart just stores the address of the VarArgsFrameIndex slot into the
1217 // memory location argument.
Duncan Sands92c43912008-06-06 12:08:01 +00001218 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman8181bd12008-07-27 21:46:04 +00001219 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman12a9c082008-02-06 22:27:42 +00001220 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
1221 return DAG.getStore(Op.getOperand(0), FR, Op.getOperand(1), SV, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001222 }
1223
1224 // For ELF 32 ABI we follow the layout of the va_list struct.
1225 // We suppose the given va_list is already allocated.
1226 //
1227 // typedef struct {
1228 // char gpr; /* index into the array of 8 GPRs
1229 // * stored in the register save area
1230 // * gpr=0 corresponds to r3,
1231 // * gpr=1 to r4, etc.
1232 // */
1233 // char fpr; /* index into the array of 8 FPRs
1234 // * stored in the register save area
1235 // * fpr=0 corresponds to f1,
1236 // * fpr=1 to f2, etc.
1237 // */
1238 // char *overflow_arg_area;
1239 // /* location on stack that holds
1240 // * the next overflow argument
1241 // */
1242 // char *reg_save_area;
1243 // /* where r3:r10 and f1:f8 (if saved)
1244 // * are stored
1245 // */
1246 // } va_list[1];
1247
1248
Dan Gohman8181bd12008-07-27 21:46:04 +00001249 SDValue ArgGPR = DAG.getConstant(VarArgsNumGPR, MVT::i8);
1250 SDValue ArgFPR = DAG.getConstant(VarArgsNumFPR, MVT::i8);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001251
1252
Duncan Sands92c43912008-06-06 12:08:01 +00001253 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001254
Dan Gohman8181bd12008-07-27 21:46:04 +00001255 SDValue StackOffsetFI = DAG.getFrameIndex(VarArgsStackOffset, PtrVT);
1256 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001257
Duncan Sands92c43912008-06-06 12:08:01 +00001258 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman8181bd12008-07-27 21:46:04 +00001259 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman12a9c082008-02-06 22:27:42 +00001260
Duncan Sands92c43912008-06-06 12:08:01 +00001261 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman8181bd12008-07-27 21:46:04 +00001262 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman12a9c082008-02-06 22:27:42 +00001263
1264 uint64_t FPROffset = 1;
Dan Gohman8181bd12008-07-27 21:46:04 +00001265 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001266
Dan Gohman12a9c082008-02-06 22:27:42 +00001267 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001268
1269 // Store first byte : number of int regs
Dan Gohman8181bd12008-07-27 21:46:04 +00001270 SDValue firstStore = DAG.getStore(Op.getOperand(0), ArgGPR,
Dan Gohman12a9c082008-02-06 22:27:42 +00001271 Op.getOperand(1), SV, 0);
1272 uint64_t nextOffset = FPROffset;
Dan Gohman8181bd12008-07-27 21:46:04 +00001273 SDValue nextPtr = DAG.getNode(ISD::ADD, PtrVT, Op.getOperand(1),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001274 ConstFPROffset);
1275
1276 // Store second byte : number of float regs
Dan Gohman8181bd12008-07-27 21:46:04 +00001277 SDValue secondStore =
Dan Gohman12a9c082008-02-06 22:27:42 +00001278 DAG.getStore(firstStore, ArgFPR, nextPtr, SV, nextOffset);
1279 nextOffset += StackOffset;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001280 nextPtr = DAG.getNode(ISD::ADD, PtrVT, nextPtr, ConstStackOffset);
1281
1282 // Store second word : arguments given on stack
Dan Gohman8181bd12008-07-27 21:46:04 +00001283 SDValue thirdStore =
Dan Gohman12a9c082008-02-06 22:27:42 +00001284 DAG.getStore(secondStore, StackOffsetFI, nextPtr, SV, nextOffset);
1285 nextOffset += FrameOffset;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001286 nextPtr = DAG.getNode(ISD::ADD, PtrVT, nextPtr, ConstFrameOffset);
1287
1288 // Store third word : arguments given in registers
Dan Gohman12a9c082008-02-06 22:27:42 +00001289 return DAG.getStore(thirdStore, FR, nextPtr, SV, nextOffset);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001290
1291}
1292
1293#include "PPCGenCallingConv.inc"
1294
1295/// GetFPR - Get the set of FP registers that should be allocated for arguments,
1296/// depending on which subtarget is selected.
1297static const unsigned *GetFPR(const PPCSubtarget &Subtarget) {
1298 if (Subtarget.isMachoABI()) {
1299 static const unsigned FPR[] = {
1300 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1301 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1302 };
1303 return FPR;
1304 }
1305
1306
1307 static const unsigned FPR[] = {
1308 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1309 PPC::F8
1310 };
1311 return FPR;
1312}
1313
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001314/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1315/// the stack.
Dan Gohman8181bd12008-07-27 21:46:04 +00001316static unsigned CalculateStackSlotSize(SDValue Arg, SDValue Flag,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001317 bool isVarArg, unsigned PtrByteSize) {
Duncan Sands92c43912008-06-06 12:08:01 +00001318 MVT ArgVT = Arg.getValueType();
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001319 ISD::ArgFlagsTy Flags = cast<ARG_FLAGSSDNode>(Flag)->getArgFlags();
Duncan Sands92c43912008-06-06 12:08:01 +00001320 unsigned ArgSize =ArgVT.getSizeInBits()/8;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001321 if (Flags.isByVal())
1322 ArgSize = Flags.getByValSize();
1323 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1324
1325 return ArgSize;
1326}
1327
Dan Gohman8181bd12008-07-27 21:46:04 +00001328SDValue
1329PPCTargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op,
Bill Wendlingb0edf3d2008-03-07 20:49:02 +00001330 SelectionDAG &DAG,
1331 int &VarArgsFrameIndex,
1332 int &VarArgsStackOffset,
1333 unsigned &VarArgsNumGPR,
1334 unsigned &VarArgsNumFPR,
1335 const PPCSubtarget &Subtarget) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001336 // TODO: add description of PPC stack frame format, or at least some docs.
1337 //
1338 MachineFunction &MF = DAG.getMachineFunction();
1339 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner1b989192007-12-31 04:13:23 +00001340 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Dan Gohman8181bd12008-07-27 21:46:04 +00001341 SmallVector<SDValue, 8> ArgValues;
1342 SDValue Root = Op.getOperand(0);
Dale Johannesen946b9cc2008-03-12 00:22:17 +00001343 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001344
Duncan Sands92c43912008-06-06 12:08:01 +00001345 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001346 bool isPPC64 = PtrVT == MVT::i64;
1347 bool isMachoABI = Subtarget.isMachoABI();
1348 bool isELF32_ABI = Subtarget.isELF32_ABI();
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001349 // Potential tail calls could cause overwriting of argument stack slots.
1350 unsigned CC = MF.getFunction()->getCallingConv();
1351 bool isImmutable = !(PerformTailCallOpt && (CC==CallingConv::Fast));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001352 unsigned PtrByteSize = isPPC64 ? 8 : 4;
1353
1354 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001355 // Area that is at least reserved in caller of this function.
1356 unsigned MinReservedArea = ArgOffset;
1357
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001358 static const unsigned GPR_32[] = { // 32-bit registers.
1359 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1360 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1361 };
1362 static const unsigned GPR_64[] = { // 64-bit registers.
1363 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1364 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1365 };
1366
1367 static const unsigned *FPR = GetFPR(Subtarget);
1368
1369 static const unsigned VR[] = {
1370 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1371 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1372 };
1373
Owen Anderson1636de92007-09-07 04:06:50 +00001374 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001375 const unsigned Num_FPR_Regs = isMachoABI ? 13 : 8;
Owen Anderson1636de92007-09-07 04:06:50 +00001376 const unsigned Num_VR_Regs = array_lengthof( VR);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001377
1378 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
1379
1380 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
1381
Dale Johannesenf6a394b2008-03-14 17:41:26 +00001382 // In 32-bit non-varargs functions, the stack space for vectors is after the
1383 // stack space for non-vectors. We do not use this space unless we have
1384 // too many vectors to fit in registers, something that only occurs in
1385 // constructed examples:), but we have to walk the arglist to figure
1386 // that out...for the pathological case, compute VecArgOffset as the
1387 // start of the vector parameter area. Computing VecArgOffset is the
1388 // entire point of the following loop.
1389 // Altivec is not mentioned in the ppc32 Elf Supplement, so I'm not trying
1390 // to handle Elf here.
1391 unsigned VecArgOffset = ArgOffset;
1392 if (!isVarArg && !isPPC64) {
Gabor Greif1c80d112008-08-28 21:40:38 +00001393 for (unsigned ArgNo = 0, e = Op.getNode()->getNumValues()-1; ArgNo != e;
Dale Johannesenf6a394b2008-03-14 17:41:26 +00001394 ++ArgNo) {
Duncan Sands92c43912008-06-06 12:08:01 +00001395 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
1396 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Duncan Sandsc93fae32008-03-21 09:14:45 +00001397 ISD::ArgFlagsTy Flags =
1398 cast<ARG_FLAGSSDNode>(Op.getOperand(ArgNo+3))->getArgFlags();
Dale Johannesenf6a394b2008-03-14 17:41:26 +00001399
Duncan Sandsc93fae32008-03-21 09:14:45 +00001400 if (Flags.isByVal()) {
Dale Johannesenf6a394b2008-03-14 17:41:26 +00001401 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Duncan Sandsc93fae32008-03-21 09:14:45 +00001402 ObjSize = Flags.getByValSize();
Dale Johannesenf6a394b2008-03-14 17:41:26 +00001403 unsigned ArgSize =
1404 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1405 VecArgOffset += ArgSize;
1406 continue;
1407 }
1408
Duncan Sands92c43912008-06-06 12:08:01 +00001409 switch(ObjectVT.getSimpleVT()) {
Dale Johannesenf6a394b2008-03-14 17:41:26 +00001410 default: assert(0 && "Unhandled argument type!");
1411 case MVT::i32:
1412 case MVT::f32:
1413 VecArgOffset += isPPC64 ? 8 : 4;
1414 break;
1415 case MVT::i64: // PPC64
1416 case MVT::f64:
1417 VecArgOffset += 8;
1418 break;
1419 case MVT::v4f32:
1420 case MVT::v4i32:
1421 case MVT::v8i16:
1422 case MVT::v16i8:
1423 // Nothing to do, we're only looking at Nonvector args here.
1424 break;
1425 }
1426 }
1427 }
1428 // We've found where the vector parameter area in memory is. Skip the
1429 // first 12 parameters; these don't use that memory.
1430 VecArgOffset = ((VecArgOffset+15)/16)*16;
1431 VecArgOffset += 12*16;
1432
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001433 // Add DAG nodes to load the arguments or copy them out of registers. On
1434 // entry to a function on PPC, the arguments start after the linkage area,
1435 // although the first ones are often in registers.
1436 //
1437 // In the ELF 32 ABI, GPRs and stack are double word align: an argument
1438 // represented with two words (long long or double) must be copied to an
Nicolas Geoffray46253dd2008-04-13 13:40:22 +00001439 // even GPR_idx value or to an even ArgOffset value.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001440
Dan Gohman8181bd12008-07-27 21:46:04 +00001441 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001442 unsigned nAltivecParamsAtEnd = 0;
Gabor Greif1c80d112008-08-28 21:40:38 +00001443 for (unsigned ArgNo = 0, e = Op.getNode()->getNumValues()-1; ArgNo != e; ++ArgNo) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001444 SDValue ArgVal;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001445 bool needsLoad = false;
Duncan Sands92c43912008-06-06 12:08:01 +00001446 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
1447 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001448 unsigned ArgSize = ObjSize;
Duncan Sandsc93fae32008-03-21 09:14:45 +00001449 ISD::ArgFlagsTy Flags =
1450 cast<ARG_FLAGSSDNode>(Op.getOperand(ArgNo+3))->getArgFlags();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001451 // See if next argument requires stack alignment in ELF
Nicolas Geoffray4fda2572008-04-15 08:08:50 +00001452 bool Align = Flags.isSplit();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001453
1454 unsigned CurArgOffset = ArgOffset;
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001455
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001456 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
1457 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
1458 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
1459 if (isVarArg || isPPC64) {
1460 MinReservedArea = ((MinReservedArea+15)/16)*16;
1461 MinReservedArea += CalculateStackSlotSize(Op.getValue(ArgNo),
1462 Op.getOperand(ArgNo+3),
1463 isVarArg,
1464 PtrByteSize);
1465 } else nAltivecParamsAtEnd++;
1466 } else
1467 // Calculate min reserved area.
1468 MinReservedArea += CalculateStackSlotSize(Op.getValue(ArgNo),
1469 Op.getOperand(ArgNo+3),
1470 isVarArg,
1471 PtrByteSize);
1472
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001473 // FIXME alignment for ELF may not be right
1474 // FIXME the codegen can be much improved in some cases.
1475 // We do not have to keep everything in memory.
Duncan Sandsc93fae32008-03-21 09:14:45 +00001476 if (Flags.isByVal()) {
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001477 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sandsc93fae32008-03-21 09:14:45 +00001478 ObjSize = Flags.getByValSize();
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001479 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen05b4dbc2008-03-08 01:41:42 +00001480 // Double word align in ELF
Nicolas Geoffray46253dd2008-04-13 13:40:22 +00001481 if (Align && isELF32_ABI) GPR_idx += (GPR_idx % 2);
Dale Johannesen05b4dbc2008-03-08 01:41:42 +00001482 // Objects of size 1 and 2 are right justified, everything else is
1483 // left justified. This means the memory address is adjusted forwards.
1484 if (ObjSize==1 || ObjSize==2) {
1485 CurArgOffset = CurArgOffset + (4 - ObjSize);
1486 }
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001487 // The value of the object is its address.
1488 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset);
Dan Gohman8181bd12008-07-27 21:46:04 +00001489 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001490 ArgValues.push_back(FIN);
Dale Johannesen05b4dbc2008-03-08 01:41:42 +00001491 if (ObjSize==1 || ObjSize==2) {
1492 if (GPR_idx != Num_GPR_Regs) {
1493 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1494 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Dan Gohman8181bd12008-07-27 21:46:04 +00001495 SDValue Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
1496 SDValue Store = DAG.getTruncStore(Val.getValue(1), Val, FIN,
Dale Johannesen05b4dbc2008-03-08 01:41:42 +00001497 NULL, 0, ObjSize==1 ? MVT::i8 : MVT::i16 );
1498 MemOps.push_back(Store);
1499 ++GPR_idx;
1500 if (isMachoABI) ArgOffset += PtrByteSize;
1501 } else {
1502 ArgOffset += PtrByteSize;
1503 }
1504 continue;
1505 }
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001506 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
1507 // Store whatever pieces of the object are in registers
1508 // to memory. ArgVal will be address of the beginning of
1509 // the object.
1510 if (GPR_idx != Num_GPR_Regs) {
1511 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1512 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
1513 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset);
Dan Gohman8181bd12008-07-27 21:46:04 +00001514 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
1515 SDValue Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
1516 SDValue Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001517 MemOps.push_back(Store);
1518 ++GPR_idx;
1519 if (isMachoABI) ArgOffset += PtrByteSize;
1520 } else {
1521 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
1522 break;
1523 }
1524 }
1525 continue;
1526 }
1527
Duncan Sands92c43912008-06-06 12:08:01 +00001528 switch (ObjectVT.getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001529 default: assert(0 && "Unhandled argument type!");
1530 case MVT::i32:
Bill Wendlingb0edf3d2008-03-07 20:49:02 +00001531 if (!isPPC64) {
1532 // Double word align in ELF
Nicolas Geoffray46253dd2008-04-13 13:40:22 +00001533 if (Align && isELF32_ABI) GPR_idx += (GPR_idx % 2);
Bill Wendlingb0edf3d2008-03-07 20:49:02 +00001534
1535 if (GPR_idx != Num_GPR_Regs) {
1536 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1537 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
1538 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i32);
1539 ++GPR_idx;
1540 } else {
1541 needsLoad = true;
1542 ArgSize = PtrByteSize;
1543 }
1544 // Stack align in ELF
Nicolas Geoffray46253dd2008-04-13 13:40:22 +00001545 if (needsLoad && Align && isELF32_ABI)
Bill Wendlingb0edf3d2008-03-07 20:49:02 +00001546 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
1547 // All int arguments reserve stack space in Macho ABI.
1548 if (isMachoABI || needsLoad) ArgOffset += PtrByteSize;
1549 break;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001550 }
Bill Wendlingb0edf3d2008-03-07 20:49:02 +00001551 // FALLTHROUGH
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001552 case MVT::i64: // PPC64
1553 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner1b989192007-12-31 04:13:23 +00001554 unsigned VReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass);
1555 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001556 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i64);
Bill Wendlingb0edf3d2008-03-07 20:49:02 +00001557
1558 if (ObjectVT == MVT::i32) {
1559 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
1560 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sandsc93fae32008-03-21 09:14:45 +00001561 if (Flags.isSExt())
Bill Wendlingb0edf3d2008-03-07 20:49:02 +00001562 ArgVal = DAG.getNode(ISD::AssertSext, MVT::i64, ArgVal,
1563 DAG.getValueType(ObjectVT));
Duncan Sandsc93fae32008-03-21 09:14:45 +00001564 else if (Flags.isZExt())
Bill Wendlingb0edf3d2008-03-07 20:49:02 +00001565 ArgVal = DAG.getNode(ISD::AssertZext, MVT::i64, ArgVal,
1566 DAG.getValueType(ObjectVT));
1567
1568 ArgVal = DAG.getNode(ISD::TRUNCATE, MVT::i32, ArgVal);
1569 }
1570
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001571 ++GPR_idx;
1572 } else {
1573 needsLoad = true;
Evan Cheng42ede2f2008-07-24 08:17:07 +00001574 ArgSize = PtrByteSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001575 }
1576 // All int arguments reserve stack space in Macho ABI.
1577 if (isMachoABI || needsLoad) ArgOffset += 8;
1578 break;
1579
1580 case MVT::f32:
1581 case MVT::f64:
1582 // Every 4 bytes of argument space consumes one of the GPRs available for
1583 // argument passing.
1584 if (GPR_idx != Num_GPR_Regs && isMachoABI) {
1585 ++GPR_idx;
1586 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
1587 ++GPR_idx;
1588 }
1589 if (FPR_idx != Num_FPR_Regs) {
1590 unsigned VReg;
1591 if (ObjectVT == MVT::f32)
Chris Lattner1b989192007-12-31 04:13:23 +00001592 VReg = RegInfo.createVirtualRegister(&PPC::F4RCRegClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001593 else
Chris Lattner1b989192007-12-31 04:13:23 +00001594 VReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
1595 RegInfo.addLiveIn(FPR[FPR_idx], VReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001596 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
1597 ++FPR_idx;
1598 } else {
1599 needsLoad = true;
1600 }
1601
1602 // Stack align in ELF
Nicolas Geoffray46253dd2008-04-13 13:40:22 +00001603 if (needsLoad && Align && isELF32_ABI)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001604 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
1605 // All FP arguments reserve stack space in Macho ABI.
1606 if (isMachoABI || needsLoad) ArgOffset += isPPC64 ? 8 : ObjSize;
1607 break;
1608 case MVT::v4f32:
1609 case MVT::v4i32:
1610 case MVT::v8i16:
1611 case MVT::v16i8:
Dale Johannesen946b9cc2008-03-12 00:22:17 +00001612 // Note that vector arguments in registers don't reserve stack space,
1613 // except in varargs functions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001614 if (VR_idx != Num_VR_Regs) {
Chris Lattner1b989192007-12-31 04:13:23 +00001615 unsigned VReg = RegInfo.createVirtualRegister(&PPC::VRRCRegClass);
1616 RegInfo.addLiveIn(VR[VR_idx], VReg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001617 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Dale Johannesen946b9cc2008-03-12 00:22:17 +00001618 if (isVarArg) {
1619 while ((ArgOffset % 16) != 0) {
1620 ArgOffset += PtrByteSize;
1621 if (GPR_idx != Num_GPR_Regs)
1622 GPR_idx++;
1623 }
1624 ArgOffset += 16;
1625 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs);
1626 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001627 ++VR_idx;
1628 } else {
Dale Johannesenf6a394b2008-03-14 17:41:26 +00001629 if (!isVarArg && !isPPC64) {
1630 // Vectors go after all the nonvectors.
1631 CurArgOffset = VecArgOffset;
1632 VecArgOffset += 16;
1633 } else {
1634 // Vectors are aligned.
1635 ArgOffset = ((ArgOffset+15)/16)*16;
1636 CurArgOffset = ArgOffset;
1637 ArgOffset += 16;
Dale Johannesen896870b2008-03-12 00:49:20 +00001638 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001639 needsLoad = true;
1640 }
1641 break;
1642 }
1643
1644 // We need to load the argument to a virtual register if we determined above
Chris Lattner60069452008-02-13 07:35:30 +00001645 // that we ran out of physical registers of the appropriate type.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001646 if (needsLoad) {
Chris Lattner60069452008-02-13 07:35:30 +00001647 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001648 CurArgOffset + (ArgSize - ObjSize),
1649 isImmutable);
Dan Gohman8181bd12008-07-27 21:46:04 +00001650 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattner60069452008-02-13 07:35:30 +00001651 ArgVal = DAG.getLoad(ObjectVT, Root, FIN, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001652 }
1653
1654 ArgValues.push_back(ArgVal);
1655 }
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001656
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001657 // Set the size that is at least reserved in caller of this function. Tail
1658 // call optimized function's reserved stack space needs to be aligned so that
1659 // taking the difference between two stack areas will result in an aligned
1660 // stack.
1661 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1662 // Add the Altivec parameters at the end, if needed.
1663 if (nAltivecParamsAtEnd) {
1664 MinReservedArea = ((MinReservedArea+15)/16)*16;
1665 MinReservedArea += 16*nAltivecParamsAtEnd;
1666 }
1667 MinReservedArea =
1668 std::max(MinReservedArea,
1669 PPCFrameInfo::getMinCallFrameSize(isPPC64, isMachoABI));
1670 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
1671 getStackAlignment();
1672 unsigned AlignMask = TargetAlign-1;
1673 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
1674 FI->setMinReservedArea(MinReservedArea);
1675
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001676 // If the function takes variable number of arguments, make a frame index for
1677 // the start of the first vararg value... for expansion of llvm.va_start.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001678 if (isVarArg) {
1679
1680 int depth;
1681 if (isELF32_ABI) {
1682 VarArgsNumGPR = GPR_idx;
1683 VarArgsNumFPR = FPR_idx;
1684
1685 // Make room for Num_GPR_Regs, Num_FPR_Regs and for a possible frame
1686 // pointer.
Duncan Sands92c43912008-06-06 12:08:01 +00001687 depth = -(Num_GPR_Regs * PtrVT.getSizeInBits()/8 +
1688 Num_FPR_Regs * MVT(MVT::f64).getSizeInBits()/8 +
1689 PtrVT.getSizeInBits()/8);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001690
Duncan Sands92c43912008-06-06 12:08:01 +00001691 VarArgsStackOffset = MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001692 ArgOffset);
1693
1694 }
1695 else
1696 depth = ArgOffset;
1697
Duncan Sands92c43912008-06-06 12:08:01 +00001698 VarArgsFrameIndex = MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001699 depth);
Dan Gohman8181bd12008-07-27 21:46:04 +00001700 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001701
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001702 // In ELF 32 ABI, the fixed integer arguments of a variadic function are
1703 // stored to the VarArgsFrameIndex on the stack.
1704 if (isELF32_ABI) {
1705 for (GPR_idx = 0; GPR_idx != VarArgsNumGPR; ++GPR_idx) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001706 SDValue Val = DAG.getRegister(GPR[GPR_idx], PtrVT);
1707 SDValue Store = DAG.getStore(Root, Val, FIN, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001708 MemOps.push_back(Store);
1709 // Increment the address by four for the next argument to store
Dan Gohman8181bd12008-07-27 21:46:04 +00001710 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001711 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1712 }
1713 }
1714
1715 // If this function is vararg, store any remaining integer argument regs
1716 // to their spots on the stack so that they may be loaded by deferencing the
1717 // result of va_next.
1718 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
1719 unsigned VReg;
1720 if (isPPC64)
Chris Lattner1b989192007-12-31 04:13:23 +00001721 VReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001722 else
Chris Lattner1b989192007-12-31 04:13:23 +00001723 VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001724
Chris Lattner1b989192007-12-31 04:13:23 +00001725 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Dan Gohman8181bd12008-07-27 21:46:04 +00001726 SDValue Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
1727 SDValue Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001728 MemOps.push_back(Store);
1729 // Increment the address by four for the next argument to store
Dan Gohman8181bd12008-07-27 21:46:04 +00001730 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001731 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1732 }
1733
1734 // In ELF 32 ABI, the double arguments are stored to the VarArgsFrameIndex
1735 // on the stack.
1736 if (isELF32_ABI) {
1737 for (FPR_idx = 0; FPR_idx != VarArgsNumFPR; ++FPR_idx) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001738 SDValue Val = DAG.getRegister(FPR[FPR_idx], MVT::f64);
1739 SDValue Store = DAG.getStore(Root, Val, FIN, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001740 MemOps.push_back(Store);
1741 // Increment the address by eight for the next argument to store
Dan Gohman8181bd12008-07-27 21:46:04 +00001742 SDValue PtrOff = DAG.getConstant(MVT(MVT::f64).getSizeInBits()/8,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001743 PtrVT);
1744 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1745 }
1746
1747 for (; FPR_idx != Num_FPR_Regs; ++FPR_idx) {
1748 unsigned VReg;
Chris Lattner1b989192007-12-31 04:13:23 +00001749 VReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001750
Chris Lattner1b989192007-12-31 04:13:23 +00001751 RegInfo.addLiveIn(FPR[FPR_idx], VReg);
Dan Gohman8181bd12008-07-27 21:46:04 +00001752 SDValue Val = DAG.getCopyFromReg(Root, VReg, MVT::f64);
1753 SDValue Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001754 MemOps.push_back(Store);
1755 // Increment the address by eight for the next argument to store
Dan Gohman8181bd12008-07-27 21:46:04 +00001756 SDValue PtrOff = DAG.getConstant(MVT(MVT::f64).getSizeInBits()/8,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001757 PtrVT);
1758 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1759 }
1760 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001761 }
1762
Dale Johanneseneaea88c2008-03-07 20:27:40 +00001763 if (!MemOps.empty())
1764 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,&MemOps[0],MemOps.size());
1765
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001766 ArgValues.push_back(Root);
1767
1768 // Return the new list of results.
Gabor Greif1c80d112008-08-28 21:40:38 +00001769 return DAG.getMergeValues(Op.getNode()->getVTList(), &ArgValues[0],
Duncan Sandsf19591c2008-06-30 10:19:09 +00001770 ArgValues.size());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001771}
1772
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001773/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
1774/// linkage area.
1775static unsigned
1776CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
1777 bool isPPC64,
1778 bool isMachoABI,
1779 bool isVarArg,
1780 unsigned CC,
Dan Gohman8181bd12008-07-27 21:46:04 +00001781 SDValue Call,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001782 unsigned &nAltivecParamsAtEnd) {
1783 // Count how many bytes are to be pushed on the stack, including the linkage
1784 // area, and parameter passing area. We start with 24/48 bytes, which is
1785 // prereserved space for [SP][CR][LR][3 x unused].
1786 unsigned NumBytes = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
1787 unsigned NumOps = (Call.getNumOperands() - 5) / 2;
1788 unsigned PtrByteSize = isPPC64 ? 8 : 4;
1789
1790 // Add up all the space actually used.
1791 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
1792 // they all go in registers, but we must reserve stack space for them for
1793 // possible use by the caller. In varargs or 64-bit calls, parameters are
1794 // assigned stack space in order, with padding so Altivec parameters are
1795 // 16-byte aligned.
1796 nAltivecParamsAtEnd = 0;
1797 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001798 SDValue Arg = Call.getOperand(5+2*i);
1799 SDValue Flag = Call.getOperand(5+2*i+1);
Duncan Sands92c43912008-06-06 12:08:01 +00001800 MVT ArgVT = Arg.getValueType();
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001801 // Varargs Altivec parameters are padded to a 16 byte boundary.
1802 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
1803 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
1804 if (!isVarArg && !isPPC64) {
1805 // Non-varargs Altivec parameters go after all the non-Altivec
1806 // parameters; handle those later so we know how much padding we need.
1807 nAltivecParamsAtEnd++;
1808 continue;
1809 }
1810 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
1811 NumBytes = ((NumBytes+15)/16)*16;
1812 }
1813 NumBytes += CalculateStackSlotSize(Arg, Flag, isVarArg, PtrByteSize);
1814 }
1815
1816 // Allow for Altivec parameters at the end, if needed.
1817 if (nAltivecParamsAtEnd) {
1818 NumBytes = ((NumBytes+15)/16)*16;
1819 NumBytes += 16*nAltivecParamsAtEnd;
1820 }
1821
1822 // The prolog code of the callee may store up to 8 GPR argument registers to
1823 // the stack, allowing va_start to index over them in memory if its varargs.
1824 // Because we cannot tell if this is needed on the caller side, we have to
1825 // conservatively assume that it is needed. As such, make sure we have at
1826 // least enough stack space for the caller to store the 8 GPRs.
1827 NumBytes = std::max(NumBytes,
1828 PPCFrameInfo::getMinCallFrameSize(isPPC64, isMachoABI));
1829
1830 // Tail call needs the stack to be aligned.
1831 if (CC==CallingConv::Fast && PerformTailCallOpt) {
1832 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
1833 getStackAlignment();
1834 unsigned AlignMask = TargetAlign-1;
1835 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
1836 }
1837
1838 return NumBytes;
1839}
1840
1841/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
1842/// adjusted to accomodate the arguments for the tailcall.
1843static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool IsTailCall,
1844 unsigned ParamSize) {
1845
1846 if (!IsTailCall) return 0;
1847
1848 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
1849 unsigned CallerMinReservedArea = FI->getMinReservedArea();
1850 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
1851 // Remember only if the new adjustement is bigger.
1852 if (SPDiff < FI->getTailCallSPDelta())
1853 FI->setTailCallSPDelta(SPDiff);
1854
1855 return SPDiff;
1856}
1857
1858/// IsEligibleForTailCallElimination - Check to see whether the next instruction
1859/// following the call is a return. A function is eligible if caller/callee
1860/// calling conventions match, currently only fastcc supports tail calls, and
1861/// the function CALL is immediatly followed by a RET.
1862bool
Dan Gohman8181bd12008-07-27 21:46:04 +00001863PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Call,
1864 SDValue Ret,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001865 SelectionDAG& DAG) const {
1866 // Variable argument functions are not supported.
1867 if (!PerformTailCallOpt ||
1868 cast<ConstantSDNode>(Call.getOperand(2))->getValue() != 0) return false;
1869
1870 if (CheckTailCallReturnConstraints(Call, Ret)) {
1871 MachineFunction &MF = DAG.getMachineFunction();
1872 unsigned CallerCC = MF.getFunction()->getCallingConv();
1873 unsigned CalleeCC = cast<ConstantSDNode>(Call.getOperand(1))->getValue();
1874 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
1875 // Functions containing by val parameters are not supported.
1876 for (unsigned i = 0; i != ((Call.getNumOperands()-5)/2); i++) {
1877 ISD::ArgFlagsTy Flags = cast<ARG_FLAGSSDNode>(Call.getOperand(5+2*i+1))
1878 ->getArgFlags();
1879 if (Flags.isByVal()) return false;
1880 }
1881
Dan Gohman8181bd12008-07-27 21:46:04 +00001882 SDValue Callee = Call.getOperand(4);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001883 // Non PIC/GOT tail calls are supported.
1884 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
1885 return true;
1886
1887 // At the moment we can only do local tail calls (in same module, hidden
1888 // or protected) if we are generating PIC.
1889 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1890 return G->getGlobal()->hasHiddenVisibility()
1891 || G->getGlobal()->hasProtectedVisibility();
1892 }
1893 }
1894
1895 return false;
1896}
1897
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001898/// isCallCompatibleAddress - Return the immediate to use if the specified
1899/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman8181bd12008-07-27 21:46:04 +00001900static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001901 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
1902 if (!C) return 0;
1903
1904 int Addr = C->getValue();
1905 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1906 (Addr << 6 >> 6) != Addr)
1907 return 0; // Top 6 bits have to be sext of immediate.
1908
Evan Cheng282c6462007-10-22 19:46:19 +00001909 return DAG.getConstant((int)C->getValue() >> 2,
Gabor Greif1c80d112008-08-28 21:40:38 +00001910 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001911}
1912
Dan Gohman089efff2008-05-13 00:00:25 +00001913namespace {
1914
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001915struct TailCallArgumentInfo {
Dan Gohman8181bd12008-07-27 21:46:04 +00001916 SDValue Arg;
1917 SDValue FrameIdxOp;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001918 int FrameIdx;
1919
1920 TailCallArgumentInfo() : FrameIdx(0) {}
1921};
1922
Dan Gohman089efff2008-05-13 00:00:25 +00001923}
1924
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001925/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
1926static void
1927StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Dan Gohman8181bd12008-07-27 21:46:04 +00001928 SDValue Chain,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001929 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dan Gohman8181bd12008-07-27 21:46:04 +00001930 SmallVector<SDValue, 8> &MemOpChains) {
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001931 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001932 SDValue Arg = TailCallArgs[i].Arg;
1933 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001934 int FI = TailCallArgs[i].FrameIdx;
1935 // Store relative to framepointer.
1936 MemOpChains.push_back(DAG.getStore(Chain, Arg, FIN,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001937 PseudoSourceValue::getFixedStack(FI),
1938 0));
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001939 }
1940}
1941
1942/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
1943/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman8181bd12008-07-27 21:46:04 +00001944static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001945 MachineFunction &MF,
Dan Gohman8181bd12008-07-27 21:46:04 +00001946 SDValue Chain,
1947 SDValue OldRetAddr,
1948 SDValue OldFP,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001949 int SPDiff,
1950 bool isPPC64,
1951 bool isMachoABI) {
1952 if (SPDiff) {
1953 // Calculate the new stack slot for the return address.
1954 int SlotSize = isPPC64 ? 8 : 4;
1955 int NewRetAddrLoc = SPDiff + PPCFrameInfo::getReturnSaveOffset(isPPC64,
1956 isMachoABI);
1957 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
1958 NewRetAddrLoc);
1959 int NewFPLoc = SPDiff + PPCFrameInfo::getFramePointerSaveOffset(isPPC64,
1960 isMachoABI);
1961 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc);
1962
Duncan Sands92c43912008-06-06 12:08:01 +00001963 MVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman8181bd12008-07-27 21:46:04 +00001964 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001965 Chain = DAG.getStore(Chain, OldRetAddr, NewRetAddrFrIdx,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001966 PseudoSourceValue::getFixedStack(NewRetAddr), 0);
Dan Gohman8181bd12008-07-27 21:46:04 +00001967 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001968 Chain = DAG.getStore(Chain, OldFP, NewFramePtrIdx,
Dan Gohman1fc34bc2008-07-11 22:44:52 +00001969 PseudoSourceValue::getFixedStack(NewFPIdx), 0);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001970 }
1971 return Chain;
1972}
1973
1974/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
1975/// the position of the argument.
1976static void
1977CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman8181bd12008-07-27 21:46:04 +00001978 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001979 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
1980 int Offset = ArgOffset + SPDiff;
Duncan Sands92c43912008-06-06 12:08:01 +00001981 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001982 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Duncan Sands92c43912008-06-06 12:08:01 +00001983 MVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman8181bd12008-07-27 21:46:04 +00001984 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001985 TailCallArgumentInfo Info;
1986 Info.Arg = Arg;
1987 Info.FrameIdxOp = FIN;
1988 Info.FrameIdx = FI;
1989 TailCallArguments.push_back(Info);
1990}
1991
1992/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
1993/// stack slot. Returns the chain as result and the loaded frame pointers in
1994/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman8181bd12008-07-27 21:46:04 +00001995SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00001996 int SPDiff,
Dan Gohman8181bd12008-07-27 21:46:04 +00001997 SDValue Chain,
1998 SDValue &LROpOut,
1999 SDValue &FPOpOut) {
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002000 if (SPDiff) {
2001 // Load the LR and FP stack slot for later adjusting.
Duncan Sands92c43912008-06-06 12:08:01 +00002002 MVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002003 LROpOut = getReturnAddrFrameIndex(DAG);
2004 LROpOut = DAG.getLoad(VT, Chain, LROpOut, NULL, 0);
Gabor Greif1c80d112008-08-28 21:40:38 +00002005 Chain = SDValue(LROpOut.getNode(), 1);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002006 FPOpOut = getFramePointerFrameIndex(DAG);
2007 FPOpOut = DAG.getLoad(VT, Chain, FPOpOut, NULL, 0);
Gabor Greif1c80d112008-08-28 21:40:38 +00002008 Chain = SDValue(FPOpOut.getNode(), 1);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002009 }
2010 return Chain;
2011}
2012
Dale Johannesen8be83a72008-03-04 23:17:14 +00002013/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
2014/// by "Src" to address "Dst" of size "Size". Alignment information is
2015/// specified by the specific parameter attribute. The copy will be passed as
2016/// a byval function parameter.
2017/// Sometimes what we are copying is the end of a larger object, the part that
2018/// does not fit in registers.
Dan Gohman8181bd12008-07-27 21:46:04 +00002019static SDValue
2020CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sandsc93fae32008-03-21 09:14:45 +00002021 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
2022 unsigned Size) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002023 SDValue SizeNode = DAG.getConstant(Size, MVT::i32);
Dan Gohmane8b391e2008-04-12 04:36:06 +00002024 return DAG.getMemcpy(Chain, Dst, Src, SizeNode, Flags.getByValAlign(), false,
2025 NULL, 0, NULL, 0);
Dale Johannesen8be83a72008-03-04 23:17:14 +00002026}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002027
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002028/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2029/// tail calls.
2030static void
Dan Gohman8181bd12008-07-27 21:46:04 +00002031LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2032 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002033 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman8181bd12008-07-27 21:46:04 +00002034 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002035 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
Duncan Sands92c43912008-06-06 12:08:01 +00002036 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002037 if (!isTailCall) {
2038 if (isVector) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002039 SDValue StackPtr;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002040 if (isPPC64)
2041 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
2042 else
2043 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
2044 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr,
2045 DAG.getConstant(ArgOffset, PtrVT));
2046 }
2047 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
2048 // Calculate and remember argument location.
2049 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2050 TailCallArguments);
2051}
2052
Dan Gohman8181bd12008-07-27 21:46:04 +00002053SDValue PPCTargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG,
Dan Gohman9f153572008-03-19 21:39:28 +00002054 const PPCSubtarget &Subtarget,
2055 TargetMachine &TM) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002056 SDValue Chain = Op.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002057 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002058 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
2059 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0 &&
2060 CC == CallingConv::Fast && PerformTailCallOpt;
Dan Gohman8181bd12008-07-27 21:46:04 +00002061 SDValue Callee = Op.getOperand(4);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002062 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
2063
2064 bool isMachoABI = Subtarget.isMachoABI();
2065 bool isELF32_ABI = Subtarget.isELF32_ABI();
2066
Duncan Sands92c43912008-06-06 12:08:01 +00002067 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002068 bool isPPC64 = PtrVT == MVT::i64;
2069 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2070
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002071 MachineFunction &MF = DAG.getMachineFunction();
2072
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002073 // args_to_use will accumulate outgoing args for the PPCISD::CALL case in
2074 // SelectExpr to use to put the arguments in the appropriate registers.
Dan Gohman8181bd12008-07-27 21:46:04 +00002075 std::vector<SDValue> args_to_use;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002076
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002077 // Mark this function as potentially containing a function that contains a
2078 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2079 // and restoring the callers stack pointer in this functions epilog. This is
2080 // done because by tail calling the called function might overwrite the value
2081 // in this function's (MF) stack pointer stack slot 0(SP).
2082 if (PerformTailCallOpt && CC==CallingConv::Fast)
2083 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
2084
2085 unsigned nAltivecParamsAtEnd = 0;
2086
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002087 // Count how many bytes are to be pushed on the stack, including the linkage
2088 // area, and parameter passing area. We start with 24/48 bytes, which is
2089 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002090 unsigned NumBytes =
2091 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isMachoABI, isVarArg, CC,
2092 Op, nAltivecParamsAtEnd);
Dale Johannesen946b9cc2008-03-12 00:22:17 +00002093
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002094 // Calculate by how many bytes the stack has to be adjusted in case of tail
2095 // call optimization.
2096 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002097
2098 // Adjust the stack pointer for the new arguments...
2099 // These operations are automatically eliminated by the prolog/epilog pass
2100 Chain = DAG.getCALLSEQ_START(Chain,
2101 DAG.getConstant(NumBytes, PtrVT));
Dan Gohman8181bd12008-07-27 21:46:04 +00002102 SDValue CallSeqStart = Chain;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002103
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002104 // Load the return address and frame pointer so it can be move somewhere else
2105 // later.
Dan Gohman8181bd12008-07-27 21:46:04 +00002106 SDValue LROp, FPOp;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002107 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp);
2108
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002109 // Set up a copy of the stack pointer for use loading and storing any
2110 // arguments that may not fit in the registers available for argument
2111 // passing.
Dan Gohman8181bd12008-07-27 21:46:04 +00002112 SDValue StackPtr;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002113 if (isPPC64)
2114 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
2115 else
2116 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
2117
2118 // Figure out which arguments are going to go in registers, and which in
2119 // memory. Also, if this is a vararg function, floating point operations
2120 // must be stored to our stack, and loaded into integer regs as well, if
2121 // any integer regs are available for argument passing.
2122 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
2123 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
2124
2125 static const unsigned GPR_32[] = { // 32-bit registers.
2126 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2127 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2128 };
2129 static const unsigned GPR_64[] = { // 64-bit registers.
2130 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2131 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2132 };
2133 static const unsigned *FPR = GetFPR(Subtarget);
2134
2135 static const unsigned VR[] = {
2136 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2137 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2138 };
Owen Anderson1636de92007-09-07 04:06:50 +00002139 const unsigned NumGPRs = array_lengthof(GPR_32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002140 const unsigned NumFPRs = isMachoABI ? 13 : 8;
Owen Anderson1636de92007-09-07 04:06:50 +00002141 const unsigned NumVRs = array_lengthof( VR);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002142
2143 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
2144
Dan Gohman8181bd12008-07-27 21:46:04 +00002145 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002146 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
2147
Dan Gohman8181bd12008-07-27 21:46:04 +00002148 SmallVector<SDValue, 8> MemOpChains;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002149 for (unsigned i = 0; i != NumOps; ++i) {
2150 bool inMem = false;
Dan Gohman8181bd12008-07-27 21:46:04 +00002151 SDValue Arg = Op.getOperand(5+2*i);
Duncan Sandsc93fae32008-03-21 09:14:45 +00002152 ISD::ArgFlagsTy Flags =
2153 cast<ARG_FLAGSSDNode>(Op.getOperand(5+2*i+1))->getArgFlags();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002154 // See if next argument requires stack alignment in ELF
Nicolas Geoffray4fda2572008-04-15 08:08:50 +00002155 bool Align = Flags.isSplit();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002156
2157 // PtrOff will be used to store the current argument to the stack if a
2158 // register cannot be found for it.
Dan Gohman8181bd12008-07-27 21:46:04 +00002159 SDValue PtrOff;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002160
2161 // Stack align in ELF 32
Nicolas Geoffray46253dd2008-04-13 13:40:22 +00002162 if (isELF32_ABI && Align)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002163 PtrOff = DAG.getConstant(ArgOffset + ((ArgOffset/4) % 2) * PtrByteSize,
2164 StackPtr.getValueType());
2165 else
2166 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
2167
2168 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr, PtrOff);
2169
2170 // On PPC64, promote integers to 64-bit values.
2171 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sandsc93fae32008-03-21 09:14:45 +00002172 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
2173 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002174 Arg = DAG.getNode(ExtOp, MVT::i64, Arg);
2175 }
Dale Johannesen8be83a72008-03-04 23:17:14 +00002176
2177 // FIXME Elf untested, what are alignment rules?
Dale Johanneseneaea88c2008-03-07 20:27:40 +00002178 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sandsc93fae32008-03-21 09:14:45 +00002179 if (Flags.isByVal()) {
2180 unsigned Size = Flags.getByValSize();
Nicolas Geoffray46253dd2008-04-13 13:40:22 +00002181 if (isELF32_ABI && Align) GPR_idx += (GPR_idx % 2);
Dale Johanneseneaea88c2008-03-07 20:27:40 +00002182 if (Size==1 || Size==2) {
2183 // Very small objects are passed right-justified.
2184 // Everything else is passed left-justified.
Duncan Sands92c43912008-06-06 12:08:01 +00002185 MVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johanneseneaea88c2008-03-07 20:27:40 +00002186 if (GPR_idx != NumGPRs) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002187 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, PtrVT, Chain, Arg,
Dale Johanneseneaea88c2008-03-07 20:27:40 +00002188 NULL, 0, VT);
2189 MemOpChains.push_back(Load.getValue(1));
2190 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2191 if (isMachoABI)
2192 ArgOffset += PtrByteSize;
2193 } else {
Dan Gohman8181bd12008-07-27 21:46:04 +00002194 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
2195 SDValue AddPtr = DAG.getNode(ISD::ADD, PtrVT, PtrOff, Const);
2196 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Gabor Greif1c80d112008-08-28 21:40:38 +00002197 CallSeqStart.getNode()->getOperand(0),
Dale Johanneseneaea88c2008-03-07 20:27:40 +00002198 Flags, DAG, Size);
2199 // This must go outside the CALLSEQ_START..END.
Dan Gohman8181bd12008-07-27 21:46:04 +00002200 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greif1c80d112008-08-28 21:40:38 +00002201 CallSeqStart.getNode()->getOperand(1));
2202 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), NewCallSeqStart.getNode());
Dale Johanneseneaea88c2008-03-07 20:27:40 +00002203 Chain = CallSeqStart = NewCallSeqStart;
2204 ArgOffset += PtrByteSize;
2205 }
2206 continue;
2207 }
Dale Johannesenbfadf4b2008-03-17 02:13:43 +00002208 // Copy entire object into memory. There are cases where gcc-generated
2209 // code assumes it is there, even if it could be put entirely into
2210 // registers. (This is not what the doc says.)
Dan Gohman8181bd12008-07-27 21:46:04 +00002211 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
Gabor Greif1c80d112008-08-28 21:40:38 +00002212 CallSeqStart.getNode()->getOperand(0),
Dale Johannesenbfadf4b2008-03-17 02:13:43 +00002213 Flags, DAG, Size);
2214 // This must go outside the CALLSEQ_START..END.
Dan Gohman8181bd12008-07-27 21:46:04 +00002215 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greif1c80d112008-08-28 21:40:38 +00002216 CallSeqStart.getNode()->getOperand(1));
2217 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), NewCallSeqStart.getNode());
Dale Johannesenbfadf4b2008-03-17 02:13:43 +00002218 Chain = CallSeqStart = NewCallSeqStart;
2219 // And copy the pieces of it that fit into registers.
Dale Johannesen8be83a72008-03-04 23:17:14 +00002220 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002221 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
2222 SDValue AddArg = DAG.getNode(ISD::ADD, PtrVT, Arg, Const);
Dale Johannesen8be83a72008-03-04 23:17:14 +00002223 if (GPR_idx != NumGPRs) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002224 SDValue Load = DAG.getLoad(PtrVT, Chain, AddArg, NULL, 0);
Dale Johannesen7a7aa102008-03-05 23:31:27 +00002225 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen8be83a72008-03-04 23:17:14 +00002226 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2227 if (isMachoABI)
2228 ArgOffset += PtrByteSize;
2229 } else {
Dale Johannesenbfadf4b2008-03-17 02:13:43 +00002230 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johanneseneaea88c2008-03-07 20:27:40 +00002231 break;
Dale Johannesen8be83a72008-03-04 23:17:14 +00002232 }
2233 }
2234 continue;
2235 }
2236
Duncan Sands92c43912008-06-06 12:08:01 +00002237 switch (Arg.getValueType().getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002238 default: assert(0 && "Unexpected ValueType for argument!");
2239 case MVT::i32:
2240 case MVT::i64:
2241 // Double word align in ELF
Nicolas Geoffray46253dd2008-04-13 13:40:22 +00002242 if (isELF32_ABI && Align) GPR_idx += (GPR_idx % 2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002243 if (GPR_idx != NumGPRs) {
2244 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
2245 } else {
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002246 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2247 isPPC64, isTailCall, false, MemOpChains,
2248 TailCallArguments);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002249 inMem = true;
2250 }
2251 if (inMem || isMachoABI) {
2252 // Stack align in ELF
Nicolas Geoffray46253dd2008-04-13 13:40:22 +00002253 if (isELF32_ABI && Align)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002254 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
2255
2256 ArgOffset += PtrByteSize;
2257 }
2258 break;
2259 case MVT::f32:
2260 case MVT::f64:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002261 if (FPR_idx != NumFPRs) {
2262 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
2263
2264 if (isVarArg) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002265 SDValue Store = DAG.getStore(Chain, Arg, PtrOff, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002266 MemOpChains.push_back(Store);
2267
2268 // Float varargs are always shadowed in available integer registers
2269 if (GPR_idx != NumGPRs) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002270 SDValue Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002271 MemOpChains.push_back(Load.getValue(1));
2272 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
2273 Load));
2274 }
2275 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman8181bd12008-07-27 21:46:04 +00002276 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002277 PtrOff = DAG.getNode(ISD::ADD, PtrVT, PtrOff, ConstFour);
Dan Gohman8181bd12008-07-27 21:46:04 +00002278 SDValue Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002279 MemOpChains.push_back(Load.getValue(1));
2280 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
2281 Load));
2282 }
2283 } else {
2284 // If we have any FPRs remaining, we may also have GPRs remaining.
2285 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
2286 // GPRs.
2287 if (isMachoABI) {
2288 if (GPR_idx != NumGPRs)
2289 ++GPR_idx;
2290 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
2291 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
2292 ++GPR_idx;
2293 }
2294 }
2295 } else {
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002296 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2297 isPPC64, isTailCall, false, MemOpChains,
2298 TailCallArguments);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002299 inMem = true;
2300 }
2301 if (inMem || isMachoABI) {
2302 // Stack align in ELF
Nicolas Geoffray46253dd2008-04-13 13:40:22 +00002303 if (isELF32_ABI && Align)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002304 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
2305 if (isPPC64)
2306 ArgOffset += 8;
2307 else
2308 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
2309 }
2310 break;
2311 case MVT::v4f32:
2312 case MVT::v4i32:
2313 case MVT::v8i16:
2314 case MVT::v16i8:
Dale Johannesen946b9cc2008-03-12 00:22:17 +00002315 if (isVarArg) {
2316 // These go aligned on the stack, or in the corresponding R registers
2317 // when within range. The Darwin PPC ABI doc claims they also go in
2318 // V registers; in fact gcc does this only for arguments that are
2319 // prototyped, not for those that match the ... We do it for all
2320 // arguments, seems to work.
2321 while (ArgOffset % 16 !=0) {
2322 ArgOffset += PtrByteSize;
2323 if (GPR_idx != NumGPRs)
2324 GPR_idx++;
2325 }
2326 // We could elide this store in the case where the object fits
2327 // entirely in R registers. Maybe later.
2328 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr,
2329 DAG.getConstant(ArgOffset, PtrVT));
Dan Gohman8181bd12008-07-27 21:46:04 +00002330 SDValue Store = DAG.getStore(Chain, Arg, PtrOff, NULL, 0);
Dale Johannesen946b9cc2008-03-12 00:22:17 +00002331 MemOpChains.push_back(Store);
2332 if (VR_idx != NumVRs) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002333 SDValue Load = DAG.getLoad(MVT::v4f32, Store, PtrOff, NULL, 0);
Dale Johannesen946b9cc2008-03-12 00:22:17 +00002334 MemOpChains.push_back(Load.getValue(1));
2335 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
2336 }
2337 ArgOffset += 16;
2338 for (unsigned i=0; i<16; i+=PtrByteSize) {
2339 if (GPR_idx == NumGPRs)
2340 break;
Dan Gohman8181bd12008-07-27 21:46:04 +00002341 SDValue Ix = DAG.getNode(ISD::ADD, PtrVT, PtrOff,
Dale Johannesen946b9cc2008-03-12 00:22:17 +00002342 DAG.getConstant(i, PtrVT));
Dan Gohman8181bd12008-07-27 21:46:04 +00002343 SDValue Load = DAG.getLoad(PtrVT, Store, Ix, NULL, 0);
Dale Johannesen946b9cc2008-03-12 00:22:17 +00002344 MemOpChains.push_back(Load.getValue(1));
2345 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2346 }
2347 break;
2348 }
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002349
Dale Johannesenf6a394b2008-03-14 17:41:26 +00002350 // Non-varargs Altivec params generally go in registers, but have
2351 // stack space allocated at the end.
2352 if (VR_idx != NumVRs) {
2353 // Doesn't have GPR space allocated.
2354 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
2355 } else if (nAltivecParamsAtEnd==0) {
2356 // We are emitting Altivec params in order.
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002357 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2358 isPPC64, isTailCall, true, MemOpChains,
2359 TailCallArguments);
Dale Johannesen946b9cc2008-03-12 00:22:17 +00002360 ArgOffset += 16;
Dale Johannesen946b9cc2008-03-12 00:22:17 +00002361 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002362 break;
2363 }
2364 }
Dale Johannesenf6a394b2008-03-14 17:41:26 +00002365 // If all Altivec parameters fit in registers, as they usually do,
2366 // they get stack space following the non-Altivec parameters. We
2367 // don't track this here because nobody below needs it.
2368 // If there are more Altivec parameters than fit in registers emit
2369 // the stores here.
2370 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
2371 unsigned j = 0;
2372 // Offset is aligned; skip 1st 12 params which go in V registers.
2373 ArgOffset = ((ArgOffset+15)/16)*16;
2374 ArgOffset += 12*16;
2375 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002376 SDValue Arg = Op.getOperand(5+2*i);
Duncan Sands92c43912008-06-06 12:08:01 +00002377 MVT ArgType = Arg.getValueType();
Dale Johannesenf6a394b2008-03-14 17:41:26 +00002378 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
2379 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
2380 if (++j > NumVRs) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002381 SDValue PtrOff;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002382 // We are emitting Altivec params in order.
2383 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2384 isPPC64, isTailCall, true, MemOpChains,
2385 TailCallArguments);
Dale Johannesenf6a394b2008-03-14 17:41:26 +00002386 ArgOffset += 16;
2387 }
2388 }
2389 }
2390 }
2391
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002392 if (!MemOpChains.empty())
2393 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
2394 &MemOpChains[0], MemOpChains.size());
2395
2396 // Build a sequence of copy-to-reg nodes chained together with token chain
2397 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman8181bd12008-07-27 21:46:04 +00002398 SDValue InFlag;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002399 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2400 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
2401 InFlag);
2402 InFlag = Chain.getValue(1);
2403 }
2404
2405 // With the ELF 32 ABI, set CR6 to true if this is a vararg call.
2406 if (isVarArg && isELF32_ABI) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002407 SDValue SetCR(DAG.getTargetNode(PPC::CRSET, MVT::i32), 0);
Nicolas Geoffrayd01feb22008-03-10 14:12:10 +00002408 Chain = DAG.getCopyToReg(Chain, PPC::CR1EQ, SetCR, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002409 InFlag = Chain.getValue(1);
2410 }
2411
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002412 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2413 // might overwrite each other in case of tail call optimization.
2414 if (isTailCall) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002415 SmallVector<SDValue, 8> MemOpChains2;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002416 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman8181bd12008-07-27 21:46:04 +00002417 InFlag = SDValue();
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002418 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2419 MemOpChains2);
2420 if (!MemOpChains2.empty())
2421 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
2422 &MemOpChains2[0], MemOpChains2.size());
2423
2424 // Store the return address to the appropriate stack slot.
2425 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2426 isPPC64, isMachoABI);
2427 }
2428
2429 // Emit callseq_end just before tailcall node.
2430 if (isTailCall) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002431 SmallVector<SDValue, 8> CallSeqOps;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002432 SDVTList CallSeqNodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
2433 CallSeqOps.push_back(Chain);
2434 CallSeqOps.push_back(DAG.getIntPtrConstant(NumBytes));
2435 CallSeqOps.push_back(DAG.getIntPtrConstant(0));
Gabor Greif1c80d112008-08-28 21:40:38 +00002436 if (InFlag.getNode())
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002437 CallSeqOps.push_back(InFlag);
2438 Chain = DAG.getNode(ISD::CALLSEQ_END, CallSeqNodeTys, &CallSeqOps[0],
2439 CallSeqOps.size());
2440 InFlag = Chain.getValue(1);
2441 }
2442
Duncan Sands92c43912008-06-06 12:08:01 +00002443 std::vector<MVT> NodeTys;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002444 NodeTys.push_back(MVT::Other); // Returns a chain
2445 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
2446
Dan Gohman8181bd12008-07-27 21:46:04 +00002447 SmallVector<SDValue, 8> Ops;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002448 unsigned CallOpc = isMachoABI? PPCISD::CALL_Macho : PPCISD::CALL_ELF;
2449
2450 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
2451 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2452 // node so that legalize doesn't hack it.
Nicolas Geoffray455a2e02007-12-21 12:22:29 +00002453 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2454 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType());
2455 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002456 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType());
2457 else if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG))
2458 // If this is an absolute destination address, use the munged value.
Dan Gohman8181bd12008-07-27 21:46:04 +00002459 Callee = SDValue(Dest, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002460 else {
2461 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2462 // to do the call, we can't use PPCISD::CALL.
Dan Gohman8181bd12008-07-27 21:46:04 +00002463 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Gabor Greif1c80d112008-08-28 21:40:38 +00002464 Chain = DAG.getNode(PPCISD::MTCTR, NodeTys, MTCTROps, 2+(InFlag.getNode()!=0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002465 InFlag = Chain.getValue(1);
2466
Chris Lattner6eae8c62008-03-09 20:49:33 +00002467 // Copy the callee address into R12/X12 on darwin.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002468 if (isMachoABI) {
Chris Lattner6eae8c62008-03-09 20:49:33 +00002469 unsigned Reg = Callee.getValueType() == MVT::i32 ? PPC::R12 : PPC::X12;
2470 Chain = DAG.getCopyToReg(Chain, Reg, Callee, InFlag);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002471 InFlag = Chain.getValue(1);
2472 }
2473
2474 NodeTys.clear();
2475 NodeTys.push_back(MVT::Other);
2476 NodeTys.push_back(MVT::Flag);
2477 Ops.push_back(Chain);
2478 CallOpc = isMachoABI ? PPCISD::BCTRL_Macho : PPCISD::BCTRL_ELF;
Gabor Greif1c80d112008-08-28 21:40:38 +00002479 Callee.setNode(0);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002480 // Add CTR register as callee so a bctr can be emitted later.
2481 if (isTailCall)
2482 Ops.push_back(DAG.getRegister(PPC::CTR, getPointerTy()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002483 }
2484
2485 // If this is a direct call, pass the chain and the callee.
Gabor Greif1c80d112008-08-28 21:40:38 +00002486 if (Callee.getNode()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002487 Ops.push_back(Chain);
2488 Ops.push_back(Callee);
2489 }
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002490 // If this is a tail call add stack pointer delta.
2491 if (isTailCall)
2492 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
2493
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002494 // Add argument registers to the end of the list so that they are known live
2495 // into the call.
2496 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2497 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2498 RegsToPass[i].second.getValueType()));
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002499
2500 // When performing tail call optimization the callee pops its arguments off
2501 // the stack. Account for this here so these bytes can be pushed back on in
2502 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2503 int BytesCalleePops =
2504 (CC==CallingConv::Fast && PerformTailCallOpt) ? NumBytes : 0;
2505
Gabor Greif1c80d112008-08-28 21:40:38 +00002506 if (InFlag.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002507 Ops.push_back(InFlag);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002508
2509 // Emit tail call.
2510 if (isTailCall) {
Gabor Greif1c80d112008-08-28 21:40:38 +00002511 assert(InFlag.getNode() &&
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002512 "Flag must be set. Depend on flag being set in LowerRET");
2513 Chain = DAG.getNode(PPCISD::TAILCALL,
Gabor Greif1c80d112008-08-28 21:40:38 +00002514 Op.getNode()->getVTList(), &Ops[0], Ops.size());
2515 return SDValue(Chain.getNode(), Op.getResNo());
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002516 }
2517
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002518 Chain = DAG.getNode(CallOpc, NodeTys, &Ops[0], Ops.size());
2519 InFlag = Chain.getValue(1);
2520
Bill Wendling22f8deb2007-11-13 00:44:25 +00002521 Chain = DAG.getCALLSEQ_END(Chain,
2522 DAG.getConstant(NumBytes, PtrVT),
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002523 DAG.getConstant(BytesCalleePops, PtrVT),
Bill Wendling22f8deb2007-11-13 00:44:25 +00002524 InFlag);
Gabor Greif1c80d112008-08-28 21:40:38 +00002525 if (Op.getNode()->getValueType(0) != MVT::Other)
Bill Wendling22f8deb2007-11-13 00:44:25 +00002526 InFlag = Chain.getValue(1);
2527
Dan Gohman8181bd12008-07-27 21:46:04 +00002528 SmallVector<SDValue, 16> ResultVals;
Dan Gohman9f153572008-03-19 21:39:28 +00002529 SmallVector<CCValAssign, 16> RVLocs;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002530 unsigned CallerCC = DAG.getMachineFunction().getFunction()->getCallingConv();
2531 CCState CCInfo(CallerCC, isVarArg, TM, RVLocs);
Gabor Greif1c80d112008-08-28 21:40:38 +00002532 CCInfo.AnalyzeCallResult(Op.getNode(), RetCC_PPC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002533
Dan Gohman9f153572008-03-19 21:39:28 +00002534 // Copy all of the result registers out of their specified physreg.
2535 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2536 CCValAssign &VA = RVLocs[i];
Duncan Sands92c43912008-06-06 12:08:01 +00002537 MVT VT = VA.getValVT();
Dan Gohman9f153572008-03-19 21:39:28 +00002538 assert(VA.isRegLoc() && "Can only return in registers!");
2539 Chain = DAG.getCopyFromReg(Chain, VA.getLocReg(), VT, InFlag).getValue(1);
2540 ResultVals.push_back(Chain.getValue(0));
2541 InFlag = Chain.getValue(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002542 }
Dan Gohman9f153572008-03-19 21:39:28 +00002543
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002544 // If the function returns void, just return the chain.
Dan Gohman9f153572008-03-19 21:39:28 +00002545 if (RVLocs.empty())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002546 return Chain;
2547
2548 // Otherwise, merge everything together with a MERGE_VALUES node.
Dan Gohman9f153572008-03-19 21:39:28 +00002549 ResultVals.push_back(Chain);
Gabor Greif1c80d112008-08-28 21:40:38 +00002550 SDValue Res = DAG.getMergeValues(Op.getNode()->getVTList(), &ResultVals[0],
Duncan Sandsf19591c2008-06-30 10:19:09 +00002551 ResultVals.size());
Gabor Greif46bf5472008-08-26 22:36:50 +00002552 return Res.getValue(Op.getResNo());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002553}
2554
Dan Gohman8181bd12008-07-27 21:46:04 +00002555SDValue PPCTargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG,
Dale Johannesen8be83a72008-03-04 23:17:14 +00002556 TargetMachine &TM) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002557 SmallVector<CCValAssign, 16> RVLocs;
2558 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
2559 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
2560 CCState CCInfo(CC, isVarArg, TM, RVLocs);
Gabor Greif1c80d112008-08-28 21:40:38 +00002561 CCInfo.AnalyzeReturn(Op.getNode(), RetCC_PPC);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002562
2563 // If this is the first return lowered for this function, add the regs to the
2564 // liveout set for the function.
Chris Lattner1b989192007-12-31 04:13:23 +00002565 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002566 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner1b989192007-12-31 04:13:23 +00002567 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002568 }
2569
Dan Gohman8181bd12008-07-27 21:46:04 +00002570 SDValue Chain = Op.getOperand(0);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002571
2572 Chain = GetPossiblePreceedingTailCall(Chain, PPCISD::TAILCALL);
2573 if (Chain.getOpcode() == PPCISD::TAILCALL) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002574 SDValue TailCall = Chain;
2575 SDValue TargetAddress = TailCall.getOperand(1);
2576 SDValue StackAdjustment = TailCall.getOperand(2);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002577
2578 assert(((TargetAddress.getOpcode() == ISD::Register &&
2579 cast<RegisterSDNode>(TargetAddress)->getReg() == PPC::CTR) ||
2580 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
2581 TargetAddress.getOpcode() == ISD::TargetGlobalAddress ||
2582 isa<ConstantSDNode>(TargetAddress)) &&
2583 "Expecting an global address, external symbol, absolute value or register");
2584
2585 assert(StackAdjustment.getOpcode() == ISD::Constant &&
2586 "Expecting a const value");
2587
Dan Gohman8181bd12008-07-27 21:46:04 +00002588 SmallVector<SDValue,8> Operands;
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002589 Operands.push_back(Chain.getOperand(0));
2590 Operands.push_back(TargetAddress);
2591 Operands.push_back(StackAdjustment);
2592 // Copy registers used by the call. Last operand is a flag so it is not
2593 // copied.
2594 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
2595 Operands.push_back(Chain.getOperand(i));
2596 }
2597 return DAG.getNode(PPCISD::TC_RETURN, MVT::Other, &Operands[0],
2598 Operands.size());
2599 }
2600
Dan Gohman8181bd12008-07-27 21:46:04 +00002601 SDValue Flag;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002602
2603 // Copy the result values into the output registers.
2604 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2605 CCValAssign &VA = RVLocs[i];
2606 assert(VA.isRegLoc() && "Can only return in registers!");
2607 Chain = DAG.getCopyToReg(Chain, VA.getLocReg(), Op.getOperand(i*2+1), Flag);
2608 Flag = Chain.getValue(1);
2609 }
2610
Gabor Greif1c80d112008-08-28 21:40:38 +00002611 if (Flag.getNode())
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002612 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Chain, Flag);
2613 else
2614 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Chain);
2615}
2616
Dan Gohman8181bd12008-07-27 21:46:04 +00002617SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002618 const PPCSubtarget &Subtarget) {
2619 // When we pop the dynamic allocation we need to restore the SP link.
2620
2621 // Get the corect type for pointers.
Duncan Sands92c43912008-06-06 12:08:01 +00002622 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002623
2624 // Construct the stack pointer operand.
2625 bool IsPPC64 = Subtarget.isPPC64();
2626 unsigned SP = IsPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman8181bd12008-07-27 21:46:04 +00002627 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002628
2629 // Get the operands for the STACKRESTORE.
Dan Gohman8181bd12008-07-27 21:46:04 +00002630 SDValue Chain = Op.getOperand(0);
2631 SDValue SaveSP = Op.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002632
2633 // Load the old link SP.
Dan Gohman8181bd12008-07-27 21:46:04 +00002634 SDValue LoadLinkSP = DAG.getLoad(PtrVT, Chain, StackPtr, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002635
2636 // Restore the stack pointer.
2637 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), SP, SaveSP);
2638
2639 // Store the old link SP.
2640 return DAG.getStore(Chain, LoadLinkSP, StackPtr, NULL, 0);
2641}
2642
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002643
2644
Dan Gohman8181bd12008-07-27 21:46:04 +00002645SDValue
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002646PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002647 MachineFunction &MF = DAG.getMachineFunction();
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002648 bool IsPPC64 = PPCSubTarget.isPPC64();
2649 bool isMachoABI = PPCSubTarget.isMachoABI();
Duncan Sands92c43912008-06-06 12:08:01 +00002650 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002651
2652 // Get current frame pointer save index. The users of this index will be
2653 // primarily DYNALLOC instructions.
2654 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2655 int RASI = FI->getReturnAddrSaveIndex();
2656
2657 // If the frame pointer save index hasn't been defined yet.
2658 if (!RASI) {
2659 // Find out what the fix offset of the frame pointer save area.
2660 int LROffset = PPCFrameInfo::getReturnSaveOffset(IsPPC64, isMachoABI);
2661 // Allocate the frame index for frame pointer save area.
2662 RASI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, LROffset);
2663 // Save the result.
2664 FI->setReturnAddrSaveIndex(RASI);
2665 }
2666 return DAG.getFrameIndex(RASI, PtrVT);
2667}
2668
Dan Gohman8181bd12008-07-27 21:46:04 +00002669SDValue
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002670PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
2671 MachineFunction &MF = DAG.getMachineFunction();
2672 bool IsPPC64 = PPCSubTarget.isPPC64();
2673 bool isMachoABI = PPCSubTarget.isMachoABI();
Duncan Sands92c43912008-06-06 12:08:01 +00002674 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002675
2676 // Get current frame pointer save index. The users of this index will be
2677 // primarily DYNALLOC instructions.
2678 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2679 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002680
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002681 // If the frame pointer save index hasn't been defined yet.
2682 if (!FPSI) {
2683 // Find out what the fix offset of the frame pointer save area.
2684 int FPOffset = PPCFrameInfo::getFramePointerSaveOffset(IsPPC64, isMachoABI);
2685
2686 // Allocate the frame index for frame pointer save area.
2687 FPSI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, FPOffset);
2688 // Save the result.
2689 FI->setFramePointerSaveIndex(FPSI);
2690 }
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002691 return DAG.getFrameIndex(FPSI, PtrVT);
2692}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002693
Dan Gohman8181bd12008-07-27 21:46:04 +00002694SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofera0032722008-04-30 09:16:33 +00002695 SelectionDAG &DAG,
2696 const PPCSubtarget &Subtarget) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002697 // Get the inputs.
Dan Gohman8181bd12008-07-27 21:46:04 +00002698 SDValue Chain = Op.getOperand(0);
2699 SDValue Size = Op.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002700
2701 // Get the corect type for pointers.
Duncan Sands92c43912008-06-06 12:08:01 +00002702 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002703 // Negate the size.
Dan Gohman8181bd12008-07-27 21:46:04 +00002704 SDValue NegSize = DAG.getNode(ISD::SUB, PtrVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002705 DAG.getConstant(0, PtrVT), Size);
2706 // Construct a node for the frame pointer save index.
Dan Gohman8181bd12008-07-27 21:46:04 +00002707 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002708 // Build a DYNALLOC node.
Dan Gohman8181bd12008-07-27 21:46:04 +00002709 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002710 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
2711 return DAG.getNode(PPCISD::DYNALLOC, VTs, Ops, 3);
2712}
2713
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002714/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
2715/// possible.
Dan Gohman8181bd12008-07-27 21:46:04 +00002716SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002717 // Not FP? Not a fsel.
Duncan Sands92c43912008-06-06 12:08:01 +00002718 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
2719 !Op.getOperand(2).getValueType().isFloatingPoint())
Dan Gohman8181bd12008-07-27 21:46:04 +00002720 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002721
2722 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
2723
2724 // Cannot handle SETEQ/SETNE.
Dan Gohman8181bd12008-07-27 21:46:04 +00002725 if (CC == ISD::SETEQ || CC == ISD::SETNE) return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002726
Duncan Sands92c43912008-06-06 12:08:01 +00002727 MVT ResVT = Op.getValueType();
2728 MVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00002729 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2730 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002731
2732 // If the RHS of the comparison is a 0.0, we don't need to do the
2733 // subtraction at all.
2734 if (isFloatingPointZero(RHS))
2735 switch (CC) {
2736 default: break; // SETUO etc aren't handled by fsel.
2737 case ISD::SETULT:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002738 case ISD::SETLT:
2739 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002740 case ISD::SETOGE:
2741 case ISD::SETGE:
2742 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
2743 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
2744 return DAG.getNode(PPCISD::FSEL, ResVT, LHS, TV, FV);
2745 case ISD::SETUGT:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002746 case ISD::SETGT:
2747 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002748 case ISD::SETOLE:
2749 case ISD::SETLE:
2750 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
2751 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
2752 return DAG.getNode(PPCISD::FSEL, ResVT,
2753 DAG.getNode(ISD::FNEG, MVT::f64, LHS), TV, FV);
2754 }
2755
Dan Gohman8181bd12008-07-27 21:46:04 +00002756 SDValue Cmp;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002757 switch (CC) {
2758 default: break; // SETUO etc aren't handled by fsel.
2759 case ISD::SETULT:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002760 case ISD::SETLT:
2761 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
2762 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2763 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2764 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002765 case ISD::SETOGE:
2766 case ISD::SETGE:
2767 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
2768 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2769 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2770 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
2771 case ISD::SETUGT:
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002772 case ISD::SETGT:
2773 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
2774 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2775 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2776 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002777 case ISD::SETOLE:
2778 case ISD::SETLE:
2779 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
2780 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2781 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2782 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
2783 }
Dan Gohman8181bd12008-07-27 21:46:04 +00002784 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002785}
2786
Chris Lattner28771092007-11-28 18:44:47 +00002787// FIXME: Split this code up when LegalizeDAGTypes lands.
Dan Gohman8181bd12008-07-27 21:46:04 +00002788SDValue PPCTargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002789 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman8181bd12008-07-27 21:46:04 +00002790 SDValue Src = Op.getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002791 if (Src.getValueType() == MVT::f32)
2792 Src = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Src);
Duncan Sands62353c62008-07-19 16:26:02 +00002793
Dan Gohman8181bd12008-07-27 21:46:04 +00002794 SDValue Tmp;
Duncan Sands92c43912008-06-06 12:08:01 +00002795 switch (Op.getValueType().getSimpleVT()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002796 default: assert(0 && "Unhandled FP_TO_SINT type in custom expander!");
2797 case MVT::i32:
2798 Tmp = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Src);
2799 break;
2800 case MVT::i64:
2801 Tmp = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Src);
2802 break;
2803 }
Duncan Sands62353c62008-07-19 16:26:02 +00002804
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002805 // Convert the FP value to an int value through memory.
Dan Gohman8181bd12008-07-27 21:46:04 +00002806 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sands62353c62008-07-19 16:26:02 +00002807
Chris Lattnera216bee2007-10-15 20:14:52 +00002808 // Emit a store to the stack slot.
Dan Gohman8181bd12008-07-27 21:46:04 +00002809 SDValue Chain = DAG.getStore(DAG.getEntryNode(), Tmp, FIPtr, NULL, 0);
Chris Lattnera216bee2007-10-15 20:14:52 +00002810
2811 // Result is a load from the stack slot. If loading 4 bytes, make sure to
2812 // add in a bias.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002813 if (Op.getValueType() == MVT::i32)
Chris Lattnera216bee2007-10-15 20:14:52 +00002814 FIPtr = DAG.getNode(ISD::ADD, FIPtr.getValueType(), FIPtr,
2815 DAG.getConstant(4, FIPtr.getValueType()));
2816 return DAG.getLoad(Op.getValueType(), Chain, FIPtr, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002817}
2818
Dan Gohman8181bd12008-07-27 21:46:04 +00002819SDValue PPCTargetLowering::LowerFP_ROUND_INREG(SDValue Op,
Dale Johannesen8be83a72008-03-04 23:17:14 +00002820 SelectionDAG &DAG) {
Dale Johannesen3d8578b2007-10-10 01:01:31 +00002821 assert(Op.getValueType() == MVT::ppcf128);
Gabor Greif1c80d112008-08-28 21:40:38 +00002822 SDNode *Node = Op.getNode();
Dale Johannesen3d8578b2007-10-10 01:01:31 +00002823 assert(Node->getOperand(0).getValueType() == MVT::ppcf128);
Gabor Greif1c80d112008-08-28 21:40:38 +00002824 assert(Node->getOperand(0).getNode()->getOpcode() == ISD::BUILD_PAIR);
2825 SDValue Lo = Node->getOperand(0).getNode()->getOperand(0);
2826 SDValue Hi = Node->getOperand(0).getNode()->getOperand(1);
Dale Johannesen3d8578b2007-10-10 01:01:31 +00002827
2828 // This sequence changes FPSCR to do round-to-zero, adds the two halves
2829 // of the long double, and puts FPSCR back the way it was. We do not
2830 // actually model FPSCR.
Duncan Sands92c43912008-06-06 12:08:01 +00002831 std::vector<MVT> NodeTys;
Dan Gohman8181bd12008-07-27 21:46:04 +00002832 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
Dale Johannesen3d8578b2007-10-10 01:01:31 +00002833
2834 NodeTys.push_back(MVT::f64); // Return register
2835 NodeTys.push_back(MVT::Flag); // Returns a flag for later insns
2836 Result = DAG.getNode(PPCISD::MFFS, NodeTys, &InFlag, 0);
2837 MFFSreg = Result.getValue(0);
2838 InFlag = Result.getValue(1);
2839
2840 NodeTys.clear();
2841 NodeTys.push_back(MVT::Flag); // Returns a flag
2842 Ops[0] = DAG.getConstant(31, MVT::i32);
2843 Ops[1] = InFlag;
2844 Result = DAG.getNode(PPCISD::MTFSB1, NodeTys, Ops, 2);
2845 InFlag = Result.getValue(0);
2846
2847 NodeTys.clear();
2848 NodeTys.push_back(MVT::Flag); // Returns a flag
2849 Ops[0] = DAG.getConstant(30, MVT::i32);
2850 Ops[1] = InFlag;
2851 Result = DAG.getNode(PPCISD::MTFSB0, NodeTys, Ops, 2);
2852 InFlag = Result.getValue(0);
2853
2854 NodeTys.clear();
2855 NodeTys.push_back(MVT::f64); // result of add
2856 NodeTys.push_back(MVT::Flag); // Returns a flag
2857 Ops[0] = Lo;
2858 Ops[1] = Hi;
2859 Ops[2] = InFlag;
2860 Result = DAG.getNode(PPCISD::FADDRTZ, NodeTys, Ops, 3);
2861 FPreg = Result.getValue(0);
2862 InFlag = Result.getValue(1);
2863
2864 NodeTys.clear();
2865 NodeTys.push_back(MVT::f64);
2866 Ops[0] = DAG.getConstant(1, MVT::i32);
2867 Ops[1] = MFFSreg;
2868 Ops[2] = FPreg;
2869 Ops[3] = InFlag;
2870 Result = DAG.getNode(PPCISD::MTFSF, NodeTys, Ops, 4);
2871 FPreg = Result.getValue(0);
2872
2873 // We know the low half is about to be thrown away, so just use something
2874 // convenient.
2875 return DAG.getNode(ISD::BUILD_PAIR, Lo.getValueType(), FPreg, FPreg);
2876}
2877
Dan Gohman8181bd12008-07-27 21:46:04 +00002878SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Dan Gohman8b232ff2008-03-11 01:59:03 +00002879 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
2880 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman8181bd12008-07-27 21:46:04 +00002881 return SDValue();
Dan Gohman8b232ff2008-03-11 01:59:03 +00002882
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002883 if (Op.getOperand(0).getValueType() == MVT::i64) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002884 SDValue Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::f64, Op.getOperand(0));
2885 SDValue FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Bits);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002886 if (Op.getValueType() == MVT::f32)
Chris Lattner5872a362008-01-17 07:00:52 +00002887 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP, DAG.getIntPtrConstant(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002888 return FP;
2889 }
2890
2891 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
2892 "Unhandled SINT_TO_FP type in custom expander!");
2893 // Since we only generate this in 64-bit mode, we can take advantage of
2894 // 64-bit registers. In particular, sign extend the input value into the
2895 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
2896 // then lfd it and fcfid it.
2897 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
2898 int FrameIdx = FrameInfo->CreateStackObject(8, 8);
Duncan Sands92c43912008-06-06 12:08:01 +00002899 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman8181bd12008-07-27 21:46:04 +00002900 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002901
Dan Gohman8181bd12008-07-27 21:46:04 +00002902 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, MVT::i32,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002903 Op.getOperand(0));
2904
2905 // STD the extended value into the stack slot.
Dan Gohman1fc34bc2008-07-11 22:44:52 +00002906 MachineMemOperand MO(PseudoSourceValue::getFixedStack(FrameIdx),
2907 MachineMemOperand::MOStore, 0, 8, 8);
Dan Gohman8181bd12008-07-27 21:46:04 +00002908 SDValue Store = DAG.getNode(PPCISD::STD_32, MVT::Other,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002909 DAG.getEntryNode(), Ext64, FIdx,
Dan Gohman12a9c082008-02-06 22:27:42 +00002910 DAG.getMemOperand(MO));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002911 // Load the value as a double.
Dan Gohman8181bd12008-07-27 21:46:04 +00002912 SDValue Ld = DAG.getLoad(MVT::f64, Store, FIdx, NULL, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002913
2914 // FCFID it and return it.
Dan Gohman8181bd12008-07-27 21:46:04 +00002915 SDValue FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Ld);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002916 if (Op.getValueType() == MVT::f32)
Chris Lattner5872a362008-01-17 07:00:52 +00002917 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP, DAG.getIntPtrConstant(0));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002918 return FP;
2919}
2920
Dan Gohman8181bd12008-07-27 21:46:04 +00002921SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen436e3802008-01-18 19:55:37 +00002922 /*
2923 The rounding mode is in bits 30:31 of FPSR, and has the following
2924 settings:
2925 00 Round to nearest
2926 01 Round to 0
2927 10 Round to +inf
2928 11 Round to -inf
2929
2930 FLT_ROUNDS, on the other hand, expects the following:
2931 -1 Undefined
2932 0 Round to 0
2933 1 Round to nearest
2934 2 Round to +inf
2935 3 Round to -inf
2936
2937 To perform the conversion, we do:
2938 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
2939 */
2940
2941 MachineFunction &MF = DAG.getMachineFunction();
Duncan Sands92c43912008-06-06 12:08:01 +00002942 MVT VT = Op.getValueType();
2943 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2944 std::vector<MVT> NodeTys;
Dan Gohman8181bd12008-07-27 21:46:04 +00002945 SDValue MFFSreg, InFlag;
Dale Johannesen436e3802008-01-18 19:55:37 +00002946
2947 // Save FP Control Word to register
2948 NodeTys.push_back(MVT::f64); // return register
2949 NodeTys.push_back(MVT::Flag); // unused in this context
Dan Gohman8181bd12008-07-27 21:46:04 +00002950 SDValue Chain = DAG.getNode(PPCISD::MFFS, NodeTys, &InFlag, 0);
Dale Johannesen436e3802008-01-18 19:55:37 +00002951
2952 // Save FP register to stack slot
2953 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman8181bd12008-07-27 21:46:04 +00002954 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
2955 SDValue Store = DAG.getStore(DAG.getEntryNode(), Chain,
Dale Johannesen436e3802008-01-18 19:55:37 +00002956 StackSlot, NULL, 0);
2957
2958 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman8181bd12008-07-27 21:46:04 +00002959 SDValue Four = DAG.getConstant(4, PtrVT);
2960 SDValue Addr = DAG.getNode(ISD::ADD, PtrVT, StackSlot, Four);
2961 SDValue CWD = DAG.getLoad(MVT::i32, Store, Addr, NULL, 0);
Dale Johannesen436e3802008-01-18 19:55:37 +00002962
2963 // Transform as necessary
Dan Gohman8181bd12008-07-27 21:46:04 +00002964 SDValue CWD1 =
Dale Johannesen436e3802008-01-18 19:55:37 +00002965 DAG.getNode(ISD::AND, MVT::i32,
2966 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman8181bd12008-07-27 21:46:04 +00002967 SDValue CWD2 =
Dale Johannesen436e3802008-01-18 19:55:37 +00002968 DAG.getNode(ISD::SRL, MVT::i32,
2969 DAG.getNode(ISD::AND, MVT::i32,
2970 DAG.getNode(ISD::XOR, MVT::i32,
2971 CWD, DAG.getConstant(3, MVT::i32)),
2972 DAG.getConstant(3, MVT::i32)),
2973 DAG.getConstant(1, MVT::i8));
2974
Dan Gohman8181bd12008-07-27 21:46:04 +00002975 SDValue RetVal =
Dale Johannesen436e3802008-01-18 19:55:37 +00002976 DAG.getNode(ISD::XOR, MVT::i32, CWD1, CWD2);
2977
Duncan Sands92c43912008-06-06 12:08:01 +00002978 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen436e3802008-01-18 19:55:37 +00002979 ISD::TRUNCATE : ISD::ZERO_EXTEND), VT, RetVal);
2980}
2981
Dan Gohman8181bd12008-07-27 21:46:04 +00002982SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00002983 MVT VT = Op.getValueType();
2984 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman71619ec2008-03-07 20:36:53 +00002985 assert(Op.getNumOperands() == 3 &&
2986 VT == Op.getOperand(1).getValueType() &&
2987 "Unexpected SHL!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002988
2989 // Expand into a bunch of logical ops. Note that these ops
2990 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman8181bd12008-07-27 21:46:04 +00002991 SDValue Lo = Op.getOperand(0);
2992 SDValue Hi = Op.getOperand(1);
2993 SDValue Amt = Op.getOperand(2);
Duncan Sands92c43912008-06-06 12:08:01 +00002994 MVT AmtVT = Amt.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002995
Dan Gohman8181bd12008-07-27 21:46:04 +00002996 SDValue Tmp1 = DAG.getNode(ISD::SUB, AmtVT,
Dan Gohman71619ec2008-03-07 20:36:53 +00002997 DAG.getConstant(BitWidth, AmtVT), Amt);
Dan Gohman8181bd12008-07-27 21:46:04 +00002998 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, VT, Hi, Amt);
2999 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, VT, Lo, Tmp1);
3000 SDValue Tmp4 = DAG.getNode(ISD::OR , VT, Tmp2, Tmp3);
3001 SDValue Tmp5 = DAG.getNode(ISD::ADD, AmtVT, Amt,
Dan Gohman71619ec2008-03-07 20:36:53 +00003002 DAG.getConstant(-BitWidth, AmtVT));
Dan Gohman8181bd12008-07-27 21:46:04 +00003003 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, VT, Lo, Tmp5);
3004 SDValue OutHi = DAG.getNode(ISD::OR, VT, Tmp4, Tmp6);
3005 SDValue OutLo = DAG.getNode(PPCISD::SHL, VT, Lo, Amt);
3006 SDValue OutOps[] = { OutLo, OutHi };
Duncan Sands698842f2008-07-02 17:40:58 +00003007 return DAG.getMergeValues(OutOps, 2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003008}
3009
Dan Gohman8181bd12008-07-27 21:46:04 +00003010SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00003011 MVT VT = Op.getValueType();
3012 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman71619ec2008-03-07 20:36:53 +00003013 assert(Op.getNumOperands() == 3 &&
3014 VT == Op.getOperand(1).getValueType() &&
3015 "Unexpected SRL!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003016
Dan Gohman71619ec2008-03-07 20:36:53 +00003017 // Expand into a bunch of logical ops. Note that these ops
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003018 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman8181bd12008-07-27 21:46:04 +00003019 SDValue Lo = Op.getOperand(0);
3020 SDValue Hi = Op.getOperand(1);
3021 SDValue Amt = Op.getOperand(2);
Duncan Sands92c43912008-06-06 12:08:01 +00003022 MVT AmtVT = Amt.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003023
Dan Gohman8181bd12008-07-27 21:46:04 +00003024 SDValue Tmp1 = DAG.getNode(ISD::SUB, AmtVT,
Dan Gohman71619ec2008-03-07 20:36:53 +00003025 DAG.getConstant(BitWidth, AmtVT), Amt);
Dan Gohman8181bd12008-07-27 21:46:04 +00003026 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, VT, Lo, Amt);
3027 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, VT, Hi, Tmp1);
3028 SDValue Tmp4 = DAG.getNode(ISD::OR , VT, Tmp2, Tmp3);
3029 SDValue Tmp5 = DAG.getNode(ISD::ADD, AmtVT, Amt,
Dan Gohman71619ec2008-03-07 20:36:53 +00003030 DAG.getConstant(-BitWidth, AmtVT));
Dan Gohman8181bd12008-07-27 21:46:04 +00003031 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, VT, Hi, Tmp5);
3032 SDValue OutLo = DAG.getNode(ISD::OR, VT, Tmp4, Tmp6);
3033 SDValue OutHi = DAG.getNode(PPCISD::SRL, VT, Hi, Amt);
3034 SDValue OutOps[] = { OutLo, OutHi };
Duncan Sands698842f2008-07-02 17:40:58 +00003035 return DAG.getMergeValues(OutOps, 2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003036}
3037
Dan Gohman8181bd12008-07-27 21:46:04 +00003038SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) {
Duncan Sands92c43912008-06-06 12:08:01 +00003039 MVT VT = Op.getValueType();
3040 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman71619ec2008-03-07 20:36:53 +00003041 assert(Op.getNumOperands() == 3 &&
3042 VT == Op.getOperand(1).getValueType() &&
3043 "Unexpected SRA!");
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003044
Dan Gohman71619ec2008-03-07 20:36:53 +00003045 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman8181bd12008-07-27 21:46:04 +00003046 SDValue Lo = Op.getOperand(0);
3047 SDValue Hi = Op.getOperand(1);
3048 SDValue Amt = Op.getOperand(2);
Duncan Sands92c43912008-06-06 12:08:01 +00003049 MVT AmtVT = Amt.getValueType();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003050
Dan Gohman8181bd12008-07-27 21:46:04 +00003051 SDValue Tmp1 = DAG.getNode(ISD::SUB, AmtVT,
Dan Gohman71619ec2008-03-07 20:36:53 +00003052 DAG.getConstant(BitWidth, AmtVT), Amt);
Dan Gohman8181bd12008-07-27 21:46:04 +00003053 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, VT, Lo, Amt);
3054 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, VT, Hi, Tmp1);
3055 SDValue Tmp4 = DAG.getNode(ISD::OR , VT, Tmp2, Tmp3);
3056 SDValue Tmp5 = DAG.getNode(ISD::ADD, AmtVT, Amt,
Dan Gohman71619ec2008-03-07 20:36:53 +00003057 DAG.getConstant(-BitWidth, AmtVT));
Dan Gohman8181bd12008-07-27 21:46:04 +00003058 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, VT, Hi, Tmp5);
3059 SDValue OutHi = DAG.getNode(PPCISD::SRA, VT, Hi, Amt);
3060 SDValue OutLo = DAG.getSelectCC(Tmp5, DAG.getConstant(0, AmtVT),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003061 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman8181bd12008-07-27 21:46:04 +00003062 SDValue OutOps[] = { OutLo, OutHi };
Duncan Sands698842f2008-07-02 17:40:58 +00003063 return DAG.getMergeValues(OutOps, 2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003064}
3065
3066//===----------------------------------------------------------------------===//
3067// Vector related lowering.
3068//
3069
3070// If this is a vector of constants or undefs, get the bits. A bit in
3071// UndefBits is set if the corresponding element of the vector is an
3072// ISD::UNDEF value. For undefs, the corresponding VectorBits values are
3073// zero. Return true if this is not an array of constants, false if it is.
3074//
3075static bool GetConstantBuildVectorBits(SDNode *BV, uint64_t VectorBits[2],
3076 uint64_t UndefBits[2]) {
3077 // Start with zero'd results.
3078 VectorBits[0] = VectorBits[1] = UndefBits[0] = UndefBits[1] = 0;
3079
Duncan Sands92c43912008-06-06 12:08:01 +00003080 unsigned EltBitSize = BV->getOperand(0).getValueType().getSizeInBits();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003081 for (unsigned i = 0, e = BV->getNumOperands(); i != e; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003082 SDValue OpVal = BV->getOperand(i);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003083
3084 unsigned PartNo = i >= e/2; // In the upper 128 bits?
3085 unsigned SlotNo = e/2 - (i & (e/2-1))-1; // Which subpiece of the uint64_t.
3086
3087 uint64_t EltBits = 0;
3088 if (OpVal.getOpcode() == ISD::UNDEF) {
3089 uint64_t EltUndefBits = ~0U >> (32-EltBitSize);
3090 UndefBits[PartNo] |= EltUndefBits << (SlotNo*EltBitSize);
3091 continue;
3092 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
3093 EltBits = CN->getValue() & (~0U >> (32-EltBitSize));
3094 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
3095 assert(CN->getValueType(0) == MVT::f32 &&
3096 "Only one legal FP vector type!");
Dale Johannesendf8a8312007-08-31 04:03:46 +00003097 EltBits = FloatToBits(CN->getValueAPF().convertToFloat());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003098 } else {
3099 // Nonconstant element.
3100 return true;
3101 }
3102
3103 VectorBits[PartNo] |= EltBits << (SlotNo*EltBitSize);
3104 }
3105
3106 //printf("%llx %llx %llx %llx\n",
3107 // VectorBits[0], VectorBits[1], UndefBits[0], UndefBits[1]);
3108 return false;
3109}
3110
3111// If this is a splat (repetition) of a value across the whole vector, return
3112// the smallest size that splats it. For example, "0x01010101010101..." is a
3113// splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
3114// SplatSize = 1 byte.
3115static bool isConstantSplat(const uint64_t Bits128[2],
3116 const uint64_t Undef128[2],
3117 unsigned &SplatBits, unsigned &SplatUndef,
3118 unsigned &SplatSize) {
3119
3120 // Don't let undefs prevent splats from matching. See if the top 64-bits are
3121 // the same as the lower 64-bits, ignoring undefs.
3122 if ((Bits128[0] & ~Undef128[1]) != (Bits128[1] & ~Undef128[0]))
3123 return false; // Can't be a splat if two pieces don't match.
3124
3125 uint64_t Bits64 = Bits128[0] | Bits128[1];
3126 uint64_t Undef64 = Undef128[0] & Undef128[1];
3127
3128 // Check that the top 32-bits are the same as the lower 32-bits, ignoring
3129 // undefs.
3130 if ((Bits64 & (~Undef64 >> 32)) != ((Bits64 >> 32) & ~Undef64))
3131 return false; // Can't be a splat if two pieces don't match.
3132
3133 uint32_t Bits32 = uint32_t(Bits64) | uint32_t(Bits64 >> 32);
3134 uint32_t Undef32 = uint32_t(Undef64) & uint32_t(Undef64 >> 32);
3135
3136 // If the top 16-bits are different than the lower 16-bits, ignoring
3137 // undefs, we have an i32 splat.
3138 if ((Bits32 & (~Undef32 >> 16)) != ((Bits32 >> 16) & ~Undef32)) {
3139 SplatBits = Bits32;
3140 SplatUndef = Undef32;
3141 SplatSize = 4;
3142 return true;
3143 }
3144
3145 uint16_t Bits16 = uint16_t(Bits32) | uint16_t(Bits32 >> 16);
3146 uint16_t Undef16 = uint16_t(Undef32) & uint16_t(Undef32 >> 16);
3147
3148 // If the top 8-bits are different than the lower 8-bits, ignoring
3149 // undefs, we have an i16 splat.
3150 if ((Bits16 & (uint16_t(~Undef16) >> 8)) != ((Bits16 >> 8) & ~Undef16)) {
3151 SplatBits = Bits16;
3152 SplatUndef = Undef16;
3153 SplatSize = 2;
3154 return true;
3155 }
3156
3157 // Otherwise, we have an 8-bit splat.
3158 SplatBits = uint8_t(Bits16) | uint8_t(Bits16 >> 8);
3159 SplatUndef = uint8_t(Undef16) & uint8_t(Undef16 >> 8);
3160 SplatSize = 1;
3161 return true;
3162}
3163
3164/// BuildSplatI - Build a canonical splati of Val with an element size of
3165/// SplatSize. Cast the result to VT.
Dan Gohman8181bd12008-07-27 21:46:04 +00003166static SDValue BuildSplatI(int Val, unsigned SplatSize, MVT VT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003167 SelectionDAG &DAG) {
3168 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
3169
Duncan Sands92c43912008-06-06 12:08:01 +00003170 static const MVT VTys[] = { // canonical VT to use for each size.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003171 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
3172 };
3173
Duncan Sands92c43912008-06-06 12:08:01 +00003174 MVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003175
3176 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
3177 if (Val == -1)
3178 SplatSize = 1;
3179
Duncan Sands92c43912008-06-06 12:08:01 +00003180 MVT CanonicalVT = VTys[SplatSize-1];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003181
3182 // Build a canonical splat for this value.
Dan Gohman8181bd12008-07-27 21:46:04 +00003183 SDValue Elt = DAG.getConstant(Val, CanonicalVT.getVectorElementType());
3184 SmallVector<SDValue, 8> Ops;
Duncan Sands92c43912008-06-06 12:08:01 +00003185 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Dan Gohman8181bd12008-07-27 21:46:04 +00003186 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, CanonicalVT,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003187 &Ops[0], Ops.size());
3188 return DAG.getNode(ISD::BIT_CONVERT, ReqVT, Res);
3189}
3190
3191/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
3192/// specified intrinsic ID.
Dan Gohman8181bd12008-07-27 21:46:04 +00003193static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003194 SelectionDAG &DAG,
Duncan Sands92c43912008-06-06 12:08:01 +00003195 MVT DestVT = MVT::Other) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003196 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
3197 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
3198 DAG.getConstant(IID, MVT::i32), LHS, RHS);
3199}
3200
3201/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
3202/// specified intrinsic ID.
Dan Gohman8181bd12008-07-27 21:46:04 +00003203static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
3204 SDValue Op2, SelectionDAG &DAG,
Duncan Sands92c43912008-06-06 12:08:01 +00003205 MVT DestVT = MVT::Other) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003206 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
3207 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
3208 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
3209}
3210
3211
3212/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
3213/// amount. The result has the specified value type.
Dan Gohman8181bd12008-07-27 21:46:04 +00003214static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Duncan Sands92c43912008-06-06 12:08:01 +00003215 MVT VT, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003216 // Force LHS/RHS to be the right type.
3217 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, LHS);
3218 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, RHS);
Duncan Sandsd3ace282008-07-21 10:20:31 +00003219
Dan Gohman8181bd12008-07-27 21:46:04 +00003220 SDValue Ops[16];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003221 for (unsigned i = 0; i != 16; ++i)
Duncan Sandsd3ace282008-07-21 10:20:31 +00003222 Ops[i] = DAG.getConstant(i+Amt, MVT::i8);
Dan Gohman8181bd12008-07-27 21:46:04 +00003223 SDValue T = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, LHS, RHS,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003224 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops,16));
3225 return DAG.getNode(ISD::BIT_CONVERT, VT, T);
3226}
3227
3228// If this is a case we can't handle, return null and let the default
3229// expansion code take care of it. If we CAN select this case, and if it
3230// selects to a single instruction, return Op. Otherwise, if we can codegen
3231// this case more efficiently than a constant pool load, lower it to the
3232// sequence of ops that should be used.
Dan Gohman8181bd12008-07-27 21:46:04 +00003233SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
Dale Johannesen8be83a72008-03-04 23:17:14 +00003234 SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003235 // If this is a vector of constants or undefs, get the bits. A bit in
3236 // UndefBits is set if the corresponding element of the vector is an
3237 // ISD::UNDEF value. For undefs, the corresponding VectorBits values are
3238 // zero.
3239 uint64_t VectorBits[2];
3240 uint64_t UndefBits[2];
Gabor Greif1c80d112008-08-28 21:40:38 +00003241 if (GetConstantBuildVectorBits(Op.getNode(), VectorBits, UndefBits))
Dan Gohman8181bd12008-07-27 21:46:04 +00003242 return SDValue(); // Not a constant vector.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003243
3244 // If this is a splat (repetition) of a value across the whole vector, return
3245 // the smallest size that splats it. For example, "0x01010101010101..." is a
3246 // splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
3247 // SplatSize = 1 byte.
3248 unsigned SplatBits, SplatUndef, SplatSize;
3249 if (isConstantSplat(VectorBits, UndefBits, SplatBits, SplatUndef, SplatSize)){
3250 bool HasAnyUndefs = (UndefBits[0] | UndefBits[1]) != 0;
3251
3252 // First, handle single instruction cases.
3253
3254 // All zeros?
3255 if (SplatBits == 0) {
3256 // Canonicalize all zero vectors to be v4i32.
3257 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003258 SDValue Z = DAG.getConstant(0, MVT::i32);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003259 Z = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Z, Z, Z, Z);
3260 Op = DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Z);
3261 }
3262 return Op;
3263 }
3264
3265 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
3266 int32_t SextVal= int32_t(SplatBits << (32-8*SplatSize)) >> (32-8*SplatSize);
3267 if (SextVal >= -16 && SextVal <= 15)
3268 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG);
3269
3270
3271 // Two instruction sequences.
3272
3273 // If this value is in the range [-32,30] and is even, use:
3274 // tmp = VSPLTI[bhw], result = add tmp, tmp
3275 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003276 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG);
Chris Lattnere5c2c732008-07-10 16:33:38 +00003277 Res = DAG.getNode(ISD::ADD, Res.getValueType(), Res, Res);
3278 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003279 }
3280
3281 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
3282 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
3283 // for fneg/fabs.
3284 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
3285 // Make -1 and vspltisw -1:
Dan Gohman8181bd12008-07-27 21:46:04 +00003286 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003287
3288 // Make the VSLW intrinsic, computing 0x8000_0000.
Dan Gohman8181bd12008-07-27 21:46:04 +00003289 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003290 OnesV, DAG);
3291
3292 // xor by OnesV to invert it.
3293 Res = DAG.getNode(ISD::XOR, MVT::v4i32, Res, OnesV);
3294 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
3295 }
3296
3297 // Check to see if this is a wide variety of vsplti*, binop self cases.
3298 unsigned SplatBitSize = SplatSize*8;
3299 static const signed char SplatCsts[] = {
3300 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
3301 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
3302 };
3303
Owen Anderson1636de92007-09-07 04:06:50 +00003304 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003305 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
3306 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
3307 int i = SplatCsts[idx];
3308
3309 // Figure out what shift amount will be used by altivec if shifted by i in
3310 // this splat size.
3311 unsigned TypeShiftAmt = i & (SplatBitSize-1);
3312
3313 // vsplti + shl self.
3314 if (SextVal == (i << (int)TypeShiftAmt)) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003315 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003316 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3317 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
3318 Intrinsic::ppc_altivec_vslw
3319 };
3320 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
3321 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
3322 }
3323
3324 // vsplti + srl self.
3325 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003326 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003327 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3328 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
3329 Intrinsic::ppc_altivec_vsrw
3330 };
3331 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
3332 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
3333 }
3334
3335 // vsplti + sra self.
3336 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003337 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003338 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3339 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
3340 Intrinsic::ppc_altivec_vsraw
3341 };
3342 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
3343 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
3344 }
3345
3346 // vsplti + rol self.
3347 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
3348 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003349 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003350 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3351 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
3352 Intrinsic::ppc_altivec_vrlw
3353 };
3354 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
3355 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
3356 }
3357
3358 // t = vsplti c, result = vsldoi t, t, 1
3359 if (SextVal == ((i << 8) | (i >> (TypeShiftAmt-8)))) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003360 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003361 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG);
3362 }
3363 // t = vsplti c, result = vsldoi t, t, 2
3364 if (SextVal == ((i << 16) | (i >> (TypeShiftAmt-16)))) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003365 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003366 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG);
3367 }
3368 // t = vsplti c, result = vsldoi t, t, 3
3369 if (SextVal == ((i << 24) | (i >> (TypeShiftAmt-24)))) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003370 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003371 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG);
3372 }
3373 }
3374
3375 // Three instruction sequences.
3376
3377 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
3378 if (SextVal >= 0 && SextVal <= 31) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003379 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG);
3380 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG);
Dale Johannesen6fdf9312007-10-14 01:58:32 +00003381 LHS = DAG.getNode(ISD::SUB, LHS.getValueType(), LHS, RHS);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003382 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), LHS);
3383 }
3384 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
3385 if (SextVal >= -31 && SextVal <= 0) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003386 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG);
3387 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG);
Dale Johannesen6fdf9312007-10-14 01:58:32 +00003388 LHS = DAG.getNode(ISD::ADD, LHS.getValueType(), LHS, RHS);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003389 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), LHS);
3390 }
3391 }
3392
Dan Gohman8181bd12008-07-27 21:46:04 +00003393 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003394}
3395
3396/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3397/// the specified operations to build the shuffle.
Dan Gohman8181bd12008-07-27 21:46:04 +00003398static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
3399 SDValue RHS, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003400 unsigned OpNum = (PFEntry >> 26) & 0x0F;
3401 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
3402 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
3403
3404 enum {
3405 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
3406 OP_VMRGHW,
3407 OP_VMRGLW,
3408 OP_VSPLTISW0,
3409 OP_VSPLTISW1,
3410 OP_VSPLTISW2,
3411 OP_VSPLTISW3,
3412 OP_VSLDOI4,
3413 OP_VSLDOI8,
3414 OP_VSLDOI12
3415 };
3416
3417 if (OpNum == OP_COPY) {
3418 if (LHSID == (1*9+2)*9+3) return LHS;
3419 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3420 return RHS;
3421 }
3422
Dan Gohman8181bd12008-07-27 21:46:04 +00003423 SDValue OpLHS, OpRHS;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003424 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG);
3425 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG);
3426
3427 unsigned ShufIdxs[16];
3428 switch (OpNum) {
3429 default: assert(0 && "Unknown i32 permute!");
3430 case OP_VMRGHW:
3431 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
3432 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
3433 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
3434 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
3435 break;
3436 case OP_VMRGLW:
3437 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
3438 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
3439 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
3440 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
3441 break;
3442 case OP_VSPLTISW0:
3443 for (unsigned i = 0; i != 16; ++i)
3444 ShufIdxs[i] = (i&3)+0;
3445 break;
3446 case OP_VSPLTISW1:
3447 for (unsigned i = 0; i != 16; ++i)
3448 ShufIdxs[i] = (i&3)+4;
3449 break;
3450 case OP_VSPLTISW2:
3451 for (unsigned i = 0; i != 16; ++i)
3452 ShufIdxs[i] = (i&3)+8;
3453 break;
3454 case OP_VSPLTISW3:
3455 for (unsigned i = 0; i != 16; ++i)
3456 ShufIdxs[i] = (i&3)+12;
3457 break;
3458 case OP_VSLDOI4:
3459 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG);
3460 case OP_VSLDOI8:
3461 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG);
3462 case OP_VSLDOI12:
3463 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG);
3464 }
Dan Gohman8181bd12008-07-27 21:46:04 +00003465 SDValue Ops[16];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003466 for (unsigned i = 0; i != 16; ++i)
Duncan Sandsd3ace282008-07-21 10:20:31 +00003467 Ops[i] = DAG.getConstant(ShufIdxs[i], MVT::i8);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003468
3469 return DAG.getNode(ISD::VECTOR_SHUFFLE, OpLHS.getValueType(), OpLHS, OpRHS,
3470 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
3471}
3472
3473/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
3474/// is a shuffle we can handle in a single instruction, return it. Otherwise,
3475/// return the code it can be lowered into. Worst case, it can always be
3476/// lowered into a vperm.
Dan Gohman8181bd12008-07-27 21:46:04 +00003477SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dale Johannesen8be83a72008-03-04 23:17:14 +00003478 SelectionDAG &DAG) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003479 SDValue V1 = Op.getOperand(0);
3480 SDValue V2 = Op.getOperand(1);
3481 SDValue PermMask = Op.getOperand(2);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003482
3483 // Cases that are handled by instructions that take permute immediates
3484 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
3485 // selected by the instruction selector.
3486 if (V2.getOpcode() == ISD::UNDEF) {
Gabor Greif1c80d112008-08-28 21:40:38 +00003487 if (PPC::isSplatShuffleMask(PermMask.getNode(), 1) ||
3488 PPC::isSplatShuffleMask(PermMask.getNode(), 2) ||
3489 PPC::isSplatShuffleMask(PermMask.getNode(), 4) ||
3490 PPC::isVPKUWUMShuffleMask(PermMask.getNode(), true) ||
3491 PPC::isVPKUHUMShuffleMask(PermMask.getNode(), true) ||
3492 PPC::isVSLDOIShuffleMask(PermMask.getNode(), true) != -1 ||
3493 PPC::isVMRGLShuffleMask(PermMask.getNode(), 1, true) ||
3494 PPC::isVMRGLShuffleMask(PermMask.getNode(), 2, true) ||
3495 PPC::isVMRGLShuffleMask(PermMask.getNode(), 4, true) ||
3496 PPC::isVMRGHShuffleMask(PermMask.getNode(), 1, true) ||
3497 PPC::isVMRGHShuffleMask(PermMask.getNode(), 2, true) ||
3498 PPC::isVMRGHShuffleMask(PermMask.getNode(), 4, true)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003499 return Op;
3500 }
3501 }
3502
3503 // Altivec has a variety of "shuffle immediates" that take two vector inputs
3504 // and produce a fixed permutation. If any of these match, do not lower to
3505 // VPERM.
Gabor Greif1c80d112008-08-28 21:40:38 +00003506 if (PPC::isVPKUWUMShuffleMask(PermMask.getNode(), false) ||
3507 PPC::isVPKUHUMShuffleMask(PermMask.getNode(), false) ||
3508 PPC::isVSLDOIShuffleMask(PermMask.getNode(), false) != -1 ||
3509 PPC::isVMRGLShuffleMask(PermMask.getNode(), 1, false) ||
3510 PPC::isVMRGLShuffleMask(PermMask.getNode(), 2, false) ||
3511 PPC::isVMRGLShuffleMask(PermMask.getNode(), 4, false) ||
3512 PPC::isVMRGHShuffleMask(PermMask.getNode(), 1, false) ||
3513 PPC::isVMRGHShuffleMask(PermMask.getNode(), 2, false) ||
3514 PPC::isVMRGHShuffleMask(PermMask.getNode(), 4, false))
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003515 return Op;
3516
3517 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
3518 // perfect shuffle table to emit an optimal matching sequence.
3519 unsigned PFIndexes[4];
3520 bool isFourElementShuffle = true;
3521 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
3522 unsigned EltNo = 8; // Start out undef.
3523 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
3524 if (PermMask.getOperand(i*4+j).getOpcode() == ISD::UNDEF)
3525 continue; // Undef, ignore it.
3526
3527 unsigned ByteSource =
3528 cast<ConstantSDNode>(PermMask.getOperand(i*4+j))->getValue();
3529 if ((ByteSource & 3) != j) {
3530 isFourElementShuffle = false;
3531 break;
3532 }
3533
3534 if (EltNo == 8) {
3535 EltNo = ByteSource/4;
3536 } else if (EltNo != ByteSource/4) {
3537 isFourElementShuffle = false;
3538 break;
3539 }
3540 }
3541 PFIndexes[i] = EltNo;
3542 }
3543
3544 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
3545 // perfect shuffle vector to determine if it is cost effective to do this as
3546 // discrete instructions, or whether we should use a vperm.
3547 if (isFourElementShuffle) {
3548 // Compute the index in the perfect shuffle table.
3549 unsigned PFTableIndex =
3550 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3551
3552 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3553 unsigned Cost = (PFEntry >> 30);
3554
3555 // Determining when to avoid vperm is tricky. Many things affect the cost
3556 // of vperm, particularly how many times the perm mask needs to be computed.
3557 // For example, if the perm mask can be hoisted out of a loop or is already
3558 // used (perhaps because there are multiple permutes with the same shuffle
3559 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
3560 // the loop requires an extra register.
3561 //
3562 // As a compromise, we only emit discrete instructions if the shuffle can be
3563 // generated in 3 or fewer operations. When we have loop information
3564 // available, if this block is within a loop, we should avoid using vperm
3565 // for 3-operation perms and use a constant pool load instead.
3566 if (Cost < 3)
3567 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG);
3568 }
3569
3570 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
3571 // vector that will get spilled to the constant pool.
3572 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
3573
3574 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
3575 // that it is in input element units, not in bytes. Convert now.
Duncan Sands92c43912008-06-06 12:08:01 +00003576 MVT EltVT = V1.getValueType().getVectorElementType();
3577 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003578
Dan Gohman8181bd12008-07-27 21:46:04 +00003579 SmallVector<SDValue, 16> ResultMask;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003580 for (unsigned i = 0, e = PermMask.getNumOperands(); i != e; ++i) {
3581 unsigned SrcElt;
3582 if (PermMask.getOperand(i).getOpcode() == ISD::UNDEF)
3583 SrcElt = 0;
3584 else
3585 SrcElt = cast<ConstantSDNode>(PermMask.getOperand(i))->getValue();
3586
3587 for (unsigned j = 0; j != BytesPerElement; ++j)
3588 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
3589 MVT::i8));
3590 }
3591
Dan Gohman8181bd12008-07-27 21:46:04 +00003592 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003593 &ResultMask[0], ResultMask.size());
3594 return DAG.getNode(PPCISD::VPERM, V1.getValueType(), V1, V2, VPermMask);
3595}
3596
3597/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
3598/// altivec comparison. If it is, return true and fill in Opc/isDot with
3599/// information about the intrinsic.
Dan Gohman8181bd12008-07-27 21:46:04 +00003600static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003601 bool &isDot) {
3602 unsigned IntrinsicID = cast<ConstantSDNode>(Intrin.getOperand(0))->getValue();
3603 CompareOpc = -1;
3604 isDot = false;
3605 switch (IntrinsicID) {
3606 default: return false;
3607 // Comparison predicates.
3608 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
3609 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
3610 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
3611 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
3612 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
3613 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
3614 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
3615 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
3616 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
3617 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
3618 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
3619 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
3620 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
3621
3622 // Normal Comparisons.
3623 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
3624 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
3625 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
3626 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
3627 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
3628 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
3629 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
3630 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
3631 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
3632 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
3633 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
3634 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
3635 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
3636 }
3637 return true;
3638}
3639
3640/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
3641/// lower, do it, otherwise return null.
Dan Gohman8181bd12008-07-27 21:46:04 +00003642SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dale Johannesen8be83a72008-03-04 23:17:14 +00003643 SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003644 // If this is a lowered altivec predicate compare, CompareOpc is set to the
3645 // opcode number of the comparison.
3646 int CompareOpc;
3647 bool isDot;
3648 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman8181bd12008-07-27 21:46:04 +00003649 return SDValue(); // Don't custom lower most intrinsics.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003650
3651 // If this is a non-dot comparison, make the VCMP node and we are done.
3652 if (!isDot) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003653 SDValue Tmp = DAG.getNode(PPCISD::VCMP, Op.getOperand(2).getValueType(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003654 Op.getOperand(1), Op.getOperand(2),
3655 DAG.getConstant(CompareOpc, MVT::i32));
3656 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Tmp);
3657 }
3658
3659 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman8181bd12008-07-27 21:46:04 +00003660 SDValue Ops[] = {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003661 Op.getOperand(2), // LHS
3662 Op.getOperand(3), // RHS
3663 DAG.getConstant(CompareOpc, MVT::i32)
3664 };
Duncan Sands92c43912008-06-06 12:08:01 +00003665 std::vector<MVT> VTs;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003666 VTs.push_back(Op.getOperand(2).getValueType());
3667 VTs.push_back(MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00003668 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003669
3670 // Now that we have the comparison, emit a copy from the CR to a GPR.
3671 // This is flagged to the above dot comparison.
Dan Gohman8181bd12008-07-27 21:46:04 +00003672 SDValue Flags = DAG.getNode(PPCISD::MFCR, MVT::i32,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003673 DAG.getRegister(PPC::CR6, MVT::i32),
3674 CompNode.getValue(1));
3675
3676 // Unpack the result based on how the target uses it.
3677 unsigned BitNo; // Bit # of CR6.
3678 bool InvertBit; // Invert result?
3679 switch (cast<ConstantSDNode>(Op.getOperand(1))->getValue()) {
3680 default: // Can't happen, don't crash on invalid number though.
3681 case 0: // Return the value of the EQ bit of CR6.
3682 BitNo = 0; InvertBit = false;
3683 break;
3684 case 1: // Return the inverted value of the EQ bit of CR6.
3685 BitNo = 0; InvertBit = true;
3686 break;
3687 case 2: // Return the value of the LT bit of CR6.
3688 BitNo = 2; InvertBit = false;
3689 break;
3690 case 3: // Return the inverted value of the LT bit of CR6.
3691 BitNo = 2; InvertBit = true;
3692 break;
3693 }
3694
3695 // Shift the bit into the low position.
3696 Flags = DAG.getNode(ISD::SRL, MVT::i32, Flags,
3697 DAG.getConstant(8-(3-BitNo), MVT::i32));
3698 // Isolate the bit.
3699 Flags = DAG.getNode(ISD::AND, MVT::i32, Flags,
3700 DAG.getConstant(1, MVT::i32));
3701
3702 // If we are supposed to, toggle the bit.
3703 if (InvertBit)
3704 Flags = DAG.getNode(ISD::XOR, MVT::i32, Flags,
3705 DAG.getConstant(1, MVT::i32));
3706 return Flags;
3707}
3708
Dan Gohman8181bd12008-07-27 21:46:04 +00003709SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dale Johannesen8be83a72008-03-04 23:17:14 +00003710 SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003711 // Create a stack slot that is 16-byte aligned.
3712 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
3713 int FrameIdx = FrameInfo->CreateStackObject(16, 16);
Duncan Sands92c43912008-06-06 12:08:01 +00003714 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman8181bd12008-07-27 21:46:04 +00003715 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003716
3717 // Store the input value into Value#0 of the stack slot.
Dan Gohman8181bd12008-07-27 21:46:04 +00003718 SDValue Store = DAG.getStore(DAG.getEntryNode(),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003719 Op.getOperand(0), FIdx, NULL, 0);
3720 // Load it out.
3721 return DAG.getLoad(Op.getValueType(), Store, FIdx, NULL, 0);
3722}
3723
Dan Gohman8181bd12008-07-27 21:46:04 +00003724SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003725 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003726 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003727
Dan Gohman8181bd12008-07-27 21:46:04 +00003728 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG);
3729 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG); // +16 as shift amt.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003730
Dan Gohman8181bd12008-07-27 21:46:04 +00003731 SDValue RHSSwap = // = vrlw RHS, 16
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003732 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG);
3733
3734 // Shrinkify inputs to v8i16.
3735 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, LHS);
3736 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHS);
3737 RHSSwap = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHSSwap);
3738
3739 // Low parts multiplied together, generating 32-bit results (we ignore the
3740 // top parts).
Dan Gohman8181bd12008-07-27 21:46:04 +00003741 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003742 LHS, RHS, DAG, MVT::v4i32);
3743
Dan Gohman8181bd12008-07-27 21:46:04 +00003744 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003745 LHS, RHSSwap, Zero, DAG, MVT::v4i32);
3746 // Shift the high parts up 16 bits.
3747 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd, Neg16, DAG);
3748 return DAG.getNode(ISD::ADD, MVT::v4i32, LoProd, HiProd);
3749 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003750 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003751
Dan Gohman8181bd12008-07-27 21:46:04 +00003752 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003753
3754 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
3755 LHS, RHS, Zero, DAG);
3756 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman8181bd12008-07-27 21:46:04 +00003757 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003758
3759 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman8181bd12008-07-27 21:46:04 +00003760 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003761 LHS, RHS, DAG, MVT::v8i16);
3762 EvenParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, EvenParts);
3763
3764 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman8181bd12008-07-27 21:46:04 +00003765 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003766 LHS, RHS, DAG, MVT::v8i16);
3767 OddParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, OddParts);
3768
3769 // Merge the results together.
Dan Gohman8181bd12008-07-27 21:46:04 +00003770 SDValue Ops[16];
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003771 for (unsigned i = 0; i != 8; ++i) {
3772 Ops[i*2 ] = DAG.getConstant(2*i+1, MVT::i8);
3773 Ops[i*2+1] = DAG.getConstant(2*i+1+16, MVT::i8);
3774 }
3775 return DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, EvenParts, OddParts,
3776 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
3777 } else {
3778 assert(0 && "Unknown mul to lower!");
3779 abort();
3780 }
3781}
3782
3783/// LowerOperation - Provide custom lowering hooks for some operations.
3784///
Dan Gohman8181bd12008-07-27 21:46:04 +00003785SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003786 switch (Op.getOpcode()) {
3787 default: assert(0 && "Wasn't expecting to be able to lower this!");
3788 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
3789 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
3790 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
3791 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
3792 case ISD::SETCC: return LowerSETCC(Op, DAG);
3793 case ISD::VASTART:
3794 return LowerVASTART(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
3795 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
3796
3797 case ISD::VAARG:
3798 return LowerVAARG(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
3799 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
3800
3801 case ISD::FORMAL_ARGUMENTS:
3802 return LowerFORMAL_ARGUMENTS(Op, DAG, VarArgsFrameIndex,
3803 VarArgsStackOffset, VarArgsNumGPR,
3804 VarArgsNumFPR, PPCSubTarget);
3805
Dan Gohman9f153572008-03-19 21:39:28 +00003806 case ISD::CALL: return LowerCALL(Op, DAG, PPCSubTarget,
3807 getTargetMachine());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003808 case ISD::RET: return LowerRET(Op, DAG, getTargetMachine());
3809 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
3810 case ISD::DYNAMIC_STACKALLOC:
3811 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng4df1f9d2008-04-19 01:30:48 +00003812
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003813 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3814 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
3815 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen3d8578b2007-10-10 01:01:31 +00003816 case ISD::FP_ROUND_INREG: return LowerFP_ROUND_INREG(Op, DAG);
Dan Gohman819574c2008-01-31 00:41:03 +00003817 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003818
3819 // Lower 64-bit shifts.
3820 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
3821 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
3822 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
3823
3824 // Vector-related lowering.
3825 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3826 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
3827 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
3828 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
3829 case ISD::MUL: return LowerMUL(Op, DAG);
3830
Chris Lattnerf8b93372007-12-08 06:59:59 +00003831 // Frame & Return address.
3832 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003833 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
3834 }
Dan Gohman8181bd12008-07-27 21:46:04 +00003835 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003836}
3837
Duncan Sandsac496a12008-07-04 11:47:58 +00003838SDNode *PPCTargetLowering::ReplaceNodeResults(SDNode *N, SelectionDAG &DAG) {
Chris Lattner28771092007-11-28 18:44:47 +00003839 switch (N->getOpcode()) {
3840 default: assert(0 && "Wasn't expecting to be able to lower this!");
Duncan Sands62353c62008-07-19 16:26:02 +00003841 case ISD::FP_TO_SINT: {
Dan Gohman8181bd12008-07-27 21:46:04 +00003842 SDValue Res = LowerFP_TO_SINT(SDValue(N, 0), DAG);
Duncan Sands62353c62008-07-19 16:26:02 +00003843 // Use MERGE_VALUES to drop the chain result value and get a node with one
3844 // result. This requires turning off getMergeValues simplification, since
3845 // otherwise it will give us Res back.
Gabor Greif1c80d112008-08-28 21:40:38 +00003846 return DAG.getMergeValues(&Res, 1, false).getNode();
Duncan Sands62353c62008-07-19 16:26:02 +00003847 }
Chris Lattner28771092007-11-28 18:44:47 +00003848 }
3849}
3850
3851
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003852//===----------------------------------------------------------------------===//
3853// Other Lowering Code
3854//===----------------------------------------------------------------------===//
3855
3856MachineBasicBlock *
Dale Johannesene91a2d62008-08-25 22:34:37 +00003857PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
3858 bool is64bit, unsigned BinOpcode) {
Dale Johannesena2bc73c2008-08-29 18:29:46 +00003859 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesene91a2d62008-08-25 22:34:37 +00003860 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3861
3862 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3863 MachineFunction *F = BB->getParent();
3864 MachineFunction::iterator It = BB;
3865 ++It;
3866
3867 unsigned dest = MI->getOperand(0).getReg();
3868 unsigned ptrA = MI->getOperand(1).getReg();
3869 unsigned ptrB = MI->getOperand(2).getReg();
3870 unsigned incr = MI->getOperand(3).getReg();
3871
3872 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
3873 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
3874 F->insert(It, loopMBB);
3875 F->insert(It, exitMBB);
3876 exitMBB->transferSuccessors(BB);
3877
3878 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesena2bc73c2008-08-29 18:29:46 +00003879 unsigned TmpReg = (!BinOpcode) ? incr :
3880 RegInfo.createVirtualRegister(
3881 is64bit ? (const TargetRegisterClass *) &PPC::GPRCRegClass :
3882 (const TargetRegisterClass *) &PPC::G8RCRegClass);
Dale Johannesene91a2d62008-08-25 22:34:37 +00003883
3884 // thisMBB:
3885 // ...
3886 // fallthrough --> loopMBB
3887 BB->addSuccessor(loopMBB);
3888
3889 // loopMBB:
3890 // l[wd]arx dest, ptr
3891 // add r0, dest, incr
3892 // st[wd]cx. r0, ptr
3893 // bne- loopMBB
3894 // fallthrough --> exitMBB
3895 BB = loopMBB;
3896 BuildMI(BB, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
3897 .addReg(ptrA).addReg(ptrB);
Dale Johannesena2bc73c2008-08-29 18:29:46 +00003898 if (BinOpcode)
3899 BuildMI(BB, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
Dale Johannesene91a2d62008-08-25 22:34:37 +00003900 BuildMI(BB, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
3901 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
3902 BuildMI(BB, TII->get(PPC::BCC))
3903 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
3904 BB->addSuccessor(loopMBB);
3905 BB->addSuccessor(exitMBB);
3906
3907 // exitMBB:
3908 // ...
3909 BB = exitMBB;
3910 return BB;
3911}
3912
3913MachineBasicBlock *
Dale Johannesen97ed14a2008-08-28 17:53:09 +00003914PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
3915 MachineBasicBlock *BB,
3916 bool is8bit, // operation
3917 unsigned BinOpcode) {
Dale Johannesena2bc73c2008-08-29 18:29:46 +00003918 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97ed14a2008-08-28 17:53:09 +00003919 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3920 // In 64 bit mode we have to use 64 bits for addresses, even though the
3921 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
3922 // registers without caring whether they're 32 or 64, but here we're
3923 // doing actual arithmetic on the addresses.
3924 bool is64bit = PPCSubTarget.isPPC64();
3925
3926 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3927 MachineFunction *F = BB->getParent();
3928 MachineFunction::iterator It = BB;
3929 ++It;
3930
3931 unsigned dest = MI->getOperand(0).getReg();
3932 unsigned ptrA = MI->getOperand(1).getReg();
3933 unsigned ptrB = MI->getOperand(2).getReg();
3934 unsigned incr = MI->getOperand(3).getReg();
3935
3936 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
3937 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
3938 F->insert(It, loopMBB);
3939 F->insert(It, exitMBB);
3940 exitMBB->transferSuccessors(BB);
3941
3942 MachineRegisterInfo &RegInfo = F->getRegInfo();
3943 const TargetRegisterClass *RC =
3944 is64bit ? (const TargetRegisterClass *) &PPC::GPRCRegClass :
3945 (const TargetRegisterClass *) &PPC::G8RCRegClass;
Dale Johannesen97ed14a2008-08-28 17:53:09 +00003946 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
3947 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
3948 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
3949 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
3950 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
3951 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
3952 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
3953 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
3954 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
3955 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesena2bc73c2008-08-29 18:29:46 +00003956 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00003957 unsigned Ptr1Reg;
Dale Johannesena2bc73c2008-08-29 18:29:46 +00003958 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00003959
3960 // thisMBB:
3961 // ...
3962 // fallthrough --> loopMBB
3963 BB->addSuccessor(loopMBB);
3964
3965 // The 4-byte load must be aligned, while a char or short may be
3966 // anywhere in the word. Hence all this nasty bookkeeping code.
3967 // add ptr1, ptrA, ptrB [copy if ptrA==0]
3968 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
3969 // xor shift, shift1, 24 [16]
3970 // rlwinm ptr, ptr1, 0, 0, 29
3971 // slw incr2, incr, shift
3972 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
3973 // slw mask, mask2, shift
3974 // loopMBB:
Dale Johannesen99b74922008-08-30 00:08:53 +00003975 // lwarx tmpDest, ptr
Dale Johannesena2bc73c2008-08-29 18:29:46 +00003976 // add tmp, tmpDest, incr2
3977 // andc tmp2, tmpDest, mask
Dale Johannesen97ed14a2008-08-28 17:53:09 +00003978 // and tmp3, tmp, mask
3979 // or tmp4, tmp3, tmp2
Dale Johannesen99b74922008-08-30 00:08:53 +00003980 // stwcx. tmp4, ptr
Dale Johannesen97ed14a2008-08-28 17:53:09 +00003981 // bne- loopMBB
3982 // fallthrough --> exitMBB
Dale Johannesena2bc73c2008-08-29 18:29:46 +00003983 // srw dest, tmpDest, shift
Dale Johannesen97ed14a2008-08-28 17:53:09 +00003984
3985 if (ptrA!=PPC::R0) {
3986 Ptr1Reg = RegInfo.createVirtualRegister(RC);
3987 BuildMI(BB, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
3988 .addReg(ptrA).addReg(ptrB);
3989 } else {
3990 Ptr1Reg = ptrB;
3991 }
3992 BuildMI(BB, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
3993 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
3994 BuildMI(BB, TII->get(is64bit ? PPC::XOR8 : PPC::XOR), ShiftReg)
3995 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
3996 if (is64bit)
3997 BuildMI(BB, TII->get(PPC::RLDICR), PtrReg)
3998 .addReg(Ptr1Reg).addImm(0).addImm(61);
3999 else
4000 BuildMI(BB, TII->get(PPC::RLWINM), PtrReg)
4001 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
4002 BuildMI(BB, TII->get(PPC::SLW), Incr2Reg)
4003 .addReg(incr).addReg(ShiftReg);
4004 if (is8bit)
4005 BuildMI(BB, TII->get(PPC::LI), Mask2Reg).addImm(255);
4006 else {
4007 BuildMI(BB, TII->get(PPC::LI), Mask3Reg).addImm(0);
4008 BuildMI(BB, TII->get(PPC::ORI), Mask2Reg).addReg(Mask3Reg).addImm(65535);
4009 }
4010 BuildMI(BB, TII->get(PPC::SLW), MaskReg)
4011 .addReg(Mask2Reg).addReg(ShiftReg);
4012
4013 BB = loopMBB;
Dale Johannesena2bc73c2008-08-29 18:29:46 +00004014 BuildMI(BB, TII->get(PPC::LWARX), TmpDestReg)
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004015 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesena2bc73c2008-08-29 18:29:46 +00004016 if (BinOpcode)
4017 BuildMI(BB, TII->get(BinOpcode), TmpReg)
4018 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004019 BuildMI(BB, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesena2bc73c2008-08-29 18:29:46 +00004020 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004021 BuildMI(BB, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
4022 .addReg(TmpReg).addReg(MaskReg);
4023 BuildMI(BB, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
4024 .addReg(Tmp3Reg).addReg(Tmp2Reg);
4025 BuildMI(BB, TII->get(PPC::STWCX))
4026 .addReg(Tmp4Reg).addReg(PPC::R0).addReg(PtrReg);
4027 BuildMI(BB, TII->get(PPC::BCC))
4028 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
4029 BB->addSuccessor(loopMBB);
4030 BB->addSuccessor(exitMBB);
4031
4032 // exitMBB:
4033 // ...
4034 BB = exitMBB;
Dale Johannesena2bc73c2008-08-29 18:29:46 +00004035 BuildMI(BB, TII->get(PPC::SRW), dest).addReg(TmpDestReg).addReg(ShiftReg);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004036 return BB;
4037}
4038
4039MachineBasicBlock *
Evan Chenge637db12008-01-30 18:18:23 +00004040PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
4041 MachineBasicBlock *BB) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004042 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Chengaf964df2008-07-12 02:23:19 +00004043
4044 // To "insert" these instructions we actually have to insert their
4045 // control-flow patterns.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004046 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman221a4372008-07-07 23:14:23 +00004047 MachineFunction::iterator It = BB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004048 ++It;
Evan Chengaf964df2008-07-12 02:23:19 +00004049
Dan Gohman221a4372008-07-07 23:14:23 +00004050 MachineFunction *F = BB->getParent();
Evan Chengaf964df2008-07-12 02:23:19 +00004051
4052 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4053 MI->getOpcode() == PPC::SELECT_CC_I8 ||
4054 MI->getOpcode() == PPC::SELECT_CC_F4 ||
4055 MI->getOpcode() == PPC::SELECT_CC_F8 ||
4056 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
4057
4058 // The incoming instruction knows the destination vreg to set, the
4059 // condition code register to branch on, the true/false values to
4060 // select between, and a branch opcode to use.
4061
4062 // thisMBB:
4063 // ...
4064 // TrueVal = ...
4065 // cmpTY ccX, r1, r2
4066 // bCC copy1MBB
4067 // fallthrough --> copy0MBB
4068 MachineBasicBlock *thisMBB = BB;
4069 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4070 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
4071 unsigned SelectPred = MI->getOperand(4).getImm();
4072 BuildMI(BB, TII->get(PPC::BCC))
4073 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
4074 F->insert(It, copy0MBB);
4075 F->insert(It, sinkMBB);
4076 // Update machine-CFG edges by transferring all successors of the current
4077 // block to the new block which will contain the Phi node for the select.
4078 sinkMBB->transferSuccessors(BB);
4079 // Next, add the true and fallthrough blocks as its successors.
4080 BB->addSuccessor(copy0MBB);
4081 BB->addSuccessor(sinkMBB);
4082
4083 // copy0MBB:
4084 // %FalseValue = ...
4085 // # fallthrough to sinkMBB
4086 BB = copy0MBB;
4087
4088 // Update machine-CFG edges
4089 BB->addSuccessor(sinkMBB);
4090
4091 // sinkMBB:
4092 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4093 // ...
4094 BB = sinkMBB;
4095 BuildMI(BB, TII->get(PPC::PHI), MI->getOperand(0).getReg())
4096 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
4097 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4098 }
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004099 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
4100 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
4101 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
4102 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesene91a2d62008-08-25 22:34:37 +00004103 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
4104 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
4105 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
4106 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004107
4108 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
4109 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
4110 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
4111 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesene91a2d62008-08-25 22:34:37 +00004112 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
4113 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
4114 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
4115 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004116
4117 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
4118 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
4119 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
4120 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesene91a2d62008-08-25 22:34:37 +00004121 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
4122 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
4123 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
4124 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004125
4126 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
4127 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
4128 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
4129 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesene91a2d62008-08-25 22:34:37 +00004130 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
4131 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
4132 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
4133 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004134
4135 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
4136 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::NAND);
4137 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
4138 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::NAND);
Dale Johannesene91a2d62008-08-25 22:34:37 +00004139 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
4140 BB = EmitAtomicBinary(MI, BB, false, PPC::NAND);
4141 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
4142 BB = EmitAtomicBinary(MI, BB, true, PPC::NAND8);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004143
4144 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
4145 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
4146 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
4147 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesene91a2d62008-08-25 22:34:37 +00004148 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
4149 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
4150 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
4151 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97ed14a2008-08-28 17:53:09 +00004152
Dale Johannesena2bc73c2008-08-29 18:29:46 +00004153 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
4154 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
4155 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
4156 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
4157 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
4158 BB = EmitAtomicBinary(MI, BB, false, 0);
4159 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
4160 BB = EmitAtomicBinary(MI, BB, true, 0);
4161
Evan Chengaf964df2008-07-12 02:23:19 +00004162 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
4163 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
4164 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
4165
4166 unsigned dest = MI->getOperand(0).getReg();
4167 unsigned ptrA = MI->getOperand(1).getReg();
4168 unsigned ptrB = MI->getOperand(2).getReg();
4169 unsigned oldval = MI->getOperand(3).getReg();
4170 unsigned newval = MI->getOperand(4).getReg();
4171
Dale Johannesen85af4c92008-08-25 18:53:26 +00004172 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4173 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4174 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Chengaf964df2008-07-12 02:23:19 +00004175 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen85af4c92008-08-25 18:53:26 +00004176 F->insert(It, loop1MBB);
4177 F->insert(It, loop2MBB);
4178 F->insert(It, midMBB);
Evan Chengaf964df2008-07-12 02:23:19 +00004179 F->insert(It, exitMBB);
4180 exitMBB->transferSuccessors(BB);
4181
4182 // thisMBB:
4183 // ...
4184 // fallthrough --> loopMBB
Dale Johannesen85af4c92008-08-25 18:53:26 +00004185 BB->addSuccessor(loop1MBB);
Evan Chengaf964df2008-07-12 02:23:19 +00004186
Dale Johannesen85af4c92008-08-25 18:53:26 +00004187 // loop1MBB:
Evan Chengaf964df2008-07-12 02:23:19 +00004188 // l[wd]arx dest, ptr
Dale Johannesen85af4c92008-08-25 18:53:26 +00004189 // cmp[wd] dest, oldval
4190 // bne- midMBB
4191 // loop2MBB:
Evan Chengaf964df2008-07-12 02:23:19 +00004192 // st[wd]cx. newval, ptr
4193 // bne- loopMBB
Dale Johannesen85af4c92008-08-25 18:53:26 +00004194 // b exitBB
4195 // midMBB:
4196 // st[wd]cx. dest, ptr
4197 // exitBB:
4198 BB = loop1MBB;
Evan Chengaf964df2008-07-12 02:23:19 +00004199 BuildMI(BB, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
4200 .addReg(ptrA).addReg(ptrB);
Dale Johannesen85af4c92008-08-25 18:53:26 +00004201 BuildMI(BB, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Chengaf964df2008-07-12 02:23:19 +00004202 .addReg(oldval).addReg(dest);
Dale Johannesen85af4c92008-08-25 18:53:26 +00004203 BuildMI(BB, TII->get(PPC::BCC))
4204 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
4205 BB->addSuccessor(loop2MBB);
4206 BB->addSuccessor(midMBB);
4207
4208 BB = loop2MBB;
Evan Chengaf964df2008-07-12 02:23:19 +00004209 BuildMI(BB, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
4210 .addReg(newval).addReg(ptrA).addReg(ptrB);
4211 BuildMI(BB, TII->get(PPC::BCC))
Dale Johannesen85af4c92008-08-25 18:53:26 +00004212 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
4213 BuildMI(BB, TII->get(PPC::B)).addMBB(exitMBB);
4214 BB->addSuccessor(loop1MBB);
Evan Chengaf964df2008-07-12 02:23:19 +00004215 BB->addSuccessor(exitMBB);
4216
Dale Johannesen85af4c92008-08-25 18:53:26 +00004217 BB = midMBB;
4218 BuildMI(BB, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
4219 .addReg(dest).addReg(ptrA).addReg(ptrB);
4220 BB->addSuccessor(exitMBB);
4221
Evan Chengaf964df2008-07-12 02:23:19 +00004222 // exitMBB:
4223 // ...
4224 BB = exitMBB;
Dale Johannesen99b74922008-08-30 00:08:53 +00004225 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
4226 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
4227 // We must use 64-bit registers for addresses when targeting 64-bit,
4228 // since we're actually doing arithmetic on them. Other registers
4229 // can be 32-bit.
4230 bool is64bit = PPCSubTarget.isPPC64();
4231 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
4232
4233 unsigned dest = MI->getOperand(0).getReg();
4234 unsigned ptrA = MI->getOperand(1).getReg();
4235 unsigned ptrB = MI->getOperand(2).getReg();
4236 unsigned oldval = MI->getOperand(3).getReg();
4237 unsigned newval = MI->getOperand(4).getReg();
4238
4239 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4240 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4241 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
4242 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4243 F->insert(It, loop1MBB);
4244 F->insert(It, loop2MBB);
4245 F->insert(It, midMBB);
4246 F->insert(It, exitMBB);
4247 exitMBB->transferSuccessors(BB);
4248
4249 MachineRegisterInfo &RegInfo = F->getRegInfo();
4250 const TargetRegisterClass *RC =
4251 is64bit ? (const TargetRegisterClass *) &PPC::GPRCRegClass :
4252 (const TargetRegisterClass *) &PPC::G8RCRegClass;
4253 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4254 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4255 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4256 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
4257 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
4258 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
4259 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
4260 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4261 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4262 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4263 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4264 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
4265 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
4266 unsigned Ptr1Reg;
4267 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
4268 // thisMBB:
4269 // ...
4270 // fallthrough --> loopMBB
4271 BB->addSuccessor(loop1MBB);
4272
4273 // The 4-byte load must be aligned, while a char or short may be
4274 // anywhere in the word. Hence all this nasty bookkeeping code.
4275 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4276 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
4277 // xor shift, shift1, 24 [16]
4278 // rlwinm ptr, ptr1, 0, 0, 29
4279 // slw newval2, newval, shift
4280 // slw oldval2, oldval,shift
4281 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4282 // slw mask, mask2, shift
4283 // and newval3, newval2, mask
4284 // and oldval3, oldval2, mask
4285 // loop1MBB:
4286 // lwarx tmpDest, ptr
4287 // and tmp, tmpDest, mask
4288 // cmpw tmp, oldval3
4289 // bne- midMBB
4290 // loop2MBB:
4291 // andc tmp2, tmpDest, mask
4292 // or tmp4, tmp2, newval3
4293 // stwcx. tmp4, ptr
4294 // bne- loop1MBB
4295 // b exitBB
4296 // midMBB:
4297 // stwcx. tmpDest, ptr
4298 // exitBB:
4299 // srw dest, tmpDest, shift
4300 if (ptrA!=PPC::R0) {
4301 Ptr1Reg = RegInfo.createVirtualRegister(RC);
4302 BuildMI(BB, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
4303 .addReg(ptrA).addReg(ptrB);
4304 } else {
4305 Ptr1Reg = ptrB;
4306 }
4307 BuildMI(BB, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
4308 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
4309 BuildMI(BB, TII->get(is64bit ? PPC::XOR8 : PPC::XOR), ShiftReg)
4310 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4311 if (is64bit)
4312 BuildMI(BB, TII->get(PPC::RLDICR), PtrReg)
4313 .addReg(Ptr1Reg).addImm(0).addImm(61);
4314 else
4315 BuildMI(BB, TII->get(PPC::RLWINM), PtrReg)
4316 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
4317 BuildMI(BB, TII->get(PPC::SLW), NewVal2Reg)
4318 .addReg(newval).addReg(ShiftReg);
4319 BuildMI(BB, TII->get(PPC::SLW), OldVal2Reg)
4320 .addReg(oldval).addReg(ShiftReg);
4321 if (is8bit)
4322 BuildMI(BB, TII->get(PPC::LI), Mask2Reg).addImm(255);
4323 else {
4324 BuildMI(BB, TII->get(PPC::LI), Mask3Reg).addImm(0);
4325 BuildMI(BB, TII->get(PPC::ORI), Mask2Reg).addReg(Mask3Reg).addImm(65535);
4326 }
4327 BuildMI(BB, TII->get(PPC::SLW), MaskReg)
4328 .addReg(Mask2Reg).addReg(ShiftReg);
4329 BuildMI(BB, TII->get(PPC::AND), NewVal3Reg)
4330 .addReg(NewVal2Reg).addReg(MaskReg);
4331 BuildMI(BB, TII->get(PPC::AND), OldVal3Reg)
4332 .addReg(OldVal2Reg).addReg(MaskReg);
4333
4334 BB = loop1MBB;
4335 BuildMI(BB, TII->get(PPC::LWARX), TmpDestReg)
4336 .addReg(PPC::R0).addReg(PtrReg);
4337 BuildMI(BB, TII->get(PPC::AND),TmpReg).addReg(TmpDestReg).addReg(MaskReg);
4338 BuildMI(BB, TII->get(PPC::CMPW), PPC::CR0)
4339 .addReg(TmpReg).addReg(OldVal3Reg);
4340 BuildMI(BB, TII->get(PPC::BCC))
4341 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
4342 BB->addSuccessor(loop2MBB);
4343 BB->addSuccessor(midMBB);
4344
4345 BB = loop2MBB;
4346 BuildMI(BB, TII->get(PPC::ANDC),Tmp2Reg).addReg(TmpDestReg).addReg(MaskReg);
4347 BuildMI(BB, TII->get(PPC::OR),Tmp4Reg).addReg(Tmp2Reg).addReg(NewVal3Reg);
4348 BuildMI(BB, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
4349 .addReg(PPC::R0).addReg(PtrReg);
4350 BuildMI(BB, TII->get(PPC::BCC))
4351 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
4352 BuildMI(BB, TII->get(PPC::B)).addMBB(exitMBB);
4353 BB->addSuccessor(loop1MBB);
4354 BB->addSuccessor(exitMBB);
4355
4356 BB = midMBB;
4357 BuildMI(BB, TII->get(PPC::STWCX)).addReg(TmpDestReg)
4358 .addReg(PPC::R0).addReg(PtrReg);
4359 BB->addSuccessor(exitMBB);
4360
4361 // exitMBB:
4362 // ...
4363 BB = exitMBB;
4364 BuildMI(BB, TII->get(PPC::SRW),dest).addReg(TmpReg).addReg(ShiftReg);
4365 } else {
Evan Chengaf964df2008-07-12 02:23:19 +00004366 assert(0 && "Unexpected instr type to insert");
4367 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004368
Dan Gohman221a4372008-07-07 23:14:23 +00004369 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004370 return BB;
4371}
4372
4373//===----------------------------------------------------------------------===//
4374// Target Optimization Hooks
4375//===----------------------------------------------------------------------===//
4376
Dan Gohman8181bd12008-07-27 21:46:04 +00004377SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004378 DAGCombinerInfo &DCI) const {
4379 TargetMachine &TM = getTargetMachine();
4380 SelectionDAG &DAG = DCI.DAG;
4381 switch (N->getOpcode()) {
4382 default: break;
4383 case PPCISD::SHL:
4384 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
4385 if (C->getValue() == 0) // 0 << V -> 0.
4386 return N->getOperand(0);
4387 }
4388 break;
4389 case PPCISD::SRL:
4390 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
4391 if (C->getValue() == 0) // 0 >>u V -> 0.
4392 return N->getOperand(0);
4393 }
4394 break;
4395 case PPCISD::SRA:
4396 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
4397 if (C->getValue() == 0 || // 0 >>s V -> 0.
4398 C->isAllOnesValue()) // -1 >>s V -> -1.
4399 return N->getOperand(0);
4400 }
4401 break;
4402
4403 case ISD::SINT_TO_FP:
4404 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
4405 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
4406 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
4407 // We allow the src/dst to be either f32/f64, but the intermediate
4408 // type must be i64.
Dale Johannesencbc03512007-10-23 23:20:14 +00004409 if (N->getOperand(0).getValueType() == MVT::i64 &&
4410 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004411 SDValue Val = N->getOperand(0).getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004412 if (Val.getValueType() == MVT::f32) {
4413 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
Gabor Greif1c80d112008-08-28 21:40:38 +00004414 DCI.AddToWorklist(Val.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004415 }
4416
4417 Val = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Val);
Gabor Greif1c80d112008-08-28 21:40:38 +00004418 DCI.AddToWorklist(Val.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004419 Val = DAG.getNode(PPCISD::FCFID, MVT::f64, Val);
Gabor Greif1c80d112008-08-28 21:40:38 +00004420 DCI.AddToWorklist(Val.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004421 if (N->getValueType(0) == MVT::f32) {
Chris Lattner5872a362008-01-17 07:00:52 +00004422 Val = DAG.getNode(ISD::FP_ROUND, MVT::f32, Val,
4423 DAG.getIntPtrConstant(0));
Gabor Greif1c80d112008-08-28 21:40:38 +00004424 DCI.AddToWorklist(Val.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004425 }
4426 return Val;
4427 } else if (N->getOperand(0).getValueType() == MVT::i32) {
4428 // If the intermediate type is i32, we can avoid the load/store here
4429 // too.
4430 }
4431 }
4432 }
4433 break;
4434 case ISD::STORE:
4435 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
4436 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnerdf7a4ae2008-01-18 16:54:56 +00004437 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004438 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Dale Johannesencbc03512007-10-23 23:20:14 +00004439 N->getOperand(1).getValueType() == MVT::i32 &&
4440 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004441 SDValue Val = N->getOperand(1).getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004442 if (Val.getValueType() == MVT::f32) {
4443 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
Gabor Greif1c80d112008-08-28 21:40:38 +00004444 DCI.AddToWorklist(Val.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004445 }
4446 Val = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Val);
Gabor Greif1c80d112008-08-28 21:40:38 +00004447 DCI.AddToWorklist(Val.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004448
4449 Val = DAG.getNode(PPCISD::STFIWX, MVT::Other, N->getOperand(0), Val,
4450 N->getOperand(2), N->getOperand(3));
Gabor Greif1c80d112008-08-28 21:40:38 +00004451 DCI.AddToWorklist(Val.getNode());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004452 return Val;
4453 }
4454
4455 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
4456 if (N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greif1c80d112008-08-28 21:40:38 +00004457 N->getOperand(1).getNode()->hasOneUse() &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004458 (N->getOperand(1).getValueType() == MVT::i32 ||
4459 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004460 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004461 // Do an any-extend to 32-bits if this is a half-word input.
4462 if (BSwapOp.getValueType() == MVT::i16)
4463 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, BSwapOp);
4464
4465 return DAG.getNode(PPCISD::STBRX, MVT::Other, N->getOperand(0), BSwapOp,
4466 N->getOperand(2), N->getOperand(3),
4467 DAG.getValueType(N->getOperand(1).getValueType()));
4468 }
4469 break;
4470 case ISD::BSWAP:
4471 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greif1c80d112008-08-28 21:40:38 +00004472 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004473 N->getOperand(0).hasOneUse() &&
4474 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004475 SDValue Load = N->getOperand(0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004476 LoadSDNode *LD = cast<LoadSDNode>(Load);
4477 // Create the byte-swapping load.
Duncan Sands92c43912008-06-06 12:08:01 +00004478 std::vector<MVT> VTs;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004479 VTs.push_back(MVT::i32);
4480 VTs.push_back(MVT::Other);
Dan Gohman8181bd12008-07-27 21:46:04 +00004481 SDValue MO = DAG.getMemOperand(LD->getMemOperand());
4482 SDValue Ops[] = {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004483 LD->getChain(), // Chain
4484 LD->getBasePtr(), // Ptr
Dan Gohman12a9c082008-02-06 22:27:42 +00004485 MO, // MemOperand
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004486 DAG.getValueType(N->getValueType(0)) // VT
4487 };
Dan Gohman8181bd12008-07-27 21:46:04 +00004488 SDValue BSLoad = DAG.getNode(PPCISD::LBRX, VTs, Ops, 4);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004489
4490 // If this is an i16 load, insert the truncate.
Dan Gohman8181bd12008-07-27 21:46:04 +00004491 SDValue ResVal = BSLoad;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004492 if (N->getValueType(0) == MVT::i16)
4493 ResVal = DAG.getNode(ISD::TRUNCATE, MVT::i16, BSLoad);
4494
4495 // First, combine the bswap away. This makes the value produced by the
4496 // load dead.
4497 DCI.CombineTo(N, ResVal);
4498
4499 // Next, combine the load away, we give it a bogus result value but a real
4500 // chain result. The result value is dead because the bswap is dead.
Gabor Greif1c80d112008-08-28 21:40:38 +00004501 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004502
4503 // Return N so it doesn't get rechecked!
Dan Gohman8181bd12008-07-27 21:46:04 +00004504 return SDValue(N, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004505 }
4506
4507 break;
4508 case PPCISD::VCMP: {
4509 // If a VCMPo node already exists with exactly the same operands as this
4510 // node, use its result instead of this node (VCMPo computes both a CR6 and
4511 // a normal output).
4512 //
4513 if (!N->getOperand(0).hasOneUse() &&
4514 !N->getOperand(1).hasOneUse() &&
4515 !N->getOperand(2).hasOneUse()) {
4516
4517 // Scan all of the users of the LHS, looking for VCMPo's that match.
4518 SDNode *VCMPoNode = 0;
4519
Gabor Greif1c80d112008-08-28 21:40:38 +00004520 SDNode *LHSN = N->getOperand(0).getNode();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004521 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
4522 UI != E; ++UI)
Dan Gohman0c97f1d2008-07-27 20:43:25 +00004523 if (UI->getOpcode() == PPCISD::VCMPo &&
4524 UI->getOperand(1) == N->getOperand(1) &&
4525 UI->getOperand(2) == N->getOperand(2) &&
4526 UI->getOperand(0) == N->getOperand(0)) {
4527 VCMPoNode = *UI;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004528 break;
4529 }
4530
4531 // If there is no VCMPo node, or if the flag value has a single use, don't
4532 // transform this.
4533 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
4534 break;
4535
4536 // Look at the (necessarily single) use of the flag value. If it has a
4537 // chain, this transformation is more complex. Note that multiple things
4538 // could use the value result, which we should ignore.
4539 SDNode *FlagUser = 0;
4540 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
4541 FlagUser == 0; ++UI) {
4542 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman0c97f1d2008-07-27 20:43:25 +00004543 SDNode *User = *UI;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004544 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman8181bd12008-07-27 21:46:04 +00004545 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004546 FlagUser = User;
4547 break;
4548 }
4549 }
4550 }
4551
4552 // If the user is a MFCR instruction, we know this is safe. Otherwise we
4553 // give up for right now.
4554 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman8181bd12008-07-27 21:46:04 +00004555 return SDValue(VCMPoNode, 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004556 }
4557 break;
4558 }
4559 case ISD::BR_CC: {
4560 // If this is a branch on an altivec predicate comparison, lower this so
4561 // that we don't have to do a MFCR: instead, branch directly on CR6. This
4562 // lowering is done pre-legalize, because the legalizer lowers the predicate
4563 // compare down to code that is difficult to reassemble.
4564 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman8181bd12008-07-27 21:46:04 +00004565 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004566 int CompareOpc;
4567 bool isDot;
4568
4569 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
4570 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
4571 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
4572 assert(isDot && "Can't compare against a vector result!");
4573
4574 // If this is a comparison against something other than 0/1, then we know
4575 // that the condition is never/always true.
4576 unsigned Val = cast<ConstantSDNode>(RHS)->getValue();
4577 if (Val != 0 && Val != 1) {
4578 if (CC == ISD::SETEQ) // Cond never true, remove branch.
4579 return N->getOperand(0);
4580 // Always !=, turn it into an unconditional branch.
4581 return DAG.getNode(ISD::BR, MVT::Other,
4582 N->getOperand(0), N->getOperand(4));
4583 }
4584
4585 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
4586
4587 // Create the PPCISD altivec 'dot' comparison node.
Duncan Sands92c43912008-06-06 12:08:01 +00004588 std::vector<MVT> VTs;
Dan Gohman8181bd12008-07-27 21:46:04 +00004589 SDValue Ops[] = {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004590 LHS.getOperand(2), // LHS of compare
4591 LHS.getOperand(3), // RHS of compare
4592 DAG.getConstant(CompareOpc, MVT::i32)
4593 };
4594 VTs.push_back(LHS.getOperand(2).getValueType());
4595 VTs.push_back(MVT::Flag);
Dan Gohman8181bd12008-07-27 21:46:04 +00004596 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004597
4598 // Unpack the result based on how the target uses it.
4599 PPC::Predicate CompOpc;
4600 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getValue()) {
4601 default: // Can't happen, don't crash on invalid number though.
4602 case 0: // Branch on the value of the EQ bit of CR6.
4603 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
4604 break;
4605 case 1: // Branch on the inverted value of the EQ bit of CR6.
4606 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
4607 break;
4608 case 2: // Branch on the value of the LT bit of CR6.
4609 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
4610 break;
4611 case 3: // Branch on the inverted value of the LT bit of CR6.
4612 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
4613 break;
4614 }
4615
4616 return DAG.getNode(PPCISD::COND_BRANCH, MVT::Other, N->getOperand(0),
4617 DAG.getConstant(CompOpc, MVT::i32),
4618 DAG.getRegister(PPC::CR6, MVT::i32),
4619 N->getOperand(4), CompNode.getValue(1));
4620 }
4621 break;
4622 }
4623 }
4624
Dan Gohman8181bd12008-07-27 21:46:04 +00004625 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004626}
4627
4628//===----------------------------------------------------------------------===//
4629// Inline Assembly Support
4630//===----------------------------------------------------------------------===//
4631
Dan Gohman8181bd12008-07-27 21:46:04 +00004632void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmand0dfc772008-02-13 22:28:48 +00004633 const APInt &Mask,
Dan Gohman229fa052008-02-13 00:35:47 +00004634 APInt &KnownZero,
4635 APInt &KnownOne,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004636 const SelectionDAG &DAG,
4637 unsigned Depth) const {
Dan Gohman229fa052008-02-13 00:35:47 +00004638 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004639 switch (Op.getOpcode()) {
4640 default: break;
4641 case PPCISD::LBRX: {
4642 // lhbrx is known to have the top bits cleared out.
4643 if (cast<VTSDNode>(Op.getOperand(3))->getVT() == MVT::i16)
4644 KnownZero = 0xFFFF0000;
4645 break;
4646 }
4647 case ISD::INTRINSIC_WO_CHAIN: {
4648 switch (cast<ConstantSDNode>(Op.getOperand(0))->getValue()) {
4649 default: break;
4650 case Intrinsic::ppc_altivec_vcmpbfp_p:
4651 case Intrinsic::ppc_altivec_vcmpeqfp_p:
4652 case Intrinsic::ppc_altivec_vcmpequb_p:
4653 case Intrinsic::ppc_altivec_vcmpequh_p:
4654 case Intrinsic::ppc_altivec_vcmpequw_p:
4655 case Intrinsic::ppc_altivec_vcmpgefp_p:
4656 case Intrinsic::ppc_altivec_vcmpgtfp_p:
4657 case Intrinsic::ppc_altivec_vcmpgtsb_p:
4658 case Intrinsic::ppc_altivec_vcmpgtsh_p:
4659 case Intrinsic::ppc_altivec_vcmpgtsw_p:
4660 case Intrinsic::ppc_altivec_vcmpgtub_p:
4661 case Intrinsic::ppc_altivec_vcmpgtuh_p:
4662 case Intrinsic::ppc_altivec_vcmpgtuw_p:
4663 KnownZero = ~1U; // All bits but the low one are known to be zero.
4664 break;
4665 }
4666 }
4667 }
4668}
4669
4670
4671/// getConstraintType - Given a constraint, return the type of
4672/// constraint it is for this target.
4673PPCTargetLowering::ConstraintType
4674PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
4675 if (Constraint.size() == 1) {
4676 switch (Constraint[0]) {
4677 default: break;
4678 case 'b':
4679 case 'r':
4680 case 'f':
4681 case 'v':
4682 case 'y':
4683 return C_RegisterClass;
4684 }
4685 }
4686 return TargetLowering::getConstraintType(Constraint);
4687}
4688
4689std::pair<unsigned, const TargetRegisterClass*>
4690PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands92c43912008-06-06 12:08:01 +00004691 MVT VT) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004692 if (Constraint.size() == 1) {
4693 // GCC RS6000 Constraint Letters
4694 switch (Constraint[0]) {
4695 case 'b': // R1-R31
4696 case 'r': // R0-R31
4697 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
4698 return std::make_pair(0U, PPC::G8RCRegisterClass);
4699 return std::make_pair(0U, PPC::GPRCRegisterClass);
4700 case 'f':
4701 if (VT == MVT::f32)
4702 return std::make_pair(0U, PPC::F4RCRegisterClass);
4703 else if (VT == MVT::f64)
4704 return std::make_pair(0U, PPC::F8RCRegisterClass);
4705 break;
4706 case 'v':
4707 return std::make_pair(0U, PPC::VRRCRegisterClass);
4708 case 'y': // crrc
4709 return std::make_pair(0U, PPC::CRRCRegisterClass);
4710 }
4711 }
4712
4713 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
4714}
4715
4716
Chris Lattnera531abc2007-08-25 00:47:38 +00004717/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
4718/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman8181bd12008-07-27 21:46:04 +00004719void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op, char Letter,
4720 std::vector<SDValue>&Ops,
Chris Lattnereca405c2008-04-26 23:02:14 +00004721 SelectionDAG &DAG) const {
Dan Gohman8181bd12008-07-27 21:46:04 +00004722 SDValue Result(0,0);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004723 switch (Letter) {
4724 default: break;
4725 case 'I':
4726 case 'J':
4727 case 'K':
4728 case 'L':
4729 case 'M':
4730 case 'N':
4731 case 'O':
4732 case 'P': {
4733 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattnera531abc2007-08-25 00:47:38 +00004734 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004735 unsigned Value = CST->getValue();
4736 switch (Letter) {
4737 default: assert(0 && "Unknown constraint letter!");
4738 case 'I': // "I" is a signed 16-bit constant.
4739 if ((short)Value == (int)Value)
Chris Lattnera531abc2007-08-25 00:47:38 +00004740 Result = DAG.getTargetConstant(Value, Op.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004741 break;
4742 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
4743 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
4744 if ((short)Value == 0)
Chris Lattnera531abc2007-08-25 00:47:38 +00004745 Result = DAG.getTargetConstant(Value, Op.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004746 break;
4747 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
4748 if ((Value >> 16) == 0)
Chris Lattnera531abc2007-08-25 00:47:38 +00004749 Result = DAG.getTargetConstant(Value, Op.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004750 break;
4751 case 'M': // "M" is a constant that is greater than 31.
4752 if (Value > 31)
Chris Lattnera531abc2007-08-25 00:47:38 +00004753 Result = DAG.getTargetConstant(Value, Op.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004754 break;
4755 case 'N': // "N" is a positive constant that is an exact power of two.
4756 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattnera531abc2007-08-25 00:47:38 +00004757 Result = DAG.getTargetConstant(Value, Op.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004758 break;
4759 case 'O': // "O" is the constant zero.
4760 if (Value == 0)
Chris Lattnera531abc2007-08-25 00:47:38 +00004761 Result = DAG.getTargetConstant(Value, Op.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004762 break;
4763 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
4764 if ((short)-Value == (int)-Value)
Chris Lattnera531abc2007-08-25 00:47:38 +00004765 Result = DAG.getTargetConstant(Value, Op.getValueType());
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004766 break;
4767 }
4768 break;
4769 }
4770 }
4771
Gabor Greif1c80d112008-08-28 21:40:38 +00004772 if (Result.getNode()) {
Chris Lattnera531abc2007-08-25 00:47:38 +00004773 Ops.push_back(Result);
4774 return;
4775 }
4776
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004777 // Handle standard constraint letters.
Chris Lattnera531abc2007-08-25 00:47:38 +00004778 TargetLowering::LowerAsmOperandForConstraint(Op, Letter, Ops, DAG);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004779}
4780
4781// isLegalAddressingMode - Return true if the addressing mode represented
4782// by AM is legal for this target, for a load/store of the specified type.
4783bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
4784 const Type *Ty) const {
4785 // FIXME: PPC does not allow r+i addressing modes for vectors!
4786
4787 // PPC allows a sign-extended 16-bit immediate field.
4788 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
4789 return false;
4790
4791 // No global is ever allowed as a base.
4792 if (AM.BaseGV)
4793 return false;
4794
4795 // PPC only support r+r,
4796 switch (AM.Scale) {
4797 case 0: // "r+i" or just "i", depending on HasBaseReg.
4798 break;
4799 case 1:
4800 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
4801 return false;
4802 // Otherwise we have r+r or r+i.
4803 break;
4804 case 2:
4805 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
4806 return false;
4807 // Allow 2*r as r+r.
4808 break;
4809 default:
4810 // No other scales are supported.
4811 return false;
4812 }
4813
4814 return true;
4815}
4816
4817/// isLegalAddressImmediate - Return true if the integer value can be used
4818/// as the offset of the target addressing mode for load / store of the
4819/// given type.
4820bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,const Type *Ty) const{
4821 // PPC allows a sign-extended 16-bit immediate field.
4822 return (V > -(1 << 16) && V < (1 << 16)-1);
4823}
4824
4825bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
4826 return false;
4827}
4828
Dan Gohman8181bd12008-07-27 21:46:04 +00004829SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerf8b93372007-12-08 06:59:59 +00004830 // Depths > 0 not supported yet!
4831 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
Dan Gohman8181bd12008-07-27 21:46:04 +00004832 return SDValue();
Chris Lattnerf8b93372007-12-08 06:59:59 +00004833
4834 MachineFunction &MF = DAG.getMachineFunction();
4835 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Chris Lattnerf8b93372007-12-08 06:59:59 +00004836
Chris Lattnerf8b93372007-12-08 06:59:59 +00004837 // Just load the return address off the stack.
Dan Gohman8181bd12008-07-27 21:46:04 +00004838 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Arnold Schwaighofera0032722008-04-30 09:16:33 +00004839
4840 // Make sure the function really does not optimize away the store of the RA
4841 // to the stack.
4842 FuncInfo->setLRStoreRequired();
Chris Lattnerf8b93372007-12-08 06:59:59 +00004843 return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI, NULL, 0);
4844}
4845
Dan Gohman8181bd12008-07-27 21:46:04 +00004846SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004847 // Depths > 0 not supported yet!
4848 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
Dan Gohman8181bd12008-07-27 21:46:04 +00004849 return SDValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004850
Duncan Sands92c43912008-06-06 12:08:01 +00004851 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004852 bool isPPC64 = PtrVT == MVT::i64;
4853
4854 MachineFunction &MF = DAG.getMachineFunction();
4855 MachineFrameInfo *MFI = MF.getFrameInfo();
4856 bool is31 = (NoFramePointerElim || MFI->hasVarSizedObjects())
4857 && MFI->getStackSize();
4858
4859 if (isPPC64)
4860 return DAG.getCopyFromReg(DAG.getEntryNode(), is31 ? PPC::X31 : PPC::X1,
Bill Wendling5e28ab12007-08-30 00:59:19 +00004861 MVT::i64);
Dan Gohmanf17a25c2007-07-18 16:29:46 +00004862 else
4863 return DAG.getCopyFromReg(DAG.getEntryNode(), is31 ? PPC::R31 : PPC::R1,
4864 MVT::i32);
4865}