blob: 657c103462695957f7afd82f1edb0f31c0f604b5 [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- ARMDisassembler.cpp - Disassembler for ARM/Thumb ISA --------------===//
Johnny Chenb68a3ee2010-04-02 22:27:38 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Johnny Chenb68a3ee2010-04-02 22:27:38 +00009
10#define DEBUG_TYPE "arm-disassembler"
11
Owen Anderson8d7d2e12011-08-09 20:55:18 +000012#include "MCTargetDesc/ARMAddressingModes.h"
Kevin Enderby9e5887b2011-10-04 22:44:48 +000013#include "MCTargetDesc/ARMMCExpr.h"
Owen Anderson8d7d2e12011-08-09 20:55:18 +000014#include "MCTargetDesc/ARMBaseInfo.h"
Sean Callanan9899f702010-04-13 21:21:57 +000015#include "llvm/MC/EDInstInfo.h"
Johnny Chenb68a3ee2010-04-02 22:27:38 +000016#include "llvm/MC/MCInst.h"
Benjamin Kramereea66f62011-11-11 12:39:41 +000017#include "llvm/MC/MCInstrDesc.h"
Owen Anderson8d7d2e12011-08-09 20:55:18 +000018#include "llvm/MC/MCExpr.h"
19#include "llvm/MC/MCContext.h"
Owen Andersona1c11002011-09-01 23:35:51 +000020#include "llvm/MC/MCDisassembler.h"
Jim Grosbachfc1a1612012-08-14 19:06:05 +000021#include "llvm/MC/MCFixedLenDisassembler.h"
Dylan Noblesmith75e3b7f2012-04-03 15:48:14 +000022#include "llvm/MC/MCSubtargetInfo.h"
Johnny Chenb68a3ee2010-04-02 22:27:38 +000023#include "llvm/Support/Debug.h"
24#include "llvm/Support/MemoryObject.h"
25#include "llvm/Support/ErrorHandling.h"
Jim Grosbachfc1a1612012-08-14 19:06:05 +000026#include "llvm/Support/LEB128.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000027#include "llvm/Support/TargetRegistry.h"
Johnny Chenb68a3ee2010-04-02 22:27:38 +000028#include "llvm/Support/raw_ostream.h"
Richard Bartonf4478f92012-04-24 11:13:20 +000029#include <vector>
Johnny Chenb68a3ee2010-04-02 22:27:38 +000030
James Molloyc047dca2011-09-01 18:02:14 +000031using namespace llvm;
Owen Anderson83e3f672011-08-17 17:44:15 +000032
Owen Andersona6804442011-09-01 23:23:50 +000033typedef MCDisassembler::DecodeStatus DecodeStatus;
34
Owen Andersona1c11002011-09-01 23:35:51 +000035namespace {
Richard Bartonf4478f92012-04-24 11:13:20 +000036 // Handles the condition code status of instructions in IT blocks
37 class ITStatus
38 {
39 public:
40 // Returns the condition code for instruction in IT block
41 unsigned getITCC() {
42 unsigned CC = ARMCC::AL;
43 if (instrInITBlock())
44 CC = ITStates.back();
45 return CC;
46 }
47
48 // Advances the IT block state to the next T or E
49 void advanceITState() {
50 ITStates.pop_back();
51 }
52
53 // Returns true if the current instruction is in an IT block
54 bool instrInITBlock() {
55 return !ITStates.empty();
56 }
57
58 // Returns true if current instruction is the last instruction in an IT block
59 bool instrLastInITBlock() {
60 return ITStates.size() == 1;
61 }
62
63 // Called when decoding an IT instruction. Sets the IT state for the following
64 // instructions that for the IT block. Firstcond and Mask correspond to the
65 // fields in the IT instruction encoding.
66 void setITState(char Firstcond, char Mask) {
67 // (3 - the number of trailing zeros) is the number of then / else.
Richard Barton4d2f0772012-04-27 08:42:59 +000068 unsigned CondBit0 = Firstcond & 1;
Richard Bartonf4478f92012-04-24 11:13:20 +000069 unsigned NumTZ = CountTrailingZeros_32(Mask);
70 unsigned char CCBits = static_cast<unsigned char>(Firstcond & 0xf);
71 assert(NumTZ <= 3 && "Invalid IT mask!");
72 // push condition codes onto the stack the correct order for the pops
73 for (unsigned Pos = NumTZ+1; Pos <= 3; ++Pos) {
74 bool T = ((Mask >> Pos) & 1) == CondBit0;
75 if (T)
76 ITStates.push_back(CCBits);
77 else
78 ITStates.push_back(CCBits ^ 1);
79 }
80 ITStates.push_back(CCBits);
81 }
82
83 private:
84 std::vector<unsigned char> ITStates;
85 };
86}
87
88namespace {
Owen Andersona1c11002011-09-01 23:35:51 +000089/// ARMDisassembler - ARM disassembler for all ARM platforms.
90class ARMDisassembler : public MCDisassembler {
91public:
92 /// Constructor - Initializes the disassembler.
93 ///
James Molloyb9505852011-09-07 17:24:38 +000094 ARMDisassembler(const MCSubtargetInfo &STI) :
95 MCDisassembler(STI) {
Owen Andersona1c11002011-09-01 23:35:51 +000096 }
97
98 ~ARMDisassembler() {
99 }
100
101 /// getInstruction - See MCDisassembler.
102 DecodeStatus getInstruction(MCInst &instr,
103 uint64_t &size,
Derek Schuffadef06a2012-02-29 01:09:06 +0000104 const MemoryObject &region,
Owen Andersona1c11002011-09-01 23:35:51 +0000105 uint64_t address,
Owen Anderson98c5dda2011-09-15 23:38:46 +0000106 raw_ostream &vStream,
107 raw_ostream &cStream) const;
Owen Andersona1c11002011-09-01 23:35:51 +0000108
109 /// getEDInfo - See MCDisassembler.
Benjamin Kramer88b6fc02012-02-11 14:51:07 +0000110 const EDInstInfo *getEDInfo() const;
Owen Andersona1c11002011-09-01 23:35:51 +0000111private:
112};
113
114/// ThumbDisassembler - Thumb disassembler for all Thumb platforms.
115class ThumbDisassembler : public MCDisassembler {
116public:
117 /// Constructor - Initializes the disassembler.
118 ///
James Molloyb9505852011-09-07 17:24:38 +0000119 ThumbDisassembler(const MCSubtargetInfo &STI) :
120 MCDisassembler(STI) {
Owen Andersona1c11002011-09-01 23:35:51 +0000121 }
122
123 ~ThumbDisassembler() {
124 }
125
126 /// getInstruction - See MCDisassembler.
127 DecodeStatus getInstruction(MCInst &instr,
128 uint64_t &size,
Derek Schuffadef06a2012-02-29 01:09:06 +0000129 const MemoryObject &region,
Owen Andersona1c11002011-09-01 23:35:51 +0000130 uint64_t address,
Owen Anderson98c5dda2011-09-15 23:38:46 +0000131 raw_ostream &vStream,
132 raw_ostream &cStream) const;
Owen Andersona1c11002011-09-01 23:35:51 +0000133
134 /// getEDInfo - See MCDisassembler.
Benjamin Kramer88b6fc02012-02-11 14:51:07 +0000135 const EDInstInfo *getEDInfo() const;
Owen Andersona1c11002011-09-01 23:35:51 +0000136private:
Richard Bartonf4478f92012-04-24 11:13:20 +0000137 mutable ITStatus ITBlock;
Owen Andersond2fc31b2011-09-08 22:42:49 +0000138 DecodeStatus AddThumbPredicate(MCInst&) const;
Owen Andersona1c11002011-09-01 23:35:51 +0000139 void UpdateThumbVFPPredicate(MCInst&) const;
140};
141}
142
Owen Andersona6804442011-09-01 23:23:50 +0000143static bool Check(DecodeStatus &Out, DecodeStatus In) {
James Molloyc047dca2011-09-01 18:02:14 +0000144 switch (In) {
145 case MCDisassembler::Success:
146 // Out stays the same.
147 return true;
148 case MCDisassembler::SoftFail:
149 Out = In;
150 return true;
151 case MCDisassembler::Fail:
152 Out = In;
153 return false;
154 }
David Blaikie4d6ccb52012-01-20 21:51:11 +0000155 llvm_unreachable("Invalid DecodeStatus!");
James Molloyc047dca2011-09-01 18:02:14 +0000156}
Owen Anderson83e3f672011-08-17 17:44:15 +0000157
James Molloya5d58562011-09-07 19:42:28 +0000158
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000159// Forward declare these because the autogenerated code will reference them.
160// Definitions are further down.
Craig Topperc89c7442012-03-27 07:21:54 +0000161static DecodeStatus DecodeGPRRegisterClass(MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000162 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000163static DecodeStatus DecodeGPRnopcRegisterClass(MCInst &Inst,
Jim Grosbachc4057822011-08-17 21:58:18 +0000164 unsigned RegNo, uint64_t Address,
165 const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000166static DecodeStatus DecodetGPRRegisterClass(MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000167 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000168static DecodeStatus DecodetcGPRRegisterClass(MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000169 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000170static DecodeStatus DecoderGPRRegisterClass(MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000171 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000172static DecodeStatus DecodeSPRRegisterClass(MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000173 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000174static DecodeStatus DecodeDPRRegisterClass(MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000175 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000176static DecodeStatus DecodeDPR_8RegisterClass(MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000177 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000178static DecodeStatus DecodeDPR_VFP2RegisterClass(MCInst &Inst,
Jim Grosbachc4057822011-08-17 21:58:18 +0000179 unsigned RegNo,
180 uint64_t Address,
181 const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000182static DecodeStatus DecodeQPRRegisterClass(MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000183 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000184static DecodeStatus DecodeDPairRegisterClass(MCInst &Inst, unsigned RegNo,
Jim Grosbach28f08c92012-03-05 19:33:30 +0000185 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000186static DecodeStatus DecodeDPairSpacedRegisterClass(MCInst &Inst,
Jim Grosbachc3384c92012-03-05 21:43:40 +0000187 unsigned RegNo, uint64_t Address,
188 const void *Decoder);
Johnny Chen270159f2010-08-12 01:40:54 +0000189
Craig Topperc89c7442012-03-27 07:21:54 +0000190static DecodeStatus DecodePredicateOperand(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000191 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000192static DecodeStatus DecodeCCOutOperand(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000193 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000194static DecodeStatus DecodeSOImmOperand(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000195 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000196static DecodeStatus DecodeRegListOperand(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000197 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000198static DecodeStatus DecodeSPRRegListOperand(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000199 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000200static DecodeStatus DecodeDPRRegListOperand(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000201 uint64_t Address, const void *Decoder);
Johnny Chenb68a3ee2010-04-02 22:27:38 +0000202
Craig Topperc89c7442012-03-27 07:21:54 +0000203static DecodeStatus DecodeBitfieldMaskOperand(MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000204 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000205static DecodeStatus DecodeCopMemInstruction(MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000206 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000207static DecodeStatus DecodeAddrMode2IdxInstruction(MCInst &Inst,
Jim Grosbachc4057822011-08-17 21:58:18 +0000208 unsigned Insn,
209 uint64_t Address,
210 const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000211static DecodeStatus DecodeSORegMemOperand(MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000212 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000213static DecodeStatus DecodeAddrMode3Instruction(MCInst &Inst,unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000214 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000215static DecodeStatus DecodeSORegImmOperand(MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000216 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000217static DecodeStatus DecodeSORegRegOperand(MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000218 uint64_t Address, const void *Decoder);
219
Craig Topperc89c7442012-03-27 07:21:54 +0000220static DecodeStatus DecodeMemMultipleWritebackInstruction(MCInst & Inst,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000221 unsigned Insn,
222 uint64_t Adddress,
223 const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000224static DecodeStatus DecodeT2MOVTWInstruction(MCInst &Inst, unsigned Insn,
Kevin Enderby9e5887b2011-10-04 22:44:48 +0000225 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000226static DecodeStatus DecodeArmMOVTWInstruction(MCInst &Inst, unsigned Insn,
Kevin Enderby9e5887b2011-10-04 22:44:48 +0000227 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000228static DecodeStatus DecodeSMLAInstruction(MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000229 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000230static DecodeStatus DecodeCPSInstruction(MCInst &Inst, unsigned Insn,
Owen Anderson35008c22011-08-09 23:05:39 +0000231 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000232static DecodeStatus DecodeT2CPSInstruction(MCInst &Inst, unsigned Insn,
Owen Anderson6153a032011-08-23 17:45:18 +0000233 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000234static DecodeStatus DecodeAddrModeImm12Operand(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000235 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000236static DecodeStatus DecodeAddrMode5Operand(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000237 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000238static DecodeStatus DecodeAddrMode7Operand(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000239 uint64_t Address, const void *Decoder);
Kevin Enderby2a7d3a92012-04-12 23:13:34 +0000240static DecodeStatus DecodeT2BInstruction(MCInst &Inst, unsigned Insn,
241 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000242static DecodeStatus DecodeBranchImmInstruction(MCInst &Inst,unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000243 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000244static DecodeStatus DecodeAddrMode6Operand(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000245 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000246static DecodeStatus DecodeVLDInstruction(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000247 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000248static DecodeStatus DecodeVSTInstruction(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000249 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000250static DecodeStatus DecodeVLD1DupInstruction(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000251 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000252static DecodeStatus DecodeVLD2DupInstruction(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000253 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000254static DecodeStatus DecodeVLD3DupInstruction(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000255 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000256static DecodeStatus DecodeVLD4DupInstruction(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000257 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000258static DecodeStatus DecodeNEONModImmInstruction(MCInst &Inst,unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000259 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000260static DecodeStatus DecodeVSHLMaxInstruction(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000261 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000262static DecodeStatus DecodeShiftRight8Imm(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000263 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000264static DecodeStatus DecodeShiftRight16Imm(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000265 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000266static DecodeStatus DecodeShiftRight32Imm(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000267 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000268static DecodeStatus DecodeShiftRight64Imm(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000269 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000270static DecodeStatus DecodeTBLInstruction(MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000271 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000272static DecodeStatus DecodePostIdxReg(MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000273 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000274static DecodeStatus DecodeCoprocessor(MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000275 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000276static DecodeStatus DecodeMemBarrierOption(MCInst &Inst, unsigned Insn,
Owen Andersonc36481c2011-08-09 23:25:42 +0000277 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000278static DecodeStatus DecodeMSRMask(MCInst &Inst, unsigned Insn,
Owen Anderson26d2f0a2011-08-11 20:21:46 +0000279 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000280static DecodeStatus DecodeDoubleRegLoad(MCInst &Inst, unsigned Insn,
Owen Andersoncbfc0442011-08-11 21:34:58 +0000281 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000282static DecodeStatus DecodeDoubleRegStore(MCInst &Inst, unsigned Insn,
Owen Anderson3f3570a2011-08-12 17:58:32 +0000283 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000284static DecodeStatus DecodeLDRPreImm(MCInst &Inst, unsigned Insn,
Owen Anderson9ab0f252011-08-26 20:43:14 +0000285 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000286static DecodeStatus DecodeLDRPreReg(MCInst &Inst, unsigned Insn,
Owen Anderson9ab0f252011-08-26 20:43:14 +0000287 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000288static DecodeStatus DecodeSTRPreImm(MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +0000289 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000290static DecodeStatus DecodeSTRPreReg(MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +0000291 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000292static DecodeStatus DecodeVLD1LN(MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000293 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000294static DecodeStatus DecodeVLD2LN(MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000295 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000296static DecodeStatus DecodeVLD3LN(MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000297 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000298static DecodeStatus DecodeVLD4LN(MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000299 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000300static DecodeStatus DecodeVST1LN(MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000301 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000302static DecodeStatus DecodeVST2LN(MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000303 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000304static DecodeStatus DecodeVST3LN(MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000305 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000306static DecodeStatus DecodeVST4LN(MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +0000307 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000308static DecodeStatus DecodeVMOVSRR(MCInst &Inst, unsigned Insn,
Owen Anderson357ec682011-08-22 20:27:12 +0000309 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000310static DecodeStatus DecodeVMOVRRS(MCInst &Inst, unsigned Insn,
Owen Anderson357ec682011-08-22 20:27:12 +0000311 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000312static DecodeStatus DecodeSwap(MCInst &Inst, unsigned Insn,
Owen Andersoncb9fed62011-10-28 18:02:13 +0000313 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000314static DecodeStatus DecodeVCVTD(MCInst &Inst, unsigned Insn,
Owen Andersonb589be92011-11-15 19:55:00 +0000315 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000316static DecodeStatus DecodeVCVTQ(MCInst &Inst, unsigned Insn,
Owen Andersonb589be92011-11-15 19:55:00 +0000317 uint64_t Address, const void *Decoder);
318
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000319
Craig Topperc89c7442012-03-27 07:21:54 +0000320static DecodeStatus DecodeThumbAddSpecialReg(MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000321 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000322static DecodeStatus DecodeThumbBROperand(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000323 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000324static DecodeStatus DecodeT2BROperand(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000325 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000326static DecodeStatus DecodeThumbCmpBROperand(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000327 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000328static DecodeStatus DecodeThumbAddrModeRR(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000329 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000330static DecodeStatus DecodeThumbAddrModeIS(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000331 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000332static DecodeStatus DecodeThumbAddrModePC(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000333 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000334static DecodeStatus DecodeThumbAddrModeSP(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000335 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000336static DecodeStatus DecodeT2AddrModeSOReg(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000337 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000338static DecodeStatus DecodeT2LoadShift(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000339 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000340static DecodeStatus DecodeT2Imm8S4(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000341 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000342static DecodeStatus DecodeT2AddrModeImm8s4(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000343 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000344static DecodeStatus DecodeT2AddrModeImm0_1020s4(MCInst &Inst,unsigned Val,
Jim Grosbachb6aed502011-09-09 18:37:27 +0000345 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000346static DecodeStatus DecodeT2Imm8(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000347 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000348static DecodeStatus DecodeT2AddrModeImm8(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000349 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000350static DecodeStatus DecodeThumbAddSPImm(MCInst &Inst, uint16_t Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000351 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000352static DecodeStatus DecodeThumbAddSPReg(MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000353 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000354static DecodeStatus DecodeThumbCPS(MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000355 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000356static DecodeStatus DecodeThumbBLXOffset(MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000357 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000358static DecodeStatus DecodeT2AddrModeImm12(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000359 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000360static DecodeStatus DecodeThumbTableBranch(MCInst &Inst, unsigned Val,
Jim Grosbach7f739be2011-09-19 22:21:13 +0000361 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000362static DecodeStatus DecodeThumb2BCCInstruction(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000363 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000364static DecodeStatus DecodeT2SOImm(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000365 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000366static DecodeStatus DecodeThumbBCCTargetOperand(MCInst &Inst,unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000367 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000368static DecodeStatus DecodeThumbBLTargetOperand(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000369 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000370static DecodeStatus DecodeIT(MCInst &Inst, unsigned Val,
Owen Andersonf4408202011-08-24 22:40:22 +0000371 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000372static DecodeStatus DecodeT2LDRDPreInstruction(MCInst &Inst,unsigned Insn,
Jim Grosbacha77295d2011-09-08 22:07:06 +0000373 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000374static DecodeStatus DecodeT2STRDPreInstruction(MCInst &Inst,unsigned Insn,
Jim Grosbacha77295d2011-09-08 22:07:06 +0000375 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000376static DecodeStatus DecodeT2Adr(MCInst &Inst, unsigned Val,
Owen Anderson08fef882011-09-09 22:24:36 +0000377 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000378static DecodeStatus DecodeT2LdStPre(MCInst &Inst, unsigned Val,
Owen Andersona3157b42011-09-12 18:56:30 +0000379 uint64_t Address, const void *Decoder);
Craig Topperc89c7442012-03-27 07:21:54 +0000380static DecodeStatus DecodeT2ShifterImmOperand(MCInst &Inst, unsigned Val,
Owen Anderson0afa0092011-09-26 21:06:22 +0000381 uint64_t Address, const void *Decoder);
382
Craig Topperc89c7442012-03-27 07:21:54 +0000383static DecodeStatus DecodeLDR(MCInst &Inst, unsigned Val,
Silviu Barangab7c2ed62012-03-22 13:24:43 +0000384 uint64_t Address, const void *Decoder);
Silviu Barangafa1ebc62012-04-18 13:12:50 +0000385static DecodeStatus DecodeMRRC2(llvm::MCInst &Inst, unsigned Val,
386 uint64_t Address, const void *Decoder);
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000387#include "ARMGenDisassemblerTables.inc"
Oscar Fuentes38e13902010-09-28 11:48:19 +0000388#include "ARMGenEDInfo.inc"
Sean Callanan9899f702010-04-13 21:21:57 +0000389
James Molloyb9505852011-09-07 17:24:38 +0000390static MCDisassembler *createARMDisassembler(const Target &T, const MCSubtargetInfo &STI) {
391 return new ARMDisassembler(STI);
Johnny Chenb68a3ee2010-04-02 22:27:38 +0000392}
393
James Molloyb9505852011-09-07 17:24:38 +0000394static MCDisassembler *createThumbDisassembler(const Target &T, const MCSubtargetInfo &STI) {
395 return new ThumbDisassembler(STI);
Johnny Chenb68a3ee2010-04-02 22:27:38 +0000396}
397
Benjamin Kramer88b6fc02012-02-11 14:51:07 +0000398const EDInstInfo *ARMDisassembler::getEDInfo() const {
Sean Callanan9899f702010-04-13 21:21:57 +0000399 return instInfoARM;
400}
401
Benjamin Kramer88b6fc02012-02-11 14:51:07 +0000402const EDInstInfo *ThumbDisassembler::getEDInfo() const {
Sean Callanan9899f702010-04-13 21:21:57 +0000403 return instInfoARM;
404}
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000405
Owen Andersona6804442011-09-01 23:23:50 +0000406DecodeStatus ARMDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
Derek Schuffadef06a2012-02-29 01:09:06 +0000407 const MemoryObject &Region,
Jim Grosbachc4057822011-08-17 21:58:18 +0000408 uint64_t Address,
Owen Anderson98c5dda2011-09-15 23:38:46 +0000409 raw_ostream &os,
410 raw_ostream &cs) const {
Kevin Enderby9e5887b2011-10-04 22:44:48 +0000411 CommentStream = &cs;
412
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000413 uint8_t bytes[4];
414
James Molloya5d58562011-09-07 19:42:28 +0000415 assert(!(STI.getFeatureBits() & ARM::ModeThumb) &&
416 "Asked to disassemble an ARM instruction but Subtarget is in Thumb mode!");
417
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000418 // We want to read exactly 4 bytes of data.
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000419 if (Region.readBytes(Address, 4, (uint8_t*)bytes, NULL) == -1) {
420 Size = 0;
James Molloyc047dca2011-09-01 18:02:14 +0000421 return MCDisassembler::Fail;
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000422 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000423
424 // Encoded as a small-endian 32-bit word in the stream.
425 uint32_t insn = (bytes[3] << 24) |
426 (bytes[2] << 16) |
427 (bytes[1] << 8) |
428 (bytes[0] << 0);
429
430 // Calling the auto-generated decoder function.
Jim Grosbachfc1a1612012-08-14 19:06:05 +0000431 DecodeStatus result = decodeInstruction(DecoderTableARM32, MI, insn,
432 Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000433 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000434 Size = 4;
Owen Anderson83e3f672011-08-17 17:44:15 +0000435 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000436 }
437
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000438 // VFP and NEON instructions, similarly, are shared between ARM
439 // and Thumb modes.
440 MI.clear();
Jim Grosbachfc1a1612012-08-14 19:06:05 +0000441 result = decodeInstruction(DecoderTableVFP32, MI, insn, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000442 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000443 Size = 4;
Owen Anderson83e3f672011-08-17 17:44:15 +0000444 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000445 }
446
447 MI.clear();
Jim Grosbachfc1a1612012-08-14 19:06:05 +0000448 result = decodeInstruction(DecoderTableNEONData32, MI, insn, Address,
449 this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000450 if (result != MCDisassembler::Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000451 Size = 4;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000452 // Add a fake predicate operand, because we share these instruction
453 // definitions with Thumb2 where these instructions are predicable.
Owen Andersona6804442011-09-01 23:23:50 +0000454 if (!DecodePredicateOperand(MI, 0xE, Address, this))
455 return MCDisassembler::Fail;
Owen Anderson83e3f672011-08-17 17:44:15 +0000456 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000457 }
458
459 MI.clear();
Jim Grosbachfc1a1612012-08-14 19:06:05 +0000460 result = decodeInstruction(DecoderTableNEONLoadStore32, MI, insn, Address,
461 this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000462 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000463 Size = 4;
Owen Anderson8533eba2011-08-10 19:01:10 +0000464 // Add a fake predicate operand, because we share these instruction
465 // definitions with Thumb2 where these instructions are predicable.
Owen Andersona6804442011-09-01 23:23:50 +0000466 if (!DecodePredicateOperand(MI, 0xE, Address, this))
467 return MCDisassembler::Fail;
Owen Anderson83e3f672011-08-17 17:44:15 +0000468 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000469 }
470
471 MI.clear();
Jim Grosbachfc1a1612012-08-14 19:06:05 +0000472 result = decodeInstruction(DecoderTableNEONDup32, MI, insn, Address,
473 this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000474 if (result != MCDisassembler::Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000475 Size = 4;
476 // Add a fake predicate operand, because we share these instruction
477 // definitions with Thumb2 where these instructions are predicable.
Owen Andersona6804442011-09-01 23:23:50 +0000478 if (!DecodePredicateOperand(MI, 0xE, Address, this))
479 return MCDisassembler::Fail;
Owen Anderson83e3f672011-08-17 17:44:15 +0000480 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000481 }
482
483 MI.clear();
484
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000485 Size = 0;
James Molloyc047dca2011-09-01 18:02:14 +0000486 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000487}
488
489namespace llvm {
Benjamin Kramer1a2f9882011-10-22 16:50:00 +0000490extern const MCInstrDesc ARMInsts[];
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000491}
492
Kevin Enderby9e5887b2011-10-04 22:44:48 +0000493/// tryAddingSymbolicOperand - trys to add a symbolic operand in place of the
494/// immediate Value in the MCInst. The immediate Value has had any PC
495/// adjustment made by the caller. If the instruction is a branch instruction
496/// then isBranch is true, else false. If the getOpInfo() function was set as
497/// part of the setupForSymbolicDisassembly() call then that function is called
498/// to get any symbolic information at the Address for this instruction. If
499/// that returns non-zero then the symbolic information it returns is used to
500/// create an MCExpr and that is added as an operand to the MCInst. If
501/// getOpInfo() returns zero and isBranch is true then a symbol look up for
502/// Value is done and if a symbol is found an MCExpr is created with that, else
503/// an MCExpr with Value is created. This function returns true if it adds an
504/// operand to the MCInst and false otherwise.
505static bool tryAddingSymbolicOperand(uint64_t Address, int32_t Value,
506 bool isBranch, uint64_t InstSize,
507 MCInst &MI, const void *Decoder) {
508 const MCDisassembler *Dis = static_cast<const MCDisassembler*>(Decoder);
509 LLVMOpInfoCallback getOpInfo = Dis->getLLVMOpInfoCallback();
Kevin Enderby9e5887b2011-10-04 22:44:48 +0000510 struct LLVMOpInfo1 SymbolicOp;
Kevin Enderbyb80d5712012-02-23 18:18:17 +0000511 memset(&SymbolicOp, '\0', sizeof(struct LLVMOpInfo1));
Kevin Enderby9e5887b2011-10-04 22:44:48 +0000512 SymbolicOp.Value = Value;
513 void *DisInfo = Dis->getDisInfoBlock();
Kevin Enderbyb80d5712012-02-23 18:18:17 +0000514
515 if (!getOpInfo ||
516 !getOpInfo(DisInfo, Address, 0 /* Offset */, InstSize, 1, &SymbolicOp)) {
517 // Clear SymbolicOp.Value from above and also all other fields.
518 memset(&SymbolicOp, '\0', sizeof(struct LLVMOpInfo1));
519 LLVMSymbolLookupCallback SymbolLookUp = Dis->getLLVMSymbolLookupCallback();
520 if (!SymbolLookUp)
Kevin Enderby9e5887b2011-10-04 22:44:48 +0000521 return false;
Kevin Enderbyb80d5712012-02-23 18:18:17 +0000522 uint64_t ReferenceType;
523 if (isBranch)
524 ReferenceType = LLVMDisassembler_ReferenceType_In_Branch;
525 else
526 ReferenceType = LLVMDisassembler_ReferenceType_InOut_None;
527 const char *ReferenceName;
528 const char *Name = SymbolLookUp(DisInfo, Value, &ReferenceType, Address,
529 &ReferenceName);
530 if (Name) {
531 SymbolicOp.AddSymbol.Name = Name;
532 SymbolicOp.AddSymbol.Present = true;
Kevin Enderby9e5887b2011-10-04 22:44:48 +0000533 }
Kevin Enderbyb80d5712012-02-23 18:18:17 +0000534 // For branches always create an MCExpr so it gets printed as hex address.
535 else if (isBranch) {
536 SymbolicOp.Value = Value;
537 }
538 if(ReferenceType == LLVMDisassembler_ReferenceType_Out_SymbolStub)
539 (*Dis->CommentStream) << "symbol stub for: " << ReferenceName;
540 if (!Name && !isBranch)
541 return false;
Kevin Enderby9e5887b2011-10-04 22:44:48 +0000542 }
543
544 MCContext *Ctx = Dis->getMCContext();
545 const MCExpr *Add = NULL;
546 if (SymbolicOp.AddSymbol.Present) {
547 if (SymbolicOp.AddSymbol.Name) {
548 StringRef Name(SymbolicOp.AddSymbol.Name);
549 MCSymbol *Sym = Ctx->GetOrCreateSymbol(Name);
550 Add = MCSymbolRefExpr::Create(Sym, *Ctx);
551 } else {
552 Add = MCConstantExpr::Create(SymbolicOp.AddSymbol.Value, *Ctx);
553 }
554 }
555
556 const MCExpr *Sub = NULL;
557 if (SymbolicOp.SubtractSymbol.Present) {
558 if (SymbolicOp.SubtractSymbol.Name) {
559 StringRef Name(SymbolicOp.SubtractSymbol.Name);
560 MCSymbol *Sym = Ctx->GetOrCreateSymbol(Name);
561 Sub = MCSymbolRefExpr::Create(Sym, *Ctx);
562 } else {
563 Sub = MCConstantExpr::Create(SymbolicOp.SubtractSymbol.Value, *Ctx);
564 }
565 }
566
567 const MCExpr *Off = NULL;
568 if (SymbolicOp.Value != 0)
569 Off = MCConstantExpr::Create(SymbolicOp.Value, *Ctx);
570
571 const MCExpr *Expr;
572 if (Sub) {
573 const MCExpr *LHS;
574 if (Add)
575 LHS = MCBinaryExpr::CreateSub(Add, Sub, *Ctx);
576 else
577 LHS = MCUnaryExpr::CreateMinus(Sub, *Ctx);
578 if (Off != 0)
579 Expr = MCBinaryExpr::CreateAdd(LHS, Off, *Ctx);
580 else
581 Expr = LHS;
582 } else if (Add) {
583 if (Off != 0)
584 Expr = MCBinaryExpr::CreateAdd(Add, Off, *Ctx);
585 else
586 Expr = Add;
587 } else {
588 if (Off != 0)
589 Expr = Off;
590 else
591 Expr = MCConstantExpr::Create(0, *Ctx);
592 }
593
594 if (SymbolicOp.VariantKind == LLVMDisassembler_VariantKind_ARM_HI16)
595 MI.addOperand(MCOperand::CreateExpr(ARMMCExpr::CreateUpper16(Expr, *Ctx)));
596 else if (SymbolicOp.VariantKind == LLVMDisassembler_VariantKind_ARM_LO16)
597 MI.addOperand(MCOperand::CreateExpr(ARMMCExpr::CreateLower16(Expr, *Ctx)));
598 else if (SymbolicOp.VariantKind == LLVMDisassembler_VariantKind_None)
599 MI.addOperand(MCOperand::CreateExpr(Expr));
Jim Grosbach01817c32011-10-20 17:28:20 +0000600 else
Craig Topperbc219812012-02-07 02:50:20 +0000601 llvm_unreachable("bad SymbolicOp.VariantKind");
Kevin Enderby9e5887b2011-10-04 22:44:48 +0000602
603 return true;
604}
605
606/// tryAddingPcLoadReferenceComment - trys to add a comment as to what is being
607/// referenced by a load instruction with the base register that is the Pc.
608/// These can often be values in a literal pool near the Address of the
609/// instruction. The Address of the instruction and its immediate Value are
610/// used as a possible literal pool entry. The SymbolLookUp call back will
Sylvestre Ledruc8e41c52012-07-23 08:51:15 +0000611/// return the name of a symbol referenced by the literal pool's entry if
Kevin Enderby9e5887b2011-10-04 22:44:48 +0000612/// the referenced address is that of a symbol. Or it will return a pointer to
613/// a literal 'C' string if the referenced address of the literal pool's entry
614/// is an address into a section with 'C' string literals.
615static void tryAddingPcLoadReferenceComment(uint64_t Address, int Value,
Kevin Enderbyb80d5712012-02-23 18:18:17 +0000616 const void *Decoder) {
Kevin Enderby9e5887b2011-10-04 22:44:48 +0000617 const MCDisassembler *Dis = static_cast<const MCDisassembler*>(Decoder);
618 LLVMSymbolLookupCallback SymbolLookUp = Dis->getLLVMSymbolLookupCallback();
619 if (SymbolLookUp) {
620 void *DisInfo = Dis->getDisInfoBlock();
621 uint64_t ReferenceType;
622 ReferenceType = LLVMDisassembler_ReferenceType_In_PCrel_Load;
623 const char *ReferenceName;
624 (void)SymbolLookUp(DisInfo, Value, &ReferenceType, Address, &ReferenceName);
625 if(ReferenceType == LLVMDisassembler_ReferenceType_Out_LitPool_SymAddr ||
626 ReferenceType == LLVMDisassembler_ReferenceType_Out_LitPool_CstrAddr)
627 (*Dis->CommentStream) << "literal pool for: " << ReferenceName;
628 }
629}
630
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000631// Thumb1 instructions don't have explicit S bits. Rather, they
632// implicitly set CPSR. Since it's not represented in the encoding, the
633// auto-generated decoder won't inject the CPSR operand. We need to fix
634// that as a post-pass.
635static void AddThumb1SBit(MCInst &MI, bool InITBlock) {
636 const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000637 unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000638 MCInst::iterator I = MI.begin();
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000639 for (unsigned i = 0; i < NumOps; ++i, ++I) {
640 if (I == MI.end()) break;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000641 if (OpInfo[i].isOptionalDef() && OpInfo[i].RegClass == ARM::CCRRegClassID) {
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000642 if (i > 0 && OpInfo[i-1].isPredicate()) continue;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000643 MI.insert(I, MCOperand::CreateReg(InITBlock ? 0 : ARM::CPSR));
644 return;
645 }
646 }
647
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000648 MI.insert(I, MCOperand::CreateReg(InITBlock ? 0 : ARM::CPSR));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000649}
650
651// Most Thumb instructions don't have explicit predicates in the
652// encoding, but rather get their predicates from IT context. We need
653// to fix up the predicate operands using this context information as a
654// post-pass.
Owen Andersond2fc31b2011-09-08 22:42:49 +0000655MCDisassembler::DecodeStatus
656ThumbDisassembler::AddThumbPredicate(MCInst &MI) const {
Owen Anderson51f6a7a2011-09-09 21:48:23 +0000657 MCDisassembler::DecodeStatus S = Success;
658
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000659 // A few instructions actually have predicates encoded in them. Don't
660 // try to overwrite it if we're seeing one of those.
661 switch (MI.getOpcode()) {
662 case ARM::tBcc:
663 case ARM::t2Bcc:
Owen Andersond2fc31b2011-09-08 22:42:49 +0000664 case ARM::tCBZ:
665 case ARM::tCBNZ:
Owen Anderson9f666b52011-09-19 23:47:10 +0000666 case ARM::tCPS:
667 case ARM::t2CPS3p:
668 case ARM::t2CPS2p:
669 case ARM::t2CPS1p:
Owen Andersond9346fb2011-09-19 23:57:20 +0000670 case ARM::tMOVSr:
Owen Andersonc18e9402011-10-13 17:58:39 +0000671 case ARM::tSETEND:
Owen Anderson441462f2011-09-08 22:48:37 +0000672 // Some instructions (mostly conditional branches) are not
673 // allowed in IT blocks.
Richard Bartonf4478f92012-04-24 11:13:20 +0000674 if (ITBlock.instrInITBlock())
Owen Anderson51f6a7a2011-09-09 21:48:23 +0000675 S = SoftFail;
676 else
677 return Success;
678 break;
679 case ARM::tB:
680 case ARM::t2B:
Owen Anderson04c78772011-09-19 22:34:23 +0000681 case ARM::t2TBB:
682 case ARM::t2TBH:
Owen Anderson51f6a7a2011-09-09 21:48:23 +0000683 // Some instructions (mostly unconditional branches) can
684 // only appears at the end of, or outside of, an IT.
Richard Bartonf4478f92012-04-24 11:13:20 +0000685 if (ITBlock.instrInITBlock() && !ITBlock.instrLastInITBlock())
Owen Anderson51f6a7a2011-09-09 21:48:23 +0000686 S = SoftFail;
Owen Andersond2fc31b2011-09-08 22:42:49 +0000687 break;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000688 default:
689 break;
690 }
691
692 // If we're in an IT block, base the predicate on that. Otherwise,
693 // assume a predicate of AL.
694 unsigned CC;
Richard Bartonf4478f92012-04-24 11:13:20 +0000695 CC = ITBlock.getITCC();
696 if (CC == 0xF)
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000697 CC = ARMCC::AL;
Richard Bartonf4478f92012-04-24 11:13:20 +0000698 if (ITBlock.instrInITBlock())
699 ITBlock.advanceITState();
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000700
701 const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000702 unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000703 MCInst::iterator I = MI.begin();
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000704 for (unsigned i = 0; i < NumOps; ++i, ++I) {
705 if (I == MI.end()) break;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000706 if (OpInfo[i].isPredicate()) {
707 I = MI.insert(I, MCOperand::CreateImm(CC));
708 ++I;
709 if (CC == ARMCC::AL)
710 MI.insert(I, MCOperand::CreateReg(0));
711 else
712 MI.insert(I, MCOperand::CreateReg(ARM::CPSR));
Owen Anderson51f6a7a2011-09-09 21:48:23 +0000713 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000714 }
715 }
716
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000717 I = MI.insert(I, MCOperand::CreateImm(CC));
718 ++I;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000719 if (CC == ARMCC::AL)
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000720 MI.insert(I, MCOperand::CreateReg(0));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000721 else
Owen Anderson0aa38ab2011-08-17 18:14:48 +0000722 MI.insert(I, MCOperand::CreateReg(ARM::CPSR));
Owen Andersond2fc31b2011-09-08 22:42:49 +0000723
Owen Anderson51f6a7a2011-09-09 21:48:23 +0000724 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000725}
726
727// Thumb VFP instructions are a special case. Because we share their
728// encodings between ARM and Thumb modes, and they are predicable in ARM
729// mode, the auto-generated decoder will give them an (incorrect)
730// predicate operand. We need to rewrite these operands based on the IT
731// context as a post-pass.
732void ThumbDisassembler::UpdateThumbVFPPredicate(MCInst &MI) const {
733 unsigned CC;
Richard Bartonf4478f92012-04-24 11:13:20 +0000734 CC = ITBlock.getITCC();
735 if (ITBlock.instrInITBlock())
736 ITBlock.advanceITState();
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000737
738 const MCOperandInfo *OpInfo = ARMInsts[MI.getOpcode()].OpInfo;
739 MCInst::iterator I = MI.begin();
Owen Anderson12a1e3b2011-08-24 21:35:46 +0000740 unsigned short NumOps = ARMInsts[MI.getOpcode()].NumOperands;
741 for (unsigned i = 0; i < NumOps; ++i, ++I) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000742 if (OpInfo[i].isPredicate() ) {
743 I->setImm(CC);
744 ++I;
745 if (CC == ARMCC::AL)
746 I->setReg(0);
747 else
748 I->setReg(ARM::CPSR);
749 return;
750 }
751 }
752}
753
Owen Andersona6804442011-09-01 23:23:50 +0000754DecodeStatus ThumbDisassembler::getInstruction(MCInst &MI, uint64_t &Size,
Derek Schuffadef06a2012-02-29 01:09:06 +0000755 const MemoryObject &Region,
Jim Grosbachc4057822011-08-17 21:58:18 +0000756 uint64_t Address,
Owen Anderson98c5dda2011-09-15 23:38:46 +0000757 raw_ostream &os,
758 raw_ostream &cs) const {
Kevin Enderby9e5887b2011-10-04 22:44:48 +0000759 CommentStream = &cs;
760
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000761 uint8_t bytes[4];
762
James Molloya5d58562011-09-07 19:42:28 +0000763 assert((STI.getFeatureBits() & ARM::ModeThumb) &&
764 "Asked to disassemble in Thumb mode but Subtarget is in ARM mode!");
765
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000766 // We want to read exactly 2 bytes of data.
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000767 if (Region.readBytes(Address, 2, (uint8_t*)bytes, NULL) == -1) {
768 Size = 0;
James Molloyc047dca2011-09-01 18:02:14 +0000769 return MCDisassembler::Fail;
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000770 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000771
772 uint16_t insn16 = (bytes[1] << 8) | bytes[0];
Jim Grosbachfc1a1612012-08-14 19:06:05 +0000773 DecodeStatus result = decodeInstruction(DecoderTableThumb16, MI, insn16,
774 Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000775 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000776 Size = 2;
Owen Andersond2fc31b2011-09-08 22:42:49 +0000777 Check(result, AddThumbPredicate(MI));
Owen Anderson83e3f672011-08-17 17:44:15 +0000778 return result;
Owen Anderson16280302011-08-16 23:45:44 +0000779 }
780
781 MI.clear();
Jim Grosbachfc1a1612012-08-14 19:06:05 +0000782 result = decodeInstruction(DecoderTableThumbSBit16, MI, insn16,
783 Address, this, STI);
Owen Anderson16280302011-08-16 23:45:44 +0000784 if (result) {
785 Size = 2;
Richard Bartonf4478f92012-04-24 11:13:20 +0000786 bool InITBlock = ITBlock.instrInITBlock();
Owen Andersond2fc31b2011-09-08 22:42:49 +0000787 Check(result, AddThumbPredicate(MI));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000788 AddThumb1SBit(MI, InITBlock);
Owen Anderson83e3f672011-08-17 17:44:15 +0000789 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000790 }
791
792 MI.clear();
Jim Grosbachfc1a1612012-08-14 19:06:05 +0000793 result = decodeInstruction(DecoderTableThumb216, MI, insn16,
794 Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000795 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000796 Size = 2;
Owen Anderson7011eee2011-10-06 23:33:11 +0000797
798 // Nested IT blocks are UNPREDICTABLE. Must be checked before we add
799 // the Thumb predicate.
Richard Bartonf4478f92012-04-24 11:13:20 +0000800 if (MI.getOpcode() == ARM::t2IT && ITBlock.instrInITBlock())
Owen Anderson7011eee2011-10-06 23:33:11 +0000801 result = MCDisassembler::SoftFail;
802
Owen Andersond2fc31b2011-09-08 22:42:49 +0000803 Check(result, AddThumbPredicate(MI));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000804
805 // If we find an IT instruction, we need to parse its condition
806 // code and mask operands so that we can apply them correctly
807 // to the subsequent instructions.
808 if (MI.getOpcode() == ARM::t2IT) {
Owen Anderson34626ac2011-09-14 21:06:21 +0000809
Richard Bartonf4478f92012-04-24 11:13:20 +0000810 unsigned Firstcond = MI.getOperand(0).getImm();
Owen Andersoneaca9282011-08-30 22:58:27 +0000811 unsigned Mask = MI.getOperand(1).getImm();
Richard Bartonf4478f92012-04-24 11:13:20 +0000812 ITBlock.setITState(Firstcond, Mask);
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000813 }
814
Owen Anderson83e3f672011-08-17 17:44:15 +0000815 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000816 }
817
818 // We want to read exactly 4 bytes of data.
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000819 if (Region.readBytes(Address, 4, (uint8_t*)bytes, NULL) == -1) {
820 Size = 0;
James Molloyc047dca2011-09-01 18:02:14 +0000821 return MCDisassembler::Fail;
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000822 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000823
824 uint32_t insn32 = (bytes[3] << 8) |
825 (bytes[2] << 0) |
826 (bytes[1] << 24) |
827 (bytes[0] << 16);
828 MI.clear();
Jim Grosbachfc1a1612012-08-14 19:06:05 +0000829 result = decodeInstruction(DecoderTableThumb32, MI, insn32, Address,
830 this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000831 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000832 Size = 4;
Richard Bartonf4478f92012-04-24 11:13:20 +0000833 bool InITBlock = ITBlock.instrInITBlock();
Owen Andersond2fc31b2011-09-08 22:42:49 +0000834 Check(result, AddThumbPredicate(MI));
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000835 AddThumb1SBit(MI, InITBlock);
Owen Anderson83e3f672011-08-17 17:44:15 +0000836 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000837 }
838
839 MI.clear();
Jim Grosbachfc1a1612012-08-14 19:06:05 +0000840 result = decodeInstruction(DecoderTableThumb232, MI, insn32, Address,
841 this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000842 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000843 Size = 4;
Owen Andersond2fc31b2011-09-08 22:42:49 +0000844 Check(result, AddThumbPredicate(MI));
Owen Anderson83e3f672011-08-17 17:44:15 +0000845 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000846 }
847
848 MI.clear();
Jim Grosbachfc1a1612012-08-14 19:06:05 +0000849 result = decodeInstruction(DecoderTableVFP32, MI, insn32, Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000850 if (result != MCDisassembler::Fail) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000851 Size = 4;
852 UpdateThumbVFPPredicate(MI);
Owen Anderson83e3f672011-08-17 17:44:15 +0000853 return result;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000854 }
855
856 MI.clear();
Jim Grosbachfc1a1612012-08-14 19:06:05 +0000857 result = decodeInstruction(DecoderTableNEONDup32, MI, insn32, Address,
858 this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000859 if (result != MCDisassembler::Fail) {
Owen Andersonef2865a2011-08-15 23:38:54 +0000860 Size = 4;
Owen Andersond2fc31b2011-09-08 22:42:49 +0000861 Check(result, AddThumbPredicate(MI));
Owen Anderson83e3f672011-08-17 17:44:15 +0000862 return result;
Owen Andersonef2865a2011-08-15 23:38:54 +0000863 }
864
Jim Grosbachfc1a1612012-08-14 19:06:05 +0000865 if (fieldFromInstruction(insn32, 24, 8) == 0xF9) {
Owen Andersonef2865a2011-08-15 23:38:54 +0000866 MI.clear();
867 uint32_t NEONLdStInsn = insn32;
868 NEONLdStInsn &= 0xF0FFFFFF;
869 NEONLdStInsn |= 0x04000000;
Jim Grosbachfc1a1612012-08-14 19:06:05 +0000870 result = decodeInstruction(DecoderTableNEONLoadStore32, MI, NEONLdStInsn,
871 Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000872 if (result != MCDisassembler::Fail) {
Owen Andersonef2865a2011-08-15 23:38:54 +0000873 Size = 4;
Owen Andersond2fc31b2011-09-08 22:42:49 +0000874 Check(result, AddThumbPredicate(MI));
Owen Anderson83e3f672011-08-17 17:44:15 +0000875 return result;
Owen Andersonef2865a2011-08-15 23:38:54 +0000876 }
877 }
878
Jim Grosbachfc1a1612012-08-14 19:06:05 +0000879 if (fieldFromInstruction(insn32, 24, 4) == 0xF) {
Owen Andersonef2865a2011-08-15 23:38:54 +0000880 MI.clear();
Owen Anderson8533eba2011-08-10 19:01:10 +0000881 uint32_t NEONDataInsn = insn32;
882 NEONDataInsn &= 0xF0FFFFFF; // Clear bits 27-24
883 NEONDataInsn |= (NEONDataInsn & 0x10000000) >> 4; // Move bit 28 to bit 24
884 NEONDataInsn |= 0x12000000; // Set bits 28 and 25
Jim Grosbachfc1a1612012-08-14 19:06:05 +0000885 result = decodeInstruction(DecoderTableNEONData32, MI, NEONDataInsn,
886 Address, this, STI);
James Molloyc047dca2011-09-01 18:02:14 +0000887 if (result != MCDisassembler::Fail) {
Owen Anderson8533eba2011-08-10 19:01:10 +0000888 Size = 4;
Owen Andersond2fc31b2011-09-08 22:42:49 +0000889 Check(result, AddThumbPredicate(MI));
Owen Anderson83e3f672011-08-17 17:44:15 +0000890 return result;
Owen Anderson8533eba2011-08-10 19:01:10 +0000891 }
892 }
893
Benjamin Kramer86ce8522011-08-26 18:21:36 +0000894 Size = 0;
James Molloyc047dca2011-09-01 18:02:14 +0000895 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000896}
897
898
899extern "C" void LLVMInitializeARMDisassembler() {
900 TargetRegistry::RegisterMCDisassembler(TheARMTarget,
901 createARMDisassembler);
902 TargetRegistry::RegisterMCDisassembler(TheThumbTarget,
903 createThumbDisassembler);
904}
905
Craig Topperb78ca422012-03-11 07:16:55 +0000906static const uint16_t GPRDecoderTable[] = {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000907 ARM::R0, ARM::R1, ARM::R2, ARM::R3,
908 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
909 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
910 ARM::R12, ARM::SP, ARM::LR, ARM::PC
911};
912
Craig Topperc89c7442012-03-27 07:21:54 +0000913static DecodeStatus DecodeGPRRegisterClass(MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000914 uint64_t Address, const void *Decoder) {
915 if (RegNo > 15)
James Molloyc047dca2011-09-01 18:02:14 +0000916 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000917
918 unsigned Register = GPRDecoderTable[RegNo];
919 Inst.addOperand(MCOperand::CreateReg(Register));
James Molloyc047dca2011-09-01 18:02:14 +0000920 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000921}
922
Owen Andersona6804442011-09-01 23:23:50 +0000923static DecodeStatus
Craig Topperc89c7442012-03-27 07:21:54 +0000924DecodeGPRnopcRegisterClass(MCInst &Inst, unsigned RegNo,
Jim Grosbachc4057822011-08-17 21:58:18 +0000925 uint64_t Address, const void *Decoder) {
Silviu Baranga5c062ad2012-03-20 15:54:56 +0000926 DecodeStatus S = MCDisassembler::Success;
927
928 if (RegNo == 15)
929 S = MCDisassembler::SoftFail;
930
931 Check(S, DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder));
932
933 return S;
Owen Anderson51c98052011-08-09 22:48:45 +0000934}
935
Craig Topperc89c7442012-03-27 07:21:54 +0000936static DecodeStatus DecodetGPRRegisterClass(MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000937 uint64_t Address, const void *Decoder) {
938 if (RegNo > 7)
James Molloyc047dca2011-09-01 18:02:14 +0000939 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000940 return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
941}
942
Craig Topperc89c7442012-03-27 07:21:54 +0000943static DecodeStatus DecodetcGPRRegisterClass(MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000944 uint64_t Address, const void *Decoder) {
945 unsigned Register = 0;
946 switch (RegNo) {
947 case 0:
948 Register = ARM::R0;
949 break;
950 case 1:
951 Register = ARM::R1;
952 break;
953 case 2:
954 Register = ARM::R2;
955 break;
956 case 3:
957 Register = ARM::R3;
958 break;
959 case 9:
960 Register = ARM::R9;
961 break;
962 case 12:
963 Register = ARM::R12;
964 break;
965 default:
James Molloyc047dca2011-09-01 18:02:14 +0000966 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000967 }
968
969 Inst.addOperand(MCOperand::CreateReg(Register));
James Molloyc047dca2011-09-01 18:02:14 +0000970 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000971}
972
Craig Topperc89c7442012-03-27 07:21:54 +0000973static DecodeStatus DecoderGPRRegisterClass(MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000974 uint64_t Address, const void *Decoder) {
James Molloyc047dca2011-09-01 18:02:14 +0000975 if (RegNo == 13 || RegNo == 15) return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000976 return DecodeGPRRegisterClass(Inst, RegNo, Address, Decoder);
977}
978
Craig Topperb78ca422012-03-11 07:16:55 +0000979static const uint16_t SPRDecoderTable[] = {
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000980 ARM::S0, ARM::S1, ARM::S2, ARM::S3,
981 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
982 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
983 ARM::S12, ARM::S13, ARM::S14, ARM::S15,
984 ARM::S16, ARM::S17, ARM::S18, ARM::S19,
985 ARM::S20, ARM::S21, ARM::S22, ARM::S23,
986 ARM::S24, ARM::S25, ARM::S26, ARM::S27,
987 ARM::S28, ARM::S29, ARM::S30, ARM::S31
988};
989
Craig Topperc89c7442012-03-27 07:21:54 +0000990static DecodeStatus DecodeSPRRegisterClass(MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000991 uint64_t Address, const void *Decoder) {
992 if (RegNo > 31)
James Molloyc047dca2011-09-01 18:02:14 +0000993 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000994
995 unsigned Register = SPRDecoderTable[RegNo];
996 Inst.addOperand(MCOperand::CreateReg(Register));
James Molloyc047dca2011-09-01 18:02:14 +0000997 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000998}
999
Craig Topperb78ca422012-03-11 07:16:55 +00001000static const uint16_t DPRDecoderTable[] = {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001001 ARM::D0, ARM::D1, ARM::D2, ARM::D3,
1002 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
1003 ARM::D8, ARM::D9, ARM::D10, ARM::D11,
1004 ARM::D12, ARM::D13, ARM::D14, ARM::D15,
1005 ARM::D16, ARM::D17, ARM::D18, ARM::D19,
1006 ARM::D20, ARM::D21, ARM::D22, ARM::D23,
1007 ARM::D24, ARM::D25, ARM::D26, ARM::D27,
1008 ARM::D28, ARM::D29, ARM::D30, ARM::D31
1009};
1010
Craig Topperc89c7442012-03-27 07:21:54 +00001011static DecodeStatus DecodeDPRRegisterClass(MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001012 uint64_t Address, const void *Decoder) {
1013 if (RegNo > 31)
James Molloyc047dca2011-09-01 18:02:14 +00001014 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001015
1016 unsigned Register = DPRDecoderTable[RegNo];
1017 Inst.addOperand(MCOperand::CreateReg(Register));
James Molloyc047dca2011-09-01 18:02:14 +00001018 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001019}
1020
Craig Topperc89c7442012-03-27 07:21:54 +00001021static DecodeStatus DecodeDPR_8RegisterClass(MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001022 uint64_t Address, const void *Decoder) {
1023 if (RegNo > 7)
James Molloyc047dca2011-09-01 18:02:14 +00001024 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001025 return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
1026}
1027
Owen Andersona6804442011-09-01 23:23:50 +00001028static DecodeStatus
Craig Topperc89c7442012-03-27 07:21:54 +00001029DecodeDPR_VFP2RegisterClass(MCInst &Inst, unsigned RegNo,
Jim Grosbachc4057822011-08-17 21:58:18 +00001030 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001031 if (RegNo > 15)
James Molloyc047dca2011-09-01 18:02:14 +00001032 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001033 return DecodeDPRRegisterClass(Inst, RegNo, Address, Decoder);
1034}
1035
Craig Topperb78ca422012-03-11 07:16:55 +00001036static const uint16_t QPRDecoderTable[] = {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001037 ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
1038 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7,
1039 ARM::Q8, ARM::Q9, ARM::Q10, ARM::Q11,
1040 ARM::Q12, ARM::Q13, ARM::Q14, ARM::Q15
1041};
1042
1043
Craig Topperc89c7442012-03-27 07:21:54 +00001044static DecodeStatus DecodeQPRRegisterClass(MCInst &Inst, unsigned RegNo,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001045 uint64_t Address, const void *Decoder) {
1046 if (RegNo > 31)
James Molloyc047dca2011-09-01 18:02:14 +00001047 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001048 RegNo >>= 1;
1049
1050 unsigned Register = QPRDecoderTable[RegNo];
1051 Inst.addOperand(MCOperand::CreateReg(Register));
James Molloyc047dca2011-09-01 18:02:14 +00001052 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001053}
1054
Craig Topperb78ca422012-03-11 07:16:55 +00001055static const uint16_t DPairDecoderTable[] = {
Jim Grosbach28f08c92012-03-05 19:33:30 +00001056 ARM::Q0, ARM::D1_D2, ARM::Q1, ARM::D3_D4, ARM::Q2, ARM::D5_D6,
1057 ARM::Q3, ARM::D7_D8, ARM::Q4, ARM::D9_D10, ARM::Q5, ARM::D11_D12,
1058 ARM::Q6, ARM::D13_D14, ARM::Q7, ARM::D15_D16, ARM::Q8, ARM::D17_D18,
1059 ARM::Q9, ARM::D19_D20, ARM::Q10, ARM::D21_D22, ARM::Q11, ARM::D23_D24,
1060 ARM::Q12, ARM::D25_D26, ARM::Q13, ARM::D27_D28, ARM::Q14, ARM::D29_D30,
1061 ARM::Q15
1062};
1063
Craig Topperc89c7442012-03-27 07:21:54 +00001064static DecodeStatus DecodeDPairRegisterClass(MCInst &Inst, unsigned RegNo,
Jim Grosbach28f08c92012-03-05 19:33:30 +00001065 uint64_t Address, const void *Decoder) {
1066 if (RegNo > 30)
1067 return MCDisassembler::Fail;
1068
1069 unsigned Register = DPairDecoderTable[RegNo];
1070 Inst.addOperand(MCOperand::CreateReg(Register));
1071 return MCDisassembler::Success;
1072}
1073
Craig Topperb78ca422012-03-11 07:16:55 +00001074static const uint16_t DPairSpacedDecoderTable[] = {
Jim Grosbachc3384c92012-03-05 21:43:40 +00001075 ARM::D0_D2, ARM::D1_D3, ARM::D2_D4, ARM::D3_D5,
1076 ARM::D4_D6, ARM::D5_D7, ARM::D6_D8, ARM::D7_D9,
1077 ARM::D8_D10, ARM::D9_D11, ARM::D10_D12, ARM::D11_D13,
1078 ARM::D12_D14, ARM::D13_D15, ARM::D14_D16, ARM::D15_D17,
1079 ARM::D16_D18, ARM::D17_D19, ARM::D18_D20, ARM::D19_D21,
1080 ARM::D20_D22, ARM::D21_D23, ARM::D22_D24, ARM::D23_D25,
1081 ARM::D24_D26, ARM::D25_D27, ARM::D26_D28, ARM::D27_D29,
1082 ARM::D28_D30, ARM::D29_D31
1083};
1084
Craig Topperc89c7442012-03-27 07:21:54 +00001085static DecodeStatus DecodeDPairSpacedRegisterClass(MCInst &Inst,
Jim Grosbachc3384c92012-03-05 21:43:40 +00001086 unsigned RegNo,
1087 uint64_t Address,
1088 const void *Decoder) {
1089 if (RegNo > 29)
1090 return MCDisassembler::Fail;
1091
1092 unsigned Register = DPairSpacedDecoderTable[RegNo];
1093 Inst.addOperand(MCOperand::CreateReg(Register));
1094 return MCDisassembler::Success;
1095}
1096
Craig Topperc89c7442012-03-27 07:21:54 +00001097static DecodeStatus DecodePredicateOperand(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001098 uint64_t Address, const void *Decoder) {
James Molloyc047dca2011-09-01 18:02:14 +00001099 if (Val == 0xF) return MCDisassembler::Fail;
Owen Andersonbd9091c2011-08-09 21:07:45 +00001100 // AL predicate is not allowed on Thumb1 branches.
1101 if (Inst.getOpcode() == ARM::tBcc && Val == 0xE)
James Molloyc047dca2011-09-01 18:02:14 +00001102 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001103 Inst.addOperand(MCOperand::CreateImm(Val));
1104 if (Val == ARMCC::AL) {
1105 Inst.addOperand(MCOperand::CreateReg(0));
1106 } else
1107 Inst.addOperand(MCOperand::CreateReg(ARM::CPSR));
James Molloyc047dca2011-09-01 18:02:14 +00001108 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001109}
1110
Craig Topperc89c7442012-03-27 07:21:54 +00001111static DecodeStatus DecodeCCOutOperand(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001112 uint64_t Address, const void *Decoder) {
1113 if (Val)
1114 Inst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1115 else
1116 Inst.addOperand(MCOperand::CreateReg(0));
James Molloyc047dca2011-09-01 18:02:14 +00001117 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001118}
1119
Craig Topperc89c7442012-03-27 07:21:54 +00001120static DecodeStatus DecodeSOImmOperand(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001121 uint64_t Address, const void *Decoder) {
1122 uint32_t imm = Val & 0xFF;
1123 uint32_t rot = (Val & 0xF00) >> 7;
Eli Friedmanecb830e2011-10-13 23:36:06 +00001124 uint32_t rot_imm = (imm >> rot) | (imm << ((32-rot) & 0x1F));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001125 Inst.addOperand(MCOperand::CreateImm(rot_imm));
James Molloyc047dca2011-09-01 18:02:14 +00001126 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001127}
1128
Craig Topperc89c7442012-03-27 07:21:54 +00001129static DecodeStatus DecodeSORegImmOperand(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001130 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001131 DecodeStatus S = MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001132
Jim Grosbachfc1a1612012-08-14 19:06:05 +00001133 unsigned Rm = fieldFromInstruction(Val, 0, 4);
1134 unsigned type = fieldFromInstruction(Val, 5, 2);
1135 unsigned imm = fieldFromInstruction(Val, 7, 5);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001136
1137 // Register-immediate
Owen Andersona6804442011-09-01 23:23:50 +00001138 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
1139 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001140
1141 ARM_AM::ShiftOpc Shift = ARM_AM::lsl;
1142 switch (type) {
1143 case 0:
1144 Shift = ARM_AM::lsl;
1145 break;
1146 case 1:
1147 Shift = ARM_AM::lsr;
1148 break;
1149 case 2:
1150 Shift = ARM_AM::asr;
1151 break;
1152 case 3:
1153 Shift = ARM_AM::ror;
1154 break;
1155 }
1156
1157 if (Shift == ARM_AM::ror && imm == 0)
1158 Shift = ARM_AM::rrx;
1159
1160 unsigned Op = Shift | (imm << 3);
1161 Inst.addOperand(MCOperand::CreateImm(Op));
1162
Owen Anderson83e3f672011-08-17 17:44:15 +00001163 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001164}
1165
Craig Topperc89c7442012-03-27 07:21:54 +00001166static DecodeStatus DecodeSORegRegOperand(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001167 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001168 DecodeStatus S = MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001169
Jim Grosbachfc1a1612012-08-14 19:06:05 +00001170 unsigned Rm = fieldFromInstruction(Val, 0, 4);
1171 unsigned type = fieldFromInstruction(Val, 5, 2);
1172 unsigned Rs = fieldFromInstruction(Val, 8, 4);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001173
1174 // Register-register
Owen Andersona6804442011-09-01 23:23:50 +00001175 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
1176 return MCDisassembler::Fail;
1177 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rs, Address, Decoder)))
1178 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001179
1180 ARM_AM::ShiftOpc Shift = ARM_AM::lsl;
1181 switch (type) {
1182 case 0:
1183 Shift = ARM_AM::lsl;
1184 break;
1185 case 1:
1186 Shift = ARM_AM::lsr;
1187 break;
1188 case 2:
1189 Shift = ARM_AM::asr;
1190 break;
1191 case 3:
1192 Shift = ARM_AM::ror;
1193 break;
1194 }
1195
1196 Inst.addOperand(MCOperand::CreateImm(Shift));
1197
Owen Anderson83e3f672011-08-17 17:44:15 +00001198 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001199}
1200
Craig Topperc89c7442012-03-27 07:21:54 +00001201static DecodeStatus DecodeRegListOperand(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001202 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001203 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001204
Owen Anderson921d01a2011-09-09 23:13:33 +00001205 bool writebackLoad = false;
1206 unsigned writebackReg = 0;
1207 switch (Inst.getOpcode()) {
1208 default:
1209 break;
1210 case ARM::LDMIA_UPD:
1211 case ARM::LDMDB_UPD:
1212 case ARM::LDMIB_UPD:
1213 case ARM::LDMDA_UPD:
1214 case ARM::t2LDMIA_UPD:
1215 case ARM::t2LDMDB_UPD:
1216 writebackLoad = true;
1217 writebackReg = Inst.getOperand(0).getReg();
1218 break;
1219 }
1220
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001221 // Empty register lists are not allowed.
Owen Anderson244006d2011-11-02 17:46:18 +00001222 if (CountPopulation_32(Val) == 0) return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001223 for (unsigned i = 0; i < 16; ++i) {
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001224 if (Val & (1 << i)) {
Owen Andersona6804442011-09-01 23:23:50 +00001225 if (!Check(S, DecodeGPRRegisterClass(Inst, i, Address, Decoder)))
1226 return MCDisassembler::Fail;
Owen Anderson921d01a2011-09-09 23:13:33 +00001227 // Writeback not allowed if Rn is in the target list.
1228 if (writebackLoad && writebackReg == Inst.end()[-1].getReg())
1229 Check(S, MCDisassembler::SoftFail);
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001230 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001231 }
1232
Owen Anderson83e3f672011-08-17 17:44:15 +00001233 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001234}
1235
Craig Topperc89c7442012-03-27 07:21:54 +00001236static DecodeStatus DecodeSPRRegListOperand(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001237 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001238 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001239
Jim Grosbachfc1a1612012-08-14 19:06:05 +00001240 unsigned Vd = fieldFromInstruction(Val, 8, 5);
1241 unsigned regs = fieldFromInstruction(Val, 0, 8);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001242
Owen Andersona6804442011-09-01 23:23:50 +00001243 if (!Check(S, DecodeSPRRegisterClass(Inst, Vd, Address, Decoder)))
1244 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001245 for (unsigned i = 0; i < (regs - 1); ++i) {
Owen Andersona6804442011-09-01 23:23:50 +00001246 if (!Check(S, DecodeSPRRegisterClass(Inst, ++Vd, Address, Decoder)))
1247 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001248 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001249
Owen Anderson83e3f672011-08-17 17:44:15 +00001250 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001251}
1252
Craig Topperc89c7442012-03-27 07:21:54 +00001253static DecodeStatus DecodeDPRRegListOperand(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001254 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001255 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001256
Jim Grosbachfc1a1612012-08-14 19:06:05 +00001257 unsigned Vd = fieldFromInstruction(Val, 8, 5);
1258 unsigned regs = fieldFromInstruction(Val, 0, 8);
Silviu Barangab422d0b2012-05-03 16:38:40 +00001259
1260 regs = regs >> 1;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001261
Owen Andersona6804442011-09-01 23:23:50 +00001262 if (!Check(S, DecodeDPRRegisterClass(Inst, Vd, Address, Decoder)))
1263 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001264 for (unsigned i = 0; i < (regs - 1); ++i) {
Owen Andersona6804442011-09-01 23:23:50 +00001265 if (!Check(S, DecodeDPRRegisterClass(Inst, ++Vd, Address, Decoder)))
1266 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00001267 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001268
Owen Anderson83e3f672011-08-17 17:44:15 +00001269 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001270}
1271
Craig Topperc89c7442012-03-27 07:21:54 +00001272static DecodeStatus DecodeBitfieldMaskOperand(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001273 uint64_t Address, const void *Decoder) {
Owen Anderson10cbaab2011-08-10 17:36:48 +00001274 // This operand encodes a mask of contiguous zeros between a specified MSB
1275 // and LSB. To decode it, we create the mask of all bits MSB-and-lower,
1276 // the mask of all bits LSB-and-lower, and then xor them to create
Jim Grosbachc4057822011-08-17 21:58:18 +00001277 // the mask of that's all ones on [msb, lsb]. Finally we not it to
Owen Anderson10cbaab2011-08-10 17:36:48 +00001278 // create the final mask.
Jim Grosbachfc1a1612012-08-14 19:06:05 +00001279 unsigned msb = fieldFromInstruction(Val, 5, 5);
1280 unsigned lsb = fieldFromInstruction(Val, 0, 5);
Owen Anderson89db0f62011-09-16 22:29:48 +00001281
Owen Andersoncb775512011-09-16 23:30:01 +00001282 DecodeStatus S = MCDisassembler::Success;
1283 if (lsb > msb) Check(S, MCDisassembler::SoftFail);
1284
Owen Anderson8b227782011-09-16 23:04:48 +00001285 uint32_t msb_mask = 0xFFFFFFFF;
1286 if (msb != 31) msb_mask = (1U << (msb+1)) - 1;
1287 uint32_t lsb_mask = (1U << lsb) - 1;
Owen Anderson89db0f62011-09-16 22:29:48 +00001288
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001289 Inst.addOperand(MCOperand::CreateImm(~(msb_mask ^ lsb_mask)));
Owen Andersoncb775512011-09-16 23:30:01 +00001290 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001291}
1292
Craig Topperc89c7442012-03-27 07:21:54 +00001293static DecodeStatus DecodeCopMemInstruction(MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001294 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001295 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001296
Jim Grosbachfc1a1612012-08-14 19:06:05 +00001297 unsigned pred = fieldFromInstruction(Insn, 28, 4);
1298 unsigned CRd = fieldFromInstruction(Insn, 12, 4);
1299 unsigned coproc = fieldFromInstruction(Insn, 8, 4);
1300 unsigned imm = fieldFromInstruction(Insn, 0, 8);
1301 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
1302 unsigned U = fieldFromInstruction(Insn, 23, 1);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001303
1304 switch (Inst.getOpcode()) {
1305 case ARM::LDC_OFFSET:
1306 case ARM::LDC_PRE:
1307 case ARM::LDC_POST:
1308 case ARM::LDC_OPTION:
1309 case ARM::LDCL_OFFSET:
1310 case ARM::LDCL_PRE:
1311 case ARM::LDCL_POST:
1312 case ARM::LDCL_OPTION:
1313 case ARM::STC_OFFSET:
1314 case ARM::STC_PRE:
1315 case ARM::STC_POST:
1316 case ARM::STC_OPTION:
1317 case ARM::STCL_OFFSET:
1318 case ARM::STCL_PRE:
1319 case ARM::STCL_POST:
1320 case ARM::STCL_OPTION:
Owen Anderson8a83f712011-09-07 21:10:42 +00001321 case ARM::t2LDC_OFFSET:
1322 case ARM::t2LDC_PRE:
1323 case ARM::t2LDC_POST:
1324 case ARM::t2LDC_OPTION:
1325 case ARM::t2LDCL_OFFSET:
1326 case ARM::t2LDCL_PRE:
1327 case ARM::t2LDCL_POST:
1328 case ARM::t2LDCL_OPTION:
1329 case ARM::t2STC_OFFSET:
1330 case ARM::t2STC_PRE:
1331 case ARM::t2STC_POST:
1332 case ARM::t2STC_OPTION:
1333 case ARM::t2STCL_OFFSET:
1334 case ARM::t2STCL_PRE:
1335 case ARM::t2STCL_POST:
1336 case ARM::t2STCL_OPTION:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001337 if (coproc == 0xA || coproc == 0xB)
James Molloyc047dca2011-09-01 18:02:14 +00001338 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001339 break;
1340 default:
1341 break;
1342 }
1343
1344 Inst.addOperand(MCOperand::CreateImm(coproc));
1345 Inst.addOperand(MCOperand::CreateImm(CRd));
Owen Andersona6804442011-09-01 23:23:50 +00001346 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1347 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001348
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001349 switch (Inst.getOpcode()) {
Jim Grosbachc66e7af2011-10-12 20:54:17 +00001350 case ARM::t2LDC2_OFFSET:
1351 case ARM::t2LDC2L_OFFSET:
1352 case ARM::t2LDC2_PRE:
1353 case ARM::t2LDC2L_PRE:
Jim Grosbachc66e7af2011-10-12 20:54:17 +00001354 case ARM::t2STC2_OFFSET:
1355 case ARM::t2STC2L_OFFSET:
1356 case ARM::t2STC2_PRE:
1357 case ARM::t2STC2L_PRE:
Jim Grosbachc66e7af2011-10-12 20:54:17 +00001358 case ARM::LDC2_OFFSET:
1359 case ARM::LDC2L_OFFSET:
1360 case ARM::LDC2_PRE:
1361 case ARM::LDC2L_PRE:
Jim Grosbachc66e7af2011-10-12 20:54:17 +00001362 case ARM::STC2_OFFSET:
1363 case ARM::STC2L_OFFSET:
1364 case ARM::STC2_PRE:
1365 case ARM::STC2L_PRE:
Jim Grosbachc66e7af2011-10-12 20:54:17 +00001366 case ARM::t2LDC_OFFSET:
1367 case ARM::t2LDCL_OFFSET:
1368 case ARM::t2LDC_PRE:
1369 case ARM::t2LDCL_PRE:
Jim Grosbachc66e7af2011-10-12 20:54:17 +00001370 case ARM::t2STC_OFFSET:
1371 case ARM::t2STCL_OFFSET:
1372 case ARM::t2STC_PRE:
1373 case ARM::t2STCL_PRE:
Jim Grosbachc66e7af2011-10-12 20:54:17 +00001374 case ARM::LDC_OFFSET:
1375 case ARM::LDCL_OFFSET:
1376 case ARM::LDC_PRE:
1377 case ARM::LDCL_PRE:
Jim Grosbachc66e7af2011-10-12 20:54:17 +00001378 case ARM::STC_OFFSET:
1379 case ARM::STCL_OFFSET:
1380 case ARM::STC_PRE:
1381 case ARM::STCL_PRE:
Jim Grosbach81b29282011-10-12 21:59:02 +00001382 imm = ARM_AM::getAM5Opc(U ? ARM_AM::add : ARM_AM::sub, imm);
1383 Inst.addOperand(MCOperand::CreateImm(imm));
1384 break;
1385 case ARM::t2LDC2_POST:
1386 case ARM::t2LDC2L_POST:
1387 case ARM::t2STC2_POST:
1388 case ARM::t2STC2L_POST:
1389 case ARM::LDC2_POST:
1390 case ARM::LDC2L_POST:
1391 case ARM::STC2_POST:
1392 case ARM::STC2L_POST:
1393 case ARM::t2LDC_POST:
1394 case ARM::t2LDCL_POST:
1395 case ARM::t2STC_POST:
1396 case ARM::t2STCL_POST:
1397 case ARM::LDC_POST:
1398 case ARM::LDCL_POST:
Jim Grosbachc66e7af2011-10-12 20:54:17 +00001399 case ARM::STC_POST:
1400 case ARM::STCL_POST:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001401 imm |= U << 8;
Jim Grosbachc66e7af2011-10-12 20:54:17 +00001402 // fall through.
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001403 default:
Jim Grosbachc66e7af2011-10-12 20:54:17 +00001404 // The 'option' variant doesn't encode 'U' in the immediate since
1405 // the immediate is unsigned [0,255].
1406 Inst.addOperand(MCOperand::CreateImm(imm));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001407 break;
1408 }
1409
1410 switch (Inst.getOpcode()) {
1411 case ARM::LDC_OFFSET:
1412 case ARM::LDC_PRE:
1413 case ARM::LDC_POST:
1414 case ARM::LDC_OPTION:
1415 case ARM::LDCL_OFFSET:
1416 case ARM::LDCL_PRE:
1417 case ARM::LDCL_POST:
1418 case ARM::LDCL_OPTION:
1419 case ARM::STC_OFFSET:
1420 case ARM::STC_PRE:
1421 case ARM::STC_POST:
1422 case ARM::STC_OPTION:
1423 case ARM::STCL_OFFSET:
1424 case ARM::STCL_PRE:
1425 case ARM::STCL_POST:
1426 case ARM::STCL_OPTION:
Owen Andersona6804442011-09-01 23:23:50 +00001427 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1428 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001429 break;
1430 default:
1431 break;
1432 }
1433
Owen Anderson83e3f672011-08-17 17:44:15 +00001434 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001435}
1436
Owen Andersona6804442011-09-01 23:23:50 +00001437static DecodeStatus
Craig Topperc89c7442012-03-27 07:21:54 +00001438DecodeAddrMode2IdxInstruction(MCInst &Inst, unsigned Insn,
Jim Grosbachc4057822011-08-17 21:58:18 +00001439 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001440 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001441
Jim Grosbachfc1a1612012-08-14 19:06:05 +00001442 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
1443 unsigned Rt = fieldFromInstruction(Insn, 12, 4);
1444 unsigned Rm = fieldFromInstruction(Insn, 0, 4);
1445 unsigned imm = fieldFromInstruction(Insn, 0, 12);
1446 unsigned pred = fieldFromInstruction(Insn, 28, 4);
1447 unsigned reg = fieldFromInstruction(Insn, 25, 1);
1448 unsigned P = fieldFromInstruction(Insn, 24, 1);
1449 unsigned W = fieldFromInstruction(Insn, 21, 1);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001450
1451 // On stores, the writeback operand precedes Rt.
1452 switch (Inst.getOpcode()) {
1453 case ARM::STR_POST_IMM:
1454 case ARM::STR_POST_REG:
Owen Anderson508e1d32011-08-11 20:47:56 +00001455 case ARM::STRB_POST_IMM:
1456 case ARM::STRB_POST_REG:
Jim Grosbach342ebd52011-08-11 22:18:00 +00001457 case ARM::STRT_POST_REG:
1458 case ARM::STRT_POST_IMM:
Jim Grosbach10348e72011-08-11 20:04:56 +00001459 case ARM::STRBT_POST_REG:
1460 case ARM::STRBT_POST_IMM:
Owen Andersona6804442011-09-01 23:23:50 +00001461 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1462 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001463 break;
1464 default:
1465 break;
1466 }
1467
Owen Andersona6804442011-09-01 23:23:50 +00001468 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
1469 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001470
1471 // On loads, the writeback operand comes after Rt.
1472 switch (Inst.getOpcode()) {
1473 case ARM::LDR_POST_IMM:
1474 case ARM::LDR_POST_REG:
Owen Anderson508e1d32011-08-11 20:47:56 +00001475 case ARM::LDRB_POST_IMM:
1476 case ARM::LDRB_POST_REG:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001477 case ARM::LDRBT_POST_REG:
1478 case ARM::LDRBT_POST_IMM:
Jim Grosbach59999262011-08-10 23:43:54 +00001479 case ARM::LDRT_POST_REG:
1480 case ARM::LDRT_POST_IMM:
Owen Andersona6804442011-09-01 23:23:50 +00001481 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1482 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001483 break;
1484 default:
1485 break;
1486 }
1487
Owen Andersona6804442011-09-01 23:23:50 +00001488 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1489 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001490
1491 ARM_AM::AddrOpc Op = ARM_AM::add;
Jim Grosbachfc1a1612012-08-14 19:06:05 +00001492 if (!fieldFromInstruction(Insn, 23, 1))
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001493 Op = ARM_AM::sub;
1494
1495 bool writeback = (P == 0) || (W == 1);
1496 unsigned idx_mode = 0;
1497 if (P && writeback)
1498 idx_mode = ARMII::IndexModePre;
1499 else if (!P && writeback)
1500 idx_mode = ARMII::IndexModePost;
1501
Owen Andersona6804442011-09-01 23:23:50 +00001502 if (writeback && (Rn == 15 || Rn == Rt))
1503 S = MCDisassembler::SoftFail; // UNPREDICTABLE
Owen Anderson71156a62011-08-11 19:00:18 +00001504
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001505 if (reg) {
Owen Andersona6804442011-09-01 23:23:50 +00001506 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
1507 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001508 ARM_AM::ShiftOpc Opc = ARM_AM::lsl;
Jim Grosbachfc1a1612012-08-14 19:06:05 +00001509 switch( fieldFromInstruction(Insn, 5, 2)) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001510 case 0:
1511 Opc = ARM_AM::lsl;
1512 break;
1513 case 1:
1514 Opc = ARM_AM::lsr;
1515 break;
1516 case 2:
1517 Opc = ARM_AM::asr;
1518 break;
1519 case 3:
1520 Opc = ARM_AM::ror;
1521 break;
1522 default:
James Molloyc047dca2011-09-01 18:02:14 +00001523 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001524 }
Jim Grosbachfc1a1612012-08-14 19:06:05 +00001525 unsigned amt = fieldFromInstruction(Insn, 7, 5);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001526 unsigned imm = ARM_AM::getAM2Opc(Op, amt, Opc, idx_mode);
1527
1528 Inst.addOperand(MCOperand::CreateImm(imm));
1529 } else {
1530 Inst.addOperand(MCOperand::CreateReg(0));
1531 unsigned tmp = ARM_AM::getAM2Opc(Op, imm, ARM_AM::lsl, idx_mode);
1532 Inst.addOperand(MCOperand::CreateImm(tmp));
1533 }
1534
Owen Andersona6804442011-09-01 23:23:50 +00001535 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1536 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001537
Owen Anderson83e3f672011-08-17 17:44:15 +00001538 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001539}
1540
Craig Topperc89c7442012-03-27 07:21:54 +00001541static DecodeStatus DecodeSORegMemOperand(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001542 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001543 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001544
Jim Grosbachfc1a1612012-08-14 19:06:05 +00001545 unsigned Rn = fieldFromInstruction(Val, 13, 4);
1546 unsigned Rm = fieldFromInstruction(Val, 0, 4);
1547 unsigned type = fieldFromInstruction(Val, 5, 2);
1548 unsigned imm = fieldFromInstruction(Val, 7, 5);
1549 unsigned U = fieldFromInstruction(Val, 12, 1);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001550
Owen Anderson51157d22011-08-09 21:38:14 +00001551 ARM_AM::ShiftOpc ShOp = ARM_AM::lsl;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001552 switch (type) {
1553 case 0:
1554 ShOp = ARM_AM::lsl;
1555 break;
1556 case 1:
1557 ShOp = ARM_AM::lsr;
1558 break;
1559 case 2:
1560 ShOp = ARM_AM::asr;
1561 break;
1562 case 3:
1563 ShOp = ARM_AM::ror;
1564 break;
1565 }
1566
Owen Andersona6804442011-09-01 23:23:50 +00001567 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1568 return MCDisassembler::Fail;
1569 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
1570 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001571 unsigned shift;
1572 if (U)
1573 shift = ARM_AM::getAM2Opc(ARM_AM::add, imm, ShOp);
1574 else
1575 shift = ARM_AM::getAM2Opc(ARM_AM::sub, imm, ShOp);
1576 Inst.addOperand(MCOperand::CreateImm(shift));
1577
Owen Anderson83e3f672011-08-17 17:44:15 +00001578 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001579}
1580
Owen Andersona6804442011-09-01 23:23:50 +00001581static DecodeStatus
Craig Topperc89c7442012-03-27 07:21:54 +00001582DecodeAddrMode3Instruction(MCInst &Inst, unsigned Insn,
Jim Grosbachc4057822011-08-17 21:58:18 +00001583 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001584 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001585
Jim Grosbachfc1a1612012-08-14 19:06:05 +00001586 unsigned Rt = fieldFromInstruction(Insn, 12, 4);
1587 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
1588 unsigned Rm = fieldFromInstruction(Insn, 0, 4);
1589 unsigned type = fieldFromInstruction(Insn, 22, 1);
1590 unsigned imm = fieldFromInstruction(Insn, 8, 4);
1591 unsigned U = ((~fieldFromInstruction(Insn, 23, 1)) & 1) << 8;
1592 unsigned pred = fieldFromInstruction(Insn, 28, 4);
1593 unsigned W = fieldFromInstruction(Insn, 21, 1);
1594 unsigned P = fieldFromInstruction(Insn, 24, 1);
Silviu Baranga6fe310e2012-03-22 14:14:49 +00001595 unsigned Rt2 = Rt + 1;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001596
1597 bool writeback = (W == 1) | (P == 0);
Owen Andersonc537f3b2011-08-15 20:51:32 +00001598
1599 // For {LD,ST}RD, Rt must be even, else undefined.
1600 switch (Inst.getOpcode()) {
1601 case ARM::STRD:
1602 case ARM::STRD_PRE:
1603 case ARM::STRD_POST:
1604 case ARM::LDRD:
1605 case ARM::LDRD_PRE:
1606 case ARM::LDRD_POST:
Silviu Baranga6fe310e2012-03-22 14:14:49 +00001607 if (Rt & 0x1) S = MCDisassembler::SoftFail;
1608 break;
1609 default:
1610 break;
1611 }
1612 switch (Inst.getOpcode()) {
1613 case ARM::STRD:
1614 case ARM::STRD_PRE:
1615 case ARM::STRD_POST:
1616 if (P == 0 && W == 1)
1617 S = MCDisassembler::SoftFail;
1618
1619 if (writeback && (Rn == 15 || Rn == Rt || Rn == Rt2))
1620 S = MCDisassembler::SoftFail;
1621 if (type && Rm == 15)
1622 S = MCDisassembler::SoftFail;
1623 if (Rt2 == 15)
1624 S = MCDisassembler::SoftFail;
Jim Grosbachfc1a1612012-08-14 19:06:05 +00001625 if (!type && fieldFromInstruction(Insn, 8, 4))
Silviu Baranga6fe310e2012-03-22 14:14:49 +00001626 S = MCDisassembler::SoftFail;
1627 break;
1628 case ARM::STRH:
1629 case ARM::STRH_PRE:
1630 case ARM::STRH_POST:
1631 if (Rt == 15)
1632 S = MCDisassembler::SoftFail;
1633 if (writeback && (Rn == 15 || Rn == Rt))
1634 S = MCDisassembler::SoftFail;
1635 if (!type && Rm == 15)
1636 S = MCDisassembler::SoftFail;
1637 break;
1638 case ARM::LDRD:
1639 case ARM::LDRD_PRE:
1640 case ARM::LDRD_POST:
1641 if (type && Rn == 15){
1642 if (Rt2 == 15)
1643 S = MCDisassembler::SoftFail;
1644 break;
1645 }
1646 if (P == 0 && W == 1)
1647 S = MCDisassembler::SoftFail;
1648 if (!type && (Rt2 == 15 || Rm == 15 || Rm == Rt || Rm == Rt2))
1649 S = MCDisassembler::SoftFail;
1650 if (!type && writeback && Rn == 15)
1651 S = MCDisassembler::SoftFail;
1652 if (writeback && (Rn == Rt || Rn == Rt2))
1653 S = MCDisassembler::SoftFail;
1654 break;
1655 case ARM::LDRH:
1656 case ARM::LDRH_PRE:
1657 case ARM::LDRH_POST:
1658 if (type && Rn == 15){
1659 if (Rt == 15)
1660 S = MCDisassembler::SoftFail;
1661 break;
1662 }
1663 if (Rt == 15)
1664 S = MCDisassembler::SoftFail;
1665 if (!type && Rm == 15)
1666 S = MCDisassembler::SoftFail;
1667 if (!type && writeback && (Rn == 15 || Rn == Rt))
1668 S = MCDisassembler::SoftFail;
1669 break;
1670 case ARM::LDRSH:
1671 case ARM::LDRSH_PRE:
1672 case ARM::LDRSH_POST:
1673 case ARM::LDRSB:
1674 case ARM::LDRSB_PRE:
1675 case ARM::LDRSB_POST:
1676 if (type && Rn == 15){
1677 if (Rt == 15)
1678 S = MCDisassembler::SoftFail;
1679 break;
1680 }
1681 if (type && (Rt == 15 || (writeback && Rn == Rt)))
1682 S = MCDisassembler::SoftFail;
1683 if (!type && (Rt == 15 || Rm == 15))
1684 S = MCDisassembler::SoftFail;
1685 if (!type && writeback && (Rn == 15 || Rn == Rt))
1686 S = MCDisassembler::SoftFail;
Owen Andersonc537f3b2011-08-15 20:51:32 +00001687 break;
Owen Andersona6804442011-09-01 23:23:50 +00001688 default:
1689 break;
Owen Andersonc537f3b2011-08-15 20:51:32 +00001690 }
1691
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001692 if (writeback) { // Writeback
1693 if (P)
1694 U |= ARMII::IndexModePre << 9;
1695 else
1696 U |= ARMII::IndexModePost << 9;
1697
1698 // On stores, the writeback operand precedes Rt.
1699 switch (Inst.getOpcode()) {
1700 case ARM::STRD:
1701 case ARM::STRD_PRE:
1702 case ARM::STRD_POST:
Owen Anderson79628e92011-08-12 20:02:50 +00001703 case ARM::STRH:
1704 case ARM::STRH_PRE:
1705 case ARM::STRH_POST:
Owen Andersona6804442011-09-01 23:23:50 +00001706 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1707 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001708 break;
1709 default:
1710 break;
1711 }
1712 }
1713
Owen Andersona6804442011-09-01 23:23:50 +00001714 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
1715 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001716 switch (Inst.getOpcode()) {
1717 case ARM::STRD:
1718 case ARM::STRD_PRE:
1719 case ARM::STRD_POST:
1720 case ARM::LDRD:
1721 case ARM::LDRD_PRE:
1722 case ARM::LDRD_POST:
Owen Andersona6804442011-09-01 23:23:50 +00001723 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder)))
1724 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001725 break;
1726 default:
1727 break;
1728 }
1729
1730 if (writeback) {
1731 // On loads, the writeback operand comes after Rt.
1732 switch (Inst.getOpcode()) {
1733 case ARM::LDRD:
1734 case ARM::LDRD_PRE:
1735 case ARM::LDRD_POST:
Owen Anderson0d094992011-08-12 20:36:11 +00001736 case ARM::LDRH:
1737 case ARM::LDRH_PRE:
1738 case ARM::LDRH_POST:
1739 case ARM::LDRSH:
1740 case ARM::LDRSH_PRE:
1741 case ARM::LDRSH_POST:
1742 case ARM::LDRSB:
1743 case ARM::LDRSB_PRE:
1744 case ARM::LDRSB_POST:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001745 case ARM::LDRHTr:
1746 case ARM::LDRSBTr:
Owen Andersona6804442011-09-01 23:23:50 +00001747 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1748 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001749 break;
1750 default:
1751 break;
1752 }
1753 }
1754
Owen Andersona6804442011-09-01 23:23:50 +00001755 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1756 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001757
1758 if (type) {
1759 Inst.addOperand(MCOperand::CreateReg(0));
1760 Inst.addOperand(MCOperand::CreateImm(U | (imm << 4) | Rm));
1761 } else {
Owen Andersona6804442011-09-01 23:23:50 +00001762 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
1763 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001764 Inst.addOperand(MCOperand::CreateImm(U));
1765 }
1766
Owen Andersona6804442011-09-01 23:23:50 +00001767 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1768 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001769
Owen Anderson83e3f672011-08-17 17:44:15 +00001770 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001771}
1772
Craig Topperc89c7442012-03-27 07:21:54 +00001773static DecodeStatus DecodeRFEInstruction(MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001774 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001775 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001776
Jim Grosbachfc1a1612012-08-14 19:06:05 +00001777 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
1778 unsigned mode = fieldFromInstruction(Insn, 23, 2);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001779
1780 switch (mode) {
1781 case 0:
1782 mode = ARM_AM::da;
1783 break;
1784 case 1:
1785 mode = ARM_AM::ia;
1786 break;
1787 case 2:
1788 mode = ARM_AM::db;
1789 break;
1790 case 3:
1791 mode = ARM_AM::ib;
1792 break;
1793 }
1794
1795 Inst.addOperand(MCOperand::CreateImm(mode));
Owen Andersona6804442011-09-01 23:23:50 +00001796 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1797 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001798
Owen Anderson83e3f672011-08-17 17:44:15 +00001799 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001800}
1801
Craig Topperc89c7442012-03-27 07:21:54 +00001802static DecodeStatus DecodeMemMultipleWritebackInstruction(MCInst &Inst,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001803 unsigned Insn,
1804 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00001805 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00001806
Jim Grosbachfc1a1612012-08-14 19:06:05 +00001807 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
1808 unsigned pred = fieldFromInstruction(Insn, 28, 4);
1809 unsigned reglist = fieldFromInstruction(Insn, 0, 16);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001810
1811 if (pred == 0xF) {
1812 switch (Inst.getOpcode()) {
Owen Anderson846dd952011-08-18 22:31:17 +00001813 case ARM::LDMDA:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001814 Inst.setOpcode(ARM::RFEDA);
1815 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001816 case ARM::LDMDA_UPD:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001817 Inst.setOpcode(ARM::RFEDA_UPD);
1818 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001819 case ARM::LDMDB:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001820 Inst.setOpcode(ARM::RFEDB);
1821 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001822 case ARM::LDMDB_UPD:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001823 Inst.setOpcode(ARM::RFEDB_UPD);
1824 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001825 case ARM::LDMIA:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001826 Inst.setOpcode(ARM::RFEIA);
1827 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001828 case ARM::LDMIA_UPD:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001829 Inst.setOpcode(ARM::RFEIA_UPD);
1830 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001831 case ARM::LDMIB:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001832 Inst.setOpcode(ARM::RFEIB);
1833 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001834 case ARM::LDMIB_UPD:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001835 Inst.setOpcode(ARM::RFEIB_UPD);
1836 break;
Owen Anderson846dd952011-08-18 22:31:17 +00001837 case ARM::STMDA:
1838 Inst.setOpcode(ARM::SRSDA);
1839 break;
1840 case ARM::STMDA_UPD:
1841 Inst.setOpcode(ARM::SRSDA_UPD);
1842 break;
1843 case ARM::STMDB:
1844 Inst.setOpcode(ARM::SRSDB);
1845 break;
1846 case ARM::STMDB_UPD:
1847 Inst.setOpcode(ARM::SRSDB_UPD);
1848 break;
1849 case ARM::STMIA:
1850 Inst.setOpcode(ARM::SRSIA);
1851 break;
1852 case ARM::STMIA_UPD:
1853 Inst.setOpcode(ARM::SRSIA_UPD);
1854 break;
1855 case ARM::STMIB:
1856 Inst.setOpcode(ARM::SRSIB);
1857 break;
1858 case ARM::STMIB_UPD:
1859 Inst.setOpcode(ARM::SRSIB_UPD);
1860 break;
1861 default:
James Molloyc047dca2011-09-01 18:02:14 +00001862 if (!Check(S, MCDisassembler::Fail)) return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001863 }
Owen Anderson846dd952011-08-18 22:31:17 +00001864
1865 // For stores (which become SRS's, the only operand is the mode.
Jim Grosbachfc1a1612012-08-14 19:06:05 +00001866 if (fieldFromInstruction(Insn, 20, 1) == 0) {
Owen Anderson846dd952011-08-18 22:31:17 +00001867 Inst.addOperand(
Jim Grosbachfc1a1612012-08-14 19:06:05 +00001868 MCOperand::CreateImm(fieldFromInstruction(Insn, 0, 4)));
Owen Anderson846dd952011-08-18 22:31:17 +00001869 return S;
1870 }
1871
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001872 return DecodeRFEInstruction(Inst, Insn, Address, Decoder);
1873 }
1874
Owen Andersona6804442011-09-01 23:23:50 +00001875 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1876 return MCDisassembler::Fail;
1877 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
1878 return MCDisassembler::Fail; // Tied
1879 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
1880 return MCDisassembler::Fail;
1881 if (!Check(S, DecodeRegListOperand(Inst, reglist, Address, Decoder)))
1882 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001883
Owen Anderson83e3f672011-08-17 17:44:15 +00001884 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001885}
1886
Craig Topperc89c7442012-03-27 07:21:54 +00001887static DecodeStatus DecodeCPSInstruction(MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001888 uint64_t Address, const void *Decoder) {
Jim Grosbachfc1a1612012-08-14 19:06:05 +00001889 unsigned imod = fieldFromInstruction(Insn, 18, 2);
1890 unsigned M = fieldFromInstruction(Insn, 17, 1);
1891 unsigned iflags = fieldFromInstruction(Insn, 6, 3);
1892 unsigned mode = fieldFromInstruction(Insn, 0, 5);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001893
Owen Andersona6804442011-09-01 23:23:50 +00001894 DecodeStatus S = MCDisassembler::Success;
Owen Anderson35008c22011-08-09 23:05:39 +00001895
Owen Anderson14090bf2011-08-18 22:11:02 +00001896 // imod == '01' --> UNPREDICTABLE
1897 // NOTE: Even though this is technically UNPREDICTABLE, we choose to
1898 // return failure here. The '01' imod value is unprintable, so there's
1899 // nothing useful we could do even if we returned UNPREDICTABLE.
1900
James Molloyc047dca2011-09-01 18:02:14 +00001901 if (imod == 1) return MCDisassembler::Fail;
Owen Anderson14090bf2011-08-18 22:11:02 +00001902
1903 if (imod && M) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001904 Inst.setOpcode(ARM::CPS3p);
1905 Inst.addOperand(MCOperand::CreateImm(imod));
1906 Inst.addOperand(MCOperand::CreateImm(iflags));
1907 Inst.addOperand(MCOperand::CreateImm(mode));
Owen Anderson14090bf2011-08-18 22:11:02 +00001908 } else if (imod && !M) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001909 Inst.setOpcode(ARM::CPS2p);
1910 Inst.addOperand(MCOperand::CreateImm(imod));
1911 Inst.addOperand(MCOperand::CreateImm(iflags));
James Molloyc047dca2011-09-01 18:02:14 +00001912 if (mode) S = MCDisassembler::SoftFail;
Owen Anderson14090bf2011-08-18 22:11:02 +00001913 } else if (!imod && M) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001914 Inst.setOpcode(ARM::CPS1p);
1915 Inst.addOperand(MCOperand::CreateImm(mode));
James Molloyc047dca2011-09-01 18:02:14 +00001916 if (iflags) S = MCDisassembler::SoftFail;
Owen Anderson1dd56f02011-08-18 22:15:25 +00001917 } else {
Owen Anderson14090bf2011-08-18 22:11:02 +00001918 // imod == '00' && M == '0' --> UNPREDICTABLE
Owen Anderson1dd56f02011-08-18 22:15:25 +00001919 Inst.setOpcode(ARM::CPS1p);
1920 Inst.addOperand(MCOperand::CreateImm(mode));
James Molloyc047dca2011-09-01 18:02:14 +00001921 S = MCDisassembler::SoftFail;
Owen Anderson1dd56f02011-08-18 22:15:25 +00001922 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001923
Owen Anderson14090bf2011-08-18 22:11:02 +00001924 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001925}
1926
Craig Topperc89c7442012-03-27 07:21:54 +00001927static DecodeStatus DecodeT2CPSInstruction(MCInst &Inst, unsigned Insn,
Owen Anderson6153a032011-08-23 17:45:18 +00001928 uint64_t Address, const void *Decoder) {
Jim Grosbachfc1a1612012-08-14 19:06:05 +00001929 unsigned imod = fieldFromInstruction(Insn, 9, 2);
1930 unsigned M = fieldFromInstruction(Insn, 8, 1);
1931 unsigned iflags = fieldFromInstruction(Insn, 5, 3);
1932 unsigned mode = fieldFromInstruction(Insn, 0, 5);
Owen Anderson6153a032011-08-23 17:45:18 +00001933
Owen Andersona6804442011-09-01 23:23:50 +00001934 DecodeStatus S = MCDisassembler::Success;
Owen Anderson6153a032011-08-23 17:45:18 +00001935
1936 // imod == '01' --> UNPREDICTABLE
1937 // NOTE: Even though this is technically UNPREDICTABLE, we choose to
1938 // return failure here. The '01' imod value is unprintable, so there's
1939 // nothing useful we could do even if we returned UNPREDICTABLE.
1940
James Molloyc047dca2011-09-01 18:02:14 +00001941 if (imod == 1) return MCDisassembler::Fail;
Owen Anderson6153a032011-08-23 17:45:18 +00001942
1943 if (imod && M) {
1944 Inst.setOpcode(ARM::t2CPS3p);
1945 Inst.addOperand(MCOperand::CreateImm(imod));
1946 Inst.addOperand(MCOperand::CreateImm(iflags));
1947 Inst.addOperand(MCOperand::CreateImm(mode));
1948 } else if (imod && !M) {
1949 Inst.setOpcode(ARM::t2CPS2p);
1950 Inst.addOperand(MCOperand::CreateImm(imod));
1951 Inst.addOperand(MCOperand::CreateImm(iflags));
James Molloyc047dca2011-09-01 18:02:14 +00001952 if (mode) S = MCDisassembler::SoftFail;
Owen Anderson6153a032011-08-23 17:45:18 +00001953 } else if (!imod && M) {
1954 Inst.setOpcode(ARM::t2CPS1p);
1955 Inst.addOperand(MCOperand::CreateImm(mode));
James Molloyc047dca2011-09-01 18:02:14 +00001956 if (iflags) S = MCDisassembler::SoftFail;
Owen Anderson6153a032011-08-23 17:45:18 +00001957 } else {
1958 // imod == '00' && M == '0' --> UNPREDICTABLE
1959 Inst.setOpcode(ARM::t2CPS1p);
1960 Inst.addOperand(MCOperand::CreateImm(mode));
James Molloyc047dca2011-09-01 18:02:14 +00001961 S = MCDisassembler::SoftFail;
Owen Anderson6153a032011-08-23 17:45:18 +00001962 }
1963
1964 return S;
1965}
1966
Craig Topperc89c7442012-03-27 07:21:54 +00001967static DecodeStatus DecodeT2MOVTWInstruction(MCInst &Inst, unsigned Insn,
Kevin Enderby9e5887b2011-10-04 22:44:48 +00001968 uint64_t Address, const void *Decoder) {
1969 DecodeStatus S = MCDisassembler::Success;
1970
Jim Grosbachfc1a1612012-08-14 19:06:05 +00001971 unsigned Rd = fieldFromInstruction(Insn, 8, 4);
Kevin Enderby9e5887b2011-10-04 22:44:48 +00001972 unsigned imm = 0;
1973
Jim Grosbachfc1a1612012-08-14 19:06:05 +00001974 imm |= (fieldFromInstruction(Insn, 0, 8) << 0);
1975 imm |= (fieldFromInstruction(Insn, 12, 3) << 8);
1976 imm |= (fieldFromInstruction(Insn, 16, 4) << 12);
1977 imm |= (fieldFromInstruction(Insn, 26, 1) << 11);
Kevin Enderby9e5887b2011-10-04 22:44:48 +00001978
1979 if (Inst.getOpcode() == ARM::t2MOVTi16)
1980 if (!Check(S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder)))
1981 return MCDisassembler::Fail;
1982 if (!Check(S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder)))
1983 return MCDisassembler::Fail;
1984
1985 if (!tryAddingSymbolicOperand(Address, imm, false, 4, Inst, Decoder))
1986 Inst.addOperand(MCOperand::CreateImm(imm));
1987
1988 return S;
1989}
1990
Craig Topperc89c7442012-03-27 07:21:54 +00001991static DecodeStatus DecodeArmMOVTWInstruction(MCInst &Inst, unsigned Insn,
Kevin Enderby9e5887b2011-10-04 22:44:48 +00001992 uint64_t Address, const void *Decoder) {
1993 DecodeStatus S = MCDisassembler::Success;
1994
Jim Grosbachfc1a1612012-08-14 19:06:05 +00001995 unsigned Rd = fieldFromInstruction(Insn, 12, 4);
1996 unsigned pred = fieldFromInstruction(Insn, 28, 4);
Kevin Enderby9e5887b2011-10-04 22:44:48 +00001997 unsigned imm = 0;
1998
Jim Grosbachfc1a1612012-08-14 19:06:05 +00001999 imm |= (fieldFromInstruction(Insn, 0, 12) << 0);
2000 imm |= (fieldFromInstruction(Insn, 16, 4) << 12);
Kevin Enderby9e5887b2011-10-04 22:44:48 +00002001
2002 if (Inst.getOpcode() == ARM::MOVTi16)
2003 if (!Check(S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder)))
2004 return MCDisassembler::Fail;
2005 if (!Check(S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder)))
2006 return MCDisassembler::Fail;
2007
2008 if (!tryAddingSymbolicOperand(Address, imm, false, 4, Inst, Decoder))
2009 Inst.addOperand(MCOperand::CreateImm(imm));
2010
2011 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2012 return MCDisassembler::Fail;
2013
2014 return S;
2015}
Owen Anderson6153a032011-08-23 17:45:18 +00002016
Craig Topperc89c7442012-03-27 07:21:54 +00002017static DecodeStatus DecodeSMLAInstruction(MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002018 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002019 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002020
Jim Grosbachfc1a1612012-08-14 19:06:05 +00002021 unsigned Rd = fieldFromInstruction(Insn, 16, 4);
2022 unsigned Rn = fieldFromInstruction(Insn, 0, 4);
2023 unsigned Rm = fieldFromInstruction(Insn, 8, 4);
2024 unsigned Ra = fieldFromInstruction(Insn, 12, 4);
2025 unsigned pred = fieldFromInstruction(Insn, 28, 4);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002026
2027 if (pred == 0xF)
2028 return DecodeCPSInstruction(Inst, Insn, Address, Decoder);
2029
Owen Andersona6804442011-09-01 23:23:50 +00002030 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rd, Address, Decoder)))
2031 return MCDisassembler::Fail;
2032 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
2033 return MCDisassembler::Fail;
2034 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
2035 return MCDisassembler::Fail;
2036 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Ra, Address, Decoder)))
2037 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002038
Owen Andersona6804442011-09-01 23:23:50 +00002039 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2040 return MCDisassembler::Fail;
Owen Anderson1fb66732011-08-11 22:05:38 +00002041
Owen Anderson83e3f672011-08-17 17:44:15 +00002042 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002043}
2044
Craig Topperc89c7442012-03-27 07:21:54 +00002045static DecodeStatus DecodeAddrModeImm12Operand(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002046 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002047 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002048
Jim Grosbachfc1a1612012-08-14 19:06:05 +00002049 unsigned add = fieldFromInstruction(Val, 12, 1);
2050 unsigned imm = fieldFromInstruction(Val, 0, 12);
2051 unsigned Rn = fieldFromInstruction(Val, 13, 4);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002052
Owen Andersona6804442011-09-01 23:23:50 +00002053 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2054 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002055
2056 if (!add) imm *= -1;
2057 if (imm == 0 && !add) imm = INT32_MIN;
2058 Inst.addOperand(MCOperand::CreateImm(imm));
Kevin Enderby9e5887b2011-10-04 22:44:48 +00002059 if (Rn == 15)
2060 tryAddingPcLoadReferenceComment(Address, Address + imm + 8, Decoder);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002061
Owen Anderson83e3f672011-08-17 17:44:15 +00002062 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002063}
2064
Craig Topperc89c7442012-03-27 07:21:54 +00002065static DecodeStatus DecodeAddrMode5Operand(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002066 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002067 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002068
Jim Grosbachfc1a1612012-08-14 19:06:05 +00002069 unsigned Rn = fieldFromInstruction(Val, 9, 4);
2070 unsigned U = fieldFromInstruction(Val, 8, 1);
2071 unsigned imm = fieldFromInstruction(Val, 0, 8);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002072
Owen Andersona6804442011-09-01 23:23:50 +00002073 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2074 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002075
2076 if (U)
2077 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::add, imm)));
2078 else
2079 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::sub, imm)));
2080
Owen Anderson83e3f672011-08-17 17:44:15 +00002081 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002082}
2083
Craig Topperc89c7442012-03-27 07:21:54 +00002084static DecodeStatus DecodeAddrMode7Operand(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002085 uint64_t Address, const void *Decoder) {
2086 return DecodeGPRRegisterClass(Inst, Val, Address, Decoder);
2087}
2088
Owen Andersona6804442011-09-01 23:23:50 +00002089static DecodeStatus
Kevin Enderby2a7d3a92012-04-12 23:13:34 +00002090DecodeT2BInstruction(MCInst &Inst, unsigned Insn,
2091 uint64_t Address, const void *Decoder) {
2092 DecodeStatus S = MCDisassembler::Success;
Jim Grosbachfc1a1612012-08-14 19:06:05 +00002093 unsigned imm = (fieldFromInstruction(Insn, 0, 11) << 0) |
2094 (fieldFromInstruction(Insn, 11, 1) << 18) |
2095 (fieldFromInstruction(Insn, 13, 1) << 17) |
2096 (fieldFromInstruction(Insn, 16, 6) << 11) |
2097 (fieldFromInstruction(Insn, 26, 1) << 19);
Kevin Enderby2a7d3a92012-04-12 23:13:34 +00002098 if (!tryAddingSymbolicOperand(Address, Address + SignExtend32<20>(imm<<1) + 4,
2099 true, 4, Inst, Decoder))
2100 Inst.addOperand(MCOperand::CreateImm(SignExtend32<20>(imm << 1)));
2101 return S;
2102}
2103
2104static DecodeStatus
Craig Topperc89c7442012-03-27 07:21:54 +00002105DecodeBranchImmInstruction(MCInst &Inst, unsigned Insn,
Jim Grosbachc4057822011-08-17 21:58:18 +00002106 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002107 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002108
Jim Grosbachfc1a1612012-08-14 19:06:05 +00002109 unsigned pred = fieldFromInstruction(Insn, 28, 4);
2110 unsigned imm = fieldFromInstruction(Insn, 0, 24) << 2;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002111
2112 if (pred == 0xF) {
2113 Inst.setOpcode(ARM::BLXi);
Jim Grosbachfc1a1612012-08-14 19:06:05 +00002114 imm |= fieldFromInstruction(Insn, 24, 1) << 1;
Kevin Enderbyb80d5712012-02-23 18:18:17 +00002115 if (!tryAddingSymbolicOperand(Address, Address + SignExtend32<26>(imm) + 8,
2116 true, 4, Inst, Decoder))
Benjamin Kramer793b8112011-08-09 22:02:50 +00002117 Inst.addOperand(MCOperand::CreateImm(SignExtend32<26>(imm)));
Owen Anderson83e3f672011-08-17 17:44:15 +00002118 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002119 }
2120
Kevin Enderbyb80d5712012-02-23 18:18:17 +00002121 if (!tryAddingSymbolicOperand(Address, Address + SignExtend32<26>(imm) + 8,
2122 true, 4, Inst, Decoder))
Kevin Enderby9e5887b2011-10-04 22:44:48 +00002123 Inst.addOperand(MCOperand::CreateImm(SignExtend32<26>(imm)));
Owen Andersona6804442011-09-01 23:23:50 +00002124 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
2125 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002126
Owen Anderson83e3f672011-08-17 17:44:15 +00002127 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002128}
2129
2130
Craig Topperc89c7442012-03-27 07:21:54 +00002131static DecodeStatus DecodeAddrMode6Operand(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002132 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002133 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002134
Jim Grosbachfc1a1612012-08-14 19:06:05 +00002135 unsigned Rm = fieldFromInstruction(Val, 0, 4);
2136 unsigned align = fieldFromInstruction(Val, 4, 2);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002137
Owen Andersona6804442011-09-01 23:23:50 +00002138 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2139 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002140 if (!align)
2141 Inst.addOperand(MCOperand::CreateImm(0));
2142 else
2143 Inst.addOperand(MCOperand::CreateImm(4 << align));
2144
Owen Anderson83e3f672011-08-17 17:44:15 +00002145 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002146}
2147
Craig Topperc89c7442012-03-27 07:21:54 +00002148static DecodeStatus DecodeVLDInstruction(MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002149 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002150 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002151
Jim Grosbachfc1a1612012-08-14 19:06:05 +00002152 unsigned Rd = fieldFromInstruction(Insn, 12, 4);
2153 Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
2154 unsigned wb = fieldFromInstruction(Insn, 16, 4);
2155 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
2156 Rn |= fieldFromInstruction(Insn, 4, 2) << 4;
2157 unsigned Rm = fieldFromInstruction(Insn, 0, 4);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002158
2159 // First output register
Jim Grosbach28f08c92012-03-05 19:33:30 +00002160 switch (Inst.getOpcode()) {
Jim Grosbachc0fc4502012-03-06 22:01:44 +00002161 case ARM::VLD1q16: case ARM::VLD1q32: case ARM::VLD1q64: case ARM::VLD1q8:
2162 case ARM::VLD1q16wb_fixed: case ARM::VLD1q16wb_register:
2163 case ARM::VLD1q32wb_fixed: case ARM::VLD1q32wb_register:
2164 case ARM::VLD1q64wb_fixed: case ARM::VLD1q64wb_register:
2165 case ARM::VLD1q8wb_fixed: case ARM::VLD1q8wb_register:
2166 case ARM::VLD2d16: case ARM::VLD2d32: case ARM::VLD2d8:
2167 case ARM::VLD2d16wb_fixed: case ARM::VLD2d16wb_register:
2168 case ARM::VLD2d32wb_fixed: case ARM::VLD2d32wb_register:
2169 case ARM::VLD2d8wb_fixed: case ARM::VLD2d8wb_register:
Jim Grosbach28f08c92012-03-05 19:33:30 +00002170 if (!Check(S, DecodeDPairRegisterClass(Inst, Rd, Address, Decoder)))
2171 return MCDisassembler::Fail;
2172 break;
Jim Grosbachc3384c92012-03-05 21:43:40 +00002173 case ARM::VLD2b16:
2174 case ARM::VLD2b32:
2175 case ARM::VLD2b8:
2176 case ARM::VLD2b16wb_fixed:
2177 case ARM::VLD2b16wb_register:
2178 case ARM::VLD2b32wb_fixed:
2179 case ARM::VLD2b32wb_register:
2180 case ARM::VLD2b8wb_fixed:
2181 case ARM::VLD2b8wb_register:
2182 if (!Check(S, DecodeDPairSpacedRegisterClass(Inst, Rd, Address, Decoder)))
2183 return MCDisassembler::Fail;
2184 break;
Jim Grosbach28f08c92012-03-05 19:33:30 +00002185 default:
2186 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2187 return MCDisassembler::Fail;
2188 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002189
2190 // Second output register
2191 switch (Inst.getOpcode()) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002192 case ARM::VLD3d8:
2193 case ARM::VLD3d16:
2194 case ARM::VLD3d32:
2195 case ARM::VLD3d8_UPD:
2196 case ARM::VLD3d16_UPD:
2197 case ARM::VLD3d32_UPD:
2198 case ARM::VLD4d8:
2199 case ARM::VLD4d16:
2200 case ARM::VLD4d32:
2201 case ARM::VLD4d8_UPD:
2202 case ARM::VLD4d16_UPD:
2203 case ARM::VLD4d32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002204 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder)))
2205 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002206 break;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002207 case ARM::VLD3q8:
2208 case ARM::VLD3q16:
2209 case ARM::VLD3q32:
2210 case ARM::VLD3q8_UPD:
2211 case ARM::VLD3q16_UPD:
2212 case ARM::VLD3q32_UPD:
2213 case ARM::VLD4q8:
2214 case ARM::VLD4q16:
2215 case ARM::VLD4q32:
2216 case ARM::VLD4q8_UPD:
2217 case ARM::VLD4q16_UPD:
2218 case ARM::VLD4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002219 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder)))
2220 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002221 default:
2222 break;
2223 }
2224
2225 // Third output register
2226 switch(Inst.getOpcode()) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002227 case ARM::VLD3d8:
2228 case ARM::VLD3d16:
2229 case ARM::VLD3d32:
2230 case ARM::VLD3d8_UPD:
2231 case ARM::VLD3d16_UPD:
2232 case ARM::VLD3d32_UPD:
2233 case ARM::VLD4d8:
2234 case ARM::VLD4d16:
2235 case ARM::VLD4d32:
2236 case ARM::VLD4d8_UPD:
2237 case ARM::VLD4d16_UPD:
2238 case ARM::VLD4d32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002239 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder)))
2240 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002241 break;
2242 case ARM::VLD3q8:
2243 case ARM::VLD3q16:
2244 case ARM::VLD3q32:
2245 case ARM::VLD3q8_UPD:
2246 case ARM::VLD3q16_UPD:
2247 case ARM::VLD3q32_UPD:
2248 case ARM::VLD4q8:
2249 case ARM::VLD4q16:
2250 case ARM::VLD4q32:
2251 case ARM::VLD4q8_UPD:
2252 case ARM::VLD4q16_UPD:
2253 case ARM::VLD4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002254 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+4)%32, Address, Decoder)))
2255 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002256 break;
2257 default:
2258 break;
2259 }
2260
2261 // Fourth output register
2262 switch (Inst.getOpcode()) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002263 case ARM::VLD4d8:
2264 case ARM::VLD4d16:
2265 case ARM::VLD4d32:
2266 case ARM::VLD4d8_UPD:
2267 case ARM::VLD4d16_UPD:
2268 case ARM::VLD4d32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002269 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+3)%32, Address, Decoder)))
2270 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002271 break;
2272 case ARM::VLD4q8:
2273 case ARM::VLD4q16:
2274 case ARM::VLD4q32:
2275 case ARM::VLD4q8_UPD:
2276 case ARM::VLD4q16_UPD:
2277 case ARM::VLD4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002278 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+6)%32, Address, Decoder)))
2279 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002280 break;
2281 default:
2282 break;
2283 }
2284
2285 // Writeback operand
2286 switch (Inst.getOpcode()) {
Jim Grosbach10b90a92011-10-24 21:45:13 +00002287 case ARM::VLD1d8wb_fixed:
2288 case ARM::VLD1d16wb_fixed:
2289 case ARM::VLD1d32wb_fixed:
2290 case ARM::VLD1d64wb_fixed:
2291 case ARM::VLD1d8wb_register:
2292 case ARM::VLD1d16wb_register:
2293 case ARM::VLD1d32wb_register:
2294 case ARM::VLD1d64wb_register:
2295 case ARM::VLD1q8wb_fixed:
2296 case ARM::VLD1q16wb_fixed:
2297 case ARM::VLD1q32wb_fixed:
2298 case ARM::VLD1q64wb_fixed:
2299 case ARM::VLD1q8wb_register:
2300 case ARM::VLD1q16wb_register:
2301 case ARM::VLD1q32wb_register:
2302 case ARM::VLD1q64wb_register:
Jim Grosbach59216752011-10-24 23:26:05 +00002303 case ARM::VLD1d8Twb_fixed:
2304 case ARM::VLD1d8Twb_register:
2305 case ARM::VLD1d16Twb_fixed:
2306 case ARM::VLD1d16Twb_register:
2307 case ARM::VLD1d32Twb_fixed:
2308 case ARM::VLD1d32Twb_register:
2309 case ARM::VLD1d64Twb_fixed:
2310 case ARM::VLD1d64Twb_register:
Jim Grosbach399cdca2011-10-25 00:14:01 +00002311 case ARM::VLD1d8Qwb_fixed:
2312 case ARM::VLD1d8Qwb_register:
2313 case ARM::VLD1d16Qwb_fixed:
2314 case ARM::VLD1d16Qwb_register:
2315 case ARM::VLD1d32Qwb_fixed:
2316 case ARM::VLD1d32Qwb_register:
2317 case ARM::VLD1d64Qwb_fixed:
2318 case ARM::VLD1d64Qwb_register:
Jim Grosbacha4e3c7f2011-12-09 21:28:25 +00002319 case ARM::VLD2d8wb_fixed:
2320 case ARM::VLD2d16wb_fixed:
2321 case ARM::VLD2d32wb_fixed:
2322 case ARM::VLD2q8wb_fixed:
2323 case ARM::VLD2q16wb_fixed:
2324 case ARM::VLD2q32wb_fixed:
2325 case ARM::VLD2d8wb_register:
2326 case ARM::VLD2d16wb_register:
2327 case ARM::VLD2d32wb_register:
2328 case ARM::VLD2q8wb_register:
2329 case ARM::VLD2q16wb_register:
2330 case ARM::VLD2q32wb_register:
2331 case ARM::VLD2b8wb_fixed:
2332 case ARM::VLD2b16wb_fixed:
2333 case ARM::VLD2b32wb_fixed:
2334 case ARM::VLD2b8wb_register:
2335 case ARM::VLD2b16wb_register:
2336 case ARM::VLD2b32wb_register:
Kevin Enderbya69da352012-04-11 00:25:40 +00002337 Inst.addOperand(MCOperand::CreateImm(0));
2338 break;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002339 case ARM::VLD3d8_UPD:
2340 case ARM::VLD3d16_UPD:
2341 case ARM::VLD3d32_UPD:
2342 case ARM::VLD3q8_UPD:
2343 case ARM::VLD3q16_UPD:
2344 case ARM::VLD3q32_UPD:
2345 case ARM::VLD4d8_UPD:
2346 case ARM::VLD4d16_UPD:
2347 case ARM::VLD4d32_UPD:
2348 case ARM::VLD4q8_UPD:
2349 case ARM::VLD4q16_UPD:
2350 case ARM::VLD4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002351 if (!Check(S, DecodeGPRRegisterClass(Inst, wb, Address, Decoder)))
2352 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002353 break;
2354 default:
2355 break;
2356 }
2357
2358 // AddrMode6 Base (register+alignment)
Owen Andersona6804442011-09-01 23:23:50 +00002359 if (!Check(S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder)))
2360 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002361
2362 // AddrMode6 Offset (register)
Jim Grosbach10b90a92011-10-24 21:45:13 +00002363 switch (Inst.getOpcode()) {
2364 default:
2365 // The below have been updated to have explicit am6offset split
2366 // between fixed and register offset. For those instructions not
2367 // yet updated, we need to add an additional reg0 operand for the
2368 // fixed variant.
2369 //
2370 // The fixed offset encodes as Rm == 0xd, so we check for that.
2371 if (Rm == 0xd) {
2372 Inst.addOperand(MCOperand::CreateReg(0));
2373 break;
2374 }
2375 // Fall through to handle the register offset variant.
2376 case ARM::VLD1d8wb_fixed:
2377 case ARM::VLD1d16wb_fixed:
2378 case ARM::VLD1d32wb_fixed:
2379 case ARM::VLD1d64wb_fixed:
Owen Anderson04b12a42011-10-27 22:53:10 +00002380 case ARM::VLD1d8Twb_fixed:
2381 case ARM::VLD1d16Twb_fixed:
2382 case ARM::VLD1d32Twb_fixed:
2383 case ARM::VLD1d64Twb_fixed:
Owen Andersonfb6ab2b2011-10-31 17:17:32 +00002384 case ARM::VLD1d8Qwb_fixed:
2385 case ARM::VLD1d16Qwb_fixed:
2386 case ARM::VLD1d32Qwb_fixed:
2387 case ARM::VLD1d64Qwb_fixed:
Jim Grosbach10b90a92011-10-24 21:45:13 +00002388 case ARM::VLD1d8wb_register:
2389 case ARM::VLD1d16wb_register:
2390 case ARM::VLD1d32wb_register:
2391 case ARM::VLD1d64wb_register:
2392 case ARM::VLD1q8wb_fixed:
2393 case ARM::VLD1q16wb_fixed:
2394 case ARM::VLD1q32wb_fixed:
2395 case ARM::VLD1q64wb_fixed:
2396 case ARM::VLD1q8wb_register:
2397 case ARM::VLD1q16wb_register:
2398 case ARM::VLD1q32wb_register:
2399 case ARM::VLD1q64wb_register:
2400 // The fixed offset post-increment encodes Rm == 0xd. The no-writeback
2401 // variant encodes Rm == 0xf. Anything else is a register offset post-
2402 // increment and we need to add the register operand to the instruction.
2403 if (Rm != 0xD && Rm != 0xF &&
2404 !Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
Owen Andersona6804442011-09-01 23:23:50 +00002405 return MCDisassembler::Fail;
Jim Grosbach10b90a92011-10-24 21:45:13 +00002406 break;
Kevin Enderbya69da352012-04-11 00:25:40 +00002407 case ARM::VLD2d8wb_fixed:
2408 case ARM::VLD2d16wb_fixed:
2409 case ARM::VLD2d32wb_fixed:
2410 case ARM::VLD2b8wb_fixed:
2411 case ARM::VLD2b16wb_fixed:
2412 case ARM::VLD2b32wb_fixed:
2413 case ARM::VLD2q8wb_fixed:
2414 case ARM::VLD2q16wb_fixed:
2415 case ARM::VLD2q32wb_fixed:
2416 break;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002417 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002418
Owen Anderson83e3f672011-08-17 17:44:15 +00002419 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002420}
2421
Craig Topperc89c7442012-03-27 07:21:54 +00002422static DecodeStatus DecodeVSTInstruction(MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002423 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002424 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002425
Jim Grosbachfc1a1612012-08-14 19:06:05 +00002426 unsigned Rd = fieldFromInstruction(Insn, 12, 4);
2427 Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
2428 unsigned wb = fieldFromInstruction(Insn, 16, 4);
2429 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
2430 Rn |= fieldFromInstruction(Insn, 4, 2) << 4;
2431 unsigned Rm = fieldFromInstruction(Insn, 0, 4);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002432
2433 // Writeback Operand
2434 switch (Inst.getOpcode()) {
Jim Grosbach4334e032011-10-31 21:50:31 +00002435 case ARM::VST1d8wb_fixed:
2436 case ARM::VST1d16wb_fixed:
2437 case ARM::VST1d32wb_fixed:
2438 case ARM::VST1d64wb_fixed:
2439 case ARM::VST1d8wb_register:
2440 case ARM::VST1d16wb_register:
2441 case ARM::VST1d32wb_register:
2442 case ARM::VST1d64wb_register:
2443 case ARM::VST1q8wb_fixed:
2444 case ARM::VST1q16wb_fixed:
2445 case ARM::VST1q32wb_fixed:
2446 case ARM::VST1q64wb_fixed:
2447 case ARM::VST1q8wb_register:
2448 case ARM::VST1q16wb_register:
2449 case ARM::VST1q32wb_register:
2450 case ARM::VST1q64wb_register:
Jim Grosbachd5ca2012011-11-29 22:38:04 +00002451 case ARM::VST1d8Twb_fixed:
2452 case ARM::VST1d16Twb_fixed:
2453 case ARM::VST1d32Twb_fixed:
2454 case ARM::VST1d64Twb_fixed:
2455 case ARM::VST1d8Twb_register:
2456 case ARM::VST1d16Twb_register:
2457 case ARM::VST1d32Twb_register:
2458 case ARM::VST1d64Twb_register:
Jim Grosbach4c7edb32011-11-29 22:58:48 +00002459 case ARM::VST1d8Qwb_fixed:
2460 case ARM::VST1d16Qwb_fixed:
2461 case ARM::VST1d32Qwb_fixed:
2462 case ARM::VST1d64Qwb_fixed:
2463 case ARM::VST1d8Qwb_register:
2464 case ARM::VST1d16Qwb_register:
2465 case ARM::VST1d32Qwb_register:
2466 case ARM::VST1d64Qwb_register:
Jim Grosbachbb3a2e42011-12-14 21:32:11 +00002467 case ARM::VST2d8wb_fixed:
2468 case ARM::VST2d16wb_fixed:
2469 case ARM::VST2d32wb_fixed:
2470 case ARM::VST2d8wb_register:
2471 case ARM::VST2d16wb_register:
2472 case ARM::VST2d32wb_register:
2473 case ARM::VST2q8wb_fixed:
2474 case ARM::VST2q16wb_fixed:
2475 case ARM::VST2q32wb_fixed:
2476 case ARM::VST2q8wb_register:
2477 case ARM::VST2q16wb_register:
2478 case ARM::VST2q32wb_register:
2479 case ARM::VST2b8wb_fixed:
2480 case ARM::VST2b16wb_fixed:
2481 case ARM::VST2b32wb_fixed:
2482 case ARM::VST2b8wb_register:
2483 case ARM::VST2b16wb_register:
2484 case ARM::VST2b32wb_register:
Kevin Enderbyb318cc12012-04-11 22:40:17 +00002485 if (Rm == 0xF)
2486 return MCDisassembler::Fail;
Kevin Enderbyf0586f02012-03-21 20:54:32 +00002487 Inst.addOperand(MCOperand::CreateImm(0));
2488 break;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002489 case ARM::VST3d8_UPD:
2490 case ARM::VST3d16_UPD:
2491 case ARM::VST3d32_UPD:
2492 case ARM::VST3q8_UPD:
2493 case ARM::VST3q16_UPD:
2494 case ARM::VST3q32_UPD:
2495 case ARM::VST4d8_UPD:
2496 case ARM::VST4d16_UPD:
2497 case ARM::VST4d32_UPD:
2498 case ARM::VST4q8_UPD:
2499 case ARM::VST4q16_UPD:
2500 case ARM::VST4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002501 if (!Check(S, DecodeGPRRegisterClass(Inst, wb, Address, Decoder)))
2502 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002503 break;
2504 default:
2505 break;
2506 }
2507
2508 // AddrMode6 Base (register+alignment)
Owen Andersona6804442011-09-01 23:23:50 +00002509 if (!Check(S, DecodeAddrMode6Operand(Inst, Rn, Address, Decoder)))
2510 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002511
2512 // AddrMode6 Offset (register)
Owen Anderson60cb6432011-11-01 22:18:13 +00002513 switch (Inst.getOpcode()) {
2514 default:
2515 if (Rm == 0xD)
2516 Inst.addOperand(MCOperand::CreateReg(0));
2517 else if (Rm != 0xF) {
2518 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2519 return MCDisassembler::Fail;
2520 }
2521 break;
2522 case ARM::VST1d8wb_fixed:
2523 case ARM::VST1d16wb_fixed:
2524 case ARM::VST1d32wb_fixed:
2525 case ARM::VST1d64wb_fixed:
2526 case ARM::VST1q8wb_fixed:
2527 case ARM::VST1q16wb_fixed:
2528 case ARM::VST1q32wb_fixed:
2529 case ARM::VST1q64wb_fixed:
Kevin Enderbyf0586f02012-03-21 20:54:32 +00002530 case ARM::VST1d8Twb_fixed:
2531 case ARM::VST1d16Twb_fixed:
2532 case ARM::VST1d32Twb_fixed:
2533 case ARM::VST1d64Twb_fixed:
2534 case ARM::VST1d8Qwb_fixed:
2535 case ARM::VST1d16Qwb_fixed:
2536 case ARM::VST1d32Qwb_fixed:
2537 case ARM::VST1d64Qwb_fixed:
2538 case ARM::VST2d8wb_fixed:
2539 case ARM::VST2d16wb_fixed:
2540 case ARM::VST2d32wb_fixed:
2541 case ARM::VST2q8wb_fixed:
2542 case ARM::VST2q16wb_fixed:
2543 case ARM::VST2q32wb_fixed:
2544 case ARM::VST2b8wb_fixed:
2545 case ARM::VST2b16wb_fixed:
2546 case ARM::VST2b32wb_fixed:
Owen Anderson60cb6432011-11-01 22:18:13 +00002547 break;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002548 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002549
Owen Anderson60cb6432011-11-01 22:18:13 +00002550
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002551 // First input register
Jim Grosbach28f08c92012-03-05 19:33:30 +00002552 switch (Inst.getOpcode()) {
2553 case ARM::VST1q16:
2554 case ARM::VST1q32:
2555 case ARM::VST1q64:
2556 case ARM::VST1q8:
2557 case ARM::VST1q16wb_fixed:
2558 case ARM::VST1q16wb_register:
2559 case ARM::VST1q32wb_fixed:
2560 case ARM::VST1q32wb_register:
2561 case ARM::VST1q64wb_fixed:
2562 case ARM::VST1q64wb_register:
2563 case ARM::VST1q8wb_fixed:
2564 case ARM::VST1q8wb_register:
2565 case ARM::VST2d16:
2566 case ARM::VST2d32:
2567 case ARM::VST2d8:
2568 case ARM::VST2d16wb_fixed:
2569 case ARM::VST2d16wb_register:
2570 case ARM::VST2d32wb_fixed:
2571 case ARM::VST2d32wb_register:
2572 case ARM::VST2d8wb_fixed:
2573 case ARM::VST2d8wb_register:
2574 if (!Check(S, DecodeDPairRegisterClass(Inst, Rd, Address, Decoder)))
2575 return MCDisassembler::Fail;
2576 break;
Jim Grosbachc3384c92012-03-05 21:43:40 +00002577 case ARM::VST2b16:
2578 case ARM::VST2b32:
2579 case ARM::VST2b8:
2580 case ARM::VST2b16wb_fixed:
2581 case ARM::VST2b16wb_register:
2582 case ARM::VST2b32wb_fixed:
2583 case ARM::VST2b32wb_register:
2584 case ARM::VST2b8wb_fixed:
2585 case ARM::VST2b8wb_register:
2586 if (!Check(S, DecodeDPairSpacedRegisterClass(Inst, Rd, Address, Decoder)))
2587 return MCDisassembler::Fail;
2588 break;
Jim Grosbach28f08c92012-03-05 19:33:30 +00002589 default:
2590 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2591 return MCDisassembler::Fail;
2592 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002593
2594 // Second input register
2595 switch (Inst.getOpcode()) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002596 case ARM::VST3d8:
2597 case ARM::VST3d16:
2598 case ARM::VST3d32:
2599 case ARM::VST3d8_UPD:
2600 case ARM::VST3d16_UPD:
2601 case ARM::VST3d32_UPD:
2602 case ARM::VST4d8:
2603 case ARM::VST4d16:
2604 case ARM::VST4d32:
2605 case ARM::VST4d8_UPD:
2606 case ARM::VST4d16_UPD:
2607 case ARM::VST4d32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002608 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+1)%32, Address, Decoder)))
2609 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002610 break;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002611 case ARM::VST3q8:
2612 case ARM::VST3q16:
2613 case ARM::VST3q32:
2614 case ARM::VST3q8_UPD:
2615 case ARM::VST3q16_UPD:
2616 case ARM::VST3q32_UPD:
2617 case ARM::VST4q8:
2618 case ARM::VST4q16:
2619 case ARM::VST4q32:
2620 case ARM::VST4q8_UPD:
2621 case ARM::VST4q16_UPD:
2622 case ARM::VST4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002623 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder)))
2624 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002625 break;
2626 default:
2627 break;
2628 }
2629
2630 // Third input register
2631 switch (Inst.getOpcode()) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002632 case ARM::VST3d8:
2633 case ARM::VST3d16:
2634 case ARM::VST3d32:
2635 case ARM::VST3d8_UPD:
2636 case ARM::VST3d16_UPD:
2637 case ARM::VST3d32_UPD:
2638 case ARM::VST4d8:
2639 case ARM::VST4d16:
2640 case ARM::VST4d32:
2641 case ARM::VST4d8_UPD:
2642 case ARM::VST4d16_UPD:
2643 case ARM::VST4d32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002644 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2)%32, Address, Decoder)))
2645 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002646 break;
2647 case ARM::VST3q8:
2648 case ARM::VST3q16:
2649 case ARM::VST3q32:
2650 case ARM::VST3q8_UPD:
2651 case ARM::VST3q16_UPD:
2652 case ARM::VST3q32_UPD:
2653 case ARM::VST4q8:
2654 case ARM::VST4q16:
2655 case ARM::VST4q32:
2656 case ARM::VST4q8_UPD:
2657 case ARM::VST4q16_UPD:
2658 case ARM::VST4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002659 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+4)%32, Address, Decoder)))
2660 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002661 break;
2662 default:
2663 break;
2664 }
2665
2666 // Fourth input register
2667 switch (Inst.getOpcode()) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002668 case ARM::VST4d8:
2669 case ARM::VST4d16:
2670 case ARM::VST4d32:
2671 case ARM::VST4d8_UPD:
2672 case ARM::VST4d16_UPD:
2673 case ARM::VST4d32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002674 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+3)%32, Address, Decoder)))
2675 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002676 break;
2677 case ARM::VST4q8:
2678 case ARM::VST4q16:
2679 case ARM::VST4q32:
2680 case ARM::VST4q8_UPD:
2681 case ARM::VST4q16_UPD:
2682 case ARM::VST4q32_UPD:
Owen Andersona6804442011-09-01 23:23:50 +00002683 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+6)%32, Address, Decoder)))
2684 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002685 break;
2686 default:
2687 break;
2688 }
2689
Owen Anderson83e3f672011-08-17 17:44:15 +00002690 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002691}
2692
Craig Topperc89c7442012-03-27 07:21:54 +00002693static DecodeStatus DecodeVLD1DupInstruction(MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002694 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002695 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002696
Jim Grosbachfc1a1612012-08-14 19:06:05 +00002697 unsigned Rd = fieldFromInstruction(Insn, 12, 4);
2698 Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
2699 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
2700 unsigned Rm = fieldFromInstruction(Insn, 0, 4);
2701 unsigned align = fieldFromInstruction(Insn, 4, 1);
2702 unsigned size = fieldFromInstruction(Insn, 6, 2);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002703
2704 align *= (1 << size);
2705
Jim Grosbachc0fc4502012-03-06 22:01:44 +00002706 switch (Inst.getOpcode()) {
2707 case ARM::VLD1DUPq16: case ARM::VLD1DUPq32: case ARM::VLD1DUPq8:
2708 case ARM::VLD1DUPq16wb_fixed: case ARM::VLD1DUPq16wb_register:
2709 case ARM::VLD1DUPq32wb_fixed: case ARM::VLD1DUPq32wb_register:
2710 case ARM::VLD1DUPq8wb_fixed: case ARM::VLD1DUPq8wb_register:
2711 if (!Check(S, DecodeDPairRegisterClass(Inst, Rd, Address, Decoder)))
2712 return MCDisassembler::Fail;
2713 break;
2714 default:
2715 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2716 return MCDisassembler::Fail;
2717 break;
2718 }
Owen Andersonf1c8e3e2011-08-22 18:22:06 +00002719 if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00002720 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2721 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002722 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002723
Owen Andersona6804442011-09-01 23:23:50 +00002724 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2725 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002726 Inst.addOperand(MCOperand::CreateImm(align));
2727
Jim Grosbach096334e2011-11-30 19:35:44 +00002728 // The fixed offset post-increment encodes Rm == 0xd. The no-writeback
2729 // variant encodes Rm == 0xf. Anything else is a register offset post-
2730 // increment and we need to add the register operand to the instruction.
2731 if (Rm != 0xD && Rm != 0xF &&
2732 !Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2733 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002734
Owen Anderson83e3f672011-08-17 17:44:15 +00002735 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002736}
2737
Craig Topperc89c7442012-03-27 07:21:54 +00002738static DecodeStatus DecodeVLD2DupInstruction(MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002739 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002740 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002741
Jim Grosbachfc1a1612012-08-14 19:06:05 +00002742 unsigned Rd = fieldFromInstruction(Insn, 12, 4);
2743 Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
2744 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
2745 unsigned Rm = fieldFromInstruction(Insn, 0, 4);
2746 unsigned align = fieldFromInstruction(Insn, 4, 1);
2747 unsigned size = 1 << fieldFromInstruction(Insn, 6, 2);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002748 align *= 2*size;
2749
Jim Grosbachc0fc4502012-03-06 22:01:44 +00002750 switch (Inst.getOpcode()) {
2751 case ARM::VLD2DUPd16: case ARM::VLD2DUPd32: case ARM::VLD2DUPd8:
2752 case ARM::VLD2DUPd16wb_fixed: case ARM::VLD2DUPd16wb_register:
2753 case ARM::VLD2DUPd32wb_fixed: case ARM::VLD2DUPd32wb_register:
2754 case ARM::VLD2DUPd8wb_fixed: case ARM::VLD2DUPd8wb_register:
2755 if (!Check(S, DecodeDPairRegisterClass(Inst, Rd, Address, Decoder)))
2756 return MCDisassembler::Fail;
2757 break;
Jim Grosbach4d0983a2012-03-06 23:10:38 +00002758 case ARM::VLD2DUPd16x2: case ARM::VLD2DUPd32x2: case ARM::VLD2DUPd8x2:
2759 case ARM::VLD2DUPd16x2wb_fixed: case ARM::VLD2DUPd16x2wb_register:
2760 case ARM::VLD2DUPd32x2wb_fixed: case ARM::VLD2DUPd32x2wb_register:
2761 case ARM::VLD2DUPd8x2wb_fixed: case ARM::VLD2DUPd8x2wb_register:
2762 if (!Check(S, DecodeDPairSpacedRegisterClass(Inst, Rd, Address, Decoder)))
2763 return MCDisassembler::Fail;
2764 break;
Jim Grosbachc0fc4502012-03-06 22:01:44 +00002765 default:
2766 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2767 return MCDisassembler::Fail;
2768 break;
2769 }
Kevin Enderby158c8a42012-03-06 18:33:12 +00002770
2771 if (Rm != 0xF)
2772 Inst.addOperand(MCOperand::CreateImm(0));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002773
Owen Andersona6804442011-09-01 23:23:50 +00002774 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2775 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002776 Inst.addOperand(MCOperand::CreateImm(align));
2777
Kevin Enderbyc5a2a332012-04-17 00:49:27 +00002778 if (Rm != 0xD && Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00002779 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2780 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002781 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002782
Owen Anderson83e3f672011-08-17 17:44:15 +00002783 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002784}
2785
Craig Topperc89c7442012-03-27 07:21:54 +00002786static DecodeStatus DecodeVLD3DupInstruction(MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002787 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002788 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002789
Jim Grosbachfc1a1612012-08-14 19:06:05 +00002790 unsigned Rd = fieldFromInstruction(Insn, 12, 4);
2791 Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
2792 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
2793 unsigned Rm = fieldFromInstruction(Insn, 0, 4);
2794 unsigned inc = fieldFromInstruction(Insn, 5, 1) + 1;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002795
Owen Andersona6804442011-09-01 23:23:50 +00002796 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2797 return MCDisassembler::Fail;
2798 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder)))
2799 return MCDisassembler::Fail;
2800 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2*inc)%32, Address, Decoder)))
2801 return MCDisassembler::Fail;
Owen Andersonf1c8e3e2011-08-22 18:22:06 +00002802 if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00002803 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2804 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002805 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002806
Owen Andersona6804442011-09-01 23:23:50 +00002807 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2808 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002809 Inst.addOperand(MCOperand::CreateImm(0));
2810
2811 if (Rm == 0xD)
2812 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002813 else if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00002814 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2815 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002816 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002817
Owen Anderson83e3f672011-08-17 17:44:15 +00002818 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002819}
2820
Craig Topperc89c7442012-03-27 07:21:54 +00002821static DecodeStatus DecodeVLD4DupInstruction(MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002822 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002823 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002824
Jim Grosbachfc1a1612012-08-14 19:06:05 +00002825 unsigned Rd = fieldFromInstruction(Insn, 12, 4);
2826 Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
2827 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
2828 unsigned Rm = fieldFromInstruction(Insn, 0, 4);
2829 unsigned size = fieldFromInstruction(Insn, 6, 2);
2830 unsigned inc = fieldFromInstruction(Insn, 5, 1) + 1;
2831 unsigned align = fieldFromInstruction(Insn, 4, 1);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002832
2833 if (size == 0x3) {
2834 size = 4;
2835 align = 16;
2836 } else {
2837 if (size == 2) {
2838 size = 1 << size;
2839 align *= 8;
2840 } else {
2841 size = 1 << size;
2842 align *= 4*size;
2843 }
2844 }
2845
Owen Andersona6804442011-09-01 23:23:50 +00002846 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2847 return MCDisassembler::Fail;
2848 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+inc)%32, Address, Decoder)))
2849 return MCDisassembler::Fail;
2850 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+2*inc)%32, Address, Decoder)))
2851 return MCDisassembler::Fail;
2852 if (!Check(S, DecodeDPRRegisterClass(Inst, (Rd+3*inc)%32, Address, Decoder)))
2853 return MCDisassembler::Fail;
Owen Andersonf1c8e3e2011-08-22 18:22:06 +00002854 if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00002855 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2856 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002857 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002858
Owen Andersona6804442011-09-01 23:23:50 +00002859 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
2860 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002861 Inst.addOperand(MCOperand::CreateImm(align));
2862
2863 if (Rm == 0xD)
2864 Inst.addOperand(MCOperand::CreateReg(0));
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002865 else if (Rm != 0xF) {
Owen Andersona6804442011-09-01 23:23:50 +00002866 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
2867 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002868 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002869
Owen Anderson83e3f672011-08-17 17:44:15 +00002870 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002871}
2872
Owen Andersona6804442011-09-01 23:23:50 +00002873static DecodeStatus
Craig Topperc89c7442012-03-27 07:21:54 +00002874DecodeNEONModImmInstruction(MCInst &Inst, unsigned Insn,
Jim Grosbachc4057822011-08-17 21:58:18 +00002875 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002876 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002877
Jim Grosbachfc1a1612012-08-14 19:06:05 +00002878 unsigned Rd = fieldFromInstruction(Insn, 12, 4);
2879 Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
2880 unsigned imm = fieldFromInstruction(Insn, 0, 4);
2881 imm |= fieldFromInstruction(Insn, 16, 3) << 4;
2882 imm |= fieldFromInstruction(Insn, 24, 1) << 7;
2883 imm |= fieldFromInstruction(Insn, 8, 4) << 8;
2884 imm |= fieldFromInstruction(Insn, 5, 1) << 12;
2885 unsigned Q = fieldFromInstruction(Insn, 6, 1);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002886
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002887 if (Q) {
Owen Andersona6804442011-09-01 23:23:50 +00002888 if (!Check(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
2889 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002890 } else {
Owen Andersona6804442011-09-01 23:23:50 +00002891 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2892 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002893 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002894
2895 Inst.addOperand(MCOperand::CreateImm(imm));
2896
2897 switch (Inst.getOpcode()) {
2898 case ARM::VORRiv4i16:
2899 case ARM::VORRiv2i32:
2900 case ARM::VBICiv4i16:
2901 case ARM::VBICiv2i32:
Owen Andersona6804442011-09-01 23:23:50 +00002902 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2903 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002904 break;
2905 case ARM::VORRiv8i16:
2906 case ARM::VORRiv4i32:
2907 case ARM::VBICiv8i16:
2908 case ARM::VBICiv4i32:
Owen Andersona6804442011-09-01 23:23:50 +00002909 if (!Check(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
2910 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002911 break;
2912 default:
2913 break;
2914 }
2915
Owen Anderson83e3f672011-08-17 17:44:15 +00002916 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002917}
2918
Craig Topperc89c7442012-03-27 07:21:54 +00002919static DecodeStatus DecodeVSHLMaxInstruction(MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002920 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002921 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002922
Jim Grosbachfc1a1612012-08-14 19:06:05 +00002923 unsigned Rd = fieldFromInstruction(Insn, 12, 4);
2924 Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
2925 unsigned Rm = fieldFromInstruction(Insn, 0, 4);
2926 Rm |= fieldFromInstruction(Insn, 5, 1) << 4;
2927 unsigned size = fieldFromInstruction(Insn, 18, 2);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002928
Owen Andersona6804442011-09-01 23:23:50 +00002929 if (!Check(S, DecodeQPRRegisterClass(Inst, Rd, Address, Decoder)))
2930 return MCDisassembler::Fail;
2931 if (!Check(S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder)))
2932 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002933 Inst.addOperand(MCOperand::CreateImm(8 << size));
2934
Owen Anderson83e3f672011-08-17 17:44:15 +00002935 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002936}
2937
Craig Topperc89c7442012-03-27 07:21:54 +00002938static DecodeStatus DecodeShiftRight8Imm(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002939 uint64_t Address, const void *Decoder) {
2940 Inst.addOperand(MCOperand::CreateImm(8 - Val));
James Molloyc047dca2011-09-01 18:02:14 +00002941 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002942}
2943
Craig Topperc89c7442012-03-27 07:21:54 +00002944static DecodeStatus DecodeShiftRight16Imm(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002945 uint64_t Address, const void *Decoder) {
2946 Inst.addOperand(MCOperand::CreateImm(16 - Val));
James Molloyc047dca2011-09-01 18:02:14 +00002947 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002948}
2949
Craig Topperc89c7442012-03-27 07:21:54 +00002950static DecodeStatus DecodeShiftRight32Imm(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002951 uint64_t Address, const void *Decoder) {
2952 Inst.addOperand(MCOperand::CreateImm(32 - Val));
James Molloyc047dca2011-09-01 18:02:14 +00002953 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002954}
2955
Craig Topperc89c7442012-03-27 07:21:54 +00002956static DecodeStatus DecodeShiftRight64Imm(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002957 uint64_t Address, const void *Decoder) {
2958 Inst.addOperand(MCOperand::CreateImm(64 - Val));
James Molloyc047dca2011-09-01 18:02:14 +00002959 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002960}
2961
Craig Topperc89c7442012-03-27 07:21:54 +00002962static DecodeStatus DecodeTBLInstruction(MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002963 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00002964 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00002965
Jim Grosbachfc1a1612012-08-14 19:06:05 +00002966 unsigned Rd = fieldFromInstruction(Insn, 12, 4);
2967 Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
2968 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
2969 Rn |= fieldFromInstruction(Insn, 7, 1) << 4;
2970 unsigned Rm = fieldFromInstruction(Insn, 0, 4);
2971 Rm |= fieldFromInstruction(Insn, 5, 1) << 4;
2972 unsigned op = fieldFromInstruction(Insn, 6, 1);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002973
Owen Andersona6804442011-09-01 23:23:50 +00002974 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2975 return MCDisassembler::Fail;
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002976 if (op) {
Owen Andersona6804442011-09-01 23:23:50 +00002977 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
2978 return MCDisassembler::Fail; // Writeback
Owen Andersonae0bc5d2011-08-11 18:24:51 +00002979 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002980
Jim Grosbach28f08c92012-03-05 19:33:30 +00002981 switch (Inst.getOpcode()) {
2982 case ARM::VTBL2:
2983 case ARM::VTBX2:
2984 if (!Check(S, DecodeDPairRegisterClass(Inst, Rn, Address, Decoder)))
2985 return MCDisassembler::Fail;
2986 break;
2987 default:
2988 if (!Check(S, DecodeDPRRegisterClass(Inst, Rn, Address, Decoder)))
2989 return MCDisassembler::Fail;
2990 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002991
Owen Andersona6804442011-09-01 23:23:50 +00002992 if (!Check(S, DecodeDPRRegisterClass(Inst, Rm, Address, Decoder)))
2993 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002994
Owen Anderson83e3f672011-08-17 17:44:15 +00002995 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002996}
2997
Craig Topperc89c7442012-03-27 07:21:54 +00002998static DecodeStatus DecodeThumbAddSpecialReg(MCInst &Inst, uint16_t Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002999 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003000 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003001
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003002 unsigned dst = fieldFromInstruction(Insn, 8, 3);
3003 unsigned imm = fieldFromInstruction(Insn, 0, 8);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003004
Owen Andersona6804442011-09-01 23:23:50 +00003005 if (!Check(S, DecodetGPRRegisterClass(Inst, dst, Address, Decoder)))
3006 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003007
Owen Anderson96425c82011-08-26 18:09:22 +00003008 switch(Inst.getOpcode()) {
Owen Anderson1af7f722011-08-26 19:39:26 +00003009 default:
James Molloyc047dca2011-09-01 18:02:14 +00003010 return MCDisassembler::Fail;
Owen Anderson96425c82011-08-26 18:09:22 +00003011 case ARM::tADR:
Owen Anderson9f7e8312011-08-26 21:47:57 +00003012 break; // tADR does not explicitly represent the PC as an operand.
Owen Anderson96425c82011-08-26 18:09:22 +00003013 case ARM::tADDrSPi:
3014 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
3015 break;
Owen Anderson96425c82011-08-26 18:09:22 +00003016 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003017
3018 Inst.addOperand(MCOperand::CreateImm(imm));
Owen Anderson83e3f672011-08-17 17:44:15 +00003019 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003020}
3021
Craig Topperc89c7442012-03-27 07:21:54 +00003022static DecodeStatus DecodeThumbBROperand(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003023 uint64_t Address, const void *Decoder) {
Kevin Enderby2a7d3a92012-04-12 23:13:34 +00003024 if (!tryAddingSymbolicOperand(Address, Address + SignExtend32<12>(Val<<1) + 4,
3025 true, 2, Inst, Decoder))
3026 Inst.addOperand(MCOperand::CreateImm(SignExtend32<12>(Val << 1)));
James Molloyc047dca2011-09-01 18:02:14 +00003027 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003028}
3029
Craig Topperc89c7442012-03-27 07:21:54 +00003030static DecodeStatus DecodeT2BROperand(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003031 uint64_t Address, const void *Decoder) {
Kevin Enderby3610a152012-05-04 22:09:52 +00003032 if (!tryAddingSymbolicOperand(Address, Address + SignExtend32<21>(Val) + 4,
Kevin Enderby2a7d3a92012-04-12 23:13:34 +00003033 true, 4, Inst, Decoder))
3034 Inst.addOperand(MCOperand::CreateImm(SignExtend32<21>(Val)));
James Molloyc047dca2011-09-01 18:02:14 +00003035 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003036}
3037
Craig Topperc89c7442012-03-27 07:21:54 +00003038static DecodeStatus DecodeThumbCmpBROperand(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003039 uint64_t Address, const void *Decoder) {
Kevin Enderby2a7d3a92012-04-12 23:13:34 +00003040 if (!tryAddingSymbolicOperand(Address, Address + SignExtend32<7>(Val<<1) + 4,
3041 true, 2, Inst, Decoder))
3042 Inst.addOperand(MCOperand::CreateImm(SignExtend32<7>(Val << 1)));
James Molloyc047dca2011-09-01 18:02:14 +00003043 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003044}
3045
Craig Topperc89c7442012-03-27 07:21:54 +00003046static DecodeStatus DecodeThumbAddrModeRR(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003047 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003048 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003049
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003050 unsigned Rn = fieldFromInstruction(Val, 0, 3);
3051 unsigned Rm = fieldFromInstruction(Val, 3, 3);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003052
Owen Andersona6804442011-09-01 23:23:50 +00003053 if (!Check(S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder)))
3054 return MCDisassembler::Fail;
3055 if (!Check(S, DecodetGPRRegisterClass(Inst, Rm, Address, Decoder)))
3056 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003057
Owen Anderson83e3f672011-08-17 17:44:15 +00003058 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003059}
3060
Craig Topperc89c7442012-03-27 07:21:54 +00003061static DecodeStatus DecodeThumbAddrModeIS(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003062 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003063 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003064
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003065 unsigned Rn = fieldFromInstruction(Val, 0, 3);
3066 unsigned imm = fieldFromInstruction(Val, 3, 5);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003067
Owen Andersona6804442011-09-01 23:23:50 +00003068 if (!Check(S, DecodetGPRRegisterClass(Inst, Rn, Address, Decoder)))
3069 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003070 Inst.addOperand(MCOperand::CreateImm(imm));
3071
Owen Anderson83e3f672011-08-17 17:44:15 +00003072 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003073}
3074
Craig Topperc89c7442012-03-27 07:21:54 +00003075static DecodeStatus DecodeThumbAddrModePC(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003076 uint64_t Address, const void *Decoder) {
Kevin Enderby9e5887b2011-10-04 22:44:48 +00003077 unsigned imm = Val << 2;
3078
3079 Inst.addOperand(MCOperand::CreateImm(imm));
3080 tryAddingPcLoadReferenceComment(Address, (Address & ~2u) + imm + 4, Decoder);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003081
James Molloyc047dca2011-09-01 18:02:14 +00003082 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003083}
3084
Craig Topperc89c7442012-03-27 07:21:54 +00003085static DecodeStatus DecodeThumbAddrModeSP(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003086 uint64_t Address, const void *Decoder) {
3087 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
Owen Andersonb113ec52011-08-22 17:56:58 +00003088 Inst.addOperand(MCOperand::CreateImm(Val));
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003089
James Molloyc047dca2011-09-01 18:02:14 +00003090 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003091}
3092
Craig Topperc89c7442012-03-27 07:21:54 +00003093static DecodeStatus DecodeT2AddrModeSOReg(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003094 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003095 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003096
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003097 unsigned Rn = fieldFromInstruction(Val, 6, 4);
3098 unsigned Rm = fieldFromInstruction(Val, 2, 4);
3099 unsigned imm = fieldFromInstruction(Val, 0, 2);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003100
Owen Andersona6804442011-09-01 23:23:50 +00003101 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3102 return MCDisassembler::Fail;
3103 if (!Check(S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
3104 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003105 Inst.addOperand(MCOperand::CreateImm(imm));
3106
Owen Anderson83e3f672011-08-17 17:44:15 +00003107 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003108}
3109
Craig Topperc89c7442012-03-27 07:21:54 +00003110static DecodeStatus DecodeT2LoadShift(MCInst &Inst, unsigned Insn,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003111 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003112 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003113
Owen Anderson82265a22011-08-23 17:51:38 +00003114 switch (Inst.getOpcode()) {
3115 case ARM::t2PLDs:
3116 case ARM::t2PLDWs:
3117 case ARM::t2PLIs:
3118 break;
3119 default: {
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003120 unsigned Rt = fieldFromInstruction(Insn, 12, 4);
Owen Anderson31d485e2011-09-23 21:07:25 +00003121 if (!Check(S, DecoderGPRRegisterClass(Inst, Rt, Address, Decoder)))
Owen Andersona6804442011-09-01 23:23:50 +00003122 return MCDisassembler::Fail;
Owen Anderson82265a22011-08-23 17:51:38 +00003123 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003124 }
3125
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003126 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003127 if (Rn == 0xF) {
3128 switch (Inst.getOpcode()) {
3129 case ARM::t2LDRBs:
3130 Inst.setOpcode(ARM::t2LDRBpci);
3131 break;
3132 case ARM::t2LDRHs:
3133 Inst.setOpcode(ARM::t2LDRHpci);
3134 break;
3135 case ARM::t2LDRSHs:
3136 Inst.setOpcode(ARM::t2LDRSHpci);
3137 break;
3138 case ARM::t2LDRSBs:
3139 Inst.setOpcode(ARM::t2LDRSBpci);
3140 break;
3141 case ARM::t2PLDs:
3142 Inst.setOpcode(ARM::t2PLDi12);
3143 Inst.addOperand(MCOperand::CreateReg(ARM::PC));
3144 break;
3145 default:
James Molloyc047dca2011-09-01 18:02:14 +00003146 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003147 }
3148
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003149 int imm = fieldFromInstruction(Insn, 0, 12);
3150 if (!fieldFromInstruction(Insn, 23, 1)) imm *= -1;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003151 Inst.addOperand(MCOperand::CreateImm(imm));
3152
Owen Anderson83e3f672011-08-17 17:44:15 +00003153 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003154 }
3155
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003156 unsigned addrmode = fieldFromInstruction(Insn, 4, 2);
3157 addrmode |= fieldFromInstruction(Insn, 0, 4) << 2;
3158 addrmode |= fieldFromInstruction(Insn, 16, 4) << 6;
Owen Andersona6804442011-09-01 23:23:50 +00003159 if (!Check(S, DecodeT2AddrModeSOReg(Inst, addrmode, Address, Decoder)))
3160 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003161
Owen Anderson83e3f672011-08-17 17:44:15 +00003162 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003163}
3164
Craig Topperc89c7442012-03-27 07:21:54 +00003165static DecodeStatus DecodeT2Imm8S4(MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00003166 uint64_t Address, const void *Decoder) {
Jiangning Liufd652df2012-08-02 08:29:50 +00003167 if (Val == 0)
3168 Inst.addOperand(MCOperand::CreateImm(INT32_MIN));
3169 else {
3170 int imm = Val & 0xFF;
3171
3172 if (!(Val & 0x100)) imm *= -1;
Richard Smith1144af32012-08-24 23:29:28 +00003173 Inst.addOperand(MCOperand::CreateImm(imm * 4));
Jiangning Liufd652df2012-08-02 08:29:50 +00003174 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003175
James Molloyc047dca2011-09-01 18:02:14 +00003176 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003177}
3178
Craig Topperc89c7442012-03-27 07:21:54 +00003179static DecodeStatus DecodeT2AddrModeImm8s4(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003180 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003181 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003182
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003183 unsigned Rn = fieldFromInstruction(Val, 9, 4);
3184 unsigned imm = fieldFromInstruction(Val, 0, 9);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003185
Owen Andersona6804442011-09-01 23:23:50 +00003186 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3187 return MCDisassembler::Fail;
3188 if (!Check(S, DecodeT2Imm8S4(Inst, imm, Address, Decoder)))
3189 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003190
Owen Anderson83e3f672011-08-17 17:44:15 +00003191 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003192}
3193
Craig Topperc89c7442012-03-27 07:21:54 +00003194static DecodeStatus DecodeT2AddrModeImm0_1020s4(MCInst &Inst,unsigned Val,
Jim Grosbachb6aed502011-09-09 18:37:27 +00003195 uint64_t Address, const void *Decoder) {
3196 DecodeStatus S = MCDisassembler::Success;
3197
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003198 unsigned Rn = fieldFromInstruction(Val, 8, 4);
3199 unsigned imm = fieldFromInstruction(Val, 0, 8);
Jim Grosbachb6aed502011-09-09 18:37:27 +00003200
3201 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
3202 return MCDisassembler::Fail;
3203
3204 Inst.addOperand(MCOperand::CreateImm(imm));
3205
3206 return S;
3207}
3208
Craig Topperc89c7442012-03-27 07:21:54 +00003209static DecodeStatus DecodeT2Imm8(MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00003210 uint64_t Address, const void *Decoder) {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003211 int imm = Val & 0xFF;
Owen Anderson705b48f2011-09-16 21:08:33 +00003212 if (Val == 0)
3213 imm = INT32_MIN;
3214 else if (!(Val & 0x100))
3215 imm *= -1;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003216 Inst.addOperand(MCOperand::CreateImm(imm));
3217
James Molloyc047dca2011-09-01 18:02:14 +00003218 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003219}
3220
3221
Craig Topperc89c7442012-03-27 07:21:54 +00003222static DecodeStatus DecodeT2AddrModeImm8(MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00003223 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003224 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003225
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003226 unsigned Rn = fieldFromInstruction(Val, 9, 4);
3227 unsigned imm = fieldFromInstruction(Val, 0, 9);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003228
3229 // Some instructions always use an additive offset.
3230 switch (Inst.getOpcode()) {
3231 case ARM::t2LDRT:
3232 case ARM::t2LDRBT:
3233 case ARM::t2LDRHT:
3234 case ARM::t2LDRSBT:
3235 case ARM::t2LDRSHT:
Owen Andersonecd1c552011-09-19 18:07:10 +00003236 case ARM::t2STRT:
3237 case ARM::t2STRBT:
3238 case ARM::t2STRHT:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003239 imm |= 0x100;
3240 break;
3241 default:
3242 break;
3243 }
3244
Owen Andersona6804442011-09-01 23:23:50 +00003245 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3246 return MCDisassembler::Fail;
3247 if (!Check(S, DecodeT2Imm8(Inst, imm, Address, Decoder)))
3248 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003249
Owen Anderson83e3f672011-08-17 17:44:15 +00003250 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003251}
3252
Craig Topperc89c7442012-03-27 07:21:54 +00003253static DecodeStatus DecodeT2LdStPre(MCInst &Inst, unsigned Insn,
Owen Andersona3157b42011-09-12 18:56:30 +00003254 uint64_t Address, const void *Decoder) {
3255 DecodeStatus S = MCDisassembler::Success;
3256
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003257 unsigned Rt = fieldFromInstruction(Insn, 12, 4);
3258 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
3259 unsigned addr = fieldFromInstruction(Insn, 0, 8);
3260 addr |= fieldFromInstruction(Insn, 9, 1) << 8;
Owen Andersona3157b42011-09-12 18:56:30 +00003261 addr |= Rn << 9;
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003262 unsigned load = fieldFromInstruction(Insn, 20, 1);
Owen Andersona3157b42011-09-12 18:56:30 +00003263
3264 if (!load) {
3265 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3266 return MCDisassembler::Fail;
3267 }
3268
Owen Andersone4f2df92011-09-16 22:42:36 +00003269 if (!Check(S, DecoderGPRRegisterClass(Inst, Rt, Address, Decoder)))
Owen Andersona3157b42011-09-12 18:56:30 +00003270 return MCDisassembler::Fail;
3271
3272 if (load) {
3273 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3274 return MCDisassembler::Fail;
3275 }
3276
3277 if (!Check(S, DecodeT2AddrModeImm8(Inst, addr, Address, Decoder)))
3278 return MCDisassembler::Fail;
3279
3280 return S;
3281}
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003282
Craig Topperc89c7442012-03-27 07:21:54 +00003283static DecodeStatus DecodeT2AddrModeImm12(MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00003284 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003285 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003286
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003287 unsigned Rn = fieldFromInstruction(Val, 13, 4);
3288 unsigned imm = fieldFromInstruction(Val, 0, 12);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003289
Owen Andersona6804442011-09-01 23:23:50 +00003290 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3291 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003292 Inst.addOperand(MCOperand::CreateImm(imm));
3293
Owen Anderson83e3f672011-08-17 17:44:15 +00003294 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003295}
3296
3297
Craig Topperc89c7442012-03-27 07:21:54 +00003298static DecodeStatus DecodeThumbAddSPImm(MCInst &Inst, uint16_t Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00003299 uint64_t Address, const void *Decoder) {
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003300 unsigned imm = fieldFromInstruction(Insn, 0, 7);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003301
3302 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
3303 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
3304 Inst.addOperand(MCOperand::CreateImm(imm));
3305
James Molloyc047dca2011-09-01 18:02:14 +00003306 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003307}
3308
Craig Topperc89c7442012-03-27 07:21:54 +00003309static DecodeStatus DecodeThumbAddSPReg(MCInst &Inst, uint16_t Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00003310 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003311 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003312
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003313 if (Inst.getOpcode() == ARM::tADDrSP) {
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003314 unsigned Rdm = fieldFromInstruction(Insn, 0, 3);
3315 Rdm |= fieldFromInstruction(Insn, 7, 1) << 3;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003316
Owen Andersona6804442011-09-01 23:23:50 +00003317 if (!Check(S, DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder)))
3318 return MCDisassembler::Fail;
Jim Grosbachbb32f1d2012-04-27 23:51:33 +00003319 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
Owen Andersona6804442011-09-01 23:23:50 +00003320 if (!Check(S, DecodeGPRRegisterClass(Inst, Rdm, Address, Decoder)))
3321 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003322 } else if (Inst.getOpcode() == ARM::tADDspr) {
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003323 unsigned Rm = fieldFromInstruction(Insn, 3, 4);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003324
3325 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
3326 Inst.addOperand(MCOperand::CreateReg(ARM::SP));
Owen Andersona6804442011-09-01 23:23:50 +00003327 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3328 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003329 }
3330
Owen Anderson83e3f672011-08-17 17:44:15 +00003331 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003332}
3333
Craig Topperc89c7442012-03-27 07:21:54 +00003334static DecodeStatus DecodeThumbCPS(MCInst &Inst, uint16_t Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00003335 uint64_t Address, const void *Decoder) {
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003336 unsigned imod = fieldFromInstruction(Insn, 4, 1) | 0x2;
3337 unsigned flags = fieldFromInstruction(Insn, 0, 3);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003338
3339 Inst.addOperand(MCOperand::CreateImm(imod));
3340 Inst.addOperand(MCOperand::CreateImm(flags));
3341
James Molloyc047dca2011-09-01 18:02:14 +00003342 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003343}
3344
Craig Topperc89c7442012-03-27 07:21:54 +00003345static DecodeStatus DecodePostIdxReg(MCInst &Inst, unsigned Insn,
Owen Anderson10cbaab2011-08-10 17:36:48 +00003346 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003347 DecodeStatus S = MCDisassembler::Success;
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003348 unsigned Rm = fieldFromInstruction(Insn, 0, 4);
3349 unsigned add = fieldFromInstruction(Insn, 4, 1);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003350
Silviu Barangab7c2ed62012-03-22 13:24:43 +00003351 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rm, Address, Decoder)))
Owen Andersona6804442011-09-01 23:23:50 +00003352 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003353 Inst.addOperand(MCOperand::CreateImm(add));
3354
Owen Anderson83e3f672011-08-17 17:44:15 +00003355 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003356}
3357
Craig Topperc89c7442012-03-27 07:21:54 +00003358static DecodeStatus DecodeThumbBLXOffset(MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00003359 uint64_t Address, const void *Decoder) {
NAKAMURA Takumidd051a02012-05-22 21:47:02 +00003360 // Val is passed in as S:J1:J2:imm10H:imm10L:'0'
Kevin Enderby2d524b02012-05-03 22:41:56 +00003361 // Note only one trailing zero not two. Also the J1 and J2 values are from
3362 // the encoded instruction. So here change to I1 and I2 values via:
3363 // I1 = NOT(J1 EOR S);
3364 // I2 = NOT(J2 EOR S);
3365 // and build the imm32 with two trailing zeros as documented:
NAKAMURA Takumidd051a02012-05-22 21:47:02 +00003366 // imm32 = SignExtend(S:I1:I2:imm10H:imm10L:'00', 32);
Kevin Enderby2d524b02012-05-03 22:41:56 +00003367 unsigned S = (Val >> 23) & 1;
3368 unsigned J1 = (Val >> 22) & 1;
3369 unsigned J2 = (Val >> 21) & 1;
3370 unsigned I1 = !(J1 ^ S);
3371 unsigned I2 = !(J2 ^ S);
3372 unsigned tmp = (Val & ~0x600000) | (I1 << 22) | (I2 << 21);
3373 int imm32 = SignExtend32<25>(tmp << 1);
3374
Jim Grosbach01817c32011-10-20 17:28:20 +00003375 if (!tryAddingSymbolicOperand(Address,
Kevin Enderby2d524b02012-05-03 22:41:56 +00003376 (Address & ~2u) + imm32 + 4,
Kevin Enderby9e5887b2011-10-04 22:44:48 +00003377 true, 4, Inst, Decoder))
Kevin Enderby2d524b02012-05-03 22:41:56 +00003378 Inst.addOperand(MCOperand::CreateImm(imm32));
James Molloyc047dca2011-09-01 18:02:14 +00003379 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003380}
3381
Craig Topperc89c7442012-03-27 07:21:54 +00003382static DecodeStatus DecodeCoprocessor(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003383 uint64_t Address, const void *Decoder) {
3384 if (Val == 0xA || Val == 0xB)
James Molloyc047dca2011-09-01 18:02:14 +00003385 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003386
3387 Inst.addOperand(MCOperand::CreateImm(Val));
James Molloyc047dca2011-09-01 18:02:14 +00003388 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003389}
3390
Owen Andersona6804442011-09-01 23:23:50 +00003391static DecodeStatus
Craig Topperc89c7442012-03-27 07:21:54 +00003392DecodeThumbTableBranch(MCInst &Inst, unsigned Insn,
Jim Grosbach7f739be2011-09-19 22:21:13 +00003393 uint64_t Address, const void *Decoder) {
3394 DecodeStatus S = MCDisassembler::Success;
3395
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003396 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
3397 unsigned Rm = fieldFromInstruction(Insn, 0, 4);
Jim Grosbach7f739be2011-09-19 22:21:13 +00003398
3399 if (Rn == ARM::SP) S = MCDisassembler::SoftFail;
3400 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3401 return MCDisassembler::Fail;
3402 if (!Check(S, DecoderGPRRegisterClass(Inst, Rm, Address, Decoder)))
3403 return MCDisassembler::Fail;
3404 return S;
3405}
3406
3407static DecodeStatus
Craig Topperc89c7442012-03-27 07:21:54 +00003408DecodeThumb2BCCInstruction(MCInst &Inst, unsigned Insn,
Jim Grosbachc4057822011-08-17 21:58:18 +00003409 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003410 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003411
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003412 unsigned pred = fieldFromInstruction(Insn, 22, 4);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003413 if (pred == 0xE || pred == 0xF) {
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003414 unsigned opc = fieldFromInstruction(Insn, 4, 28);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003415 switch (opc) {
3416 default:
James Molloyc047dca2011-09-01 18:02:14 +00003417 return MCDisassembler::Fail;
Owen Andersonb45b11b2011-08-31 22:00:41 +00003418 case 0xf3bf8f4:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003419 Inst.setOpcode(ARM::t2DSB);
3420 break;
Owen Andersonb45b11b2011-08-31 22:00:41 +00003421 case 0xf3bf8f5:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003422 Inst.setOpcode(ARM::t2DMB);
3423 break;
Owen Andersonb45b11b2011-08-31 22:00:41 +00003424 case 0xf3bf8f6:
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003425 Inst.setOpcode(ARM::t2ISB);
Owen Anderson6de3c6f2011-09-07 17:55:19 +00003426 break;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003427 }
3428
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003429 unsigned imm = fieldFromInstruction(Insn, 0, 4);
Owen Andersonc36481c2011-08-09 23:25:42 +00003430 return DecodeMemBarrierOption(Inst, imm, Address, Decoder);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003431 }
3432
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003433 unsigned brtarget = fieldFromInstruction(Insn, 0, 11) << 1;
3434 brtarget |= fieldFromInstruction(Insn, 11, 1) << 19;
3435 brtarget |= fieldFromInstruction(Insn, 13, 1) << 18;
3436 brtarget |= fieldFromInstruction(Insn, 16, 6) << 12;
3437 brtarget |= fieldFromInstruction(Insn, 26, 1) << 20;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003438
Owen Andersona6804442011-09-01 23:23:50 +00003439 if (!Check(S, DecodeT2BROperand(Inst, brtarget, Address, Decoder)))
3440 return MCDisassembler::Fail;
3441 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
3442 return MCDisassembler::Fail;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003443
Owen Anderson83e3f672011-08-17 17:44:15 +00003444 return S;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003445}
3446
3447// Decode a shifted immediate operand. These basically consist
3448// of an 8-bit value, and a 4-bit directive that specifies either
3449// a splat operation or a rotation.
Craig Topperc89c7442012-03-27 07:21:54 +00003450static DecodeStatus DecodeT2SOImm(MCInst &Inst, unsigned Val,
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003451 uint64_t Address, const void *Decoder) {
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003452 unsigned ctrl = fieldFromInstruction(Val, 10, 2);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003453 if (ctrl == 0) {
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003454 unsigned byte = fieldFromInstruction(Val, 8, 2);
3455 unsigned imm = fieldFromInstruction(Val, 0, 8);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003456 switch (byte) {
3457 case 0:
3458 Inst.addOperand(MCOperand::CreateImm(imm));
3459 break;
3460 case 1:
3461 Inst.addOperand(MCOperand::CreateImm((imm << 16) | imm));
3462 break;
3463 case 2:
3464 Inst.addOperand(MCOperand::CreateImm((imm << 24) | (imm << 8)));
3465 break;
3466 case 3:
3467 Inst.addOperand(MCOperand::CreateImm((imm << 24) | (imm << 16) |
3468 (imm << 8) | imm));
3469 break;
3470 }
3471 } else {
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003472 unsigned unrot = fieldFromInstruction(Val, 0, 7) | 0x80;
3473 unsigned rot = fieldFromInstruction(Val, 7, 5);
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003474 unsigned imm = (unrot >> rot) | (unrot << ((32-rot)&31));
3475 Inst.addOperand(MCOperand::CreateImm(imm));
3476 }
3477
James Molloyc047dca2011-09-01 18:02:14 +00003478 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003479}
3480
Owen Andersona6804442011-09-01 23:23:50 +00003481static DecodeStatus
Craig Topperc89c7442012-03-27 07:21:54 +00003482DecodeThumbBCCTargetOperand(MCInst &Inst, unsigned Val,
Jim Grosbachc4057822011-08-17 21:58:18 +00003483 uint64_t Address, const void *Decoder){
Richard Bartonc8f2fcc2012-06-06 09:12:53 +00003484 if (!tryAddingSymbolicOperand(Address, Address + SignExtend32<9>(Val<<1) + 4,
Kevin Enderby2a7d3a92012-04-12 23:13:34 +00003485 true, 2, Inst, Decoder))
Richard Bartonc8f2fcc2012-06-06 09:12:53 +00003486 Inst.addOperand(MCOperand::CreateImm(SignExtend32<9>(Val << 1)));
James Molloyc047dca2011-09-01 18:02:14 +00003487 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003488}
3489
Craig Topperc89c7442012-03-27 07:21:54 +00003490static DecodeStatus DecodeThumbBLTargetOperand(MCInst &Inst, unsigned Val,
Owen Anderson10cbaab2011-08-10 17:36:48 +00003491 uint64_t Address, const void *Decoder){
Kevin Enderby2d524b02012-05-03 22:41:56 +00003492 // Val is passed in as S:J1:J2:imm10:imm11
3493 // Note no trailing zero after imm11. Also the J1 and J2 values are from
3494 // the encoded instruction. So here change to I1 and I2 values via:
3495 // I1 = NOT(J1 EOR S);
3496 // I2 = NOT(J2 EOR S);
3497 // and build the imm32 with one trailing zero as documented:
NAKAMURA Takumidd051a02012-05-22 21:47:02 +00003498 // imm32 = SignExtend(S:I1:I2:imm10:imm11:'0', 32);
Kevin Enderby2d524b02012-05-03 22:41:56 +00003499 unsigned S = (Val >> 23) & 1;
3500 unsigned J1 = (Val >> 22) & 1;
3501 unsigned J2 = (Val >> 21) & 1;
3502 unsigned I1 = !(J1 ^ S);
3503 unsigned I2 = !(J2 ^ S);
3504 unsigned tmp = (Val & ~0x600000) | (I1 << 22) | (I2 << 21);
3505 int imm32 = SignExtend32<25>(tmp << 1);
3506
3507 if (!tryAddingSymbolicOperand(Address, Address + imm32 + 4,
Kevin Enderbyb80d5712012-02-23 18:18:17 +00003508 true, 4, Inst, Decoder))
Kevin Enderby2d524b02012-05-03 22:41:56 +00003509 Inst.addOperand(MCOperand::CreateImm(imm32));
James Molloyc047dca2011-09-01 18:02:14 +00003510 return MCDisassembler::Success;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003511}
3512
Craig Topperc89c7442012-03-27 07:21:54 +00003513static DecodeStatus DecodeMemBarrierOption(MCInst &Inst, unsigned Val,
Owen Andersonc36481c2011-08-09 23:25:42 +00003514 uint64_t Address, const void *Decoder) {
Jiangning Liuc1b7ca52012-08-02 08:21:27 +00003515 if (Val & ~0xf)
James Molloyc047dca2011-09-01 18:02:14 +00003516 return MCDisassembler::Fail;
Owen Andersonc36481c2011-08-09 23:25:42 +00003517
3518 Inst.addOperand(MCOperand::CreateImm(Val));
James Molloyc047dca2011-09-01 18:02:14 +00003519 return MCDisassembler::Success;
Owen Andersonc36481c2011-08-09 23:25:42 +00003520}
3521
Craig Topperc89c7442012-03-27 07:21:54 +00003522static DecodeStatus DecodeMSRMask(MCInst &Inst, unsigned Val,
Owen Anderson26d2f0a2011-08-11 20:21:46 +00003523 uint64_t Address, const void *Decoder) {
James Molloyc047dca2011-09-01 18:02:14 +00003524 if (!Val) return MCDisassembler::Fail;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00003525 Inst.addOperand(MCOperand::CreateImm(Val));
James Molloyc047dca2011-09-01 18:02:14 +00003526 return MCDisassembler::Success;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00003527}
Owen Andersoncbfc0442011-08-11 21:34:58 +00003528
Craig Topperc89c7442012-03-27 07:21:54 +00003529static DecodeStatus DecodeDoubleRegLoad(MCInst &Inst, unsigned Insn,
Jim Grosbachc4057822011-08-17 21:58:18 +00003530 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003531 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003532
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003533 unsigned Rt = fieldFromInstruction(Insn, 12, 4);
3534 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
3535 unsigned pred = fieldFromInstruction(Insn, 28, 4);
Owen Anderson3f3570a2011-08-12 17:58:32 +00003536
James Molloyc047dca2011-09-01 18:02:14 +00003537 if ((Rt & 1) || Rt == 0xE || Rn == 0xF) return MCDisassembler::Fail;
Owen Anderson3f3570a2011-08-12 17:58:32 +00003538
Owen Andersona6804442011-09-01 23:23:50 +00003539 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
3540 return MCDisassembler::Fail;
3541 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder)))
3542 return MCDisassembler::Fail;
3543 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3544 return MCDisassembler::Fail;
3545 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
3546 return MCDisassembler::Fail;
Owen Anderson3f3570a2011-08-12 17:58:32 +00003547
Owen Anderson83e3f672011-08-17 17:44:15 +00003548 return S;
Owen Anderson3f3570a2011-08-12 17:58:32 +00003549}
3550
3551
Craig Topperc89c7442012-03-27 07:21:54 +00003552static DecodeStatus DecodeDoubleRegStore(MCInst &Inst, unsigned Insn,
Jim Grosbachc4057822011-08-17 21:58:18 +00003553 uint64_t Address, const void *Decoder){
Owen Andersona6804442011-09-01 23:23:50 +00003554 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003555
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003556 unsigned Rd = fieldFromInstruction(Insn, 12, 4);
3557 unsigned Rt = fieldFromInstruction(Insn, 0, 4);
3558 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
3559 unsigned pred = fieldFromInstruction(Insn, 28, 4);
Owen Andersoncbfc0442011-08-11 21:34:58 +00003560
Owen Andersona6804442011-09-01 23:23:50 +00003561 if (!Check(S, DecoderGPRRegisterClass(Inst, Rd, Address, Decoder)))
3562 return MCDisassembler::Fail;
Owen Andersoncbfc0442011-08-11 21:34:58 +00003563
James Molloyc047dca2011-09-01 18:02:14 +00003564 if ((Rt & 1) || Rt == 0xE || Rn == 0xF) return MCDisassembler::Fail;
3565 if (Rd == Rn || Rd == Rt || Rd == Rt+1) return MCDisassembler::Fail;
Owen Andersoncbfc0442011-08-11 21:34:58 +00003566
Owen Andersona6804442011-09-01 23:23:50 +00003567 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
3568 return MCDisassembler::Fail;
3569 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt+1, Address, Decoder)))
3570 return MCDisassembler::Fail;
3571 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3572 return MCDisassembler::Fail;
3573 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
3574 return MCDisassembler::Fail;
Owen Andersoncbfc0442011-08-11 21:34:58 +00003575
Owen Anderson83e3f672011-08-17 17:44:15 +00003576 return S;
Owen Andersoncbfc0442011-08-11 21:34:58 +00003577}
3578
Craig Topperc89c7442012-03-27 07:21:54 +00003579static DecodeStatus DecodeLDRPreImm(MCInst &Inst, unsigned Insn,
Owen Anderson9ab0f252011-08-26 20:43:14 +00003580 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003581 DecodeStatus S = MCDisassembler::Success;
Owen Anderson9ab0f252011-08-26 20:43:14 +00003582
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003583 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
3584 unsigned Rt = fieldFromInstruction(Insn, 12, 4);
3585 unsigned imm = fieldFromInstruction(Insn, 0, 12);
3586 imm |= fieldFromInstruction(Insn, 16, 4) << 13;
3587 imm |= fieldFromInstruction(Insn, 23, 1) << 12;
3588 unsigned pred = fieldFromInstruction(Insn, 28, 4);
Owen Anderson9ab0f252011-08-26 20:43:14 +00003589
James Molloyc047dca2011-09-01 18:02:14 +00003590 if (Rn == 0xF || Rn == Rt) S = MCDisassembler::SoftFail;
Owen Anderson9ab0f252011-08-26 20:43:14 +00003591
Owen Andersona6804442011-09-01 23:23:50 +00003592 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
3593 return MCDisassembler::Fail;
3594 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3595 return MCDisassembler::Fail;
3596 if (!Check(S, DecodeAddrModeImm12Operand(Inst, imm, Address, Decoder)))
3597 return MCDisassembler::Fail;
3598 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
3599 return MCDisassembler::Fail;
Owen Anderson9ab0f252011-08-26 20:43:14 +00003600
3601 return S;
3602}
3603
Craig Topperc89c7442012-03-27 07:21:54 +00003604static DecodeStatus DecodeLDRPreReg(MCInst &Inst, unsigned Insn,
Owen Anderson9ab0f252011-08-26 20:43:14 +00003605 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003606 DecodeStatus S = MCDisassembler::Success;
Owen Anderson9ab0f252011-08-26 20:43:14 +00003607
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003608 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
3609 unsigned Rt = fieldFromInstruction(Insn, 12, 4);
3610 unsigned imm = fieldFromInstruction(Insn, 0, 12);
3611 imm |= fieldFromInstruction(Insn, 16, 4) << 13;
3612 imm |= fieldFromInstruction(Insn, 23, 1) << 12;
3613 unsigned pred = fieldFromInstruction(Insn, 28, 4);
3614 unsigned Rm = fieldFromInstruction(Insn, 0, 4);
Owen Anderson9ab0f252011-08-26 20:43:14 +00003615
James Molloyc047dca2011-09-01 18:02:14 +00003616 if (Rn == 0xF || Rn == Rt) S = MCDisassembler::SoftFail;
3617 if (Rm == 0xF) S = MCDisassembler::SoftFail;
Owen Anderson9ab0f252011-08-26 20:43:14 +00003618
Owen Andersona6804442011-09-01 23:23:50 +00003619 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
3620 return MCDisassembler::Fail;
3621 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3622 return MCDisassembler::Fail;
3623 if (!Check(S, DecodeSORegMemOperand(Inst, imm, Address, Decoder)))
3624 return MCDisassembler::Fail;
3625 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
3626 return MCDisassembler::Fail;
Owen Anderson9ab0f252011-08-26 20:43:14 +00003627
3628 return S;
3629}
3630
3631
Craig Topperc89c7442012-03-27 07:21:54 +00003632static DecodeStatus DecodeSTRPreImm(MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +00003633 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003634 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003635
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003636 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
3637 unsigned Rt = fieldFromInstruction(Insn, 12, 4);
3638 unsigned imm = fieldFromInstruction(Insn, 0, 12);
3639 imm |= fieldFromInstruction(Insn, 16, 4) << 13;
3640 imm |= fieldFromInstruction(Insn, 23, 1) << 12;
3641 unsigned pred = fieldFromInstruction(Insn, 28, 4);
Owen Andersoncbfc0442011-08-11 21:34:58 +00003642
James Molloyc047dca2011-09-01 18:02:14 +00003643 if (Rn == 0xF || Rn == Rt) S = MCDisassembler::SoftFail;
Owen Anderson7cdbf082011-08-12 18:12:39 +00003644
Owen Andersona6804442011-09-01 23:23:50 +00003645 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3646 return MCDisassembler::Fail;
3647 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
3648 return MCDisassembler::Fail;
3649 if (!Check(S, DecodeAddrModeImm12Operand(Inst, imm, Address, Decoder)))
3650 return MCDisassembler::Fail;
3651 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
3652 return MCDisassembler::Fail;
Owen Anderson7cdbf082011-08-12 18:12:39 +00003653
Owen Anderson83e3f672011-08-17 17:44:15 +00003654 return S;
Owen Anderson7cdbf082011-08-12 18:12:39 +00003655}
3656
Craig Topperc89c7442012-03-27 07:21:54 +00003657static DecodeStatus DecodeSTRPreReg(MCInst &Inst, unsigned Insn,
Owen Anderson7cdbf082011-08-12 18:12:39 +00003658 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003659 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003660
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003661 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
3662 unsigned Rt = fieldFromInstruction(Insn, 12, 4);
3663 unsigned imm = fieldFromInstruction(Insn, 0, 12);
3664 imm |= fieldFromInstruction(Insn, 16, 4) << 13;
3665 imm |= fieldFromInstruction(Insn, 23, 1) << 12;
3666 unsigned pred = fieldFromInstruction(Insn, 28, 4);
Owen Anderson7cdbf082011-08-12 18:12:39 +00003667
James Molloyc047dca2011-09-01 18:02:14 +00003668 if (Rn == 0xF || Rn == Rt) S = MCDisassembler::SoftFail;
Owen Anderson7cdbf082011-08-12 18:12:39 +00003669
Owen Andersona6804442011-09-01 23:23:50 +00003670 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3671 return MCDisassembler::Fail;
3672 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt, Address, Decoder)))
3673 return MCDisassembler::Fail;
3674 if (!Check(S, DecodeSORegMemOperand(Inst, imm, Address, Decoder)))
3675 return MCDisassembler::Fail;
3676 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
3677 return MCDisassembler::Fail;
Owen Anderson7cdbf082011-08-12 18:12:39 +00003678
Owen Anderson83e3f672011-08-17 17:44:15 +00003679 return S;
Owen Anderson7cdbf082011-08-12 18:12:39 +00003680}
Owen Anderson7a2e1772011-08-15 18:44:44 +00003681
Craig Topperc89c7442012-03-27 07:21:54 +00003682static DecodeStatus DecodeVLD1LN(MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003683 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003684 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003685
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003686 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
3687 unsigned Rm = fieldFromInstruction(Insn, 0, 4);
3688 unsigned Rd = fieldFromInstruction(Insn, 12, 4);
3689 Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
3690 unsigned size = fieldFromInstruction(Insn, 10, 2);
Owen Anderson7a2e1772011-08-15 18:44:44 +00003691
3692 unsigned align = 0;
3693 unsigned index = 0;
3694 switch (size) {
3695 default:
James Molloyc047dca2011-09-01 18:02:14 +00003696 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003697 case 0:
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003698 if (fieldFromInstruction(Insn, 4, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003699 return MCDisassembler::Fail; // UNDEFINED
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003700 index = fieldFromInstruction(Insn, 5, 3);
Owen Anderson7a2e1772011-08-15 18:44:44 +00003701 break;
3702 case 1:
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003703 if (fieldFromInstruction(Insn, 5, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003704 return MCDisassembler::Fail; // UNDEFINED
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003705 index = fieldFromInstruction(Insn, 6, 2);
3706 if (fieldFromInstruction(Insn, 4, 1))
Owen Anderson7a2e1772011-08-15 18:44:44 +00003707 align = 2;
3708 break;
3709 case 2:
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003710 if (fieldFromInstruction(Insn, 6, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003711 return MCDisassembler::Fail; // UNDEFINED
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003712 index = fieldFromInstruction(Insn, 7, 1);
Tim Northovereae1d342012-09-06 15:17:49 +00003713
3714 switch (fieldFromInstruction(Insn, 4, 2)) {
3715 case 0 :
3716 align = 0; break;
3717 case 3:
3718 align = 4; break;
3719 default:
3720 return MCDisassembler::Fail;
3721 }
3722 break;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003723 }
3724
Owen Andersona6804442011-09-01 23:23:50 +00003725 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3726 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003727 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00003728 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3729 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003730 }
Owen Andersona6804442011-09-01 23:23:50 +00003731 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3732 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003733 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003734 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00003735 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00003736 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3737 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00003738 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00003739 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003740 }
3741
Owen Andersona6804442011-09-01 23:23:50 +00003742 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3743 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003744 Inst.addOperand(MCOperand::CreateImm(index));
3745
Owen Anderson83e3f672011-08-17 17:44:15 +00003746 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003747}
3748
Craig Topperc89c7442012-03-27 07:21:54 +00003749static DecodeStatus DecodeVST1LN(MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003750 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003751 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003752
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003753 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
3754 unsigned Rm = fieldFromInstruction(Insn, 0, 4);
3755 unsigned Rd = fieldFromInstruction(Insn, 12, 4);
3756 Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
3757 unsigned size = fieldFromInstruction(Insn, 10, 2);
Owen Anderson7a2e1772011-08-15 18:44:44 +00003758
3759 unsigned align = 0;
3760 unsigned index = 0;
3761 switch (size) {
3762 default:
James Molloyc047dca2011-09-01 18:02:14 +00003763 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003764 case 0:
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003765 if (fieldFromInstruction(Insn, 4, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003766 return MCDisassembler::Fail; // UNDEFINED
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003767 index = fieldFromInstruction(Insn, 5, 3);
Owen Anderson7a2e1772011-08-15 18:44:44 +00003768 break;
3769 case 1:
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003770 if (fieldFromInstruction(Insn, 5, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003771 return MCDisassembler::Fail; // UNDEFINED
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003772 index = fieldFromInstruction(Insn, 6, 2);
3773 if (fieldFromInstruction(Insn, 4, 1))
Owen Anderson7a2e1772011-08-15 18:44:44 +00003774 align = 2;
3775 break;
3776 case 2:
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003777 if (fieldFromInstruction(Insn, 6, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003778 return MCDisassembler::Fail; // UNDEFINED
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003779 index = fieldFromInstruction(Insn, 7, 1);
Tim Northovereae1d342012-09-06 15:17:49 +00003780
3781 switch (fieldFromInstruction(Insn, 4, 2)) {
3782 case 0:
3783 align = 0; break;
3784 case 3:
3785 align = 4; break;
3786 default:
3787 return MCDisassembler::Fail;
3788 }
3789 break;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003790 }
3791
3792 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00003793 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3794 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003795 }
Owen Andersona6804442011-09-01 23:23:50 +00003796 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3797 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003798 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003799 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00003800 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00003801 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3802 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00003803 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00003804 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003805 }
3806
Owen Andersona6804442011-09-01 23:23:50 +00003807 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3808 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003809 Inst.addOperand(MCOperand::CreateImm(index));
3810
Owen Anderson83e3f672011-08-17 17:44:15 +00003811 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003812}
3813
3814
Craig Topperc89c7442012-03-27 07:21:54 +00003815static DecodeStatus DecodeVLD2LN(MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003816 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003817 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003818
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003819 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
3820 unsigned Rm = fieldFromInstruction(Insn, 0, 4);
3821 unsigned Rd = fieldFromInstruction(Insn, 12, 4);
3822 Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
3823 unsigned size = fieldFromInstruction(Insn, 10, 2);
Owen Anderson7a2e1772011-08-15 18:44:44 +00003824
3825 unsigned align = 0;
3826 unsigned index = 0;
3827 unsigned inc = 1;
3828 switch (size) {
3829 default:
James Molloyc047dca2011-09-01 18:02:14 +00003830 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003831 case 0:
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003832 index = fieldFromInstruction(Insn, 5, 3);
3833 if (fieldFromInstruction(Insn, 4, 1))
Owen Anderson7a2e1772011-08-15 18:44:44 +00003834 align = 2;
3835 break;
3836 case 1:
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003837 index = fieldFromInstruction(Insn, 6, 2);
3838 if (fieldFromInstruction(Insn, 4, 1))
Owen Anderson7a2e1772011-08-15 18:44:44 +00003839 align = 4;
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003840 if (fieldFromInstruction(Insn, 5, 1))
Owen Anderson7a2e1772011-08-15 18:44:44 +00003841 inc = 2;
3842 break;
3843 case 2:
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003844 if (fieldFromInstruction(Insn, 5, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003845 return MCDisassembler::Fail; // UNDEFINED
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003846 index = fieldFromInstruction(Insn, 7, 1);
3847 if (fieldFromInstruction(Insn, 4, 1) != 0)
Owen Anderson7a2e1772011-08-15 18:44:44 +00003848 align = 8;
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003849 if (fieldFromInstruction(Insn, 6, 1))
Owen Anderson7a2e1772011-08-15 18:44:44 +00003850 inc = 2;
3851 break;
3852 }
3853
Owen Andersona6804442011-09-01 23:23:50 +00003854 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3855 return MCDisassembler::Fail;
3856 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3857 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003858 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00003859 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3860 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003861 }
Owen Andersona6804442011-09-01 23:23:50 +00003862 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3863 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003864 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003865 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00003866 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00003867 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3868 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00003869 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00003870 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003871 }
3872
Owen Andersona6804442011-09-01 23:23:50 +00003873 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3874 return MCDisassembler::Fail;
3875 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3876 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003877 Inst.addOperand(MCOperand::CreateImm(index));
3878
Owen Anderson83e3f672011-08-17 17:44:15 +00003879 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003880}
3881
Craig Topperc89c7442012-03-27 07:21:54 +00003882static DecodeStatus DecodeVST2LN(MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003883 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003884 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003885
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003886 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
3887 unsigned Rm = fieldFromInstruction(Insn, 0, 4);
3888 unsigned Rd = fieldFromInstruction(Insn, 12, 4);
3889 Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
3890 unsigned size = fieldFromInstruction(Insn, 10, 2);
Owen Anderson7a2e1772011-08-15 18:44:44 +00003891
3892 unsigned align = 0;
3893 unsigned index = 0;
3894 unsigned inc = 1;
3895 switch (size) {
3896 default:
James Molloyc047dca2011-09-01 18:02:14 +00003897 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003898 case 0:
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003899 index = fieldFromInstruction(Insn, 5, 3);
3900 if (fieldFromInstruction(Insn, 4, 1))
Owen Anderson7a2e1772011-08-15 18:44:44 +00003901 align = 2;
3902 break;
3903 case 1:
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003904 index = fieldFromInstruction(Insn, 6, 2);
3905 if (fieldFromInstruction(Insn, 4, 1))
Owen Anderson7a2e1772011-08-15 18:44:44 +00003906 align = 4;
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003907 if (fieldFromInstruction(Insn, 5, 1))
Owen Anderson7a2e1772011-08-15 18:44:44 +00003908 inc = 2;
3909 break;
3910 case 2:
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003911 if (fieldFromInstruction(Insn, 5, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003912 return MCDisassembler::Fail; // UNDEFINED
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003913 index = fieldFromInstruction(Insn, 7, 1);
3914 if (fieldFromInstruction(Insn, 4, 1) != 0)
Owen Anderson7a2e1772011-08-15 18:44:44 +00003915 align = 8;
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003916 if (fieldFromInstruction(Insn, 6, 1))
Owen Anderson7a2e1772011-08-15 18:44:44 +00003917 inc = 2;
3918 break;
3919 }
3920
3921 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00003922 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3923 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003924 }
Owen Andersona6804442011-09-01 23:23:50 +00003925 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3926 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003927 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00003928 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00003929 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00003930 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
3931 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00003932 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00003933 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00003934 }
3935
Owen Andersona6804442011-09-01 23:23:50 +00003936 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3937 return MCDisassembler::Fail;
3938 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3939 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003940 Inst.addOperand(MCOperand::CreateImm(index));
3941
Owen Anderson83e3f672011-08-17 17:44:15 +00003942 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003943}
3944
3945
Craig Topperc89c7442012-03-27 07:21:54 +00003946static DecodeStatus DecodeVLD3LN(MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00003947 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00003948 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00003949
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003950 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
3951 unsigned Rm = fieldFromInstruction(Insn, 0, 4);
3952 unsigned Rd = fieldFromInstruction(Insn, 12, 4);
3953 Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
3954 unsigned size = fieldFromInstruction(Insn, 10, 2);
Owen Anderson7a2e1772011-08-15 18:44:44 +00003955
3956 unsigned align = 0;
3957 unsigned index = 0;
3958 unsigned inc = 1;
3959 switch (size) {
3960 default:
James Molloyc047dca2011-09-01 18:02:14 +00003961 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003962 case 0:
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003963 if (fieldFromInstruction(Insn, 4, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003964 return MCDisassembler::Fail; // UNDEFINED
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003965 index = fieldFromInstruction(Insn, 5, 3);
Owen Anderson7a2e1772011-08-15 18:44:44 +00003966 break;
3967 case 1:
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003968 if (fieldFromInstruction(Insn, 4, 1))
James Molloyc047dca2011-09-01 18:02:14 +00003969 return MCDisassembler::Fail; // UNDEFINED
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003970 index = fieldFromInstruction(Insn, 6, 2);
3971 if (fieldFromInstruction(Insn, 5, 1))
Owen Anderson7a2e1772011-08-15 18:44:44 +00003972 inc = 2;
3973 break;
3974 case 2:
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003975 if (fieldFromInstruction(Insn, 4, 2))
James Molloyc047dca2011-09-01 18:02:14 +00003976 return MCDisassembler::Fail; // UNDEFINED
Jim Grosbachfc1a1612012-08-14 19:06:05 +00003977 index = fieldFromInstruction(Insn, 7, 1);
3978 if (fieldFromInstruction(Insn, 6, 1))
Owen Anderson7a2e1772011-08-15 18:44:44 +00003979 inc = 2;
3980 break;
3981 }
3982
Owen Andersona6804442011-09-01 23:23:50 +00003983 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
3984 return MCDisassembler::Fail;
3985 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
3986 return MCDisassembler::Fail;
3987 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
3988 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003989
3990 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00003991 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3992 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003993 }
Owen Andersona6804442011-09-01 23:23:50 +00003994 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
3995 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00003996 Inst.addOperand(MCOperand::CreateImm(align));
Owen Andersoneaca9282011-08-30 22:58:27 +00003997 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00003998 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00003999 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
4000 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00004001 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00004002 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00004003 }
4004
Owen Andersona6804442011-09-01 23:23:50 +00004005 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
4006 return MCDisassembler::Fail;
4007 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
4008 return MCDisassembler::Fail;
4009 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
4010 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00004011 Inst.addOperand(MCOperand::CreateImm(index));
4012
Owen Anderson83e3f672011-08-17 17:44:15 +00004013 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00004014}
4015
Craig Topperc89c7442012-03-27 07:21:54 +00004016static DecodeStatus DecodeVST3LN(MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00004017 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00004018 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00004019
Jim Grosbachfc1a1612012-08-14 19:06:05 +00004020 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
4021 unsigned Rm = fieldFromInstruction(Insn, 0, 4);
4022 unsigned Rd = fieldFromInstruction(Insn, 12, 4);
4023 Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
4024 unsigned size = fieldFromInstruction(Insn, 10, 2);
Owen Anderson7a2e1772011-08-15 18:44:44 +00004025
4026 unsigned align = 0;
4027 unsigned index = 0;
4028 unsigned inc = 1;
4029 switch (size) {
4030 default:
James Molloyc047dca2011-09-01 18:02:14 +00004031 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00004032 case 0:
Jim Grosbachfc1a1612012-08-14 19:06:05 +00004033 if (fieldFromInstruction(Insn, 4, 1))
James Molloyc047dca2011-09-01 18:02:14 +00004034 return MCDisassembler::Fail; // UNDEFINED
Jim Grosbachfc1a1612012-08-14 19:06:05 +00004035 index = fieldFromInstruction(Insn, 5, 3);
Owen Anderson7a2e1772011-08-15 18:44:44 +00004036 break;
4037 case 1:
Jim Grosbachfc1a1612012-08-14 19:06:05 +00004038 if (fieldFromInstruction(Insn, 4, 1))
James Molloyc047dca2011-09-01 18:02:14 +00004039 return MCDisassembler::Fail; // UNDEFINED
Jim Grosbachfc1a1612012-08-14 19:06:05 +00004040 index = fieldFromInstruction(Insn, 6, 2);
4041 if (fieldFromInstruction(Insn, 5, 1))
Owen Anderson7a2e1772011-08-15 18:44:44 +00004042 inc = 2;
4043 break;
4044 case 2:
Jim Grosbachfc1a1612012-08-14 19:06:05 +00004045 if (fieldFromInstruction(Insn, 4, 2))
James Molloyc047dca2011-09-01 18:02:14 +00004046 return MCDisassembler::Fail; // UNDEFINED
Jim Grosbachfc1a1612012-08-14 19:06:05 +00004047 index = fieldFromInstruction(Insn, 7, 1);
4048 if (fieldFromInstruction(Insn, 6, 1))
Owen Anderson7a2e1772011-08-15 18:44:44 +00004049 inc = 2;
4050 break;
4051 }
4052
4053 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00004054 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4055 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00004056 }
Owen Andersona6804442011-09-01 23:23:50 +00004057 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4058 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00004059 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00004060 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00004061 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00004062 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
4063 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00004064 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00004065 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00004066 }
4067
Owen Andersona6804442011-09-01 23:23:50 +00004068 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
4069 return MCDisassembler::Fail;
4070 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
4071 return MCDisassembler::Fail;
4072 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
4073 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00004074 Inst.addOperand(MCOperand::CreateImm(index));
4075
Owen Anderson83e3f672011-08-17 17:44:15 +00004076 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00004077}
4078
4079
Craig Topperc89c7442012-03-27 07:21:54 +00004080static DecodeStatus DecodeVLD4LN(MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00004081 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00004082 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00004083
Jim Grosbachfc1a1612012-08-14 19:06:05 +00004084 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
4085 unsigned Rm = fieldFromInstruction(Insn, 0, 4);
4086 unsigned Rd = fieldFromInstruction(Insn, 12, 4);
4087 Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
4088 unsigned size = fieldFromInstruction(Insn, 10, 2);
Owen Anderson7a2e1772011-08-15 18:44:44 +00004089
4090 unsigned align = 0;
4091 unsigned index = 0;
4092 unsigned inc = 1;
4093 switch (size) {
4094 default:
James Molloyc047dca2011-09-01 18:02:14 +00004095 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00004096 case 0:
Jim Grosbachfc1a1612012-08-14 19:06:05 +00004097 if (fieldFromInstruction(Insn, 4, 1))
Owen Anderson7a2e1772011-08-15 18:44:44 +00004098 align = 4;
Jim Grosbachfc1a1612012-08-14 19:06:05 +00004099 index = fieldFromInstruction(Insn, 5, 3);
Owen Anderson7a2e1772011-08-15 18:44:44 +00004100 break;
4101 case 1:
Jim Grosbachfc1a1612012-08-14 19:06:05 +00004102 if (fieldFromInstruction(Insn, 4, 1))
Owen Anderson7a2e1772011-08-15 18:44:44 +00004103 align = 8;
Jim Grosbachfc1a1612012-08-14 19:06:05 +00004104 index = fieldFromInstruction(Insn, 6, 2);
4105 if (fieldFromInstruction(Insn, 5, 1))
Owen Anderson7a2e1772011-08-15 18:44:44 +00004106 inc = 2;
4107 break;
4108 case 2:
Tim Northovereae1d342012-09-06 15:17:49 +00004109 switch (fieldFromInstruction(Insn, 4, 2)) {
4110 case 0:
4111 align = 0; break;
4112 case 3:
4113 return MCDisassembler::Fail;
4114 default:
4115 align = 4 << fieldFromInstruction(Insn, 4, 2); break;
4116 }
4117
Jim Grosbachfc1a1612012-08-14 19:06:05 +00004118 index = fieldFromInstruction(Insn, 7, 1);
4119 if (fieldFromInstruction(Insn, 6, 1))
Owen Anderson7a2e1772011-08-15 18:44:44 +00004120 inc = 2;
4121 break;
4122 }
4123
Owen Andersona6804442011-09-01 23:23:50 +00004124 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
4125 return MCDisassembler::Fail;
4126 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
4127 return MCDisassembler::Fail;
4128 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
4129 return MCDisassembler::Fail;
4130 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder)))
4131 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00004132
4133 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00004134 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4135 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00004136 }
Owen Andersona6804442011-09-01 23:23:50 +00004137 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4138 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00004139 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00004140 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00004141 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00004142 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
4143 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00004144 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00004145 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00004146 }
4147
Owen Andersona6804442011-09-01 23:23:50 +00004148 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
4149 return MCDisassembler::Fail;
4150 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
4151 return MCDisassembler::Fail;
4152 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
4153 return MCDisassembler::Fail;
4154 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder)))
4155 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00004156 Inst.addOperand(MCOperand::CreateImm(index));
4157
Owen Anderson83e3f672011-08-17 17:44:15 +00004158 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00004159}
4160
Craig Topperc89c7442012-03-27 07:21:54 +00004161static DecodeStatus DecodeVST4LN(MCInst &Inst, unsigned Insn,
Owen Anderson7a2e1772011-08-15 18:44:44 +00004162 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00004163 DecodeStatus S = MCDisassembler::Success;
Owen Anderson83e3f672011-08-17 17:44:15 +00004164
Jim Grosbachfc1a1612012-08-14 19:06:05 +00004165 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
4166 unsigned Rm = fieldFromInstruction(Insn, 0, 4);
4167 unsigned Rd = fieldFromInstruction(Insn, 12, 4);
4168 Rd |= fieldFromInstruction(Insn, 22, 1) << 4;
4169 unsigned size = fieldFromInstruction(Insn, 10, 2);
Owen Anderson7a2e1772011-08-15 18:44:44 +00004170
4171 unsigned align = 0;
4172 unsigned index = 0;
4173 unsigned inc = 1;
4174 switch (size) {
4175 default:
James Molloyc047dca2011-09-01 18:02:14 +00004176 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00004177 case 0:
Jim Grosbachfc1a1612012-08-14 19:06:05 +00004178 if (fieldFromInstruction(Insn, 4, 1))
Owen Anderson7a2e1772011-08-15 18:44:44 +00004179 align = 4;
Jim Grosbachfc1a1612012-08-14 19:06:05 +00004180 index = fieldFromInstruction(Insn, 5, 3);
Owen Anderson7a2e1772011-08-15 18:44:44 +00004181 break;
4182 case 1:
Jim Grosbachfc1a1612012-08-14 19:06:05 +00004183 if (fieldFromInstruction(Insn, 4, 1))
Owen Anderson7a2e1772011-08-15 18:44:44 +00004184 align = 8;
Jim Grosbachfc1a1612012-08-14 19:06:05 +00004185 index = fieldFromInstruction(Insn, 6, 2);
4186 if (fieldFromInstruction(Insn, 5, 1))
Owen Anderson7a2e1772011-08-15 18:44:44 +00004187 inc = 2;
4188 break;
4189 case 2:
Tim Northovereae1d342012-09-06 15:17:49 +00004190 switch (fieldFromInstruction(Insn, 4, 2)) {
4191 case 0:
4192 align = 0; break;
4193 case 3:
4194 return MCDisassembler::Fail;
4195 default:
4196 align = 4 << fieldFromInstruction(Insn, 4, 2); break;
4197 }
4198
Jim Grosbachfc1a1612012-08-14 19:06:05 +00004199 index = fieldFromInstruction(Insn, 7, 1);
4200 if (fieldFromInstruction(Insn, 6, 1))
Owen Anderson7a2e1772011-08-15 18:44:44 +00004201 inc = 2;
4202 break;
4203 }
4204
4205 if (Rm != 0xF) { // Writeback
Owen Andersona6804442011-09-01 23:23:50 +00004206 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4207 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00004208 }
Owen Andersona6804442011-09-01 23:23:50 +00004209 if (!Check(S, DecodeGPRRegisterClass(Inst, Rn, Address, Decoder)))
4210 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00004211 Inst.addOperand(MCOperand::CreateImm(align));
Owen Anderson2cbf2102011-08-22 18:42:13 +00004212 if (Rm != 0xF) {
James Molloyc047dca2011-09-01 18:02:14 +00004213 if (Rm != 0xD) {
Owen Andersona6804442011-09-01 23:23:50 +00004214 if (!Check(S, DecodeGPRRegisterClass(Inst, Rm, Address, Decoder)))
4215 return MCDisassembler::Fail;
James Molloyc047dca2011-09-01 18:02:14 +00004216 } else
Owen Anderson2cbf2102011-08-22 18:42:13 +00004217 Inst.addOperand(MCOperand::CreateReg(0));
Owen Anderson7a2e1772011-08-15 18:44:44 +00004218 }
4219
Owen Andersona6804442011-09-01 23:23:50 +00004220 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd, Address, Decoder)))
4221 return MCDisassembler::Fail;
4222 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+inc, Address, Decoder)))
4223 return MCDisassembler::Fail;
4224 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+2*inc, Address, Decoder)))
4225 return MCDisassembler::Fail;
4226 if (!Check(S, DecodeDPRRegisterClass(Inst, Rd+3*inc, Address, Decoder)))
4227 return MCDisassembler::Fail;
Owen Anderson7a2e1772011-08-15 18:44:44 +00004228 Inst.addOperand(MCOperand::CreateImm(index));
4229
Owen Anderson83e3f672011-08-17 17:44:15 +00004230 return S;
Owen Anderson7a2e1772011-08-15 18:44:44 +00004231}
4232
Craig Topperc89c7442012-03-27 07:21:54 +00004233static DecodeStatus DecodeVMOVSRR(MCInst &Inst, unsigned Insn,
Owen Anderson357ec682011-08-22 20:27:12 +00004234 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00004235 DecodeStatus S = MCDisassembler::Success;
Jim Grosbachfc1a1612012-08-14 19:06:05 +00004236 unsigned Rt = fieldFromInstruction(Insn, 12, 4);
4237 unsigned Rt2 = fieldFromInstruction(Insn, 16, 4);
4238 unsigned Rm = fieldFromInstruction(Insn, 5, 1);
4239 unsigned pred = fieldFromInstruction(Insn, 28, 4);
4240 Rm |= fieldFromInstruction(Insn, 0, 4) << 1;
Owen Anderson357ec682011-08-22 20:27:12 +00004241
4242 if (Rt == 0xF || Rt2 == 0xF || Rm == 0x1F)
James Molloyc047dca2011-09-01 18:02:14 +00004243 S = MCDisassembler::SoftFail;
Owen Anderson357ec682011-08-22 20:27:12 +00004244
Owen Andersona6804442011-09-01 23:23:50 +00004245 if (!Check(S, DecodeSPRRegisterClass(Inst, Rm , Address, Decoder)))
4246 return MCDisassembler::Fail;
4247 if (!Check(S, DecodeSPRRegisterClass(Inst, Rm+1, Address, Decoder)))
4248 return MCDisassembler::Fail;
4249 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt , Address, Decoder)))
4250 return MCDisassembler::Fail;
4251 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt2 , Address, Decoder)))
4252 return MCDisassembler::Fail;
4253 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
4254 return MCDisassembler::Fail;
Owen Anderson357ec682011-08-22 20:27:12 +00004255
4256 return S;
4257}
4258
Craig Topperc89c7442012-03-27 07:21:54 +00004259static DecodeStatus DecodeVMOVRRS(MCInst &Inst, unsigned Insn,
Owen Anderson357ec682011-08-22 20:27:12 +00004260 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00004261 DecodeStatus S = MCDisassembler::Success;
Jim Grosbachfc1a1612012-08-14 19:06:05 +00004262 unsigned Rt = fieldFromInstruction(Insn, 12, 4);
4263 unsigned Rt2 = fieldFromInstruction(Insn, 16, 4);
4264 unsigned Rm = fieldFromInstruction(Insn, 5, 1);
4265 unsigned pred = fieldFromInstruction(Insn, 28, 4);
4266 Rm |= fieldFromInstruction(Insn, 0, 4) << 1;
Owen Anderson357ec682011-08-22 20:27:12 +00004267
4268 if (Rt == 0xF || Rt2 == 0xF || Rm == 0x1F)
James Molloyc047dca2011-09-01 18:02:14 +00004269 S = MCDisassembler::SoftFail;
Owen Anderson357ec682011-08-22 20:27:12 +00004270
Owen Andersona6804442011-09-01 23:23:50 +00004271 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt , Address, Decoder)))
4272 return MCDisassembler::Fail;
4273 if (!Check(S, DecodeGPRRegisterClass(Inst, Rt2 , Address, Decoder)))
4274 return MCDisassembler::Fail;
4275 if (!Check(S, DecodeSPRRegisterClass(Inst, Rm , Address, Decoder)))
4276 return MCDisassembler::Fail;
4277 if (!Check(S, DecodeSPRRegisterClass(Inst, Rm+1, Address, Decoder)))
4278 return MCDisassembler::Fail;
4279 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
4280 return MCDisassembler::Fail;
Owen Anderson357ec682011-08-22 20:27:12 +00004281
4282 return S;
4283}
Owen Anderson8e1e60b2011-08-22 23:44:04 +00004284
Craig Topperc89c7442012-03-27 07:21:54 +00004285static DecodeStatus DecodeIT(MCInst &Inst, unsigned Insn,
Owen Andersoneaca9282011-08-30 22:58:27 +00004286 uint64_t Address, const void *Decoder) {
Owen Andersona6804442011-09-01 23:23:50 +00004287 DecodeStatus S = MCDisassembler::Success;
Jim Grosbachfc1a1612012-08-14 19:06:05 +00004288 unsigned pred = fieldFromInstruction(Insn, 4, 4);
4289 unsigned mask = fieldFromInstruction(Insn, 0, 4);
Owen Andersoneaca9282011-08-30 22:58:27 +00004290
4291 if (pred == 0xF) {
4292 pred = 0xE;
James Molloyc047dca2011-09-01 18:02:14 +00004293 S = MCDisassembler::SoftFail;
Owen Andersone234d022011-08-24 17:21:43 +00004294 }
4295
Richard Barton4d2f0772012-04-27 08:42:59 +00004296 if (mask == 0x0) {
Owen Andersoneaca9282011-08-30 22:58:27 +00004297 mask |= 0x8;
James Molloyc047dca2011-09-01 18:02:14 +00004298 S = MCDisassembler::SoftFail;
Owen Andersonf4408202011-08-24 22:40:22 +00004299 }
Owen Andersoneaca9282011-08-30 22:58:27 +00004300
4301 Inst.addOperand(MCOperand::CreateImm(pred));
4302 Inst.addOperand(MCOperand::CreateImm(mask));
Owen Andersonf4408202011-08-24 22:40:22 +00004303 return S;
4304}
Jim Grosbacha77295d2011-09-08 22:07:06 +00004305
4306static DecodeStatus
Craig Topperc89c7442012-03-27 07:21:54 +00004307DecodeT2LDRDPreInstruction(MCInst &Inst, unsigned Insn,
Jim Grosbacha77295d2011-09-08 22:07:06 +00004308 uint64_t Address, const void *Decoder) {
4309 DecodeStatus S = MCDisassembler::Success;
4310
Jim Grosbachfc1a1612012-08-14 19:06:05 +00004311 unsigned Rt = fieldFromInstruction(Insn, 12, 4);
4312 unsigned Rt2 = fieldFromInstruction(Insn, 8, 4);
4313 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
4314 unsigned addr = fieldFromInstruction(Insn, 0, 8);
4315 unsigned W = fieldFromInstruction(Insn, 21, 1);
4316 unsigned U = fieldFromInstruction(Insn, 23, 1);
4317 unsigned P = fieldFromInstruction(Insn, 24, 1);
Jim Grosbacha77295d2011-09-08 22:07:06 +00004318 bool writeback = (W == 1) | (P == 0);
4319
4320 addr |= (U << 8) | (Rn << 9);
4321
4322 if (writeback && (Rn == Rt || Rn == Rt2))
4323 Check(S, MCDisassembler::SoftFail);
4324 if (Rt == Rt2)
4325 Check(S, MCDisassembler::SoftFail);
4326
4327 // Rt
4328 if (!Check(S, DecoderGPRRegisterClass(Inst, Rt, Address, Decoder)))
4329 return MCDisassembler::Fail;
4330 // Rt2
4331 if (!Check(S, DecoderGPRRegisterClass(Inst, Rt2, Address, Decoder)))
4332 return MCDisassembler::Fail;
4333 // Writeback operand
4334 if (!Check(S, DecoderGPRRegisterClass(Inst, Rn, Address, Decoder)))
4335 return MCDisassembler::Fail;
4336 // addr
4337 if (!Check(S, DecodeT2AddrModeImm8s4(Inst, addr, Address, Decoder)))
4338 return MCDisassembler::Fail;
4339
4340 return S;
4341}
4342
4343static DecodeStatus
Craig Topperc89c7442012-03-27 07:21:54 +00004344DecodeT2STRDPreInstruction(MCInst &Inst, unsigned Insn,
Jim Grosbacha77295d2011-09-08 22:07:06 +00004345 uint64_t Address, const void *Decoder) {
4346 DecodeStatus S = MCDisassembler::Success;
4347
Jim Grosbachfc1a1612012-08-14 19:06:05 +00004348 unsigned Rt = fieldFromInstruction(Insn, 12, 4);
4349 unsigned Rt2 = fieldFromInstruction(Insn, 8, 4);
4350 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
4351 unsigned addr = fieldFromInstruction(Insn, 0, 8);
4352 unsigned W = fieldFromInstruction(Insn, 21, 1);
4353 unsigned U = fieldFromInstruction(Insn, 23, 1);
4354 unsigned P = fieldFromInstruction(Insn, 24, 1);
Jim Grosbacha77295d2011-09-08 22:07:06 +00004355 bool writeback = (W == 1) | (P == 0);
4356
4357 addr |= (U << 8) | (Rn << 9);
4358
4359 if (writeback && (Rn == Rt || Rn == Rt2))
4360 Check(S, MCDisassembler::SoftFail);
4361
4362 // Writeback operand
4363 if (!Check(S, DecoderGPRRegisterClass(Inst, Rn, Address, Decoder)))
4364 return MCDisassembler::Fail;
4365 // Rt
4366 if (!Check(S, DecoderGPRRegisterClass(Inst, Rt, Address, Decoder)))
4367 return MCDisassembler::Fail;
4368 // Rt2
4369 if (!Check(S, DecoderGPRRegisterClass(Inst, Rt2, Address, Decoder)))
4370 return MCDisassembler::Fail;
4371 // addr
4372 if (!Check(S, DecodeT2AddrModeImm8s4(Inst, addr, Address, Decoder)))
4373 return MCDisassembler::Fail;
4374
4375 return S;
4376}
Owen Anderson08fef882011-09-09 22:24:36 +00004377
Craig Topperc89c7442012-03-27 07:21:54 +00004378static DecodeStatus DecodeT2Adr(MCInst &Inst, uint32_t Insn,
Owen Anderson08fef882011-09-09 22:24:36 +00004379 uint64_t Address, const void *Decoder) {
Jim Grosbachfc1a1612012-08-14 19:06:05 +00004380 unsigned sign1 = fieldFromInstruction(Insn, 21, 1);
4381 unsigned sign2 = fieldFromInstruction(Insn, 23, 1);
Owen Anderson08fef882011-09-09 22:24:36 +00004382 if (sign1 != sign2) return MCDisassembler::Fail;
4383
Jim Grosbachfc1a1612012-08-14 19:06:05 +00004384 unsigned Val = fieldFromInstruction(Insn, 0, 8);
4385 Val |= fieldFromInstruction(Insn, 12, 3) << 8;
4386 Val |= fieldFromInstruction(Insn, 26, 1) << 11;
Owen Anderson08fef882011-09-09 22:24:36 +00004387 Val |= sign1 << 12;
4388 Inst.addOperand(MCOperand::CreateImm(SignExtend32<13>(Val)));
4389
4390 return MCDisassembler::Success;
4391}
4392
Craig Topperc89c7442012-03-27 07:21:54 +00004393static DecodeStatus DecodeT2ShifterImmOperand(MCInst &Inst, uint32_t Val,
Owen Anderson0afa0092011-09-26 21:06:22 +00004394 uint64_t Address,
4395 const void *Decoder) {
4396 DecodeStatus S = MCDisassembler::Success;
4397
4398 // Shift of "asr #32" is not allowed in Thumb2 mode.
4399 if (Val == 0x20) S = MCDisassembler::SoftFail;
4400 Inst.addOperand(MCOperand::CreateImm(Val));
4401 return S;
4402}
4403
Craig Topperc89c7442012-03-27 07:21:54 +00004404static DecodeStatus DecodeSwap(MCInst &Inst, unsigned Insn,
Owen Andersoncb9fed62011-10-28 18:02:13 +00004405 uint64_t Address, const void *Decoder) {
Jim Grosbachfc1a1612012-08-14 19:06:05 +00004406 unsigned Rt = fieldFromInstruction(Insn, 12, 4);
4407 unsigned Rt2 = fieldFromInstruction(Insn, 0, 4);
4408 unsigned Rn = fieldFromInstruction(Insn, 16, 4);
4409 unsigned pred = fieldFromInstruction(Insn, 28, 4);
Owen Andersoncb9fed62011-10-28 18:02:13 +00004410
4411 if (pred == 0xF)
4412 return DecodeCPSInstruction(Inst, Insn, Address, Decoder);
4413
4414 DecodeStatus S = MCDisassembler::Success;
Silviu Baranga35ee7d22012-04-18 14:18:57 +00004415
4416 if (Rt == Rn || Rn == Rt2)
4417 S = MCDisassembler::SoftFail;
4418
Owen Andersoncb9fed62011-10-28 18:02:13 +00004419 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rt, Address, Decoder)))
4420 return MCDisassembler::Fail;
4421 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rt2, Address, Decoder)))
4422 return MCDisassembler::Fail;
4423 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
4424 return MCDisassembler::Fail;
4425 if (!Check(S, DecodePredicateOperand(Inst, pred, Address, Decoder)))
4426 return MCDisassembler::Fail;
4427
4428 return S;
4429}
Owen Andersonb589be92011-11-15 19:55:00 +00004430
Craig Topperc89c7442012-03-27 07:21:54 +00004431static DecodeStatus DecodeVCVTD(MCInst &Inst, unsigned Insn,
Owen Andersonb589be92011-11-15 19:55:00 +00004432 uint64_t Address, const void *Decoder) {
Jim Grosbachfc1a1612012-08-14 19:06:05 +00004433 unsigned Vd = (fieldFromInstruction(Insn, 12, 4) << 0);
4434 Vd |= (fieldFromInstruction(Insn, 22, 1) << 4);
4435 unsigned Vm = (fieldFromInstruction(Insn, 0, 4) << 0);
4436 Vm |= (fieldFromInstruction(Insn, 5, 1) << 4);
4437 unsigned imm = fieldFromInstruction(Insn, 16, 6);
4438 unsigned cmode = fieldFromInstruction(Insn, 8, 4);
Owen Andersonb589be92011-11-15 19:55:00 +00004439
4440 DecodeStatus S = MCDisassembler::Success;
4441
4442 // VMOVv2f32 is ambiguous with these decodings.
Owen Anderson22925d92011-11-15 20:30:41 +00004443 if (!(imm & 0x38) && cmode == 0xF) {
Owen Andersonb589be92011-11-15 19:55:00 +00004444 Inst.setOpcode(ARM::VMOVv2f32);
4445 return DecodeNEONModImmInstruction(Inst, Insn, Address, Decoder);
4446 }
4447
4448 if (!(imm & 0x20)) Check(S, MCDisassembler::SoftFail);
4449
4450 if (!Check(S, DecodeDPRRegisterClass(Inst, Vd, Address, Decoder)))
4451 return MCDisassembler::Fail;
4452 if (!Check(S, DecodeDPRRegisterClass(Inst, Vm, Address, Decoder)))
4453 return MCDisassembler::Fail;
4454 Inst.addOperand(MCOperand::CreateImm(64 - imm));
4455
4456 return S;
4457}
4458
Craig Topperc89c7442012-03-27 07:21:54 +00004459static DecodeStatus DecodeVCVTQ(MCInst &Inst, unsigned Insn,
Owen Andersonb589be92011-11-15 19:55:00 +00004460 uint64_t Address, const void *Decoder) {
Jim Grosbachfc1a1612012-08-14 19:06:05 +00004461 unsigned Vd = (fieldFromInstruction(Insn, 12, 4) << 0);
4462 Vd |= (fieldFromInstruction(Insn, 22, 1) << 4);
4463 unsigned Vm = (fieldFromInstruction(Insn, 0, 4) << 0);
4464 Vm |= (fieldFromInstruction(Insn, 5, 1) << 4);
4465 unsigned imm = fieldFromInstruction(Insn, 16, 6);
4466 unsigned cmode = fieldFromInstruction(Insn, 8, 4);
Owen Andersonb589be92011-11-15 19:55:00 +00004467
4468 DecodeStatus S = MCDisassembler::Success;
4469
4470 // VMOVv4f32 is ambiguous with these decodings.
4471 if (!(imm & 0x38) && cmode == 0xF) {
4472 Inst.setOpcode(ARM::VMOVv4f32);
4473 return DecodeNEONModImmInstruction(Inst, Insn, Address, Decoder);
4474 }
4475
4476 if (!(imm & 0x20)) Check(S, MCDisassembler::SoftFail);
4477
4478 if (!Check(S, DecodeQPRRegisterClass(Inst, Vd, Address, Decoder)))
4479 return MCDisassembler::Fail;
4480 if (!Check(S, DecodeQPRRegisterClass(Inst, Vm, Address, Decoder)))
4481 return MCDisassembler::Fail;
4482 Inst.addOperand(MCOperand::CreateImm(64 - imm));
4483
4484 return S;
4485}
Silviu Barangab7c2ed62012-03-22 13:24:43 +00004486
Craig Topperc89c7442012-03-27 07:21:54 +00004487static DecodeStatus DecodeLDR(MCInst &Inst, unsigned Val,
Silviu Barangab7c2ed62012-03-22 13:24:43 +00004488 uint64_t Address, const void *Decoder) {
4489 DecodeStatus S = MCDisassembler::Success;
4490
Jim Grosbachfc1a1612012-08-14 19:06:05 +00004491 unsigned Rn = fieldFromInstruction(Val, 16, 4);
4492 unsigned Rt = fieldFromInstruction(Val, 12, 4);
4493 unsigned Rm = fieldFromInstruction(Val, 0, 4);
4494 Rm |= (fieldFromInstruction(Val, 23, 1) << 4);
4495 unsigned Cond = fieldFromInstruction(Val, 28, 4);
Silviu Barangab7c2ed62012-03-22 13:24:43 +00004496
Jim Grosbachfc1a1612012-08-14 19:06:05 +00004497 if (fieldFromInstruction(Val, 8, 4) != 0 || Rn == Rt)
Silviu Barangab7c2ed62012-03-22 13:24:43 +00004498 S = MCDisassembler::SoftFail;
4499
4500 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rt, Address, Decoder)))
4501 return MCDisassembler::Fail;
4502 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rn, Address, Decoder)))
4503 return MCDisassembler::Fail;
4504 if (!Check(S, DecodeAddrMode7Operand(Inst, Rn, Address, Decoder)))
4505 return MCDisassembler::Fail;
4506 if (!Check(S, DecodePostIdxReg(Inst, Rm, Address, Decoder)))
4507 return MCDisassembler::Fail;
4508 if (!Check(S, DecodePredicateOperand(Inst, Cond, Address, Decoder)))
4509 return MCDisassembler::Fail;
4510
4511 return S;
4512}
4513
Silviu Barangafa1ebc62012-04-18 13:12:50 +00004514static DecodeStatus DecodeMRRC2(llvm::MCInst &Inst, unsigned Val,
4515 uint64_t Address, const void *Decoder) {
4516
4517 DecodeStatus S = MCDisassembler::Success;
4518
Jim Grosbachfc1a1612012-08-14 19:06:05 +00004519 unsigned CRm = fieldFromInstruction(Val, 0, 4);
4520 unsigned opc1 = fieldFromInstruction(Val, 4, 4);
4521 unsigned cop = fieldFromInstruction(Val, 8, 4);
4522 unsigned Rt = fieldFromInstruction(Val, 12, 4);
4523 unsigned Rt2 = fieldFromInstruction(Val, 16, 4);
Silviu Barangafa1ebc62012-04-18 13:12:50 +00004524
4525 if ((cop & ~0x1) == 0xa)
4526 return MCDisassembler::Fail;
4527
4528 if (Rt == Rt2)
4529 S = MCDisassembler::SoftFail;
4530
4531 Inst.addOperand(MCOperand::CreateImm(cop));
4532 Inst.addOperand(MCOperand::CreateImm(opc1));
4533 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rt, Address, Decoder)))
4534 return MCDisassembler::Fail;
4535 if (!Check(S, DecodeGPRnopcRegisterClass(Inst, Rt2, Address, Decoder)))
4536 return MCDisassembler::Fail;
4537 Inst.addOperand(MCOperand::CreateImm(CRm));
4538
4539 return S;
4540}
4541